blob: 7057eab3ccfad6ca0d71979518536300d13bb7e6 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010041static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Dave Chinner7dc19d52013-08-28 10:18:11 +100057static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
58 struct shrink_control *sc);
59static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
60 struct shrink_control *sc);
Chris Wilsond9973b42013-10-04 10:33:00 +010061static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
62static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010063static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Damien Lespiaucb216aa2014-03-03 17:42:36 +000064static void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Chris Wilson31169712009-09-14 16:50:28 +010065
Chris Wilsonc76ce032013-08-08 14:41:03 +010066static bool cpu_cache_is_coherent(struct drm_device *dev,
67 enum i915_cache_level level)
68{
69 return HAS_LLC(dev) || level != I915_CACHE_NONE;
70}
71
Chris Wilson2c225692013-08-09 12:26:45 +010072static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
73{
74 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
75 return true;
76
77 return obj->pin_display;
78}
79
Chris Wilson61050802012-04-17 15:31:31 +010080static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
81{
82 if (obj->tiling_mode)
83 i915_gem_release_mmap(obj);
84
85 /* As we do not have an associated fence register, we will force
86 * a tiling change if we ever need to acquire one.
87 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010088 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010089 obj->fence_reg = I915_FENCE_REG_NONE;
90}
91
Chris Wilson73aa8082010-09-30 11:46:12 +010092/* some bookkeeping */
93static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count++;
98 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
102static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
103 size_t size)
104{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200105 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100106 dev_priv->mm.object_count--;
107 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200108 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100109}
110
Chris Wilson21dd3732011-01-26 15:55:56 +0000111static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100112i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 int ret;
115
Daniel Vetter7abb6902013-05-24 21:29:32 +0200116#define EXIT_COND (!i915_reset_in_progress(error) || \
117 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 return 0;
120
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 /*
122 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
123 * userspace. If it takes that long something really bad is going on and
124 * we should simply try to bail out and fail as gracefully as possible.
125 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100126 ret = wait_event_interruptible_timeout(error->reset_queue,
127 EXIT_COND,
128 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200129 if (ret == 0) {
130 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
131 return -EIO;
132 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100133 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100135#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100136
Chris Wilson21dd3732011-01-26 15:55:56 +0000137 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138}
139
Chris Wilson54cf91d2010-11-25 18:00:26 +0000140int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141{
Daniel Vetter33196de2012-11-14 17:14:05 +0100142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 int ret;
144
Daniel Vetter33196de2012-11-14 17:14:05 +0100145 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 if (ret)
147 return ret;
148
149 ret = mutex_lock_interruptible(&dev->struct_mutex);
150 if (ret)
151 return ret;
152
Chris Wilson23bc5982010-09-29 16:10:57 +0100153 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100154 return 0;
155}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100156
Chris Wilson7d1c4802010-08-07 21:45:03 +0100157static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000158i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100159{
Ben Widawsky98438772013-07-31 17:00:12 -0700160 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100161}
162
Eric Anholt673a3942008-07-30 12:06:12 -0700163int
164i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700166{
Ben Widawsky93d18792013-01-17 12:45:17 -0800167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700168 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000169
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200170 if (drm_core_check_feature(dev, DRIVER_MODESET))
171 return -ENODEV;
172
Chris Wilson20217462010-11-23 15:26:33 +0000173 if (args->gtt_start >= args->gtt_end ||
174 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
175 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700176
Daniel Vetterf534bc02012-03-26 22:37:04 +0200177 /* GEM with user mode setting was never supported on ilk and later. */
178 if (INTEL_INFO(dev)->gen >= 5)
179 return -ENODEV;
180
Eric Anholt673a3942008-07-30 12:06:12 -0700181 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800182 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
183 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800184 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700185 mutex_unlock(&dev->struct_mutex);
186
Chris Wilson20217462010-11-23 15:26:33 +0000187 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700188}
189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190int
191i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000192 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700193{
Chris Wilson73aa8082010-09-30 11:46:12 +0100194 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700195 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000196 struct drm_i915_gem_object *obj;
197 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700198
Chris Wilson6299f992010-11-24 12:23:44 +0000199 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100200 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700201 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800202 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700203 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100204 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700205
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700206 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000208
Eric Anholt5a125c32008-10-22 21:40:13 -0700209 return 0;
210}
211
Chris Wilson42dcedd2012-11-15 11:32:30 +0000212void *i915_gem_object_alloc(struct drm_device *dev)
213{
214 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700215 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000216}
217
218void i915_gem_object_free(struct drm_i915_gem_object *obj)
219{
220 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
221 kmem_cache_free(dev_priv->slab, obj);
222}
223
Dave Airlieff72145b2011-02-07 12:16:14 +1000224static int
225i915_gem_create(struct drm_file *file,
226 struct drm_device *dev,
227 uint64_t size,
228 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700229{
Chris Wilson05394f32010-11-08 19:18:58 +0000230 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300231 int ret;
232 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700233
Dave Airlieff72145b2011-02-07 12:16:14 +1000234 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200235 if (size == 0)
236 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700237
238 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000239 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700240 if (obj == NULL)
241 return -ENOMEM;
242
Chris Wilson05394f32010-11-08 19:18:58 +0000243 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100244 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200245 drm_gem_object_unreference_unlocked(&obj->base);
246 if (ret)
247 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100248
Dave Airlieff72145b2011-02-07 12:16:14 +1000249 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700250 return 0;
251}
252
Dave Airlieff72145b2011-02-07 12:16:14 +1000253int
254i915_gem_dumb_create(struct drm_file *file,
255 struct drm_device *dev,
256 struct drm_mode_create_dumb *args)
257{
258 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300259 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000260 args->size = args->pitch * args->height;
261 return i915_gem_create(file, dev,
262 args->size, &args->handle);
263}
264
Dave Airlieff72145b2011-02-07 12:16:14 +1000265/**
266 * Creates a new mm object and returns a handle to it.
267 */
268int
269i915_gem_create_ioctl(struct drm_device *dev, void *data,
270 struct drm_file *file)
271{
272 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200273
Dave Airlieff72145b2011-02-07 12:16:14 +1000274 return i915_gem_create(file, dev,
275 args->size, &args->handle);
276}
277
Daniel Vetter8c599672011-12-14 13:57:31 +0100278static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100279__copy_to_user_swizzled(char __user *cpu_vaddr,
280 const char *gpu_vaddr, int gpu_offset,
281 int length)
282{
283 int ret, cpu_offset = 0;
284
285 while (length > 0) {
286 int cacheline_end = ALIGN(gpu_offset + 1, 64);
287 int this_length = min(cacheline_end - gpu_offset, length);
288 int swizzled_gpu_offset = gpu_offset ^ 64;
289
290 ret = __copy_to_user(cpu_vaddr + cpu_offset,
291 gpu_vaddr + swizzled_gpu_offset,
292 this_length);
293 if (ret)
294 return ret + length;
295
296 cpu_offset += this_length;
297 gpu_offset += this_length;
298 length -= this_length;
299 }
300
301 return 0;
302}
303
304static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700305__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
306 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100307 int length)
308{
309 int ret, cpu_offset = 0;
310
311 while (length > 0) {
312 int cacheline_end = ALIGN(gpu_offset + 1, 64);
313 int this_length = min(cacheline_end - gpu_offset, length);
314 int swizzled_gpu_offset = gpu_offset ^ 64;
315
316 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
317 cpu_vaddr + cpu_offset,
318 this_length);
319 if (ret)
320 return ret + length;
321
322 cpu_offset += this_length;
323 gpu_offset += this_length;
324 length -= this_length;
325 }
326
327 return 0;
328}
329
Brad Volkin4c914c02014-02-18 10:15:45 -0800330/*
331 * Pins the specified object's pages and synchronizes the object with
332 * GPU accesses. Sets needs_clflush to non-zero if the caller should
333 * flush the object from the CPU cache.
334 */
335int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
336 int *needs_clflush)
337{
338 int ret;
339
340 *needs_clflush = 0;
341
342 if (!obj->base.filp)
343 return -EINVAL;
344
345 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
346 /* If we're not in the cpu read domain, set ourself into the gtt
347 * read domain and manually flush cachelines (if required). This
348 * optimizes for the case when the gpu will dirty the data
349 * anyway again before the next pread happens. */
350 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
351 obj->cache_level);
352 ret = i915_gem_object_wait_rendering(obj, true);
353 if (ret)
354 return ret;
355 }
356
357 ret = i915_gem_object_get_pages(obj);
358 if (ret)
359 return ret;
360
361 i915_gem_object_pin_pages(obj);
362
363 return ret;
364}
365
Daniel Vetterd174bd62012-03-25 19:47:40 +0200366/* Per-page copy function for the shmem pread fastpath.
367 * Flushes invalid cachelines before reading the target if
368 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700369static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200370shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
371 char __user *user_data,
372 bool page_do_bit17_swizzling, bool needs_clflush)
373{
374 char *vaddr;
375 int ret;
376
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200377 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200378 return -EINVAL;
379
380 vaddr = kmap_atomic(page);
381 if (needs_clflush)
382 drm_clflush_virt_range(vaddr + shmem_page_offset,
383 page_length);
384 ret = __copy_to_user_inatomic(user_data,
385 vaddr + shmem_page_offset,
386 page_length);
387 kunmap_atomic(vaddr);
388
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100389 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200390}
391
Daniel Vetter23c18c72012-03-25 19:47:42 +0200392static void
393shmem_clflush_swizzled_range(char *addr, unsigned long length,
394 bool swizzled)
395{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200396 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200397 unsigned long start = (unsigned long) addr;
398 unsigned long end = (unsigned long) addr + length;
399
400 /* For swizzling simply ensure that we always flush both
401 * channels. Lame, but simple and it works. Swizzled
402 * pwrite/pread is far from a hotpath - current userspace
403 * doesn't use it at all. */
404 start = round_down(start, 128);
405 end = round_up(end, 128);
406
407 drm_clflush_virt_range((void *)start, end - start);
408 } else {
409 drm_clflush_virt_range(addr, length);
410 }
411
412}
413
Daniel Vetterd174bd62012-03-25 19:47:40 +0200414/* Only difference to the fast-path function is that this can handle bit17
415 * and uses non-atomic copy and kmap functions. */
416static int
417shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
418 char __user *user_data,
419 bool page_do_bit17_swizzling, bool needs_clflush)
420{
421 char *vaddr;
422 int ret;
423
424 vaddr = kmap(page);
425 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200426 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
427 page_length,
428 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200429
430 if (page_do_bit17_swizzling)
431 ret = __copy_to_user_swizzled(user_data,
432 vaddr, shmem_page_offset,
433 page_length);
434 else
435 ret = __copy_to_user(user_data,
436 vaddr + shmem_page_offset,
437 page_length);
438 kunmap(page);
439
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100440 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200441}
442
Eric Anholteb014592009-03-10 11:44:52 -0700443static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200444i915_gem_shmem_pread(struct drm_device *dev,
445 struct drm_i915_gem_object *obj,
446 struct drm_i915_gem_pread *args,
447 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700448{
Daniel Vetter8461d222011-12-14 13:57:32 +0100449 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700450 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100451 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100452 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100453 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200454 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200455 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200456 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700457
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200458 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700459 remain = args->size;
460
Daniel Vetter8461d222011-12-14 13:57:32 +0100461 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700462
Brad Volkin4c914c02014-02-18 10:15:45 -0800463 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100464 if (ret)
465 return ret;
466
Eric Anholteb014592009-03-10 11:44:52 -0700467 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100468
Imre Deak67d5a502013-02-18 19:28:02 +0200469 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
470 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200471 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100472
473 if (remain <= 0)
474 break;
475
Eric Anholteb014592009-03-10 11:44:52 -0700476 /* Operation in this page
477 *
Eric Anholteb014592009-03-10 11:44:52 -0700478 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700479 * page_length = bytes to copy for this page
480 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100481 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700482 page_length = remain;
483 if ((shmem_page_offset + page_length) > PAGE_SIZE)
484 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700485
Daniel Vetter8461d222011-12-14 13:57:32 +0100486 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
487 (page_to_phys(page) & (1 << 17)) != 0;
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
490 user_data, page_do_bit17_swizzling,
491 needs_clflush);
492 if (ret == 0)
493 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700494
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200495 mutex_unlock(&dev->struct_mutex);
496
Jani Nikulad330a952014-01-21 11:24:25 +0200497 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200498 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200499 /* Userspace is tricking us, but we've already clobbered
500 * its pages with the prefault and promised to write the
501 * data up to the first fault. Hence ignore any errors
502 * and just continue. */
503 (void)ret;
504 prefaulted = 1;
505 }
506
Daniel Vetterd174bd62012-03-25 19:47:40 +0200507 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
508 user_data, page_do_bit17_swizzling,
509 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700510
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200511 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100512
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100513 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100514 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100515
Chris Wilson17793c92014-03-07 08:30:36 +0000516next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700517 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100518 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700519 offset += page_length;
520 }
521
Chris Wilson4f27b752010-10-14 15:26:45 +0100522out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100523 i915_gem_object_unpin_pages(obj);
524
Eric Anholteb014592009-03-10 11:44:52 -0700525 return ret;
526}
527
Eric Anholt673a3942008-07-30 12:06:12 -0700528/**
529 * Reads data from the object referenced by handle.
530 *
531 * On error, the contents of *data are undefined.
532 */
533int
534i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000535 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700536{
537 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000538 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100539 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700540
Chris Wilson51311d02010-11-17 09:10:42 +0000541 if (args->size == 0)
542 return 0;
543
544 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200545 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000546 args->size))
547 return -EFAULT;
548
Chris Wilson4f27b752010-10-14 15:26:45 +0100549 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100550 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100551 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700552
Chris Wilson05394f32010-11-08 19:18:58 +0000553 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000554 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100555 ret = -ENOENT;
556 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100557 }
Eric Anholt673a3942008-07-30 12:06:12 -0700558
Chris Wilson7dcd2492010-09-26 20:21:44 +0100559 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000560 if (args->offset > obj->base.size ||
561 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100562 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100563 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100564 }
565
Daniel Vetter1286ff72012-05-10 15:25:09 +0200566 /* prime objects have no backing filp to GEM pread/pwrite
567 * pages from.
568 */
569 if (!obj->base.filp) {
570 ret = -EINVAL;
571 goto out;
572 }
573
Chris Wilsondb53a302011-02-03 11:57:46 +0000574 trace_i915_gem_object_pread(obj, args->offset, args->size);
575
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200576 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700577
Chris Wilson35b62a82010-09-26 20:23:38 +0100578out:
Chris Wilson05394f32010-11-08 19:18:58 +0000579 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100580unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100581 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700582 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700583}
584
Keith Packard0839ccb2008-10-30 19:38:48 -0700585/* This is the fast write path which cannot handle
586 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700587 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700588
Keith Packard0839ccb2008-10-30 19:38:48 -0700589static inline int
590fast_user_write(struct io_mapping *mapping,
591 loff_t page_base, int page_offset,
592 char __user *user_data,
593 int length)
594{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700595 void __iomem *vaddr_atomic;
596 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700597 unsigned long unwritten;
598
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700599 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700600 /* We can use the cpu mem copy function because this is X86. */
601 vaddr = (void __force*)vaddr_atomic + page_offset;
602 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700603 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700604 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100605 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700606}
607
Eric Anholt3de09aa2009-03-09 09:42:23 -0700608/**
609 * This is the fast pwrite path, where we copy the data directly from the
610 * user into the GTT, uncached.
611 */
Eric Anholt673a3942008-07-30 12:06:12 -0700612static int
Chris Wilson05394f32010-11-08 19:18:58 +0000613i915_gem_gtt_pwrite_fast(struct drm_device *dev,
614 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700615 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000616 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700617{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300618 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700619 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700620 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700621 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200622 int page_offset, page_length, ret;
623
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100624 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200625 if (ret)
626 goto out;
627
628 ret = i915_gem_object_set_to_gtt_domain(obj, true);
629 if (ret)
630 goto out_unpin;
631
632 ret = i915_gem_object_put_fence(obj);
633 if (ret)
634 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700635
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200636 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700637 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700638
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700639 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700640
641 while (remain > 0) {
642 /* Operation in this page
643 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700644 * page_base = page offset within aperture
645 * page_offset = offset within page
646 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700647 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100648 page_base = offset & PAGE_MASK;
649 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700650 page_length = remain;
651 if ((page_offset + remain) > PAGE_SIZE)
652 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700653
Keith Packard0839ccb2008-10-30 19:38:48 -0700654 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700655 * source page isn't available. Return the error and we'll
656 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700657 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800658 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200659 page_offset, user_data, page_length)) {
660 ret = -EFAULT;
661 goto out_unpin;
662 }
Eric Anholt673a3942008-07-30 12:06:12 -0700663
Keith Packard0839ccb2008-10-30 19:38:48 -0700664 remain -= page_length;
665 user_data += page_length;
666 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700667 }
Eric Anholt673a3942008-07-30 12:06:12 -0700668
Daniel Vetter935aaa62012-03-25 19:47:35 +0200669out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800670 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200671out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700673}
674
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675/* Per-page copy function for the shmem pwrite fastpath.
676 * Flushes invalid cachelines before writing to the target if
677 * needs_clflush_before is set and flushes out any written cachelines after
678 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700679static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200680shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
681 char __user *user_data,
682 bool page_do_bit17_swizzling,
683 bool needs_clflush_before,
684 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700685{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200686 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700688
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200689 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200690 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 vaddr = kmap_atomic(page);
693 if (needs_clflush_before)
694 drm_clflush_virt_range(vaddr + shmem_page_offset,
695 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000696 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
697 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200698 if (needs_clflush_after)
699 drm_clflush_virt_range(vaddr + shmem_page_offset,
700 page_length);
701 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700702
Chris Wilson755d2212012-09-04 21:02:55 +0100703 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700704}
705
Daniel Vetterd174bd62012-03-25 19:47:40 +0200706/* Only difference to the fast-path function is that this can handle bit17
707 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700708static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
710 char __user *user_data,
711 bool page_do_bit17_swizzling,
712 bool needs_clflush_before,
713 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700714{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200715 char *vaddr;
716 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700717
Daniel Vetterd174bd62012-03-25 19:47:40 +0200718 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200719 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200720 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
721 page_length,
722 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200723 if (page_do_bit17_swizzling)
724 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100725 user_data,
726 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200727 else
728 ret = __copy_from_user(vaddr + shmem_page_offset,
729 user_data,
730 page_length);
731 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200732 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
733 page_length,
734 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200735 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100736
Chris Wilson755d2212012-09-04 21:02:55 +0100737 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700738}
739
Eric Anholt40123c12009-03-09 13:42:30 -0700740static int
Daniel Vettere244a442012-03-25 19:47:28 +0200741i915_gem_shmem_pwrite(struct drm_device *dev,
742 struct drm_i915_gem_object *obj,
743 struct drm_i915_gem_pwrite *args,
744 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700745{
Eric Anholt40123c12009-03-09 13:42:30 -0700746 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100747 loff_t offset;
748 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100749 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100750 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200751 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200752 int needs_clflush_after = 0;
753 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200754 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700755
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200756 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700757 remain = args->size;
758
Daniel Vetter8c599672011-12-14 13:57:31 +0100759 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700760
Daniel Vetter58642882012-03-25 19:47:37 +0200761 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
762 /* If we're not in the cpu write domain, set ourself into the gtt
763 * write domain and manually flush cachelines (if required). This
764 * optimizes for the case when the gpu will use the data
765 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100766 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700767 ret = i915_gem_object_wait_rendering(obj, false);
768 if (ret)
769 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200770 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100771 /* Same trick applies to invalidate partially written cachelines read
772 * before writing. */
773 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
774 needs_clflush_before =
775 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200776
Chris Wilson755d2212012-09-04 21:02:55 +0100777 ret = i915_gem_object_get_pages(obj);
778 if (ret)
779 return ret;
780
781 i915_gem_object_pin_pages(obj);
782
Eric Anholt40123c12009-03-09 13:42:30 -0700783 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000784 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700785
Imre Deak67d5a502013-02-18 19:28:02 +0200786 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
787 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200788 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200789 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100790
Chris Wilson9da3da62012-06-01 15:20:22 +0100791 if (remain <= 0)
792 break;
793
Eric Anholt40123c12009-03-09 13:42:30 -0700794 /* Operation in this page
795 *
Eric Anholt40123c12009-03-09 13:42:30 -0700796 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700797 * page_length = bytes to copy for this page
798 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100799 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700800
801 page_length = remain;
802 if ((shmem_page_offset + page_length) > PAGE_SIZE)
803 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700804
Daniel Vetter58642882012-03-25 19:47:37 +0200805 /* If we don't overwrite a cacheline completely we need to be
806 * careful to have up-to-date data by first clflushing. Don't
807 * overcomplicate things and flush the entire patch. */
808 partial_cacheline_write = needs_clflush_before &&
809 ((shmem_page_offset | page_length)
810 & (boot_cpu_data.x86_clflush_size - 1));
811
Daniel Vetter8c599672011-12-14 13:57:31 +0100812 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
813 (page_to_phys(page) & (1 << 17)) != 0;
814
Daniel Vetterd174bd62012-03-25 19:47:40 +0200815 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
816 user_data, page_do_bit17_swizzling,
817 partial_cacheline_write,
818 needs_clflush_after);
819 if (ret == 0)
820 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700821
Daniel Vettere244a442012-03-25 19:47:28 +0200822 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200823 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200824 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
825 user_data, page_do_bit17_swizzling,
826 partial_cacheline_write,
827 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700828
Daniel Vettere244a442012-03-25 19:47:28 +0200829 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100830
Chris Wilson755d2212012-09-04 21:02:55 +0100831 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100832 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100833
Chris Wilson17793c92014-03-07 08:30:36 +0000834next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700835 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100836 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700837 offset += page_length;
838 }
839
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100840out:
Chris Wilson755d2212012-09-04 21:02:55 +0100841 i915_gem_object_unpin_pages(obj);
842
Daniel Vettere244a442012-03-25 19:47:28 +0200843 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100844 /*
845 * Fixup: Flush cpu caches in case we didn't flush the dirty
846 * cachelines in-line while writing and the object moved
847 * out of the cpu write domain while we've dropped the lock.
848 */
849 if (!needs_clflush_after &&
850 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100851 if (i915_gem_clflush_object(obj, obj->pin_display))
852 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200853 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100854 }
Eric Anholt40123c12009-03-09 13:42:30 -0700855
Daniel Vetter58642882012-03-25 19:47:37 +0200856 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800857 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200858
Eric Anholt40123c12009-03-09 13:42:30 -0700859 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700860}
861
862/**
863 * Writes data to the object referenced by handle.
864 *
865 * On error, the contents of the buffer that were to be modified are undefined.
866 */
867int
868i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100869 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700870{
871 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000872 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000873 int ret;
874
875 if (args->size == 0)
876 return 0;
877
878 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200879 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000880 args->size))
881 return -EFAULT;
882
Jani Nikulad330a952014-01-21 11:24:25 +0200883 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +0800884 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
885 args->size);
886 if (ret)
887 return -EFAULT;
888 }
Eric Anholt673a3942008-07-30 12:06:12 -0700889
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100890 ret = i915_mutex_lock_interruptible(dev);
891 if (ret)
892 return ret;
893
Chris Wilson05394f32010-11-08 19:18:58 +0000894 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000895 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100896 ret = -ENOENT;
897 goto unlock;
898 }
Eric Anholt673a3942008-07-30 12:06:12 -0700899
Chris Wilson7dcd2492010-09-26 20:21:44 +0100900 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000901 if (args->offset > obj->base.size ||
902 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100903 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100904 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100905 }
906
Daniel Vetter1286ff72012-05-10 15:25:09 +0200907 /* prime objects have no backing filp to GEM pread/pwrite
908 * pages from.
909 */
910 if (!obj->base.filp) {
911 ret = -EINVAL;
912 goto out;
913 }
914
Chris Wilsondb53a302011-02-03 11:57:46 +0000915 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
916
Daniel Vetter935aaa62012-03-25 19:47:35 +0200917 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700918 /* We can only do the GTT pwrite on untiled buffers, as otherwise
919 * it would end up going through the fenced access, and we'll get
920 * different detiling behavior between reading and writing.
921 * pread/pwrite currently are reading and writing from the CPU
922 * perspective, requiring manual detiling by the client.
923 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100924 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100925 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100926 goto out;
927 }
928
Chris Wilson2c225692013-08-09 12:26:45 +0100929 if (obj->tiling_mode == I915_TILING_NONE &&
930 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
931 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100932 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200933 /* Note that the gtt paths might fail with non-page-backed user
934 * pointers (e.g. gtt mappings when moving data between
935 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700936 }
Eric Anholt673a3942008-07-30 12:06:12 -0700937
Chris Wilson86a1ee22012-08-11 15:41:04 +0100938 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200939 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100940
Chris Wilson35b62a82010-09-26 20:23:38 +0100941out:
Chris Wilson05394f32010-11-08 19:18:58 +0000942 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100943unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100944 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700945 return ret;
946}
947
Chris Wilsonb3612372012-08-24 09:35:08 +0100948int
Daniel Vetter33196de2012-11-14 17:14:05 +0100949i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100950 bool interruptible)
951{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100952 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100953 /* Non-interruptible callers can't handle -EAGAIN, hence return
954 * -EIO unconditionally for these. */
955 if (!interruptible)
956 return -EIO;
957
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100958 /* Recovery complete, but the reset failed ... */
959 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100960 return -EIO;
961
962 return -EAGAIN;
963 }
964
965 return 0;
966}
967
968/*
969 * Compare seqno against outstanding lazy request. Emit a request if they are
970 * equal.
971 */
972static int
973i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
974{
975 int ret;
976
977 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
978
979 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +0100980 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300981 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100982
983 return ret;
984}
985
Chris Wilson094f9a52013-09-25 17:34:55 +0100986static void fake_irq(unsigned long data)
987{
988 wake_up_process((struct task_struct *)data);
989}
990
991static bool missed_irq(struct drm_i915_private *dev_priv,
992 struct intel_ring_buffer *ring)
993{
994 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
995}
996
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100997static bool can_wait_boost(struct drm_i915_file_private *file_priv)
998{
999 if (file_priv == NULL)
1000 return true;
1001
1002 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1003}
1004
Chris Wilsonb3612372012-08-24 09:35:08 +01001005/**
1006 * __wait_seqno - wait until execution of seqno has finished
1007 * @ring: the ring expected to report seqno
1008 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001009 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001010 * @interruptible: do an interruptible wait (normally yes)
1011 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1012 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001013 * Note: It is of utmost importance that the passed in seqno and reset_counter
1014 * values have been read by the caller in an smp safe manner. Where read-side
1015 * locks are involved, it is sufficient to read the reset_counter before
1016 * unlocking the lock that protects the seqno. For lockless tricks, the
1017 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1018 * inserted.
1019 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001020 * Returns 0 if the seqno was found within the alloted time. Else returns the
1021 * errno with remaining time filled in timeout argument.
1022 */
1023static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001024 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001025 bool interruptible,
1026 struct timespec *timeout,
1027 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001028{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001029 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001030 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001031 const bool irq_test_in_progress =
1032 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001033 struct timespec before, now;
1034 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001035 unsigned long timeout_expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001036 int ret;
1037
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001038 WARN(dev_priv->pm.irqs_disabled, "IRQs disabled\n");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001039
Chris Wilsonb3612372012-08-24 09:35:08 +01001040 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1041 return 0;
1042
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001043 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001044
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001045 if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001046 gen6_rps_boost(dev_priv);
1047 if (file_priv)
1048 mod_delayed_work(dev_priv->wq,
1049 &file_priv->mm.idle_work,
1050 msecs_to_jiffies(100));
1051 }
1052
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001053 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001054 return -ENODEV;
1055
Chris Wilson094f9a52013-09-25 17:34:55 +01001056 /* Record current time in case interrupted by signal, or wedged */
1057 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001058 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001059 for (;;) {
1060 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001061
Chris Wilson094f9a52013-09-25 17:34:55 +01001062 prepare_to_wait(&ring->irq_queue, &wait,
1063 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001064
Daniel Vetterf69061b2012-12-06 09:01:42 +01001065 /* We need to check whether any gpu reset happened in between
1066 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001067 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1068 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1069 * is truely gone. */
1070 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1071 if (ret == 0)
1072 ret = -EAGAIN;
1073 break;
1074 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001075
Chris Wilson094f9a52013-09-25 17:34:55 +01001076 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1077 ret = 0;
1078 break;
1079 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001080
Chris Wilson094f9a52013-09-25 17:34:55 +01001081 if (interruptible && signal_pending(current)) {
1082 ret = -ERESTARTSYS;
1083 break;
1084 }
1085
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001086 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001087 ret = -ETIME;
1088 break;
1089 }
1090
1091 timer.function = NULL;
1092 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001093 unsigned long expire;
1094
Chris Wilson094f9a52013-09-25 17:34:55 +01001095 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001096 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001097 mod_timer(&timer, expire);
1098 }
1099
Chris Wilson5035c272013-10-04 09:58:46 +01001100 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001101
Chris Wilson094f9a52013-09-25 17:34:55 +01001102 if (timer.function) {
1103 del_singleshot_timer_sync(&timer);
1104 destroy_timer_on_stack(&timer);
1105 }
1106 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001107 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001108 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001109
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001110 if (!irq_test_in_progress)
1111 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001112
1113 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001114
1115 if (timeout) {
1116 struct timespec sleep_time = timespec_sub(now, before);
1117 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001118 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1119 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001120 }
1121
Chris Wilson094f9a52013-09-25 17:34:55 +01001122 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001123}
1124
1125/**
1126 * Waits for a sequence number to be signaled, and cleans up the
1127 * request and object lists appropriately for that event.
1128 */
1129int
1130i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1131{
1132 struct drm_device *dev = ring->dev;
1133 struct drm_i915_private *dev_priv = dev->dev_private;
1134 bool interruptible = dev_priv->mm.interruptible;
1135 int ret;
1136
1137 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1138 BUG_ON(seqno == 0);
1139
Daniel Vetter33196de2012-11-14 17:14:05 +01001140 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001141 if (ret)
1142 return ret;
1143
1144 ret = i915_gem_check_olr(ring, seqno);
1145 if (ret)
1146 return ret;
1147
Daniel Vetterf69061b2012-12-06 09:01:42 +01001148 return __wait_seqno(ring, seqno,
1149 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001150 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001151}
1152
Chris Wilsond26e3af2013-06-29 22:05:26 +01001153static int
1154i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1155 struct intel_ring_buffer *ring)
1156{
1157 i915_gem_retire_requests_ring(ring);
1158
1159 /* Manually manage the write flush as we may have not yet
1160 * retired the buffer.
1161 *
1162 * Note that the last_write_seqno is always the earlier of
1163 * the two (read/write) seqno, so if we haved successfully waited,
1164 * we know we have passed the last write.
1165 */
1166 obj->last_write_seqno = 0;
1167 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1168
1169 return 0;
1170}
1171
Chris Wilsonb3612372012-08-24 09:35:08 +01001172/**
1173 * Ensures that all rendering to the object has completed and the object is
1174 * safe to unbind from the GTT or access from the CPU.
1175 */
1176static __must_check int
1177i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1178 bool readonly)
1179{
1180 struct intel_ring_buffer *ring = obj->ring;
1181 u32 seqno;
1182 int ret;
1183
1184 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1185 if (seqno == 0)
1186 return 0;
1187
1188 ret = i915_wait_seqno(ring, seqno);
1189 if (ret)
1190 return ret;
1191
Chris Wilsond26e3af2013-06-29 22:05:26 +01001192 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001193}
1194
Chris Wilson3236f572012-08-24 09:35:09 +01001195/* A nonblocking variant of the above wait. This is a highly dangerous routine
1196 * as the object state may change during this call.
1197 */
1198static __must_check int
1199i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001200 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001201 bool readonly)
1202{
1203 struct drm_device *dev = obj->base.dev;
1204 struct drm_i915_private *dev_priv = dev->dev_private;
1205 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001206 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001207 u32 seqno;
1208 int ret;
1209
1210 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1211 BUG_ON(!dev_priv->mm.interruptible);
1212
1213 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1214 if (seqno == 0)
1215 return 0;
1216
Daniel Vetter33196de2012-11-14 17:14:05 +01001217 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001218 if (ret)
1219 return ret;
1220
1221 ret = i915_gem_check_olr(ring, seqno);
1222 if (ret)
1223 return ret;
1224
Daniel Vetterf69061b2012-12-06 09:01:42 +01001225 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001226 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001227 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001228 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001229 if (ret)
1230 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001231
Chris Wilsond26e3af2013-06-29 22:05:26 +01001232 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001233}
1234
Eric Anholt673a3942008-07-30 12:06:12 -07001235/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001236 * Called when user space prepares to use an object with the CPU, either
1237 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001238 */
1239int
1240i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001241 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001242{
1243 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001244 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001245 uint32_t read_domains = args->read_domains;
1246 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001247 int ret;
1248
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001249 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001250 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001251 return -EINVAL;
1252
Chris Wilson21d509e2009-06-06 09:46:02 +01001253 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001254 return -EINVAL;
1255
1256 /* Having something in the write domain implies it's in the read
1257 * domain, and only that read domain. Enforce that in the request.
1258 */
1259 if (write_domain != 0 && read_domains != write_domain)
1260 return -EINVAL;
1261
Chris Wilson76c1dec2010-09-25 11:22:51 +01001262 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001263 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001264 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001265
Chris Wilson05394f32010-11-08 19:18:58 +00001266 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001267 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001268 ret = -ENOENT;
1269 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001270 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001271
Chris Wilson3236f572012-08-24 09:35:09 +01001272 /* Try to flush the object off the GPU without holding the lock.
1273 * We will repeat the flush holding the lock in the normal manner
1274 * to catch cases where we are gazumped.
1275 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001276 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1277 file->driver_priv,
1278 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001279 if (ret)
1280 goto unref;
1281
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001282 if (read_domains & I915_GEM_DOMAIN_GTT) {
1283 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001284
1285 /* Silently promote "you're not bound, there was nothing to do"
1286 * to success, since the client was just asking us to
1287 * make sure everything was done.
1288 */
1289 if (ret == -EINVAL)
1290 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001291 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001292 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001293 }
1294
Chris Wilson3236f572012-08-24 09:35:09 +01001295unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001296 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001297unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001298 mutex_unlock(&dev->struct_mutex);
1299 return ret;
1300}
1301
1302/**
1303 * Called when user space has done writes to this buffer
1304 */
1305int
1306i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001307 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001308{
1309 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001310 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001311 int ret = 0;
1312
Chris Wilson76c1dec2010-09-25 11:22:51 +01001313 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001314 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001315 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001316
Chris Wilson05394f32010-11-08 19:18:58 +00001317 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001318 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001319 ret = -ENOENT;
1320 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001321 }
1322
Eric Anholt673a3942008-07-30 12:06:12 -07001323 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001324 if (obj->pin_display)
1325 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001326
Chris Wilson05394f32010-11-08 19:18:58 +00001327 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001328unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001329 mutex_unlock(&dev->struct_mutex);
1330 return ret;
1331}
1332
1333/**
1334 * Maps the contents of an object, returning the address it is mapped
1335 * into.
1336 *
1337 * While the mapping holds a reference on the contents of the object, it doesn't
1338 * imply a ref on the object itself.
1339 */
1340int
1341i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001342 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001343{
1344 struct drm_i915_gem_mmap *args = data;
1345 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001346 unsigned long addr;
1347
Chris Wilson05394f32010-11-08 19:18:58 +00001348 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001349 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001350 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001351
Daniel Vetter1286ff72012-05-10 15:25:09 +02001352 /* prime objects have no backing filp to GEM mmap
1353 * pages from.
1354 */
1355 if (!obj->filp) {
1356 drm_gem_object_unreference_unlocked(obj);
1357 return -EINVAL;
1358 }
1359
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001360 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001361 PROT_READ | PROT_WRITE, MAP_SHARED,
1362 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001363 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001364 if (IS_ERR((void *)addr))
1365 return addr;
1366
1367 args->addr_ptr = (uint64_t) addr;
1368
1369 return 0;
1370}
1371
Jesse Barnesde151cf2008-11-12 10:03:55 -08001372/**
1373 * i915_gem_fault - fault a page into the GTT
1374 * vma: VMA in question
1375 * vmf: fault info
1376 *
1377 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1378 * from userspace. The fault handler takes care of binding the object to
1379 * the GTT (if needed), allocating and programming a fence register (again,
1380 * only if needed based on whether the old reg is still valid or the object
1381 * is tiled) and inserting a new PTE into the faulting process.
1382 *
1383 * Note that the faulting process may involve evicting existing objects
1384 * from the GTT and/or fence registers to make room. So performance may
1385 * suffer if the GTT working set is large or there are few fence registers
1386 * left.
1387 */
1388int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1389{
Chris Wilson05394f32010-11-08 19:18:58 +00001390 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1391 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001392 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001393 pgoff_t page_offset;
1394 unsigned long pfn;
1395 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001396 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001397
Paulo Zanonif65c9162013-11-27 18:20:34 -02001398 intel_runtime_pm_get(dev_priv);
1399
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400 /* We don't use vmf->pgoff since that has the fake offset */
1401 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1402 PAGE_SHIFT;
1403
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001404 ret = i915_mutex_lock_interruptible(dev);
1405 if (ret)
1406 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001407
Chris Wilsondb53a302011-02-03 11:57:46 +00001408 trace_i915_gem_object_fault(obj, page_offset, true, write);
1409
Chris Wilson6e4930f2014-02-07 18:37:06 -02001410 /* Try to flush the object off the GPU first without holding the lock.
1411 * Upon reacquiring the lock, we will perform our sanity checks and then
1412 * repeat the flush holding the lock in the normal manner to catch cases
1413 * where we are gazumped.
1414 */
1415 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1416 if (ret)
1417 goto unlock;
1418
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001419 /* Access to snoopable pages through the GTT is incoherent. */
1420 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1421 ret = -EINVAL;
1422 goto unlock;
1423 }
1424
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001425 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001426 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001427 if (ret)
1428 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001429
Chris Wilsonc9839302012-11-20 10:45:17 +00001430 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1431 if (ret)
1432 goto unpin;
1433
1434 ret = i915_gem_object_get_fence(obj);
1435 if (ret)
1436 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001437
Chris Wilson6299f992010-11-24 12:23:44 +00001438 obj->fault_mappable = true;
1439
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001440 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1441 pfn >>= PAGE_SHIFT;
1442 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001443
1444 /* Finally, remap it using the new GTT offset */
1445 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001446unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001447 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001448unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001449 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001450out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001451 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001452 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001453 /* If this -EIO is due to a gpu hang, give the reset code a
1454 * chance to clean up the mess. Otherwise return the proper
1455 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001456 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1457 ret = VM_FAULT_SIGBUS;
1458 break;
1459 }
Chris Wilson045e7692010-11-07 09:18:22 +00001460 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001461 /*
1462 * EAGAIN means the gpu is hung and we'll wait for the error
1463 * handler to reset everything when re-faulting in
1464 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001465 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001466 case 0:
1467 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001468 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001469 case -EBUSY:
1470 /*
1471 * EBUSY is ok: this just means that another thread
1472 * already did the job.
1473 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001474 ret = VM_FAULT_NOPAGE;
1475 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001476 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001477 ret = VM_FAULT_OOM;
1478 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001479 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001480 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001481 ret = VM_FAULT_SIGBUS;
1482 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001483 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001484 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001485 ret = VM_FAULT_SIGBUS;
1486 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001487 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001488
1489 intel_runtime_pm_put(dev_priv);
1490 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001491}
1492
Paulo Zanoni48018a52013-12-13 15:22:31 -02001493void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1494{
1495 struct i915_vma *vma;
1496
1497 /*
1498 * Only the global gtt is relevant for gtt memory mappings, so restrict
1499 * list traversal to objects bound into the global address space. Note
1500 * that the active list should be empty, but better safe than sorry.
1501 */
1502 WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
1503 list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
1504 i915_gem_release_mmap(vma->obj);
1505 list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
1506 i915_gem_release_mmap(vma->obj);
1507}
1508
Jesse Barnesde151cf2008-11-12 10:03:55 -08001509/**
Chris Wilson901782b2009-07-10 08:18:50 +01001510 * i915_gem_release_mmap - remove physical page mappings
1511 * @obj: obj in question
1512 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001513 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001514 * relinquish ownership of the pages back to the system.
1515 *
1516 * It is vital that we remove the page mapping if we have mapped a tiled
1517 * object through the GTT and then lose the fence register due to
1518 * resource pressure. Similarly if the object has been moved out of the
1519 * aperture, than pages mapped into userspace must be revoked. Removing the
1520 * mapping will then trigger a page fault on the next user access, allowing
1521 * fixup by i915_gem_fault().
1522 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001523void
Chris Wilson05394f32010-11-08 19:18:58 +00001524i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001525{
Chris Wilson6299f992010-11-24 12:23:44 +00001526 if (!obj->fault_mappable)
1527 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001528
David Herrmann6796cb12014-01-03 14:24:19 +01001529 drm_vma_node_unmap(&obj->base.vma_node,
1530 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001531 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001532}
1533
Imre Deak0fa87792013-01-07 21:47:35 +02001534uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001535i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001536{
Chris Wilsone28f8712011-07-18 13:11:49 -07001537 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001538
1539 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001540 tiling_mode == I915_TILING_NONE)
1541 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001542
1543 /* Previous chips need a power-of-two fence region when tiling */
1544 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001545 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001546 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001547 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001548
Chris Wilsone28f8712011-07-18 13:11:49 -07001549 while (gtt_size < size)
1550 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001551
Chris Wilsone28f8712011-07-18 13:11:49 -07001552 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001553}
1554
Jesse Barnesde151cf2008-11-12 10:03:55 -08001555/**
1556 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1557 * @obj: object to check
1558 *
1559 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001560 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001561 */
Imre Deakd8651102013-01-07 21:47:33 +02001562uint32_t
1563i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1564 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001565{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001566 /*
1567 * Minimum alignment is 4k (GTT page size), but might be greater
1568 * if a fence register is needed for the object.
1569 */
Imre Deakd8651102013-01-07 21:47:33 +02001570 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001571 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001572 return 4096;
1573
1574 /*
1575 * Previous chips need to be aligned to the size of the smallest
1576 * fence register that can contain the object.
1577 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001578 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001579}
1580
Chris Wilsond8cb5082012-08-11 15:41:03 +01001581static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1582{
1583 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1584 int ret;
1585
David Herrmann0de23972013-07-24 21:07:52 +02001586 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001587 return 0;
1588
Daniel Vetterda494d72012-12-20 15:11:16 +01001589 dev_priv->mm.shrinker_no_lock_stealing = true;
1590
Chris Wilsond8cb5082012-08-11 15:41:03 +01001591 ret = drm_gem_create_mmap_offset(&obj->base);
1592 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001593 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001594
1595 /* Badly fragmented mmap space? The only way we can recover
1596 * space is by destroying unwanted objects. We can't randomly release
1597 * mmap_offsets as userspace expects them to be persistent for the
1598 * lifetime of the objects. The closest we can is to release the
1599 * offsets on purgeable objects by truncating it and marking it purged,
1600 * which prevents userspace from ever using that object again.
1601 */
1602 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1603 ret = drm_gem_create_mmap_offset(&obj->base);
1604 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001605 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001606
1607 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001608 ret = drm_gem_create_mmap_offset(&obj->base);
1609out:
1610 dev_priv->mm.shrinker_no_lock_stealing = false;
1611
1612 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001613}
1614
1615static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1616{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001617 drm_gem_free_mmap_offset(&obj->base);
1618}
1619
Jesse Barnesde151cf2008-11-12 10:03:55 -08001620int
Dave Airlieff72145b2011-02-07 12:16:14 +10001621i915_gem_mmap_gtt(struct drm_file *file,
1622 struct drm_device *dev,
1623 uint32_t handle,
1624 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001625{
Chris Wilsonda761a62010-10-27 17:37:08 +01001626 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001627 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001628 int ret;
1629
Chris Wilson76c1dec2010-09-25 11:22:51 +01001630 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001631 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001632 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001633
Dave Airlieff72145b2011-02-07 12:16:14 +10001634 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001635 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001636 ret = -ENOENT;
1637 goto unlock;
1638 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001639
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001640 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001641 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001642 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001643 }
1644
Chris Wilson05394f32010-11-08 19:18:58 +00001645 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001646 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001647 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001648 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001649 }
1650
Chris Wilsond8cb5082012-08-11 15:41:03 +01001651 ret = i915_gem_object_create_mmap_offset(obj);
1652 if (ret)
1653 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001654
David Herrmann0de23972013-07-24 21:07:52 +02001655 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001656
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001657out:
Chris Wilson05394f32010-11-08 19:18:58 +00001658 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001659unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001660 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001661 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001662}
1663
Dave Airlieff72145b2011-02-07 12:16:14 +10001664/**
1665 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1666 * @dev: DRM device
1667 * @data: GTT mapping ioctl data
1668 * @file: GEM object info
1669 *
1670 * Simply returns the fake offset to userspace so it can mmap it.
1671 * The mmap call will end up in drm_gem_mmap(), which will set things
1672 * up so we can get faults in the handler above.
1673 *
1674 * The fault handler will take care of binding the object into the GTT
1675 * (since it may have been evicted to make room for something), allocating
1676 * a fence register, and mapping the appropriate aperture address into
1677 * userspace.
1678 */
1679int
1680i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1681 struct drm_file *file)
1682{
1683 struct drm_i915_gem_mmap_gtt *args = data;
1684
Dave Airlieff72145b2011-02-07 12:16:14 +10001685 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1686}
1687
Daniel Vetter225067e2012-08-20 10:23:20 +02001688/* Immediately discard the backing storage */
1689static void
1690i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001691{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001692 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001693
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001694 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001695
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001696 if (obj->base.filp == NULL)
1697 return;
1698
Daniel Vetter225067e2012-08-20 10:23:20 +02001699 /* Our goal here is to return as much of the memory as
1700 * is possible back to the system as we are called from OOM.
1701 * To do this we must instruct the shmfs to drop all of its
1702 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001703 */
Al Viro496ad9a2013-01-23 17:07:38 -05001704 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001705 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001706
Daniel Vetter225067e2012-08-20 10:23:20 +02001707 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001708}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001709
Daniel Vetter225067e2012-08-20 10:23:20 +02001710static inline int
1711i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1712{
1713 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001714}
1715
Chris Wilson5cdf5882010-09-27 15:51:07 +01001716static void
Chris Wilson05394f32010-11-08 19:18:58 +00001717i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001718{
Imre Deak90797e62013-02-18 19:28:03 +02001719 struct sg_page_iter sg_iter;
1720 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001721
Chris Wilson05394f32010-11-08 19:18:58 +00001722 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001723
Chris Wilson6c085a72012-08-20 11:40:46 +02001724 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1725 if (ret) {
1726 /* In the event of a disaster, abandon all caches and
1727 * hope for the best.
1728 */
1729 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001730 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001731 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1732 }
1733
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001734 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001735 i915_gem_object_save_bit_17_swizzle(obj);
1736
Chris Wilson05394f32010-11-08 19:18:58 +00001737 if (obj->madv == I915_MADV_DONTNEED)
1738 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001739
Imre Deak90797e62013-02-18 19:28:03 +02001740 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001741 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001742
Chris Wilson05394f32010-11-08 19:18:58 +00001743 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001744 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001745
Chris Wilson05394f32010-11-08 19:18:58 +00001746 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001747 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001748
Chris Wilson9da3da62012-06-01 15:20:22 +01001749 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001750 }
Chris Wilson05394f32010-11-08 19:18:58 +00001751 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001752
Chris Wilson9da3da62012-06-01 15:20:22 +01001753 sg_free_table(obj->pages);
1754 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001755}
1756
Chris Wilsondd624af2013-01-15 12:39:35 +00001757int
Chris Wilson37e680a2012-06-07 15:38:42 +01001758i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1759{
1760 const struct drm_i915_gem_object_ops *ops = obj->ops;
1761
Chris Wilson2f745ad2012-09-04 21:02:58 +01001762 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001763 return 0;
1764
Chris Wilsona5570172012-09-04 21:02:54 +01001765 if (obj->pages_pin_count)
1766 return -EBUSY;
1767
Ben Widawsky98438772013-07-31 17:00:12 -07001768 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001769
Chris Wilsona2165e32012-12-03 11:49:00 +00001770 /* ->put_pages might need to allocate memory for the bit17 swizzle
1771 * array, hence protect them from being reaped by removing them from gtt
1772 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001773 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001774
Chris Wilson37e680a2012-06-07 15:38:42 +01001775 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001776 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001777
Chris Wilson6c085a72012-08-20 11:40:46 +02001778 if (i915_gem_object_is_purgeable(obj))
1779 i915_gem_object_truncate(obj);
1780
1781 return 0;
1782}
1783
Chris Wilsond9973b42013-10-04 10:33:00 +01001784static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001785__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1786 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001787{
Chris Wilson57094f82013-09-04 10:45:50 +01001788 struct list_head still_bound_list;
Chris Wilson6c085a72012-08-20 11:40:46 +02001789 struct drm_i915_gem_object *obj, *next;
Chris Wilsond9973b42013-10-04 10:33:00 +01001790 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001791
1792 list_for_each_entry_safe(obj, next,
1793 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001794 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001795 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001796 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001797 count += obj->base.size >> PAGE_SHIFT;
1798 if (count >= target)
1799 return count;
1800 }
1801 }
1802
Chris Wilson57094f82013-09-04 10:45:50 +01001803 /*
1804 * As we may completely rewrite the bound list whilst unbinding
1805 * (due to retiring requests) we have to strictly process only
1806 * one element of the list at the time, and recheck the list
1807 * on every iteration.
1808 */
1809 INIT_LIST_HEAD(&still_bound_list);
1810 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001811 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001812
Chris Wilson57094f82013-09-04 10:45:50 +01001813 obj = list_first_entry(&dev_priv->mm.bound_list,
1814 typeof(*obj), global_list);
1815 list_move_tail(&obj->global_list, &still_bound_list);
1816
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001817 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1818 continue;
1819
Chris Wilson57094f82013-09-04 10:45:50 +01001820 /*
1821 * Hold a reference whilst we unbind this object, as we may
1822 * end up waiting for and retiring requests. This might
1823 * release the final reference (held by the active list)
1824 * and result in the object being freed from under us.
1825 * in this object being freed.
1826 *
1827 * Note 1: Shrinking the bound list is special since only active
1828 * (and hence bound objects) can contain such limbo objects, so
1829 * we don't need special tricks for shrinking the unbound list.
1830 * The only other place where we have to be careful with active
1831 * objects suddenly disappearing due to retiring requests is the
1832 * eviction code.
1833 *
1834 * Note 2: Even though the bound list doesn't hold a reference
1835 * to the object we can safely grab one here: The final object
1836 * unreferencing and the bound_list are both protected by the
1837 * dev->struct_mutex and so we won't ever be able to observe an
1838 * object on the bound_list with a reference count equals 0.
1839 */
1840 drm_gem_object_reference(&obj->base);
1841
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001842 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1843 if (i915_vma_unbind(vma))
1844 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001845
Chris Wilson57094f82013-09-04 10:45:50 +01001846 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001847 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001848
1849 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001850 }
Chris Wilson57094f82013-09-04 10:45:50 +01001851 list_splice(&still_bound_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001852
1853 return count;
1854}
1855
Chris Wilsond9973b42013-10-04 10:33:00 +01001856static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001857i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1858{
1859 return __i915_gem_shrink(dev_priv, target, true);
1860}
1861
Chris Wilsond9973b42013-10-04 10:33:00 +01001862static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02001863i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1864{
1865 struct drm_i915_gem_object *obj, *next;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001866 long freed = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001867
1868 i915_gem_evict_everything(dev_priv->dev);
1869
Ben Widawsky35c20a62013-05-31 11:28:48 -07001870 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
Dave Chinner7dc19d52013-08-28 10:18:11 +10001871 global_list) {
Chris Wilsond9973b42013-10-04 10:33:00 +01001872 if (i915_gem_object_put_pages(obj) == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10001873 freed += obj->base.size >> PAGE_SHIFT;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001874 }
1875 return freed;
Daniel Vetter225067e2012-08-20 10:23:20 +02001876}
1877
Chris Wilson37e680a2012-06-07 15:38:42 +01001878static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001879i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001880{
Chris Wilson6c085a72012-08-20 11:40:46 +02001881 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001882 int page_count, i;
1883 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001884 struct sg_table *st;
1885 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001886 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001887 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001888 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001889 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001890
Chris Wilson6c085a72012-08-20 11:40:46 +02001891 /* Assert that the object is not currently in any GPU domain. As it
1892 * wasn't in the GTT, there shouldn't be any way it could have been in
1893 * a GPU cache
1894 */
1895 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1896 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1897
Chris Wilson9da3da62012-06-01 15:20:22 +01001898 st = kmalloc(sizeof(*st), GFP_KERNEL);
1899 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001900 return -ENOMEM;
1901
Chris Wilson9da3da62012-06-01 15:20:22 +01001902 page_count = obj->base.size / PAGE_SIZE;
1903 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01001904 kfree(st);
1905 return -ENOMEM;
1906 }
1907
1908 /* Get the list of pages out of our struct file. They'll be pinned
1909 * at this point until we release them.
1910 *
1911 * Fail silently without starting the shrinker
1912 */
Al Viro496ad9a2013-01-23 17:07:38 -05001913 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001914 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001915 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001916 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001917 sg = st->sgl;
1918 st->nents = 0;
1919 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001920 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1921 if (IS_ERR(page)) {
1922 i915_gem_purge(dev_priv, page_count);
1923 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1924 }
1925 if (IS_ERR(page)) {
1926 /* We've tried hard to allocate the memory by reaping
1927 * our own buffer, now let the real VM do its job and
1928 * go down in flames if truly OOM.
1929 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001930 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001931 gfp |= __GFP_IO | __GFP_WAIT;
1932
1933 i915_gem_shrink_all(dev_priv);
1934 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1935 if (IS_ERR(page))
1936 goto err_pages;
1937
Linus Torvaldscaf49192012-12-10 10:51:16 -08001938 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001939 gfp &= ~(__GFP_IO | __GFP_WAIT);
1940 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001941#ifdef CONFIG_SWIOTLB
1942 if (swiotlb_nr_tbl()) {
1943 st->nents++;
1944 sg_set_page(sg, page, PAGE_SIZE, 0);
1945 sg = sg_next(sg);
1946 continue;
1947 }
1948#endif
Imre Deak90797e62013-02-18 19:28:03 +02001949 if (!i || page_to_pfn(page) != last_pfn + 1) {
1950 if (i)
1951 sg = sg_next(sg);
1952 st->nents++;
1953 sg_set_page(sg, page, PAGE_SIZE, 0);
1954 } else {
1955 sg->length += PAGE_SIZE;
1956 }
1957 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03001958
1959 /* Check that the i965g/gm workaround works. */
1960 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07001961 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001962#ifdef CONFIG_SWIOTLB
1963 if (!swiotlb_nr_tbl())
1964#endif
1965 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001966 obj->pages = st;
1967
Eric Anholt673a3942008-07-30 12:06:12 -07001968 if (i915_gem_object_needs_bit17_swizzle(obj))
1969 i915_gem_object_do_bit_17_swizzle(obj);
1970
1971 return 0;
1972
1973err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001974 sg_mark_end(sg);
1975 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001976 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001977 sg_free_table(st);
1978 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001979 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001980}
1981
Chris Wilson37e680a2012-06-07 15:38:42 +01001982/* Ensure that the associated pages are gathered from the backing storage
1983 * and pinned into our object. i915_gem_object_get_pages() may be called
1984 * multiple times before they are released by a single call to
1985 * i915_gem_object_put_pages() - once the pages are no longer referenced
1986 * either as a result of memory pressure (reaping pages under the shrinker)
1987 * or as the object is itself released.
1988 */
1989int
1990i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1991{
1992 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1993 const struct drm_i915_gem_object_ops *ops = obj->ops;
1994 int ret;
1995
Chris Wilson2f745ad2012-09-04 21:02:58 +01001996 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001997 return 0;
1998
Chris Wilson43e28f02013-01-08 10:53:09 +00001999 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002000 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002001 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002002 }
2003
Chris Wilsona5570172012-09-04 21:02:54 +01002004 BUG_ON(obj->pages_pin_count);
2005
Chris Wilson37e680a2012-06-07 15:38:42 +01002006 ret = ops->get_pages(obj);
2007 if (ret)
2008 return ret;
2009
Ben Widawsky35c20a62013-05-31 11:28:48 -07002010 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002011 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002012}
2013
Ben Widawskye2d05a82013-09-24 09:57:58 -07002014static void
Chris Wilson05394f32010-11-08 19:18:58 +00002015i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00002016 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002017{
Chris Wilson05394f32010-11-08 19:18:58 +00002018 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01002019 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00002020 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002021
Zou Nan hai852835f2010-05-21 09:08:56 +08002022 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002023 if (obj->ring != ring && obj->last_write_seqno) {
2024 /* Keep the seqno relative to the current ring */
2025 obj->last_write_seqno = seqno;
2026 }
Chris Wilson05394f32010-11-08 19:18:58 +00002027 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002028
2029 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002030 if (!obj->active) {
2031 drm_gem_object_reference(&obj->base);
2032 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002033 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002034
Chris Wilson05394f32010-11-08 19:18:58 +00002035 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002036
Chris Wilson0201f1e2012-07-20 12:41:01 +01002037 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002038
Chris Wilsoncaea7472010-11-12 13:53:37 +00002039 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002040 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002041
Chris Wilson7dd49062012-03-21 10:48:18 +00002042 /* Bump MRU to take account of the delayed flush */
2043 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2044 struct drm_i915_fence_reg *reg;
2045
2046 reg = &dev_priv->fence_regs[obj->fence_reg];
2047 list_move_tail(&reg->lru_list,
2048 &dev_priv->mm.fence_list);
2049 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002050 }
2051}
2052
Ben Widawskye2d05a82013-09-24 09:57:58 -07002053void i915_vma_move_to_active(struct i915_vma *vma,
2054 struct intel_ring_buffer *ring)
2055{
2056 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2057 return i915_gem_object_move_to_active(vma->obj, ring);
2058}
2059
Chris Wilsoncaea7472010-11-12 13:53:37 +00002060static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002061i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2062{
Ben Widawskyca191b12013-07-31 17:00:14 -07002063 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002064 struct i915_address_space *vm;
2065 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002066
Chris Wilson65ce3022012-07-20 12:41:02 +01002067 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002068 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002069
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002070 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2071 vma = i915_gem_obj_to_vma(obj, vm);
2072 if (vma && !list_empty(&vma->mm_list))
2073 list_move_tail(&vma->mm_list, &vm->inactive_list);
2074 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002075
Chris Wilson65ce3022012-07-20 12:41:02 +01002076 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002077 obj->ring = NULL;
2078
Chris Wilson65ce3022012-07-20 12:41:02 +01002079 obj->last_read_seqno = 0;
2080 obj->last_write_seqno = 0;
2081 obj->base.write_domain = 0;
2082
2083 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002084 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002085
2086 obj->active = 0;
2087 drm_gem_object_unreference(&obj->base);
2088
2089 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002090}
Eric Anholt673a3942008-07-30 12:06:12 -07002091
Chris Wilson9d7730912012-11-27 16:22:52 +00002092static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002093i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002094{
Chris Wilson9d7730912012-11-27 16:22:52 +00002095 struct drm_i915_private *dev_priv = dev->dev_private;
2096 struct intel_ring_buffer *ring;
2097 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002098
Chris Wilson107f27a52012-12-10 13:56:17 +02002099 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002100 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002101 ret = intel_ring_idle(ring);
2102 if (ret)
2103 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002104 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002105 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002106
2107 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002108 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002109 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002110
Chris Wilson9d7730912012-11-27 16:22:52 +00002111 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
2112 ring->sync_seqno[j] = 0;
2113 }
2114
2115 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002116}
2117
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002118int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2119{
2120 struct drm_i915_private *dev_priv = dev->dev_private;
2121 int ret;
2122
2123 if (seqno == 0)
2124 return -EINVAL;
2125
2126 /* HWS page needs to be set less than what we
2127 * will inject to ring
2128 */
2129 ret = i915_gem_init_seqno(dev, seqno - 1);
2130 if (ret)
2131 return ret;
2132
2133 /* Carefully set the last_seqno value so that wrap
2134 * detection still works
2135 */
2136 dev_priv->next_seqno = seqno;
2137 dev_priv->last_seqno = seqno - 1;
2138 if (dev_priv->last_seqno == 0)
2139 dev_priv->last_seqno--;
2140
2141 return 0;
2142}
2143
Chris Wilson9d7730912012-11-27 16:22:52 +00002144int
2145i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002146{
Chris Wilson9d7730912012-11-27 16:22:52 +00002147 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002148
Chris Wilson9d7730912012-11-27 16:22:52 +00002149 /* reserve 0 for non-seqno */
2150 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002151 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002152 if (ret)
2153 return ret;
2154
2155 dev_priv->next_seqno = 1;
2156 }
2157
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002158 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002159 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002160}
2161
Mika Kuoppala0025c072013-06-12 12:35:30 +03002162int __i915_add_request(struct intel_ring_buffer *ring,
2163 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002164 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002165 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002166{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002167 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002168 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002169 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002170 int ret;
2171
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002172 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002173 /*
2174 * Emit any outstanding flushes - execbuf can fail to emit the flush
2175 * after having emitted the batchbuffer command. Hence we need to fix
2176 * things up similar to emitting the lazy request. The difference here
2177 * is that the flush _must_ happen before the next request, no matter
2178 * what.
2179 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002180 ret = intel_ring_flush_all_caches(ring);
2181 if (ret)
2182 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002183
Chris Wilson3c0e2342013-09-04 10:45:52 +01002184 request = ring->preallocated_lazy_request;
2185 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002186 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002187
Chris Wilsona71d8d92012-02-15 11:25:36 +00002188 /* Record the position of the start of the request so that
2189 * should we detect the updated seqno part-way through the
2190 * GPU processing the request, we never over-estimate the
2191 * position of the head.
2192 */
2193 request_ring_position = intel_ring_get_tail(ring);
2194
Chris Wilson9d7730912012-11-27 16:22:52 +00002195 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002196 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002197 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002198
Chris Wilson9d7730912012-11-27 16:22:52 +00002199 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002200 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002201 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002202 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002203
2204 /* Whilst this request exists, batch_obj will be on the
2205 * active_list, and so will hold the active reference. Only when this
2206 * request is retired will the the batch_obj be moved onto the
2207 * inactive_list and lose its active reference. Hence we do not need
2208 * to explicitly hold another reference here.
2209 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002210 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002211
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002212 /* Hold a reference to the current context so that we can inspect
2213 * it later in case a hangcheck error event fires.
2214 */
2215 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002216 if (request->ctx)
2217 i915_gem_context_reference(request->ctx);
2218
Eric Anholt673a3942008-07-30 12:06:12 -07002219 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002220 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002221 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002222
Chris Wilsondb53a302011-02-03 11:57:46 +00002223 if (file) {
2224 struct drm_i915_file_private *file_priv = file->driver_priv;
2225
Chris Wilson1c255952010-09-26 11:03:27 +01002226 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002227 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002228 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002229 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002230 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002231 }
Eric Anholt673a3942008-07-30 12:06:12 -07002232
Chris Wilson9d7730912012-11-27 16:22:52 +00002233 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002234 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002235 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002236
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002237 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002238 i915_queue_hangcheck(ring->dev);
2239
Chris Wilsonf62a0072014-02-21 17:55:39 +00002240 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2241 queue_delayed_work(dev_priv->wq,
2242 &dev_priv->mm.retire_work,
2243 round_jiffies_up_relative(HZ));
2244 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002245 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002246
Chris Wilsonacb868d2012-09-26 13:47:30 +01002247 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002248 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002249 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002250}
2251
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002252static inline void
2253i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002254{
Chris Wilson1c255952010-09-26 11:03:27 +01002255 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002256
Chris Wilson1c255952010-09-26 11:03:27 +01002257 if (!file_priv)
2258 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002259
Chris Wilson1c255952010-09-26 11:03:27 +01002260 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002261 list_del(&request->client_list);
2262 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002263 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002264}
2265
Mika Kuoppala939fd762014-01-30 19:04:44 +02002266static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002267 const struct i915_hw_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002268{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002269 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002270
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002271 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2272
2273 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002274 return true;
2275
2276 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002277 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002278 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002279 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002280 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2281 if (i915_stop_ring_allow_warn(dev_priv))
2282 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002283 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002284 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002285 }
2286
2287 return false;
2288}
2289
Mika Kuoppala939fd762014-01-30 19:04:44 +02002290static void i915_set_reset_status(struct drm_i915_private *dev_priv,
2291 struct i915_hw_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002292 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002293{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002294 struct i915_ctx_hang_stats *hs;
2295
2296 if (WARN_ON(!ctx))
2297 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002298
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002299 hs = &ctx->hang_stats;
2300
2301 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002302 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002303 hs->batch_active++;
2304 hs->guilty_ts = get_seconds();
2305 } else {
2306 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002307 }
2308}
2309
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002310static void i915_gem_free_request(struct drm_i915_gem_request *request)
2311{
2312 list_del(&request->list);
2313 i915_gem_request_remove_from_client(request);
2314
2315 if (request->ctx)
2316 i915_gem_context_unreference(request->ctx);
2317
2318 kfree(request);
2319}
2320
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002321struct drm_i915_gem_request *
2322i915_gem_find_active_request(struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002323{
Chris Wilson4db080f2013-12-04 11:37:09 +00002324 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002325 u32 completed_seqno;
2326
2327 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002328
Chris Wilson4db080f2013-12-04 11:37:09 +00002329 list_for_each_entry(request, &ring->request_list, list) {
2330 if (i915_seqno_passed(completed_seqno, request->seqno))
2331 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002332
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002333 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002334 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002335
2336 return NULL;
2337}
2338
2339static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
2340 struct intel_ring_buffer *ring)
2341{
2342 struct drm_i915_gem_request *request;
2343 bool ring_hung;
2344
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002345 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002346
2347 if (request == NULL)
2348 return;
2349
2350 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2351
Mika Kuoppala939fd762014-01-30 19:04:44 +02002352 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002353
2354 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002355 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002356}
2357
2358static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
2359 struct intel_ring_buffer *ring)
2360{
Chris Wilsondfaae392010-09-22 10:31:52 +01002361 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002362 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002363
Chris Wilson05394f32010-11-08 19:18:58 +00002364 obj = list_first_entry(&ring->active_list,
2365 struct drm_i915_gem_object,
2366 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002367
Chris Wilson05394f32010-11-08 19:18:58 +00002368 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002369 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002370
2371 /*
2372 * We must free the requests after all the corresponding objects have
2373 * been moved off active lists. Which is the same order as the normal
2374 * retire_requests function does. This is important if object hold
2375 * implicit references on things like e.g. ppgtt address spaces through
2376 * the request.
2377 */
2378 while (!list_empty(&ring->request_list)) {
2379 struct drm_i915_gem_request *request;
2380
2381 request = list_first_entry(&ring->request_list,
2382 struct drm_i915_gem_request,
2383 list);
2384
2385 i915_gem_free_request(request);
2386 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002387
2388 /* These may not have been flush before the reset, do so now */
2389 kfree(ring->preallocated_lazy_request);
2390 ring->preallocated_lazy_request = NULL;
2391 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002392}
2393
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002394void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002395{
2396 struct drm_i915_private *dev_priv = dev->dev_private;
2397 int i;
2398
Daniel Vetter4b9de732011-10-09 21:52:02 +02002399 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002400 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002401
Daniel Vetter94a335d2013-07-17 14:51:28 +02002402 /*
2403 * Commit delayed tiling changes if we have an object still
2404 * attached to the fence, otherwise just clear the fence.
2405 */
2406 if (reg->obj) {
2407 i915_gem_object_update_fence(reg->obj, reg,
2408 reg->obj->tiling_mode);
2409 } else {
2410 i915_gem_write_fence(dev, i, NULL);
2411 }
Chris Wilson312817a2010-11-22 11:50:11 +00002412 }
2413}
2414
Chris Wilson069efc12010-09-30 16:53:18 +01002415void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002416{
Chris Wilsondfaae392010-09-22 10:31:52 +01002417 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002418 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002419 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002420
Chris Wilson4db080f2013-12-04 11:37:09 +00002421 /*
2422 * Before we free the objects from the requests, we need to inspect
2423 * them for finding the guilty party. As the requests only borrow
2424 * their reference to the objects, the inspection must be done first.
2425 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002426 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002427 i915_gem_reset_ring_status(dev_priv, ring);
2428
2429 for_each_ring(ring, dev_priv, i)
2430 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002431
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002432 i915_gem_context_reset(dev);
2433
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002434 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002435}
2436
2437/**
2438 * This function clears the request list as sequence numbers are passed.
2439 */
Damien Lespiaucb216aa2014-03-03 17:42:36 +00002440static void
Chris Wilsondb53a302011-02-03 11:57:46 +00002441i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002442{
Eric Anholt673a3942008-07-30 12:06:12 -07002443 uint32_t seqno;
2444
Chris Wilsondb53a302011-02-03 11:57:46 +00002445 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002446 return;
2447
Chris Wilsondb53a302011-02-03 11:57:46 +00002448 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002449
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002450 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002451
Chris Wilsone9103032014-01-07 11:45:14 +00002452 /* Move any buffers on the active list that are no longer referenced
2453 * by the ringbuffer to the flushing/inactive lists as appropriate,
2454 * before we free the context associated with the requests.
2455 */
2456 while (!list_empty(&ring->active_list)) {
2457 struct drm_i915_gem_object *obj;
2458
2459 obj = list_first_entry(&ring->active_list,
2460 struct drm_i915_gem_object,
2461 ring_list);
2462
2463 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2464 break;
2465
2466 i915_gem_object_move_to_inactive(obj);
2467 }
2468
2469
Zou Nan hai852835f2010-05-21 09:08:56 +08002470 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002471 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002472
Zou Nan hai852835f2010-05-21 09:08:56 +08002473 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002474 struct drm_i915_gem_request,
2475 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002476
Chris Wilsondfaae392010-09-22 10:31:52 +01002477 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002478 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002479
Chris Wilsondb53a302011-02-03 11:57:46 +00002480 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002481 /* We know the GPU must have read the request to have
2482 * sent us the seqno + interrupt, so use the position
2483 * of tail of the request to update the last known position
2484 * of the GPU head.
2485 */
2486 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002487
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002488 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002489 }
2490
Chris Wilsondb53a302011-02-03 11:57:46 +00002491 if (unlikely(ring->trace_irq_seqno &&
2492 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002493 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002494 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002495 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002496
Chris Wilsondb53a302011-02-03 11:57:46 +00002497 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002498}
2499
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002500bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002501i915_gem_retire_requests(struct drm_device *dev)
2502{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002503 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002504 struct intel_ring_buffer *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002505 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002506 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002507
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002508 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002509 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002510 idle &= list_empty(&ring->request_list);
2511 }
2512
2513 if (idle)
2514 mod_delayed_work(dev_priv->wq,
2515 &dev_priv->mm.idle_work,
2516 msecs_to_jiffies(100));
2517
2518 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002519}
2520
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002521static void
Eric Anholt673a3942008-07-30 12:06:12 -07002522i915_gem_retire_work_handler(struct work_struct *work)
2523{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002524 struct drm_i915_private *dev_priv =
2525 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2526 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002527 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002528
Chris Wilson891b48c2010-09-29 12:26:37 +01002529 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002530 idle = false;
2531 if (mutex_trylock(&dev->struct_mutex)) {
2532 idle = i915_gem_retire_requests(dev);
2533 mutex_unlock(&dev->struct_mutex);
2534 }
2535 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002536 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2537 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002538}
Chris Wilson891b48c2010-09-29 12:26:37 +01002539
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002540static void
2541i915_gem_idle_work_handler(struct work_struct *work)
2542{
2543 struct drm_i915_private *dev_priv =
2544 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002545
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002546 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002547}
2548
Ben Widawsky5816d642012-04-11 11:18:19 -07002549/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002550 * Ensures that an object will eventually get non-busy by flushing any required
2551 * write domains, emitting any outstanding lazy request and retiring and
2552 * completed requests.
2553 */
2554static int
2555i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2556{
2557 int ret;
2558
2559 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002560 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002561 if (ret)
2562 return ret;
2563
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002564 i915_gem_retire_requests_ring(obj->ring);
2565 }
2566
2567 return 0;
2568}
2569
2570/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002571 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2572 * @DRM_IOCTL_ARGS: standard ioctl arguments
2573 *
2574 * Returns 0 if successful, else an error is returned with the remaining time in
2575 * the timeout parameter.
2576 * -ETIME: object is still busy after timeout
2577 * -ERESTARTSYS: signal interrupted the wait
2578 * -ENONENT: object doesn't exist
2579 * Also possible, but rare:
2580 * -EAGAIN: GPU wedged
2581 * -ENOMEM: damn
2582 * -ENODEV: Internal IRQ fail
2583 * -E?: The add request failed
2584 *
2585 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2586 * non-zero timeout parameter the wait ioctl will wait for the given number of
2587 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2588 * without holding struct_mutex the object may become re-busied before this
2589 * function completes. A similar but shorter * race condition exists in the busy
2590 * ioctl
2591 */
2592int
2593i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2594{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002595 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002596 struct drm_i915_gem_wait *args = data;
2597 struct drm_i915_gem_object *obj;
2598 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002599 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002600 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002601 u32 seqno = 0;
2602 int ret = 0;
2603
Ben Widawskyeac1f142012-06-05 15:24:24 -07002604 if (args->timeout_ns >= 0) {
2605 timeout_stack = ns_to_timespec(args->timeout_ns);
2606 timeout = &timeout_stack;
2607 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002608
2609 ret = i915_mutex_lock_interruptible(dev);
2610 if (ret)
2611 return ret;
2612
2613 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2614 if (&obj->base == NULL) {
2615 mutex_unlock(&dev->struct_mutex);
2616 return -ENOENT;
2617 }
2618
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002619 /* Need to make sure the object gets inactive eventually. */
2620 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002621 if (ret)
2622 goto out;
2623
2624 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002625 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002626 ring = obj->ring;
2627 }
2628
2629 if (seqno == 0)
2630 goto out;
2631
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002632 /* Do this after OLR check to make sure we make forward progress polling
2633 * on this IOCTL with a 0 timeout (like busy ioctl)
2634 */
2635 if (!args->timeout_ns) {
2636 ret = -ETIME;
2637 goto out;
2638 }
2639
2640 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002641 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002642 mutex_unlock(&dev->struct_mutex);
2643
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002644 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002645 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002646 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002647 return ret;
2648
2649out:
2650 drm_gem_object_unreference(&obj->base);
2651 mutex_unlock(&dev->struct_mutex);
2652 return ret;
2653}
2654
2655/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002656 * i915_gem_object_sync - sync an object to a ring.
2657 *
2658 * @obj: object which may be in use on another ring.
2659 * @to: ring we wish to use the object on. May be NULL.
2660 *
2661 * This code is meant to abstract object synchronization with the GPU.
2662 * Calling with NULL implies synchronizing the object with the CPU
2663 * rather than a particular GPU ring.
2664 *
2665 * Returns 0 if successful, else propagates up the lower layer error.
2666 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002667int
2668i915_gem_object_sync(struct drm_i915_gem_object *obj,
2669 struct intel_ring_buffer *to)
2670{
2671 struct intel_ring_buffer *from = obj->ring;
2672 u32 seqno;
2673 int ret, idx;
2674
2675 if (from == NULL || to == from)
2676 return 0;
2677
Ben Widawsky5816d642012-04-11 11:18:19 -07002678 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002679 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002680
2681 idx = intel_ring_sync_index(from, to);
2682
Chris Wilson0201f1e2012-07-20 12:41:01 +01002683 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002684 if (seqno <= from->sync_seqno[idx])
2685 return 0;
2686
Ben Widawskyb4aca012012-04-25 20:50:12 -07002687 ret = i915_gem_check_olr(obj->ring, seqno);
2688 if (ret)
2689 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002690
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002691 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002692 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002693 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002694 /* We use last_read_seqno because sync_to()
2695 * might have just caused seqno wrap under
2696 * the radar.
2697 */
2698 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002699
Ben Widawskye3a5a222012-04-11 11:18:20 -07002700 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002701}
2702
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002703static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2704{
2705 u32 old_write_domain, old_read_domains;
2706
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002707 /* Force a pagefault for domain tracking on next user access */
2708 i915_gem_release_mmap(obj);
2709
Keith Packardb97c3d92011-06-24 21:02:59 -07002710 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2711 return;
2712
Chris Wilson97c809fd2012-10-09 19:24:38 +01002713 /* Wait for any direct GTT access to complete */
2714 mb();
2715
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002716 old_read_domains = obj->base.read_domains;
2717 old_write_domain = obj->base.write_domain;
2718
2719 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2720 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2721
2722 trace_i915_gem_object_change_domain(obj,
2723 old_read_domains,
2724 old_write_domain);
2725}
2726
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002727int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002728{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002729 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002730 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002731 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002732
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002733 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002734 return 0;
2735
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002736 if (!drm_mm_node_allocated(&vma->node)) {
2737 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002738 return 0;
2739 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002740
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002741 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002742 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002743
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002744 BUG_ON(obj->pages == NULL);
2745
Chris Wilsona8198ee2011-04-13 22:04:09 +01002746 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002747 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002748 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002749 /* Continue on if we fail due to EIO, the GPU is hung so we
2750 * should be safe and we need to cleanup or else we might
2751 * cause memory corruption through use-after-free.
2752 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002753
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002754 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002755
Daniel Vetter96b47b62009-12-15 17:50:00 +01002756 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002757 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002758 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002759 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002760
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002761 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002762
Ben Widawsky6f65e292013-12-06 14:10:56 -08002763 vma->unbind_vma(vma);
2764
Daniel Vetter74163902012-02-15 23:50:21 +01002765 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002766
Chris Wilson64bf9302014-02-25 14:23:28 +00002767 list_del_init(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002768 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002769 if (i915_is_ggtt(vma->vm))
2770 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002771
Ben Widawsky2f633152013-07-17 12:19:03 -07002772 drm_mm_remove_node(&vma->node);
2773 i915_gem_vma_destroy(vma);
2774
2775 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002776 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002777 if (list_empty(&obj->vma_list))
2778 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002779
Chris Wilson70903c32013-12-04 09:59:09 +00002780 /* And finally now the object is completely decoupled from this vma,
2781 * we can drop its hold on the backing storage and allow it to be
2782 * reaped by the shrinker.
2783 */
2784 i915_gem_object_unpin_pages(obj);
2785
Chris Wilson88241782011-01-07 17:09:48 +00002786 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002787}
2788
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002789int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002790{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002791 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002792 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002793 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002794
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002795 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002796 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +01002797 ret = i915_switch_context(ring, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002798 if (ret)
2799 return ret;
2800
Chris Wilson3e960502012-11-27 16:22:54 +00002801 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002802 if (ret)
2803 return ret;
2804 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002805
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002806 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002807}
2808
Chris Wilson9ce079e2012-04-17 15:31:30 +01002809static void i965_write_fence_reg(struct drm_device *dev, int reg,
2810 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002811{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002812 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002813 int fence_reg;
2814 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002815
Imre Deak56c844e2013-01-07 21:47:34 +02002816 if (INTEL_INFO(dev)->gen >= 6) {
2817 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2818 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2819 } else {
2820 fence_reg = FENCE_REG_965_0;
2821 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2822 }
2823
Chris Wilsond18b9612013-07-10 13:36:23 +01002824 fence_reg += reg * 8;
2825
2826 /* To w/a incoherency with non-atomic 64-bit register updates,
2827 * we split the 64-bit update into two 32-bit writes. In order
2828 * for a partial fence not to be evaluated between writes, we
2829 * precede the update with write to turn off the fence register,
2830 * and only enable the fence as the last step.
2831 *
2832 * For extra levels of paranoia, we make sure each step lands
2833 * before applying the next step.
2834 */
2835 I915_WRITE(fence_reg, 0);
2836 POSTING_READ(fence_reg);
2837
Chris Wilson9ce079e2012-04-17 15:31:30 +01002838 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002839 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002840 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002841
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002842 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002843 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002844 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002845 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002846 if (obj->tiling_mode == I915_TILING_Y)
2847 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2848 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002849
Chris Wilsond18b9612013-07-10 13:36:23 +01002850 I915_WRITE(fence_reg + 4, val >> 32);
2851 POSTING_READ(fence_reg + 4);
2852
2853 I915_WRITE(fence_reg + 0, val);
2854 POSTING_READ(fence_reg);
2855 } else {
2856 I915_WRITE(fence_reg + 4, 0);
2857 POSTING_READ(fence_reg + 4);
2858 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002859}
2860
Chris Wilson9ce079e2012-04-17 15:31:30 +01002861static void i915_write_fence_reg(struct drm_device *dev, int reg,
2862 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002863{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002864 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002865 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002866
Chris Wilson9ce079e2012-04-17 15:31:30 +01002867 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002868 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002869 int pitch_val;
2870 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002871
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002872 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002873 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002874 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2875 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2876 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002877
2878 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2879 tile_width = 128;
2880 else
2881 tile_width = 512;
2882
2883 /* Note: pitch better be a power of two tile widths */
2884 pitch_val = obj->stride / tile_width;
2885 pitch_val = ffs(pitch_val) - 1;
2886
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002887 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002888 if (obj->tiling_mode == I915_TILING_Y)
2889 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2890 val |= I915_FENCE_SIZE_BITS(size);
2891 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2892 val |= I830_FENCE_REG_VALID;
2893 } else
2894 val = 0;
2895
2896 if (reg < 8)
2897 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002898 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002899 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002900
Chris Wilson9ce079e2012-04-17 15:31:30 +01002901 I915_WRITE(reg, val);
2902 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002903}
2904
Chris Wilson9ce079e2012-04-17 15:31:30 +01002905static void i830_write_fence_reg(struct drm_device *dev, int reg,
2906 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002907{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002908 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002909 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002910
Chris Wilson9ce079e2012-04-17 15:31:30 +01002911 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002912 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002913 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002914
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002915 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002916 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002917 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2918 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2919 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002920
Chris Wilson9ce079e2012-04-17 15:31:30 +01002921 pitch_val = obj->stride / 128;
2922 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002923
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002924 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002925 if (obj->tiling_mode == I915_TILING_Y)
2926 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2927 val |= I830_FENCE_SIZE_BITS(size);
2928 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2929 val |= I830_FENCE_REG_VALID;
2930 } else
2931 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002932
Chris Wilson9ce079e2012-04-17 15:31:30 +01002933 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2934 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2935}
2936
Chris Wilsond0a57782012-10-09 19:24:37 +01002937inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2938{
2939 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2940}
2941
Chris Wilson9ce079e2012-04-17 15:31:30 +01002942static void i915_gem_write_fence(struct drm_device *dev, int reg,
2943 struct drm_i915_gem_object *obj)
2944{
Chris Wilsond0a57782012-10-09 19:24:37 +01002945 struct drm_i915_private *dev_priv = dev->dev_private;
2946
2947 /* Ensure that all CPU reads are completed before installing a fence
2948 * and all writes before removing the fence.
2949 */
2950 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2951 mb();
2952
Daniel Vetter94a335d2013-07-17 14:51:28 +02002953 WARN(obj && (!obj->stride || !obj->tiling_mode),
2954 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2955 obj->stride, obj->tiling_mode);
2956
Chris Wilson9ce079e2012-04-17 15:31:30 +01002957 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07002958 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002959 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002960 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002961 case 5:
2962 case 4: i965_write_fence_reg(dev, reg, obj); break;
2963 case 3: i915_write_fence_reg(dev, reg, obj); break;
2964 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002965 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002966 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002967
2968 /* And similarly be paranoid that no direct access to this region
2969 * is reordered to before the fence is installed.
2970 */
2971 if (i915_gem_object_needs_mb(obj))
2972 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002973}
2974
Chris Wilson61050802012-04-17 15:31:31 +01002975static inline int fence_number(struct drm_i915_private *dev_priv,
2976 struct drm_i915_fence_reg *fence)
2977{
2978 return fence - dev_priv->fence_regs;
2979}
2980
2981static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2982 struct drm_i915_fence_reg *fence,
2983 bool enable)
2984{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002985 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002986 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002987
Chris Wilson46a0b632013-07-10 13:36:24 +01002988 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002989
2990 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002991 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002992 fence->obj = obj;
2993 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2994 } else {
2995 obj->fence_reg = I915_FENCE_REG_NONE;
2996 fence->obj = NULL;
2997 list_del_init(&fence->lru_list);
2998 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02002999 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003000}
3001
Chris Wilsond9e86c02010-11-10 16:40:20 +00003002static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003003i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003004{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003005 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003006 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003007 if (ret)
3008 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003009
3010 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003011 }
3012
Chris Wilson86d5bc32012-07-20 12:41:04 +01003013 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003014 return 0;
3015}
3016
3017int
3018i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3019{
Chris Wilson61050802012-04-17 15:31:31 +01003020 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003021 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003022 int ret;
3023
Chris Wilsond0a57782012-10-09 19:24:37 +01003024 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003025 if (ret)
3026 return ret;
3027
Chris Wilson61050802012-04-17 15:31:31 +01003028 if (obj->fence_reg == I915_FENCE_REG_NONE)
3029 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003030
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003031 fence = &dev_priv->fence_regs[obj->fence_reg];
3032
Chris Wilson61050802012-04-17 15:31:31 +01003033 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003034 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003035
3036 return 0;
3037}
3038
3039static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003040i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003041{
Daniel Vetterae3db242010-02-19 11:51:58 +01003042 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003043 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003044 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003045
3046 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003047 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003048 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3049 reg = &dev_priv->fence_regs[i];
3050 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003051 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003052
Chris Wilson1690e1e2011-12-14 13:57:08 +01003053 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003054 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003055 }
3056
Chris Wilsond9e86c02010-11-10 16:40:20 +00003057 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003058 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003059
3060 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003061 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003062 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003063 continue;
3064
Chris Wilson8fe301a2012-04-17 15:31:28 +01003065 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003066 }
3067
Chris Wilson5dce5b932014-01-20 10:17:36 +00003068deadlock:
3069 /* Wait for completion of pending flips which consume fences */
3070 if (intel_has_pending_fb_unpin(dev))
3071 return ERR_PTR(-EAGAIN);
3072
3073 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003074}
3075
Jesse Barnesde151cf2008-11-12 10:03:55 -08003076/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003077 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003078 * @obj: object to map through a fence reg
3079 *
3080 * When mapping objects through the GTT, userspace wants to be able to write
3081 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003082 * This function walks the fence regs looking for a free one for @obj,
3083 * stealing one if it can't find any.
3084 *
3085 * It then sets up the reg based on the object's properties: address, pitch
3086 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003087 *
3088 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003089 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003090int
Chris Wilson06d98132012-04-17 15:31:24 +01003091i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003092{
Chris Wilson05394f32010-11-08 19:18:58 +00003093 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003094 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003095 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003096 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003097 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003098
Chris Wilson14415742012-04-17 15:31:33 +01003099 /* Have we updated the tiling parameters upon the object and so
3100 * will need to serialise the write to the associated fence register?
3101 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003102 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003103 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003104 if (ret)
3105 return ret;
3106 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003107
Chris Wilsond9e86c02010-11-10 16:40:20 +00003108 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003109 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3110 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003111 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003112 list_move_tail(&reg->lru_list,
3113 &dev_priv->mm.fence_list);
3114 return 0;
3115 }
3116 } else if (enable) {
3117 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003118 if (IS_ERR(reg))
3119 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003120
Chris Wilson14415742012-04-17 15:31:33 +01003121 if (reg->obj) {
3122 struct drm_i915_gem_object *old = reg->obj;
3123
Chris Wilsond0a57782012-10-09 19:24:37 +01003124 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003125 if (ret)
3126 return ret;
3127
Chris Wilson14415742012-04-17 15:31:33 +01003128 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003129 }
Chris Wilson14415742012-04-17 15:31:33 +01003130 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003131 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003132
Chris Wilson14415742012-04-17 15:31:33 +01003133 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003134
Chris Wilson9ce079e2012-04-17 15:31:30 +01003135 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003136}
3137
Chris Wilson42d6ab42012-07-26 11:49:32 +01003138static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3139 struct drm_mm_node *gtt_space,
3140 unsigned long cache_level)
3141{
3142 struct drm_mm_node *other;
3143
3144 /* On non-LLC machines we have to be careful when putting differing
3145 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003146 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003147 */
3148 if (HAS_LLC(dev))
3149 return true;
3150
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003151 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003152 return true;
3153
3154 if (list_empty(&gtt_space->node_list))
3155 return true;
3156
3157 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3158 if (other->allocated && !other->hole_follows && other->color != cache_level)
3159 return false;
3160
3161 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3162 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3163 return false;
3164
3165 return true;
3166}
3167
3168static void i915_gem_verify_gtt(struct drm_device *dev)
3169{
3170#if WATCH_GTT
3171 struct drm_i915_private *dev_priv = dev->dev_private;
3172 struct drm_i915_gem_object *obj;
3173 int err = 0;
3174
Ben Widawsky35c20a62013-05-31 11:28:48 -07003175 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003176 if (obj->gtt_space == NULL) {
3177 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3178 err++;
3179 continue;
3180 }
3181
3182 if (obj->cache_level != obj->gtt_space->color) {
3183 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003184 i915_gem_obj_ggtt_offset(obj),
3185 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003186 obj->cache_level,
3187 obj->gtt_space->color);
3188 err++;
3189 continue;
3190 }
3191
3192 if (!i915_gem_valid_gtt_space(dev,
3193 obj->gtt_space,
3194 obj->cache_level)) {
3195 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003196 i915_gem_obj_ggtt_offset(obj),
3197 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003198 obj->cache_level);
3199 err++;
3200 continue;
3201 }
3202 }
3203
3204 WARN_ON(err);
3205#endif
3206}
3207
Jesse Barnesde151cf2008-11-12 10:03:55 -08003208/**
Eric Anholt673a3942008-07-30 12:06:12 -07003209 * Finds free space in the GTT aperture and binds the object there.
3210 */
Daniel Vetter262de142014-02-14 14:01:20 +01003211static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003212i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3213 struct i915_address_space *vm,
3214 unsigned alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003215 unsigned flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003216{
Chris Wilson05394f32010-11-08 19:18:58 +00003217 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003218 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003219 u32 size, fence_size, fence_alignment, unfenced_alignment;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003220 size_t gtt_max =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003221 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003222 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003223 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003224
Chris Wilsone28f8712011-07-18 13:11:49 -07003225 fence_size = i915_gem_get_gtt_size(dev,
3226 obj->base.size,
3227 obj->tiling_mode);
3228 fence_alignment = i915_gem_get_gtt_alignment(dev,
3229 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003230 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003231 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003232 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003233 obj->base.size,
3234 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003235
Eric Anholt673a3942008-07-30 12:06:12 -07003236 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003237 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003238 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003239 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003240 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003241 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003242 }
3243
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003244 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003245
Chris Wilson654fc602010-05-27 13:18:21 +01003246 /* If the object is bigger than the entire aperture, reject it early
3247 * before evicting everything in a vain attempt to find space.
3248 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003249 if (obj->base.size > gtt_max) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003250 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003251 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003252 flags & PIN_MAPPABLE ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003253 gtt_max);
Daniel Vetter262de142014-02-14 14:01:20 +01003254 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003255 }
3256
Chris Wilson37e680a2012-06-07 15:38:42 +01003257 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003258 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003259 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003260
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003261 i915_gem_object_pin_pages(obj);
3262
Ben Widawskyaccfef22013-08-14 11:38:35 +02003263 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003264 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003265 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003266
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003267search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003268 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003269 size, alignment,
David Herrmann31e5d7c2013-07-27 13:36:27 +02003270 obj->cache_level, 0, gtt_max,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003271 DRM_MM_SEARCH_DEFAULT,
3272 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003273 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003274 ret = i915_gem_evict_something(dev, vm, size, alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003275 obj->cache_level, flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003276 if (ret == 0)
3277 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003278
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003279 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003280 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003281 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003282 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003283 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003284 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003285 }
3286
Daniel Vetter74163902012-02-15 23:50:21 +01003287 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003288 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003289 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003290
Ben Widawsky35c20a62013-05-31 11:28:48 -07003291 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003292 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003293
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003294 if (i915_is_ggtt(vm)) {
3295 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003296
Daniel Vetter49987092013-08-14 10:21:23 +02003297 fenceable = (vma->node.size == fence_size &&
3298 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003299
Daniel Vetter49987092013-08-14 10:21:23 +02003300 mappable = (vma->node.start + obj->base.size <=
3301 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003302
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003303 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003304 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003305
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003306 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003307
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003308 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003309 vma->bind_vma(vma, obj->cache_level,
3310 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3311
Chris Wilson42d6ab42012-07-26 11:49:32 +01003312 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003313 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003314
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003315err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003316 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003317err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003318 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003319 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003320err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003321 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003322 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003323}
3324
Chris Wilson000433b2013-08-08 14:41:09 +01003325bool
Chris Wilson2c225692013-08-09 12:26:45 +01003326i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3327 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003328{
Eric Anholt673a3942008-07-30 12:06:12 -07003329 /* If we don't have a page list set up, then we're not pinned
3330 * to GPU, and we can ignore the cache flush because it'll happen
3331 * again at bind time.
3332 */
Chris Wilson05394f32010-11-08 19:18:58 +00003333 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003334 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003335
Imre Deak769ce462013-02-13 21:56:05 +02003336 /*
3337 * Stolen memory is always coherent with the GPU as it is explicitly
3338 * marked as wc by the system, or the system is cache-coherent.
3339 */
3340 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003341 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003342
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003343 /* If the GPU is snooping the contents of the CPU cache,
3344 * we do not need to manually clear the CPU cache lines. However,
3345 * the caches are only snooped when the render cache is
3346 * flushed/invalidated. As we always have to emit invalidations
3347 * and flushes when moving into and out of the RENDER domain, correct
3348 * snooping behaviour occurs naturally as the result of our domain
3349 * tracking.
3350 */
Chris Wilson2c225692013-08-09 12:26:45 +01003351 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003352 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003353
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003354 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003355 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003356
3357 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003358}
3359
3360/** Flushes the GTT write domain for the object if it's dirty. */
3361static void
Chris Wilson05394f32010-11-08 19:18:58 +00003362i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003363{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003364 uint32_t old_write_domain;
3365
Chris Wilson05394f32010-11-08 19:18:58 +00003366 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003367 return;
3368
Chris Wilson63256ec2011-01-04 18:42:07 +00003369 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003370 * to it immediately go to main memory as far as we know, so there's
3371 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003372 *
3373 * However, we do have to enforce the order so that all writes through
3374 * the GTT land before any writes to the device, such as updates to
3375 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003376 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003377 wmb();
3378
Chris Wilson05394f32010-11-08 19:18:58 +00003379 old_write_domain = obj->base.write_domain;
3380 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003381
3382 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003383 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003384 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003385}
3386
3387/** Flushes the CPU write domain for the object if it's dirty. */
3388static void
Chris Wilson2c225692013-08-09 12:26:45 +01003389i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3390 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003391{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003392 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003393
Chris Wilson05394f32010-11-08 19:18:58 +00003394 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003395 return;
3396
Chris Wilson000433b2013-08-08 14:41:09 +01003397 if (i915_gem_clflush_object(obj, force))
3398 i915_gem_chipset_flush(obj->base.dev);
3399
Chris Wilson05394f32010-11-08 19:18:58 +00003400 old_write_domain = obj->base.write_domain;
3401 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003402
3403 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003404 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003405 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003406}
3407
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003408/**
3409 * Moves a single object to the GTT read, and possibly write domain.
3410 *
3411 * This function returns when the move is complete, including waiting on
3412 * flushes to occur.
3413 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003414int
Chris Wilson20217462010-11-23 15:26:33 +00003415i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003416{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003417 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003418 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003419 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003420
Eric Anholt02354392008-11-26 13:58:13 -08003421 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003422 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003423 return -EINVAL;
3424
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003425 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3426 return 0;
3427
Chris Wilson0201f1e2012-07-20 12:41:01 +01003428 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003429 if (ret)
3430 return ret;
3431
Chris Wilson2c225692013-08-09 12:26:45 +01003432 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003433
Chris Wilsond0a57782012-10-09 19:24:37 +01003434 /* Serialise direct access to this object with the barriers for
3435 * coherent writes from the GPU, by effectively invalidating the
3436 * GTT domain upon first access.
3437 */
3438 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3439 mb();
3440
Chris Wilson05394f32010-11-08 19:18:58 +00003441 old_write_domain = obj->base.write_domain;
3442 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003443
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003444 /* It should now be out of any other write domains, and we can update
3445 * the domain values for our changes.
3446 */
Chris Wilson05394f32010-11-08 19:18:58 +00003447 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3448 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003449 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003450 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3451 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3452 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003453 }
3454
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003455 trace_i915_gem_object_change_domain(obj,
3456 old_read_domains,
3457 old_write_domain);
3458
Chris Wilson8325a092012-04-24 15:52:35 +01003459 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003460 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003461 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003462 if (vma)
3463 list_move_tail(&vma->mm_list,
3464 &dev_priv->gtt.base.inactive_list);
3465
3466 }
Chris Wilson8325a092012-04-24 15:52:35 +01003467
Eric Anholte47c68e2008-11-14 13:35:19 -08003468 return 0;
3469}
3470
Chris Wilsone4ffd172011-04-04 09:44:39 +01003471int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3472 enum i915_cache_level cache_level)
3473{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003474 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003475 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003476 int ret;
3477
3478 if (obj->cache_level == cache_level)
3479 return 0;
3480
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003481 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003482 DRM_DEBUG("can not change the cache level of pinned objects\n");
3483 return -EBUSY;
3484 }
3485
Chris Wilsondf6f7832014-03-21 07:40:56 +00003486 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003487 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003488 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003489 if (ret)
3490 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003491 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003492 }
3493
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003494 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003495 ret = i915_gem_object_finish_gpu(obj);
3496 if (ret)
3497 return ret;
3498
3499 i915_gem_object_finish_gtt(obj);
3500
3501 /* Before SandyBridge, you could not use tiling or fence
3502 * registers with snooped memory, so relinquish any fences
3503 * currently pointing to our region in the aperture.
3504 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003505 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003506 ret = i915_gem_object_put_fence(obj);
3507 if (ret)
3508 return ret;
3509 }
3510
Ben Widawsky6f65e292013-12-06 14:10:56 -08003511 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003512 if (drm_mm_node_allocated(&vma->node))
3513 vma->bind_vma(vma, cache_level,
3514 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003515 }
3516
Chris Wilson2c225692013-08-09 12:26:45 +01003517 list_for_each_entry(vma, &obj->vma_list, vma_link)
3518 vma->node.color = cache_level;
3519 obj->cache_level = cache_level;
3520
3521 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003522 u32 old_read_domains, old_write_domain;
3523
3524 /* If we're coming from LLC cached, then we haven't
3525 * actually been tracking whether the data is in the
3526 * CPU cache or not, since we only allow one bit set
3527 * in obj->write_domain and have been skipping the clflushes.
3528 * Just set it to the CPU cache for now.
3529 */
3530 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003531
3532 old_read_domains = obj->base.read_domains;
3533 old_write_domain = obj->base.write_domain;
3534
3535 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3536 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3537
3538 trace_i915_gem_object_change_domain(obj,
3539 old_read_domains,
3540 old_write_domain);
3541 }
3542
Chris Wilson42d6ab42012-07-26 11:49:32 +01003543 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003544 return 0;
3545}
3546
Ben Widawsky199adf42012-09-21 17:01:20 -07003547int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3548 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003549{
Ben Widawsky199adf42012-09-21 17:01:20 -07003550 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003551 struct drm_i915_gem_object *obj;
3552 int ret;
3553
3554 ret = i915_mutex_lock_interruptible(dev);
3555 if (ret)
3556 return ret;
3557
3558 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3559 if (&obj->base == NULL) {
3560 ret = -ENOENT;
3561 goto unlock;
3562 }
3563
Chris Wilson651d7942013-08-08 14:41:10 +01003564 switch (obj->cache_level) {
3565 case I915_CACHE_LLC:
3566 case I915_CACHE_L3_LLC:
3567 args->caching = I915_CACHING_CACHED;
3568 break;
3569
Chris Wilson4257d3b2013-08-08 14:41:11 +01003570 case I915_CACHE_WT:
3571 args->caching = I915_CACHING_DISPLAY;
3572 break;
3573
Chris Wilson651d7942013-08-08 14:41:10 +01003574 default:
3575 args->caching = I915_CACHING_NONE;
3576 break;
3577 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003578
3579 drm_gem_object_unreference(&obj->base);
3580unlock:
3581 mutex_unlock(&dev->struct_mutex);
3582 return ret;
3583}
3584
Ben Widawsky199adf42012-09-21 17:01:20 -07003585int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3586 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003587{
Ben Widawsky199adf42012-09-21 17:01:20 -07003588 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003589 struct drm_i915_gem_object *obj;
3590 enum i915_cache_level level;
3591 int ret;
3592
Ben Widawsky199adf42012-09-21 17:01:20 -07003593 switch (args->caching) {
3594 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003595 level = I915_CACHE_NONE;
3596 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003597 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003598 level = I915_CACHE_LLC;
3599 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003600 case I915_CACHING_DISPLAY:
3601 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3602 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003603 default:
3604 return -EINVAL;
3605 }
3606
Ben Widawsky3bc29132012-09-26 16:15:20 -07003607 ret = i915_mutex_lock_interruptible(dev);
3608 if (ret)
3609 return ret;
3610
Chris Wilsone6994ae2012-07-10 10:27:08 +01003611 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3612 if (&obj->base == NULL) {
3613 ret = -ENOENT;
3614 goto unlock;
3615 }
3616
3617 ret = i915_gem_object_set_cache_level(obj, level);
3618
3619 drm_gem_object_unreference(&obj->base);
3620unlock:
3621 mutex_unlock(&dev->struct_mutex);
3622 return ret;
3623}
3624
Chris Wilsoncc98b412013-08-09 12:25:09 +01003625static bool is_pin_display(struct drm_i915_gem_object *obj)
3626{
3627 /* There are 3 sources that pin objects:
3628 * 1. The display engine (scanouts, sprites, cursors);
3629 * 2. Reservations for execbuffer;
3630 * 3. The user.
3631 *
3632 * We can ignore reservations as we hold the struct_mutex and
3633 * are only called outside of the reservation path. The user
3634 * can only increment pin_count once, and so if after
3635 * subtracting the potential reference by the user, any pin_count
3636 * remains, it must be due to another use by the display engine.
3637 */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003638 return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003639}
3640
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003641/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003642 * Prepare buffer for display plane (scanout, cursors, etc).
3643 * Can be called from an uninterruptible phase (modesetting) and allows
3644 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003645 */
3646int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003647i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3648 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003649 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003650{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003651 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003652 int ret;
3653
Chris Wilson0be73282010-12-06 14:36:27 +00003654 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003655 ret = i915_gem_object_sync(obj, pipelined);
3656 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003657 return ret;
3658 }
3659
Chris Wilsoncc98b412013-08-09 12:25:09 +01003660 /* Mark the pin_display early so that we account for the
3661 * display coherency whilst setting up the cache domains.
3662 */
3663 obj->pin_display = true;
3664
Eric Anholta7ef0642011-03-29 16:59:54 -07003665 /* The display engine is not coherent with the LLC cache on gen6. As
3666 * a result, we make sure that the pinning that is about to occur is
3667 * done with uncached PTEs. This is lowest common denominator for all
3668 * chipsets.
3669 *
3670 * However for gen6+, we could do better by using the GFDT bit instead
3671 * of uncaching, which would allow us to flush all the LLC-cached data
3672 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3673 */
Chris Wilson651d7942013-08-08 14:41:10 +01003674 ret = i915_gem_object_set_cache_level(obj,
3675 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003676 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003677 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003678
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003679 /* As the user may map the buffer once pinned in the display plane
3680 * (e.g. libkms for the bootup splash), we have to ensure that we
3681 * always use map_and_fenceable for all scanout buffers.
3682 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003683 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003684 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003685 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003686
Chris Wilson2c225692013-08-09 12:26:45 +01003687 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003688
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003689 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003690 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003691
3692 /* It should now be out of any other write domains, and we can update
3693 * the domain values for our changes.
3694 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003695 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003696 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003697
3698 trace_i915_gem_object_change_domain(obj,
3699 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003700 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003701
3702 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003703
3704err_unpin_display:
3705 obj->pin_display = is_pin_display(obj);
3706 return ret;
3707}
3708
3709void
3710i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3711{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003712 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003713 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003714}
3715
Chris Wilson85345512010-11-13 09:49:11 +00003716int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003717i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003718{
Chris Wilson88241782011-01-07 17:09:48 +00003719 int ret;
3720
Chris Wilsona8198ee2011-04-13 22:04:09 +01003721 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003722 return 0;
3723
Chris Wilson0201f1e2012-07-20 12:41:01 +01003724 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003725 if (ret)
3726 return ret;
3727
Chris Wilsona8198ee2011-04-13 22:04:09 +01003728 /* Ensure that we invalidate the GPU's caches and TLBs. */
3729 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003730 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003731}
3732
Eric Anholte47c68e2008-11-14 13:35:19 -08003733/**
3734 * Moves a single object to the CPU read, and possibly write domain.
3735 *
3736 * This function returns when the move is complete, including waiting on
3737 * flushes to occur.
3738 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003739int
Chris Wilson919926a2010-11-12 13:42:53 +00003740i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003741{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003742 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003743 int ret;
3744
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003745 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3746 return 0;
3747
Chris Wilson0201f1e2012-07-20 12:41:01 +01003748 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003749 if (ret)
3750 return ret;
3751
Eric Anholte47c68e2008-11-14 13:35:19 -08003752 i915_gem_object_flush_gtt_write_domain(obj);
3753
Chris Wilson05394f32010-11-08 19:18:58 +00003754 old_write_domain = obj->base.write_domain;
3755 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003756
Eric Anholte47c68e2008-11-14 13:35:19 -08003757 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003758 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003759 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003760
Chris Wilson05394f32010-11-08 19:18:58 +00003761 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003762 }
3763
3764 /* It should now be out of any other write domains, and we can update
3765 * the domain values for our changes.
3766 */
Chris Wilson05394f32010-11-08 19:18:58 +00003767 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003768
3769 /* If we're writing through the CPU, then the GPU read domains will
3770 * need to be invalidated at next use.
3771 */
3772 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003773 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3774 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003775 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003776
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003777 trace_i915_gem_object_change_domain(obj,
3778 old_read_domains,
3779 old_write_domain);
3780
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003781 return 0;
3782}
3783
Eric Anholt673a3942008-07-30 12:06:12 -07003784/* Throttle our rendering by waiting until the ring has completed our requests
3785 * emitted over 20 msec ago.
3786 *
Eric Anholtb9624422009-06-03 07:27:35 +00003787 * Note that if we were to use the current jiffies each time around the loop,
3788 * we wouldn't escape the function with any frames outstanding if the time to
3789 * render a frame was over 20ms.
3790 *
Eric Anholt673a3942008-07-30 12:06:12 -07003791 * This should get us reasonable parallelism between CPU and GPU but also
3792 * relatively low latency when blocking on a particular request to finish.
3793 */
3794static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003795i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003796{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003797 struct drm_i915_private *dev_priv = dev->dev_private;
3798 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003799 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003800 struct drm_i915_gem_request *request;
3801 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003802 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003803 u32 seqno = 0;
3804 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003805
Daniel Vetter308887a2012-11-14 17:14:06 +01003806 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3807 if (ret)
3808 return ret;
3809
3810 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3811 if (ret)
3812 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003813
Chris Wilson1c255952010-09-26 11:03:27 +01003814 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003815 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003816 if (time_after_eq(request->emitted_jiffies, recent_enough))
3817 break;
3818
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003819 ring = request->ring;
3820 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003821 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003822 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003823 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003824
3825 if (seqno == 0)
3826 return 0;
3827
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003828 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003829 if (ret == 0)
3830 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003831
Eric Anholt673a3942008-07-30 12:06:12 -07003832 return ret;
3833}
3834
Eric Anholt673a3942008-07-30 12:06:12 -07003835int
Chris Wilson05394f32010-11-08 19:18:58 +00003836i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003837 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003838 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003839 unsigned flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003840{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003841 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003842 int ret;
3843
Daniel Vetterbf3d1492014-02-14 14:01:12 +01003844 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003845 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003846
3847 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003848 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003849 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3850 return -EBUSY;
3851
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003852 if ((alignment &&
3853 vma->node.start & (alignment - 1)) ||
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003854 (flags & PIN_MAPPABLE && !obj->map_and_fenceable)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003855 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003856 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003857 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003858 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003859 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003860 flags & PIN_MAPPABLE,
Chris Wilson05394f32010-11-08 19:18:58 +00003861 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003862 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003863 if (ret)
3864 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003865
3866 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003867 }
3868 }
3869
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003870 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01003871 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
3872 if (IS_ERR(vma))
3873 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00003874 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003875
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003876 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
3877 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01003878
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003879 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003880 if (flags & PIN_MAPPABLE)
3881 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07003882
3883 return 0;
3884}
3885
3886void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003887i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003888{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003889 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003890
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003891 BUG_ON(!vma);
3892 BUG_ON(vma->pin_count == 0);
3893 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
3894
3895 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003896 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003897}
3898
3899int
3900i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003901 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003902{
3903 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003904 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003905 int ret;
3906
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01003907 if (INTEL_INFO(dev)->gen >= 6)
3908 return -ENODEV;
3909
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003910 ret = i915_mutex_lock_interruptible(dev);
3911 if (ret)
3912 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003913
Chris Wilson05394f32010-11-08 19:18:58 +00003914 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003915 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003916 ret = -ENOENT;
3917 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003918 }
Eric Anholt673a3942008-07-30 12:06:12 -07003919
Chris Wilson05394f32010-11-08 19:18:58 +00003920 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003921 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00003922 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003923 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003924 }
3925
Chris Wilson05394f32010-11-08 19:18:58 +00003926 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003927 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08003928 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003929 ret = -EINVAL;
3930 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003931 }
3932
Daniel Vetteraa5f8022013-10-10 14:46:37 +02003933 if (obj->user_pin_count == ULONG_MAX) {
3934 ret = -EBUSY;
3935 goto out;
3936 }
3937
Chris Wilson93be8782013-01-02 10:31:22 +00003938 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003939 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003940 if (ret)
3941 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003942 }
3943
Chris Wilson93be8782013-01-02 10:31:22 +00003944 obj->user_pin_count++;
3945 obj->pin_filp = file;
3946
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003947 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003948out:
Chris Wilson05394f32010-11-08 19:18:58 +00003949 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003950unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003951 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003952 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003953}
3954
3955int
3956i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003957 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003958{
3959 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003960 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003961 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003962
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003963 ret = i915_mutex_lock_interruptible(dev);
3964 if (ret)
3965 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003966
Chris Wilson05394f32010-11-08 19:18:58 +00003967 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003968 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003969 ret = -ENOENT;
3970 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003971 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003972
Chris Wilson05394f32010-11-08 19:18:58 +00003973 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003974 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08003975 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003976 ret = -EINVAL;
3977 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003978 }
Chris Wilson05394f32010-11-08 19:18:58 +00003979 obj->user_pin_count--;
3980 if (obj->user_pin_count == 0) {
3981 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003982 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08003983 }
Eric Anholt673a3942008-07-30 12:06:12 -07003984
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003985out:
Chris Wilson05394f32010-11-08 19:18:58 +00003986 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003987unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003988 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003989 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003990}
3991
3992int
3993i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003994 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003995{
3996 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003997 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003998 int ret;
3999
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004000 ret = i915_mutex_lock_interruptible(dev);
4001 if (ret)
4002 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004003
Chris Wilson05394f32010-11-08 19:18:58 +00004004 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004005 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004006 ret = -ENOENT;
4007 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004008 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004009
Chris Wilson0be555b2010-08-04 15:36:30 +01004010 /* Count all active objects as busy, even if they are currently not used
4011 * by the gpu. Users of this interface expect objects to eventually
4012 * become non-busy without any further actions, therefore emit any
4013 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004014 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004015 ret = i915_gem_object_flush_active(obj);
4016
Chris Wilson05394f32010-11-08 19:18:58 +00004017 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004018 if (obj->ring) {
4019 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4020 args->busy |= intel_ring_flag(obj->ring) << 16;
4021 }
Eric Anholt673a3942008-07-30 12:06:12 -07004022
Chris Wilson05394f32010-11-08 19:18:58 +00004023 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004024unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004025 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004026 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004027}
4028
4029int
4030i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4031 struct drm_file *file_priv)
4032{
Akshay Joshi0206e352011-08-16 15:34:10 -04004033 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004034}
4035
Chris Wilson3ef94da2009-09-14 16:50:29 +01004036int
4037i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4038 struct drm_file *file_priv)
4039{
4040 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004041 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004042 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004043
4044 switch (args->madv) {
4045 case I915_MADV_DONTNEED:
4046 case I915_MADV_WILLNEED:
4047 break;
4048 default:
4049 return -EINVAL;
4050 }
4051
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004052 ret = i915_mutex_lock_interruptible(dev);
4053 if (ret)
4054 return ret;
4055
Chris Wilson05394f32010-11-08 19:18:58 +00004056 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004057 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004058 ret = -ENOENT;
4059 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004060 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004061
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004062 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004063 ret = -EINVAL;
4064 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004065 }
4066
Chris Wilson05394f32010-11-08 19:18:58 +00004067 if (obj->madv != __I915_MADV_PURGED)
4068 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004069
Chris Wilson6c085a72012-08-20 11:40:46 +02004070 /* if the object is no longer attached, discard its backing storage */
4071 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004072 i915_gem_object_truncate(obj);
4073
Chris Wilson05394f32010-11-08 19:18:58 +00004074 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004075
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004076out:
Chris Wilson05394f32010-11-08 19:18:58 +00004077 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004078unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004079 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004080 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004081}
4082
Chris Wilson37e680a2012-06-07 15:38:42 +01004083void i915_gem_object_init(struct drm_i915_gem_object *obj,
4084 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004085{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004086 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004087 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004088 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004089 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004090
Chris Wilson37e680a2012-06-07 15:38:42 +01004091 obj->ops = ops;
4092
Chris Wilson0327d6b2012-08-11 15:41:06 +01004093 obj->fence_reg = I915_FENCE_REG_NONE;
4094 obj->madv = I915_MADV_WILLNEED;
4095 /* Avoid an unnecessary call to unbind on the first bind. */
4096 obj->map_and_fenceable = true;
4097
4098 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4099}
4100
Chris Wilson37e680a2012-06-07 15:38:42 +01004101static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4102 .get_pages = i915_gem_object_get_pages_gtt,
4103 .put_pages = i915_gem_object_put_pages_gtt,
4104};
4105
Chris Wilson05394f32010-11-08 19:18:58 +00004106struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4107 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004108{
Daniel Vetterc397b902010-04-09 19:05:07 +00004109 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004110 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004111 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004112
Chris Wilson42dcedd2012-11-15 11:32:30 +00004113 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004114 if (obj == NULL)
4115 return NULL;
4116
4117 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004118 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004119 return NULL;
4120 }
4121
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004122 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4123 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4124 /* 965gm cannot relocate objects above 4GiB. */
4125 mask &= ~__GFP_HIGHMEM;
4126 mask |= __GFP_DMA32;
4127 }
4128
Al Viro496ad9a2013-01-23 17:07:38 -05004129 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004130 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004131
Chris Wilson37e680a2012-06-07 15:38:42 +01004132 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004133
Daniel Vetterc397b902010-04-09 19:05:07 +00004134 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4135 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4136
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004137 if (HAS_LLC(dev)) {
4138 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004139 * cache) for about a 10% performance improvement
4140 * compared to uncached. Graphics requests other than
4141 * display scanout are coherent with the CPU in
4142 * accessing this cache. This means in this mode we
4143 * don't need to clflush on the CPU side, and on the
4144 * GPU side we only need to flush internal caches to
4145 * get data visible to the CPU.
4146 *
4147 * However, we maintain the display planes as UC, and so
4148 * need to rebind when first used as such.
4149 */
4150 obj->cache_level = I915_CACHE_LLC;
4151 } else
4152 obj->cache_level = I915_CACHE_NONE;
4153
Daniel Vetterd861e332013-07-24 23:25:03 +02004154 trace_i915_gem_object_create(obj);
4155
Chris Wilson05394f32010-11-08 19:18:58 +00004156 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004157}
4158
Chris Wilson1488fc02012-04-24 15:47:31 +01004159void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004160{
Chris Wilson1488fc02012-04-24 15:47:31 +01004161 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004162 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004163 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004164 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004165
Paulo Zanonif65c9162013-11-27 18:20:34 -02004166 intel_runtime_pm_get(dev_priv);
4167
Chris Wilson26e12f892011-03-20 11:20:19 +00004168 trace_i915_gem_object_destroy(obj);
4169
Chris Wilson1488fc02012-04-24 15:47:31 +01004170 if (obj->phys_obj)
4171 i915_gem_detach_phys_object(dev, obj);
4172
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004173 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004174 int ret;
4175
4176 vma->pin_count = 0;
4177 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004178 if (WARN_ON(ret == -ERESTARTSYS)) {
4179 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004180
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004181 was_interruptible = dev_priv->mm.interruptible;
4182 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004183
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004184 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004185
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004186 dev_priv->mm.interruptible = was_interruptible;
4187 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004188 }
4189
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004190 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4191 * before progressing. */
4192 if (obj->stolen)
4193 i915_gem_object_unpin_pages(obj);
4194
Ben Widawsky401c29f2013-05-31 11:28:47 -07004195 if (WARN_ON(obj->pages_pin_count))
4196 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004197 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004198 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004199 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004200
Chris Wilson9da3da62012-06-01 15:20:22 +01004201 BUG_ON(obj->pages);
4202
Chris Wilson2f745ad2012-09-04 21:02:58 +01004203 if (obj->base.import_attach)
4204 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004205
Chris Wilson05394f32010-11-08 19:18:58 +00004206 drm_gem_object_release(&obj->base);
4207 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004208
Chris Wilson05394f32010-11-08 19:18:58 +00004209 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004210 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004211
4212 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004213}
4214
Daniel Vettere656a6c2013-08-14 14:14:04 +02004215struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004216 struct i915_address_space *vm)
4217{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004218 struct i915_vma *vma;
4219 list_for_each_entry(vma, &obj->vma_list, vma_link)
4220 if (vma->vm == vm)
4221 return vma;
4222
4223 return NULL;
4224}
4225
Ben Widawsky2f633152013-07-17 12:19:03 -07004226void i915_gem_vma_destroy(struct i915_vma *vma)
4227{
4228 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004229
4230 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4231 if (!list_empty(&vma->exec_list))
4232 return;
4233
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004234 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004235
Ben Widawsky2f633152013-07-17 12:19:03 -07004236 kfree(vma);
4237}
4238
Chris Wilsone3efda42014-04-09 09:19:41 +01004239static void
4240i915_gem_stop_ringbuffers(struct drm_device *dev)
4241{
4242 struct drm_i915_private *dev_priv = dev->dev_private;
4243 struct intel_ring_buffer *ring;
4244 int i;
4245
4246 for_each_ring(ring, dev_priv, i)
4247 intel_stop_ring_buffer(ring);
4248}
4249
Jesse Barnes5669fca2009-02-17 15:13:31 -08004250int
Chris Wilson45c5f202013-10-16 11:50:01 +01004251i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004252{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004253 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004254 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004255
Chris Wilson45c5f202013-10-16 11:50:01 +01004256 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004257 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004258 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004259
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004260 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004261 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004262 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004263
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004264 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004265
Chris Wilson29105cc2010-01-07 10:39:13 +00004266 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004267 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004268 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004269
Chris Wilson29105cc2010-01-07 10:39:13 +00004270 i915_kernel_lost_context(dev);
Chris Wilsone3efda42014-04-09 09:19:41 +01004271 i915_gem_stop_ringbuffers(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004272
Chris Wilson45c5f202013-10-16 11:50:01 +01004273 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4274 * We need to replace this with a semaphore, or something.
4275 * And not confound ums.mm_suspended!
4276 */
4277 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4278 DRIVER_MODESET);
4279 mutex_unlock(&dev->struct_mutex);
4280
4281 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004282 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004283 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004284
Eric Anholt673a3942008-07-30 12:06:12 -07004285 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004286
4287err:
4288 mutex_unlock(&dev->struct_mutex);
4289 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004290}
4291
Ben Widawskyc3787e22013-09-17 21:12:44 -07004292int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004293{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004294 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004295 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004296 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4297 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004298 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004299
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004300 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004301 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004302
Ben Widawskyc3787e22013-09-17 21:12:44 -07004303 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4304 if (ret)
4305 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004306
Ben Widawskyc3787e22013-09-17 21:12:44 -07004307 /*
4308 * Note: We do not worry about the concurrent register cacheline hang
4309 * here because no other code should access these registers other than
4310 * at initialization time.
4311 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004312 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004313 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4314 intel_ring_emit(ring, reg_base + i);
4315 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004316 }
4317
Ben Widawskyc3787e22013-09-17 21:12:44 -07004318 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004319
Ben Widawskyc3787e22013-09-17 21:12:44 -07004320 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004321}
4322
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004323void i915_gem_init_swizzling(struct drm_device *dev)
4324{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004325 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004326
Daniel Vetter11782b02012-01-31 16:47:55 +01004327 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004328 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4329 return;
4330
4331 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4332 DISP_TILE_SURFACE_SWIZZLING);
4333
Daniel Vetter11782b02012-01-31 16:47:55 +01004334 if (IS_GEN5(dev))
4335 return;
4336
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004337 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4338 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004339 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004340 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004341 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004342 else if (IS_GEN8(dev))
4343 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004344 else
4345 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004346}
Daniel Vettere21af882012-02-09 20:53:27 +01004347
Chris Wilson67b1b572012-07-05 23:49:40 +01004348static bool
4349intel_enable_blt(struct drm_device *dev)
4350{
4351 if (!HAS_BLT(dev))
4352 return false;
4353
4354 /* The blitter was dysfunctional on early prototypes */
4355 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4356 DRM_INFO("BLT not supported on this pre-production hardware;"
4357 " graphics performance will be degraded.\n");
4358 return false;
4359 }
4360
4361 return true;
4362}
4363
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004364static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004365{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004366 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004367 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004368
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004369 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004370 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004371 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004372
4373 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004374 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004375 if (ret)
4376 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004377 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004378
Chris Wilson67b1b572012-07-05 23:49:40 +01004379 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004380 ret = intel_init_blt_ring_buffer(dev);
4381 if (ret)
4382 goto cleanup_bsd_ring;
4383 }
4384
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004385 if (HAS_VEBOX(dev)) {
4386 ret = intel_init_vebox_ring_buffer(dev);
4387 if (ret)
4388 goto cleanup_blt_ring;
4389 }
4390
Zhao Yakui845f74a2014-04-17 10:37:37 +08004391 if (HAS_BSD2(dev)) {
4392 ret = intel_init_bsd2_ring_buffer(dev);
4393 if (ret)
4394 goto cleanup_vebox_ring;
4395 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004396
Mika Kuoppala99433932013-01-22 14:12:17 +02004397 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4398 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004399 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004400
4401 return 0;
4402
Zhao Yakui845f74a2014-04-17 10:37:37 +08004403cleanup_bsd2_ring:
4404 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004405cleanup_vebox_ring:
4406 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004407cleanup_blt_ring:
4408 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4409cleanup_bsd_ring:
4410 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4411cleanup_render_ring:
4412 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4413
4414 return ret;
4415}
4416
4417int
4418i915_gem_init_hw(struct drm_device *dev)
4419{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004420 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004421 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004422
4423 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4424 return -EIO;
4425
Ben Widawsky59124502013-07-04 11:02:05 -07004426 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004427 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004428
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004429 if (IS_HASWELL(dev))
4430 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4431 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004432
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004433 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004434 if (IS_IVYBRIDGE(dev)) {
4435 u32 temp = I915_READ(GEN7_MSG_CTL);
4436 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4437 I915_WRITE(GEN7_MSG_CTL, temp);
4438 } else if (INTEL_INFO(dev)->gen >= 7) {
4439 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4440 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4441 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4442 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004443 }
4444
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004445 i915_gem_init_swizzling(dev);
4446
4447 ret = i915_gem_init_rings(dev);
4448 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004449 return ret;
4450
Ben Widawskyc3787e22013-09-17 21:12:44 -07004451 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4452 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4453
Ben Widawsky254f9652012-06-04 14:42:42 -07004454 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004455 * XXX: Contexts should only be initialized once. Doing a switch to the
4456 * default context switch however is something we'd like to do after
4457 * reset or thaw (the latter may not actually be necessary for HW, but
4458 * goes with our code better). Context switching requires rings (for
4459 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004460 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004461 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004462 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004463 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004464 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004465 }
Daniel Vettere21af882012-02-09 20:53:27 +01004466
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004467 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004468}
4469
Chris Wilson1070a422012-04-24 15:47:41 +01004470int i915_gem_init(struct drm_device *dev)
4471{
4472 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004473 int ret;
4474
Chris Wilson1070a422012-04-24 15:47:41 +01004475 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004476
4477 if (IS_VALLEYVIEW(dev)) {
4478 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4479 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4480 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4481 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4482 }
4483
Ben Widawskyd7e50082012-12-18 10:31:25 -08004484 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004485
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004486 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004487 if (ret) {
4488 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004489 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004490 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004491
Chris Wilson1070a422012-04-24 15:47:41 +01004492 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004493 if (ret == -EIO) {
4494 /* Allow ring initialisation to fail by marking the GPU as
4495 * wedged. But we only want to do this where the GPU is angry,
4496 * for all other failure, such as an allocation failure, bail.
4497 */
4498 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4499 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4500 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004501 }
Chris Wilson60990322014-04-09 09:19:42 +01004502 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004503
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004504 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4505 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4506 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson60990322014-04-09 09:19:42 +01004507 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004508}
4509
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004510void
4511i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4512{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004513 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004514 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004515 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004516
Chris Wilsonb4519512012-05-11 14:29:30 +01004517 for_each_ring(ring, dev_priv, i)
4518 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004519}
4520
4521int
Eric Anholt673a3942008-07-30 12:06:12 -07004522i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4523 struct drm_file *file_priv)
4524{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004525 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004526 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004527
Jesse Barnes79e53942008-11-07 14:24:08 -08004528 if (drm_core_check_feature(dev, DRIVER_MODESET))
4529 return 0;
4530
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004531 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004532 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004533 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004534 }
4535
Eric Anholt673a3942008-07-30 12:06:12 -07004536 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004537 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004538
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004539 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004540 if (ret != 0) {
4541 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004542 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004543 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004544
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004545 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004546
Daniel Vetterbb0f1b52013-11-03 21:09:27 +01004547 ret = drm_irq_install(dev, dev->pdev->irq);
Chris Wilson5f353082010-06-07 14:03:03 +01004548 if (ret)
4549 goto cleanup_ringbuffer;
Daniel Vettere090c532013-11-03 20:27:05 +01004550 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004551
Eric Anholt673a3942008-07-30 12:06:12 -07004552 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004553
4554cleanup_ringbuffer:
Chris Wilson5f353082010-06-07 14:03:03 +01004555 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004556 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004557 mutex_unlock(&dev->struct_mutex);
4558
4559 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004560}
4561
4562int
4563i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4564 struct drm_file *file_priv)
4565{
Jesse Barnes79e53942008-11-07 14:24:08 -08004566 if (drm_core_check_feature(dev, DRIVER_MODESET))
4567 return 0;
4568
Daniel Vettere090c532013-11-03 20:27:05 +01004569 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004570 drm_irq_uninstall(dev);
Daniel Vettere090c532013-11-03 20:27:05 +01004571 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004572
Chris Wilson45c5f202013-10-16 11:50:01 +01004573 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004574}
4575
4576void
4577i915_gem_lastclose(struct drm_device *dev)
4578{
4579 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004580
Eric Anholte806b492009-01-22 09:56:58 -08004581 if (drm_core_check_feature(dev, DRIVER_MODESET))
4582 return;
4583
Chris Wilson45c5f202013-10-16 11:50:01 +01004584 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004585 if (ret)
4586 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004587}
4588
Chris Wilson64193402010-10-24 12:38:05 +01004589static void
4590init_ring_lists(struct intel_ring_buffer *ring)
4591{
4592 INIT_LIST_HEAD(&ring->active_list);
4593 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004594}
4595
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004596void i915_init_vm(struct drm_i915_private *dev_priv,
4597 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004598{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004599 if (!i915_is_ggtt(vm))
4600 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004601 vm->dev = dev_priv->dev;
4602 INIT_LIST_HEAD(&vm->active_list);
4603 INIT_LIST_HEAD(&vm->inactive_list);
4604 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004605 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004606}
4607
Eric Anholt673a3942008-07-30 12:06:12 -07004608void
4609i915_gem_load(struct drm_device *dev)
4610{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004611 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004612 int i;
4613
4614 dev_priv->slab =
4615 kmem_cache_create("i915_gem_object",
4616 sizeof(struct drm_i915_gem_object), 0,
4617 SLAB_HWCACHE_ALIGN,
4618 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004619
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004620 INIT_LIST_HEAD(&dev_priv->vm_list);
4621 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4622
Ben Widawskya33afea2013-09-17 21:12:45 -07004623 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004624 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4625 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004626 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004627 for (i = 0; i < I915_NUM_RINGS; i++)
4628 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004629 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004630 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004631 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4632 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004633 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4634 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004635 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004636
Dave Airlie94400122010-07-20 13:15:31 +10004637 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4638 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004639 I915_WRITE(MI_ARB_STATE,
4640 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004641 }
4642
Chris Wilson72bfa192010-12-19 11:42:05 +00004643 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4644
Jesse Barnesde151cf2008-11-12 10:03:55 -08004645 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004646 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4647 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004648
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004649 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4650 dev_priv->num_fence_regs = 32;
4651 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004652 dev_priv->num_fence_regs = 16;
4653 else
4654 dev_priv->num_fence_regs = 8;
4655
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004656 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004657 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4658 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004659
Eric Anholt673a3942008-07-30 12:06:12 -07004660 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004661 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004662
Chris Wilsonce453d82011-02-21 14:43:56 +00004663 dev_priv->mm.interruptible = true;
4664
Dave Chinner7dc19d52013-08-28 10:18:11 +10004665 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4666 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
Chris Wilson17250b72010-10-28 12:51:39 +01004667 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4668 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004669}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004670
4671/*
4672 * Create a physically contiguous memory object for this object
4673 * e.g. for cursor + overlay regs
4674 */
Chris Wilson995b6762010-08-20 13:23:26 +01004675static int i915_gem_init_phys_object(struct drm_device *dev,
4676 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004677{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004678 struct drm_i915_private *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004679 struct drm_i915_gem_phys_object *phys_obj;
4680 int ret;
4681
4682 if (dev_priv->mm.phys_objs[id - 1] || !size)
4683 return 0;
4684
Daniel Vetterb14c5672013-09-19 12:18:32 +02004685 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004686 if (!phys_obj)
4687 return -ENOMEM;
4688
4689 phys_obj->id = id;
4690
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004691 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004692 if (!phys_obj->handle) {
4693 ret = -ENOMEM;
4694 goto kfree_obj;
4695 }
4696#ifdef CONFIG_X86
4697 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4698#endif
4699
4700 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4701
4702 return 0;
4703kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004704 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004705 return ret;
4706}
4707
Chris Wilson995b6762010-08-20 13:23:26 +01004708static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004709{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004710 struct drm_i915_private *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004711 struct drm_i915_gem_phys_object *phys_obj;
4712
4713 if (!dev_priv->mm.phys_objs[id - 1])
4714 return;
4715
4716 phys_obj = dev_priv->mm.phys_objs[id - 1];
4717 if (phys_obj->cur_obj) {
4718 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4719 }
4720
4721#ifdef CONFIG_X86
4722 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4723#endif
4724 drm_pci_free(dev, phys_obj->handle);
4725 kfree(phys_obj);
4726 dev_priv->mm.phys_objs[id - 1] = NULL;
4727}
4728
4729void i915_gem_free_all_phys_object(struct drm_device *dev)
4730{
4731 int i;
4732
Dave Airlie260883c2009-01-22 17:58:49 +10004733 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004734 i915_gem_free_phys_object(dev, i);
4735}
4736
4737void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004738 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004739{
Al Viro496ad9a2013-01-23 17:07:38 -05004740 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004741 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004742 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004743 int page_count;
4744
Chris Wilson05394f32010-11-08 19:18:58 +00004745 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004746 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004747 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004748
Chris Wilson05394f32010-11-08 19:18:58 +00004749 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004750 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004751 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004752 if (!IS_ERR(page)) {
4753 char *dst = kmap_atomic(page);
4754 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4755 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004756
Chris Wilsone5281cc2010-10-28 13:45:36 +01004757 drm_clflush_pages(&page, 1);
4758
4759 set_page_dirty(page);
4760 mark_page_accessed(page);
4761 page_cache_release(page);
4762 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004763 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004764 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004765
Chris Wilson05394f32010-11-08 19:18:58 +00004766 obj->phys_obj->cur_obj = NULL;
4767 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004768}
4769
4770int
4771i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004772 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004773 int id,
4774 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004775{
Al Viro496ad9a2013-01-23 17:07:38 -05004776 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004777 struct drm_i915_private *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004778 int ret = 0;
4779 int page_count;
4780 int i;
4781
4782 if (id > I915_MAX_PHYS_OBJECT)
4783 return -EINVAL;
4784
Chris Wilson05394f32010-11-08 19:18:58 +00004785 if (obj->phys_obj) {
4786 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004787 return 0;
4788 i915_gem_detach_phys_object(dev, obj);
4789 }
4790
Dave Airlie71acb5e2008-12-30 20:31:46 +10004791 /* create a new object */
4792 if (!dev_priv->mm.phys_objs[id - 1]) {
4793 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004794 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004795 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004796 DRM_ERROR("failed to init phys object %d size: %zu\n",
4797 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004798 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004799 }
4800 }
4801
4802 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004803 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4804 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004805
Chris Wilson05394f32010-11-08 19:18:58 +00004806 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004807
4808 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004809 struct page *page;
4810 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004811
Hugh Dickins5949eac2011-06-27 16:18:18 -07004812 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004813 if (IS_ERR(page))
4814 return PTR_ERR(page);
4815
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004816 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004817 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004818 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004819 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004820
4821 mark_page_accessed(page);
4822 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004823 }
4824
4825 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004826}
4827
4828static int
Chris Wilson05394f32010-11-08 19:18:58 +00004829i915_gem_phys_pwrite(struct drm_device *dev,
4830 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004831 struct drm_i915_gem_pwrite *args,
4832 struct drm_file *file_priv)
4833{
Chris Wilson05394f32010-11-08 19:18:58 +00004834 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004835 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004836
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004837 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4838 unsigned long unwritten;
4839
4840 /* The physical object once assigned is fixed for the lifetime
4841 * of the obj, so we can safely drop the lock and continue
4842 * to access vaddr.
4843 */
4844 mutex_unlock(&dev->struct_mutex);
4845 unwritten = copy_from_user(vaddr, user_data, args->size);
4846 mutex_lock(&dev->struct_mutex);
4847 if (unwritten)
4848 return -EFAULT;
4849 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004850
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004851 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004852 return 0;
4853}
Eric Anholtb9624422009-06-03 07:27:35 +00004854
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004855void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004856{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004857 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004858
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004859 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4860
Eric Anholtb9624422009-06-03 07:27:35 +00004861 /* Clean up our request list when the client is going away, so that
4862 * later retire_requests won't dereference our soon-to-be-gone
4863 * file_priv.
4864 */
Chris Wilson1c255952010-09-26 11:03:27 +01004865 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004866 while (!list_empty(&file_priv->mm.request_list)) {
4867 struct drm_i915_gem_request *request;
4868
4869 request = list_first_entry(&file_priv->mm.request_list,
4870 struct drm_i915_gem_request,
4871 client_list);
4872 list_del(&request->client_list);
4873 request->file_priv = NULL;
4874 }
Chris Wilson1c255952010-09-26 11:03:27 +01004875 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004876}
Chris Wilson31169712009-09-14 16:50:28 +01004877
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004878static void
4879i915_gem_file_idle_work_handler(struct work_struct *work)
4880{
4881 struct drm_i915_file_private *file_priv =
4882 container_of(work, typeof(*file_priv), mm.idle_work.work);
4883
4884 atomic_set(&file_priv->rps_wait_boost, false);
4885}
4886
4887int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4888{
4889 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004890 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004891
4892 DRM_DEBUG_DRIVER("\n");
4893
4894 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4895 if (!file_priv)
4896 return -ENOMEM;
4897
4898 file->driver_priv = file_priv;
4899 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004900 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004901
4902 spin_lock_init(&file_priv->mm.lock);
4903 INIT_LIST_HEAD(&file_priv->mm.request_list);
4904 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4905 i915_gem_file_idle_work_handler);
4906
Ben Widawskye422b882013-12-06 14:10:58 -08004907 ret = i915_gem_context_open(dev, file);
4908 if (ret)
4909 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004910
Ben Widawskye422b882013-12-06 14:10:58 -08004911 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004912}
4913
Chris Wilson57745062012-11-21 13:04:04 +00004914static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4915{
4916 if (!mutex_is_locked(mutex))
4917 return false;
4918
4919#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4920 return mutex->owner == task;
4921#else
4922 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4923 return false;
4924#endif
4925}
4926
Dave Chinner7dc19d52013-08-28 10:18:11 +10004927static unsigned long
4928i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004929{
Chris Wilson17250b72010-10-28 12:51:39 +01004930 struct drm_i915_private *dev_priv =
4931 container_of(shrinker,
4932 struct drm_i915_private,
4933 mm.inactive_shrinker);
4934 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004935 struct drm_i915_gem_object *obj;
Chris Wilson57745062012-11-21 13:04:04 +00004936 bool unlock = true;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004937 unsigned long count;
Chris Wilson17250b72010-10-28 12:51:39 +01004938
Chris Wilson57745062012-11-21 13:04:04 +00004939 if (!mutex_trylock(&dev->struct_mutex)) {
4940 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004941 return 0;
Chris Wilson57745062012-11-21 13:04:04 +00004942
Daniel Vetter677feac2012-12-19 14:33:45 +01004943 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004944 return 0;
Daniel Vetter677feac2012-12-19 14:33:45 +01004945
Chris Wilson57745062012-11-21 13:04:04 +00004946 unlock = false;
4947 }
Chris Wilson31169712009-09-14 16:50:28 +01004948
Dave Chinner7dc19d52013-08-28 10:18:11 +10004949 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004950 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004951 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004952 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004953
4954 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4955 if (obj->active)
4956 continue;
4957
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004958 if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004959 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004960 }
Chris Wilson31169712009-09-14 16:50:28 +01004961
Chris Wilson57745062012-11-21 13:04:04 +00004962 if (unlock)
4963 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01004964
Dave Chinner7dc19d52013-08-28 10:18:11 +10004965 return count;
Chris Wilson31169712009-09-14 16:50:28 +01004966}
Ben Widawskya70a3142013-07-31 16:59:56 -07004967
4968/* All the new VM stuff */
4969unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
4970 struct i915_address_space *vm)
4971{
4972 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4973 struct i915_vma *vma;
4974
Ben Widawsky6f425322013-12-06 14:10:48 -08004975 if (!dev_priv->mm.aliasing_ppgtt ||
4976 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07004977 vm = &dev_priv->gtt.base;
4978
4979 BUG_ON(list_empty(&o->vma_list));
4980 list_for_each_entry(vma, &o->vma_list, vma_link) {
4981 if (vma->vm == vm)
4982 return vma->node.start;
4983
4984 }
4985 return -1;
4986}
4987
4988bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4989 struct i915_address_space *vm)
4990{
4991 struct i915_vma *vma;
4992
4993 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004994 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004995 return true;
4996
4997 return false;
4998}
4999
5000bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5001{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005002 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005003
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005004 list_for_each_entry(vma, &o->vma_list, vma_link)
5005 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005006 return true;
5007
5008 return false;
5009}
5010
5011unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5012 struct i915_address_space *vm)
5013{
5014 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5015 struct i915_vma *vma;
5016
Ben Widawsky6f425322013-12-06 14:10:48 -08005017 if (!dev_priv->mm.aliasing_ppgtt ||
5018 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005019 vm = &dev_priv->gtt.base;
5020
5021 BUG_ON(list_empty(&o->vma_list));
5022
5023 list_for_each_entry(vma, &o->vma_list, vma_link)
5024 if (vma->vm == vm)
5025 return vma->node.size;
5026
5027 return 0;
5028}
5029
Dave Chinner7dc19d52013-08-28 10:18:11 +10005030static unsigned long
5031i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
5032{
5033 struct drm_i915_private *dev_priv =
5034 container_of(shrinker,
5035 struct drm_i915_private,
5036 mm.inactive_shrinker);
5037 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005038 unsigned long freed;
5039 bool unlock = true;
5040
5041 if (!mutex_trylock(&dev->struct_mutex)) {
5042 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02005043 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005044
5045 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02005046 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005047
5048 unlock = false;
5049 }
5050
Chris Wilsond9973b42013-10-04 10:33:00 +01005051 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5052 if (freed < sc->nr_to_scan)
5053 freed += __i915_gem_shrink(dev_priv,
5054 sc->nr_to_scan - freed,
5055 false);
5056 if (freed < sc->nr_to_scan)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005057 freed += i915_gem_shrink_all(dev_priv);
5058
5059 if (unlock)
5060 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005061
Dave Chinner7dc19d52013-08-28 10:18:11 +10005062 return freed;
5063}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005064
5065struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5066{
5067 struct i915_vma *vma;
5068
5069 if (WARN_ON(list_empty(&obj->vma_list)))
5070 return NULL;
5071
5072 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005073 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005074 return NULL;
5075
5076 return vma;
5077}