blob: ecf4278fdabb30ea3f6b15a10a68ec712cd5819e [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Chris Wilsona0442462016-04-29 09:07:05 +010037/* Rough estimate of the typical request size, performing a flush,
38 * set-context and then emitting the batch.
39 */
40#define LEGACY_REQUEST_SIZE 200
41
Oscar Mateo82e104c2014-07-24 17:04:26 +010042int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043{
Dave Gordon4f547412014-11-27 11:22:48 +000044 int space = head - tail;
45 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010046 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000047 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010048}
49
Chris Wilson32c04f12016-08-02 22:50:22 +010050void intel_ring_update_space(struct intel_ring *ring)
Dave Gordonebd0fd42014-11-27 11:22:49 +000051{
Chris Wilson32c04f12016-08-02 22:50:22 +010052 if (ring->last_retired_head != -1) {
53 ring->head = ring->last_retired_head;
54 ring->last_retired_head = -1;
Dave Gordonebd0fd42014-11-27 11:22:49 +000055 }
56
Chris Wilson32c04f12016-08-02 22:50:22 +010057 ring->space = __intel_ring_space(ring->head & HEAD_ADDR,
58 ring->tail, ring->size);
Dave Gordonebd0fd42014-11-27 11:22:49 +000059}
60
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000061static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +010062gen2_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010063{
Chris Wilson7e37f882016-08-02 22:50:21 +010064 struct intel_ring *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010065 u32 cmd;
66 int ret;
67
68 cmd = MI_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010069
Chris Wilson7c9cf4e2016-08-02 22:50:25 +010070 if (mode & EMIT_INVALIDATE)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010071 cmd |= MI_READ_FLUSH;
72
John Harrison5fb9de12015-05-29 17:44:07 +010073 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010074 if (ret)
75 return ret;
76
Chris Wilsonb5321f32016-08-02 22:50:18 +010077 intel_ring_emit(ring, cmd);
78 intel_ring_emit(ring, MI_NOOP);
79 intel_ring_advance(ring);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010080
81 return 0;
82}
83
84static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +010085gen4_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Eric Anholt62fdfea2010-05-21 13:26:39 -070086{
Chris Wilson7e37f882016-08-02 22:50:21 +010087 struct intel_ring *ring = req->ring;
Chris Wilson6f392d5482010-08-07 11:01:22 +010088 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000089 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010090
Chris Wilson36d527d2011-03-19 22:26:49 +000091 /*
92 * read/write caches:
93 *
94 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
95 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
96 * also flushed at 2d versus 3d pipeline switches.
97 *
98 * read-only caches:
99 *
100 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
101 * MI_READ_FLUSH is set, and is always flushed on 965.
102 *
103 * I915_GEM_DOMAIN_COMMAND may not exist?
104 *
105 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
106 * invalidated when MI_EXE_FLUSH is set.
107 *
108 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
109 * invalidated with every MI_FLUSH.
110 *
111 * TLBs:
112 *
113 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
114 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
115 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
116 * are flushed at any MI_FLUSH.
117 */
118
Chris Wilsonb5321f32016-08-02 22:50:18 +0100119 cmd = MI_FLUSH;
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100120 if (mode & EMIT_INVALIDATE) {
Chris Wilson36d527d2011-03-19 22:26:49 +0000121 cmd |= MI_EXE_FLUSH;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100122 if (IS_G4X(req->i915) || IS_GEN5(req->i915))
123 cmd |= MI_INVALIDATE_ISP;
124 }
Chris Wilson36d527d2011-03-19 22:26:49 +0000125
John Harrison5fb9de12015-05-29 17:44:07 +0100126 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000127 if (ret)
128 return ret;
129
Chris Wilsonb5321f32016-08-02 22:50:18 +0100130 intel_ring_emit(ring, cmd);
131 intel_ring_emit(ring, MI_NOOP);
132 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000133
134 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800135}
136
Jesse Barnes8d315282011-10-16 10:23:31 +0200137/**
138 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
139 * implementing two workarounds on gen6. From section 1.4.7.1
140 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
141 *
142 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
143 * produced by non-pipelined state commands), software needs to first
144 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
145 * 0.
146 *
147 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
148 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
149 *
150 * And the workaround for these two requires this workaround first:
151 *
152 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
153 * BEFORE the pipe-control with a post-sync op and no write-cache
154 * flushes.
155 *
156 * And this last workaround is tricky because of the requirements on
157 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
158 * volume 2 part 1:
159 *
160 * "1 of the following must also be set:
161 * - Render Target Cache Flush Enable ([12] of DW1)
162 * - Depth Cache Flush Enable ([0] of DW1)
163 * - Stall at Pixel Scoreboard ([1] of DW1)
164 * - Depth Stall ([13] of DW1)
165 * - Post-Sync Operation ([13] of DW1)
166 * - Notify Enable ([8] of DW1)"
167 *
168 * The cache flushes require the workaround flush that triggered this
169 * one, so we can't use it. Depth stall would trigger the same.
170 * Post-sync nonzero is what triggered this second workaround, so we
171 * can't use that one either. Notify enable is IRQs, which aren't
172 * really our business. That leaves only stall at scoreboard.
173 */
174static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100175intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200176{
Chris Wilson7e37f882016-08-02 22:50:21 +0100177 struct intel_ring *ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100178 u32 scratch_addr =
179 req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200180 int ret;
181
John Harrison5fb9de12015-05-29 17:44:07 +0100182 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200183 if (ret)
184 return ret;
185
Chris Wilsonb5321f32016-08-02 22:50:18 +0100186 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
187 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200188 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100189 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
190 intel_ring_emit(ring, 0); /* low dword */
191 intel_ring_emit(ring, 0); /* high dword */
192 intel_ring_emit(ring, MI_NOOP);
193 intel_ring_advance(ring);
Jesse Barnes8d315282011-10-16 10:23:31 +0200194
John Harrison5fb9de12015-05-29 17:44:07 +0100195 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200196 if (ret)
197 return ret;
198
Chris Wilsonb5321f32016-08-02 22:50:18 +0100199 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
200 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
201 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
202 intel_ring_emit(ring, 0);
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, MI_NOOP);
205 intel_ring_advance(ring);
Jesse Barnes8d315282011-10-16 10:23:31 +0200206
207 return 0;
208}
209
210static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100211gen6_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Jesse Barnes8d315282011-10-16 10:23:31 +0200212{
Chris Wilson7e37f882016-08-02 22:50:21 +0100213 struct intel_ring *ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100214 u32 scratch_addr =
215 req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200216 u32 flags = 0;
Jesse Barnes8d315282011-10-16 10:23:31 +0200217 int ret;
218
Paulo Zanonib3111502012-08-17 18:35:42 -0300219 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100220 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300221 if (ret)
222 return ret;
223
Jesse Barnes8d315282011-10-16 10:23:31 +0200224 /* Just flush everything. Experiments have shown that reducing the
225 * number of bits based on the write domains has little performance
226 * impact.
227 */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100228 if (mode & EMIT_FLUSH) {
Chris Wilson7d54a902012-08-10 10:18:10 +0100229 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
230 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
231 /*
232 * Ensure that any following seqno writes only happen
233 * when the render cache is indeed flushed.
234 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200235 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100236 }
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100237 if (mode & EMIT_INVALIDATE) {
Chris Wilson7d54a902012-08-10 10:18:10 +0100238 flags |= PIPE_CONTROL_TLB_INVALIDATE;
239 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
240 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
244 /*
245 * TLB invalidate requires a post-sync write.
246 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700247 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100248 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200249
John Harrison5fb9de12015-05-29 17:44:07 +0100250 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 if (ret)
252 return ret;
253
Chris Wilsonb5321f32016-08-02 22:50:18 +0100254 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
255 intel_ring_emit(ring, flags);
256 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
257 intel_ring_emit(ring, 0);
258 intel_ring_advance(ring);
Jesse Barnes8d315282011-10-16 10:23:31 +0200259
260 return 0;
261}
262
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100263static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100264gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300265{
Chris Wilson7e37f882016-08-02 22:50:21 +0100266 struct intel_ring *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300267 int ret;
268
John Harrison5fb9de12015-05-29 17:44:07 +0100269 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300270 if (ret)
271 return ret;
272
Chris Wilsonb5321f32016-08-02 22:50:18 +0100273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring,
275 PIPE_CONTROL_CS_STALL |
276 PIPE_CONTROL_STALL_AT_SCOREBOARD);
277 intel_ring_emit(ring, 0);
278 intel_ring_emit(ring, 0);
279 intel_ring_advance(ring);
Paulo Zanonif3987632012-08-17 18:35:43 -0300280
281 return 0;
282}
283
284static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100285gen7_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300286{
Chris Wilson7e37f882016-08-02 22:50:21 +0100287 struct intel_ring *ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100288 u32 scratch_addr =
289 req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300290 u32 flags = 0;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300291 int ret;
292
Paulo Zanonif3987632012-08-17 18:35:43 -0300293 /*
294 * Ensure that any following seqno writes only happen when the render
295 * cache is indeed flushed.
296 *
297 * Workaround: 4th PIPE_CONTROL command (except the ones with only
298 * read-cache invalidate bits set) must have the CS_STALL bit set. We
299 * don't try to be clever and just set it unconditionally.
300 */
301 flags |= PIPE_CONTROL_CS_STALL;
302
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300303 /* Just flush everything. Experiments have shown that reducing the
304 * number of bits based on the write domains has little performance
305 * impact.
306 */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100307 if (mode & EMIT_FLUSH) {
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300308 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
309 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800310 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100311 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300312 }
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100313 if (mode & EMIT_INVALIDATE) {
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300314 flags |= PIPE_CONTROL_TLB_INVALIDATE;
315 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
317 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
318 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
319 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000320 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300321 /*
322 * TLB invalidate requires a post-sync write.
323 */
324 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200325 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300326
Chris Wilsonadd284a2014-12-16 08:44:32 +0000327 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
328
Paulo Zanonif3987632012-08-17 18:35:43 -0300329 /* Workaround: we must issue a pipe_control with CS-stall bit
330 * set before a pipe_control command that has the state cache
331 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100332 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300333 }
334
John Harrison5fb9de12015-05-29 17:44:07 +0100335 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300336 if (ret)
337 return ret;
338
Chris Wilsonb5321f32016-08-02 22:50:18 +0100339 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
340 intel_ring_emit(ring, flags);
341 intel_ring_emit(ring, scratch_addr);
342 intel_ring_emit(ring, 0);
343 intel_ring_advance(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300344
345 return 0;
346}
347
Ben Widawskya5f3d682013-11-02 21:07:27 -0700348static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100349gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300350 u32 flags, u32 scratch_addr)
351{
Chris Wilson7e37f882016-08-02 22:50:21 +0100352 struct intel_ring *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300353 int ret;
354
John Harrison5fb9de12015-05-29 17:44:07 +0100355 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300356 if (ret)
357 return ret;
358
Chris Wilsonb5321f32016-08-02 22:50:18 +0100359 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
360 intel_ring_emit(ring, flags);
361 intel_ring_emit(ring, scratch_addr);
362 intel_ring_emit(ring, 0);
363 intel_ring_emit(ring, 0);
364 intel_ring_emit(ring, 0);
365 intel_ring_advance(ring);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300366
367 return 0;
368}
369
370static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100371gen8_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Ben Widawskya5f3d682013-11-02 21:07:27 -0700372{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000373 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100374 u32 flags = 0;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800375 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700376
377 flags |= PIPE_CONTROL_CS_STALL;
378
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100379 if (mode & EMIT_FLUSH) {
Ben Widawskya5f3d682013-11-02 21:07:27 -0700380 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
381 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800382 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100383 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700384 }
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100385 if (mode & EMIT_INVALIDATE) {
Ben Widawskya5f3d682013-11-02 21:07:27 -0700386 flags |= PIPE_CONTROL_TLB_INVALIDATE;
387 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
388 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
389 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
390 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
391 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
392 flags |= PIPE_CONTROL_QW_WRITE;
393 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800394
395 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100396 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800397 PIPE_CONTROL_CS_STALL |
398 PIPE_CONTROL_STALL_AT_SCOREBOARD,
399 0);
400 if (ret)
401 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700402 }
403
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100404 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700405}
406
Chris Wilson7e37f882016-08-02 22:50:21 +0100407u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800408{
Chris Wilsonc0336662016-05-06 15:40:21 +0100409 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson50877442014-03-21 12:41:53 +0000410 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800411
Chris Wilsonc0336662016-05-06 15:40:21 +0100412 if (INTEL_GEN(dev_priv) >= 8)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000413 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
414 RING_ACTHD_UDW(engine->mmio_base));
Chris Wilsonc0336662016-05-06 15:40:21 +0100415 else if (INTEL_GEN(dev_priv) >= 4)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000416 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000417 else
418 acthd = I915_READ(ACTHD);
419
420 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800421}
422
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000423static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200424{
Chris Wilsonc0336662016-05-06 15:40:21 +0100425 struct drm_i915_private *dev_priv = engine->i915;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200426 u32 addr;
427
428 addr = dev_priv->status_page_dmah->busaddr;
Chris Wilsonc0336662016-05-06 15:40:21 +0100429 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200430 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
431 I915_WRITE(HWS_PGA, addr);
432}
433
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000434static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000435{
Chris Wilsonc0336662016-05-06 15:40:21 +0100436 struct drm_i915_private *dev_priv = engine->i915;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200437 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000438
439 /* The ring status page addresses are no longer next to the rest of
440 * the ring registers as of gen7.
441 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100442 if (IS_GEN7(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000443 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000444 case RCS:
445 mmio = RENDER_HWS_PGA_GEN7;
446 break;
447 case BCS:
448 mmio = BLT_HWS_PGA_GEN7;
449 break;
450 /*
451 * VCS2 actually doesn't exist on Gen7. Only shut up
452 * gcc switch check warning
453 */
454 case VCS2:
455 case VCS:
456 mmio = BSD_HWS_PGA_GEN7;
457 break;
458 case VECS:
459 mmio = VEBOX_HWS_PGA_GEN7;
460 break;
461 }
Chris Wilsonc0336662016-05-06 15:40:21 +0100462 } else if (IS_GEN6(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000463 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000464 } else {
465 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000466 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000467 }
468
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000469 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000470 POSTING_READ(mmio);
471
472 /*
473 * Flush the TLB for this page
474 *
475 * FIXME: These two bits have disappeared on gen8, so a question
476 * arises: do we still need this and if so how should we go about
477 * invalidating the TLB?
478 */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +0100479 if (IS_GEN(dev_priv, 6, 7)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000480 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000481
482 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000483 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000484
485 I915_WRITE(reg,
486 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
487 INSTPM_SYNC_FLUSH));
Chris Wilson25ab57f2016-06-30 15:33:29 +0100488 if (intel_wait_for_register(dev_priv,
489 reg, INSTPM_SYNC_FLUSH, 0,
490 1000))
Damien Lespiauaf75f262015-02-10 19:32:17 +0000491 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000492 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000493 }
494}
495
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000496static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100497{
Chris Wilsonc0336662016-05-06 15:40:21 +0100498 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson9991ae72014-04-02 16:36:07 +0100499
Chris Wilsonc0336662016-05-06 15:40:21 +0100500 if (!IS_GEN2(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000501 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
Chris Wilson3d808eb2016-06-30 15:33:30 +0100502 if (intel_wait_for_register(dev_priv,
503 RING_MI_MODE(engine->mmio_base),
504 MODE_IDLE,
505 MODE_IDLE,
506 1000)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000507 DRM_ERROR("%s : timed out trying to stop ring\n",
508 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100509 /* Sometimes we observe that the idle flag is not
510 * set even though the ring is empty. So double
511 * check before giving up.
512 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000513 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100514 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100515 }
516 }
517
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000518 I915_WRITE_CTL(engine, 0);
519 I915_WRITE_HEAD(engine, 0);
Chris Wilsonc5efa1a2016-08-02 22:50:29 +0100520 I915_WRITE_TAIL(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100521
Chris Wilsonc0336662016-05-06 15:40:21 +0100522 if (!IS_GEN2(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000523 (void)I915_READ_CTL(engine);
524 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100525 }
526
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000527 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100528}
529
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000530static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800531{
Chris Wilsonc0336662016-05-06 15:40:21 +0100532 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +0100533 struct intel_ring *ring = engine->buffer;
534 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200535 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800536
Mika Kuoppala59bad942015-01-16 11:34:40 +0200537 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200538
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000539 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100540 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000541 DRM_DEBUG_KMS("%s head not reset to zero "
542 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000543 engine->name,
544 I915_READ_CTL(engine),
545 I915_READ_HEAD(engine),
546 I915_READ_TAIL(engine),
547 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800548
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000549 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000550 DRM_ERROR("failed to set %s head to zero "
551 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000552 engine->name,
553 I915_READ_CTL(engine),
554 I915_READ_HEAD(engine),
555 I915_READ_TAIL(engine),
556 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100557 ret = -EIO;
558 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000559 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700560 }
561
Chris Wilsonc0336662016-05-06 15:40:21 +0100562 if (I915_NEED_GFX_HWS(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000563 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100564 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000565 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100566
Jiri Kosinaece4a172014-08-07 16:29:53 +0200567 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000568 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200569
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200570 /* Initialize the ring. This must happen _after_ we've cleared the ring
571 * registers with the above sequence (the readback of the HEAD registers
572 * also enforces ordering), otherwise the hw might lose the new ring
573 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000574 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100575
576 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000577 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100578 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000579 engine->name, I915_READ_HEAD(engine));
580 I915_WRITE_HEAD(engine, 0);
581 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100582
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000583 I915_WRITE_CTL(engine,
Chris Wilson7e37f882016-08-02 22:50:21 +0100584 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000585 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800586
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800587 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000588 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
589 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
590 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000591 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100592 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000593 engine->name,
594 I915_READ_CTL(engine),
595 I915_READ_CTL(engine) & RING_VALID,
596 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
597 I915_READ_START(engine),
598 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200599 ret = -EIO;
600 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800601 }
602
Chris Wilson7e37f882016-08-02 22:50:21 +0100603 ring->last_retired_head = -1;
604 ring->head = I915_READ_HEAD(engine);
605 ring->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
606 intel_ring_update_space(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000607
Tomas Elffc0768c2016-03-21 16:26:59 +0000608 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100609
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200610out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200611 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200612
613 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700614}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615
Chris Wilsonf8291952016-07-01 17:23:18 +0100616void intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100617{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000618 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100619 return;
620
Chris Wilsonf8291952016-07-01 17:23:18 +0100621 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100622 i915_gem_object_put(engine->scratch.obj);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000623 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100624}
625
Chris Wilson7d5ea802016-07-01 17:23:20 +0100626int intel_init_pipe_control(struct intel_engine_cs *engine, int size)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000627{
Chris Wilsonf8291952016-07-01 17:23:18 +0100628 struct drm_i915_gem_object *obj;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000629 int ret;
630
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000631 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000632
Chris Wilson91c8a322016-07-05 10:40:23 +0100633 obj = i915_gem_object_create_stolen(&engine->i915->drm, size);
Chris Wilsonde8fe162016-07-01 17:23:19 +0100634 if (!obj)
Chris Wilson91c8a322016-07-05 10:40:23 +0100635 obj = i915_gem_object_create(&engine->i915->drm, size);
Chris Wilsonf8291952016-07-01 17:23:18 +0100636 if (IS_ERR(obj)) {
637 DRM_ERROR("Failed to allocate scratch page\n");
638 ret = PTR_ERR(obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000639 goto err;
640 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100641
Chris Wilsonf8291952016-07-01 17:23:18 +0100642 ret = i915_gem_obj_ggtt_pin(obj, 4096, PIN_HIGH);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100643 if (ret)
644 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000645
Chris Wilsonf8291952016-07-01 17:23:18 +0100646 engine->scratch.obj = obj;
647 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200648 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000649 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000650 return 0;
651
Chris Wilsonc6df5412010-12-15 09:56:50 +0000652err_unref:
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100653 i915_gem_object_put(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000654err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655 return ret;
656}
657
John Harrisone2be4fa2015-05-29 17:43:54 +0100658static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100659{
Chris Wilson7e37f882016-08-02 22:50:21 +0100660 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100661 struct i915_workarounds *w = &req->i915->workarounds;
662 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100663
Francisco Jerez02235802015-10-07 14:44:01 +0300664 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300665 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100666
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100667 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100668 if (ret)
669 return ret;
670
John Harrison5fb9de12015-05-29 17:44:07 +0100671 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300672 if (ret)
673 return ret;
674
Chris Wilsonb5321f32016-08-02 22:50:18 +0100675 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300676 for (i = 0; i < w->count; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100677 intel_ring_emit_reg(ring, w->reg[i].addr);
678 intel_ring_emit(ring, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300679 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100680 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300681
Chris Wilsonb5321f32016-08-02 22:50:18 +0100682 intel_ring_advance(ring);
Mika Kuoppala72253422014-10-07 17:21:26 +0300683
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100684 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Mika Kuoppala72253422014-10-07 17:21:26 +0300685 if (ret)
686 return ret;
687
688 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
689
690 return 0;
691}
692
John Harrison87531812015-05-29 17:43:44 +0100693static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100694{
695 int ret;
696
John Harrisone2be4fa2015-05-29 17:43:54 +0100697 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100698 if (ret != 0)
699 return ret;
700
John Harrisonbe013632015-05-29 17:43:45 +0100701 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100702 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000703 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100704
Chris Wilsone26e1b92016-01-29 16:49:05 +0000705 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100706}
707
Mika Kuoppala72253422014-10-07 17:21:26 +0300708static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200709 i915_reg_t addr,
710 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300711{
712 const u32 idx = dev_priv->workarounds.count;
713
714 if (WARN_ON(idx >= I915_MAX_WA_REGS))
715 return -ENOSPC;
716
717 dev_priv->workarounds.reg[idx].addr = addr;
718 dev_priv->workarounds.reg[idx].value = val;
719 dev_priv->workarounds.reg[idx].mask = mask;
720
721 dev_priv->workarounds.count++;
722
723 return 0;
724}
725
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100726#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000727 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300728 if (r) \
729 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100730 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300731
732#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000733 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300734
735#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000736 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300737
Damien Lespiau98533252014-12-08 17:33:51 +0000738#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000739 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300740
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000741#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
742#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300743
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000744#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300745
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000746static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
747 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000748{
Chris Wilsonc0336662016-05-06 15:40:21 +0100749 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery33136b02016-01-21 21:43:47 +0000750 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000751 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000752
753 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
754 return -EINVAL;
755
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000756 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000757 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000758 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000759
760 return 0;
761}
762
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000763static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100764{
Chris Wilsonc0336662016-05-06 15:40:21 +0100765 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery68c61982015-09-25 17:40:38 +0100766
767 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100768
Arun Siluvery717d84d2015-09-25 17:40:39 +0100769 /* WaDisableAsyncFlipPerfMode:bdw,chv */
770 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
771
Arun Siluveryd0581192015-09-25 17:40:40 +0100772 /* WaDisablePartialInstShootdown:bdw,chv */
773 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
774 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
775
Arun Siluverya340af52015-09-25 17:40:45 +0100776 /* Use Force Non-Coherent whenever executing a 3D context. This is a
777 * workaround for for a possible hang in the unlikely event a TLB
778 * invalidation occurs during a PSD flush.
779 */
780 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100781 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100782 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100783 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100784 HDC_FORCE_NON_COHERENT);
785
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100786 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
787 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
788 * polygons in the same 8x4 pixel/sample area to be processed without
789 * stalling waiting for the earlier ones to write to Hierarchical Z
790 * buffer."
791 *
792 * This optimization is off by default for BDW and CHV; turn it on.
793 */
794 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
795
Arun Siluvery48404632015-09-25 17:40:43 +0100796 /* Wa4x4STCOptimizationDisable:bdw,chv */
797 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
798
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100799 /*
800 * BSpec recommends 8x4 when MSAA is used,
801 * however in practice 16x4 seems fastest.
802 *
803 * Note that PS/WM thread counts depend on the WIZ hashing
804 * disable bit, which we don't touch here, but it's good
805 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
806 */
807 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
808 GEN6_WIZ_HASHING_MASK,
809 GEN6_WIZ_HASHING_16x4);
810
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100811 return 0;
812}
813
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000814static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300815{
Chris Wilsonc0336662016-05-06 15:40:21 +0100816 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100817 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300818
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000819 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100820 if (ret)
821 return ret;
822
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700823 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100824 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100825
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700826 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300827 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
828 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100829
Mika Kuoppala72253422014-10-07 17:21:26 +0300830 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
831 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100832
Mika Kuoppala72253422014-10-07 17:21:26 +0300833 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000834 /* WaForceContextSaveRestoreNonCoherent:bdw */
835 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000836 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Chris Wilsonc0336662016-05-06 15:40:21 +0100837 (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100838
Arun Siluvery86d7f232014-08-26 14:44:50 +0100839 return 0;
840}
841
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000842static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300843{
Chris Wilsonc0336662016-05-06 15:40:21 +0100844 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100845 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300846
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000847 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100848 if (ret)
849 return ret;
850
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300851 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100852 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300853
Kenneth Graunked60de812015-01-10 18:02:22 -0800854 /* Improve HiZ throughput on CHV. */
855 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
856
Mika Kuoppala72253422014-10-07 17:21:26 +0300857 return 0;
858}
859
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000860static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000861{
Chris Wilsonc0336662016-05-06 15:40:21 +0100862 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000863 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000864
Tim Gorea8ab5ed2016-06-13 12:15:01 +0100865 /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl */
866 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
867
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300868 /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300869 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
870 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
871
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300872 /* WaDisableKillLogic:bxt,skl,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300873 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
874 ECOCHK_DIS_TLB);
875
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300876 /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
877 /* WaDisablePartialInstShootdown:skl,bxt,kbl */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000878 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000879 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000880 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
881
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300882 /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
Nick Hoath84241712015-02-05 10:47:20 +0000883 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
884 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
885
Jani Nikulae87a0052015-10-20 15:22:02 +0300886 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +0100887 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
888 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000889 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
890 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000891
Jani Nikulae87a0052015-10-20 15:22:02 +0300892 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +0100893 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
894 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000895 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
896 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100897 /*
898 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
899 * but we do that in per ctx batchbuffer as there is an issue
900 * with this register not getting restored on ctx restore
901 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000902 }
903
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300904 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
905 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
Tim Gorebfd8ad42016-04-19 15:45:52 +0100906 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
907 GEN9_ENABLE_YV12_BUGFIX |
908 GEN9_ENABLE_GPGPU_PREEMPTION);
Nick Hoathcac23df2015-02-05 10:47:22 +0000909
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300910 /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
911 /* WaDisablePartialResolveInVc:skl,bxt,kbl */
Arun Siluvery60294682015-09-25 14:33:37 +0100912 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
913 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000914
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300915 /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000916 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
917 GEN9_CCS_TLB_PREFETCH_ENABLE);
918
Imre Deak5a2ae952015-05-19 15:04:59 +0300919 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +0100920 if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_C0) ||
921 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200922 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
923 PIXEL_MASK_CAMMING_DISABLE);
924
Mika Kuoppala5b0e3652016-06-07 17:18:57 +0300925 /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
926 WA_SET_BIT_MASKED(HDC_CHICKEN0,
927 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
928 HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
Imre Deak8ea6f892015-05-19 17:05:42 +0300929
Mika Kuoppalabbaefe72016-06-07 17:18:58 +0300930 /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
931 * both tied to WaForceContextSaveRestoreNonCoherent
932 * in some hsds for skl. We keep the tie for all gen9. The
933 * documentation is a bit hazy and so we want to get common behaviour,
934 * even though there is no clear evidence we would need both on kbl/bxt.
935 * This area has been source of system hangs so we play it safe
936 * and mimic the skl regardless of what bspec says.
937 *
938 * Use Force Non-Coherent whenever executing a 3D context. This
939 * is a workaround for a possible hang in the unlikely event
940 * a TLB invalidation occurs during a PSD flush.
941 */
942
943 /* WaForceEnableNonCoherent:skl,bxt,kbl */
944 WA_SET_BIT_MASKED(HDC_CHICKEN0,
945 HDC_FORCE_NON_COHERENT);
946
947 /* WaDisableHDCInvalidation:skl,bxt,kbl */
948 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
949 BDW_DISABLE_HDC_INVALIDATION);
950
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300951 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
952 if (IS_SKYLAKE(dev_priv) ||
953 IS_KABYLAKE(dev_priv) ||
954 IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100955 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
956 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100957
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300958 /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
Robert Beckett6b6d5622015-09-08 10:31:52 +0100959 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
960
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300961 /* WaOCLCoherentLineFlush:skl,bxt,kbl */
Arun Siluvery6ecf56a2016-01-21 21:43:54 +0000962 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
963 GEN8_LQSC_FLUSH_COHERENT_LINES));
964
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +0100965 /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
966 ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
967 if (ret)
968 return ret;
969
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300970 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000971 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000972 if (ret)
973 return ret;
974
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300975 /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000976 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +0000977 if (ret)
978 return ret;
979
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000980 return 0;
981}
982
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000983static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +0000984{
Chris Wilsonc0336662016-05-06 15:40:21 +0100985 struct drm_i915_private *dev_priv = engine->i915;
Damien Lespiaub7668792015-02-14 18:30:29 +0000986 u8 vals[3] = { 0, 0, 0 };
987 unsigned int i;
988
989 for (i = 0; i < 3; i++) {
990 u8 ss;
991
992 /*
993 * Only consider slices where one, and only one, subslice has 7
994 * EUs
995 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +0800996 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +0000997 continue;
998
999 /*
1000 * subslice_7eu[i] != 0 (because of the check above) and
1001 * ss_max == 4 (maximum number of subslices possible per slice)
1002 *
1003 * -> 0 <= ss <= 3;
1004 */
1005 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1006 vals[i] = 3 - ss;
1007 }
1008
1009 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1010 return 0;
1011
1012 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1013 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1014 GEN9_IZ_HASHING_MASK(2) |
1015 GEN9_IZ_HASHING_MASK(1) |
1016 GEN9_IZ_HASHING_MASK(0),
1017 GEN9_IZ_HASHING(2, vals[2]) |
1018 GEN9_IZ_HASHING(1, vals[1]) |
1019 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001020
Mika Kuoppala72253422014-10-07 17:21:26 +03001021 return 0;
1022}
1023
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001024static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001025{
Chris Wilsonc0336662016-05-06 15:40:21 +01001026 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001027 int ret;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001028
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001029 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001030 if (ret)
1031 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001032
Arun Siluverya78536e2016-01-21 21:43:53 +00001033 /*
1034 * Actual WA is to disable percontext preemption granularity control
1035 * until D0 which is the default case so this is equivalent to
1036 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1037 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001038 if (IS_SKL_REVID(dev_priv, SKL_REVID_E0, REVID_FOREVER)) {
Arun Siluverya78536e2016-01-21 21:43:53 +00001039 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1040 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1041 }
1042
Mika Kuoppala71dce582016-06-07 17:19:14 +03001043 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001044 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1045 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1046 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1047 }
1048
1049 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1050 * involving this register should also be added to WA batch as required.
1051 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001052 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001053 /* WaDisableLSQCROPERFforOCL:skl */
1054 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1055 GEN8_LQSC_RO_PERF_DIS);
1056
1057 /* WaEnableGapsTsvCreditFix:skl */
Chris Wilsonc0336662016-05-06 15:40:21 +01001058 if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001059 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1060 GEN9_GAPS_TSV_CREDIT_DISABLE));
1061 }
1062
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001063 /* WaDisablePowerCompilerClockGating:skl */
Chris Wilsonc0336662016-05-06 15:40:21 +01001064 if (IS_SKL_REVID(dev_priv, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001065 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1066 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1067
Jani Nikulae87a0052015-10-20 15:22:02 +03001068 /* WaBarrierPerformanceFixDisable:skl */
Chris Wilsonc0336662016-05-06 15:40:21 +01001069 if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001070 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1071 HDC_FENCE_DEST_SLM_DISABLE |
1072 HDC_BARRIER_PERFORMANCE_DISABLE);
1073
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001074 /* WaDisableSbeCacheDispatchPortSharing:skl */
Chris Wilsonc0336662016-05-06 15:40:21 +01001075 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001076 WA_SET_BIT_MASKED(
1077 GEN7_HALF_SLICE_CHICKEN1,
1078 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001079
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03001080 /* WaDisableGafsUnitClkGating:skl */
1081 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1082
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03001083 /* WaInPlaceDecompressionHang:skl */
1084 if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
1085 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
1086 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1087
Arun Siluvery61074972016-01-21 21:43:52 +00001088 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001089 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001090 if (ret)
1091 return ret;
1092
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001093 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001094}
1095
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001096static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001097{
Chris Wilsonc0336662016-05-06 15:40:21 +01001098 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001099 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001100
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001101 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001102 if (ret)
1103 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001104
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001105 /* WaStoreMultiplePTEenable:bxt */
1106 /* This is a requirement according to Hardware specification */
Chris Wilsonc0336662016-05-06 15:40:21 +01001107 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001108 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1109
1110 /* WaSetClckGatingDisableMedia:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001111 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001112 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1113 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1114 }
1115
Nick Hoathdfb601e2015-04-10 13:12:24 +01001116 /* WaDisableThreadStallDopClockGating:bxt */
1117 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1118 STALL_DOP_GATING_DISABLE);
1119
arun.siluvery@linux.intel.com780f0ae2016-06-03 11:16:10 +01001120 /* WaDisablePooledEuLoadBalancingFix:bxt */
1121 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
1122 WA_SET_BIT_MASKED(FF_SLICE_CS_CHICKEN2,
1123 GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE);
1124 }
1125
Nick Hoath983b4b92015-04-10 13:12:25 +01001126 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001127 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001128 WA_SET_BIT_MASKED(
1129 GEN7_HALF_SLICE_CHICKEN1,
1130 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1131 }
1132
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001133 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1134 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1135 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001136 /* WaDisableLSQCROPERFforOCL:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001137 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001138 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001139 if (ret)
1140 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001141
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001142 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001143 if (ret)
1144 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001145 }
1146
Tim Gore050fc462016-04-22 09:46:01 +01001147 /* WaProgramL3SqcReg1DefaultForPerf:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001148 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
Imre Deak36579cb2016-05-03 15:54:20 +03001149 I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
1150 L3_HIGH_PRIO_CREDITS(2));
Tim Gore050fc462016-04-22 09:46:01 +01001151
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03001152 /* WaInsertDummyPushConstPs:bxt */
1153 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
1154 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1155 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1156
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03001157 /* WaInPlaceDecompressionHang:bxt */
1158 if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
1159 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
1160 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1161
Nick Hoathcae04372015-03-17 11:39:38 +02001162 return 0;
1163}
1164
Mika Kuoppalae5f81d62016-06-07 17:18:54 +03001165static int kbl_init_workarounds(struct intel_engine_cs *engine)
1166{
Mika Kuoppalae587f6c2016-06-07 17:18:59 +03001167 struct drm_i915_private *dev_priv = engine->i915;
Mika Kuoppalae5f81d62016-06-07 17:18:54 +03001168 int ret;
1169
1170 ret = gen9_init_workarounds(engine);
1171 if (ret)
1172 return ret;
1173
Mika Kuoppalae587f6c2016-06-07 17:18:59 +03001174 /* WaEnableGapsTsvCreditFix:kbl */
1175 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1176 GEN9_GAPS_TSV_CREDIT_DISABLE));
1177
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03001178 /* WaDisableDynamicCreditSharing:kbl */
1179 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
1180 WA_SET_BIT(GAMT_CHKN_BIT_REG,
1181 GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
1182
Mika Kuoppala8401d422016-06-07 17:19:00 +03001183 /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
1184 if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
1185 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1186 HDC_FENCE_DEST_SLM_DISABLE);
1187
Mika Kuoppalafe905812016-06-07 17:19:03 +03001188 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1189 * involving this register should also be added to WA batch as required.
1190 */
1191 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
1192 /* WaDisableLSQCROPERFforOCL:kbl */
1193 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1194 GEN8_LQSC_RO_PERF_DIS);
1195
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03001196 /* WaInsertDummyPushConstPs:kbl */
1197 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
1198 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1199 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1200
Mika Kuoppala4de5d7c2016-06-07 17:19:11 +03001201 /* WaDisableGafsUnitClkGating:kbl */
1202 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1203
Mika Kuoppala954337a2016-06-07 17:19:12 +03001204 /* WaDisableSbeCacheDispatchPortSharing:kbl */
1205 WA_SET_BIT_MASKED(
1206 GEN7_HALF_SLICE_CHICKEN1,
1207 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1208
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03001209 /* WaInPlaceDecompressionHang:kbl */
1210 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
1211 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1212
Mika Kuoppalafe905812016-06-07 17:19:03 +03001213 /* WaDisableLSQCROPERFforOCL:kbl */
1214 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1215 if (ret)
1216 return ret;
1217
Mika Kuoppalae5f81d62016-06-07 17:18:54 +03001218 return 0;
1219}
1220
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001221int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001222{
Chris Wilsonc0336662016-05-06 15:40:21 +01001223 struct drm_i915_private *dev_priv = engine->i915;
Mika Kuoppala72253422014-10-07 17:21:26 +03001224
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001225 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001226
1227 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001228 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001229
Chris Wilsonc0336662016-05-06 15:40:21 +01001230 if (IS_BROADWELL(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001231 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001232
Chris Wilsonc0336662016-05-06 15:40:21 +01001233 if (IS_CHERRYVIEW(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001234 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001235
Chris Wilsonc0336662016-05-06 15:40:21 +01001236 if (IS_SKYLAKE(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001237 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001238
Chris Wilsonc0336662016-05-06 15:40:21 +01001239 if (IS_BROXTON(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001240 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001241
Mika Kuoppalae5f81d62016-06-07 17:18:54 +03001242 if (IS_KABYLAKE(dev_priv))
1243 return kbl_init_workarounds(engine);
1244
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001245 return 0;
1246}
1247
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001248static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001249{
Chris Wilsonc0336662016-05-06 15:40:21 +01001250 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001251 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001252 if (ret)
1253 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001254
Akash Goel61a563a2014-03-25 18:01:50 +05301255 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001256 if (IS_GEN(dev_priv, 4, 6))
Daniel Vetter6b26c862012-04-24 14:04:12 +02001257 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001258
1259 /* We need to disable the AsyncFlip performance optimisations in order
1260 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1261 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001262 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001263 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001264 */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001265 if (IS_GEN(dev_priv, 6, 7))
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001266 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1267
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001268 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301269 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonc0336662016-05-06 15:40:21 +01001270 if (IS_GEN6(dev_priv))
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001271 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001272 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001273
Akash Goel01fa0302014-03-24 23:00:04 +05301274 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilsonc0336662016-05-06 15:40:21 +01001275 if (IS_GEN7(dev_priv))
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001276 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301277 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001278 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001279
Chris Wilsonc0336662016-05-06 15:40:21 +01001280 if (IS_GEN6(dev_priv)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001281 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1282 * "If this bit is set, STCunit will have LRA as replacement
1283 * policy. [...] This bit must be reset. LRA replacement
1284 * policy is not supported."
1285 */
1286 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001287 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001288 }
1289
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001290 if (IS_GEN(dev_priv, 6, 7))
Daniel Vetter6b26c862012-04-24 14:04:12 +02001291 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001292
Ville Syrjälä035ea402016-07-12 19:24:47 +03001293 if (INTEL_INFO(dev_priv)->gen >= 6)
1294 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Ben Widawsky15b9f802012-05-25 16:56:23 -07001295
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001296 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001297}
1298
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001299static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001300{
Chris Wilsonc0336662016-05-06 15:40:21 +01001301 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07001302
1303 if (dev_priv->semaphore_obj) {
1304 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001305 i915_gem_object_put(dev_priv->semaphore_obj);
Ben Widawsky3e789982014-06-30 09:53:37 -07001306 dev_priv->semaphore_obj = NULL;
1307 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001308
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001309 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001310}
1311
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001312static int gen8_rcs_signal(struct drm_i915_gem_request *req)
Ben Widawsky3e789982014-06-30 09:53:37 -07001313{
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001314 struct intel_ring *ring = req->ring;
1315 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07001316 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001317 enum intel_engine_id id;
1318 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001319
Chris Wilsonc0336662016-05-06 15:40:21 +01001320 num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001321 ret = intel_ring_begin(req, (num_rings-1) * 8);
Ben Widawsky3e789982014-06-30 09:53:37 -07001322 if (ret)
1323 return ret;
1324
Dave Gordonc3232b12016-03-23 18:19:53 +00001325 for_each_engine_id(waiter, dev_priv, id) {
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001326 u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001327 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1328 continue;
1329
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001330 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1331 intel_ring_emit(ring,
Chris Wilsonb5321f32016-08-02 22:50:18 +01001332 PIPE_CONTROL_GLOBAL_GTT_IVB |
1333 PIPE_CONTROL_QW_WRITE |
1334 PIPE_CONTROL_CS_STALL);
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001335 intel_ring_emit(ring, lower_32_bits(gtt_offset));
1336 intel_ring_emit(ring, upper_32_bits(gtt_offset));
1337 intel_ring_emit(ring, req->fence.seqno);
1338 intel_ring_emit(ring, 0);
1339 intel_ring_emit(ring,
Chris Wilsonb5321f32016-08-02 22:50:18 +01001340 MI_SEMAPHORE_SIGNAL |
1341 MI_SEMAPHORE_TARGET(waiter->hw_id));
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001342 intel_ring_emit(ring, 0);
Ben Widawsky3e789982014-06-30 09:53:37 -07001343 }
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001344 intel_ring_advance(ring);
Ben Widawsky3e789982014-06-30 09:53:37 -07001345
1346 return 0;
1347}
1348
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001349static int gen8_xcs_signal(struct drm_i915_gem_request *req)
Ben Widawsky3e789982014-06-30 09:53:37 -07001350{
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001351 struct intel_ring *ring = req->ring;
1352 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07001353 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001354 enum intel_engine_id id;
1355 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001356
Chris Wilsonc0336662016-05-06 15:40:21 +01001357 num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001358 ret = intel_ring_begin(req, (num_rings-1) * 6);
Ben Widawsky3e789982014-06-30 09:53:37 -07001359 if (ret)
1360 return ret;
1361
Dave Gordonc3232b12016-03-23 18:19:53 +00001362 for_each_engine_id(waiter, dev_priv, id) {
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001363 u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001364 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1365 continue;
1366
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001367 intel_ring_emit(ring,
Chris Wilsonb5321f32016-08-02 22:50:18 +01001368 (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001369 intel_ring_emit(ring,
Chris Wilsonb5321f32016-08-02 22:50:18 +01001370 lower_32_bits(gtt_offset) |
1371 MI_FLUSH_DW_USE_GTT);
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001372 intel_ring_emit(ring, upper_32_bits(gtt_offset));
1373 intel_ring_emit(ring, req->fence.seqno);
1374 intel_ring_emit(ring,
Chris Wilsonb5321f32016-08-02 22:50:18 +01001375 MI_SEMAPHORE_SIGNAL |
1376 MI_SEMAPHORE_TARGET(waiter->hw_id));
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001377 intel_ring_emit(ring, 0);
Ben Widawsky3e789982014-06-30 09:53:37 -07001378 }
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001379 intel_ring_advance(ring);
Ben Widawsky3e789982014-06-30 09:53:37 -07001380
1381 return 0;
1382}
1383
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001384static int gen6_signal(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001385{
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001386 struct intel_ring *ring = req->ring;
1387 struct drm_i915_private *dev_priv = req->i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001388 struct intel_engine_cs *useless;
Dave Gordonc3232b12016-03-23 18:19:53 +00001389 enum intel_engine_id id;
1390 int ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001391
Chris Wilsonc0336662016-05-06 15:40:21 +01001392 num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001393 ret = intel_ring_begin(req, round_up((num_rings-1) * 3, 2));
Ben Widawsky024a43e2014-04-29 14:52:30 -07001394 if (ret)
1395 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001396
Dave Gordonc3232b12016-03-23 18:19:53 +00001397 for_each_engine_id(useless, dev_priv, id) {
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001398 i915_reg_t mbox_reg = req->engine->semaphore.mbox.signal[id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001399
1400 if (i915_mmio_reg_valid(mbox_reg)) {
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001401 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1402 intel_ring_emit_reg(ring, mbox_reg);
1403 intel_ring_emit(ring, req->fence.seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001404 }
1405 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001406
Ben Widawskya1444b72014-06-30 09:53:35 -07001407 /* If num_dwords was rounded, make sure the tail pointer is correct */
1408 if (num_rings % 2 == 0)
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001409 intel_ring_emit(ring, MI_NOOP);
1410 intel_ring_advance(ring);
Ben Widawskya1444b72014-06-30 09:53:35 -07001411
Ben Widawsky024a43e2014-04-29 14:52:30 -07001412 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001413}
1414
Chris Wilsonb0411e72016-08-02 22:50:34 +01001415static void i9xx_submit_request(struct drm_i915_gem_request *request)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001416{
Chris Wilsonb0411e72016-08-02 22:50:34 +01001417 struct drm_i915_private *dev_priv = request->i915;
1418
1419 I915_WRITE_TAIL(request->engine,
1420 intel_ring_offset(request->ring, request->tail));
1421}
1422
1423static int i9xx_emit_request(struct drm_i915_gem_request *req)
1424{
Chris Wilson7e37f882016-08-02 22:50:21 +01001425 struct intel_ring *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001426 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001427
Chris Wilson9242f972016-08-02 22:50:33 +01001428 ret = intel_ring_begin(req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001429 if (ret)
1430 return ret;
1431
Chris Wilsonb5321f32016-08-02 22:50:18 +01001432 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1433 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1434 intel_ring_emit(ring, req->fence.seqno);
1435 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilsonc5efa1a2016-08-02 22:50:29 +01001436 intel_ring_advance(ring);
1437
1438 req->tail = ring->tail;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001439
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001440 return 0;
1441}
1442
Chris Wilsonb0411e72016-08-02 22:50:34 +01001443/**
Chris Wilson618e4ca2016-08-02 22:50:35 +01001444 * gen6_sema_emit_request - Update the semaphore mailbox registers
Chris Wilsonb0411e72016-08-02 22:50:34 +01001445 *
1446 * @request - request to write to the ring
1447 *
1448 * Update the mailbox registers in the *other* rings with the current seqno.
1449 * This acts like a signal in the canonical semaphore.
1450 */
Chris Wilson618e4ca2016-08-02 22:50:35 +01001451static int gen6_sema_emit_request(struct drm_i915_gem_request *req)
Chris Wilsonb0411e72016-08-02 22:50:34 +01001452{
Chris Wilson618e4ca2016-08-02 22:50:35 +01001453 int ret;
Chris Wilsonb0411e72016-08-02 22:50:34 +01001454
Chris Wilson618e4ca2016-08-02 22:50:35 +01001455 ret = req->engine->semaphore.signal(req);
1456 if (ret)
1457 return ret;
Chris Wilsonb0411e72016-08-02 22:50:34 +01001458
1459 return i9xx_emit_request(req);
1460}
1461
Chris Wilsonddd66c52016-08-02 22:50:31 +01001462static int gen8_render_emit_request(struct drm_i915_gem_request *req)
Chris Wilsona58c01a2016-04-29 13:18:21 +01001463{
1464 struct intel_engine_cs *engine = req->engine;
Chris Wilson7e37f882016-08-02 22:50:21 +01001465 struct intel_ring *ring = req->ring;
Chris Wilsona58c01a2016-04-29 13:18:21 +01001466 int ret;
1467
Chris Wilson9242f972016-08-02 22:50:33 +01001468 if (engine->semaphore.signal) {
1469 ret = engine->semaphore.signal(req);
1470 if (ret)
1471 return ret;
1472 }
1473
1474 ret = intel_ring_begin(req, 8);
Chris Wilsona58c01a2016-04-29 13:18:21 +01001475 if (ret)
1476 return ret;
1477
Chris Wilsonb5321f32016-08-02 22:50:18 +01001478 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1479 intel_ring_emit(ring, (PIPE_CONTROL_GLOBAL_GTT_IVB |
1480 PIPE_CONTROL_CS_STALL |
1481 PIPE_CONTROL_QW_WRITE));
1482 intel_ring_emit(ring, intel_hws_seqno_address(engine));
1483 intel_ring_emit(ring, 0);
1484 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsona58c01a2016-04-29 13:18:21 +01001485 /* We're thrashing one dword of HWS. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001486 intel_ring_emit(ring, 0);
1487 intel_ring_emit(ring, MI_USER_INTERRUPT);
1488 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonddd66c52016-08-02 22:50:31 +01001489 intel_ring_advance(ring);
Chris Wilsonc5efa1a2016-08-02 22:50:29 +01001490
1491 req->tail = ring->tail;
Chris Wilsona58c01a2016-04-29 13:18:21 +01001492
1493 return 0;
1494}
1495
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001496/**
1497 * intel_ring_sync - sync the waiter to the signaller on seqno
1498 *
1499 * @waiter - ring that is waiting
1500 * @signaller - ring which has, or will signal
1501 * @seqno - seqno which the waiter will block on
1502 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001503
1504static int
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001505gen8_ring_sync_to(struct drm_i915_gem_request *req,
1506 struct drm_i915_gem_request *signal)
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001507{
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001508 struct intel_ring *ring = req->ring;
1509 struct drm_i915_private *dev_priv = req->i915;
1510 u64 offset = GEN8_WAIT_OFFSET(req->engine, signal->engine->id);
Chris Wilson6ef48d72016-04-29 13:18:25 +01001511 struct i915_hw_ppgtt *ppgtt;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001512 int ret;
1513
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001514 ret = intel_ring_begin(req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001515 if (ret)
1516 return ret;
1517
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001518 intel_ring_emit(ring,
1519 MI_SEMAPHORE_WAIT |
1520 MI_SEMAPHORE_GLOBAL_GTT |
1521 MI_SEMAPHORE_SAD_GTE_SDD);
1522 intel_ring_emit(ring, signal->fence.seqno);
1523 intel_ring_emit(ring, lower_32_bits(offset));
1524 intel_ring_emit(ring, upper_32_bits(offset));
1525 intel_ring_advance(ring);
Chris Wilson6ef48d72016-04-29 13:18:25 +01001526
1527 /* When the !RCS engines idle waiting upon a semaphore, they lose their
1528 * pagetables and we must reload them before executing the batch.
1529 * We do this on the i915_switch_context() following the wait and
1530 * before the dispatch.
1531 */
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001532 ppgtt = req->ctx->ppgtt;
1533 if (ppgtt && req->engine->id != RCS)
1534 ppgtt->pd_dirty_rings |= intel_engine_flag(req->engine);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001535 return 0;
1536}
1537
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001538static int
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001539gen6_ring_sync_to(struct drm_i915_gem_request *req,
1540 struct drm_i915_gem_request *signal)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001541{
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001542 struct intel_ring *ring = req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001543 u32 dw1 = MI_SEMAPHORE_MBOX |
1544 MI_SEMAPHORE_COMPARE |
1545 MI_SEMAPHORE_REGISTER;
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001546 u32 wait_mbox = signal->engine->semaphore.mbox.wait[req->engine->id];
Ben Widawskyebc348b2014-04-29 14:52:28 -07001547 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001548
Chris Wilsonddf07be2016-08-02 22:50:39 +01001549 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1550
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001551 ret = intel_ring_begin(req, 4);
Chris Wilsonddf07be2016-08-02 22:50:39 +01001552 if (ret)
1553 return ret;
1554
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001555 intel_ring_emit(ring, dw1 | wait_mbox);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001556 /* Throughout all of the GEM code, seqno passed implies our current
1557 * seqno is >= the last seqno executed. However for hardware the
1558 * comparison is strictly greater than.
1559 */
Chris Wilsonad7bdb22016-08-02 22:50:40 +01001560 intel_ring_emit(ring, signal->fence.seqno - 1);
1561 intel_ring_emit(ring, 0);
1562 intel_ring_emit(ring, MI_NOOP);
1563 intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001564
1565 return 0;
1566}
1567
Chris Wilsonf8973c22016-07-01 17:23:21 +01001568static void
Dave Gordon38a0f2d2016-07-20 18:16:06 +01001569gen5_seqno_barrier(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001570{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001571 /* MI_STORE are internally buffered by the GPU and not flushed
1572 * either by MI_FLUSH or SyncFlush or any other combination of
1573 * MI commands.
Chris Wilsonc6df5412010-12-15 09:56:50 +00001574 *
Chris Wilsonf8973c22016-07-01 17:23:21 +01001575 * "Only the submission of the store operation is guaranteed.
1576 * The write result will be complete (coherent) some time later
1577 * (this is practically a finite period but there is no guaranteed
1578 * latency)."
1579 *
1580 * Empirically, we observe that we need a delay of at least 75us to
1581 * be sure that the seqno write is visible by the CPU.
Chris Wilsonc6df5412010-12-15 09:56:50 +00001582 */
Chris Wilsonf8973c22016-07-01 17:23:21 +01001583 usleep_range(125, 250);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001584}
1585
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001586static void
1587gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001588{
Chris Wilsonc0336662016-05-06 15:40:21 +01001589 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001590
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001591 /* Workaround to force correct ordering between irq and seqno writes on
1592 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +01001593 * ACTHD) before reading the status page.
1594 *
1595 * Note that this effectively stalls the read by the time it takes to
1596 * do a memory transaction, which more or less ensures that the write
1597 * from the GPU has sufficient time to invalidate the CPU cacheline.
1598 * Alternatively we could delay the interrupt from the CS ring to give
1599 * the write time to land, but that would incur a delay after every
1600 * batch i.e. much more frequent than a delay when waiting for the
1601 * interrupt (with the same net latency).
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001602 *
1603 * Also note that to prevent whole machine hangs on gen7, we have to
1604 * take the spinlock to guard against concurrent cacheline access.
Chris Wilson9b9ed302016-04-09 10:57:53 +01001605 */
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001606 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001607 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001608 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001609}
1610
Chris Wilson31bb59c2016-07-01 17:23:27 +01001611static void
1612gen5_irq_enable(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001613{
Chris Wilson31bb59c2016-07-01 17:23:27 +01001614 gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
Daniel Vettere48d8632012-04-11 22:12:54 +02001615}
1616
1617static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001618gen5_irq_disable(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001619{
Chris Wilson31bb59c2016-07-01 17:23:27 +01001620 gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001621}
1622
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001623static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001624i9xx_irq_enable(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001625{
Chris Wilsonc0336662016-05-06 15:40:21 +01001626 struct drm_i915_private *dev_priv = engine->i915;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001627
Chris Wilson31bb59c2016-07-01 17:23:27 +01001628 dev_priv->irq_mask &= ~engine->irq_enable_mask;
1629 I915_WRITE(IMR, dev_priv->irq_mask);
1630 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Chris Wilsonc2798b12012-04-22 21:13:57 +01001631}
1632
1633static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001634i9xx_irq_disable(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001635{
Chris Wilsonc0336662016-05-06 15:40:21 +01001636 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001637
Chris Wilson31bb59c2016-07-01 17:23:27 +01001638 dev_priv->irq_mask |= engine->irq_enable_mask;
1639 I915_WRITE(IMR, dev_priv->irq_mask);
1640}
1641
1642static void
1643i8xx_irq_enable(struct intel_engine_cs *engine)
1644{
1645 struct drm_i915_private *dev_priv = engine->i915;
1646
1647 dev_priv->irq_mask &= ~engine->irq_enable_mask;
1648 I915_WRITE16(IMR, dev_priv->irq_mask);
1649 POSTING_READ16(RING_IMR(engine->mmio_base));
1650}
1651
1652static void
1653i8xx_irq_disable(struct intel_engine_cs *engine)
1654{
1655 struct drm_i915_private *dev_priv = engine->i915;
1656
1657 dev_priv->irq_mask |= engine->irq_enable_mask;
1658 I915_WRITE16(IMR, dev_priv->irq_mask);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001659}
1660
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001661static int
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001662bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001663{
Chris Wilson7e37f882016-08-02 22:50:21 +01001664 struct intel_ring *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001665 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001666
John Harrison5fb9de12015-05-29 17:44:07 +01001667 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001668 if (ret)
1669 return ret;
1670
Chris Wilsonb5321f32016-08-02 22:50:18 +01001671 intel_ring_emit(ring, MI_FLUSH);
1672 intel_ring_emit(ring, MI_NOOP);
1673 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001674 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001675}
1676
Chris Wilson0f468322011-01-04 17:35:21 +00001677static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001678gen6_irq_enable(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001679{
Chris Wilsonc0336662016-05-06 15:40:21 +01001680 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson0f468322011-01-04 17:35:21 +00001681
Chris Wilson61ff75a2016-07-01 17:23:28 +01001682 I915_WRITE_IMR(engine,
1683 ~(engine->irq_enable_mask |
1684 engine->irq_keep_mask));
Chris Wilson31bb59c2016-07-01 17:23:27 +01001685 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001686}
1687
1688static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001689gen6_irq_disable(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001690{
Chris Wilsonc0336662016-05-06 15:40:21 +01001691 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawskya19d2932013-05-28 19:22:30 -07001692
Chris Wilson61ff75a2016-07-01 17:23:28 +01001693 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +01001694 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001695}
1696
1697static void
Chris Wilson31bb59c2016-07-01 17:23:27 +01001698hsw_vebox_irq_enable(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001699{
Chris Wilsonc0336662016-05-06 15:40:21 +01001700 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001701
Chris Wilson31bb59c2016-07-01 17:23:27 +01001702 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1703 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
1704}
1705
1706static void
1707hsw_vebox_irq_disable(struct intel_engine_cs *engine)
1708{
1709 struct drm_i915_private *dev_priv = engine->i915;
1710
1711 I915_WRITE_IMR(engine, ~0);
1712 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
1713}
1714
1715static void
1716gen8_irq_enable(struct intel_engine_cs *engine)
1717{
1718 struct drm_i915_private *dev_priv = engine->i915;
1719
Chris Wilson61ff75a2016-07-01 17:23:28 +01001720 I915_WRITE_IMR(engine,
1721 ~(engine->irq_enable_mask |
1722 engine->irq_keep_mask));
Chris Wilson31bb59c2016-07-01 17:23:27 +01001723 POSTING_READ_FW(RING_IMR(engine->mmio_base));
1724}
1725
1726static void
1727gen8_irq_disable(struct intel_engine_cs *engine)
1728{
1729 struct drm_i915_private *dev_priv = engine->i915;
1730
Chris Wilson61ff75a2016-07-01 17:23:28 +01001731 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001732}
1733
Zou Nan haid1b851f2010-05-21 09:08:57 +08001734static int
Chris Wilson803688b2016-08-02 22:50:27 +01001735i965_emit_bb_start(struct drm_i915_gem_request *req,
1736 u64 offset, u32 length,
1737 unsigned int dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001738{
Chris Wilson7e37f882016-08-02 22:50:21 +01001739 struct intel_ring *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001740 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001741
John Harrison5fb9de12015-05-29 17:44:07 +01001742 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001743 if (ret)
1744 return ret;
1745
Chris Wilsonb5321f32016-08-02 22:50:18 +01001746 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001747 MI_BATCH_BUFFER_START |
1748 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001749 (dispatch_flags & I915_DISPATCH_SECURE ?
1750 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonb5321f32016-08-02 22:50:18 +01001751 intel_ring_emit(ring, offset);
1752 intel_ring_advance(ring);
Chris Wilson78501ea2010-10-27 12:18:21 +01001753
Zou Nan haid1b851f2010-05-21 09:08:57 +08001754 return 0;
1755}
1756
Daniel Vetterb45305f2012-12-17 16:21:27 +01001757/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1758#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001759#define I830_TLB_ENTRIES (2)
1760#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001761static int
Chris Wilson803688b2016-08-02 22:50:27 +01001762i830_emit_bb_start(struct drm_i915_gem_request *req,
1763 u64 offset, u32 len,
1764 unsigned int dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001765{
Chris Wilson7e37f882016-08-02 22:50:21 +01001766 struct intel_ring *ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001767 u32 cs_offset = req->engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001768 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001769
John Harrison5fb9de12015-05-29 17:44:07 +01001770 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001771 if (ret)
1772 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001773
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001774 /* Evict the invalid PTE TLBs */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001775 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1776 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1777 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1778 intel_ring_emit(ring, cs_offset);
1779 intel_ring_emit(ring, 0xdeadbeef);
1780 intel_ring_emit(ring, MI_NOOP);
1781 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001782
John Harrison8e004ef2015-02-13 11:48:10 +00001783 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001784 if (len > I830_BATCH_LIMIT)
1785 return -ENOSPC;
1786
John Harrison5fb9de12015-05-29 17:44:07 +01001787 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001788 if (ret)
1789 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001790
1791 /* Blit the batch (which has now all relocs applied) to the
1792 * stable batch scratch bo area (so that the CS never
1793 * stumbles over its tlb invalidation bug) ...
1794 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001795 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1796 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001797 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilsonb5321f32016-08-02 22:50:18 +01001798 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1799 intel_ring_emit(ring, cs_offset);
1800 intel_ring_emit(ring, 4096);
1801 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001802
Chris Wilsonb5321f32016-08-02 22:50:18 +01001803 intel_ring_emit(ring, MI_FLUSH);
1804 intel_ring_emit(ring, MI_NOOP);
1805 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001806
1807 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001808 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001809 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001810
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001811 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001812 if (ret)
1813 return ret;
1814
Chris Wilsonb5321f32016-08-02 22:50:18 +01001815 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1816 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1817 0 : MI_BATCH_NON_SECURE));
1818 intel_ring_advance(ring);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001819
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001820 return 0;
1821}
1822
1823static int
Chris Wilson803688b2016-08-02 22:50:27 +01001824i915_emit_bb_start(struct drm_i915_gem_request *req,
1825 u64 offset, u32 len,
1826 unsigned int dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001827{
Chris Wilson7e37f882016-08-02 22:50:21 +01001828 struct intel_ring *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001829 int ret;
1830
John Harrison5fb9de12015-05-29 17:44:07 +01001831 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001832 if (ret)
1833 return ret;
1834
Chris Wilsonb5321f32016-08-02 22:50:18 +01001835 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1836 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1837 0 : MI_BATCH_NON_SECURE));
1838 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001839
Eric Anholt62fdfea2010-05-21 13:26:39 -07001840 return 0;
1841}
1842
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001843static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001844{
Chris Wilsonc0336662016-05-06 15:40:21 +01001845 struct drm_i915_private *dev_priv = engine->i915;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001846
1847 if (!dev_priv->status_page_dmah)
1848 return;
1849
Chris Wilson91c8a322016-07-05 10:40:23 +01001850 drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001851 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001852}
1853
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001854static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001855{
Chris Wilson05394f32010-11-08 19:18:58 +00001856 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001857
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001858 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001859 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001860 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001861
Chris Wilson9da3da62012-06-01 15:20:22 +01001862 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001863 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001864 i915_gem_object_put(obj);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001865 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001866}
1867
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001868static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001869{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001870 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001871
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001872 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001873 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001874 int ret;
1875
Chris Wilson91c8a322016-07-05 10:40:23 +01001876 obj = i915_gem_object_create(&engine->i915->drm, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +01001877 if (IS_ERR(obj)) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001878 DRM_ERROR("Failed to allocate status page\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001879 return PTR_ERR(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01001880 }
1881
1882 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1883 if (ret)
1884 goto err_unref;
1885
Chris Wilson1f767e02014-07-03 17:33:03 -04001886 flags = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +01001887 if (!HAS_LLC(engine->i915))
Chris Wilson1f767e02014-07-03 17:33:03 -04001888 /* On g33, we cannot place HWS above 256MiB, so
1889 * restrict its pinning to the low mappable arena.
1890 * Though this restriction is not documented for
1891 * gen4, gen5, or byt, they also behave similarly
1892 * and hang if the HWS is placed at the top of the
1893 * GTT. To generalise, it appears that all !llc
1894 * platforms have issues with us placing the HWS
1895 * above the mappable region (even though we never
1896 * actualy map it).
1897 */
1898 flags |= PIN_MAPPABLE;
1899 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001900 if (ret) {
1901err_unref:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001902 i915_gem_object_put(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01001903 return ret;
1904 }
1905
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001906 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001907 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001908
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001909 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1910 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1911 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001912
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001913 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001914 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001915
1916 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001917}
1918
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001919static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001920{
Chris Wilsonc0336662016-05-06 15:40:21 +01001921 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001922
1923 if (!dev_priv->status_page_dmah) {
1924 dev_priv->status_page_dmah =
Chris Wilson91c8a322016-07-05 10:40:23 +01001925 drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001926 if (!dev_priv->status_page_dmah)
1927 return -ENOMEM;
1928 }
1929
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001930 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1931 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001932
1933 return 0;
1934}
1935
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001936int intel_ring_pin(struct intel_ring *ring)
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001937{
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001938 struct drm_i915_private *dev_priv = ring->engine->i915;
Chris Wilson32c04f12016-08-02 22:50:22 +01001939 struct drm_i915_gem_object *obj = ring->obj;
Chris Wilsona687a432016-04-13 17:35:11 +01001940 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
1941 unsigned flags = PIN_OFFSET_BIAS | 4096;
Dave Gordon83052162016-04-12 14:46:16 +01001942 void *addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001943 int ret;
1944
Chris Wilsondef0c5f2015-10-08 13:39:54 +01001945 if (HAS_LLC(dev_priv) && !obj->stolen) {
Chris Wilsona687a432016-04-13 17:35:11 +01001946 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01001947 if (ret)
1948 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001949
Chris Wilsondef0c5f2015-10-08 13:39:54 +01001950 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01001951 if (ret)
1952 goto err_unpin;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001953
Dave Gordon83052162016-04-12 14:46:16 +01001954 addr = i915_gem_object_pin_map(obj);
1955 if (IS_ERR(addr)) {
1956 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01001957 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01001958 }
1959 } else {
Chris Wilsona687a432016-04-13 17:35:11 +01001960 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
1961 flags | PIN_MAPPABLE);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01001962 if (ret)
1963 return ret;
1964
1965 ret = i915_gem_object_set_to_gtt_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01001966 if (ret)
1967 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01001968
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00001969 /* Access through the GTT requires the device to be awake. */
1970 assert_rpm_wakelock_held(dev_priv);
1971
Chris Wilson406ea8d2016-07-20 13:31:55 +01001972 addr = (void __force *)
1973 i915_vma_pin_iomap(i915_gem_obj_to_ggtt(obj));
Chris Wilson3d77e9b2016-04-28 09:56:40 +01001974 if (IS_ERR(addr)) {
1975 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01001976 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01001977 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001978 }
1979
Chris Wilson32c04f12016-08-02 22:50:22 +01001980 ring->vaddr = addr;
1981 ring->vma = i915_gem_obj_to_ggtt(obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001982 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01001983
1984err_unpin:
1985 i915_gem_object_ggtt_unpin(obj);
1986 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001987}
1988
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001989void intel_ring_unpin(struct intel_ring *ring)
1990{
1991 GEM_BUG_ON(!ring->vma);
1992 GEM_BUG_ON(!ring->vaddr);
1993
1994 if (HAS_LLC(ring->engine->i915) && !ring->obj->stolen)
1995 i915_gem_object_unpin_map(ring->obj);
1996 else
1997 i915_vma_unpin_iomap(ring->vma);
1998 ring->vaddr = NULL;
1999
2000 i915_gem_object_ggtt_unpin(ring->obj);
2001 ring->vma = NULL;
2002}
2003
Chris Wilson32c04f12016-08-02 22:50:22 +01002004static void intel_destroy_ringbuffer_obj(struct intel_ring *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002005{
Chris Wilson32c04f12016-08-02 22:50:22 +01002006 i915_gem_object_put(ring->obj);
2007 ring->obj = NULL;
Oscar Mateo2919d292014-07-03 16:28:02 +01002008}
2009
Chris Wilson01101fa2015-09-03 13:01:39 +01002010static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
Chris Wilson32c04f12016-08-02 22:50:22 +01002011 struct intel_ring *ring)
Oscar Mateo2919d292014-07-03 16:28:02 +01002012{
Chris Wilsone3efda42014-04-09 09:19:41 +01002013 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002014
2015 obj = NULL;
2016 if (!HAS_LLC(dev))
Chris Wilson32c04f12016-08-02 22:50:22 +01002017 obj = i915_gem_object_create_stolen(dev, ring->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002018 if (obj == NULL)
Chris Wilson32c04f12016-08-02 22:50:22 +01002019 obj = i915_gem_object_create(dev, ring->size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002020 if (IS_ERR(obj))
2021 return PTR_ERR(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01002022
Akash Goel24f3a8c2014-06-17 10:59:42 +05302023 /* mark ring buffers as read-only from GPU side by default */
2024 obj->gt_ro = 1;
2025
Chris Wilson32c04f12016-08-02 22:50:22 +01002026 ring->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002027
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002028 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002029}
2030
Chris Wilson7e37f882016-08-02 22:50:21 +01002031struct intel_ring *
2032intel_engine_create_ring(struct intel_engine_cs *engine, int size)
Chris Wilson01101fa2015-09-03 13:01:39 +01002033{
Chris Wilson7e37f882016-08-02 22:50:21 +01002034 struct intel_ring *ring;
Chris Wilson01101fa2015-09-03 13:01:39 +01002035 int ret;
2036
Chris Wilson8f942012016-08-02 22:50:30 +01002037 GEM_BUG_ON(!is_power_of_2(size));
2038
Chris Wilson01101fa2015-09-03 13:01:39 +01002039 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002040 if (ring == NULL) {
2041 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2042 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002043 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002044 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002045
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002046 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002047 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002048
2049 ring->size = size;
2050 /* Workaround an erratum on the i830 which causes a hang if
2051 * the TAIL pointer points to within the last 2 cachelines
2052 * of the buffer.
2053 */
2054 ring->effective_size = size;
Chris Wilsonc0336662016-05-06 15:40:21 +01002055 if (IS_I830(engine->i915) || IS_845G(engine->i915))
Chris Wilson01101fa2015-09-03 13:01:39 +01002056 ring->effective_size -= 2 * CACHELINE_BYTES;
2057
2058 ring->last_retired_head = -1;
2059 intel_ring_update_space(ring);
2060
Chris Wilson91c8a322016-07-05 10:40:23 +01002061 ret = intel_alloc_ringbuffer_obj(&engine->i915->drm, ring);
Chris Wilson01101fa2015-09-03 13:01:39 +01002062 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002063 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2064 engine->name, ret);
2065 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002066 kfree(ring);
2067 return ERR_PTR(ret);
2068 }
2069
2070 return ring;
2071}
2072
2073void
Chris Wilson7e37f882016-08-02 22:50:21 +01002074intel_ring_free(struct intel_ring *ring)
Chris Wilson01101fa2015-09-03 13:01:39 +01002075{
2076 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002077 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002078 kfree(ring);
2079}
2080
Chris Wilson0cb26a82016-06-24 14:55:53 +01002081static int intel_ring_context_pin(struct i915_gem_context *ctx,
2082 struct intel_engine_cs *engine)
2083{
2084 struct intel_context *ce = &ctx->engine[engine->id];
2085 int ret;
2086
Chris Wilson91c8a322016-07-05 10:40:23 +01002087 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson0cb26a82016-06-24 14:55:53 +01002088
2089 if (ce->pin_count++)
2090 return 0;
2091
2092 if (ce->state) {
2093 ret = i915_gem_obj_ggtt_pin(ce->state, ctx->ggtt_alignment, 0);
2094 if (ret)
2095 goto error;
2096 }
2097
Chris Wilsonc7c3c072016-06-24 14:55:54 +01002098 /* The kernel context is only used as a placeholder for flushing the
2099 * active context. It is never used for submitting user rendering and
2100 * as such never requires the golden render context, and so we can skip
2101 * emitting it when we switch to the kernel context. This is required
2102 * as during eviction we cannot allocate and pin the renderstate in
2103 * order to initialise the context.
2104 */
2105 if (ctx == ctx->i915->kernel_context)
2106 ce->initialised = true;
2107
Chris Wilson9a6feaf2016-07-20 13:31:50 +01002108 i915_gem_context_get(ctx);
Chris Wilson0cb26a82016-06-24 14:55:53 +01002109 return 0;
2110
2111error:
2112 ce->pin_count = 0;
2113 return ret;
2114}
2115
2116static void intel_ring_context_unpin(struct i915_gem_context *ctx,
2117 struct intel_engine_cs *engine)
2118{
2119 struct intel_context *ce = &ctx->engine[engine->id];
2120
Chris Wilson91c8a322016-07-05 10:40:23 +01002121 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson0cb26a82016-06-24 14:55:53 +01002122
2123 if (--ce->pin_count)
2124 return;
2125
2126 if (ce->state)
2127 i915_gem_object_ggtt_unpin(ce->state);
2128
Chris Wilson9a6feaf2016-07-20 13:31:50 +01002129 i915_gem_context_put(ctx);
Chris Wilson0cb26a82016-06-24 14:55:53 +01002130}
2131
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002132static int intel_init_ring_buffer(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002133{
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002134 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson32c04f12016-08-02 22:50:22 +01002135 struct intel_ring *ring;
Chris Wilsondd785e32010-08-07 11:01:34 +01002136 int ret;
2137
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002138 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002139
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002140 intel_engine_setup_common(engine);
2141
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002142 memset(engine->semaphore.sync_seqno, 0,
2143 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002144
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002145 ret = intel_engine_init_common(engine);
Chris Wilson688e6c72016-07-01 17:23:15 +01002146 if (ret)
2147 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002148
Chris Wilson0cb26a82016-06-24 14:55:53 +01002149 /* We may need to do things with the shrinker which
2150 * require us to immediately switch back to the default
2151 * context. This can cause a problem as pinning the
2152 * default context also requires GTT space which may not
2153 * be available. To avoid this we always pin the default
2154 * context.
2155 */
2156 ret = intel_ring_context_pin(dev_priv->kernel_context, engine);
2157 if (ret)
2158 goto error;
2159
Chris Wilson32c04f12016-08-02 22:50:22 +01002160 ring = intel_engine_create_ring(engine, 32 * PAGE_SIZE);
2161 if (IS_ERR(ring)) {
2162 ret = PTR_ERR(ring);
Dave Gordonb0366a52015-12-08 15:02:36 +00002163 goto error;
2164 }
Chris Wilson32c04f12016-08-02 22:50:22 +01002165 engine->buffer = ring;
Chris Wilson01101fa2015-09-03 13:01:39 +01002166
Chris Wilsonc0336662016-05-06 15:40:21 +01002167 if (I915_NEED_GFX_HWS(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002168 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002169 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002170 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002171 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002172 WARN_ON(engine->id != RCS);
2173 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002174 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002175 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002176 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002177
Chris Wilsonaad29fb2016-08-02 22:50:23 +01002178 ret = intel_ring_pin(ring);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002179 if (ret) {
2180 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002181 engine->name, ret);
Chris Wilson32c04f12016-08-02 22:50:22 +01002182 intel_destroy_ringbuffer_obj(ring);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002183 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002184 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002185
Oscar Mateo8ee14972014-05-22 14:13:34 +01002186 return 0;
2187
2188error:
Chris Wilson7e37f882016-08-02 22:50:21 +01002189 intel_engine_cleanup(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002190 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002191}
2192
Chris Wilson7e37f882016-08-02 22:50:21 +01002193void intel_engine_cleanup(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002194{
John Harrison6402c332014-10-31 12:00:26 +00002195 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002196
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002197 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002198 return;
2199
Chris Wilsonc0336662016-05-06 15:40:21 +01002200 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002201
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002202 if (engine->buffer) {
Chris Wilson7e37f882016-08-02 22:50:21 +01002203 intel_engine_stop(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01002204 WARN_ON(!IS_GEN2(dev_priv) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002205
Chris Wilsonaad29fb2016-08-02 22:50:23 +01002206 intel_ring_unpin(engine->buffer);
Chris Wilson7e37f882016-08-02 22:50:21 +01002207 intel_ring_free(engine->buffer);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002208 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002209 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002210
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002211 if (engine->cleanup)
2212 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002213
Chris Wilsonc0336662016-05-06 15:40:21 +01002214 if (I915_NEED_GFX_HWS(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002215 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002216 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002217 WARN_ON(engine->id != RCS);
2218 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002219 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002220
Chris Wilson96a945a2016-08-03 13:19:16 +01002221 intel_engine_cleanup_common(engine);
Chris Wilson0cb26a82016-06-24 14:55:53 +01002222
2223 intel_ring_context_unpin(dev_priv->kernel_context, engine);
2224
Chris Wilsonc0336662016-05-06 15:40:21 +01002225 engine->i915 = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002226}
2227
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002228int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002229{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002230 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002231
Chris Wilson3e960502012-11-27 16:22:54 +00002232 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002233 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002234 return 0;
2235
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002236 req = list_entry(engine->request_list.prev,
2237 struct drm_i915_gem_request,
2238 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002239
Chris Wilsonb4716182015-04-27 13:41:17 +01002240 /* Make sure we do not trigger any retires */
2241 return __i915_wait_request(req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01002242 req->i915->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002243 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002244}
2245
John Harrison6689cb22015-03-19 12:30:08 +00002246int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002247{
Chris Wilson63103462016-04-28 09:56:49 +01002248 int ret;
2249
2250 /* Flush enough space to reduce the likelihood of waiting after
2251 * we start building the request - in which case we will just
2252 * have to repeat work.
2253 */
Chris Wilsona0442462016-04-29 09:07:05 +01002254 request->reserved_space += LEGACY_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +01002255
Chris Wilson1dae2df2016-08-02 22:50:19 +01002256 request->ring = request->engine->buffer;
Chris Wilson63103462016-04-28 09:56:49 +01002257
2258 ret = intel_ring_begin(request, 0);
2259 if (ret)
2260 return ret;
2261
Chris Wilsona0442462016-04-29 09:07:05 +01002262 request->reserved_space -= LEGACY_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +01002263 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002264}
2265
Chris Wilson987046a2016-04-28 09:56:46 +01002266static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002267{
Chris Wilson7e37f882016-08-02 22:50:21 +01002268 struct intel_ring *ring = req->ring;
Chris Wilson987046a2016-04-28 09:56:46 +01002269 struct intel_engine_cs *engine = req->engine;
2270 struct drm_i915_gem_request *target;
2271
Chris Wilson1dae2df2016-08-02 22:50:19 +01002272 intel_ring_update_space(ring);
2273 if (ring->space >= bytes)
Chris Wilson987046a2016-04-28 09:56:46 +01002274 return 0;
2275
2276 /*
2277 * Space is reserved in the ringbuffer for finalising the request,
2278 * as that cannot be allowed to fail. During request finalisation,
2279 * reserved_space is set to 0 to stop the overallocation and the
2280 * assumption is that then we never need to wait (which has the
2281 * risk of failing with EINTR).
2282 *
2283 * See also i915_gem_request_alloc() and i915_add_request().
2284 */
Chris Wilson0251a962016-04-28 09:56:47 +01002285 GEM_BUG_ON(!req->reserved_space);
Chris Wilson987046a2016-04-28 09:56:46 +01002286
2287 list_for_each_entry(target, &engine->request_list, list) {
2288 unsigned space;
2289
2290 /*
2291 * The request queue is per-engine, so can contain requests
2292 * from multiple ringbuffers. Here, we must ignore any that
2293 * aren't from the ringbuffer we're considering.
2294 */
Chris Wilson1dae2df2016-08-02 22:50:19 +01002295 if (target->ring != ring)
Chris Wilson987046a2016-04-28 09:56:46 +01002296 continue;
2297
2298 /* Would completion of this request free enough space? */
Chris Wilson1dae2df2016-08-02 22:50:19 +01002299 space = __intel_ring_space(target->postfix, ring->tail,
2300 ring->size);
Chris Wilson987046a2016-04-28 09:56:46 +01002301 if (space >= bytes)
2302 break;
2303 }
2304
2305 if (WARN_ON(&target->list == &engine->request_list))
2306 return -ENOSPC;
2307
2308 return i915_wait_request(target);
2309}
2310
2311int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
2312{
Chris Wilson7e37f882016-08-02 22:50:21 +01002313 struct intel_ring *ring = req->ring;
Chris Wilson1dae2df2016-08-02 22:50:19 +01002314 int remain_actual = ring->size - ring->tail;
2315 int remain_usable = ring->effective_size - ring->tail;
Chris Wilson987046a2016-04-28 09:56:46 +01002316 int bytes = num_dwords * sizeof(u32);
2317 int total_bytes, wait_bytes;
John Harrison79bbcc22015-06-30 12:40:55 +01002318 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002319
Chris Wilson0251a962016-04-28 09:56:47 +01002320 total_bytes = bytes + req->reserved_space;
John Harrison29b1b412015-06-18 13:10:09 +01002321
John Harrison79bbcc22015-06-30 12:40:55 +01002322 if (unlikely(bytes > remain_usable)) {
2323 /*
2324 * Not enough space for the basic request. So need to flush
2325 * out the remainder and then wait for base + reserved.
2326 */
2327 wait_bytes = remain_actual + total_bytes;
2328 need_wrap = true;
Chris Wilson987046a2016-04-28 09:56:46 +01002329 } else if (unlikely(total_bytes > remain_usable)) {
2330 /*
2331 * The base request will fit but the reserved space
2332 * falls off the end. So we don't need an immediate wrap
2333 * and only need to effectively wait for the reserved
2334 * size space from the start of ringbuffer.
2335 */
Chris Wilson0251a962016-04-28 09:56:47 +01002336 wait_bytes = remain_actual + req->reserved_space;
John Harrison79bbcc22015-06-30 12:40:55 +01002337 } else {
Chris Wilson987046a2016-04-28 09:56:46 +01002338 /* No wrapping required, just waiting. */
2339 wait_bytes = total_bytes;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002340 }
2341
Chris Wilson1dae2df2016-08-02 22:50:19 +01002342 if (wait_bytes > ring->space) {
Chris Wilson987046a2016-04-28 09:56:46 +01002343 int ret = wait_for_space(req, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002344 if (unlikely(ret))
2345 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002346
Chris Wilson1dae2df2016-08-02 22:50:19 +01002347 intel_ring_update_space(ring);
2348 if (unlikely(ring->space < wait_bytes))
Chris Wilsone075a322016-05-13 11:57:22 +01002349 return -EAGAIN;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002350 }
2351
Chris Wilson987046a2016-04-28 09:56:46 +01002352 if (unlikely(need_wrap)) {
Chris Wilson1dae2df2016-08-02 22:50:19 +01002353 GEM_BUG_ON(remain_actual > ring->space);
2354 GEM_BUG_ON(ring->tail + remain_actual > ring->size);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002355
Chris Wilson987046a2016-04-28 09:56:46 +01002356 /* Fill the tail with MI_NOOP */
Chris Wilson1dae2df2016-08-02 22:50:19 +01002357 memset(ring->vaddr + ring->tail, 0, remain_actual);
2358 ring->tail = 0;
2359 ring->space -= remain_actual;
Chris Wilson987046a2016-04-28 09:56:46 +01002360 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002361
Chris Wilson1dae2df2016-08-02 22:50:19 +01002362 ring->space -= bytes;
2363 GEM_BUG_ON(ring->space < 0);
Chris Wilson304d6952014-01-02 14:32:35 +00002364 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002365}
2366
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002367/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002368int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002369{
Chris Wilson7e37f882016-08-02 22:50:21 +01002370 struct intel_ring *ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01002371 int num_dwords =
2372 (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002373 int ret;
2374
2375 if (num_dwords == 0)
2376 return 0;
2377
Chris Wilson18393f62014-04-09 09:19:40 +01002378 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002379 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002380 if (ret)
2381 return ret;
2382
2383 while (num_dwords--)
Chris Wilsonb5321f32016-08-02 22:50:18 +01002384 intel_ring_emit(ring, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002385
Chris Wilsonb5321f32016-08-02 22:50:18 +01002386 intel_ring_advance(ring);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002387
2388 return 0;
2389}
2390
Chris Wilson7e37f882016-08-02 22:50:21 +01002391void intel_engine_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002392{
Chris Wilsonc0336662016-05-06 15:40:21 +01002393 struct drm_i915_private *dev_priv = engine->i915;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002394
Chris Wilson29dcb572016-04-07 07:29:13 +01002395 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2396 * so long as the semaphore value in the register/page is greater
2397 * than the sync value), so whenever we reset the seqno,
2398 * so long as we reset the tracking semaphore value to 0, it will
2399 * always be before the next request's seqno. If we don't reset
2400 * the semaphore value, then when the seqno moves backwards all
2401 * future waits will complete instantly (causing rendering corruption).
2402 */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002403 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002404 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2405 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Chris Wilsond04bce42016-04-07 07:29:12 +01002406 if (HAS_VEBOX(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002407 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002408 }
Chris Wilsona058d932016-04-07 07:29:15 +01002409 if (dev_priv->semaphore_obj) {
2410 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2411 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2412 void *semaphores = kmap(page);
2413 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2414 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2415 kunmap(page);
2416 }
Chris Wilson29dcb572016-04-07 07:29:13 +01002417 memset(engine->semaphore.sync_seqno, 0,
2418 sizeof(engine->semaphore.sync_seqno));
Chris Wilson297b0c52010-10-22 17:02:41 +01002419
Chris Wilson1b7744e2016-07-01 17:23:17 +01002420 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
2421 if (engine->irq_seqno_barrier)
2422 engine->irq_seqno_barrier(engine);
Chris Wilson01347122016-04-07 07:29:16 +01002423 engine->last_submitted_seqno = seqno;
Chris Wilson29dcb572016-04-07 07:29:13 +01002424
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002425 engine->hangcheck.seqno = seqno;
Chris Wilson688e6c72016-07-01 17:23:15 +01002426
2427 /* After manually advancing the seqno, fake the interrupt in case
2428 * there are any waiters for that seqno.
2429 */
2430 rcu_read_lock();
2431 intel_engine_wakeup(engine);
2432 rcu_read_unlock();
Chris Wilson549f7362010-10-19 11:19:32 +01002433}
2434
Chris Wilsonc5efa1a2016-08-02 22:50:29 +01002435static void gen6_bsd_submit_request(struct drm_i915_gem_request *request)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002436{
Chris Wilsonc5efa1a2016-08-02 22:50:29 +01002437 struct drm_i915_private *dev_priv = request->i915;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002438
Chris Wilson76f84212016-06-30 15:33:45 +01002439 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2440
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002441 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002442
Chris Wilson12f55812012-07-05 17:14:01 +01002443 /* Disable notification that the ring is IDLE. The GT
2444 * will then assume that it is busy and bring it out of rc6.
2445 */
Chris Wilson76f84212016-06-30 15:33:45 +01002446 I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
2447 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Chris Wilson12f55812012-07-05 17:14:01 +01002448
2449 /* Clear the context id. Here be magic! */
Chris Wilson76f84212016-06-30 15:33:45 +01002450 I915_WRITE64_FW(GEN6_BSD_RNCID, 0x0);
Chris Wilson12f55812012-07-05 17:14:01 +01002451
2452 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Chris Wilson76f84212016-06-30 15:33:45 +01002453 if (intel_wait_for_register_fw(dev_priv,
2454 GEN6_BSD_SLEEP_PSMI_CONTROL,
2455 GEN6_BSD_SLEEP_INDICATOR,
2456 0,
2457 50))
Chris Wilson12f55812012-07-05 17:14:01 +01002458 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002459
Chris Wilson12f55812012-07-05 17:14:01 +01002460 /* Now that the ring is fully powered up, update the tail */
Chris Wilsonb0411e72016-08-02 22:50:34 +01002461 i9xx_submit_request(request);
Chris Wilson12f55812012-07-05 17:14:01 +01002462
2463 /* Let the ring send IDLE messages to the GT again,
2464 * and so let it sleep to conserve power when idle.
2465 */
Chris Wilson76f84212016-06-30 15:33:45 +01002466 I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
2467 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2468
2469 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002470}
2471
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002472static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002473{
Chris Wilson7e37f882016-08-02 22:50:21 +01002474 struct intel_ring *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002475 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002476 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002477
John Harrison5fb9de12015-05-29 17:44:07 +01002478 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002479 if (ret)
2480 return ret;
2481
Chris Wilson71a77e02011-02-02 12:13:49 +00002482 cmd = MI_FLUSH_DW;
Chris Wilsonc0336662016-05-06 15:40:21 +01002483 if (INTEL_GEN(req->i915) >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002484 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002485
2486 /* We always require a command barrier so that subsequent
2487 * commands, such as breadcrumb interrupts, are strictly ordered
2488 * wrt the contents of the write cache being flushed to memory
2489 * (and thus being coherent from the CPU).
2490 */
2491 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2492
Jesse Barnes9a289772012-10-26 09:42:42 -07002493 /*
2494 * Bspec vol 1c.5 - video engine command streamer:
2495 * "If ENABLED, all TLBs will be invalidated once the flush
2496 * operation is complete. This bit is only valid when the
2497 * Post-Sync Operation field is a value of 1h or 3h."
2498 */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002499 if (mode & EMIT_INVALIDATE)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002500 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2501
Chris Wilsonb5321f32016-08-02 22:50:18 +01002502 intel_ring_emit(ring, cmd);
2503 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonc0336662016-05-06 15:40:21 +01002504 if (INTEL_GEN(req->i915) >= 8) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01002505 intel_ring_emit(ring, 0); /* upper addr */
2506 intel_ring_emit(ring, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002507 } else {
Chris Wilsonb5321f32016-08-02 22:50:18 +01002508 intel_ring_emit(ring, 0);
2509 intel_ring_emit(ring, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002510 }
Chris Wilsonb5321f32016-08-02 22:50:18 +01002511 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002512 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002513}
2514
2515static int
Chris Wilson803688b2016-08-02 22:50:27 +01002516gen8_emit_bb_start(struct drm_i915_gem_request *req,
2517 u64 offset, u32 len,
2518 unsigned int dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002519{
Chris Wilson7e37f882016-08-02 22:50:21 +01002520 struct intel_ring *ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01002521 bool ppgtt = USES_PPGTT(req->i915) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002522 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002523 int ret;
2524
John Harrison5fb9de12015-05-29 17:44:07 +01002525 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002526 if (ret)
2527 return ret;
2528
2529 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01002530 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002531 (dispatch_flags & I915_DISPATCH_RS ?
2532 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsonb5321f32016-08-02 22:50:18 +01002533 intel_ring_emit(ring, lower_32_bits(offset));
2534 intel_ring_emit(ring, upper_32_bits(offset));
2535 intel_ring_emit(ring, MI_NOOP);
2536 intel_ring_advance(ring);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002537
2538 return 0;
2539}
2540
2541static int
Chris Wilson803688b2016-08-02 22:50:27 +01002542hsw_emit_bb_start(struct drm_i915_gem_request *req,
2543 u64 offset, u32 len,
2544 unsigned int dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002545{
Chris Wilson7e37f882016-08-02 22:50:21 +01002546 struct intel_ring *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002547 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002548
John Harrison5fb9de12015-05-29 17:44:07 +01002549 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002550 if (ret)
2551 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002552
Chris Wilsonb5321f32016-08-02 22:50:18 +01002553 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002554 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002555 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002556 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2557 (dispatch_flags & I915_DISPATCH_RS ?
2558 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002559 /* bit0-7 is the length on GEN6+ */
Chris Wilsonb5321f32016-08-02 22:50:18 +01002560 intel_ring_emit(ring, offset);
2561 intel_ring_advance(ring);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002562
2563 return 0;
2564}
2565
2566static int
Chris Wilson803688b2016-08-02 22:50:27 +01002567gen6_emit_bb_start(struct drm_i915_gem_request *req,
2568 u64 offset, u32 len,
2569 unsigned int dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002570{
Chris Wilson7e37f882016-08-02 22:50:21 +01002571 struct intel_ring *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002572 int ret;
2573
John Harrison5fb9de12015-05-29 17:44:07 +01002574 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002575 if (ret)
2576 return ret;
2577
Chris Wilsonb5321f32016-08-02 22:50:18 +01002578 intel_ring_emit(ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002579 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002580 (dispatch_flags & I915_DISPATCH_SECURE ?
2581 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002582 /* bit0-7 is the length on GEN6+ */
Chris Wilsonb5321f32016-08-02 22:50:18 +01002583 intel_ring_emit(ring, offset);
2584 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002585
Akshay Joshi0206e352011-08-16 15:34:10 -04002586 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002587}
2588
Chris Wilson549f7362010-10-19 11:19:32 +01002589/* Blitter support (SandyBridge+) */
2590
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002591static int gen6_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Zou Nan hai8d192152010-11-02 16:31:01 +08002592{
Chris Wilson7e37f882016-08-02 22:50:21 +01002593 struct intel_ring *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002594 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002595 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002596
John Harrison5fb9de12015-05-29 17:44:07 +01002597 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002598 if (ret)
2599 return ret;
2600
Chris Wilson71a77e02011-02-02 12:13:49 +00002601 cmd = MI_FLUSH_DW;
Chris Wilsonc0336662016-05-06 15:40:21 +01002602 if (INTEL_GEN(req->i915) >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002603 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002604
2605 /* We always require a command barrier so that subsequent
2606 * commands, such as breadcrumb interrupts, are strictly ordered
2607 * wrt the contents of the write cache being flushed to memory
2608 * (and thus being coherent from the CPU).
2609 */
2610 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2611
Jesse Barnes9a289772012-10-26 09:42:42 -07002612 /*
2613 * Bspec vol 1c.3 - blitter engine command streamer:
2614 * "If ENABLED, all TLBs will be invalidated once the flush
2615 * operation is complete. This bit is only valid when the
2616 * Post-Sync Operation field is a value of 1h or 3h."
2617 */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002618 if (mode & EMIT_INVALIDATE)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002619 cmd |= MI_INVALIDATE_TLB;
Chris Wilsonb5321f32016-08-02 22:50:18 +01002620 intel_ring_emit(ring, cmd);
2621 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002622 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonc0336662016-05-06 15:40:21 +01002623 if (INTEL_GEN(req->i915) >= 8) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01002624 intel_ring_emit(ring, 0); /* upper addr */
2625 intel_ring_emit(ring, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002626 } else {
Chris Wilsonb5321f32016-08-02 22:50:18 +01002627 intel_ring_emit(ring, 0);
2628 intel_ring_emit(ring, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002629 }
Chris Wilsonb5321f32016-08-02 22:50:18 +01002630 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002631
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002632 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002633}
2634
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01002635static void intel_ring_init_semaphores(struct drm_i915_private *dev_priv,
2636 struct intel_engine_cs *engine)
2637{
Tvrtko Ursulindb3d4012016-06-29 16:09:28 +01002638 struct drm_i915_gem_object *obj;
Tvrtko Ursulin1b9e6652016-06-29 16:09:29 +01002639 int ret, i;
Tvrtko Ursulindb3d4012016-06-29 16:09:28 +01002640
Chris Wilson39df9192016-07-20 13:31:57 +01002641 if (!i915.semaphores)
Tvrtko Ursulindb3d4012016-06-29 16:09:28 +01002642 return;
2643
2644 if (INTEL_GEN(dev_priv) >= 8 && !dev_priv->semaphore_obj) {
Chris Wilson91c8a322016-07-05 10:40:23 +01002645 obj = i915_gem_object_create(&dev_priv->drm, 4096);
Tvrtko Ursulindb3d4012016-06-29 16:09:28 +01002646 if (IS_ERR(obj)) {
2647 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2648 i915.semaphores = 0;
2649 } else {
2650 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2651 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2652 if (ret != 0) {
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002653 i915_gem_object_put(obj);
Tvrtko Ursulindb3d4012016-06-29 16:09:28 +01002654 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2655 i915.semaphores = 0;
2656 } else {
2657 dev_priv->semaphore_obj = obj;
2658 }
2659 }
2660 }
2661
Chris Wilson39df9192016-07-20 13:31:57 +01002662 if (!i915.semaphores)
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01002663 return;
2664
2665 if (INTEL_GEN(dev_priv) >= 8) {
Tvrtko Ursulin1b9e6652016-06-29 16:09:29 +01002666 u64 offset = i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj);
2667
Chris Wilsonad7bdb22016-08-02 22:50:40 +01002668 engine->semaphore.sync_to = gen8_ring_sync_to;
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01002669 engine->semaphore.signal = gen8_xcs_signal;
Tvrtko Ursulin1b9e6652016-06-29 16:09:29 +01002670
2671 for (i = 0; i < I915_NUM_ENGINES; i++) {
2672 u64 ring_offset;
2673
2674 if (i != engine->id)
2675 ring_offset = offset + GEN8_SEMAPHORE_OFFSET(engine->id, i);
2676 else
2677 ring_offset = MI_SEMAPHORE_SYNC_INVALID;
2678
2679 engine->semaphore.signal_ggtt[i] = ring_offset;
2680 }
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01002681 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsonad7bdb22016-08-02 22:50:40 +01002682 engine->semaphore.sync_to = gen6_ring_sync_to;
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01002683 engine->semaphore.signal = gen6_signal;
Tvrtko Ursulin4b8e38a2016-06-29 16:09:31 +01002684
2685 /*
2686 * The current semaphore is only applied on pre-gen8
2687 * platform. And there is no VCS2 ring on the pre-gen8
2688 * platform. So the semaphore between RCS and VCS2 is
2689 * initialized as INVALID. Gen8 will initialize the
2690 * sema between VCS2 and RCS later.
2691 */
2692 for (i = 0; i < I915_NUM_ENGINES; i++) {
2693 static const struct {
2694 u32 wait_mbox;
2695 i915_reg_t mbox_reg;
2696 } sem_data[I915_NUM_ENGINES][I915_NUM_ENGINES] = {
2697 [RCS] = {
2698 [VCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_RV, .mbox_reg = GEN6_VRSYNC },
2699 [BCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_RB, .mbox_reg = GEN6_BRSYNC },
2700 [VECS] = { .wait_mbox = MI_SEMAPHORE_SYNC_RVE, .mbox_reg = GEN6_VERSYNC },
2701 },
2702 [VCS] = {
2703 [RCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VR, .mbox_reg = GEN6_RVSYNC },
2704 [BCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VB, .mbox_reg = GEN6_BVSYNC },
2705 [VECS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VVE, .mbox_reg = GEN6_VEVSYNC },
2706 },
2707 [BCS] = {
2708 [RCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_BR, .mbox_reg = GEN6_RBSYNC },
2709 [VCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_BV, .mbox_reg = GEN6_VBSYNC },
2710 [VECS] = { .wait_mbox = MI_SEMAPHORE_SYNC_BVE, .mbox_reg = GEN6_VEBSYNC },
2711 },
2712 [VECS] = {
2713 [RCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VER, .mbox_reg = GEN6_RVESYNC },
2714 [VCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEV, .mbox_reg = GEN6_VVESYNC },
2715 [BCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEB, .mbox_reg = GEN6_BVESYNC },
2716 },
2717 };
2718 u32 wait_mbox;
2719 i915_reg_t mbox_reg;
2720
2721 if (i == engine->id || i == VCS2) {
2722 wait_mbox = MI_SEMAPHORE_SYNC_INVALID;
2723 mbox_reg = GEN6_NOSYNC;
2724 } else {
2725 wait_mbox = sem_data[engine->id][i].wait_mbox;
2726 mbox_reg = sem_data[engine->id][i].mbox_reg;
2727 }
2728
2729 engine->semaphore.mbox.wait[i] = wait_mbox;
2730 engine->semaphore.mbox.signal[i] = mbox_reg;
2731 }
Tvrtko Ursulind9a64612016-06-29 16:09:27 +01002732 }
2733}
2734
Chris Wilsoned003072016-07-01 09:18:13 +01002735static void intel_ring_init_irq(struct drm_i915_private *dev_priv,
2736 struct intel_engine_cs *engine)
2737{
Tvrtko Ursulinc78d6062016-07-13 16:03:38 +01002738 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << engine->irq_shift;
2739
Chris Wilsoned003072016-07-01 09:18:13 +01002740 if (INTEL_GEN(dev_priv) >= 8) {
Chris Wilson31bb59c2016-07-01 17:23:27 +01002741 engine->irq_enable = gen8_irq_enable;
2742 engine->irq_disable = gen8_irq_disable;
Chris Wilsoned003072016-07-01 09:18:13 +01002743 engine->irq_seqno_barrier = gen6_seqno_barrier;
2744 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilson31bb59c2016-07-01 17:23:27 +01002745 engine->irq_enable = gen6_irq_enable;
2746 engine->irq_disable = gen6_irq_disable;
Chris Wilsoned003072016-07-01 09:18:13 +01002747 engine->irq_seqno_barrier = gen6_seqno_barrier;
2748 } else if (INTEL_GEN(dev_priv) >= 5) {
Chris Wilson31bb59c2016-07-01 17:23:27 +01002749 engine->irq_enable = gen5_irq_enable;
2750 engine->irq_disable = gen5_irq_disable;
Chris Wilsonf8973c22016-07-01 17:23:21 +01002751 engine->irq_seqno_barrier = gen5_seqno_barrier;
Chris Wilsoned003072016-07-01 09:18:13 +01002752 } else if (INTEL_GEN(dev_priv) >= 3) {
Chris Wilson31bb59c2016-07-01 17:23:27 +01002753 engine->irq_enable = i9xx_irq_enable;
2754 engine->irq_disable = i9xx_irq_disable;
Chris Wilsoned003072016-07-01 09:18:13 +01002755 } else {
Chris Wilson31bb59c2016-07-01 17:23:27 +01002756 engine->irq_enable = i8xx_irq_enable;
2757 engine->irq_disable = i8xx_irq_disable;
Chris Wilsoned003072016-07-01 09:18:13 +01002758 }
2759}
2760
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002761static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
2762 struct intel_engine_cs *engine)
2763{
Chris Wilson618e4ca2016-08-02 22:50:35 +01002764 intel_ring_init_irq(dev_priv, engine);
2765 intel_ring_init_semaphores(dev_priv, engine);
2766
Tvrtko Ursulin1d8a1332016-06-29 16:09:25 +01002767 engine->init_hw = init_ring_common;
Tvrtko Ursulin7445a2a2016-06-29 16:09:21 +01002768
Chris Wilsonddd66c52016-08-02 22:50:31 +01002769 engine->emit_request = i9xx_emit_request;
Chris Wilson618e4ca2016-08-02 22:50:35 +01002770 if (i915.semaphores)
2771 engine->emit_request = gen6_sema_emit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002772 engine->submit_request = i9xx_submit_request;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002773
2774 if (INTEL_GEN(dev_priv) >= 8)
Chris Wilson803688b2016-08-02 22:50:27 +01002775 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002776 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson803688b2016-08-02 22:50:27 +01002777 engine->emit_bb_start = gen6_emit_bb_start;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002778 else if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson803688b2016-08-02 22:50:27 +01002779 engine->emit_bb_start = i965_emit_bb_start;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002780 else if (IS_I830(dev_priv) || IS_845G(dev_priv))
Chris Wilson803688b2016-08-02 22:50:27 +01002781 engine->emit_bb_start = i830_emit_bb_start;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002782 else
Chris Wilson803688b2016-08-02 22:50:27 +01002783 engine->emit_bb_start = i915_emit_bb_start;
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002784}
2785
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002786int intel_init_render_ring_buffer(struct intel_engine_cs *engine)
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002787{
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002788 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07002789 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002790
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002791 intel_ring_default_vfuncs(dev_priv, engine);
2792
Chris Wilson61ff75a2016-07-01 17:23:28 +01002793 if (HAS_L3_DPF(dev_priv))
2794 engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Chris Wilsonf8973c22016-07-01 17:23:21 +01002795
Chris Wilsonc0336662016-05-06 15:40:21 +01002796 if (INTEL_GEN(dev_priv) >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002797 engine->init_context = intel_rcs_ctx_init;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002798 engine->emit_request = gen8_render_emit_request;
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002799 engine->emit_flush = gen8_render_ring_flush;
Chris Wilson39df9192016-07-20 13:31:57 +01002800 if (i915.semaphores)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002801 engine->semaphore.signal = gen8_rcs_signal;
Chris Wilsonc0336662016-05-06 15:40:21 +01002802 } else if (INTEL_GEN(dev_priv) >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002803 engine->init_context = intel_rcs_ctx_init;
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002804 engine->emit_flush = gen7_render_ring_flush;
Chris Wilsonc0336662016-05-06 15:40:21 +01002805 if (IS_GEN6(dev_priv))
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002806 engine->emit_flush = gen6_render_ring_flush;
Chris Wilsonc0336662016-05-06 15:40:21 +01002807 } else if (IS_GEN5(dev_priv)) {
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002808 engine->emit_flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002809 } else {
Chris Wilsonc0336662016-05-06 15:40:21 +01002810 if (INTEL_GEN(dev_priv) < 4)
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002811 engine->emit_flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002812 else
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002813 engine->emit_flush = gen4_render_ring_flush;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002814 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002815 }
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002816
Chris Wilsonc0336662016-05-06 15:40:21 +01002817 if (IS_HASWELL(dev_priv))
Chris Wilson803688b2016-08-02 22:50:27 +01002818 engine->emit_bb_start = hsw_emit_bb_start;
Chris Wilson6f7bef72016-07-01 09:18:12 +01002819
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002820 engine->init_hw = init_render_ring;
2821 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002822
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002823 ret = intel_init_ring_buffer(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002824 if (ret)
2825 return ret;
2826
Chris Wilsonf8973c22016-07-01 17:23:21 +01002827 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilson7d5ea802016-07-01 17:23:20 +01002828 ret = intel_init_pipe_control(engine, 4096);
2829 if (ret)
2830 return ret;
2831 } else if (HAS_BROKEN_CS_TLB(dev_priv)) {
2832 ret = intel_init_pipe_control(engine, I830_WA_SIZE);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002833 if (ret)
2834 return ret;
2835 }
2836
2837 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002838}
2839
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002840int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine)
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002841{
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002842 struct drm_i915_private *dev_priv = engine->i915;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002843
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002844 intel_ring_default_vfuncs(dev_priv, engine);
2845
Chris Wilsonc0336662016-05-06 15:40:21 +01002846 if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002847 /* gen6 bsd needs a special wa for tail updates */
Chris Wilsonc0336662016-05-06 15:40:21 +01002848 if (IS_GEN6(dev_priv))
Chris Wilsonc5efa1a2016-08-02 22:50:29 +01002849 engine->submit_request = gen6_bsd_submit_request;
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002850 engine->emit_flush = gen6_bsd_ring_flush;
Tvrtko Ursulinc78d6062016-07-13 16:03:38 +01002851 if (INTEL_GEN(dev_priv) < 8)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002852 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002853 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002854 engine->mmio_base = BSD_RING_BASE;
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002855 engine->emit_flush = bsd_ring_flush;
Tvrtko Ursulin8d228912016-06-29 16:09:32 +01002856 if (IS_GEN5(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002857 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Tvrtko Ursulin8d228912016-06-29 16:09:32 +01002858 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002859 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002860 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002861
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002862 return intel_init_ring_buffer(engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002863}
Chris Wilson549f7362010-10-19 11:19:32 +01002864
Zhao Yakui845f74a2014-04-17 10:37:37 +08002865/**
Damien Lespiau62659922015-01-29 14:13:40 +00002866 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002867 */
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002868int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002869{
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002870 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002871
2872 intel_ring_default_vfuncs(dev_priv, engine);
2873
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002874 engine->emit_flush = gen6_bsd_ring_flush;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002875
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002876 return intel_init_ring_buffer(engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08002877}
2878
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002879int intel_init_blt_ring_buffer(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01002880{
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002881 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002882
2883 intel_ring_default_vfuncs(dev_priv, engine);
2884
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002885 engine->emit_flush = gen6_ring_flush;
Tvrtko Ursulinc78d6062016-07-13 16:03:38 +01002886 if (INTEL_GEN(dev_priv) < 8)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002887 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
Chris Wilson549f7362010-10-19 11:19:32 +01002888
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002889 return intel_init_ring_buffer(engine);
Chris Wilson549f7362010-10-19 11:19:32 +01002890}
Chris Wilsona7b97612012-07-20 12:41:08 +01002891
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002892int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002893{
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01002894 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin06a2fe22016-06-29 16:09:20 +01002895
2896 intel_ring_default_vfuncs(dev_priv, engine);
2897
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01002898 engine->emit_flush = gen6_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002899
Tvrtko Ursulinc78d6062016-07-13 16:03:38 +01002900 if (INTEL_GEN(dev_priv) < 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002901 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
Chris Wilson31bb59c2016-07-01 17:23:27 +01002902 engine->irq_enable = hsw_vebox_irq_enable;
2903 engine->irq_disable = hsw_vebox_irq_disable;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002904 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002905
Tvrtko Ursulinacd27842016-07-13 16:03:39 +01002906 return intel_init_ring_buffer(engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002907}
2908
Chris Wilson7e37f882016-08-02 22:50:21 +01002909void intel_engine_stop(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01002910{
2911 int ret;
2912
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002913 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01002914 return;
2915
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002916 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002917 if (ret)
Chris Wilsone3efda42014-04-09 09:19:41 +01002918 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002919 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01002920
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002921 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01002922}