blob: 688773aaa5e502e3b9fff6fb809020acb351b7de [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Oscar Mateo82e104c2014-07-24 17:04:26 +010056int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000057{
Dave Gordonebd0fd42014-11-27 11:22:49 +000058 intel_ring_update_space(ringbuf);
59 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000060}
61
Oscar Mateo82e104c2014-07-24 17:04:26 +010062bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010063{
64 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020065 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
66}
Chris Wilson09246732013-08-10 22:16:32 +010067
John Harrison6258fbe2015-05-29 17:43:48 +010068static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020069{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010070 struct intel_ringbuffer *ringbuf = ring->buffer;
71 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020072 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010073 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010074 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010075}
76
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000077static int
John Harrisona84c3ae2015-05-29 17:43:57 +010078gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010079 u32 invalidate_domains,
80 u32 flush_domains)
81{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000082 struct intel_engine_cs *engine = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010083 u32 cmd;
84 int ret;
85
86 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020087 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 cmd |= MI_NO_WRITE_FLUSH;
89
90 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
91 cmd |= MI_READ_FLUSH;
92
John Harrison5fb9de12015-05-29 17:44:07 +010093 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094 if (ret)
95 return ret;
96
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000097 intel_ring_emit(engine, cmd);
98 intel_ring_emit(engine, MI_NOOP);
99 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100
101 return 0;
102}
103
104static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100105gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100106 u32 invalidate_domains,
107 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700108{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000109 struct intel_engine_cs *engine = req->ring;
110 struct drm_device *dev = engine->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100111 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000112 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100113
Chris Wilson36d527d2011-03-19 22:26:49 +0000114 /*
115 * read/write caches:
116 *
117 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
118 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
119 * also flushed at 2d versus 3d pipeline switches.
120 *
121 * read-only caches:
122 *
123 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
124 * MI_READ_FLUSH is set, and is always flushed on 965.
125 *
126 * I915_GEM_DOMAIN_COMMAND may not exist?
127 *
128 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
129 * invalidated when MI_EXE_FLUSH is set.
130 *
131 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
132 * invalidated with every MI_FLUSH.
133 *
134 * TLBs:
135 *
136 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
137 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
138 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
139 * are flushed at any MI_FLUSH.
140 */
141
142 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100143 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000144 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000145 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
146 cmd |= MI_EXE_FLUSH;
147
148 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
149 (IS_G4X(dev) || IS_GEN5(dev)))
150 cmd |= MI_INVALIDATE_ISP;
151
John Harrison5fb9de12015-05-29 17:44:07 +0100152 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000153 if (ret)
154 return ret;
155
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000156 intel_ring_emit(engine, cmd);
157 intel_ring_emit(engine, MI_NOOP);
158 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000159
160 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800161}
162
Jesse Barnes8d315282011-10-16 10:23:31 +0200163/**
164 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
165 * implementing two workarounds on gen6. From section 1.4.7.1
166 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
167 *
168 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
169 * produced by non-pipelined state commands), software needs to first
170 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
171 * 0.
172 *
173 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
174 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
175 *
176 * And the workaround for these two requires this workaround first:
177 *
178 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
179 * BEFORE the pipe-control with a post-sync op and no write-cache
180 * flushes.
181 *
182 * And this last workaround is tricky because of the requirements on
183 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
184 * volume 2 part 1:
185 *
186 * "1 of the following must also be set:
187 * - Render Target Cache Flush Enable ([12] of DW1)
188 * - Depth Cache Flush Enable ([0] of DW1)
189 * - Stall at Pixel Scoreboard ([1] of DW1)
190 * - Depth Stall ([13] of DW1)
191 * - Post-Sync Operation ([13] of DW1)
192 * - Notify Enable ([8] of DW1)"
193 *
194 * The cache flushes require the workaround flush that triggered this
195 * one, so we can't use it. Depth stall would trigger the same.
196 * Post-sync nonzero is what triggered this second workaround, so we
197 * can't use that one either. Notify enable is IRQs, which aren't
198 * really our business. That leaves only stall at scoreboard.
199 */
200static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100201intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200202{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000203 struct intel_engine_cs *engine = req->ring;
204 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200205 int ret;
206
John Harrison5fb9de12015-05-29 17:44:07 +0100207 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200208 if (ret)
209 return ret;
210
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000211 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
212 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200213 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000214 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
215 intel_ring_emit(engine, 0); /* low dword */
216 intel_ring_emit(engine, 0); /* high dword */
217 intel_ring_emit(engine, MI_NOOP);
218 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200219
John Harrison5fb9de12015-05-29 17:44:07 +0100220 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 if (ret)
222 return ret;
223
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000224 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
225 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
226 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
227 intel_ring_emit(engine, 0);
228 intel_ring_emit(engine, 0);
229 intel_ring_emit(engine, MI_NOOP);
230 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200231
232 return 0;
233}
234
235static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100236gen6_render_ring_flush(struct drm_i915_gem_request *req,
237 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200238{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000239 struct intel_engine_cs *engine = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000241 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200242 int ret;
243
Paulo Zanonib3111502012-08-17 18:35:42 -0300244 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100245 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 if (ret)
247 return ret;
248
Jesse Barnes8d315282011-10-16 10:23:31 +0200249 /* Just flush everything. Experiments have shown that reducing the
250 * number of bits based on the write domains has little performance
251 * impact.
252 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100253 if (flush_domains) {
254 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
255 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
256 /*
257 * Ensure that any following seqno writes only happen
258 * when the render cache is indeed flushed.
259 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200260 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100261 }
262 if (invalidate_domains) {
263 flags |= PIPE_CONTROL_TLB_INVALIDATE;
264 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
265 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
266 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
269 /*
270 * TLB invalidate requires a post-sync write.
271 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700272 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100273 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200274
John Harrison5fb9de12015-05-29 17:44:07 +0100275 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200276 if (ret)
277 return ret;
278
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000279 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
280 intel_ring_emit(engine, flags);
281 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
282 intel_ring_emit(engine, 0);
283 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200284
285 return 0;
286}
287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100289gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300290{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000291 struct intel_engine_cs *engine = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 int ret;
293
John Harrison5fb9de12015-05-29 17:44:07 +0100294 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300295 if (ret)
296 return ret;
297
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000298 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
299 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300300 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000301 intel_ring_emit(engine, 0);
302 intel_ring_emit(engine, 0);
303 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300304
305 return 0;
306}
307
308static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100309gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 u32 invalidate_domains, u32 flush_domains)
311{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000312 struct intel_engine_cs *engine = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300313 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000314 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300315 int ret;
316
Paulo Zanonif3987632012-08-17 18:35:43 -0300317 /*
318 * Ensure that any following seqno writes only happen when the render
319 * cache is indeed flushed.
320 *
321 * Workaround: 4th PIPE_CONTROL command (except the ones with only
322 * read-cache invalidate bits set) must have the CS_STALL bit set. We
323 * don't try to be clever and just set it unconditionally.
324 */
325 flags |= PIPE_CONTROL_CS_STALL;
326
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 /* Just flush everything. Experiments have shown that reducing the
328 * number of bits based on the write domains has little performance
329 * impact.
330 */
331 if (flush_domains) {
332 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
333 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800334 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100335 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300336 }
337 if (invalidate_domains) {
338 flags |= PIPE_CONTROL_TLB_INVALIDATE;
339 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
340 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
341 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
342 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
343 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000344 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 /*
346 * TLB invalidate requires a post-sync write.
347 */
348 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200349 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300350
Chris Wilsonadd284a2014-12-16 08:44:32 +0000351 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
352
Paulo Zanonif3987632012-08-17 18:35:43 -0300353 /* Workaround: we must issue a pipe_control with CS-stall bit
354 * set before a pipe_control command that has the state cache
355 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100356 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358
John Harrison5fb9de12015-05-29 17:44:07 +0100359 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300360 if (ret)
361 return ret;
362
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000363 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
364 intel_ring_emit(engine, flags);
365 intel_ring_emit(engine, scratch_addr);
366 intel_ring_emit(engine, 0);
367 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368
369 return 0;
370}
371
Ben Widawskya5f3d682013-11-02 21:07:27 -0700372static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100373gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 u32 flags, u32 scratch_addr)
375{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000376 struct intel_engine_cs *engine = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300377 int ret;
378
John Harrison5fb9de12015-05-29 17:44:07 +0100379 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300380 if (ret)
381 return ret;
382
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000383 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
384 intel_ring_emit(engine, flags);
385 intel_ring_emit(engine, scratch_addr);
386 intel_ring_emit(engine, 0);
387 intel_ring_emit(engine, 0);
388 intel_ring_emit(engine, 0);
389 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300390
391 return 0;
392}
393
394static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100395gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700396 u32 invalidate_domains, u32 flush_domains)
397{
398 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100399 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800400 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700401
402 flags |= PIPE_CONTROL_CS_STALL;
403
404 if (flush_domains) {
405 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
406 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800407 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100408 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409 }
410 if (invalidate_domains) {
411 flags |= PIPE_CONTROL_TLB_INVALIDATE;
412 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
413 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
414 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
415 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
416 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
417 flags |= PIPE_CONTROL_QW_WRITE;
418 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800419
420 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100421 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800422 PIPE_CONTROL_CS_STALL |
423 PIPE_CONTROL_STALL_AT_SCOREBOARD,
424 0);
425 if (ret)
426 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700427 }
428
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100429 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430}
431
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100432static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100433 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300435 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100436 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800437}
438
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100439u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300441 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000442 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800443
Chris Wilson50877442014-03-21 12:41:53 +0000444 if (INTEL_INFO(ring->dev)->gen >= 8)
445 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
446 RING_ACTHD_UDW(ring->mmio_base));
447 else if (INTEL_INFO(ring->dev)->gen >= 4)
448 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
449 else
450 acthd = I915_READ(ACTHD);
451
452 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800453}
454
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100455static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456{
457 struct drm_i915_private *dev_priv = ring->dev->dev_private;
458 u32 addr;
459
460 addr = dev_priv->status_page_dmah->busaddr;
461 if (INTEL_INFO(ring->dev)->gen >= 4)
462 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
463 I915_WRITE(HWS_PGA, addr);
464}
465
Damien Lespiauaf75f262015-02-10 19:32:17 +0000466static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
467{
468 struct drm_device *dev = ring->dev;
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200470 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471
472 /* The ring status page addresses are no longer next to the rest of
473 * the ring registers as of gen7.
474 */
475 if (IS_GEN7(dev)) {
476 switch (ring->id) {
477 case RCS:
478 mmio = RENDER_HWS_PGA_GEN7;
479 break;
480 case BCS:
481 mmio = BLT_HWS_PGA_GEN7;
482 break;
483 /*
484 * VCS2 actually doesn't exist on Gen7. Only shut up
485 * gcc switch check warning
486 */
487 case VCS2:
488 case VCS:
489 mmio = BSD_HWS_PGA_GEN7;
490 break;
491 case VECS:
492 mmio = VEBOX_HWS_PGA_GEN7;
493 break;
494 }
495 } else if (IS_GEN6(ring->dev)) {
496 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
497 } else {
498 /* XXX: gen8 returns to sanity */
499 mmio = RING_HWS_PGA(ring->mmio_base);
500 }
501
502 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
503 POSTING_READ(mmio);
504
505 /*
506 * Flush the TLB for this page
507 *
508 * FIXME: These two bits have disappeared on gen8, so a question
509 * arises: do we still need this and if so how should we go about
510 * invalidating the TLB?
511 */
512 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200513 i915_reg_t reg = RING_INSTPM(ring->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000514
515 /* ring should be idle before issuing a sync flush*/
516 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
517
518 I915_WRITE(reg,
519 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
520 INSTPM_SYNC_FLUSH));
521 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
522 1000))
523 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
524 ring->name);
525 }
526}
527
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100528static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100529{
530 struct drm_i915_private *dev_priv = to_i915(ring->dev);
531
532 if (!IS_GEN2(ring->dev)) {
533 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200534 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
535 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100536 /* Sometimes we observe that the idle flag is not
537 * set even though the ring is empty. So double
538 * check before giving up.
539 */
540 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
541 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100542 }
543 }
544
545 I915_WRITE_CTL(ring, 0);
546 I915_WRITE_HEAD(ring, 0);
547 ring->write_tail(ring, 0);
548
549 if (!IS_GEN2(ring->dev)) {
550 (void)I915_READ_CTL(ring);
551 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
552 }
553
554 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
555}
556
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100557static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800558{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200559 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300560 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100561 struct intel_ringbuffer *ringbuf = ring->buffer;
562 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200563 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564
Mika Kuoppala59bad942015-01-16 11:34:40 +0200565 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200566
Chris Wilson9991ae72014-04-02 16:36:07 +0100567 if (!stop_ring(ring)) {
568 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000569 DRM_DEBUG_KMS("%s head not reset to zero "
570 "ctl %08x head %08x tail %08x start %08x\n",
571 ring->name,
572 I915_READ_CTL(ring),
573 I915_READ_HEAD(ring),
574 I915_READ_TAIL(ring),
575 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Chris Wilson9991ae72014-04-02 16:36:07 +0100577 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000578 DRM_ERROR("failed to set %s head to zero "
579 "ctl %08x head %08x tail %08x start %08x\n",
580 ring->name,
581 I915_READ_CTL(ring),
582 I915_READ_HEAD(ring),
583 I915_READ_TAIL(ring),
584 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100585 ret = -EIO;
586 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000587 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700588 }
589
Chris Wilson9991ae72014-04-02 16:36:07 +0100590 if (I915_NEED_GFX_HWS(dev))
591 intel_ring_setup_status_page(ring);
592 else
593 ring_setup_phys_status_page(ring);
594
Jiri Kosinaece4a172014-08-07 16:29:53 +0200595 /* Enforce ordering by reading HEAD register back */
596 I915_READ_HEAD(ring);
597
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200598 /* Initialize the ring. This must happen _after_ we've cleared the ring
599 * registers with the above sequence (the readback of the HEAD registers
600 * also enforces ordering), otherwise the hw might lose the new ring
601 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700602 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100603
604 /* WaClearRingBufHeadRegAtInit:ctg,elk */
605 if (I915_READ_HEAD(ring))
606 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
607 ring->name, I915_READ_HEAD(ring));
608 I915_WRITE_HEAD(ring, 0);
609 (void)I915_READ_HEAD(ring);
610
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200611 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100612 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000613 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800614
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400616 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700617 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400618 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000619 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100620 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
621 ring->name,
622 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
623 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
624 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200625 ret = -EIO;
626 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 }
628
Dave Gordonebd0fd42014-11-27 11:22:49 +0000629 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100630 ringbuf->head = I915_READ_HEAD(ring);
631 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000632 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000633
Chris Wilson50f018d2013-06-10 11:20:19 +0100634 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
635
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200636out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200637 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200638
639 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700640}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800641
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100642void
643intel_fini_pipe_control(struct intel_engine_cs *ring)
644{
645 struct drm_device *dev = ring->dev;
646
647 if (ring->scratch.obj == NULL)
648 return;
649
650 if (INTEL_INFO(dev)->gen >= 5) {
651 kunmap(sg_page(ring->scratch.obj->pages->sgl));
652 i915_gem_object_ggtt_unpin(ring->scratch.obj);
653 }
654
655 drm_gem_object_unreference(&ring->scratch.obj->base);
656 ring->scratch.obj = NULL;
657}
658
659int
660intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000661{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662 int ret;
663
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100664 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000665
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100666 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
667 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668 DRM_ERROR("Failed to allocate seqno page\n");
669 ret = -ENOMEM;
670 goto err;
671 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100672
Daniel Vettera9cc7262014-02-14 14:01:13 +0100673 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
674 if (ret)
675 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000676
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100677 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000678 if (ret)
679 goto err_unref;
680
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100681 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
682 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
683 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800684 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000685 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800686 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000687
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200688 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100689 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 return 0;
691
692err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800693 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000694err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100695 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 return ret;
698}
699
John Harrisone2be4fa2015-05-29 17:43:54 +0100700static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100701{
Mika Kuoppala72253422014-10-07 17:21:26 +0300702 int ret, i;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000703 struct intel_engine_cs *engine = req->ring;
704 struct drm_device *dev = engine->dev;
Arun Siluvery888b5992014-08-26 14:44:51 +0100705 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300706 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100707
Francisco Jerez02235802015-10-07 14:44:01 +0300708 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000711 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100712 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100713 if (ret)
714 return ret;
715
John Harrison5fb9de12015-05-29 17:44:07 +0100716 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300717 if (ret)
718 return ret;
719
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000720 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000722 intel_ring_emit_reg(engine, w->reg[i].addr);
723 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300724 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000725 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300726
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000727 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300728
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100730 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300731 if (ret)
732 return ret;
733
734 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
735
736 return 0;
737}
738
John Harrison87531812015-05-29 17:43:44 +0100739static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100740{
741 int ret;
742
John Harrisone2be4fa2015-05-29 17:43:54 +0100743 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100744 if (ret != 0)
745 return ret;
746
John Harrisonbe013632015-05-29 17:43:45 +0100747 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100748 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000749 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100750
Chris Wilsone26e1b92016-01-29 16:49:05 +0000751 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752}
753
Mika Kuoppala72253422014-10-07 17:21:26 +0300754static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200755 i915_reg_t addr,
756 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300757{
758 const u32 idx = dev_priv->workarounds.count;
759
760 if (WARN_ON(idx >= I915_MAX_WA_REGS))
761 return -ENOSPC;
762
763 dev_priv->workarounds.reg[idx].addr = addr;
764 dev_priv->workarounds.reg[idx].value = val;
765 dev_priv->workarounds.reg[idx].mask = mask;
766
767 dev_priv->workarounds.count++;
768
769 return 0;
770}
771
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100772#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000773 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300774 if (r) \
775 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100776 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300777
778#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000779 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300780
781#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000782 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300783
Damien Lespiau98533252014-12-08 17:33:51 +0000784#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000785 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000787#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
788#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000790#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
Arun Siluvery33136b02016-01-21 21:43:47 +0000792static int wa_ring_whitelist_reg(struct intel_engine_cs *ring, i915_reg_t reg)
793{
794 struct drm_i915_private *dev_priv = ring->dev->dev_private;
795 struct i915_workarounds *wa = &dev_priv->workarounds;
796 const uint32_t index = wa->hw_whitelist_count[ring->id];
797
798 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
799 return -EINVAL;
800
801 WA_WRITE(RING_FORCE_TO_NONPRIV(ring->mmio_base, index),
802 i915_mmio_reg_offset(reg));
803 wa->hw_whitelist_count[ring->id]++;
804
805 return 0;
806}
807
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100808static int gen8_init_workarounds(struct intel_engine_cs *ring)
809{
Arun Siluvery68c61982015-09-25 17:40:38 +0100810 struct drm_device *dev = ring->dev;
811 struct drm_i915_private *dev_priv = dev->dev_private;
812
813 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100814
Arun Siluvery717d84d2015-09-25 17:40:39 +0100815 /* WaDisableAsyncFlipPerfMode:bdw,chv */
816 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
817
Arun Siluveryd0581192015-09-25 17:40:40 +0100818 /* WaDisablePartialInstShootdown:bdw,chv */
819 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
820 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
821
Arun Siluverya340af52015-09-25 17:40:45 +0100822 /* Use Force Non-Coherent whenever executing a 3D context. This is a
823 * workaround for for a possible hang in the unlikely event a TLB
824 * invalidation occurs during a PSD flush.
825 */
826 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100827 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100828 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100829 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100830 HDC_FORCE_NON_COHERENT);
831
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100832 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
833 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
834 * polygons in the same 8x4 pixel/sample area to be processed without
835 * stalling waiting for the earlier ones to write to Hierarchical Z
836 * buffer."
837 *
838 * This optimization is off by default for BDW and CHV; turn it on.
839 */
840 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
841
Arun Siluvery48404632015-09-25 17:40:43 +0100842 /* Wa4x4STCOptimizationDisable:bdw,chv */
843 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
844
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100845 /*
846 * BSpec recommends 8x4 when MSAA is used,
847 * however in practice 16x4 seems fastest.
848 *
849 * Note that PS/WM thread counts depend on the WIZ hashing
850 * disable bit, which we don't touch here, but it's good
851 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
852 */
853 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
854 GEN6_WIZ_HASHING_MASK,
855 GEN6_WIZ_HASHING_16x4);
856
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100857 return 0;
858}
859
Mika Kuoppala72253422014-10-07 17:21:26 +0300860static int bdw_init_workarounds(struct intel_engine_cs *ring)
861{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100862 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300863 struct drm_device *dev = ring->dev;
864 struct drm_i915_private *dev_priv = dev->dev_private;
865
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100866 ret = gen8_init_workarounds(ring);
867 if (ret)
868 return ret;
869
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700870 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100871 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100872
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700873 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300874 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
875 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100876
Mika Kuoppala72253422014-10-07 17:21:26 +0300877 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
878 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100879
Mika Kuoppala72253422014-10-07 17:21:26 +0300880 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000881 /* WaForceContextSaveRestoreNonCoherent:bdw */
882 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000883 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300884 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100885
Arun Siluvery86d7f232014-08-26 14:44:50 +0100886 return 0;
887}
888
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300889static int chv_init_workarounds(struct intel_engine_cs *ring)
890{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100891 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300892 struct drm_device *dev = ring->dev;
893 struct drm_i915_private *dev_priv = dev->dev_private;
894
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100895 ret = gen8_init_workarounds(ring);
896 if (ret)
897 return ret;
898
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300899 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100900 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300901
Kenneth Graunked60de812015-01-10 18:02:22 -0800902 /* Improve HiZ throughput on CHV. */
903 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
904
Mika Kuoppala72253422014-10-07 17:21:26 +0300905 return 0;
906}
907
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000908static int gen9_init_workarounds(struct intel_engine_cs *ring)
909{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000910 struct drm_device *dev = ring->dev;
911 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300912 uint32_t tmp;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000913 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000914
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300915 /* WaEnableLbsSlaRetryTimerDecrement:skl */
916 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
917 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
918
919 /* WaDisableKillLogic:bxt,skl */
920 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
921 ECOCHK_DIS_TLB);
922
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100923 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000924 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
925 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
926
Nick Hoatha119a6e2015-05-07 14:15:30 +0100927 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000928 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
929 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
930
Jani Nikulae87a0052015-10-20 15:22:02 +0300931 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
932 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
933 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000934 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
935 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000936
Jani Nikulae87a0052015-10-20 15:22:02 +0300937 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
938 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
939 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000940 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
941 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100942 /*
943 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
944 * but we do that in per ctx batchbuffer as there is an issue
945 * with this register not getting restored on ctx restore
946 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000947 }
948
Jani Nikulae87a0052015-10-20 15:22:02 +0300949 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
950 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
Nick Hoathcac23df2015-02-05 10:47:22 +0000951 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
952 GEN9_ENABLE_YV12_BUGFIX);
Nick Hoathcac23df2015-02-05 10:47:22 +0000953
Nick Hoath50683682015-05-07 14:15:35 +0100954 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100955 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100956 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
957 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000958
Nick Hoath16be17a2015-05-07 14:15:37 +0100959 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000960 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
961 GEN9_CCS_TLB_PREFETCH_ENABLE);
962
Imre Deak5a2ae952015-05-19 15:04:59 +0300963 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300964 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
965 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200966 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
967 PIXEL_MASK_CAMMING_DISABLE);
968
Imre Deak8ea6f892015-05-19 17:05:42 +0300969 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
970 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Jani Nikulae87a0052015-10-20 15:22:02 +0300971 if (IS_SKL_REVID(dev, SKL_REVID_F0, SKL_REVID_F0) ||
972 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300973 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
974 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
975
Arun Siluvery8c761602015-09-08 10:31:48 +0100976 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300977 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100978 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
979 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100980
Robert Beckett6b6d5622015-09-08 10:31:52 +0100981 /* WaDisableSTUnitPowerOptimization:skl,bxt */
982 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
983
Arun Siluvery6ecf56a2016-01-21 21:43:54 +0000984 /* WaOCLCoherentLineFlush:skl,bxt */
985 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
986 GEN8_LQSC_FLUSH_COHERENT_LINES));
987
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000988 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
989 ret= wa_ring_whitelist_reg(ring, GEN8_CS_CHICKEN1);
990 if (ret)
991 return ret;
992
Arun Siluvery3669ab62016-01-21 21:43:49 +0000993 /* WaAllowUMDToModifyHDCChicken1:skl,bxt */
994 ret = wa_ring_whitelist_reg(ring, GEN8_HDC_CHICKEN1);
995 if (ret)
996 return ret;
997
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000998 return 0;
999}
1000
Damien Lespiaub7668792015-02-14 18:30:29 +00001001static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +00001002{
Damien Lespiaub7668792015-02-14 18:30:29 +00001003 struct drm_device *dev = ring->dev;
1004 struct drm_i915_private *dev_priv = dev->dev_private;
1005 u8 vals[3] = { 0, 0, 0 };
1006 unsigned int i;
1007
1008 for (i = 0; i < 3; i++) {
1009 u8 ss;
1010
1011 /*
1012 * Only consider slices where one, and only one, subslice has 7
1013 * EUs
1014 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001015 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001016 continue;
1017
1018 /*
1019 * subslice_7eu[i] != 0 (because of the check above) and
1020 * ss_max == 4 (maximum number of subslices possible per slice)
1021 *
1022 * -> 0 <= ss <= 3;
1023 */
1024 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1025 vals[i] = 3 - ss;
1026 }
1027
1028 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1029 return 0;
1030
1031 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1032 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1033 GEN9_IZ_HASHING_MASK(2) |
1034 GEN9_IZ_HASHING_MASK(1) |
1035 GEN9_IZ_HASHING_MASK(0),
1036 GEN9_IZ_HASHING(2, vals[2]) |
1037 GEN9_IZ_HASHING(1, vals[1]) |
1038 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001039
Mika Kuoppala72253422014-10-07 17:21:26 +03001040 return 0;
1041}
1042
Damien Lespiau8d205492015-02-09 19:33:15 +00001043static int skl_init_workarounds(struct intel_engine_cs *ring)
1044{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001045 int ret;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001046 struct drm_device *dev = ring->dev;
1047 struct drm_i915_private *dev_priv = dev->dev_private;
1048
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001049 ret = gen9_init_workarounds(ring);
1050 if (ret)
1051 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001052
Arun Siluverya78536e2016-01-21 21:43:53 +00001053 /*
1054 * Actual WA is to disable percontext preemption granularity control
1055 * until D0 which is the default case so this is equivalent to
1056 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1057 */
1058 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1059 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1060 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1061 }
1062
Jani Nikulae87a0052015-10-20 15:22:02 +03001063 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001064 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1065 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1066 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1067 }
1068
1069 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1070 * involving this register should also be added to WA batch as required.
1071 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001072 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001073 /* WaDisableLSQCROPERFforOCL:skl */
1074 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1075 GEN8_LQSC_RO_PERF_DIS);
1076
1077 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001078 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001079 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1080 GEN9_GAPS_TSV_CREDIT_DISABLE));
1081 }
1082
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001083 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001084 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001085 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1086 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1087
Mika Kuoppalae2386592015-12-18 16:14:53 +02001088 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001089 /*
1090 *Use Force Non-Coherent whenever executing a 3D context. This
1091 * is a workaround for a possible hang in the unlikely event
1092 * a TLB invalidation occurs during a PSD flush.
1093 */
1094 /* WaForceEnableNonCoherent:skl */
1095 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1096 HDC_FORCE_NON_COHERENT);
Mika Kuoppalae2386592015-12-18 16:14:53 +02001097
1098 /* WaDisableHDCInvalidation:skl */
1099 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1100 BDW_DISABLE_HDC_INVALIDATION);
Nick Hoathb62adbd2015-05-07 14:15:34 +01001101 }
1102
Jani Nikulae87a0052015-10-20 15:22:02 +03001103 /* WaBarrierPerformanceFixDisable:skl */
1104 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001105 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1106 HDC_FENCE_DEST_SLM_DISABLE |
1107 HDC_BARRIER_PERFORMANCE_DISABLE);
1108
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001109 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001110 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001111 WA_SET_BIT_MASKED(
1112 GEN7_HALF_SLICE_CHICKEN1,
1113 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001114
Arun Siluvery61074972016-01-21 21:43:52 +00001115 /* WaDisableLSQCROPERFforOCL:skl */
1116 ret = wa_ring_whitelist_reg(ring, GEN8_L3SQCREG4);
1117 if (ret)
1118 return ret;
1119
Damien Lespiaub7668792015-02-14 18:30:29 +00001120 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001121}
1122
Nick Hoathcae04372015-03-17 11:39:38 +02001123static int bxt_init_workarounds(struct intel_engine_cs *ring)
1124{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001125 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001126 struct drm_device *dev = ring->dev;
1127 struct drm_i915_private *dev_priv = dev->dev_private;
1128
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001129 ret = gen9_init_workarounds(ring);
1130 if (ret)
1131 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001132
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001133 /* WaStoreMultiplePTEenable:bxt */
1134 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001135 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001136 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1137
1138 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001139 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001140 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1141 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1142 }
1143
Nick Hoathdfb601e2015-04-10 13:12:24 +01001144 /* WaDisableThreadStallDopClockGating:bxt */
1145 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1146 STALL_DOP_GATING_DISABLE);
1147
Nick Hoath983b4b92015-04-10 13:12:25 +01001148 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001149 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001150 WA_SET_BIT_MASKED(
1151 GEN7_HALF_SLICE_CHICKEN1,
1152 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1153 }
1154
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001155 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1156 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1157 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001158 /* WaDisableLSQCROPERFforOCL:bxt */
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001159 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
1160 ret = wa_ring_whitelist_reg(ring, GEN9_CS_DEBUG_MODE1);
1161 if (ret)
1162 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001163
1164 ret = wa_ring_whitelist_reg(ring, GEN8_L3SQCREG4);
1165 if (ret)
1166 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001167 }
1168
Nick Hoathcae04372015-03-17 11:39:38 +02001169 return 0;
1170}
1171
Michel Thierry771b9a52014-11-11 16:47:33 +00001172int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001173{
1174 struct drm_device *dev = ring->dev;
1175 struct drm_i915_private *dev_priv = dev->dev_private;
1176
1177 WARN_ON(ring->id != RCS);
1178
1179 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001180 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001181
1182 if (IS_BROADWELL(dev))
1183 return bdw_init_workarounds(ring);
1184
1185 if (IS_CHERRYVIEW(dev))
1186 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001187
Damien Lespiau8d205492015-02-09 19:33:15 +00001188 if (IS_SKYLAKE(dev))
1189 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001190
1191 if (IS_BROXTON(dev))
1192 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001193
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001194 return 0;
1195}
1196
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001197static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001198{
Chris Wilson78501ea2010-10-27 12:18:21 +01001199 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001200 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001201 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001202 if (ret)
1203 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001204
Akash Goel61a563a2014-03-25 18:01:50 +05301205 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1206 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001207 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001208
1209 /* We need to disable the AsyncFlip performance optimisations in order
1210 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1211 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001212 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001213 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001214 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001215 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001216 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1217
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001218 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301219 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001220 if (INTEL_INFO(dev)->gen == 6)
1221 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001222 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001223
Akash Goel01fa0302014-03-24 23:00:04 +05301224 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001225 if (IS_GEN7(dev))
1226 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301227 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001228 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001229
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001230 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001231 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1232 * "If this bit is set, STCunit will have LRA as replacement
1233 * policy. [...] This bit must be reset. LRA replacement
1234 * policy is not supported."
1235 */
1236 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001237 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001238 }
1239
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001240 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001241 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001242
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001243 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001244 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001245
Mika Kuoppala72253422014-10-07 17:21:26 +03001246 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001247}
1248
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001249static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001250{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001251 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001252 struct drm_i915_private *dev_priv = dev->dev_private;
1253
1254 if (dev_priv->semaphore_obj) {
1255 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1256 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1257 dev_priv->semaphore_obj = NULL;
1258 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001259
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001260 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001261}
1262
John Harrisonf7169682015-05-29 17:44:05 +01001263static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001264 unsigned int num_dwords)
1265{
1266#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001267 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001268 struct drm_device *dev = signaller->dev;
1269 struct drm_i915_private *dev_priv = dev->dev_private;
1270 struct intel_engine_cs *waiter;
1271 int i, ret, num_rings;
1272
1273 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1274 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1275#undef MBOX_UPDATE_DWORDS
1276
John Harrison5fb9de12015-05-29 17:44:07 +01001277 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001278 if (ret)
1279 return ret;
1280
1281 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001282 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001283 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1284 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1285 continue;
1286
John Harrisonf7169682015-05-29 17:44:05 +01001287 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001288 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1289 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1290 PIPE_CONTROL_QW_WRITE |
1291 PIPE_CONTROL_FLUSH_ENABLE);
1292 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1293 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001294 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001295 intel_ring_emit(signaller, 0);
1296 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1297 MI_SEMAPHORE_TARGET(waiter->id));
1298 intel_ring_emit(signaller, 0);
1299 }
1300
1301 return 0;
1302}
1303
John Harrisonf7169682015-05-29 17:44:05 +01001304static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001305 unsigned int num_dwords)
1306{
1307#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001308 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001309 struct drm_device *dev = signaller->dev;
1310 struct drm_i915_private *dev_priv = dev->dev_private;
1311 struct intel_engine_cs *waiter;
1312 int i, ret, num_rings;
1313
1314 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1315 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1316#undef MBOX_UPDATE_DWORDS
1317
John Harrison5fb9de12015-05-29 17:44:07 +01001318 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001319 if (ret)
1320 return ret;
1321
1322 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001323 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001324 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1325 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1326 continue;
1327
John Harrisonf7169682015-05-29 17:44:05 +01001328 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001329 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1330 MI_FLUSH_DW_OP_STOREDW);
1331 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1332 MI_FLUSH_DW_USE_GTT);
1333 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001334 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001335 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1336 MI_SEMAPHORE_TARGET(waiter->id));
1337 intel_ring_emit(signaller, 0);
1338 }
1339
1340 return 0;
1341}
1342
John Harrisonf7169682015-05-29 17:44:05 +01001343static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001344 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001345{
John Harrisonf7169682015-05-29 17:44:05 +01001346 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001347 struct drm_device *dev = signaller->dev;
1348 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001349 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001350 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001351
Ben Widawskya1444b72014-06-30 09:53:35 -07001352#define MBOX_UPDATE_DWORDS 3
1353 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1354 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1355#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001356
John Harrison5fb9de12015-05-29 17:44:07 +01001357 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001358 if (ret)
1359 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001360
Ben Widawsky78325f22014-04-29 14:52:29 -07001361 for_each_ring(useless, dev_priv, i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001362 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[i];
1363
1364 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001365 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001366
Ben Widawsky78325f22014-04-29 14:52:29 -07001367 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001368 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001369 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001370 }
1371 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001372
Ben Widawskya1444b72014-06-30 09:53:35 -07001373 /* If num_dwords was rounded, make sure the tail pointer is correct */
1374 if (num_rings % 2 == 0)
1375 intel_ring_emit(signaller, MI_NOOP);
1376
Ben Widawsky024a43e2014-04-29 14:52:30 -07001377 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001378}
1379
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001380/**
1381 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001382 *
1383 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001384 *
1385 * Update the mailbox registers in the *other* rings with the current seqno.
1386 * This acts like a signal in the canonical semaphore.
1387 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001388static int
John Harrisonee044a82015-05-29 17:44:00 +01001389gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001390{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001391 struct intel_engine_cs *engine = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001392 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001393
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001394 if (engine->semaphore.signal)
1395 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001396 else
John Harrison5fb9de12015-05-29 17:44:07 +01001397 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001398
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001399 if (ret)
1400 return ret;
1401
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001402 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1403 intel_ring_emit(engine,
1404 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1405 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1406 intel_ring_emit(engine, MI_USER_INTERRUPT);
1407 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001408
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001409 return 0;
1410}
1411
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001412static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1413 u32 seqno)
1414{
1415 struct drm_i915_private *dev_priv = dev->dev_private;
1416 return dev_priv->last_seqno < seqno;
1417}
1418
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001419/**
1420 * intel_ring_sync - sync the waiter to the signaller on seqno
1421 *
1422 * @waiter - ring that is waiting
1423 * @signaller - ring which has, or will signal
1424 * @seqno - seqno which the waiter will block on
1425 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001426
1427static int
John Harrison599d9242015-05-29 17:44:04 +01001428gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001429 struct intel_engine_cs *signaller,
1430 u32 seqno)
1431{
John Harrison599d9242015-05-29 17:44:04 +01001432 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001433 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1434 int ret;
1435
John Harrison5fb9de12015-05-29 17:44:07 +01001436 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001437 if (ret)
1438 return ret;
1439
1440 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1441 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001442 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001443 MI_SEMAPHORE_SAD_GTE_SDD);
1444 intel_ring_emit(waiter, seqno);
1445 intel_ring_emit(waiter,
1446 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1447 intel_ring_emit(waiter,
1448 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1449 intel_ring_advance(waiter);
1450 return 0;
1451}
1452
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001453static int
John Harrison599d9242015-05-29 17:44:04 +01001454gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001455 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001456 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001457{
John Harrison599d9242015-05-29 17:44:04 +01001458 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001459 u32 dw1 = MI_SEMAPHORE_MBOX |
1460 MI_SEMAPHORE_COMPARE |
1461 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001462 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1463 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001464
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001465 /* Throughout all of the GEM code, seqno passed implies our current
1466 * seqno is >= the last seqno executed. However for hardware the
1467 * comparison is strictly greater than.
1468 */
1469 seqno -= 1;
1470
Ben Widawskyebc348b2014-04-29 14:52:28 -07001471 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001472
John Harrison5fb9de12015-05-29 17:44:07 +01001473 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001474 if (ret)
1475 return ret;
1476
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001477 /* If seqno wrap happened, omit the wait with no-ops */
1478 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001479 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001480 intel_ring_emit(waiter, seqno);
1481 intel_ring_emit(waiter, 0);
1482 intel_ring_emit(waiter, MI_NOOP);
1483 } else {
1484 intel_ring_emit(waiter, MI_NOOP);
1485 intel_ring_emit(waiter, MI_NOOP);
1486 intel_ring_emit(waiter, MI_NOOP);
1487 intel_ring_emit(waiter, MI_NOOP);
1488 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001489 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001490
1491 return 0;
1492}
1493
Chris Wilsonc6df5412010-12-15 09:56:50 +00001494#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1495do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001496 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1497 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001498 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1499 intel_ring_emit(ring__, 0); \
1500 intel_ring_emit(ring__, 0); \
1501} while (0)
1502
1503static int
John Harrisonee044a82015-05-29 17:44:00 +01001504pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001505{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001506 struct intel_engine_cs *engine = req->ring;
1507 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001508 int ret;
1509
1510 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1511 * incoherent with writes to memory, i.e. completely fubar,
1512 * so we need to use PIPE_NOTIFY instead.
1513 *
1514 * However, we also need to workaround the qword write
1515 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1516 * memory before requesting an interrupt.
1517 */
John Harrison5fb9de12015-05-29 17:44:07 +01001518 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001519 if (ret)
1520 return ret;
1521
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001522 intel_ring_emit(engine,
1523 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001524 PIPE_CONTROL_WRITE_FLUSH |
1525 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001526 intel_ring_emit(engine,
1527 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1528 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1529 intel_ring_emit(engine, 0);
1530 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001531 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001532 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001533 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001534 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001535 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001536 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001537 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001538 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001539 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001540 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001541
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001542 intel_ring_emit(engine,
1543 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001544 PIPE_CONTROL_WRITE_FLUSH |
1545 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001546 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001547 intel_ring_emit(engine,
1548 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1549 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1550 intel_ring_emit(engine, 0);
1551 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001552
Chris Wilsonc6df5412010-12-15 09:56:50 +00001553 return 0;
1554}
1555
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001556static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001557gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001558{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001559 /* Workaround to force correct ordering between irq and seqno writes on
1560 * ivb (and maybe also on snb) by reading from a CS register (like
1561 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001562 if (!lazy_coherency) {
1563 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1564 POSTING_READ(RING_ACTHD(ring->mmio_base));
1565 }
1566
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001567 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1568}
1569
1570static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001571ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001572{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001573 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1574}
1575
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001576static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001577ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001578{
1579 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1580}
1581
Chris Wilsonc6df5412010-12-15 09:56:50 +00001582static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001583pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001584{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001585 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001586}
1587
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001588static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001589pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001590{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001591 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001592}
1593
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001594static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001595gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001596{
1597 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001598 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001599 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001600
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001601 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001602 return false;
1603
Chris Wilson7338aef2012-04-24 21:48:47 +01001604 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001605 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001606 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001607 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001608
1609 return true;
1610}
1611
1612static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001613gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001614{
1615 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001616 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001617 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001618
Chris Wilson7338aef2012-04-24 21:48:47 +01001619 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001620 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001621 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001622 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001623}
1624
1625static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001626i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001627{
Chris Wilson78501ea2010-10-27 12:18:21 +01001628 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001629 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001630 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001631
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001632 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001633 return false;
1634
Chris Wilson7338aef2012-04-24 21:48:47 +01001635 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001636 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001637 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1638 I915_WRITE(IMR, dev_priv->irq_mask);
1639 POSTING_READ(IMR);
1640 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001641 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001642
1643 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001644}
1645
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001646static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001647i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001648{
Chris Wilson78501ea2010-10-27 12:18:21 +01001649 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001650 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001651 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001652
Chris Wilson7338aef2012-04-24 21:48:47 +01001653 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001654 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001655 dev_priv->irq_mask |= ring->irq_enable_mask;
1656 I915_WRITE(IMR, dev_priv->irq_mask);
1657 POSTING_READ(IMR);
1658 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001659 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001660}
1661
Chris Wilsonc2798b12012-04-22 21:13:57 +01001662static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001663i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001664{
1665 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001666 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001667 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001668
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001669 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001670 return false;
1671
Chris Wilson7338aef2012-04-24 21:48:47 +01001672 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001673 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001674 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1675 I915_WRITE16(IMR, dev_priv->irq_mask);
1676 POSTING_READ16(IMR);
1677 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001678 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001679
1680 return true;
1681}
1682
1683static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001684i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001685{
1686 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001687 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001688 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001689
Chris Wilson7338aef2012-04-24 21:48:47 +01001690 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001691 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001692 dev_priv->irq_mask |= ring->irq_enable_mask;
1693 I915_WRITE16(IMR, dev_priv->irq_mask);
1694 POSTING_READ16(IMR);
1695 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001696 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001697}
1698
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001699static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001700bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001701 u32 invalidate_domains,
1702 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001703{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001704 struct intel_engine_cs *engine = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001705 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001706
John Harrison5fb9de12015-05-29 17:44:07 +01001707 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001708 if (ret)
1709 return ret;
1710
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001711 intel_ring_emit(engine, MI_FLUSH);
1712 intel_ring_emit(engine, MI_NOOP);
1713 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001714 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001715}
1716
Chris Wilson3cce4692010-10-27 16:11:02 +01001717static int
John Harrisonee044a82015-05-29 17:44:00 +01001718i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001719{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001720 struct intel_engine_cs *engine = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001721 int ret;
1722
John Harrison5fb9de12015-05-29 17:44:07 +01001723 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001724 if (ret)
1725 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001726
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001727 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1728 intel_ring_emit(engine,
1729 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1730 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1731 intel_ring_emit(engine, MI_USER_INTERRUPT);
1732 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001733
Chris Wilson3cce4692010-10-27 16:11:02 +01001734 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001735}
1736
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001737static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001738gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001739{
1740 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001741 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001742 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001743
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001744 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1745 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001746
Chris Wilson7338aef2012-04-24 21:48:47 +01001747 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001748 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001749 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001750 I915_WRITE_IMR(ring,
1751 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001752 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001753 else
1754 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001755 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001756 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001757 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001758
1759 return true;
1760}
1761
1762static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001763gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001764{
1765 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001766 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001767 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001768
Chris Wilson7338aef2012-04-24 21:48:47 +01001769 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001770 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001771 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001772 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001773 else
1774 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001775 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001776 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001777 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001778}
1779
Ben Widawskya19d2932013-05-28 19:22:30 -07001780static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001781hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001782{
1783 struct drm_device *dev = ring->dev;
1784 struct drm_i915_private *dev_priv = dev->dev_private;
1785 unsigned long flags;
1786
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001787 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001788 return false;
1789
Daniel Vetter59cdb632013-07-04 23:35:28 +02001790 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001791 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001792 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001793 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001794 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001795 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001796
1797 return true;
1798}
1799
1800static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001801hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001802{
1803 struct drm_device *dev = ring->dev;
1804 struct drm_i915_private *dev_priv = dev->dev_private;
1805 unsigned long flags;
1806
Daniel Vetter59cdb632013-07-04 23:35:28 +02001807 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001808 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001809 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001810 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001811 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001812 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001813}
1814
Ben Widawskyabd58f02013-11-02 21:07:09 -07001815static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001816gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001817{
1818 struct drm_device *dev = ring->dev;
1819 struct drm_i915_private *dev_priv = dev->dev_private;
1820 unsigned long flags;
1821
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001822 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001823 return false;
1824
1825 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1826 if (ring->irq_refcount++ == 0) {
1827 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1828 I915_WRITE_IMR(ring,
1829 ~(ring->irq_enable_mask |
1830 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1831 } else {
1832 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1833 }
1834 POSTING_READ(RING_IMR(ring->mmio_base));
1835 }
1836 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1837
1838 return true;
1839}
1840
1841static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001842gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001843{
1844 struct drm_device *dev = ring->dev;
1845 struct drm_i915_private *dev_priv = dev->dev_private;
1846 unsigned long flags;
1847
1848 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1849 if (--ring->irq_refcount == 0) {
1850 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1851 I915_WRITE_IMR(ring,
1852 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1853 } else {
1854 I915_WRITE_IMR(ring, ~0);
1855 }
1856 POSTING_READ(RING_IMR(ring->mmio_base));
1857 }
1858 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1859}
1860
Zou Nan haid1b851f2010-05-21 09:08:57 +08001861static int
John Harrison53fddaf2015-05-29 17:44:02 +01001862i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001863 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001864 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001865{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001866 struct intel_engine_cs *engine = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001867 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001868
John Harrison5fb9de12015-05-29 17:44:07 +01001869 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001870 if (ret)
1871 return ret;
1872
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001873 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001874 MI_BATCH_BUFFER_START |
1875 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001876 (dispatch_flags & I915_DISPATCH_SECURE ?
1877 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001878 intel_ring_emit(engine, offset);
1879 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001880
Zou Nan haid1b851f2010-05-21 09:08:57 +08001881 return 0;
1882}
1883
Daniel Vetterb45305f2012-12-17 16:21:27 +01001884/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1885#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001886#define I830_TLB_ENTRIES (2)
1887#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001888static int
John Harrison53fddaf2015-05-29 17:44:02 +01001889i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001890 u64 offset, u32 len,
1891 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001892{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001893 struct intel_engine_cs *engine = req->ring;
1894 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001895 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001896
John Harrison5fb9de12015-05-29 17:44:07 +01001897 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001898 if (ret)
1899 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001900
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001901 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001902 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1903 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1904 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1905 intel_ring_emit(engine, cs_offset);
1906 intel_ring_emit(engine, 0xdeadbeef);
1907 intel_ring_emit(engine, MI_NOOP);
1908 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001909
John Harrison8e004ef2015-02-13 11:48:10 +00001910 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001911 if (len > I830_BATCH_LIMIT)
1912 return -ENOSPC;
1913
John Harrison5fb9de12015-05-29 17:44:07 +01001914 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001915 if (ret)
1916 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001917
1918 /* Blit the batch (which has now all relocs applied) to the
1919 * stable batch scratch bo area (so that the CS never
1920 * stumbles over its tlb invalidation bug) ...
1921 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001922 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1923 intel_ring_emit(engine,
1924 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1925 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1926 intel_ring_emit(engine, cs_offset);
1927 intel_ring_emit(engine, 4096);
1928 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001929
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001930 intel_ring_emit(engine, MI_FLUSH);
1931 intel_ring_emit(engine, MI_NOOP);
1932 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001933
1934 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001935 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001936 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001937
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001938 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001939 if (ret)
1940 return ret;
1941
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001942 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1943 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1944 0 : MI_BATCH_NON_SECURE));
1945 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001946
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001947 return 0;
1948}
1949
1950static int
John Harrison53fddaf2015-05-29 17:44:02 +01001951i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001952 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001953 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001954{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001955 struct intel_engine_cs *engine = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001956 int ret;
1957
John Harrison5fb9de12015-05-29 17:44:07 +01001958 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001959 if (ret)
1960 return ret;
1961
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001962 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1963 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1964 0 : MI_BATCH_NON_SECURE));
1965 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001966
Eric Anholt62fdfea2010-05-21 13:26:39 -07001967 return 0;
1968}
1969
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001970static void cleanup_phys_status_page(struct intel_engine_cs *ring)
1971{
1972 struct drm_i915_private *dev_priv = to_i915(ring->dev);
1973
1974 if (!dev_priv->status_page_dmah)
1975 return;
1976
1977 drm_pci_free(ring->dev, dev_priv->status_page_dmah);
1978 ring->status_page.page_addr = NULL;
1979}
1980
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001981static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001982{
Chris Wilson05394f32010-11-08 19:18:58 +00001983 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001984
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001985 obj = ring->status_page.obj;
1986 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001987 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001988
Chris Wilson9da3da62012-06-01 15:20:22 +01001989 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001990 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001991 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001992 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001993}
1994
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001995static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001996{
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001997 struct drm_i915_gem_object *obj = ring->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001998
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001999 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002000 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002001 int ret;
2002
2003 obj = i915_gem_alloc_object(ring->dev, 4096);
2004 if (obj == NULL) {
2005 DRM_ERROR("Failed to allocate status page\n");
2006 return -ENOMEM;
2007 }
2008
2009 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2010 if (ret)
2011 goto err_unref;
2012
Chris Wilson1f767e02014-07-03 17:33:03 -04002013 flags = 0;
2014 if (!HAS_LLC(ring->dev))
2015 /* On g33, we cannot place HWS above 256MiB, so
2016 * restrict its pinning to the low mappable arena.
2017 * Though this restriction is not documented for
2018 * gen4, gen5, or byt, they also behave similarly
2019 * and hang if the HWS is placed at the top of the
2020 * GTT. To generalise, it appears that all !llc
2021 * platforms have issues with us placing the HWS
2022 * above the mappable region (even though we never
2023 * actualy map it).
2024 */
2025 flags |= PIN_MAPPABLE;
2026 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002027 if (ret) {
2028err_unref:
2029 drm_gem_object_unreference(&obj->base);
2030 return ret;
2031 }
2032
2033 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002034 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002035
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002036 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002037 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002038 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002039
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002040 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
2041 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002042
2043 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002044}
2045
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002046static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002047{
2048 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002049
2050 if (!dev_priv->status_page_dmah) {
2051 dev_priv->status_page_dmah =
2052 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
2053 if (!dev_priv->status_page_dmah)
2054 return -ENOMEM;
2055 }
2056
Chris Wilson6b8294a2012-11-16 11:43:20 +00002057 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2058 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
2059
2060 return 0;
2061}
2062
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002063void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2064{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002065 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
2066 vunmap(ringbuf->virtual_start);
2067 else
2068 iounmap(ringbuf->virtual_start);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002069 ringbuf->virtual_start = NULL;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002070 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002071 i915_gem_object_ggtt_unpin(ringbuf->obj);
2072}
2073
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002074static u32 *vmap_obj(struct drm_i915_gem_object *obj)
2075{
2076 struct sg_page_iter sg_iter;
2077 struct page **pages;
2078 void *addr;
2079 int i;
2080
2081 pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
2082 if (pages == NULL)
2083 return NULL;
2084
2085 i = 0;
2086 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0)
2087 pages[i++] = sg_page_iter_page(&sg_iter);
2088
2089 addr = vmap(pages, i, 0, PAGE_KERNEL);
2090 drm_free_large(pages);
2091
2092 return addr;
2093}
2094
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002095int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2096 struct intel_ringbuffer *ringbuf)
2097{
2098 struct drm_i915_private *dev_priv = to_i915(dev);
2099 struct drm_i915_gem_object *obj = ringbuf->obj;
2100 int ret;
2101
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002102 if (HAS_LLC(dev_priv) && !obj->stolen) {
2103 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
2104 if (ret)
2105 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002106
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002107 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2108 if (ret) {
2109 i915_gem_object_ggtt_unpin(obj);
2110 return ret;
2111 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002112
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002113 ringbuf->virtual_start = vmap_obj(obj);
2114 if (ringbuf->virtual_start == NULL) {
2115 i915_gem_object_ggtt_unpin(obj);
2116 return -ENOMEM;
2117 }
2118 } else {
2119 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2120 if (ret)
2121 return ret;
2122
2123 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2124 if (ret) {
2125 i915_gem_object_ggtt_unpin(obj);
2126 return ret;
2127 }
2128
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002129 /* Access through the GTT requires the device to be awake. */
2130 assert_rpm_wakelock_held(dev_priv);
2131
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002132 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
2133 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2134 if (ringbuf->virtual_start == NULL) {
2135 i915_gem_object_ggtt_unpin(obj);
2136 return -EINVAL;
2137 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002138 }
2139
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002140 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
2141
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002142 return 0;
2143}
2144
Chris Wilson01101fa2015-09-03 13:01:39 +01002145static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002146{
Oscar Mateo2919d292014-07-03 16:28:02 +01002147 drm_gem_object_unreference(&ringbuf->obj->base);
2148 ringbuf->obj = NULL;
2149}
2150
Chris Wilson01101fa2015-09-03 13:01:39 +01002151static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2152 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002153{
Chris Wilsone3efda42014-04-09 09:19:41 +01002154 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002155
2156 obj = NULL;
2157 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002158 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002159 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002160 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002161 if (obj == NULL)
2162 return -ENOMEM;
2163
Akash Goel24f3a8c2014-06-17 10:59:42 +05302164 /* mark ring buffers as read-only from GPU side by default */
2165 obj->gt_ro = 1;
2166
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002167 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002168
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002169 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002170}
2171
Chris Wilson01101fa2015-09-03 13:01:39 +01002172struct intel_ringbuffer *
2173intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2174{
2175 struct intel_ringbuffer *ring;
2176 int ret;
2177
2178 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002179 if (ring == NULL) {
2180 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2181 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002182 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002183 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002184
2185 ring->ring = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002186 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002187
2188 ring->size = size;
2189 /* Workaround an erratum on the i830 which causes a hang if
2190 * the TAIL pointer points to within the last 2 cachelines
2191 * of the buffer.
2192 */
2193 ring->effective_size = size;
2194 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2195 ring->effective_size -= 2 * CACHELINE_BYTES;
2196
2197 ring->last_retired_head = -1;
2198 intel_ring_update_space(ring);
2199
2200 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2201 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002202 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2203 engine->name, ret);
2204 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002205 kfree(ring);
2206 return ERR_PTR(ret);
2207 }
2208
2209 return ring;
2210}
2211
2212void
2213intel_ringbuffer_free(struct intel_ringbuffer *ring)
2214{
2215 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002216 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002217 kfree(ring);
2218}
2219
Ben Widawskyc43b5632012-04-16 14:07:40 -07002220static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002221 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002222{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002223 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002224 int ret;
2225
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002226 WARN_ON(ring->buffer);
2227
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002228 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002229 INIT_LIST_HEAD(&ring->active_list);
2230 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002231 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson608c1a52015-09-03 13:01:40 +01002232 INIT_LIST_HEAD(&ring->buffers);
Chris Wilson06fbca72015-04-07 16:20:36 +01002233 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002234 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002235
Chris Wilsonb259f672011-03-29 13:19:09 +01002236 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002237
Chris Wilson01101fa2015-09-03 13:01:39 +01002238 ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002239 if (IS_ERR(ringbuf)) {
2240 ret = PTR_ERR(ringbuf);
2241 goto error;
2242 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002243 ring->buffer = ringbuf;
2244
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002245 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002246 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002247 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002248 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002249 } else {
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002250 WARN_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002251 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002252 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002253 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002254 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002255
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002256 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2257 if (ret) {
2258 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2259 ring->name, ret);
2260 intel_destroy_ringbuffer_obj(ringbuf);
2261 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002262 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002263
Brad Volkin44e895a2014-05-10 14:10:43 -07002264 ret = i915_cmd_parser_init_ring(ring);
2265 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002266 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002267
Oscar Mateo8ee14972014-05-22 14:13:34 +01002268 return 0;
2269
2270error:
Dave Gordonb0366a52015-12-08 15:02:36 +00002271 intel_cleanup_ring_buffer(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002272 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002273}
2274
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002275void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002276{
John Harrison6402c332014-10-31 12:00:26 +00002277 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002278
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002279 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002280 return;
2281
John Harrison6402c332014-10-31 12:00:26 +00002282 dev_priv = to_i915(ring->dev);
John Harrison6402c332014-10-31 12:00:26 +00002283
Dave Gordonb0366a52015-12-08 15:02:36 +00002284 if (ring->buffer) {
2285 intel_stop_ring_buffer(ring);
2286 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002287
Dave Gordonb0366a52015-12-08 15:02:36 +00002288 intel_unpin_ringbuffer_obj(ring->buffer);
2289 intel_ringbuffer_free(ring->buffer);
2290 ring->buffer = NULL;
2291 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002292
Zou Nan hai8d192152010-11-02 16:31:01 +08002293 if (ring->cleanup)
2294 ring->cleanup(ring);
2295
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002296 if (I915_NEED_GFX_HWS(ring->dev)) {
2297 cleanup_status_page(ring);
2298 } else {
2299 WARN_ON(ring->id != RCS);
2300 cleanup_phys_status_page(ring);
2301 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002302
2303 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002304 i915_gem_batch_pool_fini(&ring->batch_pool);
Dave Gordonb0366a52015-12-08 15:02:36 +00002305 ring->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002306}
2307
Chris Wilson595e1ee2015-04-07 16:20:51 +01002308static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002309{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002310 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002311 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002312 unsigned space;
2313 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002314
Dave Gordonebd0fd42014-11-27 11:22:49 +00002315 if (intel_ring_space(ringbuf) >= n)
2316 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002317
John Harrison79bbcc22015-06-30 12:40:55 +01002318 /* The whole point of reserving space is to not wait! */
2319 WARN_ON(ringbuf->reserved_in_use);
2320
Chris Wilsona71d8d92012-02-15 11:25:36 +00002321 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002322 space = __intel_ring_space(request->postfix, ringbuf->tail,
2323 ringbuf->size);
2324 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002325 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002326 }
2327
Chris Wilson595e1ee2015-04-07 16:20:51 +01002328 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002329 return -ENOSPC;
2330
Daniel Vettera4b3a572014-11-26 14:17:05 +01002331 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002332 if (ret)
2333 return ret;
2334
Chris Wilsonb4716182015-04-27 13:41:17 +01002335 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002336 return 0;
2337}
2338
John Harrison79bbcc22015-06-30 12:40:55 +01002339static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002340{
2341 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002342 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002343
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002344 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002345 rem /= 4;
2346 while (rem--)
2347 iowrite32(MI_NOOP, virt++);
2348
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002349 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002350 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002351}
2352
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002353int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002354{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002355 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002356
Chris Wilson3e960502012-11-27 16:22:54 +00002357 /* Wait upon the last request to be completed */
2358 if (list_empty(&ring->request_list))
2359 return 0;
2360
Daniel Vettera4b3a572014-11-26 14:17:05 +01002361 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002362 struct drm_i915_gem_request,
2363 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002364
Chris Wilsonb4716182015-04-27 13:41:17 +01002365 /* Make sure we do not trigger any retires */
2366 return __i915_wait_request(req,
2367 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2368 to_i915(ring->dev)->mm.interruptible,
2369 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002370}
2371
John Harrison6689cb22015-03-19 12:30:08 +00002372int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002373{
John Harrison6689cb22015-03-19 12:30:08 +00002374 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002375 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002376}
2377
John Harrisonccd98fe2015-05-29 17:44:09 +01002378int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2379{
2380 /*
2381 * The first call merely notes the reserve request and is common for
2382 * all back ends. The subsequent localised _begin() call actually
2383 * ensures that the reservation is available. Without the begin, if
2384 * the request creator immediately submitted the request without
2385 * adding any commands to it then there might not actually be
2386 * sufficient room for the submission commands.
2387 */
2388 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2389
2390 return intel_ring_begin(request, 0);
2391}
2392
John Harrison29b1b412015-06-18 13:10:09 +01002393void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2394{
John Harrisonccd98fe2015-05-29 17:44:09 +01002395 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002396 WARN_ON(ringbuf->reserved_in_use);
2397
2398 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002399}
2400
2401void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2402{
2403 WARN_ON(ringbuf->reserved_in_use);
2404
2405 ringbuf->reserved_size = 0;
2406 ringbuf->reserved_in_use = false;
2407}
2408
2409void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2410{
2411 WARN_ON(ringbuf->reserved_in_use);
2412
2413 ringbuf->reserved_in_use = true;
2414 ringbuf->reserved_tail = ringbuf->tail;
2415}
2416
2417void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2418{
2419 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002420 if (ringbuf->tail > ringbuf->reserved_tail) {
2421 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2422 "request reserved size too small: %d vs %d!\n",
2423 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2424 } else {
2425 /*
2426 * The ring was wrapped while the reserved space was in use.
2427 * That means that some unknown amount of the ring tail was
2428 * no-op filled and skipped. Thus simply adding the ring size
2429 * to the tail and doing the above space check will not work.
2430 * Rather than attempt to track how much tail was skipped,
2431 * it is much simpler to say that also skipping the sanity
2432 * check every once in a while is not a big issue.
2433 */
2434 }
John Harrison29b1b412015-06-18 13:10:09 +01002435
2436 ringbuf->reserved_size = 0;
2437 ringbuf->reserved_in_use = false;
2438}
2439
2440static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002441{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002442 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002443 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2444 int remain_actual = ringbuf->size - ringbuf->tail;
2445 int ret, total_bytes, wait_bytes = 0;
2446 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002447
John Harrison79bbcc22015-06-30 12:40:55 +01002448 if (ringbuf->reserved_in_use)
2449 total_bytes = bytes;
2450 else
2451 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002452
John Harrison79bbcc22015-06-30 12:40:55 +01002453 if (unlikely(bytes > remain_usable)) {
2454 /*
2455 * Not enough space for the basic request. So need to flush
2456 * out the remainder and then wait for base + reserved.
2457 */
2458 wait_bytes = remain_actual + total_bytes;
2459 need_wrap = true;
2460 } else {
2461 if (unlikely(total_bytes > remain_usable)) {
2462 /*
2463 * The base request will fit but the reserved space
2464 * falls off the end. So only need to to wait for the
2465 * reserved size after flushing out the remainder.
2466 */
2467 wait_bytes = remain_actual + ringbuf->reserved_size;
2468 need_wrap = true;
2469 } else if (total_bytes > ringbuf->space) {
2470 /* No wrapping required, just waiting. */
2471 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002472 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002473 }
2474
John Harrison79bbcc22015-06-30 12:40:55 +01002475 if (wait_bytes) {
2476 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002477 if (unlikely(ret))
2478 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002479
2480 if (need_wrap)
2481 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002482 }
2483
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002484 return 0;
2485}
2486
John Harrison5fb9de12015-05-29 17:44:07 +01002487int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002488 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002489{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002490 struct intel_engine_cs *engine;
John Harrison5fb9de12015-05-29 17:44:07 +01002491 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002492 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002493
John Harrison5fb9de12015-05-29 17:44:07 +01002494 WARN_ON(req == NULL);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002495 engine = req->ring;
2496 dev_priv = engine->dev->dev_private;
John Harrison5fb9de12015-05-29 17:44:07 +01002497
Daniel Vetter33196de2012-11-14 17:14:05 +01002498 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2499 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002500 if (ret)
2501 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002502
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002503 ret = __intel_ring_prepare(engine, num_dwords * sizeof(uint32_t));
Chris Wilson304d6952014-01-02 14:32:35 +00002504 if (ret)
2505 return ret;
2506
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002507 engine->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002508 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002509}
2510
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002511/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002512int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002513{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002514 struct intel_engine_cs *engine = req->ring;
2515 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002516 int ret;
2517
2518 if (num_dwords == 0)
2519 return 0;
2520
Chris Wilson18393f62014-04-09 09:19:40 +01002521 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002522 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002523 if (ret)
2524 return ret;
2525
2526 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002527 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002528
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002529 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002530
2531 return 0;
2532}
2533
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002534void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002535{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002536 struct drm_device *dev = ring->dev;
2537 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002538
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002539 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002540 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2541 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002542 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002543 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002544 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002545
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002546 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002547 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002548}
2549
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002550static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002551 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002552{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002553 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002554
2555 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002556
Chris Wilson12f55812012-07-05 17:14:01 +01002557 /* Disable notification that the ring is IDLE. The GT
2558 * will then assume that it is busy and bring it out of rc6.
2559 */
2560 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2561 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2562
2563 /* Clear the context id. Here be magic! */
2564 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2565
2566 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002567 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002568 GEN6_BSD_SLEEP_INDICATOR) == 0,
2569 50))
2570 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002571
Chris Wilson12f55812012-07-05 17:14:01 +01002572 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002573 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002574 POSTING_READ(RING_TAIL(ring->mmio_base));
2575
2576 /* Let the ring send IDLE messages to the GT again,
2577 * and so let it sleep to conserve power when idle.
2578 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002579 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002580 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002581}
2582
John Harrisona84c3ae2015-05-29 17:43:57 +01002583static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002584 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002585{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002586 struct intel_engine_cs *engine = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002587 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002588 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002589
John Harrison5fb9de12015-05-29 17:44:07 +01002590 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002591 if (ret)
2592 return ret;
2593
Chris Wilson71a77e02011-02-02 12:13:49 +00002594 cmd = MI_FLUSH_DW;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002595 if (INTEL_INFO(engine->dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002596 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002597
2598 /* We always require a command barrier so that subsequent
2599 * commands, such as breadcrumb interrupts, are strictly ordered
2600 * wrt the contents of the write cache being flushed to memory
2601 * (and thus being coherent from the CPU).
2602 */
2603 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2604
Jesse Barnes9a289772012-10-26 09:42:42 -07002605 /*
2606 * Bspec vol 1c.5 - video engine command streamer:
2607 * "If ENABLED, all TLBs will be invalidated once the flush
2608 * operation is complete. This bit is only valid when the
2609 * Post-Sync Operation field is a value of 1h or 3h."
2610 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002611 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002612 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2613
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002614 intel_ring_emit(engine, cmd);
2615 intel_ring_emit(engine,
2616 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2617 if (INTEL_INFO(engine->dev)->gen >= 8) {
2618 intel_ring_emit(engine, 0); /* upper addr */
2619 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002620 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002621 intel_ring_emit(engine, 0);
2622 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002623 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002624 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002625 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002626}
2627
2628static int
John Harrison53fddaf2015-05-29 17:44:02 +01002629gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002630 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002631 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002632{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002633 struct intel_engine_cs *engine = req->ring;
2634 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002635 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002636 int ret;
2637
John Harrison5fb9de12015-05-29 17:44:07 +01002638 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002639 if (ret)
2640 return ret;
2641
2642 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002643 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002644 (dispatch_flags & I915_DISPATCH_RS ?
2645 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002646 intel_ring_emit(engine, lower_32_bits(offset));
2647 intel_ring_emit(engine, upper_32_bits(offset));
2648 intel_ring_emit(engine, MI_NOOP);
2649 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002650
2651 return 0;
2652}
2653
2654static int
John Harrison53fddaf2015-05-29 17:44:02 +01002655hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002656 u64 offset, u32 len,
2657 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002658{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002659 struct intel_engine_cs *engine = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002660 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002661
John Harrison5fb9de12015-05-29 17:44:07 +01002662 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002663 if (ret)
2664 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002665
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002666 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002667 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002668 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002669 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2670 (dispatch_flags & I915_DISPATCH_RS ?
2671 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002672 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002673 intel_ring_emit(engine, offset);
2674 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002675
2676 return 0;
2677}
2678
2679static int
John Harrison53fddaf2015-05-29 17:44:02 +01002680gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002681 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002682 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002683{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002684 struct intel_engine_cs *engine = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002685 int ret;
2686
John Harrison5fb9de12015-05-29 17:44:07 +01002687 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002688 if (ret)
2689 return ret;
2690
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002691 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002692 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002693 (dispatch_flags & I915_DISPATCH_SECURE ?
2694 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002695 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002696 intel_ring_emit(engine, offset);
2697 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002698
Akshay Joshi0206e352011-08-16 15:34:10 -04002699 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002700}
2701
Chris Wilson549f7362010-10-19 11:19:32 +01002702/* Blitter support (SandyBridge+) */
2703
John Harrisona84c3ae2015-05-29 17:43:57 +01002704static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002705 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002706{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002707 struct intel_engine_cs *engine = req->ring;
2708 struct drm_device *dev = engine->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002709 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002710 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002711
John Harrison5fb9de12015-05-29 17:44:07 +01002712 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002713 if (ret)
2714 return ret;
2715
Chris Wilson71a77e02011-02-02 12:13:49 +00002716 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002717 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002718 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002719
2720 /* We always require a command barrier so that subsequent
2721 * commands, such as breadcrumb interrupts, are strictly ordered
2722 * wrt the contents of the write cache being flushed to memory
2723 * (and thus being coherent from the CPU).
2724 */
2725 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2726
Jesse Barnes9a289772012-10-26 09:42:42 -07002727 /*
2728 * Bspec vol 1c.3 - blitter engine command streamer:
2729 * "If ENABLED, all TLBs will be invalidated once the flush
2730 * operation is complete. This bit is only valid when the
2731 * Post-Sync Operation field is a value of 1h or 3h."
2732 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002733 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002734 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002735 intel_ring_emit(engine, cmd);
2736 intel_ring_emit(engine,
2737 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002738 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002739 intel_ring_emit(engine, 0); /* upper addr */
2740 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002741 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002742 intel_ring_emit(engine, 0);
2743 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002744 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002745 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002746
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002747 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002748}
2749
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002750int intel_init_render_ring_buffer(struct drm_device *dev)
2751{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002752 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002753 struct intel_engine_cs *engine = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002754 struct drm_i915_gem_object *obj;
2755 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002756
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002757 engine->name = "render ring";
2758 engine->id = RCS;
2759 engine->exec_id = I915_EXEC_RENDER;
2760 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002761
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002762 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002763 if (i915_semaphore_is_enabled(dev)) {
2764 obj = i915_gem_alloc_object(dev, 4096);
2765 if (obj == NULL) {
2766 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2767 i915.semaphores = 0;
2768 } else {
2769 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2770 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2771 if (ret != 0) {
2772 drm_gem_object_unreference(&obj->base);
2773 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2774 i915.semaphores = 0;
2775 } else
2776 dev_priv->semaphore_obj = obj;
2777 }
2778 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002779
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002780 engine->init_context = intel_rcs_ctx_init;
2781 engine->add_request = gen6_add_request;
2782 engine->flush = gen8_render_ring_flush;
2783 engine->irq_get = gen8_ring_get_irq;
2784 engine->irq_put = gen8_ring_put_irq;
2785 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2786 engine->get_seqno = gen6_ring_get_seqno;
2787 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002788 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002789 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002790 engine->semaphore.sync_to = gen8_ring_sync;
2791 engine->semaphore.signal = gen8_rcs_signal;
2792 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002793 }
2794 } else if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002795 engine->init_context = intel_rcs_ctx_init;
2796 engine->add_request = gen6_add_request;
2797 engine->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002798 if (INTEL_INFO(dev)->gen == 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002799 engine->flush = gen6_render_ring_flush;
2800 engine->irq_get = gen6_ring_get_irq;
2801 engine->irq_put = gen6_ring_put_irq;
2802 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2803 engine->get_seqno = gen6_ring_get_seqno;
2804 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002805 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002806 engine->semaphore.sync_to = gen6_ring_sync;
2807 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002808 /*
2809 * The current semaphore is only applied on pre-gen8
2810 * platform. And there is no VCS2 ring on the pre-gen8
2811 * platform. So the semaphore between RCS and VCS2 is
2812 * initialized as INVALID. Gen8 will initialize the
2813 * sema between VCS2 and RCS later.
2814 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002815 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2816 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2817 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2818 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2819 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2820 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2821 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2822 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2823 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2824 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002825 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002826 } else if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002827 engine->add_request = pc_render_add_request;
2828 engine->flush = gen4_render_ring_flush;
2829 engine->get_seqno = pc_render_get_seqno;
2830 engine->set_seqno = pc_render_set_seqno;
2831 engine->irq_get = gen5_ring_get_irq;
2832 engine->irq_put = gen5_ring_put_irq;
2833 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002834 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002835 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002836 engine->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002837 if (INTEL_INFO(dev)->gen < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002838 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002839 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002840 engine->flush = gen4_render_ring_flush;
2841 engine->get_seqno = ring_get_seqno;
2842 engine->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002843 if (IS_GEN2(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002844 engine->irq_get = i8xx_ring_get_irq;
2845 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002846 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002847 engine->irq_get = i9xx_ring_get_irq;
2848 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002849 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002850 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002851 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002852 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002853
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002854 if (IS_HASWELL(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002855 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002856 else if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002857 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002858 else if (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002859 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002860 else if (INTEL_INFO(dev)->gen >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002861 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002862 else if (IS_I830(dev) || IS_845G(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002863 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002864 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002865 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2866 engine->init_hw = init_render_ring;
2867 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002868
Daniel Vetterb45305f2012-12-17 16:21:27 +01002869 /* Workaround batchbuffer to combat CS tlb bug. */
2870 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002871 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002872 if (obj == NULL) {
2873 DRM_ERROR("Failed to allocate batch bo\n");
2874 return -ENOMEM;
2875 }
2876
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002877 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002878 if (ret != 0) {
2879 drm_gem_object_unreference(&obj->base);
2880 DRM_ERROR("Failed to ping batch bo\n");
2881 return ret;
2882 }
2883
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002884 engine->scratch.obj = obj;
2885 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002886 }
2887
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002888 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002889 if (ret)
2890 return ret;
2891
2892 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002893 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002894 if (ret)
2895 return ret;
2896 }
2897
2898 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002899}
2900
2901int intel_init_bsd_ring_buffer(struct drm_device *dev)
2902{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002903 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002904 struct intel_engine_cs *engine = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002905
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002906 engine->name = "bsd ring";
2907 engine->id = VCS;
2908 engine->exec_id = I915_EXEC_BSD;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002909
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002910 engine->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002911 if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002912 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002913 /* gen6 bsd needs a special wa for tail updates */
2914 if (IS_GEN6(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002915 engine->write_tail = gen6_bsd_ring_write_tail;
2916 engine->flush = gen6_bsd_ring_flush;
2917 engine->add_request = gen6_add_request;
2918 engine->get_seqno = gen6_ring_get_seqno;
2919 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002920 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002921 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002922 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002923 engine->irq_get = gen8_ring_get_irq;
2924 engine->irq_put = gen8_ring_put_irq;
2925 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002926 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002927 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002928 engine->semaphore.sync_to = gen8_ring_sync;
2929 engine->semaphore.signal = gen8_xcs_signal;
2930 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002931 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002932 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002933 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2934 engine->irq_get = gen6_ring_get_irq;
2935 engine->irq_put = gen6_ring_put_irq;
2936 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002937 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002938 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002939 engine->semaphore.sync_to = gen6_ring_sync;
2940 engine->semaphore.signal = gen6_signal;
2941 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2942 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2943 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2944 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2945 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2946 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2947 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2948 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2949 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2950 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002951 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002952 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002953 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002954 engine->mmio_base = BSD_RING_BASE;
2955 engine->flush = bsd_ring_flush;
2956 engine->add_request = i9xx_add_request;
2957 engine->get_seqno = ring_get_seqno;
2958 engine->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002959 if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002960 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2961 engine->irq_get = gen5_ring_get_irq;
2962 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002963 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002964 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2965 engine->irq_get = i9xx_ring_get_irq;
2966 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002967 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002968 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002969 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002970 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002971
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002972 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002973}
Chris Wilson549f7362010-10-19 11:19:32 +01002974
Zhao Yakui845f74a2014-04-17 10:37:37 +08002975/**
Damien Lespiau62659922015-01-29 14:13:40 +00002976 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002977 */
2978int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2979{
2980 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002981 struct intel_engine_cs *engine = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002982
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002983 engine->name = "bsd2 ring";
2984 engine->id = VCS2;
2985 engine->exec_id = I915_EXEC_BSD;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002986
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002987 engine->write_tail = ring_write_tail;
2988 engine->mmio_base = GEN8_BSD2_RING_BASE;
2989 engine->flush = gen6_bsd_ring_flush;
2990 engine->add_request = gen6_add_request;
2991 engine->get_seqno = gen6_ring_get_seqno;
2992 engine->set_seqno = ring_set_seqno;
2993 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08002994 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002995 engine->irq_get = gen8_ring_get_irq;
2996 engine->irq_put = gen8_ring_put_irq;
2997 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08002998 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002999 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003000 engine->semaphore.sync_to = gen8_ring_sync;
3001 engine->semaphore.signal = gen8_xcs_signal;
3002 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07003003 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003004 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003005
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003006 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08003007}
3008
Chris Wilson549f7362010-10-19 11:19:32 +01003009int intel_init_blt_ring_buffer(struct drm_device *dev)
3010{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003011 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003012 struct intel_engine_cs *engine = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01003013
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003014 engine->name = "blitter ring";
3015 engine->id = BCS;
3016 engine->exec_id = I915_EXEC_BLT;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003017
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003018 engine->mmio_base = BLT_RING_BASE;
3019 engine->write_tail = ring_write_tail;
3020 engine->flush = gen6_ring_flush;
3021 engine->add_request = gen6_add_request;
3022 engine->get_seqno = gen6_ring_get_seqno;
3023 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003024 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003025 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003026 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003027 engine->irq_get = gen8_ring_get_irq;
3028 engine->irq_put = gen8_ring_put_irq;
3029 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003030 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003031 engine->semaphore.sync_to = gen8_ring_sync;
3032 engine->semaphore.signal = gen8_xcs_signal;
3033 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003034 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003035 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003036 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3037 engine->irq_get = gen6_ring_get_irq;
3038 engine->irq_put = gen6_ring_put_irq;
3039 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003040 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003041 engine->semaphore.signal = gen6_signal;
3042 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003043 /*
3044 * The current semaphore is only applied on pre-gen8
3045 * platform. And there is no VCS2 ring on the pre-gen8
3046 * platform. So the semaphore between BCS and VCS2 is
3047 * initialized as INVALID. Gen8 will initialize the
3048 * sema between BCS and VCS2 later.
3049 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003050 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3051 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3052 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3053 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3054 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3055 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3056 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3057 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3058 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3059 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003060 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003061 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003062 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003063
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003064 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003065}
Chris Wilsona7b97612012-07-20 12:41:08 +01003066
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003067int intel_init_vebox_ring_buffer(struct drm_device *dev)
3068{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003069 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003070 struct intel_engine_cs *engine = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003071
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003072 engine->name = "video enhancement ring";
3073 engine->id = VECS;
3074 engine->exec_id = I915_EXEC_VEBOX;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003075
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003076 engine->mmio_base = VEBOX_RING_BASE;
3077 engine->write_tail = ring_write_tail;
3078 engine->flush = gen6_ring_flush;
3079 engine->add_request = gen6_add_request;
3080 engine->get_seqno = gen6_ring_get_seqno;
3081 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003082
3083 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003084 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003085 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003086 engine->irq_get = gen8_ring_get_irq;
3087 engine->irq_put = gen8_ring_put_irq;
3088 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003089 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003090 engine->semaphore.sync_to = gen8_ring_sync;
3091 engine->semaphore.signal = gen8_xcs_signal;
3092 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003093 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003094 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003095 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3096 engine->irq_get = hsw_vebox_get_irq;
3097 engine->irq_put = hsw_vebox_put_irq;
3098 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003099 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003100 engine->semaphore.sync_to = gen6_ring_sync;
3101 engine->semaphore.signal = gen6_signal;
3102 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3103 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3104 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3105 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3106 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3107 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3108 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3109 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3110 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3111 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003112 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003113 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003114 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003115
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003116 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003117}
3118
Chris Wilsona7b97612012-07-20 12:41:08 +01003119int
John Harrison4866d722015-05-29 17:43:55 +01003120intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003121{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003122 struct intel_engine_cs *engine = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003123 int ret;
3124
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003125 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003126 return 0;
3127
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003128 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003129 if (ret)
3130 return ret;
3131
John Harrisona84c3ae2015-05-29 17:43:57 +01003132 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003133
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003134 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003135 return 0;
3136}
3137
3138int
John Harrison2f200552015-05-29 17:43:53 +01003139intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003140{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003141 struct intel_engine_cs *engine = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003142 uint32_t flush_domains;
3143 int ret;
3144
3145 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003146 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003147 flush_domains = I915_GEM_GPU_DOMAINS;
3148
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003149 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003150 if (ret)
3151 return ret;
3152
John Harrisona84c3ae2015-05-29 17:43:57 +01003153 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003154
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003155 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003156 return 0;
3157}
Chris Wilsone3efda42014-04-09 09:19:41 +01003158
3159void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003160intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01003161{
3162 int ret;
3163
3164 if (!intel_ring_initialized(ring))
3165 return;
3166
3167 ret = intel_ring_idle(ring);
3168 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
3169 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3170 ring->name, ret);
3171
3172 stop_ring(ring);
3173}