blob: 9c59ede5dd9a9fe5e203dff1de341997b772d794 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Oscar Mateo82e104c2014-07-24 17:04:26 +010056int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000057{
Dave Gordonebd0fd42014-11-27 11:22:49 +000058 intel_ring_update_space(ringbuf);
59 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000060}
61
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000062bool intel_engine_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010063{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000064 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000065 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020066}
Chris Wilson09246732013-08-10 22:16:32 +010067
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000068static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020069{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000070 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010071 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000072 if (intel_engine_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010073 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000074 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010075}
76
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000077static int
John Harrisona84c3ae2015-05-29 17:43:57 +010078gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010079 u32 invalidate_domains,
80 u32 flush_domains)
81{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000082 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010083 u32 cmd;
84 int ret;
85
86 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020087 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 cmd |= MI_NO_WRITE_FLUSH;
89
90 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
91 cmd |= MI_READ_FLUSH;
92
John Harrison5fb9de12015-05-29 17:44:07 +010093 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094 if (ret)
95 return ret;
96
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000097 intel_ring_emit(engine, cmd);
98 intel_ring_emit(engine, MI_NOOP);
99 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100
101 return 0;
102}
103
104static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100105gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100106 u32 invalidate_domains,
107 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700108{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000109 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000110 struct drm_device *dev = engine->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100111 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000112 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100113
Chris Wilson36d527d2011-03-19 22:26:49 +0000114 /*
115 * read/write caches:
116 *
117 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
118 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
119 * also flushed at 2d versus 3d pipeline switches.
120 *
121 * read-only caches:
122 *
123 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
124 * MI_READ_FLUSH is set, and is always flushed on 965.
125 *
126 * I915_GEM_DOMAIN_COMMAND may not exist?
127 *
128 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
129 * invalidated when MI_EXE_FLUSH is set.
130 *
131 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
132 * invalidated with every MI_FLUSH.
133 *
134 * TLBs:
135 *
136 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
137 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
138 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
139 * are flushed at any MI_FLUSH.
140 */
141
142 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100143 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000144 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000145 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
146 cmd |= MI_EXE_FLUSH;
147
148 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
149 (IS_G4X(dev) || IS_GEN5(dev)))
150 cmd |= MI_INVALIDATE_ISP;
151
John Harrison5fb9de12015-05-29 17:44:07 +0100152 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000153 if (ret)
154 return ret;
155
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000156 intel_ring_emit(engine, cmd);
157 intel_ring_emit(engine, MI_NOOP);
158 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000159
160 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800161}
162
Jesse Barnes8d315282011-10-16 10:23:31 +0200163/**
164 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
165 * implementing two workarounds on gen6. From section 1.4.7.1
166 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
167 *
168 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
169 * produced by non-pipelined state commands), software needs to first
170 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
171 * 0.
172 *
173 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
174 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
175 *
176 * And the workaround for these two requires this workaround first:
177 *
178 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
179 * BEFORE the pipe-control with a post-sync op and no write-cache
180 * flushes.
181 *
182 * And this last workaround is tricky because of the requirements on
183 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
184 * volume 2 part 1:
185 *
186 * "1 of the following must also be set:
187 * - Render Target Cache Flush Enable ([12] of DW1)
188 * - Depth Cache Flush Enable ([0] of DW1)
189 * - Stall at Pixel Scoreboard ([1] of DW1)
190 * - Depth Stall ([13] of DW1)
191 * - Post-Sync Operation ([13] of DW1)
192 * - Notify Enable ([8] of DW1)"
193 *
194 * The cache flushes require the workaround flush that triggered this
195 * one, so we can't use it. Depth stall would trigger the same.
196 * Post-sync nonzero is what triggered this second workaround, so we
197 * can't use that one either. Notify enable is IRQs, which aren't
198 * really our business. That leaves only stall at scoreboard.
199 */
200static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100201intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200202{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000203 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000204 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200205 int ret;
206
John Harrison5fb9de12015-05-29 17:44:07 +0100207 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200208 if (ret)
209 return ret;
210
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000211 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
212 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200213 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000214 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
215 intel_ring_emit(engine, 0); /* low dword */
216 intel_ring_emit(engine, 0); /* high dword */
217 intel_ring_emit(engine, MI_NOOP);
218 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200219
John Harrison5fb9de12015-05-29 17:44:07 +0100220 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 if (ret)
222 return ret;
223
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000224 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
225 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
226 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
227 intel_ring_emit(engine, 0);
228 intel_ring_emit(engine, 0);
229 intel_ring_emit(engine, MI_NOOP);
230 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200231
232 return 0;
233}
234
235static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100236gen6_render_ring_flush(struct drm_i915_gem_request *req,
237 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200238{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000239 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000241 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200242 int ret;
243
Paulo Zanonib3111502012-08-17 18:35:42 -0300244 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100245 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 if (ret)
247 return ret;
248
Jesse Barnes8d315282011-10-16 10:23:31 +0200249 /* Just flush everything. Experiments have shown that reducing the
250 * number of bits based on the write domains has little performance
251 * impact.
252 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100253 if (flush_domains) {
254 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
255 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
256 /*
257 * Ensure that any following seqno writes only happen
258 * when the render cache is indeed flushed.
259 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200260 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100261 }
262 if (invalidate_domains) {
263 flags |= PIPE_CONTROL_TLB_INVALIDATE;
264 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
265 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
266 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
269 /*
270 * TLB invalidate requires a post-sync write.
271 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700272 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100273 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200274
John Harrison5fb9de12015-05-29 17:44:07 +0100275 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200276 if (ret)
277 return ret;
278
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000279 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
280 intel_ring_emit(engine, flags);
281 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
282 intel_ring_emit(engine, 0);
283 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200284
285 return 0;
286}
287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100289gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300290{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000291 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 int ret;
293
John Harrison5fb9de12015-05-29 17:44:07 +0100294 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300295 if (ret)
296 return ret;
297
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000298 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
299 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300300 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000301 intel_ring_emit(engine, 0);
302 intel_ring_emit(engine, 0);
303 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300304
305 return 0;
306}
307
308static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100309gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 u32 invalidate_domains, u32 flush_domains)
311{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000312 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300313 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000314 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300315 int ret;
316
Paulo Zanonif3987632012-08-17 18:35:43 -0300317 /*
318 * Ensure that any following seqno writes only happen when the render
319 * cache is indeed flushed.
320 *
321 * Workaround: 4th PIPE_CONTROL command (except the ones with only
322 * read-cache invalidate bits set) must have the CS_STALL bit set. We
323 * don't try to be clever and just set it unconditionally.
324 */
325 flags |= PIPE_CONTROL_CS_STALL;
326
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 /* Just flush everything. Experiments have shown that reducing the
328 * number of bits based on the write domains has little performance
329 * impact.
330 */
331 if (flush_domains) {
332 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
333 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800334 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100335 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300336 }
337 if (invalidate_domains) {
338 flags |= PIPE_CONTROL_TLB_INVALIDATE;
339 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
340 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
341 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
342 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
343 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000344 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 /*
346 * TLB invalidate requires a post-sync write.
347 */
348 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200349 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300350
Chris Wilsonadd284a2014-12-16 08:44:32 +0000351 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
352
Paulo Zanonif3987632012-08-17 18:35:43 -0300353 /* Workaround: we must issue a pipe_control with CS-stall bit
354 * set before a pipe_control command that has the state cache
355 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100356 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358
John Harrison5fb9de12015-05-29 17:44:07 +0100359 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300360 if (ret)
361 return ret;
362
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000363 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
364 intel_ring_emit(engine, flags);
365 intel_ring_emit(engine, scratch_addr);
366 intel_ring_emit(engine, 0);
367 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368
369 return 0;
370}
371
Ben Widawskya5f3d682013-11-02 21:07:27 -0700372static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100373gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 u32 flags, u32 scratch_addr)
375{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000376 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300377 int ret;
378
John Harrison5fb9de12015-05-29 17:44:07 +0100379 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300380 if (ret)
381 return ret;
382
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000383 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
384 intel_ring_emit(engine, flags);
385 intel_ring_emit(engine, scratch_addr);
386 intel_ring_emit(engine, 0);
387 intel_ring_emit(engine, 0);
388 intel_ring_emit(engine, 0);
389 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300390
391 return 0;
392}
393
394static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100395gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700396 u32 invalidate_domains, u32 flush_domains)
397{
398 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000399 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800400 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700401
402 flags |= PIPE_CONTROL_CS_STALL;
403
404 if (flush_domains) {
405 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
406 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800407 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100408 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409 }
410 if (invalidate_domains) {
411 flags |= PIPE_CONTROL_TLB_INVALIDATE;
412 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
413 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
414 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
415 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
416 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
417 flags |= PIPE_CONTROL_QW_WRITE;
418 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800419
420 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100421 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800422 PIPE_CONTROL_CS_STALL |
423 PIPE_CONTROL_STALL_AT_SCOREBOARD,
424 0);
425 if (ret)
426 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700427 }
428
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100429 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430}
431
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000432static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100433 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 struct drm_i915_private *dev_priv = engine->dev->dev_private;
436 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800437}
438
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000439u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000441 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000442 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800443
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000444 if (INTEL_INFO(engine->dev)->gen >= 8)
445 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
446 RING_ACTHD_UDW(engine->mmio_base));
447 else if (INTEL_INFO(engine->dev)->gen >= 4)
448 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000449 else
450 acthd = I915_READ(ACTHD);
451
452 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800453}
454
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000455static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000457 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200458 u32 addr;
459
460 addr = dev_priv->status_page_dmah->busaddr;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000461 if (INTEL_INFO(engine->dev)->gen >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200462 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
463 I915_WRITE(HWS_PGA, addr);
464}
465
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000466static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000467{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000468 struct drm_device *dev = engine->dev;
469 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200470 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471
472 /* The ring status page addresses are no longer next to the rest of
473 * the ring registers as of gen7.
474 */
475 if (IS_GEN7(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000476 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000477 case RCS:
478 mmio = RENDER_HWS_PGA_GEN7;
479 break;
480 case BCS:
481 mmio = BLT_HWS_PGA_GEN7;
482 break;
483 /*
484 * VCS2 actually doesn't exist on Gen7. Only shut up
485 * gcc switch check warning
486 */
487 case VCS2:
488 case VCS:
489 mmio = BSD_HWS_PGA_GEN7;
490 break;
491 case VECS:
492 mmio = VEBOX_HWS_PGA_GEN7;
493 break;
494 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000495 } else if (IS_GEN6(engine->dev)) {
496 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000497 } else {
498 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000499 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000500 }
501
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000502 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000503 POSTING_READ(mmio);
504
505 /*
506 * Flush the TLB for this page
507 *
508 * FIXME: These two bits have disappeared on gen8, so a question
509 * arises: do we still need this and if so how should we go about
510 * invalidating the TLB?
511 */
512 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000513 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000514
515 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000516 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000517
518 I915_WRITE(reg,
519 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
520 INSTPM_SYNC_FLUSH));
521 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
522 1000))
523 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000524 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000525 }
526}
527
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000528static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100529{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000530 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson9991ae72014-04-02 16:36:07 +0100531
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000532 if (!IS_GEN2(engine->dev)) {
533 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
534 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
535 DRM_ERROR("%s : timed out trying to stop ring\n",
536 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100537 /* Sometimes we observe that the idle flag is not
538 * set even though the ring is empty. So double
539 * check before giving up.
540 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000541 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100542 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100543 }
544 }
545
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000546 I915_WRITE_CTL(engine, 0);
547 I915_WRITE_HEAD(engine, 0);
548 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100549
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000550 if (!IS_GEN2(engine->dev)) {
551 (void)I915_READ_CTL(engine);
552 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100553 }
554
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000555 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100556}
557
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000558static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800559{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000560 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300561 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000562 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100563 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200564 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800565
Mika Kuoppala59bad942015-01-16 11:34:40 +0200566 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200567
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000568 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100569 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000570 DRM_DEBUG_KMS("%s head not reset to zero "
571 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000572 engine->name,
573 I915_READ_CTL(engine),
574 I915_READ_HEAD(engine),
575 I915_READ_TAIL(engine),
576 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800577
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000578 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000579 DRM_ERROR("failed to set %s head to zero "
580 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000581 engine->name,
582 I915_READ_CTL(engine),
583 I915_READ_HEAD(engine),
584 I915_READ_TAIL(engine),
585 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100586 ret = -EIO;
587 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000588 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700589 }
590
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 if (I915_NEED_GFX_HWS(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000592 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100593 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000594 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100595
Jiri Kosinaece4a172014-08-07 16:29:53 +0200596 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000597 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200598
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200599 /* Initialize the ring. This must happen _after_ we've cleared the ring
600 * registers with the above sequence (the readback of the HEAD registers
601 * also enforces ordering), otherwise the hw might lose the new ring
602 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000603 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100604
605 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000606 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100607 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000608 engine->name, I915_READ_HEAD(engine));
609 I915_WRITE_HEAD(engine, 0);
610 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100611
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000612 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100613 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000614 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800616 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000617 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
618 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
619 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000620 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100621 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000622 engine->name,
623 I915_READ_CTL(engine),
624 I915_READ_CTL(engine) & RING_VALID,
625 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
626 I915_READ_START(engine),
627 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200628 ret = -EIO;
629 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800630 }
631
Dave Gordonebd0fd42014-11-27 11:22:49 +0000632 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000633 ringbuf->head = I915_READ_HEAD(engine);
634 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000635 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000636
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000637 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
Chris Wilson50f018d2013-06-10 11:20:19 +0100638
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200639out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200640 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200641
642 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700643}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800644
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100645void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000646intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100647{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000648 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100649
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000650 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100651 return;
652
653 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000654 kunmap(sg_page(engine->scratch.obj->pages->sgl));
655 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100656 }
657
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000658 drm_gem_object_unreference(&engine->scratch.obj->base);
659 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100660}
661
662int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000663intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000665 int ret;
666
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000667 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000669 engine->scratch.obj = i915_gem_alloc_object(engine->dev, 4096);
670 if (engine->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671 DRM_ERROR("Failed to allocate seqno page\n");
672 ret = -ENOMEM;
673 goto err;
674 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100675
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000676 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
677 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100678 if (ret)
679 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000681 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682 if (ret)
683 goto err_unref;
684
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000685 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
686 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
687 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800688 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000689 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800690 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200692 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000693 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000694 return 0;
695
696err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000697 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000698err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000699 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000701 return ret;
702}
703
John Harrisone2be4fa2015-05-29 17:43:54 +0100704static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100705{
Mika Kuoppala72253422014-10-07 17:21:26 +0300706 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000707 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000708 struct drm_device *dev = engine->dev;
Arun Siluvery888b5992014-08-26 14:44:51 +0100709 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300710 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100711
Francisco Jerez02235802015-10-07 14:44:01 +0300712 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300713 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100714
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000715 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100716 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100717 if (ret)
718 return ret;
719
John Harrison5fb9de12015-05-29 17:44:07 +0100720 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 if (ret)
722 return ret;
723
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000724 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300725 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000726 intel_ring_emit_reg(engine, w->reg[i].addr);
727 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300728 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300730
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000731 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300732
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000733 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100734 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300735 if (ret)
736 return ret;
737
738 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
739
740 return 0;
741}
742
John Harrison87531812015-05-29 17:43:44 +0100743static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100744{
745 int ret;
746
John Harrisone2be4fa2015-05-29 17:43:54 +0100747 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100748 if (ret != 0)
749 return ret;
750
John Harrisonbe013632015-05-29 17:43:45 +0100751 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000753 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100754
Chris Wilsone26e1b92016-01-29 16:49:05 +0000755 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100756}
757
Mika Kuoppala72253422014-10-07 17:21:26 +0300758static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200759 i915_reg_t addr,
760 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300761{
762 const u32 idx = dev_priv->workarounds.count;
763
764 if (WARN_ON(idx >= I915_MAX_WA_REGS))
765 return -ENOSPC;
766
767 dev_priv->workarounds.reg[idx].addr = addr;
768 dev_priv->workarounds.reg[idx].value = val;
769 dev_priv->workarounds.reg[idx].mask = mask;
770
771 dev_priv->workarounds.count++;
772
773 return 0;
774}
775
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100776#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000777 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300778 if (r) \
779 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100780 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300781
782#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000783 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300784
785#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000786 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300787
Damien Lespiau98533252014-12-08 17:33:51 +0000788#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000789 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300790
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000791#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
792#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300793
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000794#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000796static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
797 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000798{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000799 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +0000800 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000801 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000802
803 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
804 return -EINVAL;
805
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000806 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000807 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000808 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000809
810 return 0;
811}
812
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000813static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100814{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000815 struct drm_device *dev = engine->dev;
Arun Siluvery68c61982015-09-25 17:40:38 +0100816 struct drm_i915_private *dev_priv = dev->dev_private;
817
818 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100819
Arun Siluvery717d84d2015-09-25 17:40:39 +0100820 /* WaDisableAsyncFlipPerfMode:bdw,chv */
821 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
822
Arun Siluveryd0581192015-09-25 17:40:40 +0100823 /* WaDisablePartialInstShootdown:bdw,chv */
824 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
825 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
826
Arun Siluverya340af52015-09-25 17:40:45 +0100827 /* Use Force Non-Coherent whenever executing a 3D context. This is a
828 * workaround for for a possible hang in the unlikely event a TLB
829 * invalidation occurs during a PSD flush.
830 */
831 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100832 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100833 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100834 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100835 HDC_FORCE_NON_COHERENT);
836
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100837 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
838 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
839 * polygons in the same 8x4 pixel/sample area to be processed without
840 * stalling waiting for the earlier ones to write to Hierarchical Z
841 * buffer."
842 *
843 * This optimization is off by default for BDW and CHV; turn it on.
844 */
845 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
846
Arun Siluvery48404632015-09-25 17:40:43 +0100847 /* Wa4x4STCOptimizationDisable:bdw,chv */
848 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
849
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100850 /*
851 * BSpec recommends 8x4 when MSAA is used,
852 * however in practice 16x4 seems fastest.
853 *
854 * Note that PS/WM thread counts depend on the WIZ hashing
855 * disable bit, which we don't touch here, but it's good
856 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
857 */
858 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
859 GEN6_WIZ_HASHING_MASK,
860 GEN6_WIZ_HASHING_16x4);
861
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100862 return 0;
863}
864
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000865static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300866{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100867 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000868 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +0300869 struct drm_i915_private *dev_priv = dev->dev_private;
870
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000871 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100872 if (ret)
873 return ret;
874
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700875 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100876 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100877
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700878 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300879 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
880 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100881
Mika Kuoppala72253422014-10-07 17:21:26 +0300882 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
883 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100884
Mika Kuoppala72253422014-10-07 17:21:26 +0300885 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000886 /* WaForceContextSaveRestoreNonCoherent:bdw */
887 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000888 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300889 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100890
Arun Siluvery86d7f232014-08-26 14:44:50 +0100891 return 0;
892}
893
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000894static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300895{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100896 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000897 struct drm_device *dev = engine->dev;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300898 struct drm_i915_private *dev_priv = dev->dev_private;
899
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000900 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100901 if (ret)
902 return ret;
903
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300904 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100905 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300906
Kenneth Graunked60de812015-01-10 18:02:22 -0800907 /* Improve HiZ throughput on CHV. */
908 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
909
Mika Kuoppala72253422014-10-07 17:21:26 +0300910 return 0;
911}
912
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000913static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000914{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000915 struct drm_device *dev = engine->dev;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000916 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300917 uint32_t tmp;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000918 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000919
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300920 /* WaEnableLbsSlaRetryTimerDecrement:skl */
921 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
922 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
923
924 /* WaDisableKillLogic:bxt,skl */
925 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
926 ECOCHK_DIS_TLB);
927
Tim Gore950b2aa2016-03-16 16:13:46 +0000928 /* WaClearFlowControlGpgpuContextSave:skl,bxt */
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100929 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000930 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000931 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000932 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
933
Nick Hoatha119a6e2015-05-07 14:15:30 +0100934 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000935 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
936 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
937
Jani Nikulae87a0052015-10-20 15:22:02 +0300938 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
939 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
940 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000941 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
942 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000943
Jani Nikulae87a0052015-10-20 15:22:02 +0300944 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
945 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
946 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000947 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
948 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100949 /*
950 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
951 * but we do that in per ctx batchbuffer as there is an issue
952 * with this register not getting restored on ctx restore
953 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000954 }
955
Jani Nikulae87a0052015-10-20 15:22:02 +0300956 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
957 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
Nick Hoathcac23df2015-02-05 10:47:22 +0000958 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
959 GEN9_ENABLE_YV12_BUGFIX);
Nick Hoathcac23df2015-02-05 10:47:22 +0000960
Nick Hoath50683682015-05-07 14:15:35 +0100961 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100962 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100963 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
964 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000965
Nick Hoath16be17a2015-05-07 14:15:37 +0100966 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000967 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
968 GEN9_CCS_TLB_PREFETCH_ENABLE);
969
Imre Deak5a2ae952015-05-19 15:04:59 +0300970 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300971 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
972 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200973 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
974 PIXEL_MASK_CAMMING_DISABLE);
975
Imre Deak8ea6f892015-05-19 17:05:42 +0300976 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
977 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Jani Nikulae87a0052015-10-20 15:22:02 +0300978 if (IS_SKL_REVID(dev, SKL_REVID_F0, SKL_REVID_F0) ||
979 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300980 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
981 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
982
Arun Siluvery8c761602015-09-08 10:31:48 +0100983 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300984 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100985 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
986 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100987
Robert Beckett6b6d5622015-09-08 10:31:52 +0100988 /* WaDisableSTUnitPowerOptimization:skl,bxt */
989 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
990
Arun Siluvery6ecf56a2016-01-21 21:43:54 +0000991 /* WaOCLCoherentLineFlush:skl,bxt */
992 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
993 GEN8_LQSC_FLUSH_COHERENT_LINES));
994
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000995 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000996 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000997 if (ret)
998 return ret;
999
Arun Siluvery3669ab62016-01-21 21:43:49 +00001000 /* WaAllowUMDToModifyHDCChicken1:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001001 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +00001002 if (ret)
1003 return ret;
1004
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001005 return 0;
1006}
1007
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001008static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001009{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001010 struct drm_device *dev = engine->dev;
Damien Lespiaub7668792015-02-14 18:30:29 +00001011 struct drm_i915_private *dev_priv = dev->dev_private;
1012 u8 vals[3] = { 0, 0, 0 };
1013 unsigned int i;
1014
1015 for (i = 0; i < 3; i++) {
1016 u8 ss;
1017
1018 /*
1019 * Only consider slices where one, and only one, subslice has 7
1020 * EUs
1021 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001022 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001023 continue;
1024
1025 /*
1026 * subslice_7eu[i] != 0 (because of the check above) and
1027 * ss_max == 4 (maximum number of subslices possible per slice)
1028 *
1029 * -> 0 <= ss <= 3;
1030 */
1031 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1032 vals[i] = 3 - ss;
1033 }
1034
1035 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1036 return 0;
1037
1038 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1039 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1040 GEN9_IZ_HASHING_MASK(2) |
1041 GEN9_IZ_HASHING_MASK(1) |
1042 GEN9_IZ_HASHING_MASK(0),
1043 GEN9_IZ_HASHING(2, vals[2]) |
1044 GEN9_IZ_HASHING(1, vals[1]) |
1045 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001046
Mika Kuoppala72253422014-10-07 17:21:26 +03001047 return 0;
1048}
1049
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001050static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001051{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001052 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001053 struct drm_device *dev = engine->dev;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001054 struct drm_i915_private *dev_priv = dev->dev_private;
1055
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001056 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001057 if (ret)
1058 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001059
Arun Siluverya78536e2016-01-21 21:43:53 +00001060 /*
1061 * Actual WA is to disable percontext preemption granularity control
1062 * until D0 which is the default case so this is equivalent to
1063 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1064 */
1065 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1066 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1067 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1068 }
1069
Jani Nikulae87a0052015-10-20 15:22:02 +03001070 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001071 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1072 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1073 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1074 }
1075
1076 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1077 * involving this register should also be added to WA batch as required.
1078 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001079 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001080 /* WaDisableLSQCROPERFforOCL:skl */
1081 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1082 GEN8_LQSC_RO_PERF_DIS);
1083
1084 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001085 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001086 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1087 GEN9_GAPS_TSV_CREDIT_DISABLE));
1088 }
1089
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001090 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001091 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001092 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1093 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1094
Mika Kuoppalae2386592015-12-18 16:14:53 +02001095 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001096 /*
1097 *Use Force Non-Coherent whenever executing a 3D context. This
1098 * is a workaround for a possible hang in the unlikely event
1099 * a TLB invalidation occurs during a PSD flush.
1100 */
1101 /* WaForceEnableNonCoherent:skl */
1102 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1103 HDC_FORCE_NON_COHERENT);
Mika Kuoppalae2386592015-12-18 16:14:53 +02001104
1105 /* WaDisableHDCInvalidation:skl */
1106 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1107 BDW_DISABLE_HDC_INVALIDATION);
Nick Hoathb62adbd2015-05-07 14:15:34 +01001108 }
1109
Jani Nikulae87a0052015-10-20 15:22:02 +03001110 /* WaBarrierPerformanceFixDisable:skl */
1111 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001112 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1113 HDC_FENCE_DEST_SLM_DISABLE |
1114 HDC_BARRIER_PERFORMANCE_DISABLE);
1115
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001116 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001117 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001118 WA_SET_BIT_MASKED(
1119 GEN7_HALF_SLICE_CHICKEN1,
1120 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001121
Arun Siluvery61074972016-01-21 21:43:52 +00001122 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001123 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001124 if (ret)
1125 return ret;
1126
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001127 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001128}
1129
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001130static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001131{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001132 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001133 struct drm_device *dev = engine->dev;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001134 struct drm_i915_private *dev_priv = dev->dev_private;
1135
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001136 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001137 if (ret)
1138 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001139
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001140 /* WaStoreMultiplePTEenable:bxt */
1141 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001142 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001143 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1144
1145 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001146 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001147 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1148 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1149 }
1150
Nick Hoathdfb601e2015-04-10 13:12:24 +01001151 /* WaDisableThreadStallDopClockGating:bxt */
1152 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1153 STALL_DOP_GATING_DISABLE);
1154
Nick Hoath983b4b92015-04-10 13:12:25 +01001155 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001156 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001157 WA_SET_BIT_MASKED(
1158 GEN7_HALF_SLICE_CHICKEN1,
1159 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1160 }
1161
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001162 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1163 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1164 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001165 /* WaDisableLSQCROPERFforOCL:bxt */
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001166 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001167 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001168 if (ret)
1169 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001170
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001171 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001172 if (ret)
1173 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001174 }
1175
Nick Hoathcae04372015-03-17 11:39:38 +02001176 return 0;
1177}
1178
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001179int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001180{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001181 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +03001182 struct drm_i915_private *dev_priv = dev->dev_private;
1183
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001184 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001185
1186 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001187 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001188
1189 if (IS_BROADWELL(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001190 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001191
1192 if (IS_CHERRYVIEW(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001193 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001194
Damien Lespiau8d205492015-02-09 19:33:15 +00001195 if (IS_SKYLAKE(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001196 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001197
1198 if (IS_BROXTON(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001199 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001200
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001201 return 0;
1202}
1203
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001204static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001205{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001206 struct drm_device *dev = engine->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001207 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001208 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001209 if (ret)
1210 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001211
Akash Goel61a563a2014-03-25 18:01:50 +05301212 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1213 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001214 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001215
1216 /* We need to disable the AsyncFlip performance optimisations in order
1217 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1218 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001219 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001220 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001221 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001222 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001223 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1224
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001225 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301226 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001227 if (INTEL_INFO(dev)->gen == 6)
1228 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001229 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001230
Akash Goel01fa0302014-03-24 23:00:04 +05301231 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001232 if (IS_GEN7(dev))
1233 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301234 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001235 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001236
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001237 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001238 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1239 * "If this bit is set, STCunit will have LRA as replacement
1240 * policy. [...] This bit must be reset. LRA replacement
1241 * policy is not supported."
1242 */
1243 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001244 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001245 }
1246
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001247 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001248 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001249
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001250 if (HAS_L3_DPF(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001251 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001252
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001253 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001254}
1255
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001256static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001257{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001258 struct drm_device *dev = engine->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001259 struct drm_i915_private *dev_priv = dev->dev_private;
1260
1261 if (dev_priv->semaphore_obj) {
1262 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1263 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1264 dev_priv->semaphore_obj = NULL;
1265 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001266
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001267 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001268}
1269
John Harrisonf7169682015-05-29 17:44:05 +01001270static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001271 unsigned int num_dwords)
1272{
1273#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001274 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001275 struct drm_device *dev = signaller->dev;
1276 struct drm_i915_private *dev_priv = dev->dev_private;
1277 struct intel_engine_cs *waiter;
1278 int i, ret, num_rings;
1279
1280 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1281 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1282#undef MBOX_UPDATE_DWORDS
1283
John Harrison5fb9de12015-05-29 17:44:07 +01001284 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001285 if (ret)
1286 return ret;
1287
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001288 for_each_engine(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001289 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001290 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1291 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1292 continue;
1293
John Harrisonf7169682015-05-29 17:44:05 +01001294 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001295 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1296 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1297 PIPE_CONTROL_QW_WRITE |
1298 PIPE_CONTROL_FLUSH_ENABLE);
1299 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1300 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001301 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001302 intel_ring_emit(signaller, 0);
1303 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1304 MI_SEMAPHORE_TARGET(waiter->id));
1305 intel_ring_emit(signaller, 0);
1306 }
1307
1308 return 0;
1309}
1310
John Harrisonf7169682015-05-29 17:44:05 +01001311static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001312 unsigned int num_dwords)
1313{
1314#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001315 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001316 struct drm_device *dev = signaller->dev;
1317 struct drm_i915_private *dev_priv = dev->dev_private;
1318 struct intel_engine_cs *waiter;
1319 int i, ret, num_rings;
1320
1321 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1322 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1323#undef MBOX_UPDATE_DWORDS
1324
John Harrison5fb9de12015-05-29 17:44:07 +01001325 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001326 if (ret)
1327 return ret;
1328
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001329 for_each_engine(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001330 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001331 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1332 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1333 continue;
1334
John Harrisonf7169682015-05-29 17:44:05 +01001335 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001336 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1337 MI_FLUSH_DW_OP_STOREDW);
1338 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1339 MI_FLUSH_DW_USE_GTT);
1340 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001341 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001342 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1343 MI_SEMAPHORE_TARGET(waiter->id));
1344 intel_ring_emit(signaller, 0);
1345 }
1346
1347 return 0;
1348}
1349
John Harrisonf7169682015-05-29 17:44:05 +01001350static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001351 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001352{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001353 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001354 struct drm_device *dev = signaller->dev;
1355 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001356 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001357 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001358
Ben Widawskya1444b72014-06-30 09:53:35 -07001359#define MBOX_UPDATE_DWORDS 3
1360 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1361 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1362#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001363
John Harrison5fb9de12015-05-29 17:44:07 +01001364 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001365 if (ret)
1366 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001367
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001368 for_each_engine(useless, dev_priv, i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001369 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[i];
1370
1371 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001372 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001373
Ben Widawsky78325f22014-04-29 14:52:29 -07001374 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001375 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001376 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001377 }
1378 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001379
Ben Widawskya1444b72014-06-30 09:53:35 -07001380 /* If num_dwords was rounded, make sure the tail pointer is correct */
1381 if (num_rings % 2 == 0)
1382 intel_ring_emit(signaller, MI_NOOP);
1383
Ben Widawsky024a43e2014-04-29 14:52:30 -07001384 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001385}
1386
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001387/**
1388 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001389 *
1390 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001391 *
1392 * Update the mailbox registers in the *other* rings with the current seqno.
1393 * This acts like a signal in the canonical semaphore.
1394 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001395static int
John Harrisonee044a82015-05-29 17:44:00 +01001396gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001397{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001398 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001399 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001400
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001401 if (engine->semaphore.signal)
1402 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001403 else
John Harrison5fb9de12015-05-29 17:44:07 +01001404 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001405
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001406 if (ret)
1407 return ret;
1408
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001409 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1410 intel_ring_emit(engine,
1411 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1412 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1413 intel_ring_emit(engine, MI_USER_INTERRUPT);
1414 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001415
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001416 return 0;
1417}
1418
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001419static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1420 u32 seqno)
1421{
1422 struct drm_i915_private *dev_priv = dev->dev_private;
1423 return dev_priv->last_seqno < seqno;
1424}
1425
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001426/**
1427 * intel_ring_sync - sync the waiter to the signaller on seqno
1428 *
1429 * @waiter - ring that is waiting
1430 * @signaller - ring which has, or will signal
1431 * @seqno - seqno which the waiter will block on
1432 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001433
1434static int
John Harrison599d9242015-05-29 17:44:04 +01001435gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001436 struct intel_engine_cs *signaller,
1437 u32 seqno)
1438{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001439 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001440 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1441 int ret;
1442
John Harrison5fb9de12015-05-29 17:44:07 +01001443 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001444 if (ret)
1445 return ret;
1446
1447 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1448 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001449 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001450 MI_SEMAPHORE_SAD_GTE_SDD);
1451 intel_ring_emit(waiter, seqno);
1452 intel_ring_emit(waiter,
1453 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1454 intel_ring_emit(waiter,
1455 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1456 intel_ring_advance(waiter);
1457 return 0;
1458}
1459
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001460static int
John Harrison599d9242015-05-29 17:44:04 +01001461gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001462 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001463 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001464{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001465 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001466 u32 dw1 = MI_SEMAPHORE_MBOX |
1467 MI_SEMAPHORE_COMPARE |
1468 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001469 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1470 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001471
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001472 /* Throughout all of the GEM code, seqno passed implies our current
1473 * seqno is >= the last seqno executed. However for hardware the
1474 * comparison is strictly greater than.
1475 */
1476 seqno -= 1;
1477
Ben Widawskyebc348b2014-04-29 14:52:28 -07001478 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001479
John Harrison5fb9de12015-05-29 17:44:07 +01001480 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001481 if (ret)
1482 return ret;
1483
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001484 /* If seqno wrap happened, omit the wait with no-ops */
1485 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001486 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001487 intel_ring_emit(waiter, seqno);
1488 intel_ring_emit(waiter, 0);
1489 intel_ring_emit(waiter, MI_NOOP);
1490 } else {
1491 intel_ring_emit(waiter, MI_NOOP);
1492 intel_ring_emit(waiter, MI_NOOP);
1493 intel_ring_emit(waiter, MI_NOOP);
1494 intel_ring_emit(waiter, MI_NOOP);
1495 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001496 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001497
1498 return 0;
1499}
1500
Chris Wilsonc6df5412010-12-15 09:56:50 +00001501#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1502do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001503 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1504 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001505 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1506 intel_ring_emit(ring__, 0); \
1507 intel_ring_emit(ring__, 0); \
1508} while (0)
1509
1510static int
John Harrisonee044a82015-05-29 17:44:00 +01001511pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001512{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001513 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001514 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001515 int ret;
1516
1517 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1518 * incoherent with writes to memory, i.e. completely fubar,
1519 * so we need to use PIPE_NOTIFY instead.
1520 *
1521 * However, we also need to workaround the qword write
1522 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1523 * memory before requesting an interrupt.
1524 */
John Harrison5fb9de12015-05-29 17:44:07 +01001525 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001526 if (ret)
1527 return ret;
1528
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001529 intel_ring_emit(engine,
1530 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001531 PIPE_CONTROL_WRITE_FLUSH |
1532 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001533 intel_ring_emit(engine,
1534 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1535 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1536 intel_ring_emit(engine, 0);
1537 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001538 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001539 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001540 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001541 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001542 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001543 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001544 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001545 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001546 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001547 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001548
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001549 intel_ring_emit(engine,
1550 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001551 PIPE_CONTROL_WRITE_FLUSH |
1552 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001553 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001554 intel_ring_emit(engine,
1555 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1556 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1557 intel_ring_emit(engine, 0);
1558 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001559
Chris Wilsonc6df5412010-12-15 09:56:50 +00001560 return 0;
1561}
1562
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001563static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001564gen6_ring_get_seqno(struct intel_engine_cs *engine, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001565{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001566 /* Workaround to force correct ordering between irq and seqno writes on
1567 * ivb (and maybe also on snb) by reading from a CS register (like
1568 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001569 if (!lazy_coherency) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001570 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1571 POSTING_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +00001572 }
1573
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001574 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001575}
1576
1577static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001578ring_get_seqno(struct intel_engine_cs *engine, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001579{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001580 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001581}
1582
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001583static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001584ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001585{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001586 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001587}
1588
Chris Wilsonc6df5412010-12-15 09:56:50 +00001589static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001590pc_render_get_seqno(struct intel_engine_cs *engine, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001591{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001592 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001593}
1594
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001595static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001596pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001597{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001598 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001599}
1600
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001601static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001602gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001603{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001604 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001606 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001607
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001608 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001609 return false;
1610
Chris Wilson7338aef2012-04-24 21:48:47 +01001611 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001612 if (engine->irq_refcount++ == 0)
1613 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001614 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001615
1616 return true;
1617}
1618
1619static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001620gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001621{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001622 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001623 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001624 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001625
Chris Wilson7338aef2012-04-24 21:48:47 +01001626 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001627 if (--engine->irq_refcount == 0)
1628 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001629 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001630}
1631
1632static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001633i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001634{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001635 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001636 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001637 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001638
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001639 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001640 return false;
1641
Chris Wilson7338aef2012-04-24 21:48:47 +01001642 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001643 if (engine->irq_refcount++ == 0) {
1644 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001645 I915_WRITE(IMR, dev_priv->irq_mask);
1646 POSTING_READ(IMR);
1647 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001648 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001649
1650 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001651}
1652
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001653static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001654i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001655{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001656 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001657 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001658 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001659
Chris Wilson7338aef2012-04-24 21:48:47 +01001660 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001661 if (--engine->irq_refcount == 0) {
1662 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001663 I915_WRITE(IMR, dev_priv->irq_mask);
1664 POSTING_READ(IMR);
1665 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001666 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001667}
1668
Chris Wilsonc2798b12012-04-22 21:13:57 +01001669static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001670i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001671{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001672 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001673 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001674 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001675
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001676 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001677 return false;
1678
Chris Wilson7338aef2012-04-24 21:48:47 +01001679 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001680 if (engine->irq_refcount++ == 0) {
1681 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001682 I915_WRITE16(IMR, dev_priv->irq_mask);
1683 POSTING_READ16(IMR);
1684 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001685 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001686
1687 return true;
1688}
1689
1690static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001691i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001692{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001693 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001694 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001695 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001696
Chris Wilson7338aef2012-04-24 21:48:47 +01001697 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001698 if (--engine->irq_refcount == 0) {
1699 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001700 I915_WRITE16(IMR, dev_priv->irq_mask);
1701 POSTING_READ16(IMR);
1702 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001703 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001704}
1705
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001706static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001707bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001708 u32 invalidate_domains,
1709 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001710{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001711 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001712 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001713
John Harrison5fb9de12015-05-29 17:44:07 +01001714 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001715 if (ret)
1716 return ret;
1717
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001718 intel_ring_emit(engine, MI_FLUSH);
1719 intel_ring_emit(engine, MI_NOOP);
1720 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001721 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001722}
1723
Chris Wilson3cce4692010-10-27 16:11:02 +01001724static int
John Harrisonee044a82015-05-29 17:44:00 +01001725i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001726{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001727 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001728 int ret;
1729
John Harrison5fb9de12015-05-29 17:44:07 +01001730 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001731 if (ret)
1732 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001733
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001734 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1735 intel_ring_emit(engine,
1736 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1737 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1738 intel_ring_emit(engine, MI_USER_INTERRUPT);
1739 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001740
Chris Wilson3cce4692010-10-27 16:11:02 +01001741 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001742}
1743
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001744static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001745gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001746{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001747 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001748 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001749 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001750
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001751 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1752 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001753
Chris Wilson7338aef2012-04-24 21:48:47 +01001754 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001755 if (engine->irq_refcount++ == 0) {
1756 if (HAS_L3_DPF(dev) && engine->id == RCS)
1757 I915_WRITE_IMR(engine,
1758 ~(engine->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001759 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001760 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001761 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1762 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001763 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001764 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001765
1766 return true;
1767}
1768
1769static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001770gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001771{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001772 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001773 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001774 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001775
Chris Wilson7338aef2012-04-24 21:48:47 +01001776 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001777 if (--engine->irq_refcount == 0) {
1778 if (HAS_L3_DPF(dev) && engine->id == RCS)
1779 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001780 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001781 I915_WRITE_IMR(engine, ~0);
1782 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001783 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001784 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001785}
1786
Ben Widawskya19d2932013-05-28 19:22:30 -07001787static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001788hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001789{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001790 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001791 struct drm_i915_private *dev_priv = dev->dev_private;
1792 unsigned long flags;
1793
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001794 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001795 return false;
1796
Daniel Vetter59cdb632013-07-04 23:35:28 +02001797 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001798 if (engine->irq_refcount++ == 0) {
1799 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1800 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001801 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001802 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001803
1804 return true;
1805}
1806
1807static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001808hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001809{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001810 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001811 struct drm_i915_private *dev_priv = dev->dev_private;
1812 unsigned long flags;
1813
Daniel Vetter59cdb632013-07-04 23:35:28 +02001814 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001815 if (--engine->irq_refcount == 0) {
1816 I915_WRITE_IMR(engine, ~0);
1817 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001818 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001819 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001820}
1821
Ben Widawskyabd58f02013-11-02 21:07:09 -07001822static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001823gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001824{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001825 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001826 struct drm_i915_private *dev_priv = dev->dev_private;
1827 unsigned long flags;
1828
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001829 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001830 return false;
1831
1832 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001833 if (engine->irq_refcount++ == 0) {
1834 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1835 I915_WRITE_IMR(engine,
1836 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001837 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1838 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001839 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001840 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001841 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001842 }
1843 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1844
1845 return true;
1846}
1847
1848static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001849gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001850{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001851 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001852 struct drm_i915_private *dev_priv = dev->dev_private;
1853 unsigned long flags;
1854
1855 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001856 if (--engine->irq_refcount == 0) {
1857 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1858 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001859 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1860 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001861 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001862 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001863 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001864 }
1865 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1866}
1867
Zou Nan haid1b851f2010-05-21 09:08:57 +08001868static int
John Harrison53fddaf2015-05-29 17:44:02 +01001869i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001870 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001871 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001872{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001873 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001874 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001875
John Harrison5fb9de12015-05-29 17:44:07 +01001876 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001877 if (ret)
1878 return ret;
1879
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001880 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001881 MI_BATCH_BUFFER_START |
1882 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001883 (dispatch_flags & I915_DISPATCH_SECURE ?
1884 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001885 intel_ring_emit(engine, offset);
1886 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001887
Zou Nan haid1b851f2010-05-21 09:08:57 +08001888 return 0;
1889}
1890
Daniel Vetterb45305f2012-12-17 16:21:27 +01001891/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1892#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001893#define I830_TLB_ENTRIES (2)
1894#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001895static int
John Harrison53fddaf2015-05-29 17:44:02 +01001896i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001897 u64 offset, u32 len,
1898 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001899{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001900 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001901 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001902 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001903
John Harrison5fb9de12015-05-29 17:44:07 +01001904 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001905 if (ret)
1906 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001907
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001908 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001909 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1910 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1911 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1912 intel_ring_emit(engine, cs_offset);
1913 intel_ring_emit(engine, 0xdeadbeef);
1914 intel_ring_emit(engine, MI_NOOP);
1915 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001916
John Harrison8e004ef2015-02-13 11:48:10 +00001917 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001918 if (len > I830_BATCH_LIMIT)
1919 return -ENOSPC;
1920
John Harrison5fb9de12015-05-29 17:44:07 +01001921 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001922 if (ret)
1923 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001924
1925 /* Blit the batch (which has now all relocs applied) to the
1926 * stable batch scratch bo area (so that the CS never
1927 * stumbles over its tlb invalidation bug) ...
1928 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001929 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1930 intel_ring_emit(engine,
1931 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1932 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1933 intel_ring_emit(engine, cs_offset);
1934 intel_ring_emit(engine, 4096);
1935 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001936
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001937 intel_ring_emit(engine, MI_FLUSH);
1938 intel_ring_emit(engine, MI_NOOP);
1939 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001940
1941 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001942 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001943 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001944
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001945 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001946 if (ret)
1947 return ret;
1948
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001949 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1950 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1951 0 : MI_BATCH_NON_SECURE));
1952 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001953
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001954 return 0;
1955}
1956
1957static int
John Harrison53fddaf2015-05-29 17:44:02 +01001958i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001959 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001960 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001961{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001962 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001963 int ret;
1964
John Harrison5fb9de12015-05-29 17:44:07 +01001965 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001966 if (ret)
1967 return ret;
1968
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001969 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1970 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1971 0 : MI_BATCH_NON_SECURE));
1972 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001973
Eric Anholt62fdfea2010-05-21 13:26:39 -07001974 return 0;
1975}
1976
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001977static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001978{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001979 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001980
1981 if (!dev_priv->status_page_dmah)
1982 return;
1983
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001984 drm_pci_free(engine->dev, dev_priv->status_page_dmah);
1985 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001986}
1987
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001988static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001989{
Chris Wilson05394f32010-11-08 19:18:58 +00001990 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001991
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001992 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001993 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001994 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001995
Chris Wilson9da3da62012-06-01 15:20:22 +01001996 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001997 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001998 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001999 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002000}
2001
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002002static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002003{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002004 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002005
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002006 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002007 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002008 int ret;
2009
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002010 obj = i915_gem_alloc_object(engine->dev, 4096);
Chris Wilsone3efda42014-04-09 09:19:41 +01002011 if (obj == NULL) {
2012 DRM_ERROR("Failed to allocate status page\n");
2013 return -ENOMEM;
2014 }
2015
2016 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2017 if (ret)
2018 goto err_unref;
2019
Chris Wilson1f767e02014-07-03 17:33:03 -04002020 flags = 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002021 if (!HAS_LLC(engine->dev))
Chris Wilson1f767e02014-07-03 17:33:03 -04002022 /* On g33, we cannot place HWS above 256MiB, so
2023 * restrict its pinning to the low mappable arena.
2024 * Though this restriction is not documented for
2025 * gen4, gen5, or byt, they also behave similarly
2026 * and hang if the HWS is placed at the top of the
2027 * GTT. To generalise, it appears that all !llc
2028 * platforms have issues with us placing the HWS
2029 * above the mappable region (even though we never
2030 * actualy map it).
2031 */
2032 flags |= PIN_MAPPABLE;
2033 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002034 if (ret) {
2035err_unref:
2036 drm_gem_object_unreference(&obj->base);
2037 return ret;
2038 }
2039
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002040 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002041 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002042
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002043 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2044 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2045 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002046
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002047 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002048 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002049
2050 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002051}
2052
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002053static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002054{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002055 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002056
2057 if (!dev_priv->status_page_dmah) {
2058 dev_priv->status_page_dmah =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002059 drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002060 if (!dev_priv->status_page_dmah)
2061 return -ENOMEM;
2062 }
2063
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002064 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2065 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002066
2067 return 0;
2068}
2069
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002070void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2071{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002072 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
2073 vunmap(ringbuf->virtual_start);
2074 else
2075 iounmap(ringbuf->virtual_start);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002076 ringbuf->virtual_start = NULL;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002077 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002078 i915_gem_object_ggtt_unpin(ringbuf->obj);
2079}
2080
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002081static u32 *vmap_obj(struct drm_i915_gem_object *obj)
2082{
2083 struct sg_page_iter sg_iter;
2084 struct page **pages;
2085 void *addr;
2086 int i;
2087
2088 pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
2089 if (pages == NULL)
2090 return NULL;
2091
2092 i = 0;
2093 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0)
2094 pages[i++] = sg_page_iter_page(&sg_iter);
2095
2096 addr = vmap(pages, i, 0, PAGE_KERNEL);
2097 drm_free_large(pages);
2098
2099 return addr;
2100}
2101
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002102int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2103 struct intel_ringbuffer *ringbuf)
2104{
2105 struct drm_i915_private *dev_priv = to_i915(dev);
2106 struct drm_i915_gem_object *obj = ringbuf->obj;
2107 int ret;
2108
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002109 if (HAS_LLC(dev_priv) && !obj->stolen) {
2110 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
2111 if (ret)
2112 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002113
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002114 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2115 if (ret) {
2116 i915_gem_object_ggtt_unpin(obj);
2117 return ret;
2118 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002119
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002120 ringbuf->virtual_start = vmap_obj(obj);
2121 if (ringbuf->virtual_start == NULL) {
2122 i915_gem_object_ggtt_unpin(obj);
2123 return -ENOMEM;
2124 }
2125 } else {
2126 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2127 if (ret)
2128 return ret;
2129
2130 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2131 if (ret) {
2132 i915_gem_object_ggtt_unpin(obj);
2133 return ret;
2134 }
2135
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002136 /* Access through the GTT requires the device to be awake. */
2137 assert_rpm_wakelock_held(dev_priv);
2138
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002139 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
2140 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2141 if (ringbuf->virtual_start == NULL) {
2142 i915_gem_object_ggtt_unpin(obj);
2143 return -EINVAL;
2144 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002145 }
2146
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002147 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
2148
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002149 return 0;
2150}
2151
Chris Wilson01101fa2015-09-03 13:01:39 +01002152static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002153{
Oscar Mateo2919d292014-07-03 16:28:02 +01002154 drm_gem_object_unreference(&ringbuf->obj->base);
2155 ringbuf->obj = NULL;
2156}
2157
Chris Wilson01101fa2015-09-03 13:01:39 +01002158static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2159 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002160{
Chris Wilsone3efda42014-04-09 09:19:41 +01002161 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002162
2163 obj = NULL;
2164 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002165 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002166 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002167 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002168 if (obj == NULL)
2169 return -ENOMEM;
2170
Akash Goel24f3a8c2014-06-17 10:59:42 +05302171 /* mark ring buffers as read-only from GPU side by default */
2172 obj->gt_ro = 1;
2173
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002174 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002175
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002176 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002177}
2178
Chris Wilson01101fa2015-09-03 13:01:39 +01002179struct intel_ringbuffer *
2180intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2181{
2182 struct intel_ringbuffer *ring;
2183 int ret;
2184
2185 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002186 if (ring == NULL) {
2187 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2188 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002189 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002190 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002191
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002192 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002193 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002194
2195 ring->size = size;
2196 /* Workaround an erratum on the i830 which causes a hang if
2197 * the TAIL pointer points to within the last 2 cachelines
2198 * of the buffer.
2199 */
2200 ring->effective_size = size;
2201 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2202 ring->effective_size -= 2 * CACHELINE_BYTES;
2203
2204 ring->last_retired_head = -1;
2205 intel_ring_update_space(ring);
2206
2207 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2208 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002209 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2210 engine->name, ret);
2211 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002212 kfree(ring);
2213 return ERR_PTR(ret);
2214 }
2215
2216 return ring;
2217}
2218
2219void
2220intel_ringbuffer_free(struct intel_ringbuffer *ring)
2221{
2222 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002223 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002224 kfree(ring);
2225}
2226
Ben Widawskyc43b5632012-04-16 14:07:40 -07002227static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002228 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002229{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002230 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002231 int ret;
2232
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002233 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002234
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002235 engine->dev = dev;
2236 INIT_LIST_HEAD(&engine->active_list);
2237 INIT_LIST_HEAD(&engine->request_list);
2238 INIT_LIST_HEAD(&engine->execlist_queue);
2239 INIT_LIST_HEAD(&engine->buffers);
2240 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2241 memset(engine->semaphore.sync_seqno, 0,
2242 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002243
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002244 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002245
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002246 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002247 if (IS_ERR(ringbuf)) {
2248 ret = PTR_ERR(ringbuf);
2249 goto error;
2250 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002251 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002252
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002253 if (I915_NEED_GFX_HWS(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002254 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002255 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002256 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002257 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002258 WARN_ON(engine->id != RCS);
2259 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002260 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002261 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002262 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002263
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002264 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2265 if (ret) {
2266 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002267 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002268 intel_destroy_ringbuffer_obj(ringbuf);
2269 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002270 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002271
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002272 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002273 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002274 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002275
Oscar Mateo8ee14972014-05-22 14:13:34 +01002276 return 0;
2277
2278error:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002279 intel_cleanup_engine(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002280 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002281}
2282
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002283void intel_cleanup_engine(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002284{
John Harrison6402c332014-10-31 12:00:26 +00002285 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002286
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002287 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002288 return;
2289
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002290 dev_priv = to_i915(engine->dev);
John Harrison6402c332014-10-31 12:00:26 +00002291
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002292 if (engine->buffer) {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002293 intel_stop_engine(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002294 WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002295
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002296 intel_unpin_ringbuffer_obj(engine->buffer);
2297 intel_ringbuffer_free(engine->buffer);
2298 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002299 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002300
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002301 if (engine->cleanup)
2302 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002303
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002304 if (I915_NEED_GFX_HWS(engine->dev)) {
2305 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002306 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002307 WARN_ON(engine->id != RCS);
2308 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002309 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002310
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002311 i915_cmd_parser_fini_ring(engine);
2312 i915_gem_batch_pool_fini(&engine->batch_pool);
2313 engine->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002314}
2315
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002316static int ring_wait_for_space(struct intel_engine_cs *engine, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002317{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002318 struct intel_ringbuffer *ringbuf = engine->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002319 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002320 unsigned space;
2321 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002322
Dave Gordonebd0fd42014-11-27 11:22:49 +00002323 if (intel_ring_space(ringbuf) >= n)
2324 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002325
John Harrison79bbcc22015-06-30 12:40:55 +01002326 /* The whole point of reserving space is to not wait! */
2327 WARN_ON(ringbuf->reserved_in_use);
2328
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002329 list_for_each_entry(request, &engine->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002330 space = __intel_ring_space(request->postfix, ringbuf->tail,
2331 ringbuf->size);
2332 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002333 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002334 }
2335
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002336 if (WARN_ON(&request->list == &engine->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002337 return -ENOSPC;
2338
Daniel Vettera4b3a572014-11-26 14:17:05 +01002339 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002340 if (ret)
2341 return ret;
2342
Chris Wilsonb4716182015-04-27 13:41:17 +01002343 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002344 return 0;
2345}
2346
John Harrison79bbcc22015-06-30 12:40:55 +01002347static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002348{
2349 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002350 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002351
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002352 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002353 rem /= 4;
2354 while (rem--)
2355 iowrite32(MI_NOOP, virt++);
2356
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002357 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002358 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002359}
2360
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002361int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002362{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002363 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002364
Chris Wilson3e960502012-11-27 16:22:54 +00002365 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002366 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002367 return 0;
2368
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002369 req = list_entry(engine->request_list.prev,
2370 struct drm_i915_gem_request,
2371 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002372
Chris Wilsonb4716182015-04-27 13:41:17 +01002373 /* Make sure we do not trigger any retires */
2374 return __i915_wait_request(req,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002375 atomic_read(&to_i915(engine->dev)->gpu_error.reset_counter),
2376 to_i915(engine->dev)->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002377 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002378}
2379
John Harrison6689cb22015-03-19 12:30:08 +00002380int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002381{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002382 request->ringbuf = request->engine->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002383 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002384}
2385
John Harrisonccd98fe2015-05-29 17:44:09 +01002386int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2387{
2388 /*
2389 * The first call merely notes the reserve request and is common for
2390 * all back ends. The subsequent localised _begin() call actually
2391 * ensures that the reservation is available. Without the begin, if
2392 * the request creator immediately submitted the request without
2393 * adding any commands to it then there might not actually be
2394 * sufficient room for the submission commands.
2395 */
2396 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2397
2398 return intel_ring_begin(request, 0);
2399}
2400
John Harrison29b1b412015-06-18 13:10:09 +01002401void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2402{
John Harrisonccd98fe2015-05-29 17:44:09 +01002403 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002404 WARN_ON(ringbuf->reserved_in_use);
2405
2406 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002407}
2408
2409void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2410{
2411 WARN_ON(ringbuf->reserved_in_use);
2412
2413 ringbuf->reserved_size = 0;
2414 ringbuf->reserved_in_use = false;
2415}
2416
2417void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2418{
2419 WARN_ON(ringbuf->reserved_in_use);
2420
2421 ringbuf->reserved_in_use = true;
2422 ringbuf->reserved_tail = ringbuf->tail;
2423}
2424
2425void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2426{
2427 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002428 if (ringbuf->tail > ringbuf->reserved_tail) {
2429 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2430 "request reserved size too small: %d vs %d!\n",
2431 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2432 } else {
2433 /*
2434 * The ring was wrapped while the reserved space was in use.
2435 * That means that some unknown amount of the ring tail was
2436 * no-op filled and skipped. Thus simply adding the ring size
2437 * to the tail and doing the above space check will not work.
2438 * Rather than attempt to track how much tail was skipped,
2439 * it is much simpler to say that also skipping the sanity
2440 * check every once in a while is not a big issue.
2441 */
2442 }
John Harrison29b1b412015-06-18 13:10:09 +01002443
2444 ringbuf->reserved_size = 0;
2445 ringbuf->reserved_in_use = false;
2446}
2447
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002448static int __intel_ring_prepare(struct intel_engine_cs *engine, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002449{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002450 struct intel_ringbuffer *ringbuf = engine->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002451 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2452 int remain_actual = ringbuf->size - ringbuf->tail;
2453 int ret, total_bytes, wait_bytes = 0;
2454 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002455
John Harrison79bbcc22015-06-30 12:40:55 +01002456 if (ringbuf->reserved_in_use)
2457 total_bytes = bytes;
2458 else
2459 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002460
John Harrison79bbcc22015-06-30 12:40:55 +01002461 if (unlikely(bytes > remain_usable)) {
2462 /*
2463 * Not enough space for the basic request. So need to flush
2464 * out the remainder and then wait for base + reserved.
2465 */
2466 wait_bytes = remain_actual + total_bytes;
2467 need_wrap = true;
2468 } else {
2469 if (unlikely(total_bytes > remain_usable)) {
2470 /*
2471 * The base request will fit but the reserved space
2472 * falls off the end. So only need to to wait for the
2473 * reserved size after flushing out the remainder.
2474 */
2475 wait_bytes = remain_actual + ringbuf->reserved_size;
2476 need_wrap = true;
2477 } else if (total_bytes > ringbuf->space) {
2478 /* No wrapping required, just waiting. */
2479 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002480 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002481 }
2482
John Harrison79bbcc22015-06-30 12:40:55 +01002483 if (wait_bytes) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002484 ret = ring_wait_for_space(engine, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002485 if (unlikely(ret))
2486 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002487
2488 if (need_wrap)
2489 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002490 }
2491
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002492 return 0;
2493}
2494
John Harrison5fb9de12015-05-29 17:44:07 +01002495int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002496 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002497{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002498 struct intel_engine_cs *engine;
John Harrison5fb9de12015-05-29 17:44:07 +01002499 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002500 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002501
John Harrison5fb9de12015-05-29 17:44:07 +01002502 WARN_ON(req == NULL);
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002503 engine = req->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002504 dev_priv = req->i915;
John Harrison5fb9de12015-05-29 17:44:07 +01002505
Daniel Vetter33196de2012-11-14 17:14:05 +01002506 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2507 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002508 if (ret)
2509 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002510
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002511 ret = __intel_ring_prepare(engine, num_dwords * sizeof(uint32_t));
Chris Wilson304d6952014-01-02 14:32:35 +00002512 if (ret)
2513 return ret;
2514
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002515 engine->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002516 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002517}
2518
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002519/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002520int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002521{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002522 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002523 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002524 int ret;
2525
2526 if (num_dwords == 0)
2527 return 0;
2528
Chris Wilson18393f62014-04-09 09:19:40 +01002529 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002530 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002531 if (ret)
2532 return ret;
2533
2534 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002535 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002536
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002537 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002538
2539 return 0;
2540}
2541
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002542void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002543{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002544 struct drm_device *dev = engine->dev;
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002545 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002546
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002547 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002548 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2549 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002550 if (HAS_VEBOX(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002551 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002552 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002553
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002554 engine->set_seqno(engine, seqno);
2555 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002556}
2557
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002558static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002559 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002560{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002561 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002562
2563 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002564
Chris Wilson12f55812012-07-05 17:14:01 +01002565 /* Disable notification that the ring is IDLE. The GT
2566 * will then assume that it is busy and bring it out of rc6.
2567 */
2568 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2569 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2570
2571 /* Clear the context id. Here be magic! */
2572 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2573
2574 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002575 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002576 GEN6_BSD_SLEEP_INDICATOR) == 0,
2577 50))
2578 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002579
Chris Wilson12f55812012-07-05 17:14:01 +01002580 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002581 I915_WRITE_TAIL(engine, value);
2582 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002583
2584 /* Let the ring send IDLE messages to the GT again,
2585 * and so let it sleep to conserve power when idle.
2586 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002587 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002588 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002589}
2590
John Harrisona84c3ae2015-05-29 17:43:57 +01002591static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002592 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002593{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002594 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002595 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002596 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002597
John Harrison5fb9de12015-05-29 17:44:07 +01002598 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002599 if (ret)
2600 return ret;
2601
Chris Wilson71a77e02011-02-02 12:13:49 +00002602 cmd = MI_FLUSH_DW;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002603 if (INTEL_INFO(engine->dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002604 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002605
2606 /* We always require a command barrier so that subsequent
2607 * commands, such as breadcrumb interrupts, are strictly ordered
2608 * wrt the contents of the write cache being flushed to memory
2609 * (and thus being coherent from the CPU).
2610 */
2611 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2612
Jesse Barnes9a289772012-10-26 09:42:42 -07002613 /*
2614 * Bspec vol 1c.5 - video engine command streamer:
2615 * "If ENABLED, all TLBs will be invalidated once the flush
2616 * operation is complete. This bit is only valid when the
2617 * Post-Sync Operation field is a value of 1h or 3h."
2618 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002619 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002620 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2621
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002622 intel_ring_emit(engine, cmd);
2623 intel_ring_emit(engine,
2624 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2625 if (INTEL_INFO(engine->dev)->gen >= 8) {
2626 intel_ring_emit(engine, 0); /* upper addr */
2627 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002628 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002629 intel_ring_emit(engine, 0);
2630 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002631 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002632 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002633 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002634}
2635
2636static int
John Harrison53fddaf2015-05-29 17:44:02 +01002637gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002638 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002639 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002640{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002641 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002642 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002643 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002644 int ret;
2645
John Harrison5fb9de12015-05-29 17:44:07 +01002646 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002647 if (ret)
2648 return ret;
2649
2650 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002651 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002652 (dispatch_flags & I915_DISPATCH_RS ?
2653 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002654 intel_ring_emit(engine, lower_32_bits(offset));
2655 intel_ring_emit(engine, upper_32_bits(offset));
2656 intel_ring_emit(engine, MI_NOOP);
2657 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002658
2659 return 0;
2660}
2661
2662static int
John Harrison53fddaf2015-05-29 17:44:02 +01002663hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002664 u64 offset, u32 len,
2665 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002666{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002667 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002668 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002669
John Harrison5fb9de12015-05-29 17:44:07 +01002670 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002671 if (ret)
2672 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002673
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002674 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002675 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002676 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002677 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2678 (dispatch_flags & I915_DISPATCH_RS ?
2679 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002680 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002681 intel_ring_emit(engine, offset);
2682 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002683
2684 return 0;
2685}
2686
2687static int
John Harrison53fddaf2015-05-29 17:44:02 +01002688gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002689 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002690 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002691{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002692 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002693 int ret;
2694
John Harrison5fb9de12015-05-29 17:44:07 +01002695 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002696 if (ret)
2697 return ret;
2698
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002699 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002700 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002701 (dispatch_flags & I915_DISPATCH_SECURE ?
2702 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002703 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002704 intel_ring_emit(engine, offset);
2705 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002706
Akshay Joshi0206e352011-08-16 15:34:10 -04002707 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002708}
2709
Chris Wilson549f7362010-10-19 11:19:32 +01002710/* Blitter support (SandyBridge+) */
2711
John Harrisona84c3ae2015-05-29 17:43:57 +01002712static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002713 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002714{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002715 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002716 struct drm_device *dev = engine->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002717 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002718 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002719
John Harrison5fb9de12015-05-29 17:44:07 +01002720 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002721 if (ret)
2722 return ret;
2723
Chris Wilson71a77e02011-02-02 12:13:49 +00002724 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002725 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002726 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002727
2728 /* We always require a command barrier so that subsequent
2729 * commands, such as breadcrumb interrupts, are strictly ordered
2730 * wrt the contents of the write cache being flushed to memory
2731 * (and thus being coherent from the CPU).
2732 */
2733 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2734
Jesse Barnes9a289772012-10-26 09:42:42 -07002735 /*
2736 * Bspec vol 1c.3 - blitter engine command streamer:
2737 * "If ENABLED, all TLBs will be invalidated once the flush
2738 * operation is complete. This bit is only valid when the
2739 * Post-Sync Operation field is a value of 1h or 3h."
2740 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002741 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002742 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002743 intel_ring_emit(engine, cmd);
2744 intel_ring_emit(engine,
2745 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002746 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002747 intel_ring_emit(engine, 0); /* upper addr */
2748 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002749 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002750 intel_ring_emit(engine, 0);
2751 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002752 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002753 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002754
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002755 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002756}
2757
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002758int intel_init_render_ring_buffer(struct drm_device *dev)
2759{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002760 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002761 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002762 struct drm_i915_gem_object *obj;
2763 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002764
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002765 engine->name = "render ring";
2766 engine->id = RCS;
2767 engine->exec_id = I915_EXEC_RENDER;
2768 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002769
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002770 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002771 if (i915_semaphore_is_enabled(dev)) {
2772 obj = i915_gem_alloc_object(dev, 4096);
2773 if (obj == NULL) {
2774 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2775 i915.semaphores = 0;
2776 } else {
2777 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2778 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2779 if (ret != 0) {
2780 drm_gem_object_unreference(&obj->base);
2781 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2782 i915.semaphores = 0;
2783 } else
2784 dev_priv->semaphore_obj = obj;
2785 }
2786 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002787
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002788 engine->init_context = intel_rcs_ctx_init;
2789 engine->add_request = gen6_add_request;
2790 engine->flush = gen8_render_ring_flush;
2791 engine->irq_get = gen8_ring_get_irq;
2792 engine->irq_put = gen8_ring_put_irq;
2793 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2794 engine->get_seqno = gen6_ring_get_seqno;
2795 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002796 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002797 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002798 engine->semaphore.sync_to = gen8_ring_sync;
2799 engine->semaphore.signal = gen8_rcs_signal;
2800 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002801 }
2802 } else if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002803 engine->init_context = intel_rcs_ctx_init;
2804 engine->add_request = gen6_add_request;
2805 engine->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002806 if (INTEL_INFO(dev)->gen == 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002807 engine->flush = gen6_render_ring_flush;
2808 engine->irq_get = gen6_ring_get_irq;
2809 engine->irq_put = gen6_ring_put_irq;
2810 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2811 engine->get_seqno = gen6_ring_get_seqno;
2812 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002813 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002814 engine->semaphore.sync_to = gen6_ring_sync;
2815 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002816 /*
2817 * The current semaphore is only applied on pre-gen8
2818 * platform. And there is no VCS2 ring on the pre-gen8
2819 * platform. So the semaphore between RCS and VCS2 is
2820 * initialized as INVALID. Gen8 will initialize the
2821 * sema between VCS2 and RCS later.
2822 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002823 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2824 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2825 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2826 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2827 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2828 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2829 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2830 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2831 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2832 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002833 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002834 } else if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002835 engine->add_request = pc_render_add_request;
2836 engine->flush = gen4_render_ring_flush;
2837 engine->get_seqno = pc_render_get_seqno;
2838 engine->set_seqno = pc_render_set_seqno;
2839 engine->irq_get = gen5_ring_get_irq;
2840 engine->irq_put = gen5_ring_put_irq;
2841 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002842 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002843 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002844 engine->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002845 if (INTEL_INFO(dev)->gen < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002846 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002847 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002848 engine->flush = gen4_render_ring_flush;
2849 engine->get_seqno = ring_get_seqno;
2850 engine->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002851 if (IS_GEN2(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002852 engine->irq_get = i8xx_ring_get_irq;
2853 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002854 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002855 engine->irq_get = i9xx_ring_get_irq;
2856 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002857 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002858 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002859 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002860 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002861
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002862 if (IS_HASWELL(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002863 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002864 else if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002865 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002866 else if (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002867 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002868 else if (INTEL_INFO(dev)->gen >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002869 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002870 else if (IS_I830(dev) || IS_845G(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002871 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002872 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002873 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2874 engine->init_hw = init_render_ring;
2875 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002876
Daniel Vetterb45305f2012-12-17 16:21:27 +01002877 /* Workaround batchbuffer to combat CS tlb bug. */
2878 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002879 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002880 if (obj == NULL) {
2881 DRM_ERROR("Failed to allocate batch bo\n");
2882 return -ENOMEM;
2883 }
2884
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002885 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002886 if (ret != 0) {
2887 drm_gem_object_unreference(&obj->base);
2888 DRM_ERROR("Failed to ping batch bo\n");
2889 return ret;
2890 }
2891
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002892 engine->scratch.obj = obj;
2893 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002894 }
2895
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002896 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002897 if (ret)
2898 return ret;
2899
2900 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002901 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002902 if (ret)
2903 return ret;
2904 }
2905
2906 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002907}
2908
2909int intel_init_bsd_ring_buffer(struct drm_device *dev)
2910{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002911 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002912 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002913
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002914 engine->name = "bsd ring";
2915 engine->id = VCS;
2916 engine->exec_id = I915_EXEC_BSD;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002917
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002918 engine->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002919 if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002920 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002921 /* gen6 bsd needs a special wa for tail updates */
2922 if (IS_GEN6(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002923 engine->write_tail = gen6_bsd_ring_write_tail;
2924 engine->flush = gen6_bsd_ring_flush;
2925 engine->add_request = gen6_add_request;
2926 engine->get_seqno = gen6_ring_get_seqno;
2927 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002928 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002929 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002930 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002931 engine->irq_get = gen8_ring_get_irq;
2932 engine->irq_put = gen8_ring_put_irq;
2933 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002934 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002935 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002936 engine->semaphore.sync_to = gen8_ring_sync;
2937 engine->semaphore.signal = gen8_xcs_signal;
2938 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002939 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002940 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002941 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2942 engine->irq_get = gen6_ring_get_irq;
2943 engine->irq_put = gen6_ring_put_irq;
2944 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002945 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002946 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002947 engine->semaphore.sync_to = gen6_ring_sync;
2948 engine->semaphore.signal = gen6_signal;
2949 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2950 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2951 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2952 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2953 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2954 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2955 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2956 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2957 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2958 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002959 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002960 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002961 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002962 engine->mmio_base = BSD_RING_BASE;
2963 engine->flush = bsd_ring_flush;
2964 engine->add_request = i9xx_add_request;
2965 engine->get_seqno = ring_get_seqno;
2966 engine->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002967 if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002968 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2969 engine->irq_get = gen5_ring_get_irq;
2970 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002971 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002972 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2973 engine->irq_get = i9xx_ring_get_irq;
2974 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002975 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002976 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002977 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002978 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002979
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002980 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002981}
Chris Wilson549f7362010-10-19 11:19:32 +01002982
Zhao Yakui845f74a2014-04-17 10:37:37 +08002983/**
Damien Lespiau62659922015-01-29 14:13:40 +00002984 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002985 */
2986int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2987{
2988 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002989 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002990
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002991 engine->name = "bsd2 ring";
2992 engine->id = VCS2;
2993 engine->exec_id = I915_EXEC_BSD;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002994
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002995 engine->write_tail = ring_write_tail;
2996 engine->mmio_base = GEN8_BSD2_RING_BASE;
2997 engine->flush = gen6_bsd_ring_flush;
2998 engine->add_request = gen6_add_request;
2999 engine->get_seqno = gen6_ring_get_seqno;
3000 engine->set_seqno = ring_set_seqno;
3001 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003002 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003003 engine->irq_get = gen8_ring_get_irq;
3004 engine->irq_put = gen8_ring_put_irq;
3005 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003006 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07003007 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003008 engine->semaphore.sync_to = gen8_ring_sync;
3009 engine->semaphore.signal = gen8_xcs_signal;
3010 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07003011 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003012 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003013
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003014 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08003015}
3016
Chris Wilson549f7362010-10-19 11:19:32 +01003017int intel_init_blt_ring_buffer(struct drm_device *dev)
3018{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003019 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003020 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01003021
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003022 engine->name = "blitter ring";
3023 engine->id = BCS;
3024 engine->exec_id = I915_EXEC_BLT;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003025
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003026 engine->mmio_base = BLT_RING_BASE;
3027 engine->write_tail = ring_write_tail;
3028 engine->flush = gen6_ring_flush;
3029 engine->add_request = gen6_add_request;
3030 engine->get_seqno = gen6_ring_get_seqno;
3031 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003032 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003033 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003034 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003035 engine->irq_get = gen8_ring_get_irq;
3036 engine->irq_put = gen8_ring_put_irq;
3037 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003038 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003039 engine->semaphore.sync_to = gen8_ring_sync;
3040 engine->semaphore.signal = gen8_xcs_signal;
3041 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003042 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003043 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003044 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3045 engine->irq_get = gen6_ring_get_irq;
3046 engine->irq_put = gen6_ring_put_irq;
3047 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003048 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003049 engine->semaphore.signal = gen6_signal;
3050 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003051 /*
3052 * The current semaphore is only applied on pre-gen8
3053 * platform. And there is no VCS2 ring on the pre-gen8
3054 * platform. So the semaphore between BCS and VCS2 is
3055 * initialized as INVALID. Gen8 will initialize the
3056 * sema between BCS and VCS2 later.
3057 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003058 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3059 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3060 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3061 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3062 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3063 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3064 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3065 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3066 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3067 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003068 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003069 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003070 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003071
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003072 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003073}
Chris Wilsona7b97612012-07-20 12:41:08 +01003074
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003075int intel_init_vebox_ring_buffer(struct drm_device *dev)
3076{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003077 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003078 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003079
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003080 engine->name = "video enhancement ring";
3081 engine->id = VECS;
3082 engine->exec_id = I915_EXEC_VEBOX;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003083
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003084 engine->mmio_base = VEBOX_RING_BASE;
3085 engine->write_tail = ring_write_tail;
3086 engine->flush = gen6_ring_flush;
3087 engine->add_request = gen6_add_request;
3088 engine->get_seqno = gen6_ring_get_seqno;
3089 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003090
3091 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003092 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003093 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003094 engine->irq_get = gen8_ring_get_irq;
3095 engine->irq_put = gen8_ring_put_irq;
3096 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003097 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003098 engine->semaphore.sync_to = gen8_ring_sync;
3099 engine->semaphore.signal = gen8_xcs_signal;
3100 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003101 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003102 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003103 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3104 engine->irq_get = hsw_vebox_get_irq;
3105 engine->irq_put = hsw_vebox_put_irq;
3106 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003107 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003108 engine->semaphore.sync_to = gen6_ring_sync;
3109 engine->semaphore.signal = gen6_signal;
3110 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3111 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3112 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3113 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3114 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3115 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3116 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3117 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3118 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3119 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003120 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003121 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003122 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003123
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003124 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003125}
3126
Chris Wilsona7b97612012-07-20 12:41:08 +01003127int
John Harrison4866d722015-05-29 17:43:55 +01003128intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003129{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003130 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003131 int ret;
3132
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003133 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003134 return 0;
3135
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003136 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003137 if (ret)
3138 return ret;
3139
John Harrisona84c3ae2015-05-29 17:43:57 +01003140 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003141
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003142 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003143 return 0;
3144}
3145
3146int
John Harrison2f200552015-05-29 17:43:53 +01003147intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003148{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003149 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003150 uint32_t flush_domains;
3151 int ret;
3152
3153 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003154 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003155 flush_domains = I915_GEM_GPU_DOMAINS;
3156
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003157 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003158 if (ret)
3159 return ret;
3160
John Harrisona84c3ae2015-05-29 17:43:57 +01003161 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003162
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003163 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003164 return 0;
3165}
Chris Wilsone3efda42014-04-09 09:19:41 +01003166
3167void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003168intel_stop_engine(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003169{
3170 int ret;
3171
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003172 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003173 return;
3174
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003175 ret = intel_engine_idle(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003176 if (ret && !i915_reset_in_progress(&to_i915(engine->dev)->gpu_error))
Chris Wilsone3efda42014-04-09 09:19:41 +01003177 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003178 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003179
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003180 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003181}