blob: 0df660ddda0d69684f457a444b724c8b8a1fcaaa [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000056bool intel_engine_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010057{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000058 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000059 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020060}
Chris Wilson09246732013-08-10 22:16:32 +010061
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000062static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020063{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000064 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010065 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000066 if (intel_engine_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010067 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000068 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010069}
70
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000071static int
John Harrisona84c3ae2015-05-29 17:43:57 +010072gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010073 u32 invalidate_domains,
74 u32 flush_domains)
75{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000076 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010077 u32 cmd;
78 int ret;
79
80 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020081 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 cmd |= MI_NO_WRITE_FLUSH;
83
84 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
85 cmd |= MI_READ_FLUSH;
86
John Harrison5fb9de12015-05-29 17:44:07 +010087 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 if (ret)
89 return ret;
90
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000091 intel_ring_emit(engine, cmd);
92 intel_ring_emit(engine, MI_NOOP);
93 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094
95 return 0;
96}
97
98static int
John Harrisona84c3ae2015-05-29 17:43:57 +010099gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100 u32 invalidate_domains,
101 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000103 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000104 struct drm_device *dev = engine->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100105 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000106 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100107
Chris Wilson36d527d2011-03-19 22:26:49 +0000108 /*
109 * read/write caches:
110 *
111 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
112 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
113 * also flushed at 2d versus 3d pipeline switches.
114 *
115 * read-only caches:
116 *
117 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
118 * MI_READ_FLUSH is set, and is always flushed on 965.
119 *
120 * I915_GEM_DOMAIN_COMMAND may not exist?
121 *
122 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
123 * invalidated when MI_EXE_FLUSH is set.
124 *
125 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
126 * invalidated with every MI_FLUSH.
127 *
128 * TLBs:
129 *
130 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
131 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
132 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
133 * are flushed at any MI_FLUSH.
134 */
135
136 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100137 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000138 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000139 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
140 cmd |= MI_EXE_FLUSH;
141
142 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
143 (IS_G4X(dev) || IS_GEN5(dev)))
144 cmd |= MI_INVALIDATE_ISP;
145
John Harrison5fb9de12015-05-29 17:44:07 +0100146 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 if (ret)
148 return ret;
149
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000150 intel_ring_emit(engine, cmd);
151 intel_ring_emit(engine, MI_NOOP);
152 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000153
154 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800155}
156
Jesse Barnes8d315282011-10-16 10:23:31 +0200157/**
158 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
159 * implementing two workarounds on gen6. From section 1.4.7.1
160 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
161 *
162 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
163 * produced by non-pipelined state commands), software needs to first
164 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
165 * 0.
166 *
167 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
168 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
169 *
170 * And the workaround for these two requires this workaround first:
171 *
172 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
173 * BEFORE the pipe-control with a post-sync op and no write-cache
174 * flushes.
175 *
176 * And this last workaround is tricky because of the requirements on
177 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
178 * volume 2 part 1:
179 *
180 * "1 of the following must also be set:
181 * - Render Target Cache Flush Enable ([12] of DW1)
182 * - Depth Cache Flush Enable ([0] of DW1)
183 * - Stall at Pixel Scoreboard ([1] of DW1)
184 * - Depth Stall ([13] of DW1)
185 * - Post-Sync Operation ([13] of DW1)
186 * - Notify Enable ([8] of DW1)"
187 *
188 * The cache flushes require the workaround flush that triggered this
189 * one, so we can't use it. Depth stall would trigger the same.
190 * Post-sync nonzero is what triggered this second workaround, so we
191 * can't use that one either. Notify enable is IRQs, which aren't
192 * really our business. That leaves only stall at scoreboard.
193 */
194static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100195intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200196{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000197 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000198 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200199 int ret;
200
John Harrison5fb9de12015-05-29 17:44:07 +0100201 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200202 if (ret)
203 return ret;
204
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000205 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
206 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000208 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
209 intel_ring_emit(engine, 0); /* low dword */
210 intel_ring_emit(engine, 0); /* high dword */
211 intel_ring_emit(engine, MI_NOOP);
212 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200213
John Harrison5fb9de12015-05-29 17:44:07 +0100214 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200215 if (ret)
216 return ret;
217
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000218 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
219 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
220 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
221 intel_ring_emit(engine, 0);
222 intel_ring_emit(engine, 0);
223 intel_ring_emit(engine, MI_NOOP);
224 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200225
226 return 0;
227}
228
229static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100230gen6_render_ring_flush(struct drm_i915_gem_request *req,
231 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200232{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000233 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200234 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000235 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200236 int ret;
237
Paulo Zanonib3111502012-08-17 18:35:42 -0300238 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100239 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300240 if (ret)
241 return ret;
242
Jesse Barnes8d315282011-10-16 10:23:31 +0200243 /* Just flush everything. Experiments have shown that reducing the
244 * number of bits based on the write domains has little performance
245 * impact.
246 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 if (flush_domains) {
248 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
249 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
250 /*
251 * Ensure that any following seqno writes only happen
252 * when the render cache is indeed flushed.
253 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200254 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 }
256 if (invalidate_domains) {
257 flags |= PIPE_CONTROL_TLB_INVALIDATE;
258 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
260 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
261 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
262 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
263 /*
264 * TLB invalidate requires a post-sync write.
265 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700266 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100267 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200268
John Harrison5fb9de12015-05-29 17:44:07 +0100269 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200270 if (ret)
271 return ret;
272
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000273 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(engine, flags);
275 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
276 intel_ring_emit(engine, 0);
277 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278
279 return 0;
280}
281
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100282static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100283gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300284{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000285 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300286 int ret;
287
John Harrison5fb9de12015-05-29 17:44:07 +0100288 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300289 if (ret)
290 return ret;
291
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000292 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
293 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300294 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000295 intel_ring_emit(engine, 0);
296 intel_ring_emit(engine, 0);
297 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300298
299 return 0;
300}
301
302static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100303gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300304 u32 invalidate_domains, u32 flush_domains)
305{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000306 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300307 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000308 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 int ret;
310
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 /*
312 * Ensure that any following seqno writes only happen when the render
313 * cache is indeed flushed.
314 *
315 * Workaround: 4th PIPE_CONTROL command (except the ones with only
316 * read-cache invalidate bits set) must have the CS_STALL bit set. We
317 * don't try to be clever and just set it unconditionally.
318 */
319 flags |= PIPE_CONTROL_CS_STALL;
320
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300321 /* Just flush everything. Experiments have shown that reducing the
322 * number of bits based on the write domains has little performance
323 * impact.
324 */
325 if (flush_domains) {
326 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
327 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800328 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100329 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300330 }
331 if (invalidate_domains) {
332 flags |= PIPE_CONTROL_TLB_INVALIDATE;
333 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
337 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000338 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300339 /*
340 * TLB invalidate requires a post-sync write.
341 */
342 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200343 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300344
Chris Wilsonadd284a2014-12-16 08:44:32 +0000345 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
346
Paulo Zanonif3987632012-08-17 18:35:43 -0300347 /* Workaround: we must issue a pipe_control with CS-stall bit
348 * set before a pipe_control command that has the state cache
349 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100350 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300351 }
352
John Harrison5fb9de12015-05-29 17:44:07 +0100353 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 if (ret)
355 return ret;
356
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000357 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
358 intel_ring_emit(engine, flags);
359 intel_ring_emit(engine, scratch_addr);
360 intel_ring_emit(engine, 0);
361 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300362
363 return 0;
364}
365
Ben Widawskya5f3d682013-11-02 21:07:27 -0700366static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100367gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300368 u32 flags, u32 scratch_addr)
369{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000370 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300371 int ret;
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 if (ret)
375 return ret;
376
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000377 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
378 intel_ring_emit(engine, flags);
379 intel_ring_emit(engine, scratch_addr);
380 intel_ring_emit(engine, 0);
381 intel_ring_emit(engine, 0);
382 intel_ring_emit(engine, 0);
383 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300384
385 return 0;
386}
387
388static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100389gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700390 u32 invalidate_domains, u32 flush_domains)
391{
392 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000393 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800394 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700395
396 flags |= PIPE_CONTROL_CS_STALL;
397
398 if (flush_domains) {
399 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
400 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800401 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100402 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700403 }
404 if (invalidate_domains) {
405 flags |= PIPE_CONTROL_TLB_INVALIDATE;
406 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
407 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
408 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
409 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
410 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
411 flags |= PIPE_CONTROL_QW_WRITE;
412 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800413
414 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100415 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800416 PIPE_CONTROL_CS_STALL |
417 PIPE_CONTROL_STALL_AT_SCOREBOARD,
418 0);
419 if (ret)
420 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421 }
422
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100423 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700424}
425
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000426static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100427 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800428{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000429 struct drm_i915_private *dev_priv = engine->dev->dev_private;
430 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800431}
432
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000433u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000436 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800437
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000438 if (INTEL_INFO(engine->dev)->gen >= 8)
439 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
440 RING_ACTHD_UDW(engine->mmio_base));
441 else if (INTEL_INFO(engine->dev)->gen >= 4)
442 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000443 else
444 acthd = I915_READ(ACTHD);
445
446 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800447}
448
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000449static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200450{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000451 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200452 u32 addr;
453
454 addr = dev_priv->status_page_dmah->busaddr;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000455 if (INTEL_INFO(engine->dev)->gen >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
457 I915_WRITE(HWS_PGA, addr);
458}
459
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000460static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000461{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000462 struct drm_device *dev = engine->dev;
463 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200464 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000465
466 /* The ring status page addresses are no longer next to the rest of
467 * the ring registers as of gen7.
468 */
469 if (IS_GEN7(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000470 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471 case RCS:
472 mmio = RENDER_HWS_PGA_GEN7;
473 break;
474 case BCS:
475 mmio = BLT_HWS_PGA_GEN7;
476 break;
477 /*
478 * VCS2 actually doesn't exist on Gen7. Only shut up
479 * gcc switch check warning
480 */
481 case VCS2:
482 case VCS:
483 mmio = BSD_HWS_PGA_GEN7;
484 break;
485 case VECS:
486 mmio = VEBOX_HWS_PGA_GEN7;
487 break;
488 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000489 } else if (IS_GEN6(engine->dev)) {
490 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000491 } else {
492 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000493 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000494 }
495
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000496 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000497 POSTING_READ(mmio);
498
499 /*
500 * Flush the TLB for this page
501 *
502 * FIXME: These two bits have disappeared on gen8, so a question
503 * arises: do we still need this and if so how should we go about
504 * invalidating the TLB?
505 */
506 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000507 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000508
509 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000510 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000511
512 I915_WRITE(reg,
513 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
514 INSTPM_SYNC_FLUSH));
515 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
516 1000))
517 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000518 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000519 }
520}
521
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000522static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100523{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000524 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson9991ae72014-04-02 16:36:07 +0100525
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000526 if (!IS_GEN2(engine->dev)) {
527 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
528 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
529 DRM_ERROR("%s : timed out trying to stop ring\n",
530 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100531 /* Sometimes we observe that the idle flag is not
532 * set even though the ring is empty. So double
533 * check before giving up.
534 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000535 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100536 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100537 }
538 }
539
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000540 I915_WRITE_CTL(engine, 0);
541 I915_WRITE_HEAD(engine, 0);
542 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100543
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000544 if (!IS_GEN2(engine->dev)) {
545 (void)I915_READ_CTL(engine);
546 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100547 }
548
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000549 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100550}
551
Tomas Elffc0768c2016-03-21 16:26:59 +0000552void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
553{
554 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
555}
556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800558{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000559 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300560 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000561 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100562 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200563 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564
Mika Kuoppala59bad942015-01-16 11:34:40 +0200565 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200566
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000567 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100568 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000569 DRM_DEBUG_KMS("%s head not reset to zero "
570 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000571 engine->name,
572 I915_READ_CTL(engine),
573 I915_READ_HEAD(engine),
574 I915_READ_TAIL(engine),
575 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000577 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000578 DRM_ERROR("failed to set %s head to zero "
579 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000580 engine->name,
581 I915_READ_CTL(engine),
582 I915_READ_HEAD(engine),
583 I915_READ_TAIL(engine),
584 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100585 ret = -EIO;
586 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000587 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700588 }
589
Chris Wilson9991ae72014-04-02 16:36:07 +0100590 if (I915_NEED_GFX_HWS(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000591 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100592 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000593 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100594
Jiri Kosinaece4a172014-08-07 16:29:53 +0200595 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000596 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200597
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200598 /* Initialize the ring. This must happen _after_ we've cleared the ring
599 * registers with the above sequence (the readback of the HEAD registers
600 * also enforces ordering), otherwise the hw might lose the new ring
601 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000602 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100603
604 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000605 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100606 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000607 engine->name, I915_READ_HEAD(engine));
608 I915_WRITE_HEAD(engine, 0);
609 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100610
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000611 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100612 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000613 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800614
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000616 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
617 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
618 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000619 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100620 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000621 engine->name,
622 I915_READ_CTL(engine),
623 I915_READ_CTL(engine) & RING_VALID,
624 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
625 I915_READ_START(engine),
626 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200627 ret = -EIO;
628 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800629 }
630
Dave Gordonebd0fd42014-11-27 11:22:49 +0000631 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000632 ringbuf->head = I915_READ_HEAD(engine);
633 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000634 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000635
Tomas Elffc0768c2016-03-21 16:26:59 +0000636 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100637
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200638out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200639 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200640
641 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700642}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800643
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100644void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000645intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100646{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000647 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000649 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100650 return;
651
652 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000653 kunmap(sg_page(engine->scratch.obj->pages->sgl));
654 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100655 }
656
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000657 drm_gem_object_unreference(&engine->scratch.obj->base);
658 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100659}
660
661int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000662intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000663{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664 int ret;
665
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000666 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667
Dave Gordond37cd8a2016-04-22 19:14:32 +0100668 engine->scratch.obj = i915_gem_object_create(engine->dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100669 if (IS_ERR(engine->scratch.obj)) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670 DRM_ERROR("Failed to allocate seqno page\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +0100671 ret = PTR_ERR(engine->scratch.obj);
672 engine->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673 goto err;
674 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100675
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000676 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
677 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100678 if (ret)
679 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000681 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682 if (ret)
683 goto err_unref;
684
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000685 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
686 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
687 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800688 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000689 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800690 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200692 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000693 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000694 return 0;
695
696err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000697 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000698err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000699 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000701 return ret;
702}
703
John Harrisone2be4fa2015-05-29 17:43:54 +0100704static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100705{
Mika Kuoppala72253422014-10-07 17:21:26 +0300706 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000707 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000708 struct drm_device *dev = engine->dev;
Arun Siluvery888b5992014-08-26 14:44:51 +0100709 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300710 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100711
Francisco Jerez02235802015-10-07 14:44:01 +0300712 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300713 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100714
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000715 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100716 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100717 if (ret)
718 return ret;
719
John Harrison5fb9de12015-05-29 17:44:07 +0100720 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 if (ret)
722 return ret;
723
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000724 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300725 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000726 intel_ring_emit_reg(engine, w->reg[i].addr);
727 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300728 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300730
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000731 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300732
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000733 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100734 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300735 if (ret)
736 return ret;
737
738 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
739
740 return 0;
741}
742
John Harrison87531812015-05-29 17:43:44 +0100743static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100744{
745 int ret;
746
John Harrisone2be4fa2015-05-29 17:43:54 +0100747 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100748 if (ret != 0)
749 return ret;
750
John Harrisonbe013632015-05-29 17:43:45 +0100751 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000753 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100754
Chris Wilsone26e1b92016-01-29 16:49:05 +0000755 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100756}
757
Mika Kuoppala72253422014-10-07 17:21:26 +0300758static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200759 i915_reg_t addr,
760 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300761{
762 const u32 idx = dev_priv->workarounds.count;
763
764 if (WARN_ON(idx >= I915_MAX_WA_REGS))
765 return -ENOSPC;
766
767 dev_priv->workarounds.reg[idx].addr = addr;
768 dev_priv->workarounds.reg[idx].value = val;
769 dev_priv->workarounds.reg[idx].mask = mask;
770
771 dev_priv->workarounds.count++;
772
773 return 0;
774}
775
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100776#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000777 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300778 if (r) \
779 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100780 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300781
782#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000783 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300784
785#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000786 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300787
Damien Lespiau98533252014-12-08 17:33:51 +0000788#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000789 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300790
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000791#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
792#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300793
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000794#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000796static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
797 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000798{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000799 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +0000800 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000801 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000802
803 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
804 return -EINVAL;
805
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000806 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000807 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000808 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000809
810 return 0;
811}
812
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000813static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100814{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000815 struct drm_device *dev = engine->dev;
Arun Siluvery68c61982015-09-25 17:40:38 +0100816 struct drm_i915_private *dev_priv = dev->dev_private;
817
818 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100819
Arun Siluvery717d84d2015-09-25 17:40:39 +0100820 /* WaDisableAsyncFlipPerfMode:bdw,chv */
821 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
822
Arun Siluveryd0581192015-09-25 17:40:40 +0100823 /* WaDisablePartialInstShootdown:bdw,chv */
824 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
825 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
826
Arun Siluverya340af52015-09-25 17:40:45 +0100827 /* Use Force Non-Coherent whenever executing a 3D context. This is a
828 * workaround for for a possible hang in the unlikely event a TLB
829 * invalidation occurs during a PSD flush.
830 */
831 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100832 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100833 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100834 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100835 HDC_FORCE_NON_COHERENT);
836
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100837 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
838 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
839 * polygons in the same 8x4 pixel/sample area to be processed without
840 * stalling waiting for the earlier ones to write to Hierarchical Z
841 * buffer."
842 *
843 * This optimization is off by default for BDW and CHV; turn it on.
844 */
845 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
846
Arun Siluvery48404632015-09-25 17:40:43 +0100847 /* Wa4x4STCOptimizationDisable:bdw,chv */
848 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
849
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100850 /*
851 * BSpec recommends 8x4 when MSAA is used,
852 * however in practice 16x4 seems fastest.
853 *
854 * Note that PS/WM thread counts depend on the WIZ hashing
855 * disable bit, which we don't touch here, but it's good
856 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
857 */
858 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
859 GEN6_WIZ_HASHING_MASK,
860 GEN6_WIZ_HASHING_16x4);
861
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100862 return 0;
863}
864
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000865static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300866{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100867 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000868 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +0300869 struct drm_i915_private *dev_priv = dev->dev_private;
870
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000871 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100872 if (ret)
873 return ret;
874
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700875 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100876 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100877
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700878 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300879 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
880 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100881
Mika Kuoppala72253422014-10-07 17:21:26 +0300882 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
883 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100884
Mika Kuoppala72253422014-10-07 17:21:26 +0300885 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000886 /* WaForceContextSaveRestoreNonCoherent:bdw */
887 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000888 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300889 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100890
Arun Siluvery86d7f232014-08-26 14:44:50 +0100891 return 0;
892}
893
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000894static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300895{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100896 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000897 struct drm_device *dev = engine->dev;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300898 struct drm_i915_private *dev_priv = dev->dev_private;
899
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000900 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100901 if (ret)
902 return ret;
903
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300904 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100905 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300906
Kenneth Graunked60de812015-01-10 18:02:22 -0800907 /* Improve HiZ throughput on CHV. */
908 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
909
Mika Kuoppala72253422014-10-07 17:21:26 +0300910 return 0;
911}
912
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000913static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000914{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000915 struct drm_device *dev = engine->dev;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000916 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300917 uint32_t tmp;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000918 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000919
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300920 /* WaEnableLbsSlaRetryTimerDecrement:skl */
921 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
922 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
923
924 /* WaDisableKillLogic:bxt,skl */
925 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
926 ECOCHK_DIS_TLB);
927
Tim Gore950b2aa2016-03-16 16:13:46 +0000928 /* WaClearFlowControlGpgpuContextSave:skl,bxt */
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100929 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000930 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000931 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000932 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
933
Nick Hoatha119a6e2015-05-07 14:15:30 +0100934 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000935 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
936 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
937
Jani Nikulae87a0052015-10-20 15:22:02 +0300938 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
939 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
940 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000941 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
942 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000943
Jani Nikulae87a0052015-10-20 15:22:02 +0300944 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
945 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
946 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000947 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
948 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100949 /*
950 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
951 * but we do that in per ctx batchbuffer as there is an issue
952 * with this register not getting restored on ctx restore
953 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000954 }
955
Jani Nikulae87a0052015-10-20 15:22:02 +0300956 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Tim Gorebfd8ad42016-04-19 15:45:52 +0100957 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt */
958 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
959 GEN9_ENABLE_YV12_BUGFIX |
960 GEN9_ENABLE_GPGPU_PREEMPTION);
Nick Hoathcac23df2015-02-05 10:47:22 +0000961
Nick Hoath50683682015-05-07 14:15:35 +0100962 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100963 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100964 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
965 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000966
Nick Hoath16be17a2015-05-07 14:15:37 +0100967 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000968 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
969 GEN9_CCS_TLB_PREFETCH_ENABLE);
970
Imre Deak5a2ae952015-05-19 15:04:59 +0300971 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300972 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
973 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200974 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
975 PIXEL_MASK_CAMMING_DISABLE);
976
Imre Deak8ea6f892015-05-19 17:05:42 +0300977 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
978 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Mika Kuoppala97ea6be2016-04-05 15:56:17 +0300979 if (IS_SKL_REVID(dev, SKL_REVID_F0, REVID_FOREVER) ||
Jani Nikulae87a0052015-10-20 15:22:02 +0300980 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300981 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
982 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
983
Arun Siluvery8c761602015-09-08 10:31:48 +0100984 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300985 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100986 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
987 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100988
Robert Beckett6b6d5622015-09-08 10:31:52 +0100989 /* WaDisableSTUnitPowerOptimization:skl,bxt */
990 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
991
Arun Siluvery6ecf56a2016-01-21 21:43:54 +0000992 /* WaOCLCoherentLineFlush:skl,bxt */
993 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
994 GEN8_LQSC_FLUSH_COHERENT_LINES));
995
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000996 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000997 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000998 if (ret)
999 return ret;
1000
Arun Siluvery3669ab62016-01-21 21:43:49 +00001001 /* WaAllowUMDToModifyHDCChicken1:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001002 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +00001003 if (ret)
1004 return ret;
1005
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001006 return 0;
1007}
1008
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001009static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001010{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001011 struct drm_device *dev = engine->dev;
Damien Lespiaub7668792015-02-14 18:30:29 +00001012 struct drm_i915_private *dev_priv = dev->dev_private;
1013 u8 vals[3] = { 0, 0, 0 };
1014 unsigned int i;
1015
1016 for (i = 0; i < 3; i++) {
1017 u8 ss;
1018
1019 /*
1020 * Only consider slices where one, and only one, subslice has 7
1021 * EUs
1022 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001023 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001024 continue;
1025
1026 /*
1027 * subslice_7eu[i] != 0 (because of the check above) and
1028 * ss_max == 4 (maximum number of subslices possible per slice)
1029 *
1030 * -> 0 <= ss <= 3;
1031 */
1032 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1033 vals[i] = 3 - ss;
1034 }
1035
1036 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1037 return 0;
1038
1039 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1040 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1041 GEN9_IZ_HASHING_MASK(2) |
1042 GEN9_IZ_HASHING_MASK(1) |
1043 GEN9_IZ_HASHING_MASK(0),
1044 GEN9_IZ_HASHING(2, vals[2]) |
1045 GEN9_IZ_HASHING(1, vals[1]) |
1046 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001047
Mika Kuoppala72253422014-10-07 17:21:26 +03001048 return 0;
1049}
1050
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001051static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001052{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001053 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001054 struct drm_device *dev = engine->dev;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001055 struct drm_i915_private *dev_priv = dev->dev_private;
1056
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001057 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001058 if (ret)
1059 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001060
Arun Siluverya78536e2016-01-21 21:43:53 +00001061 /*
1062 * Actual WA is to disable percontext preemption granularity control
1063 * until D0 which is the default case so this is equivalent to
1064 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1065 */
1066 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1067 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1068 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1069 }
1070
Jani Nikulae87a0052015-10-20 15:22:02 +03001071 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001072 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1073 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1074 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1075 }
1076
1077 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1078 * involving this register should also be added to WA batch as required.
1079 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001080 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001081 /* WaDisableLSQCROPERFforOCL:skl */
1082 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1083 GEN8_LQSC_RO_PERF_DIS);
1084
1085 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001086 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001087 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1088 GEN9_GAPS_TSV_CREDIT_DISABLE));
1089 }
1090
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001091 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001092 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001093 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1094 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1095
Mika Kuoppala97ea6be2016-04-05 15:56:17 +03001096 /* This is tied to WaForceContextSaveRestoreNonCoherent */
1097 if (IS_SKL_REVID(dev, 0, REVID_FOREVER)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001098 /*
1099 *Use Force Non-Coherent whenever executing a 3D context. This
1100 * is a workaround for a possible hang in the unlikely event
1101 * a TLB invalidation occurs during a PSD flush.
1102 */
1103 /* WaForceEnableNonCoherent:skl */
1104 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1105 HDC_FORCE_NON_COHERENT);
Mika Kuoppalae2386592015-12-18 16:14:53 +02001106
1107 /* WaDisableHDCInvalidation:skl */
1108 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1109 BDW_DISABLE_HDC_INVALIDATION);
Nick Hoathb62adbd2015-05-07 14:15:34 +01001110 }
1111
Jani Nikulae87a0052015-10-20 15:22:02 +03001112 /* WaBarrierPerformanceFixDisable:skl */
1113 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001114 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1115 HDC_FENCE_DEST_SLM_DISABLE |
1116 HDC_BARRIER_PERFORMANCE_DISABLE);
1117
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001118 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001119 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001120 WA_SET_BIT_MASKED(
1121 GEN7_HALF_SLICE_CHICKEN1,
1122 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001123
Arun Siluvery61074972016-01-21 21:43:52 +00001124 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001125 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001126 if (ret)
1127 return ret;
1128
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001129 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001130}
1131
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001132static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001133{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001134 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001135 struct drm_device *dev = engine->dev;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001136 struct drm_i915_private *dev_priv = dev->dev_private;
1137
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001138 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001139 if (ret)
1140 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001141
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001142 /* WaStoreMultiplePTEenable:bxt */
1143 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001144 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001145 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1146
1147 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001148 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001149 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1150 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1151 }
1152
Nick Hoathdfb601e2015-04-10 13:12:24 +01001153 /* WaDisableThreadStallDopClockGating:bxt */
1154 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1155 STALL_DOP_GATING_DISABLE);
1156
Nick Hoath983b4b92015-04-10 13:12:25 +01001157 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001158 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001159 WA_SET_BIT_MASKED(
1160 GEN7_HALF_SLICE_CHICKEN1,
1161 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1162 }
1163
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001164 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1165 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1166 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001167 /* WaDisableLSQCROPERFforOCL:bxt */
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001168 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001169 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001170 if (ret)
1171 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001172
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001173 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001174 if (ret)
1175 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001176 }
1177
Tim Gore050fc462016-04-22 09:46:01 +01001178 /* WaProgramL3SqcReg1DefaultForPerf:bxt */
1179 if (IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
1180 I915_WRITE(GEN8_L3SQCREG1, BXT_WA_L3SQCREG1_DEFAULT);
1181
Nick Hoathcae04372015-03-17 11:39:38 +02001182 return 0;
1183}
1184
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001185int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001186{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001187 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +03001188 struct drm_i915_private *dev_priv = dev->dev_private;
1189
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001190 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001191
1192 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001193 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001194
1195 if (IS_BROADWELL(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001196 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001197
1198 if (IS_CHERRYVIEW(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001199 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001200
Damien Lespiau8d205492015-02-09 19:33:15 +00001201 if (IS_SKYLAKE(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001202 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001203
1204 if (IS_BROXTON(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001205 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001206
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001207 return 0;
1208}
1209
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001210static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001211{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001212 struct drm_device *dev = engine->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001213 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001214 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001215 if (ret)
1216 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001217
Akash Goel61a563a2014-03-25 18:01:50 +05301218 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1219 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001220 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001221
1222 /* We need to disable the AsyncFlip performance optimisations in order
1223 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1224 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001225 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001226 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001227 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001228 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001229 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1230
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001231 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301232 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001233 if (INTEL_INFO(dev)->gen == 6)
1234 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001235 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001236
Akash Goel01fa0302014-03-24 23:00:04 +05301237 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001238 if (IS_GEN7(dev))
1239 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301240 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001241 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001242
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001243 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001244 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1245 * "If this bit is set, STCunit will have LRA as replacement
1246 * policy. [...] This bit must be reset. LRA replacement
1247 * policy is not supported."
1248 */
1249 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001250 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001251 }
1252
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001253 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001254 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001255
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001256 if (HAS_L3_DPF(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001257 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001258
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001259 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001260}
1261
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001262static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001263{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001264 struct drm_device *dev = engine->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001265 struct drm_i915_private *dev_priv = dev->dev_private;
1266
1267 if (dev_priv->semaphore_obj) {
1268 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1269 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1270 dev_priv->semaphore_obj = NULL;
1271 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001272
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001273 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001274}
1275
John Harrisonf7169682015-05-29 17:44:05 +01001276static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001277 unsigned int num_dwords)
1278{
1279#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001280 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001281 struct drm_device *dev = signaller->dev;
1282 struct drm_i915_private *dev_priv = dev->dev_private;
1283 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001284 enum intel_engine_id id;
1285 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001286
1287 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1288 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1289#undef MBOX_UPDATE_DWORDS
1290
John Harrison5fb9de12015-05-29 17:44:07 +01001291 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001292 if (ret)
1293 return ret;
1294
Dave Gordonc3232b12016-03-23 18:19:53 +00001295 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001296 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001297 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001298 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1299 continue;
1300
John Harrisonf7169682015-05-29 17:44:05 +01001301 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001302 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1303 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1304 PIPE_CONTROL_QW_WRITE |
1305 PIPE_CONTROL_FLUSH_ENABLE);
1306 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1307 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001308 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001309 intel_ring_emit(signaller, 0);
1310 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1311 MI_SEMAPHORE_TARGET(waiter->id));
1312 intel_ring_emit(signaller, 0);
1313 }
1314
1315 return 0;
1316}
1317
John Harrisonf7169682015-05-29 17:44:05 +01001318static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001319 unsigned int num_dwords)
1320{
1321#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001322 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001323 struct drm_device *dev = signaller->dev;
1324 struct drm_i915_private *dev_priv = dev->dev_private;
1325 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001326 enum intel_engine_id id;
1327 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001328
1329 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1330 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1331#undef MBOX_UPDATE_DWORDS
1332
John Harrison5fb9de12015-05-29 17:44:07 +01001333 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001334 if (ret)
1335 return ret;
1336
Dave Gordonc3232b12016-03-23 18:19:53 +00001337 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001338 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001339 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001340 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1341 continue;
1342
John Harrisonf7169682015-05-29 17:44:05 +01001343 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001344 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1345 MI_FLUSH_DW_OP_STOREDW);
1346 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1347 MI_FLUSH_DW_USE_GTT);
1348 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001349 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001350 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1351 MI_SEMAPHORE_TARGET(waiter->id));
1352 intel_ring_emit(signaller, 0);
1353 }
1354
1355 return 0;
1356}
1357
John Harrisonf7169682015-05-29 17:44:05 +01001358static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001359 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001360{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001361 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001362 struct drm_device *dev = signaller->dev;
1363 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001364 struct intel_engine_cs *useless;
Dave Gordonc3232b12016-03-23 18:19:53 +00001365 enum intel_engine_id id;
1366 int ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001367
Ben Widawskya1444b72014-06-30 09:53:35 -07001368#define MBOX_UPDATE_DWORDS 3
1369 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1370 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1371#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001372
John Harrison5fb9de12015-05-29 17:44:07 +01001373 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001374 if (ret)
1375 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001376
Dave Gordonc3232b12016-03-23 18:19:53 +00001377 for_each_engine_id(useless, dev_priv, id) {
1378 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001379
1380 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001381 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001382
Ben Widawsky78325f22014-04-29 14:52:29 -07001383 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001384 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001385 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001386 }
1387 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001388
Ben Widawskya1444b72014-06-30 09:53:35 -07001389 /* If num_dwords was rounded, make sure the tail pointer is correct */
1390 if (num_rings % 2 == 0)
1391 intel_ring_emit(signaller, MI_NOOP);
1392
Ben Widawsky024a43e2014-04-29 14:52:30 -07001393 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001394}
1395
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001396/**
1397 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001398 *
1399 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001400 *
1401 * Update the mailbox registers in the *other* rings with the current seqno.
1402 * This acts like a signal in the canonical semaphore.
1403 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001404static int
John Harrisonee044a82015-05-29 17:44:00 +01001405gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001406{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001407 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001408 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001409
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001410 if (engine->semaphore.signal)
1411 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001412 else
John Harrison5fb9de12015-05-29 17:44:07 +01001413 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001414
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001415 if (ret)
1416 return ret;
1417
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001418 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1419 intel_ring_emit(engine,
1420 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1421 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1422 intel_ring_emit(engine, MI_USER_INTERRUPT);
1423 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001424
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001425 return 0;
1426}
1427
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001428static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1429 u32 seqno)
1430{
1431 struct drm_i915_private *dev_priv = dev->dev_private;
1432 return dev_priv->last_seqno < seqno;
1433}
1434
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001435/**
1436 * intel_ring_sync - sync the waiter to the signaller on seqno
1437 *
1438 * @waiter - ring that is waiting
1439 * @signaller - ring which has, or will signal
1440 * @seqno - seqno which the waiter will block on
1441 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001442
1443static int
John Harrison599d9242015-05-29 17:44:04 +01001444gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001445 struct intel_engine_cs *signaller,
1446 u32 seqno)
1447{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001448 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001449 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1450 int ret;
1451
John Harrison5fb9de12015-05-29 17:44:07 +01001452 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001453 if (ret)
1454 return ret;
1455
1456 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1457 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001458 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001459 MI_SEMAPHORE_SAD_GTE_SDD);
1460 intel_ring_emit(waiter, seqno);
1461 intel_ring_emit(waiter,
1462 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1463 intel_ring_emit(waiter,
1464 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1465 intel_ring_advance(waiter);
1466 return 0;
1467}
1468
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001469static int
John Harrison599d9242015-05-29 17:44:04 +01001470gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001471 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001472 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001473{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001474 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001475 u32 dw1 = MI_SEMAPHORE_MBOX |
1476 MI_SEMAPHORE_COMPARE |
1477 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001478 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1479 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001480
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001481 /* Throughout all of the GEM code, seqno passed implies our current
1482 * seqno is >= the last seqno executed. However for hardware the
1483 * comparison is strictly greater than.
1484 */
1485 seqno -= 1;
1486
Ben Widawskyebc348b2014-04-29 14:52:28 -07001487 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001488
John Harrison5fb9de12015-05-29 17:44:07 +01001489 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001490 if (ret)
1491 return ret;
1492
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001493 /* If seqno wrap happened, omit the wait with no-ops */
1494 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001495 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001496 intel_ring_emit(waiter, seqno);
1497 intel_ring_emit(waiter, 0);
1498 intel_ring_emit(waiter, MI_NOOP);
1499 } else {
1500 intel_ring_emit(waiter, MI_NOOP);
1501 intel_ring_emit(waiter, MI_NOOP);
1502 intel_ring_emit(waiter, MI_NOOP);
1503 intel_ring_emit(waiter, MI_NOOP);
1504 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001505 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001506
1507 return 0;
1508}
1509
Chris Wilsonc6df5412010-12-15 09:56:50 +00001510#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1511do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001512 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1513 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001514 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1515 intel_ring_emit(ring__, 0); \
1516 intel_ring_emit(ring__, 0); \
1517} while (0)
1518
1519static int
John Harrisonee044a82015-05-29 17:44:00 +01001520pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001521{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001522 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001523 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001524 int ret;
1525
1526 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1527 * incoherent with writes to memory, i.e. completely fubar,
1528 * so we need to use PIPE_NOTIFY instead.
1529 *
1530 * However, we also need to workaround the qword write
1531 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1532 * memory before requesting an interrupt.
1533 */
John Harrison5fb9de12015-05-29 17:44:07 +01001534 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001535 if (ret)
1536 return ret;
1537
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001538 intel_ring_emit(engine,
1539 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001540 PIPE_CONTROL_WRITE_FLUSH |
1541 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001542 intel_ring_emit(engine,
1543 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1544 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1545 intel_ring_emit(engine, 0);
1546 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001547 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001548 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001549 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001550 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001551 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001552 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001553 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001554 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001555 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001556 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001557
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001558 intel_ring_emit(engine,
1559 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001560 PIPE_CONTROL_WRITE_FLUSH |
1561 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001562 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001563 intel_ring_emit(engine,
1564 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1565 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1566 intel_ring_emit(engine, 0);
1567 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001568
Chris Wilsonc6df5412010-12-15 09:56:50 +00001569 return 0;
1570}
1571
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001572static void
1573gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001574{
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001575 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1576
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001577 /* Workaround to force correct ordering between irq and seqno writes on
1578 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +01001579 * ACTHD) before reading the status page.
1580 *
1581 * Note that this effectively stalls the read by the time it takes to
1582 * do a memory transaction, which more or less ensures that the write
1583 * from the GPU has sufficient time to invalidate the CPU cacheline.
1584 * Alternatively we could delay the interrupt from the CS ring to give
1585 * the write time to land, but that would incur a delay after every
1586 * batch i.e. much more frequent than a delay when waiting for the
1587 * interrupt (with the same net latency).
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001588 *
1589 * Also note that to prevent whole machine hangs on gen7, we have to
1590 * take the spinlock to guard against concurrent cacheline access.
Chris Wilson9b9ed302016-04-09 10:57:53 +01001591 */
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001592 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001593 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001594 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001595}
1596
1597static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001598ring_get_seqno(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001599{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001600 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001601}
1602
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001603static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001604ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001605{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001606 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001607}
1608
Chris Wilsonc6df5412010-12-15 09:56:50 +00001609static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001610pc_render_get_seqno(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001611{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001612 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001613}
1614
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001615static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001616pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001617{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001618 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001619}
1620
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001621static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001622gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001623{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001624 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001625 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001626 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001627
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001628 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001629 return false;
1630
Chris Wilson7338aef2012-04-24 21:48:47 +01001631 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001632 if (engine->irq_refcount++ == 0)
1633 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001634 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001635
1636 return true;
1637}
1638
1639static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001640gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001641{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001642 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001643 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001644 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001645
Chris Wilson7338aef2012-04-24 21:48:47 +01001646 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001647 if (--engine->irq_refcount == 0)
1648 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001649 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001650}
1651
1652static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001653i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001654{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001655 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001656 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001657 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001658
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001659 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001660 return false;
1661
Chris Wilson7338aef2012-04-24 21:48:47 +01001662 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001663 if (engine->irq_refcount++ == 0) {
1664 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001665 I915_WRITE(IMR, dev_priv->irq_mask);
1666 POSTING_READ(IMR);
1667 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001668 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001669
1670 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001671}
1672
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001673static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001674i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001675{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001676 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001677 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001678 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001679
Chris Wilson7338aef2012-04-24 21:48:47 +01001680 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001681 if (--engine->irq_refcount == 0) {
1682 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001683 I915_WRITE(IMR, dev_priv->irq_mask);
1684 POSTING_READ(IMR);
1685 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001686 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001687}
1688
Chris Wilsonc2798b12012-04-22 21:13:57 +01001689static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001690i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001691{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001692 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001693 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001694 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001695
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001696 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001697 return false;
1698
Chris Wilson7338aef2012-04-24 21:48:47 +01001699 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001700 if (engine->irq_refcount++ == 0) {
1701 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001702 I915_WRITE16(IMR, dev_priv->irq_mask);
1703 POSTING_READ16(IMR);
1704 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001705 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001706
1707 return true;
1708}
1709
1710static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001711i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001712{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001713 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001714 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001715 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001716
Chris Wilson7338aef2012-04-24 21:48:47 +01001717 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001718 if (--engine->irq_refcount == 0) {
1719 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001720 I915_WRITE16(IMR, dev_priv->irq_mask);
1721 POSTING_READ16(IMR);
1722 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001723 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001724}
1725
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001726static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001727bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001728 u32 invalidate_domains,
1729 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001730{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001731 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001732 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001733
John Harrison5fb9de12015-05-29 17:44:07 +01001734 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001735 if (ret)
1736 return ret;
1737
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001738 intel_ring_emit(engine, MI_FLUSH);
1739 intel_ring_emit(engine, MI_NOOP);
1740 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001741 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001742}
1743
Chris Wilson3cce4692010-10-27 16:11:02 +01001744static int
John Harrisonee044a82015-05-29 17:44:00 +01001745i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001746{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001747 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001748 int ret;
1749
John Harrison5fb9de12015-05-29 17:44:07 +01001750 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001751 if (ret)
1752 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001753
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001754 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1755 intel_ring_emit(engine,
1756 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1757 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1758 intel_ring_emit(engine, MI_USER_INTERRUPT);
1759 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001760
Chris Wilson3cce4692010-10-27 16:11:02 +01001761 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001762}
1763
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001764static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001765gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001766{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001767 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001768 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001769 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001770
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001771 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1772 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001773
Chris Wilson7338aef2012-04-24 21:48:47 +01001774 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001775 if (engine->irq_refcount++ == 0) {
1776 if (HAS_L3_DPF(dev) && engine->id == RCS)
1777 I915_WRITE_IMR(engine,
1778 ~(engine->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001779 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001780 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001781 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1782 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001783 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001784 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001785
1786 return true;
1787}
1788
1789static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001790gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001791{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001792 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001793 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001794 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001795
Chris Wilson7338aef2012-04-24 21:48:47 +01001796 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001797 if (--engine->irq_refcount == 0) {
1798 if (HAS_L3_DPF(dev) && engine->id == RCS)
1799 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001800 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001801 I915_WRITE_IMR(engine, ~0);
1802 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001803 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001804 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001805}
1806
Ben Widawskya19d2932013-05-28 19:22:30 -07001807static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001808hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001809{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001810 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001811 struct drm_i915_private *dev_priv = dev->dev_private;
1812 unsigned long flags;
1813
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001814 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001815 return false;
1816
Daniel Vetter59cdb632013-07-04 23:35:28 +02001817 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001818 if (engine->irq_refcount++ == 0) {
1819 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1820 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001821 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001822 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001823
1824 return true;
1825}
1826
1827static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001828hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001829{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001830 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001831 struct drm_i915_private *dev_priv = dev->dev_private;
1832 unsigned long flags;
1833
Daniel Vetter59cdb632013-07-04 23:35:28 +02001834 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001835 if (--engine->irq_refcount == 0) {
1836 I915_WRITE_IMR(engine, ~0);
1837 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001838 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001839 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001840}
1841
Ben Widawskyabd58f02013-11-02 21:07:09 -07001842static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001843gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001844{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001845 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001846 struct drm_i915_private *dev_priv = dev->dev_private;
1847 unsigned long flags;
1848
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001849 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001850 return false;
1851
1852 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001853 if (engine->irq_refcount++ == 0) {
1854 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1855 I915_WRITE_IMR(engine,
1856 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001857 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1858 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001859 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001860 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001861 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001862 }
1863 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1864
1865 return true;
1866}
1867
1868static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001869gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001870{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001871 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001872 struct drm_i915_private *dev_priv = dev->dev_private;
1873 unsigned long flags;
1874
1875 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001876 if (--engine->irq_refcount == 0) {
1877 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1878 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001879 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1880 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001881 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001882 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001883 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001884 }
1885 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1886}
1887
Zou Nan haid1b851f2010-05-21 09:08:57 +08001888static int
John Harrison53fddaf2015-05-29 17:44:02 +01001889i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001890 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001891 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001892{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001893 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001894 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001895
John Harrison5fb9de12015-05-29 17:44:07 +01001896 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001897 if (ret)
1898 return ret;
1899
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001900 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001901 MI_BATCH_BUFFER_START |
1902 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001903 (dispatch_flags & I915_DISPATCH_SECURE ?
1904 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001905 intel_ring_emit(engine, offset);
1906 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001907
Zou Nan haid1b851f2010-05-21 09:08:57 +08001908 return 0;
1909}
1910
Daniel Vetterb45305f2012-12-17 16:21:27 +01001911/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1912#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001913#define I830_TLB_ENTRIES (2)
1914#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001915static int
John Harrison53fddaf2015-05-29 17:44:02 +01001916i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001917 u64 offset, u32 len,
1918 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001919{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001920 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001921 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001922 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001923
John Harrison5fb9de12015-05-29 17:44:07 +01001924 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001925 if (ret)
1926 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001927
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001928 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001929 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1930 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1931 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1932 intel_ring_emit(engine, cs_offset);
1933 intel_ring_emit(engine, 0xdeadbeef);
1934 intel_ring_emit(engine, MI_NOOP);
1935 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001936
John Harrison8e004ef2015-02-13 11:48:10 +00001937 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001938 if (len > I830_BATCH_LIMIT)
1939 return -ENOSPC;
1940
John Harrison5fb9de12015-05-29 17:44:07 +01001941 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001942 if (ret)
1943 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001944
1945 /* Blit the batch (which has now all relocs applied) to the
1946 * stable batch scratch bo area (so that the CS never
1947 * stumbles over its tlb invalidation bug) ...
1948 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001949 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1950 intel_ring_emit(engine,
1951 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1952 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1953 intel_ring_emit(engine, cs_offset);
1954 intel_ring_emit(engine, 4096);
1955 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001956
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001957 intel_ring_emit(engine, MI_FLUSH);
1958 intel_ring_emit(engine, MI_NOOP);
1959 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001960
1961 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001962 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001963 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001964
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001965 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001966 if (ret)
1967 return ret;
1968
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001969 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1970 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1971 0 : MI_BATCH_NON_SECURE));
1972 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001973
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001974 return 0;
1975}
1976
1977static int
John Harrison53fddaf2015-05-29 17:44:02 +01001978i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001979 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001980 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001981{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001982 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001983 int ret;
1984
John Harrison5fb9de12015-05-29 17:44:07 +01001985 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001986 if (ret)
1987 return ret;
1988
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001989 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1990 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1991 0 : MI_BATCH_NON_SECURE));
1992 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001993
Eric Anholt62fdfea2010-05-21 13:26:39 -07001994 return 0;
1995}
1996
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001997static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001998{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001999 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002000
2001 if (!dev_priv->status_page_dmah)
2002 return;
2003
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002004 drm_pci_free(engine->dev, dev_priv->status_page_dmah);
2005 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002006}
2007
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002008static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002009{
Chris Wilson05394f32010-11-08 19:18:58 +00002010 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002011
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002012 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002013 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002014 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002015
Chris Wilson9da3da62012-06-01 15:20:22 +01002016 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002017 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002018 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002019 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002020}
2021
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002022static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002023{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002024 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002025
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002026 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002027 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002028 int ret;
2029
Dave Gordond37cd8a2016-04-22 19:14:32 +01002030 obj = i915_gem_object_create(engine->dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002031 if (IS_ERR(obj)) {
Chris Wilsone3efda42014-04-09 09:19:41 +01002032 DRM_ERROR("Failed to allocate status page\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002033 return PTR_ERR(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01002034 }
2035
2036 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2037 if (ret)
2038 goto err_unref;
2039
Chris Wilson1f767e02014-07-03 17:33:03 -04002040 flags = 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002041 if (!HAS_LLC(engine->dev))
Chris Wilson1f767e02014-07-03 17:33:03 -04002042 /* On g33, we cannot place HWS above 256MiB, so
2043 * restrict its pinning to the low mappable arena.
2044 * Though this restriction is not documented for
2045 * gen4, gen5, or byt, they also behave similarly
2046 * and hang if the HWS is placed at the top of the
2047 * GTT. To generalise, it appears that all !llc
2048 * platforms have issues with us placing the HWS
2049 * above the mappable region (even though we never
2050 * actualy map it).
2051 */
2052 flags |= PIN_MAPPABLE;
2053 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002054 if (ret) {
2055err_unref:
2056 drm_gem_object_unreference(&obj->base);
2057 return ret;
2058 }
2059
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002060 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002061 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002062
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002063 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2064 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2065 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002066
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002067 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002068 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002069
2070 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002071}
2072
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002073static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002074{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002075 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002076
2077 if (!dev_priv->status_page_dmah) {
2078 dev_priv->status_page_dmah =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002079 drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002080 if (!dev_priv->status_page_dmah)
2081 return -ENOMEM;
2082 }
2083
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002084 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2085 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002086
2087 return 0;
2088}
2089
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002090void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2091{
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002092 GEM_BUG_ON(ringbuf->vma == NULL);
2093 GEM_BUG_ON(ringbuf->virtual_start == NULL);
2094
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002095 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002096 i915_gem_object_unpin_map(ringbuf->obj);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002097 else
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002098 i915_vma_unpin_iomap(ringbuf->vma);
Dave Gordon83052162016-04-12 14:46:16 +01002099 ringbuf->virtual_start = NULL;
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002100
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002101 i915_gem_object_ggtt_unpin(ringbuf->obj);
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002102 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002103}
2104
2105int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2106 struct intel_ringbuffer *ringbuf)
2107{
2108 struct drm_i915_private *dev_priv = to_i915(dev);
2109 struct drm_i915_gem_object *obj = ringbuf->obj;
Chris Wilsona687a432016-04-13 17:35:11 +01002110 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
2111 unsigned flags = PIN_OFFSET_BIAS | 4096;
Dave Gordon83052162016-04-12 14:46:16 +01002112 void *addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002113 int ret;
2114
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002115 if (HAS_LLC(dev_priv) && !obj->stolen) {
Chris Wilsona687a432016-04-13 17:35:11 +01002116 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002117 if (ret)
2118 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002119
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002120 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002121 if (ret)
2122 goto err_unpin;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002123
Dave Gordon83052162016-04-12 14:46:16 +01002124 addr = i915_gem_object_pin_map(obj);
2125 if (IS_ERR(addr)) {
2126 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002127 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002128 }
2129 } else {
Chris Wilsona687a432016-04-13 17:35:11 +01002130 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
2131 flags | PIN_MAPPABLE);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002132 if (ret)
2133 return ret;
2134
2135 ret = i915_gem_object_set_to_gtt_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002136 if (ret)
2137 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002138
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002139 /* Access through the GTT requires the device to be awake. */
2140 assert_rpm_wakelock_held(dev_priv);
2141
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002142 addr = i915_vma_pin_iomap(i915_gem_obj_to_ggtt(obj));
2143 if (IS_ERR(addr)) {
2144 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002145 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002146 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002147 }
2148
Dave Gordon83052162016-04-12 14:46:16 +01002149 ringbuf->virtual_start = addr;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002150 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002151 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01002152
2153err_unpin:
2154 i915_gem_object_ggtt_unpin(obj);
2155 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002156}
2157
Chris Wilson01101fa2015-09-03 13:01:39 +01002158static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002159{
Oscar Mateo2919d292014-07-03 16:28:02 +01002160 drm_gem_object_unreference(&ringbuf->obj->base);
2161 ringbuf->obj = NULL;
2162}
2163
Chris Wilson01101fa2015-09-03 13:01:39 +01002164static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2165 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002166{
Chris Wilsone3efda42014-04-09 09:19:41 +01002167 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002168
2169 obj = NULL;
2170 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002171 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002172 if (obj == NULL)
Dave Gordond37cd8a2016-04-22 19:14:32 +01002173 obj = i915_gem_object_create(dev, ringbuf->size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002174 if (IS_ERR(obj))
2175 return PTR_ERR(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01002176
Akash Goel24f3a8c2014-06-17 10:59:42 +05302177 /* mark ring buffers as read-only from GPU side by default */
2178 obj->gt_ro = 1;
2179
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002180 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002181
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002182 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002183}
2184
Chris Wilson01101fa2015-09-03 13:01:39 +01002185struct intel_ringbuffer *
2186intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2187{
2188 struct intel_ringbuffer *ring;
2189 int ret;
2190
2191 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002192 if (ring == NULL) {
2193 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2194 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002195 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002196 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002197
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002198 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002199 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002200
2201 ring->size = size;
2202 /* Workaround an erratum on the i830 which causes a hang if
2203 * the TAIL pointer points to within the last 2 cachelines
2204 * of the buffer.
2205 */
2206 ring->effective_size = size;
2207 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2208 ring->effective_size -= 2 * CACHELINE_BYTES;
2209
2210 ring->last_retired_head = -1;
2211 intel_ring_update_space(ring);
2212
2213 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2214 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002215 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2216 engine->name, ret);
2217 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002218 kfree(ring);
2219 return ERR_PTR(ret);
2220 }
2221
2222 return ring;
2223}
2224
2225void
2226intel_ringbuffer_free(struct intel_ringbuffer *ring)
2227{
2228 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002229 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002230 kfree(ring);
2231}
2232
Ben Widawskyc43b5632012-04-16 14:07:40 -07002233static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002234 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002235{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002236 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002237 int ret;
2238
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002239 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002240
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002241 engine->dev = dev;
2242 INIT_LIST_HEAD(&engine->active_list);
2243 INIT_LIST_HEAD(&engine->request_list);
2244 INIT_LIST_HEAD(&engine->execlist_queue);
2245 INIT_LIST_HEAD(&engine->buffers);
2246 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2247 memset(engine->semaphore.sync_seqno, 0,
2248 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002249
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002250 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002251
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002252 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002253 if (IS_ERR(ringbuf)) {
2254 ret = PTR_ERR(ringbuf);
2255 goto error;
2256 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002257 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002258
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002259 if (I915_NEED_GFX_HWS(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002260 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002261 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002262 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002263 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002264 WARN_ON(engine->id != RCS);
2265 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002266 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002267 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002268 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002269
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002270 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2271 if (ret) {
2272 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002273 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002274 intel_destroy_ringbuffer_obj(ringbuf);
2275 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002276 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002277
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002278 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002279 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002280 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002281
Oscar Mateo8ee14972014-05-22 14:13:34 +01002282 return 0;
2283
2284error:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002285 intel_cleanup_engine(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002286 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002287}
2288
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002289void intel_cleanup_engine(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002290{
John Harrison6402c332014-10-31 12:00:26 +00002291 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002292
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002293 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002294 return;
2295
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002296 dev_priv = to_i915(engine->dev);
John Harrison6402c332014-10-31 12:00:26 +00002297
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002298 if (engine->buffer) {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002299 intel_stop_engine(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002300 WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002301
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002302 intel_unpin_ringbuffer_obj(engine->buffer);
2303 intel_ringbuffer_free(engine->buffer);
2304 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002305 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002306
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002307 if (engine->cleanup)
2308 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002309
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002310 if (I915_NEED_GFX_HWS(engine->dev)) {
2311 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002312 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002313 WARN_ON(engine->id != RCS);
2314 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002315 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002316
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002317 i915_cmd_parser_fini_ring(engine);
2318 i915_gem_batch_pool_fini(&engine->batch_pool);
2319 engine->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002320}
2321
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002322int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002323{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002324 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002325
Chris Wilson3e960502012-11-27 16:22:54 +00002326 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002327 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002328 return 0;
2329
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002330 req = list_entry(engine->request_list.prev,
2331 struct drm_i915_gem_request,
2332 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002333
Chris Wilsonb4716182015-04-27 13:41:17 +01002334 /* Make sure we do not trigger any retires */
2335 return __i915_wait_request(req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01002336 req->i915->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002337 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002338}
2339
John Harrison6689cb22015-03-19 12:30:08 +00002340int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002341{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002342 request->ringbuf = request->engine->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002343 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002344}
2345
Chris Wilson987046a2016-04-28 09:56:46 +01002346static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002347{
Chris Wilson987046a2016-04-28 09:56:46 +01002348 struct intel_ringbuffer *ringbuf = req->ringbuf;
2349 struct intel_engine_cs *engine = req->engine;
2350 struct drm_i915_gem_request *target;
2351
2352 intel_ring_update_space(ringbuf);
2353 if (ringbuf->space >= bytes)
2354 return 0;
2355
2356 /*
2357 * Space is reserved in the ringbuffer for finalising the request,
2358 * as that cannot be allowed to fail. During request finalisation,
2359 * reserved_space is set to 0 to stop the overallocation and the
2360 * assumption is that then we never need to wait (which has the
2361 * risk of failing with EINTR).
2362 *
2363 * See also i915_gem_request_alloc() and i915_add_request().
2364 */
Chris Wilson0251a962016-04-28 09:56:47 +01002365 GEM_BUG_ON(!req->reserved_space);
Chris Wilson987046a2016-04-28 09:56:46 +01002366
2367 list_for_each_entry(target, &engine->request_list, list) {
2368 unsigned space;
2369
2370 /*
2371 * The request queue is per-engine, so can contain requests
2372 * from multiple ringbuffers. Here, we must ignore any that
2373 * aren't from the ringbuffer we're considering.
2374 */
2375 if (target->ringbuf != ringbuf)
2376 continue;
2377
2378 /* Would completion of this request free enough space? */
2379 space = __intel_ring_space(target->postfix, ringbuf->tail,
2380 ringbuf->size);
2381 if (space >= bytes)
2382 break;
2383 }
2384
2385 if (WARN_ON(&target->list == &engine->request_list))
2386 return -ENOSPC;
2387
2388 return i915_wait_request(target);
2389}
2390
2391int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
2392{
2393 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +01002394 int remain_actual = ringbuf->size - ringbuf->tail;
Chris Wilson987046a2016-04-28 09:56:46 +01002395 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2396 int bytes = num_dwords * sizeof(u32);
2397 int total_bytes, wait_bytes;
John Harrison79bbcc22015-06-30 12:40:55 +01002398 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002399
Chris Wilson0251a962016-04-28 09:56:47 +01002400 total_bytes = bytes + req->reserved_space;
John Harrison29b1b412015-06-18 13:10:09 +01002401
John Harrison79bbcc22015-06-30 12:40:55 +01002402 if (unlikely(bytes > remain_usable)) {
2403 /*
2404 * Not enough space for the basic request. So need to flush
2405 * out the remainder and then wait for base + reserved.
2406 */
2407 wait_bytes = remain_actual + total_bytes;
2408 need_wrap = true;
Chris Wilson987046a2016-04-28 09:56:46 +01002409 } else if (unlikely(total_bytes > remain_usable)) {
2410 /*
2411 * The base request will fit but the reserved space
2412 * falls off the end. So we don't need an immediate wrap
2413 * and only need to effectively wait for the reserved
2414 * size space from the start of ringbuffer.
2415 */
Chris Wilson0251a962016-04-28 09:56:47 +01002416 wait_bytes = remain_actual + req->reserved_space;
John Harrison79bbcc22015-06-30 12:40:55 +01002417 } else {
Chris Wilson987046a2016-04-28 09:56:46 +01002418 /* No wrapping required, just waiting. */
2419 wait_bytes = total_bytes;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002420 }
2421
Chris Wilson987046a2016-04-28 09:56:46 +01002422 if (wait_bytes > ringbuf->space) {
2423 int ret = wait_for_space(req, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002424 if (unlikely(ret))
2425 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002426
Chris Wilson987046a2016-04-28 09:56:46 +01002427 intel_ring_update_space(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002428 }
2429
Chris Wilson987046a2016-04-28 09:56:46 +01002430 if (unlikely(need_wrap)) {
2431 GEM_BUG_ON(remain_actual > ringbuf->space);
2432 GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002433
Chris Wilson987046a2016-04-28 09:56:46 +01002434 /* Fill the tail with MI_NOOP */
2435 memset(ringbuf->virtual_start + ringbuf->tail,
2436 0, remain_actual);
2437 ringbuf->tail = 0;
2438 ringbuf->space -= remain_actual;
2439 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002440
Chris Wilson987046a2016-04-28 09:56:46 +01002441 ringbuf->space -= bytes;
2442 GEM_BUG_ON(ringbuf->space < 0);
Chris Wilson304d6952014-01-02 14:32:35 +00002443 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002444}
2445
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002446/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002447int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002448{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002449 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002450 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002451 int ret;
2452
2453 if (num_dwords == 0)
2454 return 0;
2455
Chris Wilson18393f62014-04-09 09:19:40 +01002456 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002457 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002458 if (ret)
2459 return ret;
2460
2461 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002462 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002463
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002464 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002465
2466 return 0;
2467}
2468
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002469void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002470{
Chris Wilsond04bce42016-04-07 07:29:12 +01002471 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002472
Chris Wilson29dcb572016-04-07 07:29:13 +01002473 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2474 * so long as the semaphore value in the register/page is greater
2475 * than the sync value), so whenever we reset the seqno,
2476 * so long as we reset the tracking semaphore value to 0, it will
2477 * always be before the next request's seqno. If we don't reset
2478 * the semaphore value, then when the seqno moves backwards all
2479 * future waits will complete instantly (causing rendering corruption).
2480 */
Chris Wilsond04bce42016-04-07 07:29:12 +01002481 if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002482 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2483 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Chris Wilsond04bce42016-04-07 07:29:12 +01002484 if (HAS_VEBOX(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002485 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002486 }
Chris Wilsona058d932016-04-07 07:29:15 +01002487 if (dev_priv->semaphore_obj) {
2488 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2489 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2490 void *semaphores = kmap(page);
2491 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2492 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2493 kunmap(page);
2494 }
Chris Wilson29dcb572016-04-07 07:29:13 +01002495 memset(engine->semaphore.sync_seqno, 0,
2496 sizeof(engine->semaphore.sync_seqno));
Chris Wilson297b0c52010-10-22 17:02:41 +01002497
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002498 engine->set_seqno(engine, seqno);
Chris Wilson01347122016-04-07 07:29:16 +01002499 engine->last_submitted_seqno = seqno;
Chris Wilson29dcb572016-04-07 07:29:13 +01002500
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002501 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002502}
2503
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002504static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002505 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002506{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002507 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002508
2509 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002510
Chris Wilson12f55812012-07-05 17:14:01 +01002511 /* Disable notification that the ring is IDLE. The GT
2512 * will then assume that it is busy and bring it out of rc6.
2513 */
2514 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2515 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2516
2517 /* Clear the context id. Here be magic! */
2518 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2519
2520 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002521 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002522 GEN6_BSD_SLEEP_INDICATOR) == 0,
2523 50))
2524 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002525
Chris Wilson12f55812012-07-05 17:14:01 +01002526 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002527 I915_WRITE_TAIL(engine, value);
2528 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002529
2530 /* Let the ring send IDLE messages to the GT again,
2531 * and so let it sleep to conserve power when idle.
2532 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002533 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002534 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002535}
2536
John Harrisona84c3ae2015-05-29 17:43:57 +01002537static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002538 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002539{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002540 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002541 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002542 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002543
John Harrison5fb9de12015-05-29 17:44:07 +01002544 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002545 if (ret)
2546 return ret;
2547
Chris Wilson71a77e02011-02-02 12:13:49 +00002548 cmd = MI_FLUSH_DW;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002549 if (INTEL_INFO(engine->dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002550 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002551
2552 /* We always require a command barrier so that subsequent
2553 * commands, such as breadcrumb interrupts, are strictly ordered
2554 * wrt the contents of the write cache being flushed to memory
2555 * (and thus being coherent from the CPU).
2556 */
2557 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2558
Jesse Barnes9a289772012-10-26 09:42:42 -07002559 /*
2560 * Bspec vol 1c.5 - video engine command streamer:
2561 * "If ENABLED, all TLBs will be invalidated once the flush
2562 * operation is complete. This bit is only valid when the
2563 * Post-Sync Operation field is a value of 1h or 3h."
2564 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002565 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002566 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2567
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002568 intel_ring_emit(engine, cmd);
2569 intel_ring_emit(engine,
2570 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2571 if (INTEL_INFO(engine->dev)->gen >= 8) {
2572 intel_ring_emit(engine, 0); /* upper addr */
2573 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002574 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002575 intel_ring_emit(engine, 0);
2576 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002577 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002578 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002579 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002580}
2581
2582static int
John Harrison53fddaf2015-05-29 17:44:02 +01002583gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002584 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002585 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002586{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002587 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002588 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002589 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002590 int ret;
2591
John Harrison5fb9de12015-05-29 17:44:07 +01002592 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002593 if (ret)
2594 return ret;
2595
2596 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002597 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002598 (dispatch_flags & I915_DISPATCH_RS ?
2599 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002600 intel_ring_emit(engine, lower_32_bits(offset));
2601 intel_ring_emit(engine, upper_32_bits(offset));
2602 intel_ring_emit(engine, MI_NOOP);
2603 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002604
2605 return 0;
2606}
2607
2608static int
John Harrison53fddaf2015-05-29 17:44:02 +01002609hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002610 u64 offset, u32 len,
2611 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002612{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002613 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002614 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002615
John Harrison5fb9de12015-05-29 17:44:07 +01002616 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002617 if (ret)
2618 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002619
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002620 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002621 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002622 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002623 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2624 (dispatch_flags & I915_DISPATCH_RS ?
2625 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002626 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002627 intel_ring_emit(engine, offset);
2628 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002629
2630 return 0;
2631}
2632
2633static int
John Harrison53fddaf2015-05-29 17:44:02 +01002634gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002635 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002636 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002637{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002638 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002639 int ret;
2640
John Harrison5fb9de12015-05-29 17:44:07 +01002641 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002642 if (ret)
2643 return ret;
2644
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002645 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002646 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002647 (dispatch_flags & I915_DISPATCH_SECURE ?
2648 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002649 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002650 intel_ring_emit(engine, offset);
2651 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002652
Akshay Joshi0206e352011-08-16 15:34:10 -04002653 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002654}
2655
Chris Wilson549f7362010-10-19 11:19:32 +01002656/* Blitter support (SandyBridge+) */
2657
John Harrisona84c3ae2015-05-29 17:43:57 +01002658static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002659 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002660{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002661 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002662 struct drm_device *dev = engine->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002663 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002664 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002665
John Harrison5fb9de12015-05-29 17:44:07 +01002666 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002667 if (ret)
2668 return ret;
2669
Chris Wilson71a77e02011-02-02 12:13:49 +00002670 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002671 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002672 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002673
2674 /* We always require a command barrier so that subsequent
2675 * commands, such as breadcrumb interrupts, are strictly ordered
2676 * wrt the contents of the write cache being flushed to memory
2677 * (and thus being coherent from the CPU).
2678 */
2679 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2680
Jesse Barnes9a289772012-10-26 09:42:42 -07002681 /*
2682 * Bspec vol 1c.3 - blitter engine command streamer:
2683 * "If ENABLED, all TLBs will be invalidated once the flush
2684 * operation is complete. This bit is only valid when the
2685 * Post-Sync Operation field is a value of 1h or 3h."
2686 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002687 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002688 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002689 intel_ring_emit(engine, cmd);
2690 intel_ring_emit(engine,
2691 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002692 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002693 intel_ring_emit(engine, 0); /* upper addr */
2694 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002695 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002696 intel_ring_emit(engine, 0);
2697 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002698 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002699 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002700
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002701 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002702}
2703
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002704int intel_init_render_ring_buffer(struct drm_device *dev)
2705{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002706 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002707 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002708 struct drm_i915_gem_object *obj;
2709 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002710
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002711 engine->name = "render ring";
2712 engine->id = RCS;
2713 engine->exec_id = I915_EXEC_RENDER;
2714 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002715
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002716 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002717 if (i915_semaphore_is_enabled(dev)) {
Dave Gordond37cd8a2016-04-22 19:14:32 +01002718 obj = i915_gem_object_create(dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002719 if (IS_ERR(obj)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002720 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2721 i915.semaphores = 0;
2722 } else {
2723 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2724 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2725 if (ret != 0) {
2726 drm_gem_object_unreference(&obj->base);
2727 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2728 i915.semaphores = 0;
2729 } else
2730 dev_priv->semaphore_obj = obj;
2731 }
2732 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002733
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002734 engine->init_context = intel_rcs_ctx_init;
2735 engine->add_request = gen6_add_request;
2736 engine->flush = gen8_render_ring_flush;
2737 engine->irq_get = gen8_ring_get_irq;
2738 engine->irq_put = gen8_ring_put_irq;
2739 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002740 engine->irq_seqno_barrier = gen6_seqno_barrier;
2741 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002742 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002743 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002744 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002745 engine->semaphore.sync_to = gen8_ring_sync;
2746 engine->semaphore.signal = gen8_rcs_signal;
2747 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002748 }
2749 } else if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002750 engine->init_context = intel_rcs_ctx_init;
2751 engine->add_request = gen6_add_request;
2752 engine->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002753 if (INTEL_INFO(dev)->gen == 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002754 engine->flush = gen6_render_ring_flush;
2755 engine->irq_get = gen6_ring_get_irq;
2756 engine->irq_put = gen6_ring_put_irq;
2757 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002758 engine->irq_seqno_barrier = gen6_seqno_barrier;
2759 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002760 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002761 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002762 engine->semaphore.sync_to = gen6_ring_sync;
2763 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002764 /*
2765 * The current semaphore is only applied on pre-gen8
2766 * platform. And there is no VCS2 ring on the pre-gen8
2767 * platform. So the semaphore between RCS and VCS2 is
2768 * initialized as INVALID. Gen8 will initialize the
2769 * sema between VCS2 and RCS later.
2770 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002771 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2772 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2773 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2774 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2775 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2776 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2777 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2778 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2779 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2780 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002781 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002782 } else if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002783 engine->add_request = pc_render_add_request;
2784 engine->flush = gen4_render_ring_flush;
2785 engine->get_seqno = pc_render_get_seqno;
2786 engine->set_seqno = pc_render_set_seqno;
2787 engine->irq_get = gen5_ring_get_irq;
2788 engine->irq_put = gen5_ring_put_irq;
2789 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002790 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002791 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002792 engine->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002793 if (INTEL_INFO(dev)->gen < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002794 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002795 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002796 engine->flush = gen4_render_ring_flush;
2797 engine->get_seqno = ring_get_seqno;
2798 engine->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002799 if (IS_GEN2(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002800 engine->irq_get = i8xx_ring_get_irq;
2801 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002802 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002803 engine->irq_get = i9xx_ring_get_irq;
2804 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002805 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002806 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002807 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002808 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002809
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002810 if (IS_HASWELL(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002811 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002812 else if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002813 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002814 else if (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002815 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002816 else if (INTEL_INFO(dev)->gen >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002817 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002818 else if (IS_I830(dev) || IS_845G(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002819 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002820 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002821 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2822 engine->init_hw = init_render_ring;
2823 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002824
Daniel Vetterb45305f2012-12-17 16:21:27 +01002825 /* Workaround batchbuffer to combat CS tlb bug. */
2826 if (HAS_BROKEN_CS_TLB(dev)) {
Dave Gordond37cd8a2016-04-22 19:14:32 +01002827 obj = i915_gem_object_create(dev, I830_WA_SIZE);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002828 if (IS_ERR(obj)) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002829 DRM_ERROR("Failed to allocate batch bo\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002830 return PTR_ERR(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002831 }
2832
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002833 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002834 if (ret != 0) {
2835 drm_gem_object_unreference(&obj->base);
2836 DRM_ERROR("Failed to ping batch bo\n");
2837 return ret;
2838 }
2839
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002840 engine->scratch.obj = obj;
2841 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002842 }
2843
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002844 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002845 if (ret)
2846 return ret;
2847
2848 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002849 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002850 if (ret)
2851 return ret;
2852 }
2853
2854 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002855}
2856
2857int intel_init_bsd_ring_buffer(struct drm_device *dev)
2858{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002859 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002860 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002861
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002862 engine->name = "bsd ring";
2863 engine->id = VCS;
2864 engine->exec_id = I915_EXEC_BSD;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002865
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002866 engine->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002867 if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002868 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002869 /* gen6 bsd needs a special wa for tail updates */
2870 if (IS_GEN6(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002871 engine->write_tail = gen6_bsd_ring_write_tail;
2872 engine->flush = gen6_bsd_ring_flush;
2873 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002874 engine->irq_seqno_barrier = gen6_seqno_barrier;
2875 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002876 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002877 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002878 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002879 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002880 engine->irq_get = gen8_ring_get_irq;
2881 engine->irq_put = gen8_ring_put_irq;
2882 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002883 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002884 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002885 engine->semaphore.sync_to = gen8_ring_sync;
2886 engine->semaphore.signal = gen8_xcs_signal;
2887 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002888 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002889 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002890 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2891 engine->irq_get = gen6_ring_get_irq;
2892 engine->irq_put = gen6_ring_put_irq;
2893 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002894 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002895 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002896 engine->semaphore.sync_to = gen6_ring_sync;
2897 engine->semaphore.signal = gen6_signal;
2898 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2899 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2900 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2901 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2902 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2903 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2904 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2905 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2906 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2907 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002908 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002909 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002910 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002911 engine->mmio_base = BSD_RING_BASE;
2912 engine->flush = bsd_ring_flush;
2913 engine->add_request = i9xx_add_request;
2914 engine->get_seqno = ring_get_seqno;
2915 engine->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002916 if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002917 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2918 engine->irq_get = gen5_ring_get_irq;
2919 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002920 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002921 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2922 engine->irq_get = i9xx_ring_get_irq;
2923 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002924 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002925 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002926 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002927 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002928
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002929 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002930}
Chris Wilson549f7362010-10-19 11:19:32 +01002931
Zhao Yakui845f74a2014-04-17 10:37:37 +08002932/**
Damien Lespiau62659922015-01-29 14:13:40 +00002933 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002934 */
2935int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2936{
2937 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002938 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002939
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002940 engine->name = "bsd2 ring";
2941 engine->id = VCS2;
2942 engine->exec_id = I915_EXEC_BSD;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002943
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002944 engine->write_tail = ring_write_tail;
2945 engine->mmio_base = GEN8_BSD2_RING_BASE;
2946 engine->flush = gen6_bsd_ring_flush;
2947 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002948 engine->irq_seqno_barrier = gen6_seqno_barrier;
2949 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002950 engine->set_seqno = ring_set_seqno;
2951 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08002952 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002953 engine->irq_get = gen8_ring_get_irq;
2954 engine->irq_put = gen8_ring_put_irq;
2955 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08002956 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002957 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002958 engine->semaphore.sync_to = gen8_ring_sync;
2959 engine->semaphore.signal = gen8_xcs_signal;
2960 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07002961 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002962 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002963
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002964 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08002965}
2966
Chris Wilson549f7362010-10-19 11:19:32 +01002967int intel_init_blt_ring_buffer(struct drm_device *dev)
2968{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002969 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002970 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002971
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002972 engine->name = "blitter ring";
2973 engine->id = BCS;
2974 engine->exec_id = I915_EXEC_BLT;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002975
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002976 engine->mmio_base = BLT_RING_BASE;
2977 engine->write_tail = ring_write_tail;
2978 engine->flush = gen6_ring_flush;
2979 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002980 engine->irq_seqno_barrier = gen6_seqno_barrier;
2981 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002982 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002983 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002984 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002985 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002986 engine->irq_get = gen8_ring_get_irq;
2987 engine->irq_put = gen8_ring_put_irq;
2988 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002989 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002990 engine->semaphore.sync_to = gen8_ring_sync;
2991 engine->semaphore.signal = gen8_xcs_signal;
2992 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002993 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002994 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002995 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2996 engine->irq_get = gen6_ring_get_irq;
2997 engine->irq_put = gen6_ring_put_irq;
2998 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002999 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003000 engine->semaphore.signal = gen6_signal;
3001 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003002 /*
3003 * The current semaphore is only applied on pre-gen8
3004 * platform. And there is no VCS2 ring on the pre-gen8
3005 * platform. So the semaphore between BCS and VCS2 is
3006 * initialized as INVALID. Gen8 will initialize the
3007 * sema between BCS and VCS2 later.
3008 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003009 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3010 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3011 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3012 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3013 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3014 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3015 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3016 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3017 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3018 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003019 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003020 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003021 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003022
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003023 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003024}
Chris Wilsona7b97612012-07-20 12:41:08 +01003025
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003026int intel_init_vebox_ring_buffer(struct drm_device *dev)
3027{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003028 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003029 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003030
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003031 engine->name = "video enhancement ring";
3032 engine->id = VECS;
3033 engine->exec_id = I915_EXEC_VEBOX;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003034
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003035 engine->mmio_base = VEBOX_RING_BASE;
3036 engine->write_tail = ring_write_tail;
3037 engine->flush = gen6_ring_flush;
3038 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003039 engine->irq_seqno_barrier = gen6_seqno_barrier;
3040 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003041 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003042
3043 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003044 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003045 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003046 engine->irq_get = gen8_ring_get_irq;
3047 engine->irq_put = gen8_ring_put_irq;
3048 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003049 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003050 engine->semaphore.sync_to = gen8_ring_sync;
3051 engine->semaphore.signal = gen8_xcs_signal;
3052 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003053 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003054 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003055 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3056 engine->irq_get = hsw_vebox_get_irq;
3057 engine->irq_put = hsw_vebox_put_irq;
3058 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003059 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003060 engine->semaphore.sync_to = gen6_ring_sync;
3061 engine->semaphore.signal = gen6_signal;
3062 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3063 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3064 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3065 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3066 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3067 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3068 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3069 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3070 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3071 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003072 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003073 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003074 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003075
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003076 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003077}
3078
Chris Wilsona7b97612012-07-20 12:41:08 +01003079int
John Harrison4866d722015-05-29 17:43:55 +01003080intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003081{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003082 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003083 int ret;
3084
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003085 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003086 return 0;
3087
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003088 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003089 if (ret)
3090 return ret;
3091
John Harrisona84c3ae2015-05-29 17:43:57 +01003092 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003093
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003094 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003095 return 0;
3096}
3097
3098int
John Harrison2f200552015-05-29 17:43:53 +01003099intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003100{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003101 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003102 uint32_t flush_domains;
3103 int ret;
3104
3105 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003106 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003107 flush_domains = I915_GEM_GPU_DOMAINS;
3108
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003109 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003110 if (ret)
3111 return ret;
3112
John Harrisona84c3ae2015-05-29 17:43:57 +01003113 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003114
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003115 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003116 return 0;
3117}
Chris Wilsone3efda42014-04-09 09:19:41 +01003118
3119void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003120intel_stop_engine(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003121{
3122 int ret;
3123
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003124 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003125 return;
3126
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003127 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003128 if (ret)
Chris Wilsone3efda42014-04-09 09:19:41 +01003129 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003130 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003131
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003132 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003133}