blob: 228c3f75d3c5d1c195bf60a143ffc663d4752cc7 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Chris Wilsona0442462016-04-29 09:07:05 +010037/* Rough estimate of the typical request size, performing a flush,
38 * set-context and then emitting the batch.
39 */
40#define LEGACY_REQUEST_SIZE 200
41
Oscar Mateo82e104c2014-07-24 17:04:26 +010042int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043{
Dave Gordon4f547412014-11-27 11:22:48 +000044 int space = head - tail;
45 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010046 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000047 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010048}
49
Dave Gordonebd0fd42014-11-27 11:22:49 +000050void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
51{
52 if (ringbuf->last_retired_head != -1) {
53 ringbuf->head = ringbuf->last_retired_head;
54 ringbuf->last_retired_head = -1;
55 }
56
57 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
58 ringbuf->tail, ringbuf->size);
59}
60
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000061bool intel_engine_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010062{
Chris Wilsonc0336662016-05-06 15:40:21 +010063 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000064 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020065}
Chris Wilson09246732013-08-10 22:16:32 +010066
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000067static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020068{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000069 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010070 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000071 if (intel_engine_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010072 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000073 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010074}
75
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000076static int
John Harrisona84c3ae2015-05-29 17:43:57 +010077gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010078 u32 invalidate_domains,
79 u32 flush_domains)
80{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000081 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 u32 cmd;
83 int ret;
84
85 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020086 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010087 cmd |= MI_NO_WRITE_FLUSH;
88
89 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
90 cmd |= MI_READ_FLUSH;
91
John Harrison5fb9de12015-05-29 17:44:07 +010092 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010093 if (ret)
94 return ret;
95
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000096 intel_ring_emit(engine, cmd);
97 intel_ring_emit(engine, MI_NOOP);
98 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099
100 return 0;
101}
102
103static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100104gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100105 u32 invalidate_domains,
106 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700107{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000108 struct intel_engine_cs *engine = req->engine;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100109 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000110 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100111
Chris Wilson36d527d2011-03-19 22:26:49 +0000112 /*
113 * read/write caches:
114 *
115 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
116 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
117 * also flushed at 2d versus 3d pipeline switches.
118 *
119 * read-only caches:
120 *
121 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
122 * MI_READ_FLUSH is set, and is always flushed on 965.
123 *
124 * I915_GEM_DOMAIN_COMMAND may not exist?
125 *
126 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
127 * invalidated when MI_EXE_FLUSH is set.
128 *
129 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
130 * invalidated with every MI_FLUSH.
131 *
132 * TLBs:
133 *
134 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
135 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
136 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
137 * are flushed at any MI_FLUSH.
138 */
139
140 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100141 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000142 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000143 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
144 cmd |= MI_EXE_FLUSH;
145
146 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
Chris Wilsonc0336662016-05-06 15:40:21 +0100147 (IS_G4X(req->i915) || IS_GEN5(req->i915)))
Chris Wilson36d527d2011-03-19 22:26:49 +0000148 cmd |= MI_INVALIDATE_ISP;
149
John Harrison5fb9de12015-05-29 17:44:07 +0100150 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000151 if (ret)
152 return ret;
153
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000154 intel_ring_emit(engine, cmd);
155 intel_ring_emit(engine, MI_NOOP);
156 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000157
158 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800159}
160
Jesse Barnes8d315282011-10-16 10:23:31 +0200161/**
162 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
163 * implementing two workarounds on gen6. From section 1.4.7.1
164 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
165 *
166 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
167 * produced by non-pipelined state commands), software needs to first
168 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
169 * 0.
170 *
171 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
172 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
173 *
174 * And the workaround for these two requires this workaround first:
175 *
176 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
177 * BEFORE the pipe-control with a post-sync op and no write-cache
178 * flushes.
179 *
180 * And this last workaround is tricky because of the requirements on
181 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
182 * volume 2 part 1:
183 *
184 * "1 of the following must also be set:
185 * - Render Target Cache Flush Enable ([12] of DW1)
186 * - Depth Cache Flush Enable ([0] of DW1)
187 * - Stall at Pixel Scoreboard ([1] of DW1)
188 * - Depth Stall ([13] of DW1)
189 * - Post-Sync Operation ([13] of DW1)
190 * - Notify Enable ([8] of DW1)"
191 *
192 * The cache flushes require the workaround flush that triggered this
193 * one, so we can't use it. Depth stall would trigger the same.
194 * Post-sync nonzero is what triggered this second workaround, so we
195 * can't use that one either. Notify enable is IRQs, which aren't
196 * really our business. That leaves only stall at scoreboard.
197 */
198static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100199intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200200{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000201 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000202 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200203 int ret;
204
John Harrison5fb9de12015-05-29 17:44:07 +0100205 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200206 if (ret)
207 return ret;
208
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000209 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
210 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200211 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000212 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
213 intel_ring_emit(engine, 0); /* low dword */
214 intel_ring_emit(engine, 0); /* high dword */
215 intel_ring_emit(engine, MI_NOOP);
216 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200217
John Harrison5fb9de12015-05-29 17:44:07 +0100218 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200219 if (ret)
220 return ret;
221
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000222 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
223 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
224 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
225 intel_ring_emit(engine, 0);
226 intel_ring_emit(engine, 0);
227 intel_ring_emit(engine, MI_NOOP);
228 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200229
230 return 0;
231}
232
233static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100234gen6_render_ring_flush(struct drm_i915_gem_request *req,
235 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200236{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000237 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200238 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000239 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 int ret;
241
Paulo Zanonib3111502012-08-17 18:35:42 -0300242 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100243 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300244 if (ret)
245 return ret;
246
Jesse Barnes8d315282011-10-16 10:23:31 +0200247 /* Just flush everything. Experiments have shown that reducing the
248 * number of bits based on the write domains has little performance
249 * impact.
250 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100251 if (flush_domains) {
252 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
253 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
254 /*
255 * Ensure that any following seqno writes only happen
256 * when the render cache is indeed flushed.
257 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200258 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100259 }
260 if (invalidate_domains) {
261 flags |= PIPE_CONTROL_TLB_INVALIDATE;
262 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
263 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
264 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
265 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
266 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
267 /*
268 * TLB invalidate requires a post-sync write.
269 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700270 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100271 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200272
John Harrison5fb9de12015-05-29 17:44:07 +0100273 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200274 if (ret)
275 return ret;
276
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000277 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
278 intel_ring_emit(engine, flags);
279 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
280 intel_ring_emit(engine, 0);
281 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200282
283 return 0;
284}
285
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100286static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100287gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300288{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000289 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300290 int ret;
291
John Harrison5fb9de12015-05-29 17:44:07 +0100292 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300293 if (ret)
294 return ret;
295
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000296 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
297 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300298 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000299 intel_ring_emit(engine, 0);
300 intel_ring_emit(engine, 0);
301 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300302
303 return 0;
304}
305
306static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100307gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300308 u32 invalidate_domains, u32 flush_domains)
309{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000310 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300311 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000312 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300313 int ret;
314
Paulo Zanonif3987632012-08-17 18:35:43 -0300315 /*
316 * Ensure that any following seqno writes only happen when the render
317 * cache is indeed flushed.
318 *
319 * Workaround: 4th PIPE_CONTROL command (except the ones with only
320 * read-cache invalidate bits set) must have the CS_STALL bit set. We
321 * don't try to be clever and just set it unconditionally.
322 */
323 flags |= PIPE_CONTROL_CS_STALL;
324
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300325 /* Just flush everything. Experiments have shown that reducing the
326 * number of bits based on the write domains has little performance
327 * impact.
328 */
329 if (flush_domains) {
330 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
331 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800332 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100333 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300334 }
335 if (invalidate_domains) {
336 flags |= PIPE_CONTROL_TLB_INVALIDATE;
337 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
338 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
339 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
340 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
341 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000342 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300343 /*
344 * TLB invalidate requires a post-sync write.
345 */
346 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200347 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300348
Chris Wilsonadd284a2014-12-16 08:44:32 +0000349 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /* Workaround: we must issue a pipe_control with CS-stall bit
352 * set before a pipe_control command that has the state cache
353 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100354 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300355 }
356
John Harrison5fb9de12015-05-29 17:44:07 +0100357 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300358 if (ret)
359 return ret;
360
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000361 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
362 intel_ring_emit(engine, flags);
363 intel_ring_emit(engine, scratch_addr);
364 intel_ring_emit(engine, 0);
365 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366
367 return 0;
368}
369
Ben Widawskya5f3d682013-11-02 21:07:27 -0700370static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100371gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300372 u32 flags, u32 scratch_addr)
373{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000374 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300375 int ret;
376
John Harrison5fb9de12015-05-29 17:44:07 +0100377 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300378 if (ret)
379 return ret;
380
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000381 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
382 intel_ring_emit(engine, flags);
383 intel_ring_emit(engine, scratch_addr);
384 intel_ring_emit(engine, 0);
385 intel_ring_emit(engine, 0);
386 intel_ring_emit(engine, 0);
387 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300388
389 return 0;
390}
391
392static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100393gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700394 u32 invalidate_domains, u32 flush_domains)
395{
396 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000397 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800398 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700399
400 flags |= PIPE_CONTROL_CS_STALL;
401
402 if (flush_domains) {
403 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
404 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800405 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100406 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700407 }
408 if (invalidate_domains) {
409 flags |= PIPE_CONTROL_TLB_INVALIDATE;
410 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
411 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
412 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
413 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
414 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
415 flags |= PIPE_CONTROL_QW_WRITE;
416 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800417
418 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100419 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800420 PIPE_CONTROL_CS_STALL |
421 PIPE_CONTROL_STALL_AT_SCOREBOARD,
422 0);
423 if (ret)
424 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700425 }
426
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100427 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700428}
429
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000430static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100431 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800432{
Chris Wilsonc0336662016-05-06 15:40:21 +0100433 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000434 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800435}
436
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000437u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800438{
Chris Wilsonc0336662016-05-06 15:40:21 +0100439 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson50877442014-03-21 12:41:53 +0000440 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800441
Chris Wilsonc0336662016-05-06 15:40:21 +0100442 if (INTEL_GEN(dev_priv) >= 8)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000443 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
444 RING_ACTHD_UDW(engine->mmio_base));
Chris Wilsonc0336662016-05-06 15:40:21 +0100445 else if (INTEL_GEN(dev_priv) >= 4)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000446 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000447 else
448 acthd = I915_READ(ACTHD);
449
450 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800451}
452
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000453static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200454{
Chris Wilsonc0336662016-05-06 15:40:21 +0100455 struct drm_i915_private *dev_priv = engine->i915;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456 u32 addr;
457
458 addr = dev_priv->status_page_dmah->busaddr;
Chris Wilsonc0336662016-05-06 15:40:21 +0100459 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200460 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
461 I915_WRITE(HWS_PGA, addr);
462}
463
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000464static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000465{
Chris Wilsonc0336662016-05-06 15:40:21 +0100466 struct drm_i915_private *dev_priv = engine->i915;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200467 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000468
469 /* The ring status page addresses are no longer next to the rest of
470 * the ring registers as of gen7.
471 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100472 if (IS_GEN7(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000473 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000474 case RCS:
475 mmio = RENDER_HWS_PGA_GEN7;
476 break;
477 case BCS:
478 mmio = BLT_HWS_PGA_GEN7;
479 break;
480 /*
481 * VCS2 actually doesn't exist on Gen7. Only shut up
482 * gcc switch check warning
483 */
484 case VCS2:
485 case VCS:
486 mmio = BSD_HWS_PGA_GEN7;
487 break;
488 case VECS:
489 mmio = VEBOX_HWS_PGA_GEN7;
490 break;
491 }
Chris Wilsonc0336662016-05-06 15:40:21 +0100492 } else if (IS_GEN6(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000493 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000494 } else {
495 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000496 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000497 }
498
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000499 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000500 POSTING_READ(mmio);
501
502 /*
503 * Flush the TLB for this page
504 *
505 * FIXME: These two bits have disappeared on gen8, so a question
506 * arises: do we still need this and if so how should we go about
507 * invalidating the TLB?
508 */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +0100509 if (IS_GEN(dev_priv, 6, 7)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000510 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000511
512 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000513 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000514
515 I915_WRITE(reg,
516 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
517 INSTPM_SYNC_FLUSH));
518 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
519 1000))
520 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000521 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000522 }
523}
524
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000525static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100526{
Chris Wilsonc0336662016-05-06 15:40:21 +0100527 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson9991ae72014-04-02 16:36:07 +0100528
Chris Wilsonc0336662016-05-06 15:40:21 +0100529 if (!IS_GEN2(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000530 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
531 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
532 DRM_ERROR("%s : timed out trying to stop ring\n",
533 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100534 /* Sometimes we observe that the idle flag is not
535 * set even though the ring is empty. So double
536 * check before giving up.
537 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000538 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100539 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100540 }
541 }
542
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000543 I915_WRITE_CTL(engine, 0);
544 I915_WRITE_HEAD(engine, 0);
545 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100546
Chris Wilsonc0336662016-05-06 15:40:21 +0100547 if (!IS_GEN2(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000548 (void)I915_READ_CTL(engine);
549 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100550 }
551
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000552 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100553}
554
Tomas Elffc0768c2016-03-21 16:26:59 +0000555void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
556{
557 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
558}
559
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000560static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800561{
Chris Wilsonc0336662016-05-06 15:40:21 +0100562 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000563 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100564 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200565 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800566
Mika Kuoppala59bad942015-01-16 11:34:40 +0200567 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200568
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000569 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100570 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000571 DRM_DEBUG_KMS("%s head not reset to zero "
572 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000573 engine->name,
574 I915_READ_CTL(engine),
575 I915_READ_HEAD(engine),
576 I915_READ_TAIL(engine),
577 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800578
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000579 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000580 DRM_ERROR("failed to set %s head to zero "
581 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000582 engine->name,
583 I915_READ_CTL(engine),
584 I915_READ_HEAD(engine),
585 I915_READ_TAIL(engine),
586 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100587 ret = -EIO;
588 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000589 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700590 }
591
Chris Wilsonc0336662016-05-06 15:40:21 +0100592 if (I915_NEED_GFX_HWS(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000593 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100594 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000595 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100596
Jiri Kosinaece4a172014-08-07 16:29:53 +0200597 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000598 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200599
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200600 /* Initialize the ring. This must happen _after_ we've cleared the ring
601 * registers with the above sequence (the readback of the HEAD registers
602 * also enforces ordering), otherwise the hw might lose the new ring
603 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000604 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100605
606 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000607 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100608 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000609 engine->name, I915_READ_HEAD(engine));
610 I915_WRITE_HEAD(engine, 0);
611 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100612
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000613 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100614 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000615 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800616
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800617 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000618 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
619 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
620 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000621 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100622 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000623 engine->name,
624 I915_READ_CTL(engine),
625 I915_READ_CTL(engine) & RING_VALID,
626 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
627 I915_READ_START(engine),
628 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200629 ret = -EIO;
630 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800631 }
632
Dave Gordonebd0fd42014-11-27 11:22:49 +0000633 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000634 ringbuf->head = I915_READ_HEAD(engine);
635 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000636 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000637
Tomas Elffc0768c2016-03-21 16:26:59 +0000638 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100639
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200640out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200641 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200642
643 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700644}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800645
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100646void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000647intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000649 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100650 return;
651
Chris Wilsonc0336662016-05-06 15:40:21 +0100652 if (INTEL_GEN(engine->i915) >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000653 kunmap(sg_page(engine->scratch.obj->pages->sgl));
654 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100655 }
656
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000657 drm_gem_object_unreference(&engine->scratch.obj->base);
658 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100659}
660
661int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000662intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000663{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664 int ret;
665
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000666 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667
Chris Wilsonc0336662016-05-06 15:40:21 +0100668 engine->scratch.obj = i915_gem_object_create(engine->i915->dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100669 if (IS_ERR(engine->scratch.obj)) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670 DRM_ERROR("Failed to allocate seqno page\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +0100671 ret = PTR_ERR(engine->scratch.obj);
672 engine->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673 goto err;
674 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100675
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000676 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
677 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100678 if (ret)
679 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000681 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682 if (ret)
683 goto err_unref;
684
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000685 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
686 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
687 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800688 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000689 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800690 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200692 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000693 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000694 return 0;
695
696err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000697 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000698err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000699 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000701 return ret;
702}
703
John Harrisone2be4fa2015-05-29 17:43:54 +0100704static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100705{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000706 struct intel_engine_cs *engine = req->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +0100707 struct i915_workarounds *w = &req->i915->workarounds;
708 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100709
Francisco Jerez02235802015-10-07 14:44:01 +0300710 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300711 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100712
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000713 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100714 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100715 if (ret)
716 return ret;
717
John Harrison5fb9de12015-05-29 17:44:07 +0100718 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300719 if (ret)
720 return ret;
721
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000722 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000724 intel_ring_emit_reg(engine, w->reg[i].addr);
725 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300726 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000727 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300728
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300730
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000731 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100732 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 if (ret)
734 return ret;
735
736 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
737
738 return 0;
739}
740
John Harrison87531812015-05-29 17:43:44 +0100741static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100742{
743 int ret;
744
John Harrisone2be4fa2015-05-29 17:43:54 +0100745 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100746 if (ret != 0)
747 return ret;
748
John Harrisonbe013632015-05-29 17:43:45 +0100749 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100750 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000751 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752
Chris Wilsone26e1b92016-01-29 16:49:05 +0000753 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100754}
755
Mika Kuoppala72253422014-10-07 17:21:26 +0300756static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200757 i915_reg_t addr,
758 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300759{
760 const u32 idx = dev_priv->workarounds.count;
761
762 if (WARN_ON(idx >= I915_MAX_WA_REGS))
763 return -ENOSPC;
764
765 dev_priv->workarounds.reg[idx].addr = addr;
766 dev_priv->workarounds.reg[idx].value = val;
767 dev_priv->workarounds.reg[idx].mask = mask;
768
769 dev_priv->workarounds.count++;
770
771 return 0;
772}
773
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100774#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000775 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300776 if (r) \
777 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100778 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300779
780#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000781 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300782
783#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000784 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300785
Damien Lespiau98533252014-12-08 17:33:51 +0000786#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000787 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300788
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000789#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
790#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000792#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300793
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000794static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
795 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000796{
Chris Wilsonc0336662016-05-06 15:40:21 +0100797 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery33136b02016-01-21 21:43:47 +0000798 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000799 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000800
801 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
802 return -EINVAL;
803
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000804 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000805 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000806 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000807
808 return 0;
809}
810
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000811static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100812{
Chris Wilsonc0336662016-05-06 15:40:21 +0100813 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery68c61982015-09-25 17:40:38 +0100814
815 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100816
Arun Siluvery717d84d2015-09-25 17:40:39 +0100817 /* WaDisableAsyncFlipPerfMode:bdw,chv */
818 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
819
Arun Siluveryd0581192015-09-25 17:40:40 +0100820 /* WaDisablePartialInstShootdown:bdw,chv */
821 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
822 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
823
Arun Siluverya340af52015-09-25 17:40:45 +0100824 /* Use Force Non-Coherent whenever executing a 3D context. This is a
825 * workaround for for a possible hang in the unlikely event a TLB
826 * invalidation occurs during a PSD flush.
827 */
828 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100829 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100830 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100831 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100832 HDC_FORCE_NON_COHERENT);
833
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100834 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
835 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
836 * polygons in the same 8x4 pixel/sample area to be processed without
837 * stalling waiting for the earlier ones to write to Hierarchical Z
838 * buffer."
839 *
840 * This optimization is off by default for BDW and CHV; turn it on.
841 */
842 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
843
Arun Siluvery48404632015-09-25 17:40:43 +0100844 /* Wa4x4STCOptimizationDisable:bdw,chv */
845 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
846
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100847 /*
848 * BSpec recommends 8x4 when MSAA is used,
849 * however in practice 16x4 seems fastest.
850 *
851 * Note that PS/WM thread counts depend on the WIZ hashing
852 * disable bit, which we don't touch here, but it's good
853 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
854 */
855 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
856 GEN6_WIZ_HASHING_MASK,
857 GEN6_WIZ_HASHING_16x4);
858
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100859 return 0;
860}
861
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000862static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300863{
Chris Wilsonc0336662016-05-06 15:40:21 +0100864 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100865 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300866
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000867 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100868 if (ret)
869 return ret;
870
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700871 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100872 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100873
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700874 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300875 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
876 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100877
Mika Kuoppala72253422014-10-07 17:21:26 +0300878 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
879 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100880
Mika Kuoppala72253422014-10-07 17:21:26 +0300881 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000882 /* WaForceContextSaveRestoreNonCoherent:bdw */
883 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000884 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Chris Wilsonc0336662016-05-06 15:40:21 +0100885 (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100886
Arun Siluvery86d7f232014-08-26 14:44:50 +0100887 return 0;
888}
889
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000890static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300891{
Chris Wilsonc0336662016-05-06 15:40:21 +0100892 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100893 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300894
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000895 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100896 if (ret)
897 return ret;
898
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300899 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100900 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300901
Kenneth Graunked60de812015-01-10 18:02:22 -0800902 /* Improve HiZ throughput on CHV. */
903 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
904
Mika Kuoppala72253422014-10-07 17:21:26 +0300905 return 0;
906}
907
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000908static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000909{
Chris Wilsonc0336662016-05-06 15:40:21 +0100910 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000911 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000912
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300913 /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300914 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
915 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
916
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300917 /* WaDisableKillLogic:bxt,skl,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300918 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
919 ECOCHK_DIS_TLB);
920
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300921 /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
922 /* WaDisablePartialInstShootdown:skl,bxt,kbl */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000923 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000924 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000925 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
926
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300927 /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
Nick Hoath84241712015-02-05 10:47:20 +0000928 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
929 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
930
Jani Nikulae87a0052015-10-20 15:22:02 +0300931 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +0100932 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
933 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000934 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
935 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000936
Jani Nikulae87a0052015-10-20 15:22:02 +0300937 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +0100938 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
939 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000940 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
941 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100942 /*
943 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
944 * but we do that in per ctx batchbuffer as there is an issue
945 * with this register not getting restored on ctx restore
946 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000947 }
948
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300949 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
950 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
Tim Gorebfd8ad42016-04-19 15:45:52 +0100951 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
952 GEN9_ENABLE_YV12_BUGFIX |
953 GEN9_ENABLE_GPGPU_PREEMPTION);
Nick Hoathcac23df2015-02-05 10:47:22 +0000954
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300955 /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
956 /* WaDisablePartialResolveInVc:skl,bxt,kbl */
Arun Siluvery60294682015-09-25 14:33:37 +0100957 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
958 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000959
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300960 /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000961 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
962 GEN9_CCS_TLB_PREFETCH_ENABLE);
963
Imre Deak5a2ae952015-05-19 15:04:59 +0300964 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +0100965 if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_C0) ||
966 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200967 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
968 PIXEL_MASK_CAMMING_DISABLE);
969
Mika Kuoppala5b0e3652016-06-07 17:18:57 +0300970 /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
971 WA_SET_BIT_MASKED(HDC_CHICKEN0,
972 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
973 HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
Imre Deak8ea6f892015-05-19 17:05:42 +0300974
Mika Kuoppalabbaefe72016-06-07 17:18:58 +0300975 /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
976 * both tied to WaForceContextSaveRestoreNonCoherent
977 * in some hsds for skl. We keep the tie for all gen9. The
978 * documentation is a bit hazy and so we want to get common behaviour,
979 * even though there is no clear evidence we would need both on kbl/bxt.
980 * This area has been source of system hangs so we play it safe
981 * and mimic the skl regardless of what bspec says.
982 *
983 * Use Force Non-Coherent whenever executing a 3D context. This
984 * is a workaround for a possible hang in the unlikely event
985 * a TLB invalidation occurs during a PSD flush.
986 */
987
988 /* WaForceEnableNonCoherent:skl,bxt,kbl */
989 WA_SET_BIT_MASKED(HDC_CHICKEN0,
990 HDC_FORCE_NON_COHERENT);
991
992 /* WaDisableHDCInvalidation:skl,bxt,kbl */
993 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
994 BDW_DISABLE_HDC_INVALIDATION);
995
Mika Kuoppalae5f81d62016-06-07 17:18:54 +0300996 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
997 if (IS_SKYLAKE(dev_priv) ||
998 IS_KABYLAKE(dev_priv) ||
999 IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +01001000 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
1001 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +01001002
Mika Kuoppalae5f81d62016-06-07 17:18:54 +03001003 /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
Robert Beckett6b6d5622015-09-08 10:31:52 +01001004 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
1005
Mika Kuoppalae5f81d62016-06-07 17:18:54 +03001006 /* WaOCLCoherentLineFlush:skl,bxt,kbl */
Arun Siluvery6ecf56a2016-01-21 21:43:54 +00001007 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
1008 GEN8_LQSC_FLUSH_COHERENT_LINES));
1009
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01001010 /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
1011 ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
1012 if (ret)
1013 return ret;
1014
Mika Kuoppalae5f81d62016-06-07 17:18:54 +03001015 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001016 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +00001017 if (ret)
1018 return ret;
1019
Mika Kuoppalae5f81d62016-06-07 17:18:54 +03001020 /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001021 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +00001022 if (ret)
1023 return ret;
1024
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001025 return 0;
1026}
1027
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001028static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001029{
Chris Wilsonc0336662016-05-06 15:40:21 +01001030 struct drm_i915_private *dev_priv = engine->i915;
Damien Lespiaub7668792015-02-14 18:30:29 +00001031 u8 vals[3] = { 0, 0, 0 };
1032 unsigned int i;
1033
1034 for (i = 0; i < 3; i++) {
1035 u8 ss;
1036
1037 /*
1038 * Only consider slices where one, and only one, subslice has 7
1039 * EUs
1040 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001041 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001042 continue;
1043
1044 /*
1045 * subslice_7eu[i] != 0 (because of the check above) and
1046 * ss_max == 4 (maximum number of subslices possible per slice)
1047 *
1048 * -> 0 <= ss <= 3;
1049 */
1050 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1051 vals[i] = 3 - ss;
1052 }
1053
1054 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1055 return 0;
1056
1057 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1058 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1059 GEN9_IZ_HASHING_MASK(2) |
1060 GEN9_IZ_HASHING_MASK(1) |
1061 GEN9_IZ_HASHING_MASK(0),
1062 GEN9_IZ_HASHING(2, vals[2]) |
1063 GEN9_IZ_HASHING(1, vals[1]) |
1064 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001065
Mika Kuoppala72253422014-10-07 17:21:26 +03001066 return 0;
1067}
1068
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001069static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001070{
Chris Wilsonc0336662016-05-06 15:40:21 +01001071 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001072 int ret;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001073
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001074 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001075 if (ret)
1076 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001077
Arun Siluverya78536e2016-01-21 21:43:53 +00001078 /*
1079 * Actual WA is to disable percontext preemption granularity control
1080 * until D0 which is the default case so this is equivalent to
1081 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1082 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001083 if (IS_SKL_REVID(dev_priv, SKL_REVID_E0, REVID_FOREVER)) {
Arun Siluverya78536e2016-01-21 21:43:53 +00001084 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1085 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1086 }
1087
Chris Wilsonc0336662016-05-06 15:40:21 +01001088 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001089 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1090 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1091 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1092 }
1093
1094 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1095 * involving this register should also be added to WA batch as required.
1096 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001097 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001098 /* WaDisableLSQCROPERFforOCL:skl */
1099 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1100 GEN8_LQSC_RO_PERF_DIS);
1101
1102 /* WaEnableGapsTsvCreditFix:skl */
Chris Wilsonc0336662016-05-06 15:40:21 +01001103 if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001104 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1105 GEN9_GAPS_TSV_CREDIT_DISABLE));
1106 }
1107
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001108 /* WaDisablePowerCompilerClockGating:skl */
Chris Wilsonc0336662016-05-06 15:40:21 +01001109 if (IS_SKL_REVID(dev_priv, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001110 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1111 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1112
Jani Nikulae87a0052015-10-20 15:22:02 +03001113 /* WaBarrierPerformanceFixDisable:skl */
Chris Wilsonc0336662016-05-06 15:40:21 +01001114 if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001115 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1116 HDC_FENCE_DEST_SLM_DISABLE |
1117 HDC_BARRIER_PERFORMANCE_DISABLE);
1118
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001119 /* WaDisableSbeCacheDispatchPortSharing:skl */
Chris Wilsonc0336662016-05-06 15:40:21 +01001120 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001121 WA_SET_BIT_MASKED(
1122 GEN7_HALF_SLICE_CHICKEN1,
1123 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001124
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03001125 /* WaDisableGafsUnitClkGating:skl */
1126 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1127
Arun Siluvery61074972016-01-21 21:43:52 +00001128 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001129 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001130 if (ret)
1131 return ret;
1132
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001133 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001134}
1135
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001136static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001137{
Chris Wilsonc0336662016-05-06 15:40:21 +01001138 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001139 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001140
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001141 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001142 if (ret)
1143 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001144
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001145 /* WaStoreMultiplePTEenable:bxt */
1146 /* This is a requirement according to Hardware specification */
Chris Wilsonc0336662016-05-06 15:40:21 +01001147 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001148 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1149
1150 /* WaSetClckGatingDisableMedia:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001151 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001152 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1153 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1154 }
1155
Nick Hoathdfb601e2015-04-10 13:12:24 +01001156 /* WaDisableThreadStallDopClockGating:bxt */
1157 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1158 STALL_DOP_GATING_DISABLE);
1159
Nick Hoath983b4b92015-04-10 13:12:25 +01001160 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001161 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001162 WA_SET_BIT_MASKED(
1163 GEN7_HALF_SLICE_CHICKEN1,
1164 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1165 }
1166
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001167 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1168 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1169 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001170 /* WaDisableLSQCROPERFforOCL:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001171 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001172 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001173 if (ret)
1174 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001175
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001176 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001177 if (ret)
1178 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001179 }
1180
Tim Gore050fc462016-04-22 09:46:01 +01001181 /* WaProgramL3SqcReg1DefaultForPerf:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001182 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
Imre Deak36579cb2016-05-03 15:54:20 +03001183 I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
1184 L3_HIGH_PRIO_CREDITS(2));
Tim Gore050fc462016-04-22 09:46:01 +01001185
Nick Hoathcae04372015-03-17 11:39:38 +02001186 return 0;
1187}
1188
Mika Kuoppalae5f81d62016-06-07 17:18:54 +03001189static int kbl_init_workarounds(struct intel_engine_cs *engine)
1190{
1191 int ret;
1192
1193 ret = gen9_init_workarounds(engine);
1194 if (ret)
1195 return ret;
1196
1197 return 0;
1198}
1199
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001200int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001201{
Chris Wilsonc0336662016-05-06 15:40:21 +01001202 struct drm_i915_private *dev_priv = engine->i915;
Mika Kuoppala72253422014-10-07 17:21:26 +03001203
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001204 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001205
1206 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001207 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001208
Chris Wilsonc0336662016-05-06 15:40:21 +01001209 if (IS_BROADWELL(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001210 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001211
Chris Wilsonc0336662016-05-06 15:40:21 +01001212 if (IS_CHERRYVIEW(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001213 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001214
Chris Wilsonc0336662016-05-06 15:40:21 +01001215 if (IS_SKYLAKE(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001216 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001217
Chris Wilsonc0336662016-05-06 15:40:21 +01001218 if (IS_BROXTON(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001219 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001220
Mika Kuoppalae5f81d62016-06-07 17:18:54 +03001221 if (IS_KABYLAKE(dev_priv))
1222 return kbl_init_workarounds(engine);
1223
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001224 return 0;
1225}
1226
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001227static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001228{
Chris Wilsonc0336662016-05-06 15:40:21 +01001229 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001230 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001231 if (ret)
1232 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001233
Akash Goel61a563a2014-03-25 18:01:50 +05301234 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001235 if (IS_GEN(dev_priv, 4, 6))
Daniel Vetter6b26c862012-04-24 14:04:12 +02001236 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001237
1238 /* We need to disable the AsyncFlip performance optimisations in order
1239 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1240 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001241 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001242 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001243 */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001244 if (IS_GEN(dev_priv, 6, 7))
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001245 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1246
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001247 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301248 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonc0336662016-05-06 15:40:21 +01001249 if (IS_GEN6(dev_priv))
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001250 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001251 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001252
Akash Goel01fa0302014-03-24 23:00:04 +05301253 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilsonc0336662016-05-06 15:40:21 +01001254 if (IS_GEN7(dev_priv))
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001255 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301256 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001257 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001258
Chris Wilsonc0336662016-05-06 15:40:21 +01001259 if (IS_GEN6(dev_priv)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001260 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1261 * "If this bit is set, STCunit will have LRA as replacement
1262 * policy. [...] This bit must be reset. LRA replacement
1263 * policy is not supported."
1264 */
1265 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001266 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001267 }
1268
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001269 if (IS_GEN(dev_priv, 6, 7))
Daniel Vetter6b26c862012-04-24 14:04:12 +02001270 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001271
Chris Wilsonc0336662016-05-06 15:40:21 +01001272 if (HAS_L3_DPF(dev_priv))
1273 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev_priv));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001274
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001275 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001276}
1277
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001278static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001279{
Chris Wilsonc0336662016-05-06 15:40:21 +01001280 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07001281
1282 if (dev_priv->semaphore_obj) {
1283 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1284 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1285 dev_priv->semaphore_obj = NULL;
1286 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001287
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001288 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001289}
1290
John Harrisonf7169682015-05-29 17:44:05 +01001291static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001292 unsigned int num_dwords)
1293{
1294#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001295 struct intel_engine_cs *signaller = signaller_req->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +01001296 struct drm_i915_private *dev_priv = signaller_req->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07001297 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001298 enum intel_engine_id id;
1299 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001300
Chris Wilsonc0336662016-05-06 15:40:21 +01001301 num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
Ben Widawsky3e789982014-06-30 09:53:37 -07001302 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1303#undef MBOX_UPDATE_DWORDS
1304
John Harrison5fb9de12015-05-29 17:44:07 +01001305 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001306 if (ret)
1307 return ret;
1308
Dave Gordonc3232b12016-03-23 18:19:53 +00001309 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001310 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001311 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001312 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1313 continue;
1314
John Harrisonf7169682015-05-29 17:44:05 +01001315 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001316 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1317 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1318 PIPE_CONTROL_QW_WRITE |
Chris Wilsonf9a4ea32016-04-29 13:18:24 +01001319 PIPE_CONTROL_CS_STALL);
Ben Widawsky3e789982014-06-30 09:53:37 -07001320 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1321 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001322 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001323 intel_ring_emit(signaller, 0);
1324 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson215a7e32016-04-29 13:18:23 +01001325 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001326 intel_ring_emit(signaller, 0);
1327 }
1328
1329 return 0;
1330}
1331
John Harrisonf7169682015-05-29 17:44:05 +01001332static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001333 unsigned int num_dwords)
1334{
1335#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001336 struct intel_engine_cs *signaller = signaller_req->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +01001337 struct drm_i915_private *dev_priv = signaller_req->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07001338 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001339 enum intel_engine_id id;
1340 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001341
Chris Wilsonc0336662016-05-06 15:40:21 +01001342 num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
Ben Widawsky3e789982014-06-30 09:53:37 -07001343 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1344#undef MBOX_UPDATE_DWORDS
1345
John Harrison5fb9de12015-05-29 17:44:07 +01001346 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001347 if (ret)
1348 return ret;
1349
Dave Gordonc3232b12016-03-23 18:19:53 +00001350 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001351 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001352 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001353 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1354 continue;
1355
John Harrisonf7169682015-05-29 17:44:05 +01001356 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001357 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1358 MI_FLUSH_DW_OP_STOREDW);
1359 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1360 MI_FLUSH_DW_USE_GTT);
1361 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001362 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001363 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson215a7e32016-04-29 13:18:23 +01001364 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001365 intel_ring_emit(signaller, 0);
1366 }
1367
1368 return 0;
1369}
1370
John Harrisonf7169682015-05-29 17:44:05 +01001371static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001372 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001373{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001374 struct intel_engine_cs *signaller = signaller_req->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +01001375 struct drm_i915_private *dev_priv = signaller_req->i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001376 struct intel_engine_cs *useless;
Dave Gordonc3232b12016-03-23 18:19:53 +00001377 enum intel_engine_id id;
1378 int ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001379
Ben Widawskya1444b72014-06-30 09:53:35 -07001380#define MBOX_UPDATE_DWORDS 3
Chris Wilsonc0336662016-05-06 15:40:21 +01001381 num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
Ben Widawskya1444b72014-06-30 09:53:35 -07001382 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1383#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001384
John Harrison5fb9de12015-05-29 17:44:07 +01001385 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001386 if (ret)
1387 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001388
Dave Gordonc3232b12016-03-23 18:19:53 +00001389 for_each_engine_id(useless, dev_priv, id) {
1390 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001391
1392 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001393 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001394
Ben Widawsky78325f22014-04-29 14:52:29 -07001395 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001396 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001397 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001398 }
1399 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001400
Ben Widawskya1444b72014-06-30 09:53:35 -07001401 /* If num_dwords was rounded, make sure the tail pointer is correct */
1402 if (num_rings % 2 == 0)
1403 intel_ring_emit(signaller, MI_NOOP);
1404
Ben Widawsky024a43e2014-04-29 14:52:30 -07001405 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001406}
1407
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001408/**
1409 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001410 *
1411 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001412 *
1413 * Update the mailbox registers in the *other* rings with the current seqno.
1414 * This acts like a signal in the canonical semaphore.
1415 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001416static int
John Harrisonee044a82015-05-29 17:44:00 +01001417gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001418{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001419 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001420 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001421
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001422 if (engine->semaphore.signal)
1423 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001424 else
John Harrison5fb9de12015-05-29 17:44:07 +01001425 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001426
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001427 if (ret)
1428 return ret;
1429
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001430 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1431 intel_ring_emit(engine,
1432 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1433 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1434 intel_ring_emit(engine, MI_USER_INTERRUPT);
1435 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001436
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001437 return 0;
1438}
1439
Chris Wilsona58c01a2016-04-29 13:18:21 +01001440static int
1441gen8_render_add_request(struct drm_i915_gem_request *req)
1442{
1443 struct intel_engine_cs *engine = req->engine;
1444 int ret;
1445
1446 if (engine->semaphore.signal)
1447 ret = engine->semaphore.signal(req, 8);
1448 else
1449 ret = intel_ring_begin(req, 8);
1450 if (ret)
1451 return ret;
1452
1453 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
1454 intel_ring_emit(engine, (PIPE_CONTROL_GLOBAL_GTT_IVB |
1455 PIPE_CONTROL_CS_STALL |
1456 PIPE_CONTROL_QW_WRITE));
1457 intel_ring_emit(engine, intel_hws_seqno_address(req->engine));
1458 intel_ring_emit(engine, 0);
1459 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1460 /* We're thrashing one dword of HWS. */
1461 intel_ring_emit(engine, 0);
1462 intel_ring_emit(engine, MI_USER_INTERRUPT);
1463 intel_ring_emit(engine, MI_NOOP);
1464 __intel_ring_advance(engine);
1465
1466 return 0;
1467}
1468
Chris Wilsonc0336662016-05-06 15:40:21 +01001469static inline bool i915_gem_has_seqno_wrapped(struct drm_i915_private *dev_priv,
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001470 u32 seqno)
1471{
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001472 return dev_priv->last_seqno < seqno;
1473}
1474
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001475/**
1476 * intel_ring_sync - sync the waiter to the signaller on seqno
1477 *
1478 * @waiter - ring that is waiting
1479 * @signaller - ring which has, or will signal
1480 * @seqno - seqno which the waiter will block on
1481 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001482
1483static int
John Harrison599d9242015-05-29 17:44:04 +01001484gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001485 struct intel_engine_cs *signaller,
1486 u32 seqno)
1487{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001488 struct intel_engine_cs *waiter = waiter_req->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +01001489 struct drm_i915_private *dev_priv = waiter_req->i915;
Chris Wilson6ef48d72016-04-29 13:18:25 +01001490 struct i915_hw_ppgtt *ppgtt;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001491 int ret;
1492
John Harrison5fb9de12015-05-29 17:44:07 +01001493 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001494 if (ret)
1495 return ret;
1496
1497 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1498 MI_SEMAPHORE_GLOBAL_GTT |
1499 MI_SEMAPHORE_SAD_GTE_SDD);
1500 intel_ring_emit(waiter, seqno);
1501 intel_ring_emit(waiter,
1502 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1503 intel_ring_emit(waiter,
1504 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1505 intel_ring_advance(waiter);
Chris Wilson6ef48d72016-04-29 13:18:25 +01001506
1507 /* When the !RCS engines idle waiting upon a semaphore, they lose their
1508 * pagetables and we must reload them before executing the batch.
1509 * We do this on the i915_switch_context() following the wait and
1510 * before the dispatch.
1511 */
1512 ppgtt = waiter_req->ctx->ppgtt;
1513 if (ppgtt && waiter_req->engine->id != RCS)
1514 ppgtt->pd_dirty_rings |= intel_engine_flag(waiter_req->engine);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001515 return 0;
1516}
1517
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001518static int
John Harrison599d9242015-05-29 17:44:04 +01001519gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001520 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001521 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001522{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001523 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001524 u32 dw1 = MI_SEMAPHORE_MBOX |
1525 MI_SEMAPHORE_COMPARE |
1526 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001527 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1528 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001529
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001530 /* Throughout all of the GEM code, seqno passed implies our current
1531 * seqno is >= the last seqno executed. However for hardware the
1532 * comparison is strictly greater than.
1533 */
1534 seqno -= 1;
1535
Ben Widawskyebc348b2014-04-29 14:52:28 -07001536 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001537
John Harrison5fb9de12015-05-29 17:44:07 +01001538 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001539 if (ret)
1540 return ret;
1541
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001542 /* If seqno wrap happened, omit the wait with no-ops */
Chris Wilsonc0336662016-05-06 15:40:21 +01001543 if (likely(!i915_gem_has_seqno_wrapped(waiter_req->i915, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001544 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001545 intel_ring_emit(waiter, seqno);
1546 intel_ring_emit(waiter, 0);
1547 intel_ring_emit(waiter, MI_NOOP);
1548 } else {
1549 intel_ring_emit(waiter, MI_NOOP);
1550 intel_ring_emit(waiter, MI_NOOP);
1551 intel_ring_emit(waiter, MI_NOOP);
1552 intel_ring_emit(waiter, MI_NOOP);
1553 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001554 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001555
1556 return 0;
1557}
1558
Chris Wilsonc6df5412010-12-15 09:56:50 +00001559#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1560do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001561 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1562 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001563 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1564 intel_ring_emit(ring__, 0); \
1565 intel_ring_emit(ring__, 0); \
1566} while (0)
1567
1568static int
John Harrisonee044a82015-05-29 17:44:00 +01001569pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001570{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001571 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001572 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001573 int ret;
1574
1575 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1576 * incoherent with writes to memory, i.e. completely fubar,
1577 * so we need to use PIPE_NOTIFY instead.
1578 *
1579 * However, we also need to workaround the qword write
1580 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1581 * memory before requesting an interrupt.
1582 */
John Harrison5fb9de12015-05-29 17:44:07 +01001583 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001584 if (ret)
1585 return ret;
1586
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001587 intel_ring_emit(engine,
1588 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001589 PIPE_CONTROL_WRITE_FLUSH |
1590 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001591 intel_ring_emit(engine,
1592 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1593 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1594 intel_ring_emit(engine, 0);
1595 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001596 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001597 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001598 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001599 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001600 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001601 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001602 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001603 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001604 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001605 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001606
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001607 intel_ring_emit(engine,
1608 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001609 PIPE_CONTROL_WRITE_FLUSH |
1610 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001611 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001612 intel_ring_emit(engine,
1613 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1614 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1615 intel_ring_emit(engine, 0);
1616 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001617
Chris Wilsonc6df5412010-12-15 09:56:50 +00001618 return 0;
1619}
1620
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001621static void
1622gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001623{
Chris Wilsonc0336662016-05-06 15:40:21 +01001624 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001625
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001626 /* Workaround to force correct ordering between irq and seqno writes on
1627 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +01001628 * ACTHD) before reading the status page.
1629 *
1630 * Note that this effectively stalls the read by the time it takes to
1631 * do a memory transaction, which more or less ensures that the write
1632 * from the GPU has sufficient time to invalidate the CPU cacheline.
1633 * Alternatively we could delay the interrupt from the CS ring to give
1634 * the write time to land, but that would incur a delay after every
1635 * batch i.e. much more frequent than a delay when waiting for the
1636 * interrupt (with the same net latency).
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001637 *
1638 * Also note that to prevent whole machine hangs on gen7, we have to
1639 * take the spinlock to guard against concurrent cacheline access.
Chris Wilson9b9ed302016-04-09 10:57:53 +01001640 */
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001641 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001642 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001643 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001644}
1645
1646static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001647ring_get_seqno(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001648{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001649 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001650}
1651
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001652static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001653ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001654{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001655 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001656}
1657
Chris Wilsonc6df5412010-12-15 09:56:50 +00001658static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001659pc_render_get_seqno(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001660{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001661 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001662}
1663
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001664static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001665pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001666{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001667 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001668}
1669
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001670static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001671gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001672{
Chris Wilsonc0336662016-05-06 15:40:21 +01001673 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001674 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001675
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001676 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001677 return false;
1678
Chris Wilson7338aef2012-04-24 21:48:47 +01001679 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001680 if (engine->irq_refcount++ == 0)
1681 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001682 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001683
1684 return true;
1685}
1686
1687static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001688gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001689{
Chris Wilsonc0336662016-05-06 15:40:21 +01001690 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001691 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001692
Chris Wilson7338aef2012-04-24 21:48:47 +01001693 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001694 if (--engine->irq_refcount == 0)
1695 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001696 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001697}
1698
1699static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001700i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001701{
Chris Wilsonc0336662016-05-06 15:40:21 +01001702 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001703 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001704
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001705 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001706 return false;
1707
Chris Wilson7338aef2012-04-24 21:48:47 +01001708 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001709 if (engine->irq_refcount++ == 0) {
1710 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001711 I915_WRITE(IMR, dev_priv->irq_mask);
1712 POSTING_READ(IMR);
1713 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001714 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001715
1716 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001717}
1718
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001719static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001720i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001721{
Chris Wilsonc0336662016-05-06 15:40:21 +01001722 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001723 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001724
Chris Wilson7338aef2012-04-24 21:48:47 +01001725 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001726 if (--engine->irq_refcount == 0) {
1727 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001728 I915_WRITE(IMR, dev_priv->irq_mask);
1729 POSTING_READ(IMR);
1730 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001731 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001732}
1733
Chris Wilsonc2798b12012-04-22 21:13:57 +01001734static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001735i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001736{
Chris Wilsonc0336662016-05-06 15:40:21 +01001737 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001738 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001739
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001740 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001741 return false;
1742
Chris Wilson7338aef2012-04-24 21:48:47 +01001743 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001744 if (engine->irq_refcount++ == 0) {
1745 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001746 I915_WRITE16(IMR, dev_priv->irq_mask);
1747 POSTING_READ16(IMR);
1748 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001749 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001750
1751 return true;
1752}
1753
1754static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001755i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001756{
Chris Wilsonc0336662016-05-06 15:40:21 +01001757 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001758 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001759
Chris Wilson7338aef2012-04-24 21:48:47 +01001760 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001761 if (--engine->irq_refcount == 0) {
1762 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001763 I915_WRITE16(IMR, dev_priv->irq_mask);
1764 POSTING_READ16(IMR);
1765 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001766 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001767}
1768
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001769static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001770bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001771 u32 invalidate_domains,
1772 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001773{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001774 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001775 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001776
John Harrison5fb9de12015-05-29 17:44:07 +01001777 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001778 if (ret)
1779 return ret;
1780
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001781 intel_ring_emit(engine, MI_FLUSH);
1782 intel_ring_emit(engine, MI_NOOP);
1783 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001784 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001785}
1786
Chris Wilson3cce4692010-10-27 16:11:02 +01001787static int
John Harrisonee044a82015-05-29 17:44:00 +01001788i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001789{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001790 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001791 int ret;
1792
John Harrison5fb9de12015-05-29 17:44:07 +01001793 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001794 if (ret)
1795 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001796
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001797 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1798 intel_ring_emit(engine,
1799 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1800 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1801 intel_ring_emit(engine, MI_USER_INTERRUPT);
1802 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001803
Chris Wilson3cce4692010-10-27 16:11:02 +01001804 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001805}
1806
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001807static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001808gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001809{
Chris Wilsonc0336662016-05-06 15:40:21 +01001810 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001811 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001812
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001813 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1814 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001815
Chris Wilson7338aef2012-04-24 21:48:47 +01001816 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001817 if (engine->irq_refcount++ == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01001818 if (HAS_L3_DPF(dev_priv) && engine->id == RCS)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001819 I915_WRITE_IMR(engine,
1820 ~(engine->irq_enable_mask |
Chris Wilsonc0336662016-05-06 15:40:21 +01001821 GT_PARITY_ERROR(dev_priv)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001822 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001823 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1824 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001825 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001826 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001827
1828 return true;
1829}
1830
1831static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001832gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001833{
Chris Wilsonc0336662016-05-06 15:40:21 +01001834 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001835 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001836
Chris Wilson7338aef2012-04-24 21:48:47 +01001837 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001838 if (--engine->irq_refcount == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01001839 if (HAS_L3_DPF(dev_priv) && engine->id == RCS)
1840 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev_priv));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001841 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001842 I915_WRITE_IMR(engine, ~0);
1843 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001844 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001845 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001846}
1847
Ben Widawskya19d2932013-05-28 19:22:30 -07001848static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001849hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001850{
Chris Wilsonc0336662016-05-06 15:40:21 +01001851 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawskya19d2932013-05-28 19:22:30 -07001852 unsigned long flags;
1853
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001854 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001855 return false;
1856
Daniel Vetter59cdb632013-07-04 23:35:28 +02001857 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001858 if (engine->irq_refcount++ == 0) {
1859 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1860 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001861 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001862 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001863
1864 return true;
1865}
1866
1867static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001868hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001869{
Chris Wilsonc0336662016-05-06 15:40:21 +01001870 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawskya19d2932013-05-28 19:22:30 -07001871 unsigned long flags;
1872
Daniel Vetter59cdb632013-07-04 23:35:28 +02001873 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001874 if (--engine->irq_refcount == 0) {
1875 I915_WRITE_IMR(engine, ~0);
1876 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001877 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001878 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001879}
1880
Ben Widawskyabd58f02013-11-02 21:07:09 -07001881static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001882gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001883{
Chris Wilsonc0336662016-05-06 15:40:21 +01001884 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001885 unsigned long flags;
1886
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001887 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001888 return false;
1889
1890 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001891 if (engine->irq_refcount++ == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01001892 if (HAS_L3_DPF(dev_priv) && engine->id == RCS) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001893 I915_WRITE_IMR(engine,
1894 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001895 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1896 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001897 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001898 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001899 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001900 }
1901 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1902
1903 return true;
1904}
1905
1906static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001907gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001908{
Chris Wilsonc0336662016-05-06 15:40:21 +01001909 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001910 unsigned long flags;
1911
1912 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001913 if (--engine->irq_refcount == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01001914 if (HAS_L3_DPF(dev_priv) && engine->id == RCS) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001915 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001916 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1917 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001918 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001919 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001920 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001921 }
1922 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1923}
1924
Zou Nan haid1b851f2010-05-21 09:08:57 +08001925static int
John Harrison53fddaf2015-05-29 17:44:02 +01001926i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001927 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001928 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001929{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001930 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001931 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001932
John Harrison5fb9de12015-05-29 17:44:07 +01001933 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001934 if (ret)
1935 return ret;
1936
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001937 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001938 MI_BATCH_BUFFER_START |
1939 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001940 (dispatch_flags & I915_DISPATCH_SECURE ?
1941 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001942 intel_ring_emit(engine, offset);
1943 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001944
Zou Nan haid1b851f2010-05-21 09:08:57 +08001945 return 0;
1946}
1947
Daniel Vetterb45305f2012-12-17 16:21:27 +01001948/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1949#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001950#define I830_TLB_ENTRIES (2)
1951#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001952static int
John Harrison53fddaf2015-05-29 17:44:02 +01001953i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001954 u64 offset, u32 len,
1955 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001956{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001957 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001958 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001959 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001960
John Harrison5fb9de12015-05-29 17:44:07 +01001961 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001962 if (ret)
1963 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001964
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001965 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001966 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1967 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1968 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1969 intel_ring_emit(engine, cs_offset);
1970 intel_ring_emit(engine, 0xdeadbeef);
1971 intel_ring_emit(engine, MI_NOOP);
1972 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001973
John Harrison8e004ef2015-02-13 11:48:10 +00001974 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001975 if (len > I830_BATCH_LIMIT)
1976 return -ENOSPC;
1977
John Harrison5fb9de12015-05-29 17:44:07 +01001978 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001979 if (ret)
1980 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001981
1982 /* Blit the batch (which has now all relocs applied) to the
1983 * stable batch scratch bo area (so that the CS never
1984 * stumbles over its tlb invalidation bug) ...
1985 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001986 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1987 intel_ring_emit(engine,
1988 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1989 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1990 intel_ring_emit(engine, cs_offset);
1991 intel_ring_emit(engine, 4096);
1992 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001993
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001994 intel_ring_emit(engine, MI_FLUSH);
1995 intel_ring_emit(engine, MI_NOOP);
1996 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001997
1998 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001999 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01002000 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002001
Ville Syrjälä9d611c02015-12-14 18:23:49 +02002002 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002003 if (ret)
2004 return ret;
2005
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002006 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
2007 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
2008 0 : MI_BATCH_NON_SECURE));
2009 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002010
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002011 return 0;
2012}
2013
2014static int
John Harrison53fddaf2015-05-29 17:44:02 +01002015i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002016 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002017 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002018{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002019 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002020 int ret;
2021
John Harrison5fb9de12015-05-29 17:44:07 +01002022 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002023 if (ret)
2024 return ret;
2025
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002026 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
2027 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
2028 0 : MI_BATCH_NON_SECURE));
2029 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002030
Eric Anholt62fdfea2010-05-21 13:26:39 -07002031 return 0;
2032}
2033
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002034static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002035{
Chris Wilsonc0336662016-05-06 15:40:21 +01002036 struct drm_i915_private *dev_priv = engine->i915;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002037
2038 if (!dev_priv->status_page_dmah)
2039 return;
2040
Chris Wilsonc0336662016-05-06 15:40:21 +01002041 drm_pci_free(dev_priv->dev, dev_priv->status_page_dmah);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002042 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002043}
2044
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002045static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002046{
Chris Wilson05394f32010-11-08 19:18:58 +00002047 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002048
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002049 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002050 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002051 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002052
Chris Wilson9da3da62012-06-01 15:20:22 +01002053 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002054 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002055 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002056 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002057}
2058
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002059static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002060{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002061 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002062
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002063 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002064 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002065 int ret;
2066
Chris Wilsonc0336662016-05-06 15:40:21 +01002067 obj = i915_gem_object_create(engine->i915->dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002068 if (IS_ERR(obj)) {
Chris Wilsone3efda42014-04-09 09:19:41 +01002069 DRM_ERROR("Failed to allocate status page\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002070 return PTR_ERR(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01002071 }
2072
2073 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2074 if (ret)
2075 goto err_unref;
2076
Chris Wilson1f767e02014-07-03 17:33:03 -04002077 flags = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +01002078 if (!HAS_LLC(engine->i915))
Chris Wilson1f767e02014-07-03 17:33:03 -04002079 /* On g33, we cannot place HWS above 256MiB, so
2080 * restrict its pinning to the low mappable arena.
2081 * Though this restriction is not documented for
2082 * gen4, gen5, or byt, they also behave similarly
2083 * and hang if the HWS is placed at the top of the
2084 * GTT. To generalise, it appears that all !llc
2085 * platforms have issues with us placing the HWS
2086 * above the mappable region (even though we never
2087 * actualy map it).
2088 */
2089 flags |= PIN_MAPPABLE;
2090 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002091 if (ret) {
2092err_unref:
2093 drm_gem_object_unreference(&obj->base);
2094 return ret;
2095 }
2096
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002097 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002098 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002099
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002100 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2101 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2102 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002103
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002104 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002105 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002106
2107 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002108}
2109
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002110static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002111{
Chris Wilsonc0336662016-05-06 15:40:21 +01002112 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002113
2114 if (!dev_priv->status_page_dmah) {
2115 dev_priv->status_page_dmah =
Chris Wilsonc0336662016-05-06 15:40:21 +01002116 drm_pci_alloc(dev_priv->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002117 if (!dev_priv->status_page_dmah)
2118 return -ENOMEM;
2119 }
2120
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002121 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2122 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002123
2124 return 0;
2125}
2126
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002127void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2128{
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002129 GEM_BUG_ON(ringbuf->vma == NULL);
2130 GEM_BUG_ON(ringbuf->virtual_start == NULL);
2131
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002132 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002133 i915_gem_object_unpin_map(ringbuf->obj);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002134 else
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002135 i915_vma_unpin_iomap(ringbuf->vma);
Dave Gordon83052162016-04-12 14:46:16 +01002136 ringbuf->virtual_start = NULL;
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002137
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002138 i915_gem_object_ggtt_unpin(ringbuf->obj);
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002139 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002140}
2141
Chris Wilsonc0336662016-05-06 15:40:21 +01002142int intel_pin_and_map_ringbuffer_obj(struct drm_i915_private *dev_priv,
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002143 struct intel_ringbuffer *ringbuf)
2144{
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002145 struct drm_i915_gem_object *obj = ringbuf->obj;
Chris Wilsona687a432016-04-13 17:35:11 +01002146 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
2147 unsigned flags = PIN_OFFSET_BIAS | 4096;
Dave Gordon83052162016-04-12 14:46:16 +01002148 void *addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002149 int ret;
2150
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002151 if (HAS_LLC(dev_priv) && !obj->stolen) {
Chris Wilsona687a432016-04-13 17:35:11 +01002152 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002153 if (ret)
2154 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002155
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002156 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002157 if (ret)
2158 goto err_unpin;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002159
Dave Gordon83052162016-04-12 14:46:16 +01002160 addr = i915_gem_object_pin_map(obj);
2161 if (IS_ERR(addr)) {
2162 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002163 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002164 }
2165 } else {
Chris Wilsona687a432016-04-13 17:35:11 +01002166 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
2167 flags | PIN_MAPPABLE);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002168 if (ret)
2169 return ret;
2170
2171 ret = i915_gem_object_set_to_gtt_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002172 if (ret)
2173 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002174
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002175 /* Access through the GTT requires the device to be awake. */
2176 assert_rpm_wakelock_held(dev_priv);
2177
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002178 addr = i915_vma_pin_iomap(i915_gem_obj_to_ggtt(obj));
2179 if (IS_ERR(addr)) {
2180 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002181 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002182 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002183 }
2184
Dave Gordon83052162016-04-12 14:46:16 +01002185 ringbuf->virtual_start = addr;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002186 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002187 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01002188
2189err_unpin:
2190 i915_gem_object_ggtt_unpin(obj);
2191 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002192}
2193
Chris Wilson01101fa2015-09-03 13:01:39 +01002194static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002195{
Oscar Mateo2919d292014-07-03 16:28:02 +01002196 drm_gem_object_unreference(&ringbuf->obj->base);
2197 ringbuf->obj = NULL;
2198}
2199
Chris Wilson01101fa2015-09-03 13:01:39 +01002200static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2201 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002202{
Chris Wilsone3efda42014-04-09 09:19:41 +01002203 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002204
2205 obj = NULL;
2206 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002207 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002208 if (obj == NULL)
Dave Gordond37cd8a2016-04-22 19:14:32 +01002209 obj = i915_gem_object_create(dev, ringbuf->size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002210 if (IS_ERR(obj))
2211 return PTR_ERR(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01002212
Akash Goel24f3a8c2014-06-17 10:59:42 +05302213 /* mark ring buffers as read-only from GPU side by default */
2214 obj->gt_ro = 1;
2215
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002216 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002217
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002218 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002219}
2220
Chris Wilson01101fa2015-09-03 13:01:39 +01002221struct intel_ringbuffer *
2222intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2223{
2224 struct intel_ringbuffer *ring;
2225 int ret;
2226
2227 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002228 if (ring == NULL) {
2229 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2230 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002231 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002232 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002233
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002234 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002235 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002236
2237 ring->size = size;
2238 /* Workaround an erratum on the i830 which causes a hang if
2239 * the TAIL pointer points to within the last 2 cachelines
2240 * of the buffer.
2241 */
2242 ring->effective_size = size;
Chris Wilsonc0336662016-05-06 15:40:21 +01002243 if (IS_I830(engine->i915) || IS_845G(engine->i915))
Chris Wilson01101fa2015-09-03 13:01:39 +01002244 ring->effective_size -= 2 * CACHELINE_BYTES;
2245
2246 ring->last_retired_head = -1;
2247 intel_ring_update_space(ring);
2248
Chris Wilsonc0336662016-05-06 15:40:21 +01002249 ret = intel_alloc_ringbuffer_obj(engine->i915->dev, ring);
Chris Wilson01101fa2015-09-03 13:01:39 +01002250 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002251 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2252 engine->name, ret);
2253 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002254 kfree(ring);
2255 return ERR_PTR(ret);
2256 }
2257
2258 return ring;
2259}
2260
2261void
2262intel_ringbuffer_free(struct intel_ringbuffer *ring)
2263{
2264 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002265 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002266 kfree(ring);
2267}
2268
Ben Widawskyc43b5632012-04-16 14:07:40 -07002269static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002270 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002271{
Chris Wilsonc0336662016-05-06 15:40:21 +01002272 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002273 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002274 int ret;
2275
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002276 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002277
Chris Wilsonc0336662016-05-06 15:40:21 +01002278 engine->i915 = dev_priv;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002279 INIT_LIST_HEAD(&engine->active_list);
2280 INIT_LIST_HEAD(&engine->request_list);
2281 INIT_LIST_HEAD(&engine->execlist_queue);
2282 INIT_LIST_HEAD(&engine->buffers);
2283 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2284 memset(engine->semaphore.sync_seqno, 0,
2285 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002286
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002287 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002288
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002289 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002290 if (IS_ERR(ringbuf)) {
2291 ret = PTR_ERR(ringbuf);
2292 goto error;
2293 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002294 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002295
Chris Wilsonc0336662016-05-06 15:40:21 +01002296 if (I915_NEED_GFX_HWS(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002297 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002298 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002299 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002300 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002301 WARN_ON(engine->id != RCS);
2302 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002303 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002304 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002305 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002306
Chris Wilsonc0336662016-05-06 15:40:21 +01002307 ret = intel_pin_and_map_ringbuffer_obj(dev_priv, ringbuf);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002308 if (ret) {
2309 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002310 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002311 intel_destroy_ringbuffer_obj(ringbuf);
2312 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002313 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002314
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002315 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002316 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002317 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002318
Oscar Mateo8ee14972014-05-22 14:13:34 +01002319 return 0;
2320
2321error:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002322 intel_cleanup_engine(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002323 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002324}
2325
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002326void intel_cleanup_engine(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002327{
John Harrison6402c332014-10-31 12:00:26 +00002328 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002329
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002330 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002331 return;
2332
Chris Wilsonc0336662016-05-06 15:40:21 +01002333 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002334
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002335 if (engine->buffer) {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002336 intel_stop_engine(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01002337 WARN_ON(!IS_GEN2(dev_priv) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002338
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002339 intel_unpin_ringbuffer_obj(engine->buffer);
2340 intel_ringbuffer_free(engine->buffer);
2341 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002342 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002343
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002344 if (engine->cleanup)
2345 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002346
Chris Wilsonc0336662016-05-06 15:40:21 +01002347 if (I915_NEED_GFX_HWS(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002348 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002349 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002350 WARN_ON(engine->id != RCS);
2351 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002352 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002353
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002354 i915_cmd_parser_fini_ring(engine);
2355 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilsonc0336662016-05-06 15:40:21 +01002356 engine->i915 = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002357}
2358
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002359int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002360{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002361 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002362
Chris Wilson3e960502012-11-27 16:22:54 +00002363 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002364 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002365 return 0;
2366
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002367 req = list_entry(engine->request_list.prev,
2368 struct drm_i915_gem_request,
2369 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002370
Chris Wilsonb4716182015-04-27 13:41:17 +01002371 /* Make sure we do not trigger any retires */
2372 return __i915_wait_request(req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01002373 req->i915->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002374 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002375}
2376
John Harrison6689cb22015-03-19 12:30:08 +00002377int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002378{
Chris Wilson63103462016-04-28 09:56:49 +01002379 int ret;
2380
2381 /* Flush enough space to reduce the likelihood of waiting after
2382 * we start building the request - in which case we will just
2383 * have to repeat work.
2384 */
Chris Wilsona0442462016-04-29 09:07:05 +01002385 request->reserved_space += LEGACY_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +01002386
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002387 request->ringbuf = request->engine->buffer;
Chris Wilson63103462016-04-28 09:56:49 +01002388
2389 ret = intel_ring_begin(request, 0);
2390 if (ret)
2391 return ret;
2392
Chris Wilsona0442462016-04-29 09:07:05 +01002393 request->reserved_space -= LEGACY_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +01002394 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002395}
2396
Chris Wilson987046a2016-04-28 09:56:46 +01002397static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002398{
Chris Wilson987046a2016-04-28 09:56:46 +01002399 struct intel_ringbuffer *ringbuf = req->ringbuf;
2400 struct intel_engine_cs *engine = req->engine;
2401 struct drm_i915_gem_request *target;
2402
2403 intel_ring_update_space(ringbuf);
2404 if (ringbuf->space >= bytes)
2405 return 0;
2406
2407 /*
2408 * Space is reserved in the ringbuffer for finalising the request,
2409 * as that cannot be allowed to fail. During request finalisation,
2410 * reserved_space is set to 0 to stop the overallocation and the
2411 * assumption is that then we never need to wait (which has the
2412 * risk of failing with EINTR).
2413 *
2414 * See also i915_gem_request_alloc() and i915_add_request().
2415 */
Chris Wilson0251a962016-04-28 09:56:47 +01002416 GEM_BUG_ON(!req->reserved_space);
Chris Wilson987046a2016-04-28 09:56:46 +01002417
2418 list_for_each_entry(target, &engine->request_list, list) {
2419 unsigned space;
2420
2421 /*
2422 * The request queue is per-engine, so can contain requests
2423 * from multiple ringbuffers. Here, we must ignore any that
2424 * aren't from the ringbuffer we're considering.
2425 */
2426 if (target->ringbuf != ringbuf)
2427 continue;
2428
2429 /* Would completion of this request free enough space? */
2430 space = __intel_ring_space(target->postfix, ringbuf->tail,
2431 ringbuf->size);
2432 if (space >= bytes)
2433 break;
2434 }
2435
2436 if (WARN_ON(&target->list == &engine->request_list))
2437 return -ENOSPC;
2438
2439 return i915_wait_request(target);
2440}
2441
2442int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
2443{
2444 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +01002445 int remain_actual = ringbuf->size - ringbuf->tail;
Chris Wilson987046a2016-04-28 09:56:46 +01002446 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2447 int bytes = num_dwords * sizeof(u32);
2448 int total_bytes, wait_bytes;
John Harrison79bbcc22015-06-30 12:40:55 +01002449 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002450
Chris Wilson0251a962016-04-28 09:56:47 +01002451 total_bytes = bytes + req->reserved_space;
John Harrison29b1b412015-06-18 13:10:09 +01002452
John Harrison79bbcc22015-06-30 12:40:55 +01002453 if (unlikely(bytes > remain_usable)) {
2454 /*
2455 * Not enough space for the basic request. So need to flush
2456 * out the remainder and then wait for base + reserved.
2457 */
2458 wait_bytes = remain_actual + total_bytes;
2459 need_wrap = true;
Chris Wilson987046a2016-04-28 09:56:46 +01002460 } else if (unlikely(total_bytes > remain_usable)) {
2461 /*
2462 * The base request will fit but the reserved space
2463 * falls off the end. So we don't need an immediate wrap
2464 * and only need to effectively wait for the reserved
2465 * size space from the start of ringbuffer.
2466 */
Chris Wilson0251a962016-04-28 09:56:47 +01002467 wait_bytes = remain_actual + req->reserved_space;
John Harrison79bbcc22015-06-30 12:40:55 +01002468 } else {
Chris Wilson987046a2016-04-28 09:56:46 +01002469 /* No wrapping required, just waiting. */
2470 wait_bytes = total_bytes;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002471 }
2472
Chris Wilson987046a2016-04-28 09:56:46 +01002473 if (wait_bytes > ringbuf->space) {
2474 int ret = wait_for_space(req, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002475 if (unlikely(ret))
2476 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002477
Chris Wilson987046a2016-04-28 09:56:46 +01002478 intel_ring_update_space(ringbuf);
Chris Wilsone075a322016-05-13 11:57:22 +01002479 if (unlikely(ringbuf->space < wait_bytes))
2480 return -EAGAIN;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002481 }
2482
Chris Wilson987046a2016-04-28 09:56:46 +01002483 if (unlikely(need_wrap)) {
2484 GEM_BUG_ON(remain_actual > ringbuf->space);
2485 GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002486
Chris Wilson987046a2016-04-28 09:56:46 +01002487 /* Fill the tail with MI_NOOP */
2488 memset(ringbuf->virtual_start + ringbuf->tail,
2489 0, remain_actual);
2490 ringbuf->tail = 0;
2491 ringbuf->space -= remain_actual;
2492 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002493
Chris Wilson987046a2016-04-28 09:56:46 +01002494 ringbuf->space -= bytes;
2495 GEM_BUG_ON(ringbuf->space < 0);
Chris Wilson304d6952014-01-02 14:32:35 +00002496 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002497}
2498
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002499/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002500int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002501{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002502 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002503 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002504 int ret;
2505
2506 if (num_dwords == 0)
2507 return 0;
2508
Chris Wilson18393f62014-04-09 09:19:40 +01002509 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002510 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002511 if (ret)
2512 return ret;
2513
2514 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002515 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002516
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002517 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002518
2519 return 0;
2520}
2521
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002522void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002523{
Chris Wilsonc0336662016-05-06 15:40:21 +01002524 struct drm_i915_private *dev_priv = engine->i915;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002525
Chris Wilson29dcb572016-04-07 07:29:13 +01002526 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2527 * so long as the semaphore value in the register/page is greater
2528 * than the sync value), so whenever we reset the seqno,
2529 * so long as we reset the tracking semaphore value to 0, it will
2530 * always be before the next request's seqno. If we don't reset
2531 * the semaphore value, then when the seqno moves backwards all
2532 * future waits will complete instantly (causing rendering corruption).
2533 */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002534 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002535 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2536 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Chris Wilsond04bce42016-04-07 07:29:12 +01002537 if (HAS_VEBOX(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002538 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002539 }
Chris Wilsona058d932016-04-07 07:29:15 +01002540 if (dev_priv->semaphore_obj) {
2541 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2542 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2543 void *semaphores = kmap(page);
2544 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2545 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2546 kunmap(page);
2547 }
Chris Wilson29dcb572016-04-07 07:29:13 +01002548 memset(engine->semaphore.sync_seqno, 0,
2549 sizeof(engine->semaphore.sync_seqno));
Chris Wilson297b0c52010-10-22 17:02:41 +01002550
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002551 engine->set_seqno(engine, seqno);
Chris Wilson01347122016-04-07 07:29:16 +01002552 engine->last_submitted_seqno = seqno;
Chris Wilson29dcb572016-04-07 07:29:13 +01002553
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002554 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002555}
2556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002557static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002558 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002559{
Chris Wilsonc0336662016-05-06 15:40:21 +01002560 struct drm_i915_private *dev_priv = engine->i915;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002561
2562 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002563
Chris Wilson12f55812012-07-05 17:14:01 +01002564 /* Disable notification that the ring is IDLE. The GT
2565 * will then assume that it is busy and bring it out of rc6.
2566 */
2567 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2568 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2569
2570 /* Clear the context id. Here be magic! */
2571 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2572
2573 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002574 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002575 GEN6_BSD_SLEEP_INDICATOR) == 0,
2576 50))
2577 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002578
Chris Wilson12f55812012-07-05 17:14:01 +01002579 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002580 I915_WRITE_TAIL(engine, value);
2581 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002582
2583 /* Let the ring send IDLE messages to the GT again,
2584 * and so let it sleep to conserve power when idle.
2585 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002586 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002587 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002588}
2589
John Harrisona84c3ae2015-05-29 17:43:57 +01002590static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002591 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002592{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002593 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002594 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002595 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002596
John Harrison5fb9de12015-05-29 17:44:07 +01002597 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002598 if (ret)
2599 return ret;
2600
Chris Wilson71a77e02011-02-02 12:13:49 +00002601 cmd = MI_FLUSH_DW;
Chris Wilsonc0336662016-05-06 15:40:21 +01002602 if (INTEL_GEN(req->i915) >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002603 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002604
2605 /* We always require a command barrier so that subsequent
2606 * commands, such as breadcrumb interrupts, are strictly ordered
2607 * wrt the contents of the write cache being flushed to memory
2608 * (and thus being coherent from the CPU).
2609 */
2610 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2611
Jesse Barnes9a289772012-10-26 09:42:42 -07002612 /*
2613 * Bspec vol 1c.5 - video engine command streamer:
2614 * "If ENABLED, all TLBs will be invalidated once the flush
2615 * operation is complete. This bit is only valid when the
2616 * Post-Sync Operation field is a value of 1h or 3h."
2617 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002618 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002619 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2620
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002621 intel_ring_emit(engine, cmd);
2622 intel_ring_emit(engine,
2623 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonc0336662016-05-06 15:40:21 +01002624 if (INTEL_GEN(req->i915) >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002625 intel_ring_emit(engine, 0); /* upper addr */
2626 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002627 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002628 intel_ring_emit(engine, 0);
2629 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002630 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002631 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002632 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002633}
2634
2635static int
John Harrison53fddaf2015-05-29 17:44:02 +01002636gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002637 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002638 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002639{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002640 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002641 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002642 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002643 int ret;
2644
John Harrison5fb9de12015-05-29 17:44:07 +01002645 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002646 if (ret)
2647 return ret;
2648
2649 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002650 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002651 (dispatch_flags & I915_DISPATCH_RS ?
2652 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002653 intel_ring_emit(engine, lower_32_bits(offset));
2654 intel_ring_emit(engine, upper_32_bits(offset));
2655 intel_ring_emit(engine, MI_NOOP);
2656 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002657
2658 return 0;
2659}
2660
2661static int
John Harrison53fddaf2015-05-29 17:44:02 +01002662hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002663 u64 offset, u32 len,
2664 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002665{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002666 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002667 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002668
John Harrison5fb9de12015-05-29 17:44:07 +01002669 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002670 if (ret)
2671 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002672
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002673 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002674 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002675 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002676 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2677 (dispatch_flags & I915_DISPATCH_RS ?
2678 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002679 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002680 intel_ring_emit(engine, offset);
2681 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002682
2683 return 0;
2684}
2685
2686static int
John Harrison53fddaf2015-05-29 17:44:02 +01002687gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002688 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002689 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002690{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002691 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002692 int ret;
2693
John Harrison5fb9de12015-05-29 17:44:07 +01002694 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002695 if (ret)
2696 return ret;
2697
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002698 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002699 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002700 (dispatch_flags & I915_DISPATCH_SECURE ?
2701 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002702 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002703 intel_ring_emit(engine, offset);
2704 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002705
Akshay Joshi0206e352011-08-16 15:34:10 -04002706 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002707}
2708
Chris Wilson549f7362010-10-19 11:19:32 +01002709/* Blitter support (SandyBridge+) */
2710
John Harrisona84c3ae2015-05-29 17:43:57 +01002711static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002712 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002713{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002714 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002715 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002716 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002717
John Harrison5fb9de12015-05-29 17:44:07 +01002718 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002719 if (ret)
2720 return ret;
2721
Chris Wilson71a77e02011-02-02 12:13:49 +00002722 cmd = MI_FLUSH_DW;
Chris Wilsonc0336662016-05-06 15:40:21 +01002723 if (INTEL_GEN(req->i915) >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002724 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002725
2726 /* We always require a command barrier so that subsequent
2727 * commands, such as breadcrumb interrupts, are strictly ordered
2728 * wrt the contents of the write cache being flushed to memory
2729 * (and thus being coherent from the CPU).
2730 */
2731 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2732
Jesse Barnes9a289772012-10-26 09:42:42 -07002733 /*
2734 * Bspec vol 1c.3 - blitter engine command streamer:
2735 * "If ENABLED, all TLBs will be invalidated once the flush
2736 * operation is complete. This bit is only valid when the
2737 * Post-Sync Operation field is a value of 1h or 3h."
2738 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002739 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002740 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002741 intel_ring_emit(engine, cmd);
2742 intel_ring_emit(engine,
2743 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonc0336662016-05-06 15:40:21 +01002744 if (INTEL_GEN(req->i915) >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002745 intel_ring_emit(engine, 0); /* upper addr */
2746 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002747 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002748 intel_ring_emit(engine, 0);
2749 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002750 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002751 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002752
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002753 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002754}
2755
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002756int intel_init_render_ring_buffer(struct drm_device *dev)
2757{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002758 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002759 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002760 struct drm_i915_gem_object *obj;
2761 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002762
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002763 engine->name = "render ring";
2764 engine->id = RCS;
2765 engine->exec_id = I915_EXEC_RENDER;
Chris Wilson215a7e32016-04-29 13:18:23 +01002766 engine->hw_id = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002767 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002768
Chris Wilsonc0336662016-05-06 15:40:21 +01002769 if (INTEL_GEN(dev_priv) >= 8) {
2770 if (i915_semaphore_is_enabled(dev_priv)) {
Dave Gordond37cd8a2016-04-22 19:14:32 +01002771 obj = i915_gem_object_create(dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002772 if (IS_ERR(obj)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002773 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2774 i915.semaphores = 0;
2775 } else {
2776 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2777 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2778 if (ret != 0) {
2779 drm_gem_object_unreference(&obj->base);
2780 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2781 i915.semaphores = 0;
2782 } else
2783 dev_priv->semaphore_obj = obj;
2784 }
2785 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002786
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002787 engine->init_context = intel_rcs_ctx_init;
Chris Wilsona58c01a2016-04-29 13:18:21 +01002788 engine->add_request = gen8_render_add_request;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002789 engine->flush = gen8_render_ring_flush;
2790 engine->irq_get = gen8_ring_get_irq;
2791 engine->irq_put = gen8_ring_put_irq;
2792 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002793 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002794 engine->set_seqno = ring_set_seqno;
Chris Wilsonc0336662016-05-06 15:40:21 +01002795 if (i915_semaphore_is_enabled(dev_priv)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002796 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002797 engine->semaphore.sync_to = gen8_ring_sync;
2798 engine->semaphore.signal = gen8_rcs_signal;
2799 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002800 }
Chris Wilsonc0336662016-05-06 15:40:21 +01002801 } else if (INTEL_GEN(dev_priv) >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002802 engine->init_context = intel_rcs_ctx_init;
2803 engine->add_request = gen6_add_request;
2804 engine->flush = gen7_render_ring_flush;
Chris Wilsonc0336662016-05-06 15:40:21 +01002805 if (IS_GEN6(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002806 engine->flush = gen6_render_ring_flush;
2807 engine->irq_get = gen6_ring_get_irq;
2808 engine->irq_put = gen6_ring_put_irq;
2809 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002810 engine->irq_seqno_barrier = gen6_seqno_barrier;
2811 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002812 engine->set_seqno = ring_set_seqno;
Chris Wilsonc0336662016-05-06 15:40:21 +01002813 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002814 engine->semaphore.sync_to = gen6_ring_sync;
2815 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002816 /*
2817 * The current semaphore is only applied on pre-gen8
2818 * platform. And there is no VCS2 ring on the pre-gen8
2819 * platform. So the semaphore between RCS and VCS2 is
2820 * initialized as INVALID. Gen8 will initialize the
2821 * sema between VCS2 and RCS later.
2822 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002823 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2824 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2825 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2826 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2827 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2828 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2829 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2830 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2831 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2832 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002833 }
Chris Wilsonc0336662016-05-06 15:40:21 +01002834 } else if (IS_GEN5(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002835 engine->add_request = pc_render_add_request;
2836 engine->flush = gen4_render_ring_flush;
2837 engine->get_seqno = pc_render_get_seqno;
2838 engine->set_seqno = pc_render_set_seqno;
2839 engine->irq_get = gen5_ring_get_irq;
2840 engine->irq_put = gen5_ring_put_irq;
2841 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002842 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002843 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002844 engine->add_request = i9xx_add_request;
Chris Wilsonc0336662016-05-06 15:40:21 +01002845 if (INTEL_GEN(dev_priv) < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002846 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002847 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002848 engine->flush = gen4_render_ring_flush;
2849 engine->get_seqno = ring_get_seqno;
2850 engine->set_seqno = ring_set_seqno;
Chris Wilsonc0336662016-05-06 15:40:21 +01002851 if (IS_GEN2(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002852 engine->irq_get = i8xx_ring_get_irq;
2853 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002854 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002855 engine->irq_get = i9xx_ring_get_irq;
2856 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002857 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002858 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002859 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002860 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002861
Chris Wilsonc0336662016-05-06 15:40:21 +01002862 if (IS_HASWELL(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002863 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01002864 else if (IS_GEN8(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002865 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01002866 else if (INTEL_GEN(dev_priv) >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002867 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01002868 else if (INTEL_GEN(dev_priv) >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002869 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01002870 else if (IS_I830(dev_priv) || IS_845G(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002871 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002872 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002873 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2874 engine->init_hw = init_render_ring;
2875 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002876
Daniel Vetterb45305f2012-12-17 16:21:27 +01002877 /* Workaround batchbuffer to combat CS tlb bug. */
Chris Wilsonc0336662016-05-06 15:40:21 +01002878 if (HAS_BROKEN_CS_TLB(dev_priv)) {
Dave Gordond37cd8a2016-04-22 19:14:32 +01002879 obj = i915_gem_object_create(dev, I830_WA_SIZE);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002880 if (IS_ERR(obj)) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002881 DRM_ERROR("Failed to allocate batch bo\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002882 return PTR_ERR(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002883 }
2884
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002885 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002886 if (ret != 0) {
2887 drm_gem_object_unreference(&obj->base);
2888 DRM_ERROR("Failed to ping batch bo\n");
2889 return ret;
2890 }
2891
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002892 engine->scratch.obj = obj;
2893 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002894 }
2895
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002896 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002897 if (ret)
2898 return ret;
2899
Chris Wilsonc0336662016-05-06 15:40:21 +01002900 if (INTEL_GEN(dev_priv) >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002901 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002902 if (ret)
2903 return ret;
2904 }
2905
2906 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002907}
2908
2909int intel_init_bsd_ring_buffer(struct drm_device *dev)
2910{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002911 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002912 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002913
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002914 engine->name = "bsd ring";
2915 engine->id = VCS;
2916 engine->exec_id = I915_EXEC_BSD;
Chris Wilson215a7e32016-04-29 13:18:23 +01002917 engine->hw_id = 1;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002918
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002919 engine->write_tail = ring_write_tail;
Chris Wilsonc0336662016-05-06 15:40:21 +01002920 if (INTEL_GEN(dev_priv) >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002921 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002922 /* gen6 bsd needs a special wa for tail updates */
Chris Wilsonc0336662016-05-06 15:40:21 +01002923 if (IS_GEN6(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002924 engine->write_tail = gen6_bsd_ring_write_tail;
2925 engine->flush = gen6_bsd_ring_flush;
2926 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002927 engine->irq_seqno_barrier = gen6_seqno_barrier;
2928 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002929 engine->set_seqno = ring_set_seqno;
Chris Wilsonc0336662016-05-06 15:40:21 +01002930 if (INTEL_GEN(dev_priv) >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002931 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002932 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002933 engine->irq_get = gen8_ring_get_irq;
2934 engine->irq_put = gen8_ring_put_irq;
2935 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002936 gen8_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01002937 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002938 engine->semaphore.sync_to = gen8_ring_sync;
2939 engine->semaphore.signal = gen8_xcs_signal;
2940 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002941 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002942 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002943 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2944 engine->irq_get = gen6_ring_get_irq;
2945 engine->irq_put = gen6_ring_put_irq;
2946 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002947 gen6_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01002948 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002949 engine->semaphore.sync_to = gen6_ring_sync;
2950 engine->semaphore.signal = gen6_signal;
2951 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2952 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2953 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2954 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2955 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2956 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2957 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2958 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2959 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2960 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002961 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002962 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002963 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002964 engine->mmio_base = BSD_RING_BASE;
2965 engine->flush = bsd_ring_flush;
2966 engine->add_request = i9xx_add_request;
2967 engine->get_seqno = ring_get_seqno;
2968 engine->set_seqno = ring_set_seqno;
Chris Wilsonc0336662016-05-06 15:40:21 +01002969 if (IS_GEN5(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002970 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2971 engine->irq_get = gen5_ring_get_irq;
2972 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002973 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002974 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2975 engine->irq_get = i9xx_ring_get_irq;
2976 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002977 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002978 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002979 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002980 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002981
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002982 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002983}
Chris Wilson549f7362010-10-19 11:19:32 +01002984
Zhao Yakui845f74a2014-04-17 10:37:37 +08002985/**
Damien Lespiau62659922015-01-29 14:13:40 +00002986 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002987 */
2988int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2989{
2990 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002991 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002992
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002993 engine->name = "bsd2 ring";
2994 engine->id = VCS2;
2995 engine->exec_id = I915_EXEC_BSD;
Chris Wilson215a7e32016-04-29 13:18:23 +01002996 engine->hw_id = 4;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002997
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002998 engine->write_tail = ring_write_tail;
2999 engine->mmio_base = GEN8_BSD2_RING_BASE;
3000 engine->flush = gen6_bsd_ring_flush;
3001 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003002 engine->irq_seqno_barrier = gen6_seqno_barrier;
3003 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003004 engine->set_seqno = ring_set_seqno;
3005 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003006 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003007 engine->irq_get = gen8_ring_get_irq;
3008 engine->irq_put = gen8_ring_put_irq;
3009 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003010 gen8_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01003011 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003012 engine->semaphore.sync_to = gen8_ring_sync;
3013 engine->semaphore.signal = gen8_xcs_signal;
3014 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07003015 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003016 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003017
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003018 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08003019}
3020
Chris Wilson549f7362010-10-19 11:19:32 +01003021int intel_init_blt_ring_buffer(struct drm_device *dev)
3022{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003023 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003024 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01003025
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003026 engine->name = "blitter ring";
3027 engine->id = BCS;
3028 engine->exec_id = I915_EXEC_BLT;
Chris Wilson215a7e32016-04-29 13:18:23 +01003029 engine->hw_id = 2;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003030
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003031 engine->mmio_base = BLT_RING_BASE;
3032 engine->write_tail = ring_write_tail;
3033 engine->flush = gen6_ring_flush;
3034 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003035 engine->irq_seqno_barrier = gen6_seqno_barrier;
3036 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003037 engine->set_seqno = ring_set_seqno;
Chris Wilsonc0336662016-05-06 15:40:21 +01003038 if (INTEL_GEN(dev_priv) >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003039 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003040 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003041 engine->irq_get = gen8_ring_get_irq;
3042 engine->irq_put = gen8_ring_put_irq;
3043 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01003044 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003045 engine->semaphore.sync_to = gen8_ring_sync;
3046 engine->semaphore.signal = gen8_xcs_signal;
3047 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003048 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003049 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003050 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3051 engine->irq_get = gen6_ring_get_irq;
3052 engine->irq_put = gen6_ring_put_irq;
3053 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01003054 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003055 engine->semaphore.signal = gen6_signal;
3056 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003057 /*
3058 * The current semaphore is only applied on pre-gen8
3059 * platform. And there is no VCS2 ring on the pre-gen8
3060 * platform. So the semaphore between BCS and VCS2 is
3061 * initialized as INVALID. Gen8 will initialize the
3062 * sema between BCS and VCS2 later.
3063 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003064 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3065 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3066 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3067 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3068 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3069 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3070 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3071 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3072 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3073 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003074 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003075 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003076 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003077
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003078 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003079}
Chris Wilsona7b97612012-07-20 12:41:08 +01003080
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003081int intel_init_vebox_ring_buffer(struct drm_device *dev)
3082{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003083 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003084 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003085
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003086 engine->name = "video enhancement ring";
3087 engine->id = VECS;
3088 engine->exec_id = I915_EXEC_VEBOX;
Chris Wilson215a7e32016-04-29 13:18:23 +01003089 engine->hw_id = 3;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003090
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003091 engine->mmio_base = VEBOX_RING_BASE;
3092 engine->write_tail = ring_write_tail;
3093 engine->flush = gen6_ring_flush;
3094 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003095 engine->irq_seqno_barrier = gen6_seqno_barrier;
3096 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003097 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003098
Chris Wilsonc0336662016-05-06 15:40:21 +01003099 if (INTEL_GEN(dev_priv) >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003100 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003101 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003102 engine->irq_get = gen8_ring_get_irq;
3103 engine->irq_put = gen8_ring_put_irq;
3104 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01003105 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003106 engine->semaphore.sync_to = gen8_ring_sync;
3107 engine->semaphore.signal = gen8_xcs_signal;
3108 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003109 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003110 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003111 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3112 engine->irq_get = hsw_vebox_get_irq;
3113 engine->irq_put = hsw_vebox_put_irq;
3114 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01003115 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003116 engine->semaphore.sync_to = gen6_ring_sync;
3117 engine->semaphore.signal = gen6_signal;
3118 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3119 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3120 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3121 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3122 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3123 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3124 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3125 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3126 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3127 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003128 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003129 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003130 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003131
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003132 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003133}
3134
Chris Wilsona7b97612012-07-20 12:41:08 +01003135int
John Harrison4866d722015-05-29 17:43:55 +01003136intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003137{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003138 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003139 int ret;
3140
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003141 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003142 return 0;
3143
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003144 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003145 if (ret)
3146 return ret;
3147
John Harrisona84c3ae2015-05-29 17:43:57 +01003148 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003149
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003150 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003151 return 0;
3152}
3153
3154int
John Harrison2f200552015-05-29 17:43:53 +01003155intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003156{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003157 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003158 uint32_t flush_domains;
3159 int ret;
3160
3161 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003162 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003163 flush_domains = I915_GEM_GPU_DOMAINS;
3164
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003165 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003166 if (ret)
3167 return ret;
3168
John Harrisona84c3ae2015-05-29 17:43:57 +01003169 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003170
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003171 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003172 return 0;
3173}
Chris Wilsone3efda42014-04-09 09:19:41 +01003174
3175void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003176intel_stop_engine(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003177{
3178 int ret;
3179
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003180 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003181 return;
3182
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003183 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003184 if (ret)
Chris Wilsone3efda42014-04-09 09:19:41 +01003185 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003186 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003187
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003188 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003189}