blob: 7075b93a8fc99d88828374cf61ef0fb0d8673d69 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Oscar Mateo82e104c2014-07-24 17:04:26 +010056int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000057{
Dave Gordonebd0fd42014-11-27 11:22:49 +000058 intel_ring_update_space(ringbuf);
59 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000060}
61
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000062bool intel_ring_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010063{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000064 struct drm_i915_private *dev_priv = engine->dev->dev_private;
65 return dev_priv->gpu_error.stop_rings & intel_ring_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020066}
Chris Wilson09246732013-08-10 22:16:32 +010067
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000068static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020069{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000070 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010071 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000072 if (intel_ring_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010073 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000074 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010075}
76
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000077static int
John Harrisona84c3ae2015-05-29 17:43:57 +010078gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010079 u32 invalidate_domains,
80 u32 flush_domains)
81{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000082 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010083 u32 cmd;
84 int ret;
85
86 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020087 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 cmd |= MI_NO_WRITE_FLUSH;
89
90 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
91 cmd |= MI_READ_FLUSH;
92
John Harrison5fb9de12015-05-29 17:44:07 +010093 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094 if (ret)
95 return ret;
96
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000097 intel_ring_emit(engine, cmd);
98 intel_ring_emit(engine, MI_NOOP);
99 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100
101 return 0;
102}
103
104static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100105gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100106 u32 invalidate_domains,
107 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700108{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000109 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000110 struct drm_device *dev = engine->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100111 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000112 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100113
Chris Wilson36d527d2011-03-19 22:26:49 +0000114 /*
115 * read/write caches:
116 *
117 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
118 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
119 * also flushed at 2d versus 3d pipeline switches.
120 *
121 * read-only caches:
122 *
123 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
124 * MI_READ_FLUSH is set, and is always flushed on 965.
125 *
126 * I915_GEM_DOMAIN_COMMAND may not exist?
127 *
128 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
129 * invalidated when MI_EXE_FLUSH is set.
130 *
131 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
132 * invalidated with every MI_FLUSH.
133 *
134 * TLBs:
135 *
136 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
137 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
138 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
139 * are flushed at any MI_FLUSH.
140 */
141
142 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100143 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000144 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000145 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
146 cmd |= MI_EXE_FLUSH;
147
148 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
149 (IS_G4X(dev) || IS_GEN5(dev)))
150 cmd |= MI_INVALIDATE_ISP;
151
John Harrison5fb9de12015-05-29 17:44:07 +0100152 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000153 if (ret)
154 return ret;
155
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000156 intel_ring_emit(engine, cmd);
157 intel_ring_emit(engine, MI_NOOP);
158 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000159
160 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800161}
162
Jesse Barnes8d315282011-10-16 10:23:31 +0200163/**
164 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
165 * implementing two workarounds on gen6. From section 1.4.7.1
166 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
167 *
168 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
169 * produced by non-pipelined state commands), software needs to first
170 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
171 * 0.
172 *
173 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
174 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
175 *
176 * And the workaround for these two requires this workaround first:
177 *
178 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
179 * BEFORE the pipe-control with a post-sync op and no write-cache
180 * flushes.
181 *
182 * And this last workaround is tricky because of the requirements on
183 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
184 * volume 2 part 1:
185 *
186 * "1 of the following must also be set:
187 * - Render Target Cache Flush Enable ([12] of DW1)
188 * - Depth Cache Flush Enable ([0] of DW1)
189 * - Stall at Pixel Scoreboard ([1] of DW1)
190 * - Depth Stall ([13] of DW1)
191 * - Post-Sync Operation ([13] of DW1)
192 * - Notify Enable ([8] of DW1)"
193 *
194 * The cache flushes require the workaround flush that triggered this
195 * one, so we can't use it. Depth stall would trigger the same.
196 * Post-sync nonzero is what triggered this second workaround, so we
197 * can't use that one either. Notify enable is IRQs, which aren't
198 * really our business. That leaves only stall at scoreboard.
199 */
200static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100201intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200202{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000203 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000204 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200205 int ret;
206
John Harrison5fb9de12015-05-29 17:44:07 +0100207 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200208 if (ret)
209 return ret;
210
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000211 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
212 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200213 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000214 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
215 intel_ring_emit(engine, 0); /* low dword */
216 intel_ring_emit(engine, 0); /* high dword */
217 intel_ring_emit(engine, MI_NOOP);
218 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200219
John Harrison5fb9de12015-05-29 17:44:07 +0100220 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 if (ret)
222 return ret;
223
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000224 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
225 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
226 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
227 intel_ring_emit(engine, 0);
228 intel_ring_emit(engine, 0);
229 intel_ring_emit(engine, MI_NOOP);
230 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200231
232 return 0;
233}
234
235static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100236gen6_render_ring_flush(struct drm_i915_gem_request *req,
237 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200238{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000239 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000241 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200242 int ret;
243
Paulo Zanonib3111502012-08-17 18:35:42 -0300244 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100245 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 if (ret)
247 return ret;
248
Jesse Barnes8d315282011-10-16 10:23:31 +0200249 /* Just flush everything. Experiments have shown that reducing the
250 * number of bits based on the write domains has little performance
251 * impact.
252 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100253 if (flush_domains) {
254 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
255 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
256 /*
257 * Ensure that any following seqno writes only happen
258 * when the render cache is indeed flushed.
259 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200260 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100261 }
262 if (invalidate_domains) {
263 flags |= PIPE_CONTROL_TLB_INVALIDATE;
264 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
265 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
266 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
269 /*
270 * TLB invalidate requires a post-sync write.
271 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700272 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100273 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200274
John Harrison5fb9de12015-05-29 17:44:07 +0100275 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200276 if (ret)
277 return ret;
278
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000279 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
280 intel_ring_emit(engine, flags);
281 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
282 intel_ring_emit(engine, 0);
283 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200284
285 return 0;
286}
287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100289gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300290{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000291 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 int ret;
293
John Harrison5fb9de12015-05-29 17:44:07 +0100294 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300295 if (ret)
296 return ret;
297
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000298 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
299 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300300 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000301 intel_ring_emit(engine, 0);
302 intel_ring_emit(engine, 0);
303 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300304
305 return 0;
306}
307
308static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100309gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 u32 invalidate_domains, u32 flush_domains)
311{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000312 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300313 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000314 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300315 int ret;
316
Paulo Zanonif3987632012-08-17 18:35:43 -0300317 /*
318 * Ensure that any following seqno writes only happen when the render
319 * cache is indeed flushed.
320 *
321 * Workaround: 4th PIPE_CONTROL command (except the ones with only
322 * read-cache invalidate bits set) must have the CS_STALL bit set. We
323 * don't try to be clever and just set it unconditionally.
324 */
325 flags |= PIPE_CONTROL_CS_STALL;
326
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 /* Just flush everything. Experiments have shown that reducing the
328 * number of bits based on the write domains has little performance
329 * impact.
330 */
331 if (flush_domains) {
332 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
333 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800334 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100335 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300336 }
337 if (invalidate_domains) {
338 flags |= PIPE_CONTROL_TLB_INVALIDATE;
339 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
340 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
341 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
342 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
343 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000344 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 /*
346 * TLB invalidate requires a post-sync write.
347 */
348 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200349 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300350
Chris Wilsonadd284a2014-12-16 08:44:32 +0000351 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
352
Paulo Zanonif3987632012-08-17 18:35:43 -0300353 /* Workaround: we must issue a pipe_control with CS-stall bit
354 * set before a pipe_control command that has the state cache
355 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100356 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358
John Harrison5fb9de12015-05-29 17:44:07 +0100359 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300360 if (ret)
361 return ret;
362
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000363 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
364 intel_ring_emit(engine, flags);
365 intel_ring_emit(engine, scratch_addr);
366 intel_ring_emit(engine, 0);
367 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368
369 return 0;
370}
371
Ben Widawskya5f3d682013-11-02 21:07:27 -0700372static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100373gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 u32 flags, u32 scratch_addr)
375{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000376 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300377 int ret;
378
John Harrison5fb9de12015-05-29 17:44:07 +0100379 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300380 if (ret)
381 return ret;
382
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000383 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
384 intel_ring_emit(engine, flags);
385 intel_ring_emit(engine, scratch_addr);
386 intel_ring_emit(engine, 0);
387 intel_ring_emit(engine, 0);
388 intel_ring_emit(engine, 0);
389 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300390
391 return 0;
392}
393
394static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100395gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700396 u32 invalidate_domains, u32 flush_domains)
397{
398 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000399 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800400 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700401
402 flags |= PIPE_CONTROL_CS_STALL;
403
404 if (flush_domains) {
405 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
406 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800407 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100408 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409 }
410 if (invalidate_domains) {
411 flags |= PIPE_CONTROL_TLB_INVALIDATE;
412 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
413 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
414 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
415 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
416 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
417 flags |= PIPE_CONTROL_QW_WRITE;
418 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800419
420 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100421 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800422 PIPE_CONTROL_CS_STALL |
423 PIPE_CONTROL_STALL_AT_SCOREBOARD,
424 0);
425 if (ret)
426 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700427 }
428
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100429 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430}
431
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000432static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100433 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 struct drm_i915_private *dev_priv = engine->dev->dev_private;
436 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800437}
438
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000439u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000441 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000442 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800443
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000444 if (INTEL_INFO(engine->dev)->gen >= 8)
445 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
446 RING_ACTHD_UDW(engine->mmio_base));
447 else if (INTEL_INFO(engine->dev)->gen >= 4)
448 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000449 else
450 acthd = I915_READ(ACTHD);
451
452 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800453}
454
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000455static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000457 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200458 u32 addr;
459
460 addr = dev_priv->status_page_dmah->busaddr;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000461 if (INTEL_INFO(engine->dev)->gen >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200462 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
463 I915_WRITE(HWS_PGA, addr);
464}
465
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000466static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000467{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000468 struct drm_device *dev = engine->dev;
469 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200470 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471
472 /* The ring status page addresses are no longer next to the rest of
473 * the ring registers as of gen7.
474 */
475 if (IS_GEN7(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000476 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000477 case RCS:
478 mmio = RENDER_HWS_PGA_GEN7;
479 break;
480 case BCS:
481 mmio = BLT_HWS_PGA_GEN7;
482 break;
483 /*
484 * VCS2 actually doesn't exist on Gen7. Only shut up
485 * gcc switch check warning
486 */
487 case VCS2:
488 case VCS:
489 mmio = BSD_HWS_PGA_GEN7;
490 break;
491 case VECS:
492 mmio = VEBOX_HWS_PGA_GEN7;
493 break;
494 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000495 } else if (IS_GEN6(engine->dev)) {
496 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000497 } else {
498 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000499 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000500 }
501
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000502 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000503 POSTING_READ(mmio);
504
505 /*
506 * Flush the TLB for this page
507 *
508 * FIXME: These two bits have disappeared on gen8, so a question
509 * arises: do we still need this and if so how should we go about
510 * invalidating the TLB?
511 */
512 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000513 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000514
515 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000516 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000517
518 I915_WRITE(reg,
519 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
520 INSTPM_SYNC_FLUSH));
521 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
522 1000))
523 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000524 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000525 }
526}
527
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000528static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100529{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000530 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson9991ae72014-04-02 16:36:07 +0100531
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000532 if (!IS_GEN2(engine->dev)) {
533 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
534 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
535 DRM_ERROR("%s : timed out trying to stop ring\n",
536 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100537 /* Sometimes we observe that the idle flag is not
538 * set even though the ring is empty. So double
539 * check before giving up.
540 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000541 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100542 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100543 }
544 }
545
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000546 I915_WRITE_CTL(engine, 0);
547 I915_WRITE_HEAD(engine, 0);
548 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100549
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000550 if (!IS_GEN2(engine->dev)) {
551 (void)I915_READ_CTL(engine);
552 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100553 }
554
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000555 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100556}
557
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000558static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800559{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000560 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300561 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000562 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100563 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200564 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800565
Mika Kuoppala59bad942015-01-16 11:34:40 +0200566 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200567
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000568 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100569 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000570 DRM_DEBUG_KMS("%s head not reset to zero "
571 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000572 engine->name,
573 I915_READ_CTL(engine),
574 I915_READ_HEAD(engine),
575 I915_READ_TAIL(engine),
576 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800577
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000578 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000579 DRM_ERROR("failed to set %s head to zero "
580 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000581 engine->name,
582 I915_READ_CTL(engine),
583 I915_READ_HEAD(engine),
584 I915_READ_TAIL(engine),
585 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100586 ret = -EIO;
587 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000588 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700589 }
590
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 if (I915_NEED_GFX_HWS(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000592 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100593 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000594 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100595
Jiri Kosinaece4a172014-08-07 16:29:53 +0200596 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000597 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200598
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200599 /* Initialize the ring. This must happen _after_ we've cleared the ring
600 * registers with the above sequence (the readback of the HEAD registers
601 * also enforces ordering), otherwise the hw might lose the new ring
602 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000603 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100604
605 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000606 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100607 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000608 engine->name, I915_READ_HEAD(engine));
609 I915_WRITE_HEAD(engine, 0);
610 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100611
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000612 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100613 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000614 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800616 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000617 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
618 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
619 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000620 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100621 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000622 engine->name,
623 I915_READ_CTL(engine),
624 I915_READ_CTL(engine) & RING_VALID,
625 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
626 I915_READ_START(engine),
627 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200628 ret = -EIO;
629 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800630 }
631
Dave Gordonebd0fd42014-11-27 11:22:49 +0000632 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000633 ringbuf->head = I915_READ_HEAD(engine);
634 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000635 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000636
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000637 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
Chris Wilson50f018d2013-06-10 11:20:19 +0100638
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200639out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200640 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200641
642 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700643}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800644
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100645void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000646intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100647{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000648 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100649
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000650 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100651 return;
652
653 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000654 kunmap(sg_page(engine->scratch.obj->pages->sgl));
655 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100656 }
657
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000658 drm_gem_object_unreference(&engine->scratch.obj->base);
659 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100660}
661
662int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000663intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000665 int ret;
666
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000667 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000669 engine->scratch.obj = i915_gem_alloc_object(engine->dev, 4096);
670 if (engine->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671 DRM_ERROR("Failed to allocate seqno page\n");
672 ret = -ENOMEM;
673 goto err;
674 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100675
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000676 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
677 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100678 if (ret)
679 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000681 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682 if (ret)
683 goto err_unref;
684
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000685 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
686 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
687 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800688 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000689 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800690 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200692 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000693 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000694 return 0;
695
696err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000697 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000698err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000699 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000701 return ret;
702}
703
John Harrisone2be4fa2015-05-29 17:43:54 +0100704static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100705{
Mika Kuoppala72253422014-10-07 17:21:26 +0300706 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000707 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000708 struct drm_device *dev = engine->dev;
Arun Siluvery888b5992014-08-26 14:44:51 +0100709 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300710 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100711
Francisco Jerez02235802015-10-07 14:44:01 +0300712 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300713 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100714
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000715 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100716 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100717 if (ret)
718 return ret;
719
John Harrison5fb9de12015-05-29 17:44:07 +0100720 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 if (ret)
722 return ret;
723
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000724 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300725 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000726 intel_ring_emit_reg(engine, w->reg[i].addr);
727 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300728 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300730
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000731 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300732
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000733 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100734 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300735 if (ret)
736 return ret;
737
738 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
739
740 return 0;
741}
742
John Harrison87531812015-05-29 17:43:44 +0100743static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100744{
745 int ret;
746
John Harrisone2be4fa2015-05-29 17:43:54 +0100747 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100748 if (ret != 0)
749 return ret;
750
John Harrisonbe013632015-05-29 17:43:45 +0100751 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000753 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100754
Chris Wilsone26e1b92016-01-29 16:49:05 +0000755 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100756}
757
Mika Kuoppala72253422014-10-07 17:21:26 +0300758static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200759 i915_reg_t addr,
760 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300761{
762 const u32 idx = dev_priv->workarounds.count;
763
764 if (WARN_ON(idx >= I915_MAX_WA_REGS))
765 return -ENOSPC;
766
767 dev_priv->workarounds.reg[idx].addr = addr;
768 dev_priv->workarounds.reg[idx].value = val;
769 dev_priv->workarounds.reg[idx].mask = mask;
770
771 dev_priv->workarounds.count++;
772
773 return 0;
774}
775
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100776#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000777 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300778 if (r) \
779 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100780 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300781
782#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000783 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300784
785#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000786 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300787
Damien Lespiau98533252014-12-08 17:33:51 +0000788#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000789 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300790
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000791#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
792#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300793
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000794#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000796static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
797 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000798{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000799 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +0000800 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000801 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000802
803 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
804 return -EINVAL;
805
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000806 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000807 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000808 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000809
810 return 0;
811}
812
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000813static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100814{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000815 struct drm_device *dev = engine->dev;
Arun Siluvery68c61982015-09-25 17:40:38 +0100816 struct drm_i915_private *dev_priv = dev->dev_private;
817
818 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100819
Arun Siluvery717d84d2015-09-25 17:40:39 +0100820 /* WaDisableAsyncFlipPerfMode:bdw,chv */
821 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
822
Arun Siluveryd0581192015-09-25 17:40:40 +0100823 /* WaDisablePartialInstShootdown:bdw,chv */
824 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
825 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
826
Arun Siluverya340af52015-09-25 17:40:45 +0100827 /* Use Force Non-Coherent whenever executing a 3D context. This is a
828 * workaround for for a possible hang in the unlikely event a TLB
829 * invalidation occurs during a PSD flush.
830 */
831 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100832 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100833 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100834 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100835 HDC_FORCE_NON_COHERENT);
836
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100837 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
838 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
839 * polygons in the same 8x4 pixel/sample area to be processed without
840 * stalling waiting for the earlier ones to write to Hierarchical Z
841 * buffer."
842 *
843 * This optimization is off by default for BDW and CHV; turn it on.
844 */
845 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
846
Arun Siluvery48404632015-09-25 17:40:43 +0100847 /* Wa4x4STCOptimizationDisable:bdw,chv */
848 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
849
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100850 /*
851 * BSpec recommends 8x4 when MSAA is used,
852 * however in practice 16x4 seems fastest.
853 *
854 * Note that PS/WM thread counts depend on the WIZ hashing
855 * disable bit, which we don't touch here, but it's good
856 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
857 */
858 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
859 GEN6_WIZ_HASHING_MASK,
860 GEN6_WIZ_HASHING_16x4);
861
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100862 return 0;
863}
864
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000865static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300866{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100867 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000868 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +0300869 struct drm_i915_private *dev_priv = dev->dev_private;
870
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000871 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100872 if (ret)
873 return ret;
874
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700875 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100876 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100877
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700878 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300879 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
880 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100881
Mika Kuoppala72253422014-10-07 17:21:26 +0300882 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
883 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100884
Mika Kuoppala72253422014-10-07 17:21:26 +0300885 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000886 /* WaForceContextSaveRestoreNonCoherent:bdw */
887 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000888 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300889 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100890
Arun Siluvery86d7f232014-08-26 14:44:50 +0100891 return 0;
892}
893
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000894static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300895{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100896 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000897 struct drm_device *dev = engine->dev;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300898 struct drm_i915_private *dev_priv = dev->dev_private;
899
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000900 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100901 if (ret)
902 return ret;
903
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300904 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100905 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300906
Kenneth Graunked60de812015-01-10 18:02:22 -0800907 /* Improve HiZ throughput on CHV. */
908 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
909
Mika Kuoppala72253422014-10-07 17:21:26 +0300910 return 0;
911}
912
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000913static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000914{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000915 struct drm_device *dev = engine->dev;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000916 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300917 uint32_t tmp;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000918 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000919
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300920 /* WaEnableLbsSlaRetryTimerDecrement:skl */
921 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
922 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
923
924 /* WaDisableKillLogic:bxt,skl */
925 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
926 ECOCHK_DIS_TLB);
927
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100928 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000929 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
930 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
931
Nick Hoatha119a6e2015-05-07 14:15:30 +0100932 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000933 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
934 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
935
Jani Nikulae87a0052015-10-20 15:22:02 +0300936 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
937 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
938 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000939 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
940 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000941
Jani Nikulae87a0052015-10-20 15:22:02 +0300942 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
943 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
944 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000945 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
946 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100947 /*
948 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
949 * but we do that in per ctx batchbuffer as there is an issue
950 * with this register not getting restored on ctx restore
951 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000952 }
953
Jani Nikulae87a0052015-10-20 15:22:02 +0300954 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
955 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
Nick Hoathcac23df2015-02-05 10:47:22 +0000956 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
957 GEN9_ENABLE_YV12_BUGFIX);
Nick Hoathcac23df2015-02-05 10:47:22 +0000958
Nick Hoath50683682015-05-07 14:15:35 +0100959 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100960 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100961 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
962 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000963
Nick Hoath16be17a2015-05-07 14:15:37 +0100964 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000965 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
966 GEN9_CCS_TLB_PREFETCH_ENABLE);
967
Imre Deak5a2ae952015-05-19 15:04:59 +0300968 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300969 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
970 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200971 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
972 PIXEL_MASK_CAMMING_DISABLE);
973
Imre Deak8ea6f892015-05-19 17:05:42 +0300974 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
975 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Jani Nikulae87a0052015-10-20 15:22:02 +0300976 if (IS_SKL_REVID(dev, SKL_REVID_F0, SKL_REVID_F0) ||
977 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300978 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
979 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
980
Arun Siluvery8c761602015-09-08 10:31:48 +0100981 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300982 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100983 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
984 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100985
Robert Beckett6b6d5622015-09-08 10:31:52 +0100986 /* WaDisableSTUnitPowerOptimization:skl,bxt */
987 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
988
Arun Siluvery6ecf56a2016-01-21 21:43:54 +0000989 /* WaOCLCoherentLineFlush:skl,bxt */
990 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
991 GEN8_LQSC_FLUSH_COHERENT_LINES));
992
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000993 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000994 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000995 if (ret)
996 return ret;
997
Arun Siluvery3669ab62016-01-21 21:43:49 +0000998 /* WaAllowUMDToModifyHDCChicken1:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000999 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +00001000 if (ret)
1001 return ret;
1002
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001003 return 0;
1004}
1005
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001006static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001007{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001008 struct drm_device *dev = engine->dev;
Damien Lespiaub7668792015-02-14 18:30:29 +00001009 struct drm_i915_private *dev_priv = dev->dev_private;
1010 u8 vals[3] = { 0, 0, 0 };
1011 unsigned int i;
1012
1013 for (i = 0; i < 3; i++) {
1014 u8 ss;
1015
1016 /*
1017 * Only consider slices where one, and only one, subslice has 7
1018 * EUs
1019 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001020 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001021 continue;
1022
1023 /*
1024 * subslice_7eu[i] != 0 (because of the check above) and
1025 * ss_max == 4 (maximum number of subslices possible per slice)
1026 *
1027 * -> 0 <= ss <= 3;
1028 */
1029 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1030 vals[i] = 3 - ss;
1031 }
1032
1033 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1034 return 0;
1035
1036 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1037 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1038 GEN9_IZ_HASHING_MASK(2) |
1039 GEN9_IZ_HASHING_MASK(1) |
1040 GEN9_IZ_HASHING_MASK(0),
1041 GEN9_IZ_HASHING(2, vals[2]) |
1042 GEN9_IZ_HASHING(1, vals[1]) |
1043 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001044
Mika Kuoppala72253422014-10-07 17:21:26 +03001045 return 0;
1046}
1047
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001048static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001049{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001050 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001051 struct drm_device *dev = engine->dev;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001052 struct drm_i915_private *dev_priv = dev->dev_private;
1053
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001054 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001055 if (ret)
1056 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001057
Arun Siluverya78536e2016-01-21 21:43:53 +00001058 /*
1059 * Actual WA is to disable percontext preemption granularity control
1060 * until D0 which is the default case so this is equivalent to
1061 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1062 */
1063 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1064 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1065 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1066 }
1067
Jani Nikulae87a0052015-10-20 15:22:02 +03001068 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001069 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1070 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1071 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1072 }
1073
1074 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1075 * involving this register should also be added to WA batch as required.
1076 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001077 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001078 /* WaDisableLSQCROPERFforOCL:skl */
1079 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1080 GEN8_LQSC_RO_PERF_DIS);
1081
1082 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001083 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001084 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1085 GEN9_GAPS_TSV_CREDIT_DISABLE));
1086 }
1087
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001088 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001089 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001090 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1091 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1092
Mika Kuoppalae2386592015-12-18 16:14:53 +02001093 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001094 /*
1095 *Use Force Non-Coherent whenever executing a 3D context. This
1096 * is a workaround for a possible hang in the unlikely event
1097 * a TLB invalidation occurs during a PSD flush.
1098 */
1099 /* WaForceEnableNonCoherent:skl */
1100 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1101 HDC_FORCE_NON_COHERENT);
Mika Kuoppalae2386592015-12-18 16:14:53 +02001102
1103 /* WaDisableHDCInvalidation:skl */
1104 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1105 BDW_DISABLE_HDC_INVALIDATION);
Nick Hoathb62adbd2015-05-07 14:15:34 +01001106 }
1107
Jani Nikulae87a0052015-10-20 15:22:02 +03001108 /* WaBarrierPerformanceFixDisable:skl */
1109 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001110 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1111 HDC_FENCE_DEST_SLM_DISABLE |
1112 HDC_BARRIER_PERFORMANCE_DISABLE);
1113
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001114 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001115 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001116 WA_SET_BIT_MASKED(
1117 GEN7_HALF_SLICE_CHICKEN1,
1118 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001119
Arun Siluvery61074972016-01-21 21:43:52 +00001120 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001121 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001122 if (ret)
1123 return ret;
1124
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001125 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001126}
1127
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001128static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001129{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001130 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001131 struct drm_device *dev = engine->dev;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001132 struct drm_i915_private *dev_priv = dev->dev_private;
1133
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001134 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001135 if (ret)
1136 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001137
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001138 /* WaStoreMultiplePTEenable:bxt */
1139 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001140 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001141 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1142
1143 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001144 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001145 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1146 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1147 }
1148
Nick Hoathdfb601e2015-04-10 13:12:24 +01001149 /* WaDisableThreadStallDopClockGating:bxt */
1150 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1151 STALL_DOP_GATING_DISABLE);
1152
Nick Hoath983b4b92015-04-10 13:12:25 +01001153 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001154 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001155 WA_SET_BIT_MASKED(
1156 GEN7_HALF_SLICE_CHICKEN1,
1157 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1158 }
1159
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001160 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1161 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1162 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001163 /* WaDisableLSQCROPERFforOCL:bxt */
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001164 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001165 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001166 if (ret)
1167 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001168
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001169 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001170 if (ret)
1171 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001172 }
1173
Nick Hoathcae04372015-03-17 11:39:38 +02001174 return 0;
1175}
1176
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001177int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001178{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001179 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +03001180 struct drm_i915_private *dev_priv = dev->dev_private;
1181
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001182 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001183
1184 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001185 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001186
1187 if (IS_BROADWELL(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001188 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001189
1190 if (IS_CHERRYVIEW(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001191 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001192
Damien Lespiau8d205492015-02-09 19:33:15 +00001193 if (IS_SKYLAKE(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001194 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001195
1196 if (IS_BROXTON(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001197 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001198
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001199 return 0;
1200}
1201
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001202static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001203{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001204 struct drm_device *dev = engine->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001205 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001206 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001207 if (ret)
1208 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001209
Akash Goel61a563a2014-03-25 18:01:50 +05301210 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1211 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001212 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001213
1214 /* We need to disable the AsyncFlip performance optimisations in order
1215 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1216 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001217 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001218 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001219 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001220 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001221 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1222
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001223 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301224 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001225 if (INTEL_INFO(dev)->gen == 6)
1226 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001227 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001228
Akash Goel01fa0302014-03-24 23:00:04 +05301229 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001230 if (IS_GEN7(dev))
1231 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301232 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001233 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001234
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001235 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001236 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1237 * "If this bit is set, STCunit will have LRA as replacement
1238 * policy. [...] This bit must be reset. LRA replacement
1239 * policy is not supported."
1240 */
1241 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001242 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001243 }
1244
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001245 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001246 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001247
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001248 if (HAS_L3_DPF(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001249 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001250
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001251 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001252}
1253
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001254static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001255{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001256 struct drm_device *dev = engine->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001257 struct drm_i915_private *dev_priv = dev->dev_private;
1258
1259 if (dev_priv->semaphore_obj) {
1260 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1261 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1262 dev_priv->semaphore_obj = NULL;
1263 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001264
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001265 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001266}
1267
John Harrisonf7169682015-05-29 17:44:05 +01001268static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001269 unsigned int num_dwords)
1270{
1271#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001272 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001273 struct drm_device *dev = signaller->dev;
1274 struct drm_i915_private *dev_priv = dev->dev_private;
1275 struct intel_engine_cs *waiter;
1276 int i, ret, num_rings;
1277
1278 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1279 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1280#undef MBOX_UPDATE_DWORDS
1281
John Harrison5fb9de12015-05-29 17:44:07 +01001282 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001283 if (ret)
1284 return ret;
1285
1286 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001287 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001288 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1289 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1290 continue;
1291
John Harrisonf7169682015-05-29 17:44:05 +01001292 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001293 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1294 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1295 PIPE_CONTROL_QW_WRITE |
1296 PIPE_CONTROL_FLUSH_ENABLE);
1297 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1298 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001299 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001300 intel_ring_emit(signaller, 0);
1301 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1302 MI_SEMAPHORE_TARGET(waiter->id));
1303 intel_ring_emit(signaller, 0);
1304 }
1305
1306 return 0;
1307}
1308
John Harrisonf7169682015-05-29 17:44:05 +01001309static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001310 unsigned int num_dwords)
1311{
1312#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001313 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001314 struct drm_device *dev = signaller->dev;
1315 struct drm_i915_private *dev_priv = dev->dev_private;
1316 struct intel_engine_cs *waiter;
1317 int i, ret, num_rings;
1318
1319 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1320 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1321#undef MBOX_UPDATE_DWORDS
1322
John Harrison5fb9de12015-05-29 17:44:07 +01001323 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001324 if (ret)
1325 return ret;
1326
1327 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001328 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001329 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1330 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1331 continue;
1332
John Harrisonf7169682015-05-29 17:44:05 +01001333 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001334 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1335 MI_FLUSH_DW_OP_STOREDW);
1336 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1337 MI_FLUSH_DW_USE_GTT);
1338 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001339 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001340 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1341 MI_SEMAPHORE_TARGET(waiter->id));
1342 intel_ring_emit(signaller, 0);
1343 }
1344
1345 return 0;
1346}
1347
John Harrisonf7169682015-05-29 17:44:05 +01001348static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001349 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001350{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001351 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001352 struct drm_device *dev = signaller->dev;
1353 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001354 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001355 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001356
Ben Widawskya1444b72014-06-30 09:53:35 -07001357#define MBOX_UPDATE_DWORDS 3
1358 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1359 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1360#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001361
John Harrison5fb9de12015-05-29 17:44:07 +01001362 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001363 if (ret)
1364 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001365
Ben Widawsky78325f22014-04-29 14:52:29 -07001366 for_each_ring(useless, dev_priv, i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001367 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[i];
1368
1369 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001370 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001371
Ben Widawsky78325f22014-04-29 14:52:29 -07001372 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001373 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001374 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001375 }
1376 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001377
Ben Widawskya1444b72014-06-30 09:53:35 -07001378 /* If num_dwords was rounded, make sure the tail pointer is correct */
1379 if (num_rings % 2 == 0)
1380 intel_ring_emit(signaller, MI_NOOP);
1381
Ben Widawsky024a43e2014-04-29 14:52:30 -07001382 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001383}
1384
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001385/**
1386 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001387 *
1388 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001389 *
1390 * Update the mailbox registers in the *other* rings with the current seqno.
1391 * This acts like a signal in the canonical semaphore.
1392 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001393static int
John Harrisonee044a82015-05-29 17:44:00 +01001394gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001395{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001396 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001397 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001398
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001399 if (engine->semaphore.signal)
1400 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001401 else
John Harrison5fb9de12015-05-29 17:44:07 +01001402 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001403
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001404 if (ret)
1405 return ret;
1406
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001407 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1408 intel_ring_emit(engine,
1409 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1410 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1411 intel_ring_emit(engine, MI_USER_INTERRUPT);
1412 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001413
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001414 return 0;
1415}
1416
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001417static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1418 u32 seqno)
1419{
1420 struct drm_i915_private *dev_priv = dev->dev_private;
1421 return dev_priv->last_seqno < seqno;
1422}
1423
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001424/**
1425 * intel_ring_sync - sync the waiter to the signaller on seqno
1426 *
1427 * @waiter - ring that is waiting
1428 * @signaller - ring which has, or will signal
1429 * @seqno - seqno which the waiter will block on
1430 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001431
1432static int
John Harrison599d9242015-05-29 17:44:04 +01001433gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001434 struct intel_engine_cs *signaller,
1435 u32 seqno)
1436{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001437 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001438 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1439 int ret;
1440
John Harrison5fb9de12015-05-29 17:44:07 +01001441 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001442 if (ret)
1443 return ret;
1444
1445 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1446 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001447 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001448 MI_SEMAPHORE_SAD_GTE_SDD);
1449 intel_ring_emit(waiter, seqno);
1450 intel_ring_emit(waiter,
1451 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1452 intel_ring_emit(waiter,
1453 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1454 intel_ring_advance(waiter);
1455 return 0;
1456}
1457
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001458static int
John Harrison599d9242015-05-29 17:44:04 +01001459gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001460 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001461 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001462{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001463 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001464 u32 dw1 = MI_SEMAPHORE_MBOX |
1465 MI_SEMAPHORE_COMPARE |
1466 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001467 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1468 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001469
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001470 /* Throughout all of the GEM code, seqno passed implies our current
1471 * seqno is >= the last seqno executed. However for hardware the
1472 * comparison is strictly greater than.
1473 */
1474 seqno -= 1;
1475
Ben Widawskyebc348b2014-04-29 14:52:28 -07001476 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001477
John Harrison5fb9de12015-05-29 17:44:07 +01001478 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001479 if (ret)
1480 return ret;
1481
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001482 /* If seqno wrap happened, omit the wait with no-ops */
1483 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001484 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001485 intel_ring_emit(waiter, seqno);
1486 intel_ring_emit(waiter, 0);
1487 intel_ring_emit(waiter, MI_NOOP);
1488 } else {
1489 intel_ring_emit(waiter, MI_NOOP);
1490 intel_ring_emit(waiter, MI_NOOP);
1491 intel_ring_emit(waiter, MI_NOOP);
1492 intel_ring_emit(waiter, MI_NOOP);
1493 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001494 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001495
1496 return 0;
1497}
1498
Chris Wilsonc6df5412010-12-15 09:56:50 +00001499#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1500do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001501 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1502 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001503 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1504 intel_ring_emit(ring__, 0); \
1505 intel_ring_emit(ring__, 0); \
1506} while (0)
1507
1508static int
John Harrisonee044a82015-05-29 17:44:00 +01001509pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001510{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001511 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001512 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001513 int ret;
1514
1515 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1516 * incoherent with writes to memory, i.e. completely fubar,
1517 * so we need to use PIPE_NOTIFY instead.
1518 *
1519 * However, we also need to workaround the qword write
1520 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1521 * memory before requesting an interrupt.
1522 */
John Harrison5fb9de12015-05-29 17:44:07 +01001523 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001524 if (ret)
1525 return ret;
1526
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001527 intel_ring_emit(engine,
1528 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001529 PIPE_CONTROL_WRITE_FLUSH |
1530 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001531 intel_ring_emit(engine,
1532 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1533 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1534 intel_ring_emit(engine, 0);
1535 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001536 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001537 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001538 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001539 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001540 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001541 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001542 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001543 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001544 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001545 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001546
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001547 intel_ring_emit(engine,
1548 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001549 PIPE_CONTROL_WRITE_FLUSH |
1550 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001551 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001552 intel_ring_emit(engine,
1553 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1554 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1555 intel_ring_emit(engine, 0);
1556 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001557
Chris Wilsonc6df5412010-12-15 09:56:50 +00001558 return 0;
1559}
1560
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001561static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001562gen6_ring_get_seqno(struct intel_engine_cs *engine, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001563{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001564 /* Workaround to force correct ordering between irq and seqno writes on
1565 * ivb (and maybe also on snb) by reading from a CS register (like
1566 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001567 if (!lazy_coherency) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001568 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1569 POSTING_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +00001570 }
1571
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001572 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001573}
1574
1575static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001576ring_get_seqno(struct intel_engine_cs *engine, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001577{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001578 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001579}
1580
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001581static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001582ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001583{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001584 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001585}
1586
Chris Wilsonc6df5412010-12-15 09:56:50 +00001587static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001588pc_render_get_seqno(struct intel_engine_cs *engine, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001589{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001590 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001591}
1592
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001593static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001594pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001595{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001596 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001597}
1598
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001599static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001600gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001601{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001602 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001603 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001604 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001605
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001606 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001607 return false;
1608
Chris Wilson7338aef2012-04-24 21:48:47 +01001609 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001610 if (engine->irq_refcount++ == 0)
1611 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001612 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001613
1614 return true;
1615}
1616
1617static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001618gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001619{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001620 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001621 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001622 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001623
Chris Wilson7338aef2012-04-24 21:48:47 +01001624 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001625 if (--engine->irq_refcount == 0)
1626 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001627 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001628}
1629
1630static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001631i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001632{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001633 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001634 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001635 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001636
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001637 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001638 return false;
1639
Chris Wilson7338aef2012-04-24 21:48:47 +01001640 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001641 if (engine->irq_refcount++ == 0) {
1642 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001643 I915_WRITE(IMR, dev_priv->irq_mask);
1644 POSTING_READ(IMR);
1645 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001646 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001647
1648 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001649}
1650
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001651static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001652i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001653{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001654 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001655 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001656 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001657
Chris Wilson7338aef2012-04-24 21:48:47 +01001658 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001659 if (--engine->irq_refcount == 0) {
1660 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001661 I915_WRITE(IMR, dev_priv->irq_mask);
1662 POSTING_READ(IMR);
1663 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001664 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001665}
1666
Chris Wilsonc2798b12012-04-22 21:13:57 +01001667static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001668i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001669{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001670 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001671 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001672 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001673
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001674 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001675 return false;
1676
Chris Wilson7338aef2012-04-24 21:48:47 +01001677 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001678 if (engine->irq_refcount++ == 0) {
1679 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001680 I915_WRITE16(IMR, dev_priv->irq_mask);
1681 POSTING_READ16(IMR);
1682 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001683 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001684
1685 return true;
1686}
1687
1688static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001689i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001690{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001691 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001692 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001693 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001694
Chris Wilson7338aef2012-04-24 21:48:47 +01001695 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001696 if (--engine->irq_refcount == 0) {
1697 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001698 I915_WRITE16(IMR, dev_priv->irq_mask);
1699 POSTING_READ16(IMR);
1700 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001701 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001702}
1703
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001704static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001705bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001706 u32 invalidate_domains,
1707 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001708{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001709 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001710 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001711
John Harrison5fb9de12015-05-29 17:44:07 +01001712 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001713 if (ret)
1714 return ret;
1715
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001716 intel_ring_emit(engine, MI_FLUSH);
1717 intel_ring_emit(engine, MI_NOOP);
1718 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001719 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001720}
1721
Chris Wilson3cce4692010-10-27 16:11:02 +01001722static int
John Harrisonee044a82015-05-29 17:44:00 +01001723i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001724{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001725 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001726 int ret;
1727
John Harrison5fb9de12015-05-29 17:44:07 +01001728 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001729 if (ret)
1730 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001731
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001732 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1733 intel_ring_emit(engine,
1734 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1735 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1736 intel_ring_emit(engine, MI_USER_INTERRUPT);
1737 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001738
Chris Wilson3cce4692010-10-27 16:11:02 +01001739 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001740}
1741
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001742static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001743gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001744{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001745 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001746 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001747 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001748
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001749 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1750 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001751
Chris Wilson7338aef2012-04-24 21:48:47 +01001752 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001753 if (engine->irq_refcount++ == 0) {
1754 if (HAS_L3_DPF(dev) && engine->id == RCS)
1755 I915_WRITE_IMR(engine,
1756 ~(engine->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001757 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001758 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001759 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1760 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001761 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001762 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001763
1764 return true;
1765}
1766
1767static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001768gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001769{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001770 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001771 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001772 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001773
Chris Wilson7338aef2012-04-24 21:48:47 +01001774 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001775 if (--engine->irq_refcount == 0) {
1776 if (HAS_L3_DPF(dev) && engine->id == RCS)
1777 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001778 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001779 I915_WRITE_IMR(engine, ~0);
1780 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001781 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001782 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001783}
1784
Ben Widawskya19d2932013-05-28 19:22:30 -07001785static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001786hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001787{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001788 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001789 struct drm_i915_private *dev_priv = dev->dev_private;
1790 unsigned long flags;
1791
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001792 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001793 return false;
1794
Daniel Vetter59cdb632013-07-04 23:35:28 +02001795 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001796 if (engine->irq_refcount++ == 0) {
1797 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1798 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001799 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001800 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001801
1802 return true;
1803}
1804
1805static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001806hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001807{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001808 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001809 struct drm_i915_private *dev_priv = dev->dev_private;
1810 unsigned long flags;
1811
Daniel Vetter59cdb632013-07-04 23:35:28 +02001812 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001813 if (--engine->irq_refcount == 0) {
1814 I915_WRITE_IMR(engine, ~0);
1815 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001816 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001817 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001818}
1819
Ben Widawskyabd58f02013-11-02 21:07:09 -07001820static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001821gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001822{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001823 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001824 struct drm_i915_private *dev_priv = dev->dev_private;
1825 unsigned long flags;
1826
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001827 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001828 return false;
1829
1830 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001831 if (engine->irq_refcount++ == 0) {
1832 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1833 I915_WRITE_IMR(engine,
1834 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001835 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1836 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001837 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001838 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001839 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001840 }
1841 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1842
1843 return true;
1844}
1845
1846static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001847gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001848{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001849 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001850 struct drm_i915_private *dev_priv = dev->dev_private;
1851 unsigned long flags;
1852
1853 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001854 if (--engine->irq_refcount == 0) {
1855 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1856 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001857 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1858 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001859 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001860 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001861 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001862 }
1863 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1864}
1865
Zou Nan haid1b851f2010-05-21 09:08:57 +08001866static int
John Harrison53fddaf2015-05-29 17:44:02 +01001867i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001868 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001869 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001870{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001871 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001872 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001873
John Harrison5fb9de12015-05-29 17:44:07 +01001874 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001875 if (ret)
1876 return ret;
1877
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001878 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001879 MI_BATCH_BUFFER_START |
1880 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001881 (dispatch_flags & I915_DISPATCH_SECURE ?
1882 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001883 intel_ring_emit(engine, offset);
1884 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001885
Zou Nan haid1b851f2010-05-21 09:08:57 +08001886 return 0;
1887}
1888
Daniel Vetterb45305f2012-12-17 16:21:27 +01001889/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1890#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001891#define I830_TLB_ENTRIES (2)
1892#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001893static int
John Harrison53fddaf2015-05-29 17:44:02 +01001894i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001895 u64 offset, u32 len,
1896 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001897{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001898 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001899 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001900 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001901
John Harrison5fb9de12015-05-29 17:44:07 +01001902 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001903 if (ret)
1904 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001905
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001906 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001907 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1908 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1909 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1910 intel_ring_emit(engine, cs_offset);
1911 intel_ring_emit(engine, 0xdeadbeef);
1912 intel_ring_emit(engine, MI_NOOP);
1913 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001914
John Harrison8e004ef2015-02-13 11:48:10 +00001915 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001916 if (len > I830_BATCH_LIMIT)
1917 return -ENOSPC;
1918
John Harrison5fb9de12015-05-29 17:44:07 +01001919 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001920 if (ret)
1921 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001922
1923 /* Blit the batch (which has now all relocs applied) to the
1924 * stable batch scratch bo area (so that the CS never
1925 * stumbles over its tlb invalidation bug) ...
1926 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001927 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1928 intel_ring_emit(engine,
1929 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1930 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1931 intel_ring_emit(engine, cs_offset);
1932 intel_ring_emit(engine, 4096);
1933 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001934
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001935 intel_ring_emit(engine, MI_FLUSH);
1936 intel_ring_emit(engine, MI_NOOP);
1937 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001938
1939 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001940 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001941 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001942
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001943 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001944 if (ret)
1945 return ret;
1946
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001947 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1948 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1949 0 : MI_BATCH_NON_SECURE));
1950 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001951
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001952 return 0;
1953}
1954
1955static int
John Harrison53fddaf2015-05-29 17:44:02 +01001956i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001957 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001958 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001959{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001960 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001961 int ret;
1962
John Harrison5fb9de12015-05-29 17:44:07 +01001963 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001964 if (ret)
1965 return ret;
1966
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001967 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1968 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1969 0 : MI_BATCH_NON_SECURE));
1970 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001971
Eric Anholt62fdfea2010-05-21 13:26:39 -07001972 return 0;
1973}
1974
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001975static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001976{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001977 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001978
1979 if (!dev_priv->status_page_dmah)
1980 return;
1981
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001982 drm_pci_free(engine->dev, dev_priv->status_page_dmah);
1983 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001984}
1985
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001986static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001987{
Chris Wilson05394f32010-11-08 19:18:58 +00001988 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001989
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001990 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001991 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001992 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001993
Chris Wilson9da3da62012-06-01 15:20:22 +01001994 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001995 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001996 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001997 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001998}
1999
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002000static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002001{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002002 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002003
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002004 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002005 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002006 int ret;
2007
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002008 obj = i915_gem_alloc_object(engine->dev, 4096);
Chris Wilsone3efda42014-04-09 09:19:41 +01002009 if (obj == NULL) {
2010 DRM_ERROR("Failed to allocate status page\n");
2011 return -ENOMEM;
2012 }
2013
2014 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2015 if (ret)
2016 goto err_unref;
2017
Chris Wilson1f767e02014-07-03 17:33:03 -04002018 flags = 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002019 if (!HAS_LLC(engine->dev))
Chris Wilson1f767e02014-07-03 17:33:03 -04002020 /* On g33, we cannot place HWS above 256MiB, so
2021 * restrict its pinning to the low mappable arena.
2022 * Though this restriction is not documented for
2023 * gen4, gen5, or byt, they also behave similarly
2024 * and hang if the HWS is placed at the top of the
2025 * GTT. To generalise, it appears that all !llc
2026 * platforms have issues with us placing the HWS
2027 * above the mappable region (even though we never
2028 * actualy map it).
2029 */
2030 flags |= PIN_MAPPABLE;
2031 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002032 if (ret) {
2033err_unref:
2034 drm_gem_object_unreference(&obj->base);
2035 return ret;
2036 }
2037
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002038 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002039 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002040
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002041 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2042 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2043 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002044
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002045 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002046 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002047
2048 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002049}
2050
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002051static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002052{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002053 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002054
2055 if (!dev_priv->status_page_dmah) {
2056 dev_priv->status_page_dmah =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002057 drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002058 if (!dev_priv->status_page_dmah)
2059 return -ENOMEM;
2060 }
2061
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002062 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2063 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002064
2065 return 0;
2066}
2067
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002068void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2069{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002070 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
2071 vunmap(ringbuf->virtual_start);
2072 else
2073 iounmap(ringbuf->virtual_start);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002074 ringbuf->virtual_start = NULL;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002075 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002076 i915_gem_object_ggtt_unpin(ringbuf->obj);
2077}
2078
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002079static u32 *vmap_obj(struct drm_i915_gem_object *obj)
2080{
2081 struct sg_page_iter sg_iter;
2082 struct page **pages;
2083 void *addr;
2084 int i;
2085
2086 pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
2087 if (pages == NULL)
2088 return NULL;
2089
2090 i = 0;
2091 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0)
2092 pages[i++] = sg_page_iter_page(&sg_iter);
2093
2094 addr = vmap(pages, i, 0, PAGE_KERNEL);
2095 drm_free_large(pages);
2096
2097 return addr;
2098}
2099
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002100int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2101 struct intel_ringbuffer *ringbuf)
2102{
2103 struct drm_i915_private *dev_priv = to_i915(dev);
2104 struct drm_i915_gem_object *obj = ringbuf->obj;
2105 int ret;
2106
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002107 if (HAS_LLC(dev_priv) && !obj->stolen) {
2108 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
2109 if (ret)
2110 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002111
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002112 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2113 if (ret) {
2114 i915_gem_object_ggtt_unpin(obj);
2115 return ret;
2116 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002117
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002118 ringbuf->virtual_start = vmap_obj(obj);
2119 if (ringbuf->virtual_start == NULL) {
2120 i915_gem_object_ggtt_unpin(obj);
2121 return -ENOMEM;
2122 }
2123 } else {
2124 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2125 if (ret)
2126 return ret;
2127
2128 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2129 if (ret) {
2130 i915_gem_object_ggtt_unpin(obj);
2131 return ret;
2132 }
2133
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002134 /* Access through the GTT requires the device to be awake. */
2135 assert_rpm_wakelock_held(dev_priv);
2136
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002137 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
2138 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2139 if (ringbuf->virtual_start == NULL) {
2140 i915_gem_object_ggtt_unpin(obj);
2141 return -EINVAL;
2142 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002143 }
2144
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002145 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
2146
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002147 return 0;
2148}
2149
Chris Wilson01101fa2015-09-03 13:01:39 +01002150static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002151{
Oscar Mateo2919d292014-07-03 16:28:02 +01002152 drm_gem_object_unreference(&ringbuf->obj->base);
2153 ringbuf->obj = NULL;
2154}
2155
Chris Wilson01101fa2015-09-03 13:01:39 +01002156static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2157 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002158{
Chris Wilsone3efda42014-04-09 09:19:41 +01002159 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002160
2161 obj = NULL;
2162 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002163 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002164 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002165 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002166 if (obj == NULL)
2167 return -ENOMEM;
2168
Akash Goel24f3a8c2014-06-17 10:59:42 +05302169 /* mark ring buffers as read-only from GPU side by default */
2170 obj->gt_ro = 1;
2171
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002172 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002173
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002174 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002175}
2176
Chris Wilson01101fa2015-09-03 13:01:39 +01002177struct intel_ringbuffer *
2178intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2179{
2180 struct intel_ringbuffer *ring;
2181 int ret;
2182
2183 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002184 if (ring == NULL) {
2185 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2186 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002187 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002188 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002189
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002190 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002191 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002192
2193 ring->size = size;
2194 /* Workaround an erratum on the i830 which causes a hang if
2195 * the TAIL pointer points to within the last 2 cachelines
2196 * of the buffer.
2197 */
2198 ring->effective_size = size;
2199 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2200 ring->effective_size -= 2 * CACHELINE_BYTES;
2201
2202 ring->last_retired_head = -1;
2203 intel_ring_update_space(ring);
2204
2205 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2206 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002207 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2208 engine->name, ret);
2209 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002210 kfree(ring);
2211 return ERR_PTR(ret);
2212 }
2213
2214 return ring;
2215}
2216
2217void
2218intel_ringbuffer_free(struct intel_ringbuffer *ring)
2219{
2220 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002221 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002222 kfree(ring);
2223}
2224
Ben Widawskyc43b5632012-04-16 14:07:40 -07002225static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002226 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002227{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002228 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002229 int ret;
2230
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002231 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002232
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002233 engine->dev = dev;
2234 INIT_LIST_HEAD(&engine->active_list);
2235 INIT_LIST_HEAD(&engine->request_list);
2236 INIT_LIST_HEAD(&engine->execlist_queue);
2237 INIT_LIST_HEAD(&engine->buffers);
2238 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2239 memset(engine->semaphore.sync_seqno, 0,
2240 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002241
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002242 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002243
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002244 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002245 if (IS_ERR(ringbuf)) {
2246 ret = PTR_ERR(ringbuf);
2247 goto error;
2248 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002249 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002250
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002251 if (I915_NEED_GFX_HWS(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002252 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002253 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002254 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002255 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002256 WARN_ON(engine->id != RCS);
2257 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002258 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002259 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002260 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002261
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002262 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2263 if (ret) {
2264 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002265 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002266 intel_destroy_ringbuffer_obj(ringbuf);
2267 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002268 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002269
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002270 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002271 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002272 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002273
Oscar Mateo8ee14972014-05-22 14:13:34 +01002274 return 0;
2275
2276error:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002277 intel_cleanup_ring_buffer(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002278 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002279}
2280
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002281void intel_cleanup_ring_buffer(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002282{
John Harrison6402c332014-10-31 12:00:26 +00002283 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002284
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002285 if (!intel_ring_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002286 return;
2287
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002288 dev_priv = to_i915(engine->dev);
John Harrison6402c332014-10-31 12:00:26 +00002289
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002290 if (engine->buffer) {
2291 intel_stop_ring_buffer(engine);
2292 WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002293
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002294 intel_unpin_ringbuffer_obj(engine->buffer);
2295 intel_ringbuffer_free(engine->buffer);
2296 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002297 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002298
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002299 if (engine->cleanup)
2300 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002301
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002302 if (I915_NEED_GFX_HWS(engine->dev)) {
2303 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002304 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002305 WARN_ON(engine->id != RCS);
2306 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002307 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002308
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002309 i915_cmd_parser_fini_ring(engine);
2310 i915_gem_batch_pool_fini(&engine->batch_pool);
2311 engine->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002312}
2313
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002314static int ring_wait_for_space(struct intel_engine_cs *engine, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002315{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002316 struct intel_ringbuffer *ringbuf = engine->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002317 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002318 unsigned space;
2319 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002320
Dave Gordonebd0fd42014-11-27 11:22:49 +00002321 if (intel_ring_space(ringbuf) >= n)
2322 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002323
John Harrison79bbcc22015-06-30 12:40:55 +01002324 /* The whole point of reserving space is to not wait! */
2325 WARN_ON(ringbuf->reserved_in_use);
2326
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002327 list_for_each_entry(request, &engine->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002328 space = __intel_ring_space(request->postfix, ringbuf->tail,
2329 ringbuf->size);
2330 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002331 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002332 }
2333
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002334 if (WARN_ON(&request->list == &engine->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002335 return -ENOSPC;
2336
Daniel Vettera4b3a572014-11-26 14:17:05 +01002337 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002338 if (ret)
2339 return ret;
2340
Chris Wilsonb4716182015-04-27 13:41:17 +01002341 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002342 return 0;
2343}
2344
John Harrison79bbcc22015-06-30 12:40:55 +01002345static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002346{
2347 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002348 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002349
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002350 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002351 rem /= 4;
2352 while (rem--)
2353 iowrite32(MI_NOOP, virt++);
2354
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002355 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002356 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002357}
2358
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002359int intel_ring_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002360{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002361 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002362
Chris Wilson3e960502012-11-27 16:22:54 +00002363 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002364 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002365 return 0;
2366
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002367 req = list_entry(engine->request_list.prev,
2368 struct drm_i915_gem_request,
2369 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002370
Chris Wilsonb4716182015-04-27 13:41:17 +01002371 /* Make sure we do not trigger any retires */
2372 return __i915_wait_request(req,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002373 atomic_read(&to_i915(engine->dev)->gpu_error.reset_counter),
2374 to_i915(engine->dev)->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002375 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002376}
2377
John Harrison6689cb22015-03-19 12:30:08 +00002378int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002379{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002380 request->ringbuf = request->engine->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002381 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002382}
2383
John Harrisonccd98fe2015-05-29 17:44:09 +01002384int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2385{
2386 /*
2387 * The first call merely notes the reserve request and is common for
2388 * all back ends. The subsequent localised _begin() call actually
2389 * ensures that the reservation is available. Without the begin, if
2390 * the request creator immediately submitted the request without
2391 * adding any commands to it then there might not actually be
2392 * sufficient room for the submission commands.
2393 */
2394 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2395
2396 return intel_ring_begin(request, 0);
2397}
2398
John Harrison29b1b412015-06-18 13:10:09 +01002399void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2400{
John Harrisonccd98fe2015-05-29 17:44:09 +01002401 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002402 WARN_ON(ringbuf->reserved_in_use);
2403
2404 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002405}
2406
2407void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2408{
2409 WARN_ON(ringbuf->reserved_in_use);
2410
2411 ringbuf->reserved_size = 0;
2412 ringbuf->reserved_in_use = false;
2413}
2414
2415void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2416{
2417 WARN_ON(ringbuf->reserved_in_use);
2418
2419 ringbuf->reserved_in_use = true;
2420 ringbuf->reserved_tail = ringbuf->tail;
2421}
2422
2423void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2424{
2425 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002426 if (ringbuf->tail > ringbuf->reserved_tail) {
2427 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2428 "request reserved size too small: %d vs %d!\n",
2429 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2430 } else {
2431 /*
2432 * The ring was wrapped while the reserved space was in use.
2433 * That means that some unknown amount of the ring tail was
2434 * no-op filled and skipped. Thus simply adding the ring size
2435 * to the tail and doing the above space check will not work.
2436 * Rather than attempt to track how much tail was skipped,
2437 * it is much simpler to say that also skipping the sanity
2438 * check every once in a while is not a big issue.
2439 */
2440 }
John Harrison29b1b412015-06-18 13:10:09 +01002441
2442 ringbuf->reserved_size = 0;
2443 ringbuf->reserved_in_use = false;
2444}
2445
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002446static int __intel_ring_prepare(struct intel_engine_cs *engine, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002447{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002448 struct intel_ringbuffer *ringbuf = engine->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002449 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2450 int remain_actual = ringbuf->size - ringbuf->tail;
2451 int ret, total_bytes, wait_bytes = 0;
2452 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002453
John Harrison79bbcc22015-06-30 12:40:55 +01002454 if (ringbuf->reserved_in_use)
2455 total_bytes = bytes;
2456 else
2457 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002458
John Harrison79bbcc22015-06-30 12:40:55 +01002459 if (unlikely(bytes > remain_usable)) {
2460 /*
2461 * Not enough space for the basic request. So need to flush
2462 * out the remainder and then wait for base + reserved.
2463 */
2464 wait_bytes = remain_actual + total_bytes;
2465 need_wrap = true;
2466 } else {
2467 if (unlikely(total_bytes > remain_usable)) {
2468 /*
2469 * The base request will fit but the reserved space
2470 * falls off the end. So only need to to wait for the
2471 * reserved size after flushing out the remainder.
2472 */
2473 wait_bytes = remain_actual + ringbuf->reserved_size;
2474 need_wrap = true;
2475 } else if (total_bytes > ringbuf->space) {
2476 /* No wrapping required, just waiting. */
2477 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002478 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002479 }
2480
John Harrison79bbcc22015-06-30 12:40:55 +01002481 if (wait_bytes) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002482 ret = ring_wait_for_space(engine, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002483 if (unlikely(ret))
2484 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002485
2486 if (need_wrap)
2487 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002488 }
2489
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002490 return 0;
2491}
2492
John Harrison5fb9de12015-05-29 17:44:07 +01002493int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002494 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002495{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002496 struct intel_engine_cs *engine;
John Harrison5fb9de12015-05-29 17:44:07 +01002497 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002498 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002499
John Harrison5fb9de12015-05-29 17:44:07 +01002500 WARN_ON(req == NULL);
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002501 engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002502 dev_priv = engine->dev->dev_private;
John Harrison5fb9de12015-05-29 17:44:07 +01002503
Daniel Vetter33196de2012-11-14 17:14:05 +01002504 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2505 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002506 if (ret)
2507 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002508
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002509 ret = __intel_ring_prepare(engine, num_dwords * sizeof(uint32_t));
Chris Wilson304d6952014-01-02 14:32:35 +00002510 if (ret)
2511 return ret;
2512
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002513 engine->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002514 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002515}
2516
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002517/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002518int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002519{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002520 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002521 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002522 int ret;
2523
2524 if (num_dwords == 0)
2525 return 0;
2526
Chris Wilson18393f62014-04-09 09:19:40 +01002527 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002528 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002529 if (ret)
2530 return ret;
2531
2532 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002533 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002534
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002535 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002536
2537 return 0;
2538}
2539
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002540void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002541{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002542 struct drm_device *dev = engine->dev;
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002543 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002544
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002545 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002546 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2547 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002548 if (HAS_VEBOX(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002549 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002550 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002551
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002552 engine->set_seqno(engine, seqno);
2553 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002554}
2555
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002556static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002557 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002558{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002559 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002560
2561 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002562
Chris Wilson12f55812012-07-05 17:14:01 +01002563 /* Disable notification that the ring is IDLE. The GT
2564 * will then assume that it is busy and bring it out of rc6.
2565 */
2566 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2567 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2568
2569 /* Clear the context id. Here be magic! */
2570 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2571
2572 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002573 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002574 GEN6_BSD_SLEEP_INDICATOR) == 0,
2575 50))
2576 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002577
Chris Wilson12f55812012-07-05 17:14:01 +01002578 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002579 I915_WRITE_TAIL(engine, value);
2580 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002581
2582 /* Let the ring send IDLE messages to the GT again,
2583 * and so let it sleep to conserve power when idle.
2584 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002585 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002586 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002587}
2588
John Harrisona84c3ae2015-05-29 17:43:57 +01002589static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002590 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002591{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002592 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002593 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002594 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002595
John Harrison5fb9de12015-05-29 17:44:07 +01002596 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002597 if (ret)
2598 return ret;
2599
Chris Wilson71a77e02011-02-02 12:13:49 +00002600 cmd = MI_FLUSH_DW;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002601 if (INTEL_INFO(engine->dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002602 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002603
2604 /* We always require a command barrier so that subsequent
2605 * commands, such as breadcrumb interrupts, are strictly ordered
2606 * wrt the contents of the write cache being flushed to memory
2607 * (and thus being coherent from the CPU).
2608 */
2609 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2610
Jesse Barnes9a289772012-10-26 09:42:42 -07002611 /*
2612 * Bspec vol 1c.5 - video engine command streamer:
2613 * "If ENABLED, all TLBs will be invalidated once the flush
2614 * operation is complete. This bit is only valid when the
2615 * Post-Sync Operation field is a value of 1h or 3h."
2616 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002617 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002618 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2619
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002620 intel_ring_emit(engine, cmd);
2621 intel_ring_emit(engine,
2622 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2623 if (INTEL_INFO(engine->dev)->gen >= 8) {
2624 intel_ring_emit(engine, 0); /* upper addr */
2625 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002626 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002627 intel_ring_emit(engine, 0);
2628 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002629 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002630 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002631 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002632}
2633
2634static int
John Harrison53fddaf2015-05-29 17:44:02 +01002635gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002636 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002637 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002638{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002639 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002640 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002641 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002642 int ret;
2643
John Harrison5fb9de12015-05-29 17:44:07 +01002644 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002645 if (ret)
2646 return ret;
2647
2648 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002649 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002650 (dispatch_flags & I915_DISPATCH_RS ?
2651 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002652 intel_ring_emit(engine, lower_32_bits(offset));
2653 intel_ring_emit(engine, upper_32_bits(offset));
2654 intel_ring_emit(engine, MI_NOOP);
2655 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002656
2657 return 0;
2658}
2659
2660static int
John Harrison53fddaf2015-05-29 17:44:02 +01002661hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002662 u64 offset, u32 len,
2663 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002664{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002665 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002666 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002667
John Harrison5fb9de12015-05-29 17:44:07 +01002668 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002669 if (ret)
2670 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002671
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002672 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002673 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002674 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002675 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2676 (dispatch_flags & I915_DISPATCH_RS ?
2677 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002678 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002679 intel_ring_emit(engine, offset);
2680 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002681
2682 return 0;
2683}
2684
2685static int
John Harrison53fddaf2015-05-29 17:44:02 +01002686gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002687 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002688 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002689{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002690 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002691 int ret;
2692
John Harrison5fb9de12015-05-29 17:44:07 +01002693 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002694 if (ret)
2695 return ret;
2696
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002697 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002698 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002699 (dispatch_flags & I915_DISPATCH_SECURE ?
2700 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002701 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002702 intel_ring_emit(engine, offset);
2703 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002704
Akshay Joshi0206e352011-08-16 15:34:10 -04002705 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002706}
2707
Chris Wilson549f7362010-10-19 11:19:32 +01002708/* Blitter support (SandyBridge+) */
2709
John Harrisona84c3ae2015-05-29 17:43:57 +01002710static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002711 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002712{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002713 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002714 struct drm_device *dev = engine->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002715 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002716 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002717
John Harrison5fb9de12015-05-29 17:44:07 +01002718 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002719 if (ret)
2720 return ret;
2721
Chris Wilson71a77e02011-02-02 12:13:49 +00002722 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002723 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002724 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002725
2726 /* We always require a command barrier so that subsequent
2727 * commands, such as breadcrumb interrupts, are strictly ordered
2728 * wrt the contents of the write cache being flushed to memory
2729 * (and thus being coherent from the CPU).
2730 */
2731 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2732
Jesse Barnes9a289772012-10-26 09:42:42 -07002733 /*
2734 * Bspec vol 1c.3 - blitter engine command streamer:
2735 * "If ENABLED, all TLBs will be invalidated once the flush
2736 * operation is complete. This bit is only valid when the
2737 * Post-Sync Operation field is a value of 1h or 3h."
2738 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002739 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002740 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002741 intel_ring_emit(engine, cmd);
2742 intel_ring_emit(engine,
2743 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002744 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002745 intel_ring_emit(engine, 0); /* upper addr */
2746 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002747 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002748 intel_ring_emit(engine, 0);
2749 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002750 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002751 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002752
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002753 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002754}
2755
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002756int intel_init_render_ring_buffer(struct drm_device *dev)
2757{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002758 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002759 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002760 struct drm_i915_gem_object *obj;
2761 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002762
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002763 engine->name = "render ring";
2764 engine->id = RCS;
2765 engine->exec_id = I915_EXEC_RENDER;
2766 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002767
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002768 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002769 if (i915_semaphore_is_enabled(dev)) {
2770 obj = i915_gem_alloc_object(dev, 4096);
2771 if (obj == NULL) {
2772 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2773 i915.semaphores = 0;
2774 } else {
2775 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2776 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2777 if (ret != 0) {
2778 drm_gem_object_unreference(&obj->base);
2779 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2780 i915.semaphores = 0;
2781 } else
2782 dev_priv->semaphore_obj = obj;
2783 }
2784 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002785
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002786 engine->init_context = intel_rcs_ctx_init;
2787 engine->add_request = gen6_add_request;
2788 engine->flush = gen8_render_ring_flush;
2789 engine->irq_get = gen8_ring_get_irq;
2790 engine->irq_put = gen8_ring_put_irq;
2791 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2792 engine->get_seqno = gen6_ring_get_seqno;
2793 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002794 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002795 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002796 engine->semaphore.sync_to = gen8_ring_sync;
2797 engine->semaphore.signal = gen8_rcs_signal;
2798 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002799 }
2800 } else if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002801 engine->init_context = intel_rcs_ctx_init;
2802 engine->add_request = gen6_add_request;
2803 engine->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002804 if (INTEL_INFO(dev)->gen == 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002805 engine->flush = gen6_render_ring_flush;
2806 engine->irq_get = gen6_ring_get_irq;
2807 engine->irq_put = gen6_ring_put_irq;
2808 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2809 engine->get_seqno = gen6_ring_get_seqno;
2810 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002811 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002812 engine->semaphore.sync_to = gen6_ring_sync;
2813 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002814 /*
2815 * The current semaphore is only applied on pre-gen8
2816 * platform. And there is no VCS2 ring on the pre-gen8
2817 * platform. So the semaphore between RCS and VCS2 is
2818 * initialized as INVALID. Gen8 will initialize the
2819 * sema between VCS2 and RCS later.
2820 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002821 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2822 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2823 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2824 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2825 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2826 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2827 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2828 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2829 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2830 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002831 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002832 } else if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002833 engine->add_request = pc_render_add_request;
2834 engine->flush = gen4_render_ring_flush;
2835 engine->get_seqno = pc_render_get_seqno;
2836 engine->set_seqno = pc_render_set_seqno;
2837 engine->irq_get = gen5_ring_get_irq;
2838 engine->irq_put = gen5_ring_put_irq;
2839 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002840 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002841 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002842 engine->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002843 if (INTEL_INFO(dev)->gen < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002844 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002845 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002846 engine->flush = gen4_render_ring_flush;
2847 engine->get_seqno = ring_get_seqno;
2848 engine->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002849 if (IS_GEN2(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002850 engine->irq_get = i8xx_ring_get_irq;
2851 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002852 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002853 engine->irq_get = i9xx_ring_get_irq;
2854 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002855 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002856 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002857 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002858 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002859
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002860 if (IS_HASWELL(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002861 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002862 else if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002863 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002864 else if (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002865 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002866 else if (INTEL_INFO(dev)->gen >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002867 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002868 else if (IS_I830(dev) || IS_845G(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002869 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002870 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002871 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2872 engine->init_hw = init_render_ring;
2873 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002874
Daniel Vetterb45305f2012-12-17 16:21:27 +01002875 /* Workaround batchbuffer to combat CS tlb bug. */
2876 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002877 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002878 if (obj == NULL) {
2879 DRM_ERROR("Failed to allocate batch bo\n");
2880 return -ENOMEM;
2881 }
2882
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002883 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002884 if (ret != 0) {
2885 drm_gem_object_unreference(&obj->base);
2886 DRM_ERROR("Failed to ping batch bo\n");
2887 return ret;
2888 }
2889
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002890 engine->scratch.obj = obj;
2891 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002892 }
2893
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002894 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002895 if (ret)
2896 return ret;
2897
2898 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002899 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002900 if (ret)
2901 return ret;
2902 }
2903
2904 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002905}
2906
2907int intel_init_bsd_ring_buffer(struct drm_device *dev)
2908{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002909 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002910 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002911
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002912 engine->name = "bsd ring";
2913 engine->id = VCS;
2914 engine->exec_id = I915_EXEC_BSD;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002915
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002916 engine->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002917 if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002918 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002919 /* gen6 bsd needs a special wa for tail updates */
2920 if (IS_GEN6(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002921 engine->write_tail = gen6_bsd_ring_write_tail;
2922 engine->flush = gen6_bsd_ring_flush;
2923 engine->add_request = gen6_add_request;
2924 engine->get_seqno = gen6_ring_get_seqno;
2925 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002926 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002927 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002928 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002929 engine->irq_get = gen8_ring_get_irq;
2930 engine->irq_put = gen8_ring_put_irq;
2931 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002932 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002933 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002934 engine->semaphore.sync_to = gen8_ring_sync;
2935 engine->semaphore.signal = gen8_xcs_signal;
2936 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002937 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002938 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002939 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2940 engine->irq_get = gen6_ring_get_irq;
2941 engine->irq_put = gen6_ring_put_irq;
2942 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002943 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002944 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002945 engine->semaphore.sync_to = gen6_ring_sync;
2946 engine->semaphore.signal = gen6_signal;
2947 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2948 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2949 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2950 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2951 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2952 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2953 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2954 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2955 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2956 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002957 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002958 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002959 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002960 engine->mmio_base = BSD_RING_BASE;
2961 engine->flush = bsd_ring_flush;
2962 engine->add_request = i9xx_add_request;
2963 engine->get_seqno = ring_get_seqno;
2964 engine->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002965 if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002966 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2967 engine->irq_get = gen5_ring_get_irq;
2968 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002969 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002970 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2971 engine->irq_get = i9xx_ring_get_irq;
2972 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002973 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002974 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002975 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002976 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002977
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002978 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002979}
Chris Wilson549f7362010-10-19 11:19:32 +01002980
Zhao Yakui845f74a2014-04-17 10:37:37 +08002981/**
Damien Lespiau62659922015-01-29 14:13:40 +00002982 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002983 */
2984int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2985{
2986 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002987 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002988
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002989 engine->name = "bsd2 ring";
2990 engine->id = VCS2;
2991 engine->exec_id = I915_EXEC_BSD;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002992
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002993 engine->write_tail = ring_write_tail;
2994 engine->mmio_base = GEN8_BSD2_RING_BASE;
2995 engine->flush = gen6_bsd_ring_flush;
2996 engine->add_request = gen6_add_request;
2997 engine->get_seqno = gen6_ring_get_seqno;
2998 engine->set_seqno = ring_set_seqno;
2999 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003000 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003001 engine->irq_get = gen8_ring_get_irq;
3002 engine->irq_put = gen8_ring_put_irq;
3003 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003004 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07003005 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003006 engine->semaphore.sync_to = gen8_ring_sync;
3007 engine->semaphore.signal = gen8_xcs_signal;
3008 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07003009 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003010 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003011
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003012 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08003013}
3014
Chris Wilson549f7362010-10-19 11:19:32 +01003015int intel_init_blt_ring_buffer(struct drm_device *dev)
3016{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003017 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003018 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01003019
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003020 engine->name = "blitter ring";
3021 engine->id = BCS;
3022 engine->exec_id = I915_EXEC_BLT;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003023
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003024 engine->mmio_base = BLT_RING_BASE;
3025 engine->write_tail = ring_write_tail;
3026 engine->flush = gen6_ring_flush;
3027 engine->add_request = gen6_add_request;
3028 engine->get_seqno = gen6_ring_get_seqno;
3029 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003030 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003031 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003032 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003033 engine->irq_get = gen8_ring_get_irq;
3034 engine->irq_put = gen8_ring_put_irq;
3035 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003036 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003037 engine->semaphore.sync_to = gen8_ring_sync;
3038 engine->semaphore.signal = gen8_xcs_signal;
3039 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003040 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003041 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003042 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3043 engine->irq_get = gen6_ring_get_irq;
3044 engine->irq_put = gen6_ring_put_irq;
3045 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003046 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003047 engine->semaphore.signal = gen6_signal;
3048 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003049 /*
3050 * The current semaphore is only applied on pre-gen8
3051 * platform. And there is no VCS2 ring on the pre-gen8
3052 * platform. So the semaphore between BCS and VCS2 is
3053 * initialized as INVALID. Gen8 will initialize the
3054 * sema between BCS and VCS2 later.
3055 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003056 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3057 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3058 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3059 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3060 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3061 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3062 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3063 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3064 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3065 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003066 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003067 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003068 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003069
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003070 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003071}
Chris Wilsona7b97612012-07-20 12:41:08 +01003072
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003073int intel_init_vebox_ring_buffer(struct drm_device *dev)
3074{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003075 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003076 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003077
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003078 engine->name = "video enhancement ring";
3079 engine->id = VECS;
3080 engine->exec_id = I915_EXEC_VEBOX;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003081
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003082 engine->mmio_base = VEBOX_RING_BASE;
3083 engine->write_tail = ring_write_tail;
3084 engine->flush = gen6_ring_flush;
3085 engine->add_request = gen6_add_request;
3086 engine->get_seqno = gen6_ring_get_seqno;
3087 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003088
3089 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003090 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003091 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003092 engine->irq_get = gen8_ring_get_irq;
3093 engine->irq_put = gen8_ring_put_irq;
3094 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003095 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003096 engine->semaphore.sync_to = gen8_ring_sync;
3097 engine->semaphore.signal = gen8_xcs_signal;
3098 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003099 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003100 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003101 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3102 engine->irq_get = hsw_vebox_get_irq;
3103 engine->irq_put = hsw_vebox_put_irq;
3104 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003105 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003106 engine->semaphore.sync_to = gen6_ring_sync;
3107 engine->semaphore.signal = gen6_signal;
3108 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3109 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3110 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3111 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3112 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3113 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3114 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3115 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3116 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3117 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003118 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003119 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003120 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003121
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003122 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003123}
3124
Chris Wilsona7b97612012-07-20 12:41:08 +01003125int
John Harrison4866d722015-05-29 17:43:55 +01003126intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003127{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003128 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003129 int ret;
3130
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003131 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003132 return 0;
3133
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003134 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003135 if (ret)
3136 return ret;
3137
John Harrisona84c3ae2015-05-29 17:43:57 +01003138 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003139
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003140 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003141 return 0;
3142}
3143
3144int
John Harrison2f200552015-05-29 17:43:53 +01003145intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003146{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003147 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003148 uint32_t flush_domains;
3149 int ret;
3150
3151 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003152 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003153 flush_domains = I915_GEM_GPU_DOMAINS;
3154
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003155 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003156 if (ret)
3157 return ret;
3158
John Harrisona84c3ae2015-05-29 17:43:57 +01003159 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003160
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003161 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003162 return 0;
3163}
Chris Wilsone3efda42014-04-09 09:19:41 +01003164
3165void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003166intel_stop_ring_buffer(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003167{
3168 int ret;
3169
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003170 if (!intel_ring_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003171 return;
3172
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003173 ret = intel_ring_idle(engine);
3174 if (ret && !i915_reset_in_progress(&to_i915(engine->dev)->gpu_error))
Chris Wilsone3efda42014-04-09 09:19:41 +01003175 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003176 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003177
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003178 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003179}