blob: 4060acf0601a6fdac57486fde04420a1b99e672e [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Oscar Mateo82e104c2014-07-24 17:04:26 +010056int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000057{
Dave Gordonebd0fd42014-11-27 11:22:49 +000058 intel_ring_update_space(ringbuf);
59 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000060}
61
Oscar Mateo82e104c2014-07-24 17:04:26 +010062bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010063{
64 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020065 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
66}
Chris Wilson09246732013-08-10 22:16:32 +010067
John Harrison6258fbe2015-05-29 17:43:48 +010068static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020069{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010070 struct intel_ringbuffer *ringbuf = ring->buffer;
71 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020072 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010073 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010074 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010075}
76
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000077static int
John Harrisona84c3ae2015-05-29 17:43:57 +010078gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010079 u32 invalidate_domains,
80 u32 flush_domains)
81{
John Harrisona84c3ae2015-05-29 17:43:57 +010082 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010083 u32 cmd;
84 int ret;
85
86 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020087 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 cmd |= MI_NO_WRITE_FLUSH;
89
90 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
91 cmd |= MI_READ_FLUSH;
92
John Harrison5fb9de12015-05-29 17:44:07 +010093 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094 if (ret)
95 return ret;
96
97 intel_ring_emit(ring, cmd);
98 intel_ring_emit(ring, MI_NOOP);
99 intel_ring_advance(ring);
100
101 return 0;
102}
103
104static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100105gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100106 u32 invalidate_domains,
107 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700108{
John Harrisona84c3ae2015-05-29 17:43:57 +0100109 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100110 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100111 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000112 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100113
Chris Wilson36d527d2011-03-19 22:26:49 +0000114 /*
115 * read/write caches:
116 *
117 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
118 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
119 * also flushed at 2d versus 3d pipeline switches.
120 *
121 * read-only caches:
122 *
123 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
124 * MI_READ_FLUSH is set, and is always flushed on 965.
125 *
126 * I915_GEM_DOMAIN_COMMAND may not exist?
127 *
128 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
129 * invalidated when MI_EXE_FLUSH is set.
130 *
131 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
132 * invalidated with every MI_FLUSH.
133 *
134 * TLBs:
135 *
136 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
137 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
138 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
139 * are flushed at any MI_FLUSH.
140 */
141
142 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100143 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000144 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000145 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
146 cmd |= MI_EXE_FLUSH;
147
148 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
149 (IS_G4X(dev) || IS_GEN5(dev)))
150 cmd |= MI_INVALIDATE_ISP;
151
John Harrison5fb9de12015-05-29 17:44:07 +0100152 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000153 if (ret)
154 return ret;
155
156 intel_ring_emit(ring, cmd);
157 intel_ring_emit(ring, MI_NOOP);
158 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000159
160 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800161}
162
Jesse Barnes8d315282011-10-16 10:23:31 +0200163/**
164 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
165 * implementing two workarounds on gen6. From section 1.4.7.1
166 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
167 *
168 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
169 * produced by non-pipelined state commands), software needs to first
170 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
171 * 0.
172 *
173 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
174 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
175 *
176 * And the workaround for these two requires this workaround first:
177 *
178 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
179 * BEFORE the pipe-control with a post-sync op and no write-cache
180 * flushes.
181 *
182 * And this last workaround is tricky because of the requirements on
183 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
184 * volume 2 part 1:
185 *
186 * "1 of the following must also be set:
187 * - Render Target Cache Flush Enable ([12] of DW1)
188 * - Depth Cache Flush Enable ([0] of DW1)
189 * - Stall at Pixel Scoreboard ([1] of DW1)
190 * - Depth Stall ([13] of DW1)
191 * - Post-Sync Operation ([13] of DW1)
192 * - Notify Enable ([8] of DW1)"
193 *
194 * The cache flushes require the workaround flush that triggered this
195 * one, so we can't use it. Depth stall would trigger the same.
196 * Post-sync nonzero is what triggered this second workaround, so we
197 * can't use that one either. Notify enable is IRQs, which aren't
198 * really our business. That leaves only stall at scoreboard.
199 */
200static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100201intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200202{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100203 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100204 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200205 int ret;
206
John Harrison5fb9de12015-05-29 17:44:07 +0100207 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200208 if (ret)
209 return ret;
210
211 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
212 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
213 PIPE_CONTROL_STALL_AT_SCOREBOARD);
214 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
215 intel_ring_emit(ring, 0); /* low dword */
216 intel_ring_emit(ring, 0); /* high dword */
217 intel_ring_emit(ring, MI_NOOP);
218 intel_ring_advance(ring);
219
John Harrison5fb9de12015-05-29 17:44:07 +0100220 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 if (ret)
222 return ret;
223
224 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
225 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
226 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
227 intel_ring_emit(ring, 0);
228 intel_ring_emit(ring, 0);
229 intel_ring_emit(ring, MI_NOOP);
230 intel_ring_advance(ring);
231
232 return 0;
233}
234
235static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100236gen6_render_ring_flush(struct drm_i915_gem_request *req,
237 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200238{
John Harrisona84c3ae2015-05-29 17:43:57 +0100239 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100241 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200242 int ret;
243
Paulo Zanonib3111502012-08-17 18:35:42 -0300244 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100245 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 if (ret)
247 return ret;
248
Jesse Barnes8d315282011-10-16 10:23:31 +0200249 /* Just flush everything. Experiments have shown that reducing the
250 * number of bits based on the write domains has little performance
251 * impact.
252 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100253 if (flush_domains) {
254 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
255 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
256 /*
257 * Ensure that any following seqno writes only happen
258 * when the render cache is indeed flushed.
259 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200260 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100261 }
262 if (invalidate_domains) {
263 flags |= PIPE_CONTROL_TLB_INVALIDATE;
264 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
265 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
266 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
269 /*
270 * TLB invalidate requires a post-sync write.
271 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700272 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100273 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200274
John Harrison5fb9de12015-05-29 17:44:07 +0100275 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200276 if (ret)
277 return ret;
278
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100279 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200280 intel_ring_emit(ring, flags);
281 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100282 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200283 intel_ring_advance(ring);
284
285 return 0;
286}
287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100289gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300290{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100291 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 int ret;
293
John Harrison5fb9de12015-05-29 17:44:07 +0100294 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300295 if (ret)
296 return ret;
297
298 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
299 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
300 PIPE_CONTROL_STALL_AT_SCOREBOARD);
301 intel_ring_emit(ring, 0);
302 intel_ring_emit(ring, 0);
303 intel_ring_advance(ring);
304
305 return 0;
306}
307
308static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100309gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 u32 invalidate_domains, u32 flush_domains)
311{
John Harrisona84c3ae2015-05-29 17:43:57 +0100312 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300313 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100314 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300315 int ret;
316
Paulo Zanonif3987632012-08-17 18:35:43 -0300317 /*
318 * Ensure that any following seqno writes only happen when the render
319 * cache is indeed flushed.
320 *
321 * Workaround: 4th PIPE_CONTROL command (except the ones with only
322 * read-cache invalidate bits set) must have the CS_STALL bit set. We
323 * don't try to be clever and just set it unconditionally.
324 */
325 flags |= PIPE_CONTROL_CS_STALL;
326
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 /* Just flush everything. Experiments have shown that reducing the
328 * number of bits based on the write domains has little performance
329 * impact.
330 */
331 if (flush_domains) {
332 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
333 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Chris Wilson40a24482015-08-21 16:08:41 +0100334 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300335 }
336 if (invalidate_domains) {
337 flags |= PIPE_CONTROL_TLB_INVALIDATE;
338 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
339 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
340 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
341 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
342 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000343 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300344 /*
345 * TLB invalidate requires a post-sync write.
346 */
347 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200348 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300349
Chris Wilsonadd284a2014-12-16 08:44:32 +0000350 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
351
Paulo Zanonif3987632012-08-17 18:35:43 -0300352 /* Workaround: we must issue a pipe_control with CS-stall bit
353 * set before a pipe_control command that has the state cache
354 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100355 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300356 }
357
John Harrison5fb9de12015-05-29 17:44:07 +0100358 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300359 if (ret)
360 return ret;
361
362 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
363 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200364 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300365 intel_ring_emit(ring, 0);
366 intel_ring_advance(ring);
367
368 return 0;
369}
370
Ben Widawskya5f3d682013-11-02 21:07:27 -0700371static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100372gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300373 u32 flags, u32 scratch_addr)
374{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100375 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300376 int ret;
377
John Harrison5fb9de12015-05-29 17:44:07 +0100378 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300379 if (ret)
380 return ret;
381
382 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
383 intel_ring_emit(ring, flags);
384 intel_ring_emit(ring, scratch_addr);
385 intel_ring_emit(ring, 0);
386 intel_ring_emit(ring, 0);
387 intel_ring_emit(ring, 0);
388 intel_ring_advance(ring);
389
390 return 0;
391}
392
393static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100394gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700395 u32 invalidate_domains, u32 flush_domains)
396{
397 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100398 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800399 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700400
401 flags |= PIPE_CONTROL_CS_STALL;
402
403 if (flush_domains) {
404 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
405 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Chris Wilson40a24482015-08-21 16:08:41 +0100406 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700407 }
408 if (invalidate_domains) {
409 flags |= PIPE_CONTROL_TLB_INVALIDATE;
410 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
411 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
412 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
413 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
414 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
415 flags |= PIPE_CONTROL_QW_WRITE;
416 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800417
418 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100419 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800420 PIPE_CONTROL_CS_STALL |
421 PIPE_CONTROL_STALL_AT_SCOREBOARD,
422 0);
423 if (ret)
424 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700425 }
426
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100427 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700428}
429
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100430static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100431 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800432{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300433 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100434 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800435}
436
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100437u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800438{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300439 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000440 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800441
Chris Wilson50877442014-03-21 12:41:53 +0000442 if (INTEL_INFO(ring->dev)->gen >= 8)
443 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
444 RING_ACTHD_UDW(ring->mmio_base));
445 else if (INTEL_INFO(ring->dev)->gen >= 4)
446 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
447 else
448 acthd = I915_READ(ACTHD);
449
450 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800451}
452
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100453static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200454{
455 struct drm_i915_private *dev_priv = ring->dev->dev_private;
456 u32 addr;
457
458 addr = dev_priv->status_page_dmah->busaddr;
459 if (INTEL_INFO(ring->dev)->gen >= 4)
460 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
461 I915_WRITE(HWS_PGA, addr);
462}
463
Damien Lespiauaf75f262015-02-10 19:32:17 +0000464static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
465{
466 struct drm_device *dev = ring->dev;
467 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200468 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000469
470 /* The ring status page addresses are no longer next to the rest of
471 * the ring registers as of gen7.
472 */
473 if (IS_GEN7(dev)) {
474 switch (ring->id) {
475 case RCS:
476 mmio = RENDER_HWS_PGA_GEN7;
477 break;
478 case BCS:
479 mmio = BLT_HWS_PGA_GEN7;
480 break;
481 /*
482 * VCS2 actually doesn't exist on Gen7. Only shut up
483 * gcc switch check warning
484 */
485 case VCS2:
486 case VCS:
487 mmio = BSD_HWS_PGA_GEN7;
488 break;
489 case VECS:
490 mmio = VEBOX_HWS_PGA_GEN7;
491 break;
492 }
493 } else if (IS_GEN6(ring->dev)) {
494 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
495 } else {
496 /* XXX: gen8 returns to sanity */
497 mmio = RING_HWS_PGA(ring->mmio_base);
498 }
499
500 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
501 POSTING_READ(mmio);
502
503 /*
504 * Flush the TLB for this page
505 *
506 * FIXME: These two bits have disappeared on gen8, so a question
507 * arises: do we still need this and if so how should we go about
508 * invalidating the TLB?
509 */
510 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200511 i915_reg_t reg = RING_INSTPM(ring->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000512
513 /* ring should be idle before issuing a sync flush*/
514 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
515
516 I915_WRITE(reg,
517 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
518 INSTPM_SYNC_FLUSH));
519 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
520 1000))
521 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
522 ring->name);
523 }
524}
525
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100526static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100527{
528 struct drm_i915_private *dev_priv = to_i915(ring->dev);
529
530 if (!IS_GEN2(ring->dev)) {
531 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200532 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
533 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100534 /* Sometimes we observe that the idle flag is not
535 * set even though the ring is empty. So double
536 * check before giving up.
537 */
538 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
539 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100540 }
541 }
542
543 I915_WRITE_CTL(ring, 0);
544 I915_WRITE_HEAD(ring, 0);
545 ring->write_tail(ring, 0);
546
547 if (!IS_GEN2(ring->dev)) {
548 (void)I915_READ_CTL(ring);
549 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
550 }
551
552 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
553}
554
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100555static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800556{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200557 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300558 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100559 struct intel_ringbuffer *ringbuf = ring->buffer;
560 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200561 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800562
Mika Kuoppala59bad942015-01-16 11:34:40 +0200563 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200564
Chris Wilson9991ae72014-04-02 16:36:07 +0100565 if (!stop_ring(ring)) {
566 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000567 DRM_DEBUG_KMS("%s head not reset to zero "
568 "ctl %08x head %08x tail %08x start %08x\n",
569 ring->name,
570 I915_READ_CTL(ring),
571 I915_READ_HEAD(ring),
572 I915_READ_TAIL(ring),
573 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800574
Chris Wilson9991ae72014-04-02 16:36:07 +0100575 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000576 DRM_ERROR("failed to set %s head to zero "
577 "ctl %08x head %08x tail %08x start %08x\n",
578 ring->name,
579 I915_READ_CTL(ring),
580 I915_READ_HEAD(ring),
581 I915_READ_TAIL(ring),
582 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100583 ret = -EIO;
584 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000585 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700586 }
587
Chris Wilson9991ae72014-04-02 16:36:07 +0100588 if (I915_NEED_GFX_HWS(dev))
589 intel_ring_setup_status_page(ring);
590 else
591 ring_setup_phys_status_page(ring);
592
Jiri Kosinaece4a172014-08-07 16:29:53 +0200593 /* Enforce ordering by reading HEAD register back */
594 I915_READ_HEAD(ring);
595
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200596 /* Initialize the ring. This must happen _after_ we've cleared the ring
597 * registers with the above sequence (the readback of the HEAD registers
598 * also enforces ordering), otherwise the hw might lose the new ring
599 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700600 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100601
602 /* WaClearRingBufHeadRegAtInit:ctg,elk */
603 if (I915_READ_HEAD(ring))
604 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
605 ring->name, I915_READ_HEAD(ring));
606 I915_WRITE_HEAD(ring, 0);
607 (void)I915_READ_HEAD(ring);
608
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200609 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100610 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000611 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800612
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800613 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400614 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700615 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400616 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000617 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100618 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
619 ring->name,
620 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
621 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
622 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200623 ret = -EIO;
624 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800625 }
626
Dave Gordonebd0fd42014-11-27 11:22:49 +0000627 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100628 ringbuf->head = I915_READ_HEAD(ring);
629 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000630 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000631
Chris Wilson50f018d2013-06-10 11:20:19 +0100632 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
633
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200634out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200635 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200636
637 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700638}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800639
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100640void
641intel_fini_pipe_control(struct intel_engine_cs *ring)
642{
643 struct drm_device *dev = ring->dev;
644
645 if (ring->scratch.obj == NULL)
646 return;
647
648 if (INTEL_INFO(dev)->gen >= 5) {
649 kunmap(sg_page(ring->scratch.obj->pages->sgl));
650 i915_gem_object_ggtt_unpin(ring->scratch.obj);
651 }
652
653 drm_gem_object_unreference(&ring->scratch.obj->base);
654 ring->scratch.obj = NULL;
655}
656
657int
658intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000659{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000660 int ret;
661
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100662 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000663
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100664 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
665 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000666 DRM_ERROR("Failed to allocate seqno page\n");
667 ret = -ENOMEM;
668 goto err;
669 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100670
Daniel Vettera9cc7262014-02-14 14:01:13 +0100671 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
672 if (ret)
673 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100675 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000676 if (ret)
677 goto err_unref;
678
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100679 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
680 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
681 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800682 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000683 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800684 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000685
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200686 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100687 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688 return 0;
689
690err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800691 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000692err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100693 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000694err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000695 return ret;
696}
697
John Harrisone2be4fa2015-05-29 17:43:54 +0100698static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100699{
Mika Kuoppala72253422014-10-07 17:21:26 +0300700 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100701 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100702 struct drm_device *dev = ring->dev;
703 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300704 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100705
Francisco Jerez02235802015-10-07 14:44:01 +0300706 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300707 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100708
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100710 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100711 if (ret)
712 return ret;
713
John Harrison5fb9de12015-05-29 17:44:07 +0100714 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300715 if (ret)
716 return ret;
717
Arun Siluvery22a916a2014-10-22 18:59:52 +0100718 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300719 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200720 intel_ring_emit_reg(ring, w->reg[i].addr);
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 intel_ring_emit(ring, w->reg[i].value);
722 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100723 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300724
725 intel_ring_advance(ring);
726
727 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100728 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300729 if (ret)
730 return ret;
731
732 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
733
734 return 0;
735}
736
John Harrison87531812015-05-29 17:43:44 +0100737static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100738{
739 int ret;
740
John Harrisone2be4fa2015-05-29 17:43:54 +0100741 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100742 if (ret != 0)
743 return ret;
744
John Harrisonbe013632015-05-29 17:43:45 +0100745 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100746 if (ret)
747 DRM_ERROR("init render state: %d\n", ret);
748
749 return ret;
750}
751
Mika Kuoppala72253422014-10-07 17:21:26 +0300752static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200753 i915_reg_t addr,
754 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300755{
756 const u32 idx = dev_priv->workarounds.count;
757
758 if (WARN_ON(idx >= I915_MAX_WA_REGS))
759 return -ENOSPC;
760
761 dev_priv->workarounds.reg[idx].addr = addr;
762 dev_priv->workarounds.reg[idx].value = val;
763 dev_priv->workarounds.reg[idx].mask = mask;
764
765 dev_priv->workarounds.count++;
766
767 return 0;
768}
769
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100770#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000771 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300772 if (r) \
773 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100774 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300775
776#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000777 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300778
779#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000780 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300781
Damien Lespiau98533252014-12-08 17:33:51 +0000782#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000783 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300784
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000785#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
786#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300787
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000788#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100790static int gen8_init_workarounds(struct intel_engine_cs *ring)
791{
Arun Siluvery68c61982015-09-25 17:40:38 +0100792 struct drm_device *dev = ring->dev;
793 struct drm_i915_private *dev_priv = dev->dev_private;
794
795 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100796
Arun Siluvery717d84d2015-09-25 17:40:39 +0100797 /* WaDisableAsyncFlipPerfMode:bdw,chv */
798 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
799
Arun Siluveryd0581192015-09-25 17:40:40 +0100800 /* WaDisablePartialInstShootdown:bdw,chv */
801 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
802 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
803
Arun Siluverya340af52015-09-25 17:40:45 +0100804 /* Use Force Non-Coherent whenever executing a 3D context. This is a
805 * workaround for for a possible hang in the unlikely event a TLB
806 * invalidation occurs during a PSD flush.
807 */
808 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100809 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100810 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100811 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100812 HDC_FORCE_NON_COHERENT);
813
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100814 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
815 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
816 * polygons in the same 8x4 pixel/sample area to be processed without
817 * stalling waiting for the earlier ones to write to Hierarchical Z
818 * buffer."
819 *
820 * This optimization is off by default for BDW and CHV; turn it on.
821 */
822 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
823
Arun Siluvery48404632015-09-25 17:40:43 +0100824 /* Wa4x4STCOptimizationDisable:bdw,chv */
825 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
826
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100827 /*
828 * BSpec recommends 8x4 when MSAA is used,
829 * however in practice 16x4 seems fastest.
830 *
831 * Note that PS/WM thread counts depend on the WIZ hashing
832 * disable bit, which we don't touch here, but it's good
833 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
834 */
835 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
836 GEN6_WIZ_HASHING_MASK,
837 GEN6_WIZ_HASHING_16x4);
838
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100839 return 0;
840}
841
Mika Kuoppala72253422014-10-07 17:21:26 +0300842static int bdw_init_workarounds(struct intel_engine_cs *ring)
843{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100844 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300845 struct drm_device *dev = ring->dev;
846 struct drm_i915_private *dev_priv = dev->dev_private;
847
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100848 ret = gen8_init_workarounds(ring);
849 if (ret)
850 return ret;
851
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700852 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100853 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100854
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700855 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300856 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
857 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100858
Mika Kuoppala72253422014-10-07 17:21:26 +0300859 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
860 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100861
Mika Kuoppala72253422014-10-07 17:21:26 +0300862 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000863 /* WaForceContextSaveRestoreNonCoherent:bdw */
864 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000865 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300866 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100867
Arun Siluvery86d7f232014-08-26 14:44:50 +0100868 return 0;
869}
870
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300871static int chv_init_workarounds(struct intel_engine_cs *ring)
872{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100873 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300874 struct drm_device *dev = ring->dev;
875 struct drm_i915_private *dev_priv = dev->dev_private;
876
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100877 ret = gen8_init_workarounds(ring);
878 if (ret)
879 return ret;
880
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300881 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100882 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300883
Kenneth Graunked60de812015-01-10 18:02:22 -0800884 /* Improve HiZ throughput on CHV. */
885 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
886
Mika Kuoppala72253422014-10-07 17:21:26 +0300887 return 0;
888}
889
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000890static int gen9_init_workarounds(struct intel_engine_cs *ring)
891{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000892 struct drm_device *dev = ring->dev;
893 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300894 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000895
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300896 /* WaEnableLbsSlaRetryTimerDecrement:skl */
897 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
898 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
899
900 /* WaDisableKillLogic:bxt,skl */
901 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
902 ECOCHK_DIS_TLB);
903
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100904 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000905 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
906 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
907
Nick Hoatha119a6e2015-05-07 14:15:30 +0100908 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000909 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
910 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
911
Jani Nikulae87a0052015-10-20 15:22:02 +0300912 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
913 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
914 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000915 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
916 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000917
Jani Nikulae87a0052015-10-20 15:22:02 +0300918 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
919 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
920 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000921 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
922 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100923 /*
924 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
925 * but we do that in per ctx batchbuffer as there is an issue
926 * with this register not getting restored on ctx restore
927 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000928 }
929
Jani Nikulae87a0052015-10-20 15:22:02 +0300930 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
931 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
Nick Hoathcac23df2015-02-05 10:47:22 +0000932 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
933 GEN9_ENABLE_YV12_BUGFIX);
Nick Hoathcac23df2015-02-05 10:47:22 +0000934
Nick Hoath50683682015-05-07 14:15:35 +0100935 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100936 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100937 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
938 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000939
Nick Hoath16be17a2015-05-07 14:15:37 +0100940 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000941 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
942 GEN9_CCS_TLB_PREFETCH_ENABLE);
943
Imre Deak5a2ae952015-05-19 15:04:59 +0300944 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300945 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
946 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200947 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
948 PIXEL_MASK_CAMMING_DISABLE);
949
Imre Deak8ea6f892015-05-19 17:05:42 +0300950 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
951 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Jani Nikulae87a0052015-10-20 15:22:02 +0300952 if (IS_SKL_REVID(dev, SKL_REVID_F0, SKL_REVID_F0) ||
953 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300954 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
955 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
956
Arun Siluvery8c761602015-09-08 10:31:48 +0100957 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300958 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100959 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
960 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100961
Robert Beckett6b6d5622015-09-08 10:31:52 +0100962 /* WaDisableSTUnitPowerOptimization:skl,bxt */
963 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
964
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000965 return 0;
966}
967
Damien Lespiaub7668792015-02-14 18:30:29 +0000968static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000969{
Damien Lespiaub7668792015-02-14 18:30:29 +0000970 struct drm_device *dev = ring->dev;
971 struct drm_i915_private *dev_priv = dev->dev_private;
972 u8 vals[3] = { 0, 0, 0 };
973 unsigned int i;
974
975 for (i = 0; i < 3; i++) {
976 u8 ss;
977
978 /*
979 * Only consider slices where one, and only one, subslice has 7
980 * EUs
981 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +0800982 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +0000983 continue;
984
985 /*
986 * subslice_7eu[i] != 0 (because of the check above) and
987 * ss_max == 4 (maximum number of subslices possible per slice)
988 *
989 * -> 0 <= ss <= 3;
990 */
991 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
992 vals[i] = 3 - ss;
993 }
994
995 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
996 return 0;
997
998 /* Tune IZ hashing. See intel_device_info_runtime_init() */
999 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1000 GEN9_IZ_HASHING_MASK(2) |
1001 GEN9_IZ_HASHING_MASK(1) |
1002 GEN9_IZ_HASHING_MASK(0),
1003 GEN9_IZ_HASHING(2, vals[2]) |
1004 GEN9_IZ_HASHING(1, vals[1]) |
1005 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001006
Mika Kuoppala72253422014-10-07 17:21:26 +03001007 return 0;
1008}
1009
Damien Lespiau8d205492015-02-09 19:33:15 +00001010static int skl_init_workarounds(struct intel_engine_cs *ring)
1011{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001012 int ret;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001013 struct drm_device *dev = ring->dev;
1014 struct drm_i915_private *dev_priv = dev->dev_private;
1015
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001016 ret = gen9_init_workarounds(ring);
1017 if (ret)
1018 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001019
Jani Nikulae87a0052015-10-20 15:22:02 +03001020 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001021 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1022 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1023 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1024 }
1025
1026 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1027 * involving this register should also be added to WA batch as required.
1028 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001029 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001030 /* WaDisableLSQCROPERFforOCL:skl */
1031 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1032 GEN8_LQSC_RO_PERF_DIS);
1033
1034 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001035 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001036 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1037 GEN9_GAPS_TSV_CREDIT_DISABLE));
1038 }
1039
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001040 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001041 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001042 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1043 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1044
Mika Kuoppalae2386592015-12-18 16:14:53 +02001045 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001046 /*
1047 *Use Force Non-Coherent whenever executing a 3D context. This
1048 * is a workaround for a possible hang in the unlikely event
1049 * a TLB invalidation occurs during a PSD flush.
1050 */
1051 /* WaForceEnableNonCoherent:skl */
1052 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1053 HDC_FORCE_NON_COHERENT);
Mika Kuoppalae2386592015-12-18 16:14:53 +02001054
1055 /* WaDisableHDCInvalidation:skl */
1056 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1057 BDW_DISABLE_HDC_INVALIDATION);
Nick Hoathb62adbd2015-05-07 14:15:34 +01001058 }
1059
Jani Nikulae87a0052015-10-20 15:22:02 +03001060 /* WaBarrierPerformanceFixDisable:skl */
1061 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001062 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1063 HDC_FENCE_DEST_SLM_DISABLE |
1064 HDC_BARRIER_PERFORMANCE_DISABLE);
1065
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001066 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001067 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001068 WA_SET_BIT_MASKED(
1069 GEN7_HALF_SLICE_CHICKEN1,
1070 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001071
Damien Lespiaub7668792015-02-14 18:30:29 +00001072 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001073}
1074
Nick Hoathcae04372015-03-17 11:39:38 +02001075static int bxt_init_workarounds(struct intel_engine_cs *ring)
1076{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001077 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001078 struct drm_device *dev = ring->dev;
1079 struct drm_i915_private *dev_priv = dev->dev_private;
1080
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001081 ret = gen9_init_workarounds(ring);
1082 if (ret)
1083 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001084
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001085 /* WaStoreMultiplePTEenable:bxt */
1086 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001087 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001088 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1089
1090 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001091 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001092 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1093 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1094 }
1095
Nick Hoathdfb601e2015-04-10 13:12:24 +01001096 /* WaDisableThreadStallDopClockGating:bxt */
1097 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1098 STALL_DOP_GATING_DISABLE);
1099
Nick Hoath983b4b92015-04-10 13:12:25 +01001100 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001101 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001102 WA_SET_BIT_MASKED(
1103 GEN7_HALF_SLICE_CHICKEN1,
1104 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1105 }
1106
Nick Hoathcae04372015-03-17 11:39:38 +02001107 return 0;
1108}
1109
Michel Thierry771b9a52014-11-11 16:47:33 +00001110int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001111{
1112 struct drm_device *dev = ring->dev;
1113 struct drm_i915_private *dev_priv = dev->dev_private;
1114
1115 WARN_ON(ring->id != RCS);
1116
1117 dev_priv->workarounds.count = 0;
1118
1119 if (IS_BROADWELL(dev))
1120 return bdw_init_workarounds(ring);
1121
1122 if (IS_CHERRYVIEW(dev))
1123 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001124
Damien Lespiau8d205492015-02-09 19:33:15 +00001125 if (IS_SKYLAKE(dev))
1126 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001127
1128 if (IS_BROXTON(dev))
1129 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001130
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001131 return 0;
1132}
1133
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001134static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001135{
Chris Wilson78501ea2010-10-27 12:18:21 +01001136 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001137 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001138 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001139 if (ret)
1140 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001141
Akash Goel61a563a2014-03-25 18:01:50 +05301142 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1143 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001144 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001145
1146 /* We need to disable the AsyncFlip performance optimisations in order
1147 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1148 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001149 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001150 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001151 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001152 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001153 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1154
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001155 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301156 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001157 if (INTEL_INFO(dev)->gen == 6)
1158 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001159 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001160
Akash Goel01fa0302014-03-24 23:00:04 +05301161 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001162 if (IS_GEN7(dev))
1163 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301164 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001165 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001166
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001167 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001168 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1169 * "If this bit is set, STCunit will have LRA as replacement
1170 * policy. [...] This bit must be reset. LRA replacement
1171 * policy is not supported."
1172 */
1173 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001174 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001175 }
1176
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001177 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001178 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001179
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001180 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001181 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001182
Mika Kuoppala72253422014-10-07 17:21:26 +03001183 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001184}
1185
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001186static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001187{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001188 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001189 struct drm_i915_private *dev_priv = dev->dev_private;
1190
1191 if (dev_priv->semaphore_obj) {
1192 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1193 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1194 dev_priv->semaphore_obj = NULL;
1195 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001196
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001197 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001198}
1199
John Harrisonf7169682015-05-29 17:44:05 +01001200static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001201 unsigned int num_dwords)
1202{
1203#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001204 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001205 struct drm_device *dev = signaller->dev;
1206 struct drm_i915_private *dev_priv = dev->dev_private;
1207 struct intel_engine_cs *waiter;
1208 int i, ret, num_rings;
1209
1210 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1211 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1212#undef MBOX_UPDATE_DWORDS
1213
John Harrison5fb9de12015-05-29 17:44:07 +01001214 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001215 if (ret)
1216 return ret;
1217
1218 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001219 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001220 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1221 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1222 continue;
1223
John Harrisonf7169682015-05-29 17:44:05 +01001224 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001225 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1226 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1227 PIPE_CONTROL_QW_WRITE |
1228 PIPE_CONTROL_FLUSH_ENABLE);
1229 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1230 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001231 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001232 intel_ring_emit(signaller, 0);
1233 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1234 MI_SEMAPHORE_TARGET(waiter->id));
1235 intel_ring_emit(signaller, 0);
1236 }
1237
1238 return 0;
1239}
1240
John Harrisonf7169682015-05-29 17:44:05 +01001241static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001242 unsigned int num_dwords)
1243{
1244#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001245 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001246 struct drm_device *dev = signaller->dev;
1247 struct drm_i915_private *dev_priv = dev->dev_private;
1248 struct intel_engine_cs *waiter;
1249 int i, ret, num_rings;
1250
1251 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1252 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1253#undef MBOX_UPDATE_DWORDS
1254
John Harrison5fb9de12015-05-29 17:44:07 +01001255 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001256 if (ret)
1257 return ret;
1258
1259 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001260 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001261 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1262 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1263 continue;
1264
John Harrisonf7169682015-05-29 17:44:05 +01001265 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001266 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1267 MI_FLUSH_DW_OP_STOREDW);
1268 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1269 MI_FLUSH_DW_USE_GTT);
1270 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001271 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001272 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1273 MI_SEMAPHORE_TARGET(waiter->id));
1274 intel_ring_emit(signaller, 0);
1275 }
1276
1277 return 0;
1278}
1279
John Harrisonf7169682015-05-29 17:44:05 +01001280static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001281 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001282{
John Harrisonf7169682015-05-29 17:44:05 +01001283 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001284 struct drm_device *dev = signaller->dev;
1285 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001286 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001287 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001288
Ben Widawskya1444b72014-06-30 09:53:35 -07001289#define MBOX_UPDATE_DWORDS 3
1290 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1291 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1292#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001293
John Harrison5fb9de12015-05-29 17:44:07 +01001294 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001295 if (ret)
1296 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001297
Ben Widawsky78325f22014-04-29 14:52:29 -07001298 for_each_ring(useless, dev_priv, i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001299 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[i];
1300
1301 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001302 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001303
Ben Widawsky78325f22014-04-29 14:52:29 -07001304 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001305 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001306 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001307 }
1308 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001309
Ben Widawskya1444b72014-06-30 09:53:35 -07001310 /* If num_dwords was rounded, make sure the tail pointer is correct */
1311 if (num_rings % 2 == 0)
1312 intel_ring_emit(signaller, MI_NOOP);
1313
Ben Widawsky024a43e2014-04-29 14:52:30 -07001314 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001315}
1316
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001317/**
1318 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001319 *
1320 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001321 *
1322 * Update the mailbox registers in the *other* rings with the current seqno.
1323 * This acts like a signal in the canonical semaphore.
1324 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001325static int
John Harrisonee044a82015-05-29 17:44:00 +01001326gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001327{
John Harrisonee044a82015-05-29 17:44:00 +01001328 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001329 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001330
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001331 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001332 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001333 else
John Harrison5fb9de12015-05-29 17:44:07 +01001334 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001335
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001336 if (ret)
1337 return ret;
1338
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001339 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1340 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001341 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001342 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001343 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001344
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001345 return 0;
1346}
1347
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001348static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1349 u32 seqno)
1350{
1351 struct drm_i915_private *dev_priv = dev->dev_private;
1352 return dev_priv->last_seqno < seqno;
1353}
1354
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001355/**
1356 * intel_ring_sync - sync the waiter to the signaller on seqno
1357 *
1358 * @waiter - ring that is waiting
1359 * @signaller - ring which has, or will signal
1360 * @seqno - seqno which the waiter will block on
1361 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001362
1363static int
John Harrison599d9242015-05-29 17:44:04 +01001364gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001365 struct intel_engine_cs *signaller,
1366 u32 seqno)
1367{
John Harrison599d9242015-05-29 17:44:04 +01001368 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001369 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1370 int ret;
1371
John Harrison5fb9de12015-05-29 17:44:07 +01001372 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001373 if (ret)
1374 return ret;
1375
1376 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1377 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001378 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001379 MI_SEMAPHORE_SAD_GTE_SDD);
1380 intel_ring_emit(waiter, seqno);
1381 intel_ring_emit(waiter,
1382 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1383 intel_ring_emit(waiter,
1384 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1385 intel_ring_advance(waiter);
1386 return 0;
1387}
1388
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001389static int
John Harrison599d9242015-05-29 17:44:04 +01001390gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001391 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001392 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001393{
John Harrison599d9242015-05-29 17:44:04 +01001394 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001395 u32 dw1 = MI_SEMAPHORE_MBOX |
1396 MI_SEMAPHORE_COMPARE |
1397 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001398 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1399 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001400
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001401 /* Throughout all of the GEM code, seqno passed implies our current
1402 * seqno is >= the last seqno executed. However for hardware the
1403 * comparison is strictly greater than.
1404 */
1405 seqno -= 1;
1406
Ben Widawskyebc348b2014-04-29 14:52:28 -07001407 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001408
John Harrison5fb9de12015-05-29 17:44:07 +01001409 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001410 if (ret)
1411 return ret;
1412
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001413 /* If seqno wrap happened, omit the wait with no-ops */
1414 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001415 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001416 intel_ring_emit(waiter, seqno);
1417 intel_ring_emit(waiter, 0);
1418 intel_ring_emit(waiter, MI_NOOP);
1419 } else {
1420 intel_ring_emit(waiter, MI_NOOP);
1421 intel_ring_emit(waiter, MI_NOOP);
1422 intel_ring_emit(waiter, MI_NOOP);
1423 intel_ring_emit(waiter, MI_NOOP);
1424 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001425 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001426
1427 return 0;
1428}
1429
Chris Wilsonc6df5412010-12-15 09:56:50 +00001430#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1431do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001432 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1433 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001434 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1435 intel_ring_emit(ring__, 0); \
1436 intel_ring_emit(ring__, 0); \
1437} while (0)
1438
1439static int
John Harrisonee044a82015-05-29 17:44:00 +01001440pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001441{
John Harrisonee044a82015-05-29 17:44:00 +01001442 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001443 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001444 int ret;
1445
1446 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1447 * incoherent with writes to memory, i.e. completely fubar,
1448 * so we need to use PIPE_NOTIFY instead.
1449 *
1450 * However, we also need to workaround the qword write
1451 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1452 * memory before requesting an interrupt.
1453 */
John Harrison5fb9de12015-05-29 17:44:07 +01001454 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001455 if (ret)
1456 return ret;
1457
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001458 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001459 PIPE_CONTROL_WRITE_FLUSH |
1460 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001461 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001462 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001463 intel_ring_emit(ring, 0);
1464 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001465 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001466 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001467 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001468 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001469 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001470 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001471 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001472 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001473 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001474 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001475
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001476 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001477 PIPE_CONTROL_WRITE_FLUSH |
1478 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001479 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001480 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001481 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001482 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001483 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001484
Chris Wilsonc6df5412010-12-15 09:56:50 +00001485 return 0;
1486}
1487
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001488static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001489gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001490{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001491 /* Workaround to force correct ordering between irq and seqno writes on
1492 * ivb (and maybe also on snb) by reading from a CS register (like
1493 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001494 if (!lazy_coherency) {
1495 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1496 POSTING_READ(RING_ACTHD(ring->mmio_base));
1497 }
1498
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001499 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1500}
1501
1502static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001503ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001504{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001505 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1506}
1507
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001508static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001509ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001510{
1511 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1512}
1513
Chris Wilsonc6df5412010-12-15 09:56:50 +00001514static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001515pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001516{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001517 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001518}
1519
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001520static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001521pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001522{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001523 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001524}
1525
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001526static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001527gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001528{
1529 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001530 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001531 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001532
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001533 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001534 return false;
1535
Chris Wilson7338aef2012-04-24 21:48:47 +01001536 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001537 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001538 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001539 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001540
1541 return true;
1542}
1543
1544static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001545gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001546{
1547 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001548 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001549 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001550
Chris Wilson7338aef2012-04-24 21:48:47 +01001551 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001552 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001553 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001554 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001555}
1556
1557static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001558i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001559{
Chris Wilson78501ea2010-10-27 12:18:21 +01001560 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001561 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001562 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001563
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001564 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001565 return false;
1566
Chris Wilson7338aef2012-04-24 21:48:47 +01001567 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001568 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001569 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1570 I915_WRITE(IMR, dev_priv->irq_mask);
1571 POSTING_READ(IMR);
1572 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001573 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001574
1575 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001576}
1577
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001578static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001579i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001580{
Chris Wilson78501ea2010-10-27 12:18:21 +01001581 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001582 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001583 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001584
Chris Wilson7338aef2012-04-24 21:48:47 +01001585 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001586 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001587 dev_priv->irq_mask |= ring->irq_enable_mask;
1588 I915_WRITE(IMR, dev_priv->irq_mask);
1589 POSTING_READ(IMR);
1590 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001591 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001592}
1593
Chris Wilsonc2798b12012-04-22 21:13:57 +01001594static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001595i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001596{
1597 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001598 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001599 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001600
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001601 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001602 return false;
1603
Chris Wilson7338aef2012-04-24 21:48:47 +01001604 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001605 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001606 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1607 I915_WRITE16(IMR, dev_priv->irq_mask);
1608 POSTING_READ16(IMR);
1609 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001610 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001611
1612 return true;
1613}
1614
1615static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001616i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001617{
1618 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001619 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001620 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001621
Chris Wilson7338aef2012-04-24 21:48:47 +01001622 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001623 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001624 dev_priv->irq_mask |= ring->irq_enable_mask;
1625 I915_WRITE16(IMR, dev_priv->irq_mask);
1626 POSTING_READ16(IMR);
1627 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001628 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001629}
1630
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001631static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001632bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001633 u32 invalidate_domains,
1634 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001635{
John Harrisona84c3ae2015-05-29 17:43:57 +01001636 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001637 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001638
John Harrison5fb9de12015-05-29 17:44:07 +01001639 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001640 if (ret)
1641 return ret;
1642
1643 intel_ring_emit(ring, MI_FLUSH);
1644 intel_ring_emit(ring, MI_NOOP);
1645 intel_ring_advance(ring);
1646 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001647}
1648
Chris Wilson3cce4692010-10-27 16:11:02 +01001649static int
John Harrisonee044a82015-05-29 17:44:00 +01001650i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001651{
John Harrisonee044a82015-05-29 17:44:00 +01001652 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001653 int ret;
1654
John Harrison5fb9de12015-05-29 17:44:07 +01001655 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001656 if (ret)
1657 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001658
Chris Wilson3cce4692010-10-27 16:11:02 +01001659 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1660 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001661 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001662 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001663 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001664
Chris Wilson3cce4692010-10-27 16:11:02 +01001665 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001666}
1667
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001668static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001669gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001670{
1671 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001672 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001673 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001674
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001675 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1676 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001677
Chris Wilson7338aef2012-04-24 21:48:47 +01001678 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001679 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001680 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001681 I915_WRITE_IMR(ring,
1682 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001683 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001684 else
1685 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001686 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001687 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001688 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001689
1690 return true;
1691}
1692
1693static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001694gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001695{
1696 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001697 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001698 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001699
Chris Wilson7338aef2012-04-24 21:48:47 +01001700 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001701 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001702 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001703 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001704 else
1705 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001706 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001707 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001708 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001709}
1710
Ben Widawskya19d2932013-05-28 19:22:30 -07001711static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001712hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001713{
1714 struct drm_device *dev = ring->dev;
1715 struct drm_i915_private *dev_priv = dev->dev_private;
1716 unsigned long flags;
1717
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001718 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001719 return false;
1720
Daniel Vetter59cdb632013-07-04 23:35:28 +02001721 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001722 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001723 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001724 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001725 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001726 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001727
1728 return true;
1729}
1730
1731static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001732hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001733{
1734 struct drm_device *dev = ring->dev;
1735 struct drm_i915_private *dev_priv = dev->dev_private;
1736 unsigned long flags;
1737
Daniel Vetter59cdb632013-07-04 23:35:28 +02001738 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001739 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001740 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001741 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001742 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001743 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001744}
1745
Ben Widawskyabd58f02013-11-02 21:07:09 -07001746static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001747gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001748{
1749 struct drm_device *dev = ring->dev;
1750 struct drm_i915_private *dev_priv = dev->dev_private;
1751 unsigned long flags;
1752
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001753 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001754 return false;
1755
1756 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1757 if (ring->irq_refcount++ == 0) {
1758 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1759 I915_WRITE_IMR(ring,
1760 ~(ring->irq_enable_mask |
1761 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1762 } else {
1763 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1764 }
1765 POSTING_READ(RING_IMR(ring->mmio_base));
1766 }
1767 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1768
1769 return true;
1770}
1771
1772static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001773gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001774{
1775 struct drm_device *dev = ring->dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 unsigned long flags;
1778
1779 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1780 if (--ring->irq_refcount == 0) {
1781 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1782 I915_WRITE_IMR(ring,
1783 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1784 } else {
1785 I915_WRITE_IMR(ring, ~0);
1786 }
1787 POSTING_READ(RING_IMR(ring->mmio_base));
1788 }
1789 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1790}
1791
Zou Nan haid1b851f2010-05-21 09:08:57 +08001792static int
John Harrison53fddaf2015-05-29 17:44:02 +01001793i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001794 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001795 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001796{
John Harrison53fddaf2015-05-29 17:44:02 +01001797 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001798 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001799
John Harrison5fb9de12015-05-29 17:44:07 +01001800 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001801 if (ret)
1802 return ret;
1803
Chris Wilson78501ea2010-10-27 12:18:21 +01001804 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001805 MI_BATCH_BUFFER_START |
1806 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001807 (dispatch_flags & I915_DISPATCH_SECURE ?
1808 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001809 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001810 intel_ring_advance(ring);
1811
Zou Nan haid1b851f2010-05-21 09:08:57 +08001812 return 0;
1813}
1814
Daniel Vetterb45305f2012-12-17 16:21:27 +01001815/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1816#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001817#define I830_TLB_ENTRIES (2)
1818#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001819static int
John Harrison53fddaf2015-05-29 17:44:02 +01001820i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001821 u64 offset, u32 len,
1822 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001823{
John Harrison53fddaf2015-05-29 17:44:02 +01001824 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001825 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001826 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001827
John Harrison5fb9de12015-05-29 17:44:07 +01001828 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001829 if (ret)
1830 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001831
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001832 /* Evict the invalid PTE TLBs */
1833 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1834 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1835 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1836 intel_ring_emit(ring, cs_offset);
1837 intel_ring_emit(ring, 0xdeadbeef);
1838 intel_ring_emit(ring, MI_NOOP);
1839 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001840
John Harrison8e004ef2015-02-13 11:48:10 +00001841 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001842 if (len > I830_BATCH_LIMIT)
1843 return -ENOSPC;
1844
John Harrison5fb9de12015-05-29 17:44:07 +01001845 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001846 if (ret)
1847 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001848
1849 /* Blit the batch (which has now all relocs applied) to the
1850 * stable batch scratch bo area (so that the CS never
1851 * stumbles over its tlb invalidation bug) ...
1852 */
1853 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1854 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001855 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001856 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001857 intel_ring_emit(ring, 4096);
1858 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001859
Daniel Vetterb45305f2012-12-17 16:21:27 +01001860 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001861 intel_ring_emit(ring, MI_NOOP);
1862 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001863
1864 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001865 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001866 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001867
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001868 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001869 if (ret)
1870 return ret;
1871
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001872 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001873 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1874 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001875 intel_ring_advance(ring);
1876
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001877 return 0;
1878}
1879
1880static int
John Harrison53fddaf2015-05-29 17:44:02 +01001881i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001882 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001883 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001884{
John Harrison53fddaf2015-05-29 17:44:02 +01001885 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001886 int ret;
1887
John Harrison5fb9de12015-05-29 17:44:07 +01001888 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001889 if (ret)
1890 return ret;
1891
Chris Wilson65f56872012-04-17 16:38:12 +01001892 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001893 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1894 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001895 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001896
Eric Anholt62fdfea2010-05-21 13:26:39 -07001897 return 0;
1898}
1899
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001900static void cleanup_phys_status_page(struct intel_engine_cs *ring)
1901{
1902 struct drm_i915_private *dev_priv = to_i915(ring->dev);
1903
1904 if (!dev_priv->status_page_dmah)
1905 return;
1906
1907 drm_pci_free(ring->dev, dev_priv->status_page_dmah);
1908 ring->status_page.page_addr = NULL;
1909}
1910
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001911static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001912{
Chris Wilson05394f32010-11-08 19:18:58 +00001913 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001914
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001915 obj = ring->status_page.obj;
1916 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001917 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001918
Chris Wilson9da3da62012-06-01 15:20:22 +01001919 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001920 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001921 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001922 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001923}
1924
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001925static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001926{
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001927 struct drm_i915_gem_object *obj = ring->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001928
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001929 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001930 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001931 int ret;
1932
1933 obj = i915_gem_alloc_object(ring->dev, 4096);
1934 if (obj == NULL) {
1935 DRM_ERROR("Failed to allocate status page\n");
1936 return -ENOMEM;
1937 }
1938
1939 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1940 if (ret)
1941 goto err_unref;
1942
Chris Wilson1f767e02014-07-03 17:33:03 -04001943 flags = 0;
1944 if (!HAS_LLC(ring->dev))
1945 /* On g33, we cannot place HWS above 256MiB, so
1946 * restrict its pinning to the low mappable arena.
1947 * Though this restriction is not documented for
1948 * gen4, gen5, or byt, they also behave similarly
1949 * and hang if the HWS is placed at the top of the
1950 * GTT. To generalise, it appears that all !llc
1951 * platforms have issues with us placing the HWS
1952 * above the mappable region (even though we never
1953 * actualy map it).
1954 */
1955 flags |= PIN_MAPPABLE;
1956 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001957 if (ret) {
1958err_unref:
1959 drm_gem_object_unreference(&obj->base);
1960 return ret;
1961 }
1962
1963 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001964 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001965
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001966 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001967 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001968 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001969
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001970 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1971 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001972
1973 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001974}
1975
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001976static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001977{
1978 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001979
1980 if (!dev_priv->status_page_dmah) {
1981 dev_priv->status_page_dmah =
1982 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1983 if (!dev_priv->status_page_dmah)
1984 return -ENOMEM;
1985 }
1986
Chris Wilson6b8294a2012-11-16 11:43:20 +00001987 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1988 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1989
1990 return 0;
1991}
1992
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001993void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1994{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01001995 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
1996 vunmap(ringbuf->virtual_start);
1997 else
1998 iounmap(ringbuf->virtual_start);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001999 ringbuf->virtual_start = NULL;
2000 i915_gem_object_ggtt_unpin(ringbuf->obj);
2001}
2002
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002003static u32 *vmap_obj(struct drm_i915_gem_object *obj)
2004{
2005 struct sg_page_iter sg_iter;
2006 struct page **pages;
2007 void *addr;
2008 int i;
2009
2010 pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
2011 if (pages == NULL)
2012 return NULL;
2013
2014 i = 0;
2015 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0)
2016 pages[i++] = sg_page_iter_page(&sg_iter);
2017
2018 addr = vmap(pages, i, 0, PAGE_KERNEL);
2019 drm_free_large(pages);
2020
2021 return addr;
2022}
2023
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002024int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2025 struct intel_ringbuffer *ringbuf)
2026{
2027 struct drm_i915_private *dev_priv = to_i915(dev);
2028 struct drm_i915_gem_object *obj = ringbuf->obj;
2029 int ret;
2030
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002031 if (HAS_LLC(dev_priv) && !obj->stolen) {
2032 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
2033 if (ret)
2034 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002035
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002036 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2037 if (ret) {
2038 i915_gem_object_ggtt_unpin(obj);
2039 return ret;
2040 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002041
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002042 ringbuf->virtual_start = vmap_obj(obj);
2043 if (ringbuf->virtual_start == NULL) {
2044 i915_gem_object_ggtt_unpin(obj);
2045 return -ENOMEM;
2046 }
2047 } else {
2048 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2049 if (ret)
2050 return ret;
2051
2052 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2053 if (ret) {
2054 i915_gem_object_ggtt_unpin(obj);
2055 return ret;
2056 }
2057
2058 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
2059 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2060 if (ringbuf->virtual_start == NULL) {
2061 i915_gem_object_ggtt_unpin(obj);
2062 return -EINVAL;
2063 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002064 }
2065
2066 return 0;
2067}
2068
Chris Wilson01101fa2015-09-03 13:01:39 +01002069static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002070{
Oscar Mateo2919d292014-07-03 16:28:02 +01002071 drm_gem_object_unreference(&ringbuf->obj->base);
2072 ringbuf->obj = NULL;
2073}
2074
Chris Wilson01101fa2015-09-03 13:01:39 +01002075static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2076 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002077{
Chris Wilsone3efda42014-04-09 09:19:41 +01002078 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002079
2080 obj = NULL;
2081 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002082 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002083 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002084 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002085 if (obj == NULL)
2086 return -ENOMEM;
2087
Akash Goel24f3a8c2014-06-17 10:59:42 +05302088 /* mark ring buffers as read-only from GPU side by default */
2089 obj->gt_ro = 1;
2090
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002091 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002092
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002093 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002094}
2095
Chris Wilson01101fa2015-09-03 13:01:39 +01002096struct intel_ringbuffer *
2097intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2098{
2099 struct intel_ringbuffer *ring;
2100 int ret;
2101
2102 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002103 if (ring == NULL) {
2104 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2105 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002106 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002107 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002108
2109 ring->ring = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002110 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002111
2112 ring->size = size;
2113 /* Workaround an erratum on the i830 which causes a hang if
2114 * the TAIL pointer points to within the last 2 cachelines
2115 * of the buffer.
2116 */
2117 ring->effective_size = size;
2118 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2119 ring->effective_size -= 2 * CACHELINE_BYTES;
2120
2121 ring->last_retired_head = -1;
2122 intel_ring_update_space(ring);
2123
2124 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2125 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002126 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2127 engine->name, ret);
2128 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002129 kfree(ring);
2130 return ERR_PTR(ret);
2131 }
2132
2133 return ring;
2134}
2135
2136void
2137intel_ringbuffer_free(struct intel_ringbuffer *ring)
2138{
2139 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002140 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002141 kfree(ring);
2142}
2143
Ben Widawskyc43b5632012-04-16 14:07:40 -07002144static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002145 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002146{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002147 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002148 int ret;
2149
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002150 WARN_ON(ring->buffer);
2151
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002152 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002153 INIT_LIST_HEAD(&ring->active_list);
2154 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002155 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson608c1a52015-09-03 13:01:40 +01002156 INIT_LIST_HEAD(&ring->buffers);
Chris Wilson06fbca72015-04-07 16:20:36 +01002157 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002158 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002159
Chris Wilsonb259f672011-03-29 13:19:09 +01002160 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002161
Chris Wilson01101fa2015-09-03 13:01:39 +01002162 ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002163 if (IS_ERR(ringbuf)) {
2164 ret = PTR_ERR(ringbuf);
2165 goto error;
2166 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002167 ring->buffer = ringbuf;
2168
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002169 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002170 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002171 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002172 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002173 } else {
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002174 WARN_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002175 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002176 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002177 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002178 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002179
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002180 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2181 if (ret) {
2182 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2183 ring->name, ret);
2184 intel_destroy_ringbuffer_obj(ringbuf);
2185 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002186 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002187
Brad Volkin44e895a2014-05-10 14:10:43 -07002188 ret = i915_cmd_parser_init_ring(ring);
2189 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002190 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002191
Oscar Mateo8ee14972014-05-22 14:13:34 +01002192 return 0;
2193
2194error:
Dave Gordonb0366a52015-12-08 15:02:36 +00002195 intel_cleanup_ring_buffer(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002196 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002197}
2198
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002199void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002200{
John Harrison6402c332014-10-31 12:00:26 +00002201 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002202
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002203 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002204 return;
2205
John Harrison6402c332014-10-31 12:00:26 +00002206 dev_priv = to_i915(ring->dev);
John Harrison6402c332014-10-31 12:00:26 +00002207
Dave Gordonb0366a52015-12-08 15:02:36 +00002208 if (ring->buffer) {
2209 intel_stop_ring_buffer(ring);
2210 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002211
Dave Gordonb0366a52015-12-08 15:02:36 +00002212 intel_unpin_ringbuffer_obj(ring->buffer);
2213 intel_ringbuffer_free(ring->buffer);
2214 ring->buffer = NULL;
2215 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002216
Zou Nan hai8d192152010-11-02 16:31:01 +08002217 if (ring->cleanup)
2218 ring->cleanup(ring);
2219
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002220 if (I915_NEED_GFX_HWS(ring->dev)) {
2221 cleanup_status_page(ring);
2222 } else {
2223 WARN_ON(ring->id != RCS);
2224 cleanup_phys_status_page(ring);
2225 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002226
2227 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002228 i915_gem_batch_pool_fini(&ring->batch_pool);
Dave Gordonb0366a52015-12-08 15:02:36 +00002229 ring->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002230}
2231
Chris Wilson595e1ee2015-04-07 16:20:51 +01002232static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002233{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002234 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002235 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002236 unsigned space;
2237 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002238
Dave Gordonebd0fd42014-11-27 11:22:49 +00002239 if (intel_ring_space(ringbuf) >= n)
2240 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002241
John Harrison79bbcc22015-06-30 12:40:55 +01002242 /* The whole point of reserving space is to not wait! */
2243 WARN_ON(ringbuf->reserved_in_use);
2244
Chris Wilsona71d8d92012-02-15 11:25:36 +00002245 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002246 space = __intel_ring_space(request->postfix, ringbuf->tail,
2247 ringbuf->size);
2248 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002249 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002250 }
2251
Chris Wilson595e1ee2015-04-07 16:20:51 +01002252 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002253 return -ENOSPC;
2254
Daniel Vettera4b3a572014-11-26 14:17:05 +01002255 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002256 if (ret)
2257 return ret;
2258
Chris Wilsonb4716182015-04-27 13:41:17 +01002259 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002260 return 0;
2261}
2262
John Harrison79bbcc22015-06-30 12:40:55 +01002263static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002264{
2265 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002266 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002267
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002268 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002269 rem /= 4;
2270 while (rem--)
2271 iowrite32(MI_NOOP, virt++);
2272
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002273 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002274 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002275}
2276
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002277int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002278{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002279 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002280
Chris Wilson3e960502012-11-27 16:22:54 +00002281 /* Wait upon the last request to be completed */
2282 if (list_empty(&ring->request_list))
2283 return 0;
2284
Daniel Vettera4b3a572014-11-26 14:17:05 +01002285 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002286 struct drm_i915_gem_request,
2287 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002288
Chris Wilsonb4716182015-04-27 13:41:17 +01002289 /* Make sure we do not trigger any retires */
2290 return __i915_wait_request(req,
2291 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2292 to_i915(ring->dev)->mm.interruptible,
2293 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002294}
2295
John Harrison6689cb22015-03-19 12:30:08 +00002296int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002297{
John Harrison6689cb22015-03-19 12:30:08 +00002298 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002299 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002300}
2301
John Harrisonccd98fe2015-05-29 17:44:09 +01002302int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2303{
2304 /*
2305 * The first call merely notes the reserve request and is common for
2306 * all back ends. The subsequent localised _begin() call actually
2307 * ensures that the reservation is available. Without the begin, if
2308 * the request creator immediately submitted the request without
2309 * adding any commands to it then there might not actually be
2310 * sufficient room for the submission commands.
2311 */
2312 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2313
2314 return intel_ring_begin(request, 0);
2315}
2316
John Harrison29b1b412015-06-18 13:10:09 +01002317void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2318{
John Harrisonccd98fe2015-05-29 17:44:09 +01002319 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002320 WARN_ON(ringbuf->reserved_in_use);
2321
2322 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002323}
2324
2325void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2326{
2327 WARN_ON(ringbuf->reserved_in_use);
2328
2329 ringbuf->reserved_size = 0;
2330 ringbuf->reserved_in_use = false;
2331}
2332
2333void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2334{
2335 WARN_ON(ringbuf->reserved_in_use);
2336
2337 ringbuf->reserved_in_use = true;
2338 ringbuf->reserved_tail = ringbuf->tail;
2339}
2340
2341void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2342{
2343 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002344 if (ringbuf->tail > ringbuf->reserved_tail) {
2345 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2346 "request reserved size too small: %d vs %d!\n",
2347 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2348 } else {
2349 /*
2350 * The ring was wrapped while the reserved space was in use.
2351 * That means that some unknown amount of the ring tail was
2352 * no-op filled and skipped. Thus simply adding the ring size
2353 * to the tail and doing the above space check will not work.
2354 * Rather than attempt to track how much tail was skipped,
2355 * it is much simpler to say that also skipping the sanity
2356 * check every once in a while is not a big issue.
2357 */
2358 }
John Harrison29b1b412015-06-18 13:10:09 +01002359
2360 ringbuf->reserved_size = 0;
2361 ringbuf->reserved_in_use = false;
2362}
2363
2364static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002365{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002366 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002367 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2368 int remain_actual = ringbuf->size - ringbuf->tail;
2369 int ret, total_bytes, wait_bytes = 0;
2370 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002371
John Harrison79bbcc22015-06-30 12:40:55 +01002372 if (ringbuf->reserved_in_use)
2373 total_bytes = bytes;
2374 else
2375 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002376
John Harrison79bbcc22015-06-30 12:40:55 +01002377 if (unlikely(bytes > remain_usable)) {
2378 /*
2379 * Not enough space for the basic request. So need to flush
2380 * out the remainder and then wait for base + reserved.
2381 */
2382 wait_bytes = remain_actual + total_bytes;
2383 need_wrap = true;
2384 } else {
2385 if (unlikely(total_bytes > remain_usable)) {
2386 /*
2387 * The base request will fit but the reserved space
2388 * falls off the end. So only need to to wait for the
2389 * reserved size after flushing out the remainder.
2390 */
2391 wait_bytes = remain_actual + ringbuf->reserved_size;
2392 need_wrap = true;
2393 } else if (total_bytes > ringbuf->space) {
2394 /* No wrapping required, just waiting. */
2395 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002396 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002397 }
2398
John Harrison79bbcc22015-06-30 12:40:55 +01002399 if (wait_bytes) {
2400 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002401 if (unlikely(ret))
2402 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002403
2404 if (need_wrap)
2405 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002406 }
2407
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002408 return 0;
2409}
2410
John Harrison5fb9de12015-05-29 17:44:07 +01002411int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002412 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002413{
John Harrison5fb9de12015-05-29 17:44:07 +01002414 struct intel_engine_cs *ring;
2415 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002416 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002417
John Harrison5fb9de12015-05-29 17:44:07 +01002418 WARN_ON(req == NULL);
2419 ring = req->ring;
2420 dev_priv = ring->dev->dev_private;
2421
Daniel Vetter33196de2012-11-14 17:14:05 +01002422 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2423 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002424 if (ret)
2425 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002426
Chris Wilson304d6952014-01-02 14:32:35 +00002427 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2428 if (ret)
2429 return ret;
2430
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002431 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002432 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002433}
2434
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002435/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002436int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002437{
John Harrisonbba09b12015-05-29 17:44:06 +01002438 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002439 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002440 int ret;
2441
2442 if (num_dwords == 0)
2443 return 0;
2444
Chris Wilson18393f62014-04-09 09:19:40 +01002445 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002446 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002447 if (ret)
2448 return ret;
2449
2450 while (num_dwords--)
2451 intel_ring_emit(ring, MI_NOOP);
2452
2453 intel_ring_advance(ring);
2454
2455 return 0;
2456}
2457
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002458void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002459{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002460 struct drm_device *dev = ring->dev;
2461 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002462
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002463 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002464 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2465 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002466 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002467 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002468 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002469
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002470 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002471 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002472}
2473
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002474static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002475 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002476{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002477 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002478
2479 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002480
Chris Wilson12f55812012-07-05 17:14:01 +01002481 /* Disable notification that the ring is IDLE. The GT
2482 * will then assume that it is busy and bring it out of rc6.
2483 */
2484 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2485 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2486
2487 /* Clear the context id. Here be magic! */
2488 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2489
2490 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002491 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002492 GEN6_BSD_SLEEP_INDICATOR) == 0,
2493 50))
2494 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002495
Chris Wilson12f55812012-07-05 17:14:01 +01002496 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002497 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002498 POSTING_READ(RING_TAIL(ring->mmio_base));
2499
2500 /* Let the ring send IDLE messages to the GT again,
2501 * and so let it sleep to conserve power when idle.
2502 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002503 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002504 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002505}
2506
John Harrisona84c3ae2015-05-29 17:43:57 +01002507static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002508 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002509{
John Harrisona84c3ae2015-05-29 17:43:57 +01002510 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002511 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002512 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002513
John Harrison5fb9de12015-05-29 17:44:07 +01002514 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002515 if (ret)
2516 return ret;
2517
Chris Wilson71a77e02011-02-02 12:13:49 +00002518 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002519 if (INTEL_INFO(ring->dev)->gen >= 8)
2520 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002521
2522 /* We always require a command barrier so that subsequent
2523 * commands, such as breadcrumb interrupts, are strictly ordered
2524 * wrt the contents of the write cache being flushed to memory
2525 * (and thus being coherent from the CPU).
2526 */
2527 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2528
Jesse Barnes9a289772012-10-26 09:42:42 -07002529 /*
2530 * Bspec vol 1c.5 - video engine command streamer:
2531 * "If ENABLED, all TLBs will be invalidated once the flush
2532 * operation is complete. This bit is only valid when the
2533 * Post-Sync Operation field is a value of 1h or 3h."
2534 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002535 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002536 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2537
Chris Wilson71a77e02011-02-02 12:13:49 +00002538 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002539 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002540 if (INTEL_INFO(ring->dev)->gen >= 8) {
2541 intel_ring_emit(ring, 0); /* upper addr */
2542 intel_ring_emit(ring, 0); /* value */
2543 } else {
2544 intel_ring_emit(ring, 0);
2545 intel_ring_emit(ring, MI_NOOP);
2546 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002547 intel_ring_advance(ring);
2548 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002549}
2550
2551static int
John Harrison53fddaf2015-05-29 17:44:02 +01002552gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002553 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002554 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002555{
John Harrison53fddaf2015-05-29 17:44:02 +01002556 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002557 bool ppgtt = USES_PPGTT(ring->dev) &&
2558 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002559 int ret;
2560
John Harrison5fb9de12015-05-29 17:44:07 +01002561 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002562 if (ret)
2563 return ret;
2564
2565 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002566 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2567 (dispatch_flags & I915_DISPATCH_RS ?
2568 MI_BATCH_RESOURCE_STREAMER : 0));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002569 intel_ring_emit(ring, lower_32_bits(offset));
2570 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002571 intel_ring_emit(ring, MI_NOOP);
2572 intel_ring_advance(ring);
2573
2574 return 0;
2575}
2576
2577static int
John Harrison53fddaf2015-05-29 17:44:02 +01002578hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002579 u64 offset, u32 len,
2580 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002581{
John Harrison53fddaf2015-05-29 17:44:02 +01002582 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002583 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002584
John Harrison5fb9de12015-05-29 17:44:07 +01002585 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002586 if (ret)
2587 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002588
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002589 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002590 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002591 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002592 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2593 (dispatch_flags & I915_DISPATCH_RS ?
2594 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002595 /* bit0-7 is the length on GEN6+ */
2596 intel_ring_emit(ring, offset);
2597 intel_ring_advance(ring);
2598
2599 return 0;
2600}
2601
2602static int
John Harrison53fddaf2015-05-29 17:44:02 +01002603gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002604 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002605 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002606{
John Harrison53fddaf2015-05-29 17:44:02 +01002607 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002608 int ret;
2609
John Harrison5fb9de12015-05-29 17:44:07 +01002610 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002611 if (ret)
2612 return ret;
2613
2614 intel_ring_emit(ring,
2615 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002616 (dispatch_flags & I915_DISPATCH_SECURE ?
2617 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002618 /* bit0-7 is the length on GEN6+ */
2619 intel_ring_emit(ring, offset);
2620 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002621
Akshay Joshi0206e352011-08-16 15:34:10 -04002622 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002623}
2624
Chris Wilson549f7362010-10-19 11:19:32 +01002625/* Blitter support (SandyBridge+) */
2626
John Harrisona84c3ae2015-05-29 17:43:57 +01002627static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002628 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002629{
John Harrisona84c3ae2015-05-29 17:43:57 +01002630 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002631 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002632 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002633 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002634
John Harrison5fb9de12015-05-29 17:44:07 +01002635 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002636 if (ret)
2637 return ret;
2638
Chris Wilson71a77e02011-02-02 12:13:49 +00002639 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002640 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002641 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002642
2643 /* We always require a command barrier so that subsequent
2644 * commands, such as breadcrumb interrupts, are strictly ordered
2645 * wrt the contents of the write cache being flushed to memory
2646 * (and thus being coherent from the CPU).
2647 */
2648 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2649
Jesse Barnes9a289772012-10-26 09:42:42 -07002650 /*
2651 * Bspec vol 1c.3 - blitter engine command streamer:
2652 * "If ENABLED, all TLBs will be invalidated once the flush
2653 * operation is complete. This bit is only valid when the
2654 * Post-Sync Operation field is a value of 1h or 3h."
2655 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002656 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002657 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002658 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002659 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002660 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002661 intel_ring_emit(ring, 0); /* upper addr */
2662 intel_ring_emit(ring, 0); /* value */
2663 } else {
2664 intel_ring_emit(ring, 0);
2665 intel_ring_emit(ring, MI_NOOP);
2666 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002667 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002668
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002669 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002670}
2671
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002672int intel_init_render_ring_buffer(struct drm_device *dev)
2673{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002674 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002675 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002676 struct drm_i915_gem_object *obj;
2677 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002678
Daniel Vetter59465b52012-04-11 22:12:48 +02002679 ring->name = "render ring";
2680 ring->id = RCS;
2681 ring->mmio_base = RENDER_RING_BASE;
2682
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002683 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002684 if (i915_semaphore_is_enabled(dev)) {
2685 obj = i915_gem_alloc_object(dev, 4096);
2686 if (obj == NULL) {
2687 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2688 i915.semaphores = 0;
2689 } else {
2690 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2691 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2692 if (ret != 0) {
2693 drm_gem_object_unreference(&obj->base);
2694 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2695 i915.semaphores = 0;
2696 } else
2697 dev_priv->semaphore_obj = obj;
2698 }
2699 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002700
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002701 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002702 ring->add_request = gen6_add_request;
2703 ring->flush = gen8_render_ring_flush;
2704 ring->irq_get = gen8_ring_get_irq;
2705 ring->irq_put = gen8_ring_put_irq;
2706 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2707 ring->get_seqno = gen6_ring_get_seqno;
2708 ring->set_seqno = ring_set_seqno;
2709 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002710 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002711 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002712 ring->semaphore.signal = gen8_rcs_signal;
2713 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002714 }
2715 } else if (INTEL_INFO(dev)->gen >= 6) {
Francisco Jerez4f91fc62015-10-07 14:44:02 +03002716 ring->init_context = intel_rcs_ctx_init;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002717 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002718 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002719 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002720 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002721 ring->irq_get = gen6_ring_get_irq;
2722 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002723 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002724 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002725 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002726 if (i915_semaphore_is_enabled(dev)) {
2727 ring->semaphore.sync_to = gen6_ring_sync;
2728 ring->semaphore.signal = gen6_signal;
2729 /*
2730 * The current semaphore is only applied on pre-gen8
2731 * platform. And there is no VCS2 ring on the pre-gen8
2732 * platform. So the semaphore between RCS and VCS2 is
2733 * initialized as INVALID. Gen8 will initialize the
2734 * sema between VCS2 and RCS later.
2735 */
2736 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2737 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2738 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2739 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2740 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2741 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2742 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2743 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2744 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2745 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2746 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002747 } else if (IS_GEN5(dev)) {
2748 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002749 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002750 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002751 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002752 ring->irq_get = gen5_ring_get_irq;
2753 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002754 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2755 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002756 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002757 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002758 if (INTEL_INFO(dev)->gen < 4)
2759 ring->flush = gen2_render_ring_flush;
2760 else
2761 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002762 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002763 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002764 if (IS_GEN2(dev)) {
2765 ring->irq_get = i8xx_ring_get_irq;
2766 ring->irq_put = i8xx_ring_put_irq;
2767 } else {
2768 ring->irq_get = i9xx_ring_get_irq;
2769 ring->irq_put = i9xx_ring_put_irq;
2770 }
Daniel Vettere3670312012-04-11 22:12:53 +02002771 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002772 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002773 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002774
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002775 if (IS_HASWELL(dev))
2776 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002777 else if (IS_GEN8(dev))
2778 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002779 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002780 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2781 else if (INTEL_INFO(dev)->gen >= 4)
2782 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2783 else if (IS_I830(dev) || IS_845G(dev))
2784 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2785 else
2786 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002787 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002788 ring->cleanup = render_ring_cleanup;
2789
Daniel Vetterb45305f2012-12-17 16:21:27 +01002790 /* Workaround batchbuffer to combat CS tlb bug. */
2791 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002792 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002793 if (obj == NULL) {
2794 DRM_ERROR("Failed to allocate batch bo\n");
2795 return -ENOMEM;
2796 }
2797
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002798 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002799 if (ret != 0) {
2800 drm_gem_object_unreference(&obj->base);
2801 DRM_ERROR("Failed to ping batch bo\n");
2802 return ret;
2803 }
2804
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002805 ring->scratch.obj = obj;
2806 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002807 }
2808
Daniel Vetter99be1df2014-11-20 00:33:06 +01002809 ret = intel_init_ring_buffer(dev, ring);
2810 if (ret)
2811 return ret;
2812
2813 if (INTEL_INFO(dev)->gen >= 5) {
2814 ret = intel_init_pipe_control(ring);
2815 if (ret)
2816 return ret;
2817 }
2818
2819 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002820}
2821
2822int intel_init_bsd_ring_buffer(struct drm_device *dev)
2823{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002824 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002825 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002826
Daniel Vetter58fa3832012-04-11 22:12:49 +02002827 ring->name = "bsd ring";
2828 ring->id = VCS;
2829
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002830 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002831 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002832 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002833 /* gen6 bsd needs a special wa for tail updates */
2834 if (IS_GEN6(dev))
2835 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002836 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002837 ring->add_request = gen6_add_request;
2838 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002839 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002840 if (INTEL_INFO(dev)->gen >= 8) {
2841 ring->irq_enable_mask =
2842 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2843 ring->irq_get = gen8_ring_get_irq;
2844 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002845 ring->dispatch_execbuffer =
2846 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002847 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002848 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002849 ring->semaphore.signal = gen8_xcs_signal;
2850 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002851 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002852 } else {
2853 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2854 ring->irq_get = gen6_ring_get_irq;
2855 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002856 ring->dispatch_execbuffer =
2857 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002858 if (i915_semaphore_is_enabled(dev)) {
2859 ring->semaphore.sync_to = gen6_ring_sync;
2860 ring->semaphore.signal = gen6_signal;
2861 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2862 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2863 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2864 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2865 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2866 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2867 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2868 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2869 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2870 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2871 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002872 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002873 } else {
2874 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002875 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002876 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002877 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002878 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002879 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002880 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002881 ring->irq_get = gen5_ring_get_irq;
2882 ring->irq_put = gen5_ring_put_irq;
2883 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002884 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002885 ring->irq_get = i9xx_ring_get_irq;
2886 ring->irq_put = i9xx_ring_put_irq;
2887 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002888 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002889 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002890 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002891
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002892 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002893}
Chris Wilson549f7362010-10-19 11:19:32 +01002894
Zhao Yakui845f74a2014-04-17 10:37:37 +08002895/**
Damien Lespiau62659922015-01-29 14:13:40 +00002896 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002897 */
2898int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2899{
2900 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002901 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002902
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002903 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002904 ring->id = VCS2;
2905
2906 ring->write_tail = ring_write_tail;
2907 ring->mmio_base = GEN8_BSD2_RING_BASE;
2908 ring->flush = gen6_bsd_ring_flush;
2909 ring->add_request = gen6_add_request;
2910 ring->get_seqno = gen6_ring_get_seqno;
2911 ring->set_seqno = ring_set_seqno;
2912 ring->irq_enable_mask =
2913 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2914 ring->irq_get = gen8_ring_get_irq;
2915 ring->irq_put = gen8_ring_put_irq;
2916 ring->dispatch_execbuffer =
2917 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002918 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002919 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002920 ring->semaphore.signal = gen8_xcs_signal;
2921 GEN8_RING_SEMAPHORE_INIT;
2922 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002923 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002924
2925 return intel_init_ring_buffer(dev, ring);
2926}
2927
Chris Wilson549f7362010-10-19 11:19:32 +01002928int intel_init_blt_ring_buffer(struct drm_device *dev)
2929{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002930 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002931 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002932
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002933 ring->name = "blitter ring";
2934 ring->id = BCS;
2935
2936 ring->mmio_base = BLT_RING_BASE;
2937 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002938 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002939 ring->add_request = gen6_add_request;
2940 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002941 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002942 if (INTEL_INFO(dev)->gen >= 8) {
2943 ring->irq_enable_mask =
2944 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2945 ring->irq_get = gen8_ring_get_irq;
2946 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002947 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002948 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002949 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002950 ring->semaphore.signal = gen8_xcs_signal;
2951 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002952 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002953 } else {
2954 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2955 ring->irq_get = gen6_ring_get_irq;
2956 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002957 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002958 if (i915_semaphore_is_enabled(dev)) {
2959 ring->semaphore.signal = gen6_signal;
2960 ring->semaphore.sync_to = gen6_ring_sync;
2961 /*
2962 * The current semaphore is only applied on pre-gen8
2963 * platform. And there is no VCS2 ring on the pre-gen8
2964 * platform. So the semaphore between BCS and VCS2 is
2965 * initialized as INVALID. Gen8 will initialize the
2966 * sema between BCS and VCS2 later.
2967 */
2968 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2969 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2970 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2971 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2972 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2973 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2974 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2975 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2976 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2977 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2978 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002979 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002980 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002981
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002982 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002983}
Chris Wilsona7b97612012-07-20 12:41:08 +01002984
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002985int intel_init_vebox_ring_buffer(struct drm_device *dev)
2986{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002987 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002988 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002989
2990 ring->name = "video enhancement ring";
2991 ring->id = VECS;
2992
2993 ring->mmio_base = VEBOX_RING_BASE;
2994 ring->write_tail = ring_write_tail;
2995 ring->flush = gen6_ring_flush;
2996 ring->add_request = gen6_add_request;
2997 ring->get_seqno = gen6_ring_get_seqno;
2998 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002999
3000 if (INTEL_INFO(dev)->gen >= 8) {
3001 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003002 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003003 ring->irq_get = gen8_ring_get_irq;
3004 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07003005 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003006 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07003007 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07003008 ring->semaphore.signal = gen8_xcs_signal;
3009 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003010 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003011 } else {
3012 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3013 ring->irq_get = hsw_vebox_get_irq;
3014 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07003015 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003016 if (i915_semaphore_is_enabled(dev)) {
3017 ring->semaphore.sync_to = gen6_ring_sync;
3018 ring->semaphore.signal = gen6_signal;
3019 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3020 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3021 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3022 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3023 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3024 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3025 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3026 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3027 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3028 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
3029 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003030 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01003031 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003032
3033 return intel_init_ring_buffer(dev, ring);
3034}
3035
Chris Wilsona7b97612012-07-20 12:41:08 +01003036int
John Harrison4866d722015-05-29 17:43:55 +01003037intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003038{
John Harrison4866d722015-05-29 17:43:55 +01003039 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003040 int ret;
3041
3042 if (!ring->gpu_caches_dirty)
3043 return 0;
3044
John Harrisona84c3ae2015-05-29 17:43:57 +01003045 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003046 if (ret)
3047 return ret;
3048
John Harrisona84c3ae2015-05-29 17:43:57 +01003049 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003050
3051 ring->gpu_caches_dirty = false;
3052 return 0;
3053}
3054
3055int
John Harrison2f200552015-05-29 17:43:53 +01003056intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003057{
John Harrison2f200552015-05-29 17:43:53 +01003058 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003059 uint32_t flush_domains;
3060 int ret;
3061
3062 flush_domains = 0;
3063 if (ring->gpu_caches_dirty)
3064 flush_domains = I915_GEM_GPU_DOMAINS;
3065
John Harrisona84c3ae2015-05-29 17:43:57 +01003066 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003067 if (ret)
3068 return ret;
3069
John Harrisona84c3ae2015-05-29 17:43:57 +01003070 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003071
3072 ring->gpu_caches_dirty = false;
3073 return 0;
3074}
Chris Wilsone3efda42014-04-09 09:19:41 +01003075
3076void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003077intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01003078{
3079 int ret;
3080
3081 if (!intel_ring_initialized(ring))
3082 return;
3083
3084 ret = intel_ring_idle(ring);
3085 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
3086 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3087 ring->name, ret);
3088
3089 stop_ring(ring);
3090}