blob: 83ed4158b53e53e6fdc6ad1d6a876653efe893a2 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Oscar Mateo82e104c2014-07-24 17:04:26 +010056int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000057{
Dave Gordonebd0fd42014-11-27 11:22:49 +000058 intel_ring_update_space(ringbuf);
59 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000060}
61
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000062bool intel_engine_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010063{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000064 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000065 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020066}
Chris Wilson09246732013-08-10 22:16:32 +010067
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000068static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020069{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000070 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010071 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000072 if (intel_engine_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010073 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000074 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010075}
76
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000077static int
John Harrisona84c3ae2015-05-29 17:43:57 +010078gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010079 u32 invalidate_domains,
80 u32 flush_domains)
81{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000082 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010083 u32 cmd;
84 int ret;
85
86 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020087 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 cmd |= MI_NO_WRITE_FLUSH;
89
90 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
91 cmd |= MI_READ_FLUSH;
92
John Harrison5fb9de12015-05-29 17:44:07 +010093 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094 if (ret)
95 return ret;
96
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000097 intel_ring_emit(engine, cmd);
98 intel_ring_emit(engine, MI_NOOP);
99 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100
101 return 0;
102}
103
104static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100105gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100106 u32 invalidate_domains,
107 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700108{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000109 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000110 struct drm_device *dev = engine->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100111 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000112 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100113
Chris Wilson36d527d2011-03-19 22:26:49 +0000114 /*
115 * read/write caches:
116 *
117 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
118 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
119 * also flushed at 2d versus 3d pipeline switches.
120 *
121 * read-only caches:
122 *
123 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
124 * MI_READ_FLUSH is set, and is always flushed on 965.
125 *
126 * I915_GEM_DOMAIN_COMMAND may not exist?
127 *
128 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
129 * invalidated when MI_EXE_FLUSH is set.
130 *
131 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
132 * invalidated with every MI_FLUSH.
133 *
134 * TLBs:
135 *
136 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
137 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
138 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
139 * are flushed at any MI_FLUSH.
140 */
141
142 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100143 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000144 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000145 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
146 cmd |= MI_EXE_FLUSH;
147
148 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
149 (IS_G4X(dev) || IS_GEN5(dev)))
150 cmd |= MI_INVALIDATE_ISP;
151
John Harrison5fb9de12015-05-29 17:44:07 +0100152 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000153 if (ret)
154 return ret;
155
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000156 intel_ring_emit(engine, cmd);
157 intel_ring_emit(engine, MI_NOOP);
158 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000159
160 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800161}
162
Jesse Barnes8d315282011-10-16 10:23:31 +0200163/**
164 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
165 * implementing two workarounds on gen6. From section 1.4.7.1
166 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
167 *
168 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
169 * produced by non-pipelined state commands), software needs to first
170 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
171 * 0.
172 *
173 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
174 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
175 *
176 * And the workaround for these two requires this workaround first:
177 *
178 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
179 * BEFORE the pipe-control with a post-sync op and no write-cache
180 * flushes.
181 *
182 * And this last workaround is tricky because of the requirements on
183 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
184 * volume 2 part 1:
185 *
186 * "1 of the following must also be set:
187 * - Render Target Cache Flush Enable ([12] of DW1)
188 * - Depth Cache Flush Enable ([0] of DW1)
189 * - Stall at Pixel Scoreboard ([1] of DW1)
190 * - Depth Stall ([13] of DW1)
191 * - Post-Sync Operation ([13] of DW1)
192 * - Notify Enable ([8] of DW1)"
193 *
194 * The cache flushes require the workaround flush that triggered this
195 * one, so we can't use it. Depth stall would trigger the same.
196 * Post-sync nonzero is what triggered this second workaround, so we
197 * can't use that one either. Notify enable is IRQs, which aren't
198 * really our business. That leaves only stall at scoreboard.
199 */
200static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100201intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200202{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000203 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000204 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200205 int ret;
206
John Harrison5fb9de12015-05-29 17:44:07 +0100207 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200208 if (ret)
209 return ret;
210
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000211 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
212 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200213 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000214 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
215 intel_ring_emit(engine, 0); /* low dword */
216 intel_ring_emit(engine, 0); /* high dword */
217 intel_ring_emit(engine, MI_NOOP);
218 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200219
John Harrison5fb9de12015-05-29 17:44:07 +0100220 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 if (ret)
222 return ret;
223
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000224 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
225 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
226 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
227 intel_ring_emit(engine, 0);
228 intel_ring_emit(engine, 0);
229 intel_ring_emit(engine, MI_NOOP);
230 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200231
232 return 0;
233}
234
235static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100236gen6_render_ring_flush(struct drm_i915_gem_request *req,
237 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200238{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000239 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000241 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200242 int ret;
243
Paulo Zanonib3111502012-08-17 18:35:42 -0300244 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100245 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 if (ret)
247 return ret;
248
Jesse Barnes8d315282011-10-16 10:23:31 +0200249 /* Just flush everything. Experiments have shown that reducing the
250 * number of bits based on the write domains has little performance
251 * impact.
252 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100253 if (flush_domains) {
254 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
255 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
256 /*
257 * Ensure that any following seqno writes only happen
258 * when the render cache is indeed flushed.
259 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200260 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100261 }
262 if (invalidate_domains) {
263 flags |= PIPE_CONTROL_TLB_INVALIDATE;
264 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
265 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
266 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
269 /*
270 * TLB invalidate requires a post-sync write.
271 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700272 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100273 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200274
John Harrison5fb9de12015-05-29 17:44:07 +0100275 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200276 if (ret)
277 return ret;
278
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000279 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
280 intel_ring_emit(engine, flags);
281 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
282 intel_ring_emit(engine, 0);
283 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200284
285 return 0;
286}
287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100289gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300290{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000291 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 int ret;
293
John Harrison5fb9de12015-05-29 17:44:07 +0100294 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300295 if (ret)
296 return ret;
297
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000298 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
299 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300300 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000301 intel_ring_emit(engine, 0);
302 intel_ring_emit(engine, 0);
303 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300304
305 return 0;
306}
307
308static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100309gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 u32 invalidate_domains, u32 flush_domains)
311{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000312 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300313 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000314 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300315 int ret;
316
Paulo Zanonif3987632012-08-17 18:35:43 -0300317 /*
318 * Ensure that any following seqno writes only happen when the render
319 * cache is indeed flushed.
320 *
321 * Workaround: 4th PIPE_CONTROL command (except the ones with only
322 * read-cache invalidate bits set) must have the CS_STALL bit set. We
323 * don't try to be clever and just set it unconditionally.
324 */
325 flags |= PIPE_CONTROL_CS_STALL;
326
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 /* Just flush everything. Experiments have shown that reducing the
328 * number of bits based on the write domains has little performance
329 * impact.
330 */
331 if (flush_domains) {
332 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
333 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800334 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100335 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300336 }
337 if (invalidate_domains) {
338 flags |= PIPE_CONTROL_TLB_INVALIDATE;
339 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
340 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
341 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
342 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
343 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000344 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 /*
346 * TLB invalidate requires a post-sync write.
347 */
348 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200349 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300350
Chris Wilsonadd284a2014-12-16 08:44:32 +0000351 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
352
Paulo Zanonif3987632012-08-17 18:35:43 -0300353 /* Workaround: we must issue a pipe_control with CS-stall bit
354 * set before a pipe_control command that has the state cache
355 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100356 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358
John Harrison5fb9de12015-05-29 17:44:07 +0100359 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300360 if (ret)
361 return ret;
362
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000363 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
364 intel_ring_emit(engine, flags);
365 intel_ring_emit(engine, scratch_addr);
366 intel_ring_emit(engine, 0);
367 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368
369 return 0;
370}
371
Ben Widawskya5f3d682013-11-02 21:07:27 -0700372static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100373gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 u32 flags, u32 scratch_addr)
375{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000376 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300377 int ret;
378
John Harrison5fb9de12015-05-29 17:44:07 +0100379 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300380 if (ret)
381 return ret;
382
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000383 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
384 intel_ring_emit(engine, flags);
385 intel_ring_emit(engine, scratch_addr);
386 intel_ring_emit(engine, 0);
387 intel_ring_emit(engine, 0);
388 intel_ring_emit(engine, 0);
389 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300390
391 return 0;
392}
393
394static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100395gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700396 u32 invalidate_domains, u32 flush_domains)
397{
398 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000399 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800400 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700401
402 flags |= PIPE_CONTROL_CS_STALL;
403
404 if (flush_domains) {
405 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
406 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800407 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100408 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409 }
410 if (invalidate_domains) {
411 flags |= PIPE_CONTROL_TLB_INVALIDATE;
412 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
413 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
414 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
415 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
416 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
417 flags |= PIPE_CONTROL_QW_WRITE;
418 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800419
420 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100421 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800422 PIPE_CONTROL_CS_STALL |
423 PIPE_CONTROL_STALL_AT_SCOREBOARD,
424 0);
425 if (ret)
426 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700427 }
428
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100429 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430}
431
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000432static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100433 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 struct drm_i915_private *dev_priv = engine->dev->dev_private;
436 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800437}
438
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000439u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000441 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000442 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800443
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000444 if (INTEL_INFO(engine->dev)->gen >= 8)
445 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
446 RING_ACTHD_UDW(engine->mmio_base));
447 else if (INTEL_INFO(engine->dev)->gen >= 4)
448 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000449 else
450 acthd = I915_READ(ACTHD);
451
452 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800453}
454
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000455static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000457 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200458 u32 addr;
459
460 addr = dev_priv->status_page_dmah->busaddr;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000461 if (INTEL_INFO(engine->dev)->gen >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200462 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
463 I915_WRITE(HWS_PGA, addr);
464}
465
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000466static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000467{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000468 struct drm_device *dev = engine->dev;
469 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200470 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471
472 /* The ring status page addresses are no longer next to the rest of
473 * the ring registers as of gen7.
474 */
475 if (IS_GEN7(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000476 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000477 case RCS:
478 mmio = RENDER_HWS_PGA_GEN7;
479 break;
480 case BCS:
481 mmio = BLT_HWS_PGA_GEN7;
482 break;
483 /*
484 * VCS2 actually doesn't exist on Gen7. Only shut up
485 * gcc switch check warning
486 */
487 case VCS2:
488 case VCS:
489 mmio = BSD_HWS_PGA_GEN7;
490 break;
491 case VECS:
492 mmio = VEBOX_HWS_PGA_GEN7;
493 break;
494 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000495 } else if (IS_GEN6(engine->dev)) {
496 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000497 } else {
498 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000499 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000500 }
501
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000502 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000503 POSTING_READ(mmio);
504
505 /*
506 * Flush the TLB for this page
507 *
508 * FIXME: These two bits have disappeared on gen8, so a question
509 * arises: do we still need this and if so how should we go about
510 * invalidating the TLB?
511 */
512 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000513 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000514
515 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000516 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000517
518 I915_WRITE(reg,
519 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
520 INSTPM_SYNC_FLUSH));
521 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
522 1000))
523 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000524 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000525 }
526}
527
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000528static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100529{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000530 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson9991ae72014-04-02 16:36:07 +0100531
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000532 if (!IS_GEN2(engine->dev)) {
533 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
534 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
535 DRM_ERROR("%s : timed out trying to stop ring\n",
536 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100537 /* Sometimes we observe that the idle flag is not
538 * set even though the ring is empty. So double
539 * check before giving up.
540 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000541 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100542 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100543 }
544 }
545
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000546 I915_WRITE_CTL(engine, 0);
547 I915_WRITE_HEAD(engine, 0);
548 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100549
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000550 if (!IS_GEN2(engine->dev)) {
551 (void)I915_READ_CTL(engine);
552 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100553 }
554
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000555 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100556}
557
Tomas Elffc0768c2016-03-21 16:26:59 +0000558void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
559{
560 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
561}
562
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000563static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000565 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300566 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000567 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100568 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200569 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570
Mika Kuoppala59bad942015-01-16 11:34:40 +0200571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200572
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000573 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100574 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000575 DRM_DEBUG_KMS("%s head not reset to zero "
576 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000577 engine->name,
578 I915_READ_CTL(engine),
579 I915_READ_HEAD(engine),
580 I915_READ_TAIL(engine),
581 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000583 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000584 DRM_ERROR("failed to set %s head to zero "
585 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000586 engine->name,
587 I915_READ_CTL(engine),
588 I915_READ_HEAD(engine),
589 I915_READ_TAIL(engine),
590 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 ret = -EIO;
592 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000593 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700594 }
595
Chris Wilson9991ae72014-04-02 16:36:07 +0100596 if (I915_NEED_GFX_HWS(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000597 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100598 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000599 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100600
Jiri Kosinaece4a172014-08-07 16:29:53 +0200601 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000602 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200603
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200604 /* Initialize the ring. This must happen _after_ we've cleared the ring
605 * registers with the above sequence (the readback of the HEAD registers
606 * also enforces ordering), otherwise the hw might lose the new ring
607 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000608 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100609
610 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000611 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100612 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000613 engine->name, I915_READ_HEAD(engine));
614 I915_WRITE_HEAD(engine, 0);
615 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100616
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000617 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100618 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000619 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800620
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000622 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
623 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
624 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000625 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100626 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000627 engine->name,
628 I915_READ_CTL(engine),
629 I915_READ_CTL(engine) & RING_VALID,
630 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
631 I915_READ_START(engine),
632 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200633 ret = -EIO;
634 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800635 }
636
Dave Gordonebd0fd42014-11-27 11:22:49 +0000637 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000638 ringbuf->head = I915_READ_HEAD(engine);
639 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000640 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000641
Tomas Elffc0768c2016-03-21 16:26:59 +0000642 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100643
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200644out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200645 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200646
647 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700648}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800649
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100650void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000651intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100652{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000653 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100654
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000655 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100656 return;
657
658 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000659 kunmap(sg_page(engine->scratch.obj->pages->sgl));
660 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100661 }
662
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000663 drm_gem_object_unreference(&engine->scratch.obj->base);
664 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100665}
666
667int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000668intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000669{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670 int ret;
671
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000672 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000674 engine->scratch.obj = i915_gem_alloc_object(engine->dev, 4096);
675 if (engine->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000676 DRM_ERROR("Failed to allocate seqno page\n");
677 ret = -ENOMEM;
678 goto err;
679 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100680
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000681 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
682 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100683 if (ret)
684 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000685
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000686 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000687 if (ret)
688 goto err_unref;
689
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000690 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
691 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
692 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800693 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000694 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800695 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200697 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000698 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699 return 0;
700
701err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000702 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000704 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000705err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706 return ret;
707}
708
John Harrisone2be4fa2015-05-29 17:43:54 +0100709static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100710{
Mika Kuoppala72253422014-10-07 17:21:26 +0300711 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000712 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000713 struct drm_device *dev = engine->dev;
Arun Siluvery888b5992014-08-26 14:44:51 +0100714 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300715 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716
Francisco Jerez02235802015-10-07 14:44:01 +0300717 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300718 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100719
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000720 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100721 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100722 if (ret)
723 return ret;
724
John Harrison5fb9de12015-05-29 17:44:07 +0100725 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300726 if (ret)
727 return ret;
728
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300730 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000731 intel_ring_emit_reg(engine, w->reg[i].addr);
732 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000734 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300735
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000736 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300737
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000738 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100739 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300740 if (ret)
741 return ret;
742
743 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
744
745 return 0;
746}
747
John Harrison87531812015-05-29 17:43:44 +0100748static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100749{
750 int ret;
751
John Harrisone2be4fa2015-05-29 17:43:54 +0100752 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100753 if (ret != 0)
754 return ret;
755
John Harrisonbe013632015-05-29 17:43:45 +0100756 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100757 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000758 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100759
Chris Wilsone26e1b92016-01-29 16:49:05 +0000760 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100761}
762
Mika Kuoppala72253422014-10-07 17:21:26 +0300763static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200764 i915_reg_t addr,
765 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300766{
767 const u32 idx = dev_priv->workarounds.count;
768
769 if (WARN_ON(idx >= I915_MAX_WA_REGS))
770 return -ENOSPC;
771
772 dev_priv->workarounds.reg[idx].addr = addr;
773 dev_priv->workarounds.reg[idx].value = val;
774 dev_priv->workarounds.reg[idx].mask = mask;
775
776 dev_priv->workarounds.count++;
777
778 return 0;
779}
780
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100781#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000782 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300783 if (r) \
784 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100785 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
787#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000788 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
790#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000791 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiau98533252014-12-08 17:33:51 +0000793#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000794 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
797#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300798
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000799#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300800
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000801static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
802 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000803{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000804 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +0000805 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000806 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000807
808 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
809 return -EINVAL;
810
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000811 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000812 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000813 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000814
815 return 0;
816}
817
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000818static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100819{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000820 struct drm_device *dev = engine->dev;
Arun Siluvery68c61982015-09-25 17:40:38 +0100821 struct drm_i915_private *dev_priv = dev->dev_private;
822
823 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100824
Arun Siluvery717d84d2015-09-25 17:40:39 +0100825 /* WaDisableAsyncFlipPerfMode:bdw,chv */
826 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
827
Arun Siluveryd0581192015-09-25 17:40:40 +0100828 /* WaDisablePartialInstShootdown:bdw,chv */
829 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
830 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
831
Arun Siluverya340af52015-09-25 17:40:45 +0100832 /* Use Force Non-Coherent whenever executing a 3D context. This is a
833 * workaround for for a possible hang in the unlikely event a TLB
834 * invalidation occurs during a PSD flush.
835 */
836 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100837 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100838 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100839 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100840 HDC_FORCE_NON_COHERENT);
841
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100842 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
843 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
844 * polygons in the same 8x4 pixel/sample area to be processed without
845 * stalling waiting for the earlier ones to write to Hierarchical Z
846 * buffer."
847 *
848 * This optimization is off by default for BDW and CHV; turn it on.
849 */
850 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
851
Arun Siluvery48404632015-09-25 17:40:43 +0100852 /* Wa4x4STCOptimizationDisable:bdw,chv */
853 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
854
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100855 /*
856 * BSpec recommends 8x4 when MSAA is used,
857 * however in practice 16x4 seems fastest.
858 *
859 * Note that PS/WM thread counts depend on the WIZ hashing
860 * disable bit, which we don't touch here, but it's good
861 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
862 */
863 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
864 GEN6_WIZ_HASHING_MASK,
865 GEN6_WIZ_HASHING_16x4);
866
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100867 return 0;
868}
869
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000870static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300871{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100872 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000873 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +0300874 struct drm_i915_private *dev_priv = dev->dev_private;
875
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000876 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100877 if (ret)
878 return ret;
879
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700880 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100881 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100882
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700883 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300884 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
885 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100886
Mika Kuoppala72253422014-10-07 17:21:26 +0300887 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
888 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100889
Mika Kuoppala72253422014-10-07 17:21:26 +0300890 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000891 /* WaForceContextSaveRestoreNonCoherent:bdw */
892 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000893 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300894 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100895
Arun Siluvery86d7f232014-08-26 14:44:50 +0100896 return 0;
897}
898
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000899static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300900{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100901 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000902 struct drm_device *dev = engine->dev;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300903 struct drm_i915_private *dev_priv = dev->dev_private;
904
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000905 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100906 if (ret)
907 return ret;
908
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300909 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100910 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300911
Kenneth Graunked60de812015-01-10 18:02:22 -0800912 /* Improve HiZ throughput on CHV. */
913 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
914
Mika Kuoppala72253422014-10-07 17:21:26 +0300915 return 0;
916}
917
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000918static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000919{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000920 struct drm_device *dev = engine->dev;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000921 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300922 uint32_t tmp;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000923 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000924
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300925 /* WaEnableLbsSlaRetryTimerDecrement:skl */
926 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
927 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
928
929 /* WaDisableKillLogic:bxt,skl */
930 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
931 ECOCHK_DIS_TLB);
932
Tim Gore950b2aa2016-03-16 16:13:46 +0000933 /* WaClearFlowControlGpgpuContextSave:skl,bxt */
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100934 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000935 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000936 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000937 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
938
Nick Hoatha119a6e2015-05-07 14:15:30 +0100939 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000940 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
941 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
942
Jani Nikulae87a0052015-10-20 15:22:02 +0300943 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
944 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
945 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000946 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
947 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000948
Jani Nikulae87a0052015-10-20 15:22:02 +0300949 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
950 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
951 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000952 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
953 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100954 /*
955 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
956 * but we do that in per ctx batchbuffer as there is an issue
957 * with this register not getting restored on ctx restore
958 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000959 }
960
Jani Nikulae87a0052015-10-20 15:22:02 +0300961 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
962 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
Nick Hoathcac23df2015-02-05 10:47:22 +0000963 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
964 GEN9_ENABLE_YV12_BUGFIX);
Nick Hoathcac23df2015-02-05 10:47:22 +0000965
Nick Hoath50683682015-05-07 14:15:35 +0100966 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100967 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100968 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
969 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000970
Nick Hoath16be17a2015-05-07 14:15:37 +0100971 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000972 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
973 GEN9_CCS_TLB_PREFETCH_ENABLE);
974
Imre Deak5a2ae952015-05-19 15:04:59 +0300975 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300976 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
977 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200978 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
979 PIXEL_MASK_CAMMING_DISABLE);
980
Imre Deak8ea6f892015-05-19 17:05:42 +0300981 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
982 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Mika Kuoppala97ea6be2016-04-05 15:56:17 +0300983 if (IS_SKL_REVID(dev, SKL_REVID_F0, REVID_FOREVER) ||
Jani Nikulae87a0052015-10-20 15:22:02 +0300984 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300985 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
986 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
987
Arun Siluvery8c761602015-09-08 10:31:48 +0100988 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300989 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100990 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
991 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100992
Robert Beckett6b6d5622015-09-08 10:31:52 +0100993 /* WaDisableSTUnitPowerOptimization:skl,bxt */
994 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
995
Arun Siluvery6ecf56a2016-01-21 21:43:54 +0000996 /* WaOCLCoherentLineFlush:skl,bxt */
997 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
998 GEN8_LQSC_FLUSH_COHERENT_LINES));
999
Arun Siluverye0f3fa02016-01-21 21:43:48 +00001000 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001001 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +00001002 if (ret)
1003 return ret;
1004
Arun Siluvery3669ab62016-01-21 21:43:49 +00001005 /* WaAllowUMDToModifyHDCChicken1:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001006 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +00001007 if (ret)
1008 return ret;
1009
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001010 return 0;
1011}
1012
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001013static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001014{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001015 struct drm_device *dev = engine->dev;
Damien Lespiaub7668792015-02-14 18:30:29 +00001016 struct drm_i915_private *dev_priv = dev->dev_private;
1017 u8 vals[3] = { 0, 0, 0 };
1018 unsigned int i;
1019
1020 for (i = 0; i < 3; i++) {
1021 u8 ss;
1022
1023 /*
1024 * Only consider slices where one, and only one, subslice has 7
1025 * EUs
1026 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001027 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001028 continue;
1029
1030 /*
1031 * subslice_7eu[i] != 0 (because of the check above) and
1032 * ss_max == 4 (maximum number of subslices possible per slice)
1033 *
1034 * -> 0 <= ss <= 3;
1035 */
1036 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1037 vals[i] = 3 - ss;
1038 }
1039
1040 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1041 return 0;
1042
1043 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1044 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1045 GEN9_IZ_HASHING_MASK(2) |
1046 GEN9_IZ_HASHING_MASK(1) |
1047 GEN9_IZ_HASHING_MASK(0),
1048 GEN9_IZ_HASHING(2, vals[2]) |
1049 GEN9_IZ_HASHING(1, vals[1]) |
1050 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001051
Mika Kuoppala72253422014-10-07 17:21:26 +03001052 return 0;
1053}
1054
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001055static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001056{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001057 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001058 struct drm_device *dev = engine->dev;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001059 struct drm_i915_private *dev_priv = dev->dev_private;
1060
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001061 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001062 if (ret)
1063 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001064
Arun Siluverya78536e2016-01-21 21:43:53 +00001065 /*
1066 * Actual WA is to disable percontext preemption granularity control
1067 * until D0 which is the default case so this is equivalent to
1068 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1069 */
1070 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1071 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1072 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1073 }
1074
Jani Nikulae87a0052015-10-20 15:22:02 +03001075 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001076 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1077 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1078 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1079 }
1080
1081 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1082 * involving this register should also be added to WA batch as required.
1083 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001084 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001085 /* WaDisableLSQCROPERFforOCL:skl */
1086 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1087 GEN8_LQSC_RO_PERF_DIS);
1088
1089 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001090 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001091 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1092 GEN9_GAPS_TSV_CREDIT_DISABLE));
1093 }
1094
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001095 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001096 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001097 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1098 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1099
Mika Kuoppala97ea6be2016-04-05 15:56:17 +03001100 /* This is tied to WaForceContextSaveRestoreNonCoherent */
1101 if (IS_SKL_REVID(dev, 0, REVID_FOREVER)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001102 /*
1103 *Use Force Non-Coherent whenever executing a 3D context. This
1104 * is a workaround for a possible hang in the unlikely event
1105 * a TLB invalidation occurs during a PSD flush.
1106 */
1107 /* WaForceEnableNonCoherent:skl */
1108 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1109 HDC_FORCE_NON_COHERENT);
Mika Kuoppalae2386592015-12-18 16:14:53 +02001110
1111 /* WaDisableHDCInvalidation:skl */
1112 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1113 BDW_DISABLE_HDC_INVALIDATION);
Nick Hoathb62adbd2015-05-07 14:15:34 +01001114 }
1115
Jani Nikulae87a0052015-10-20 15:22:02 +03001116 /* WaBarrierPerformanceFixDisable:skl */
1117 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001118 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1119 HDC_FENCE_DEST_SLM_DISABLE |
1120 HDC_BARRIER_PERFORMANCE_DISABLE);
1121
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001122 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001123 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001124 WA_SET_BIT_MASKED(
1125 GEN7_HALF_SLICE_CHICKEN1,
1126 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001127
Arun Siluvery61074972016-01-21 21:43:52 +00001128 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001129 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001130 if (ret)
1131 return ret;
1132
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001133 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001134}
1135
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001136static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001137{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001138 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001139 struct drm_device *dev = engine->dev;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001140 struct drm_i915_private *dev_priv = dev->dev_private;
1141
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001142 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001143 if (ret)
1144 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001145
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001146 /* WaStoreMultiplePTEenable:bxt */
1147 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001148 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001149 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1150
1151 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001152 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001153 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1154 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1155 }
1156
Nick Hoathdfb601e2015-04-10 13:12:24 +01001157 /* WaDisableThreadStallDopClockGating:bxt */
1158 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1159 STALL_DOP_GATING_DISABLE);
1160
Nick Hoath983b4b92015-04-10 13:12:25 +01001161 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001162 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001163 WA_SET_BIT_MASKED(
1164 GEN7_HALF_SLICE_CHICKEN1,
1165 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1166 }
1167
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001168 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1169 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1170 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001171 /* WaDisableLSQCROPERFforOCL:bxt */
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001172 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001173 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001174 if (ret)
1175 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001176
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001177 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001178 if (ret)
1179 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001180 }
1181
Nick Hoathcae04372015-03-17 11:39:38 +02001182 return 0;
1183}
1184
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001185int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001186{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001187 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +03001188 struct drm_i915_private *dev_priv = dev->dev_private;
1189
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001190 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001191
1192 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001193 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001194
1195 if (IS_BROADWELL(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001196 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001197
1198 if (IS_CHERRYVIEW(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001199 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001200
Damien Lespiau8d205492015-02-09 19:33:15 +00001201 if (IS_SKYLAKE(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001202 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001203
1204 if (IS_BROXTON(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001205 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001206
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001207 return 0;
1208}
1209
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001210static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001211{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001212 struct drm_device *dev = engine->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001213 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001214 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001215 if (ret)
1216 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001217
Akash Goel61a563a2014-03-25 18:01:50 +05301218 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1219 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001220 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001221
1222 /* We need to disable the AsyncFlip performance optimisations in order
1223 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1224 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001225 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001226 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001227 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001228 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001229 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1230
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001231 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301232 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001233 if (INTEL_INFO(dev)->gen == 6)
1234 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001235 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001236
Akash Goel01fa0302014-03-24 23:00:04 +05301237 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001238 if (IS_GEN7(dev))
1239 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301240 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001241 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001242
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001243 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001244 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1245 * "If this bit is set, STCunit will have LRA as replacement
1246 * policy. [...] This bit must be reset. LRA replacement
1247 * policy is not supported."
1248 */
1249 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001250 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001251 }
1252
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001253 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001254 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001255
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001256 if (HAS_L3_DPF(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001257 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001258
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001259 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001260}
1261
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001262static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001263{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001264 struct drm_device *dev = engine->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001265 struct drm_i915_private *dev_priv = dev->dev_private;
1266
1267 if (dev_priv->semaphore_obj) {
1268 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1269 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1270 dev_priv->semaphore_obj = NULL;
1271 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001272
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001273 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001274}
1275
John Harrisonf7169682015-05-29 17:44:05 +01001276static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001277 unsigned int num_dwords)
1278{
1279#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001280 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001281 struct drm_device *dev = signaller->dev;
1282 struct drm_i915_private *dev_priv = dev->dev_private;
1283 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001284 enum intel_engine_id id;
1285 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001286
1287 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1288 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1289#undef MBOX_UPDATE_DWORDS
1290
John Harrison5fb9de12015-05-29 17:44:07 +01001291 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001292 if (ret)
1293 return ret;
1294
Dave Gordonc3232b12016-03-23 18:19:53 +00001295 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001296 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001297 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001298 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1299 continue;
1300
John Harrisonf7169682015-05-29 17:44:05 +01001301 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001302 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1303 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1304 PIPE_CONTROL_QW_WRITE |
1305 PIPE_CONTROL_FLUSH_ENABLE);
1306 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1307 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001308 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001309 intel_ring_emit(signaller, 0);
1310 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1311 MI_SEMAPHORE_TARGET(waiter->id));
1312 intel_ring_emit(signaller, 0);
1313 }
1314
1315 return 0;
1316}
1317
John Harrisonf7169682015-05-29 17:44:05 +01001318static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001319 unsigned int num_dwords)
1320{
1321#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001322 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001323 struct drm_device *dev = signaller->dev;
1324 struct drm_i915_private *dev_priv = dev->dev_private;
1325 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001326 enum intel_engine_id id;
1327 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001328
1329 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1330 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1331#undef MBOX_UPDATE_DWORDS
1332
John Harrison5fb9de12015-05-29 17:44:07 +01001333 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001334 if (ret)
1335 return ret;
1336
Dave Gordonc3232b12016-03-23 18:19:53 +00001337 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001338 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001339 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001340 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1341 continue;
1342
John Harrisonf7169682015-05-29 17:44:05 +01001343 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001344 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1345 MI_FLUSH_DW_OP_STOREDW);
1346 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1347 MI_FLUSH_DW_USE_GTT);
1348 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001349 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001350 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1351 MI_SEMAPHORE_TARGET(waiter->id));
1352 intel_ring_emit(signaller, 0);
1353 }
1354
1355 return 0;
1356}
1357
John Harrisonf7169682015-05-29 17:44:05 +01001358static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001359 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001360{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001361 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001362 struct drm_device *dev = signaller->dev;
1363 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001364 struct intel_engine_cs *useless;
Dave Gordonc3232b12016-03-23 18:19:53 +00001365 enum intel_engine_id id;
1366 int ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001367
Ben Widawskya1444b72014-06-30 09:53:35 -07001368#define MBOX_UPDATE_DWORDS 3
1369 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1370 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1371#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001372
John Harrison5fb9de12015-05-29 17:44:07 +01001373 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001374 if (ret)
1375 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001376
Dave Gordonc3232b12016-03-23 18:19:53 +00001377 for_each_engine_id(useless, dev_priv, id) {
1378 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001379
1380 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001381 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001382
Ben Widawsky78325f22014-04-29 14:52:29 -07001383 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001384 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001385 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001386 }
1387 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001388
Ben Widawskya1444b72014-06-30 09:53:35 -07001389 /* If num_dwords was rounded, make sure the tail pointer is correct */
1390 if (num_rings % 2 == 0)
1391 intel_ring_emit(signaller, MI_NOOP);
1392
Ben Widawsky024a43e2014-04-29 14:52:30 -07001393 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001394}
1395
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001396/**
1397 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001398 *
1399 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001400 *
1401 * Update the mailbox registers in the *other* rings with the current seqno.
1402 * This acts like a signal in the canonical semaphore.
1403 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001404static int
John Harrisonee044a82015-05-29 17:44:00 +01001405gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001406{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001407 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001408 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001409
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001410 if (engine->semaphore.signal)
1411 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001412 else
John Harrison5fb9de12015-05-29 17:44:07 +01001413 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001414
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001415 if (ret)
1416 return ret;
1417
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001418 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1419 intel_ring_emit(engine,
1420 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1421 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1422 intel_ring_emit(engine, MI_USER_INTERRUPT);
1423 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001424
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001425 return 0;
1426}
1427
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001428static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1429 u32 seqno)
1430{
1431 struct drm_i915_private *dev_priv = dev->dev_private;
1432 return dev_priv->last_seqno < seqno;
1433}
1434
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001435/**
1436 * intel_ring_sync - sync the waiter to the signaller on seqno
1437 *
1438 * @waiter - ring that is waiting
1439 * @signaller - ring which has, or will signal
1440 * @seqno - seqno which the waiter will block on
1441 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001442
1443static int
John Harrison599d9242015-05-29 17:44:04 +01001444gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001445 struct intel_engine_cs *signaller,
1446 u32 seqno)
1447{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001448 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001449 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1450 int ret;
1451
John Harrison5fb9de12015-05-29 17:44:07 +01001452 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001453 if (ret)
1454 return ret;
1455
1456 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1457 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001458 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001459 MI_SEMAPHORE_SAD_GTE_SDD);
1460 intel_ring_emit(waiter, seqno);
1461 intel_ring_emit(waiter,
1462 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1463 intel_ring_emit(waiter,
1464 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1465 intel_ring_advance(waiter);
1466 return 0;
1467}
1468
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001469static int
John Harrison599d9242015-05-29 17:44:04 +01001470gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001471 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001472 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001473{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001474 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001475 u32 dw1 = MI_SEMAPHORE_MBOX |
1476 MI_SEMAPHORE_COMPARE |
1477 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001478 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1479 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001480
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001481 /* Throughout all of the GEM code, seqno passed implies our current
1482 * seqno is >= the last seqno executed. However for hardware the
1483 * comparison is strictly greater than.
1484 */
1485 seqno -= 1;
1486
Ben Widawskyebc348b2014-04-29 14:52:28 -07001487 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001488
John Harrison5fb9de12015-05-29 17:44:07 +01001489 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001490 if (ret)
1491 return ret;
1492
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001493 /* If seqno wrap happened, omit the wait with no-ops */
1494 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001495 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001496 intel_ring_emit(waiter, seqno);
1497 intel_ring_emit(waiter, 0);
1498 intel_ring_emit(waiter, MI_NOOP);
1499 } else {
1500 intel_ring_emit(waiter, MI_NOOP);
1501 intel_ring_emit(waiter, MI_NOOP);
1502 intel_ring_emit(waiter, MI_NOOP);
1503 intel_ring_emit(waiter, MI_NOOP);
1504 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001505 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001506
1507 return 0;
1508}
1509
Chris Wilsonc6df5412010-12-15 09:56:50 +00001510#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1511do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001512 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1513 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001514 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1515 intel_ring_emit(ring__, 0); \
1516 intel_ring_emit(ring__, 0); \
1517} while (0)
1518
1519static int
John Harrisonee044a82015-05-29 17:44:00 +01001520pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001521{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001522 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001523 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001524 int ret;
1525
1526 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1527 * incoherent with writes to memory, i.e. completely fubar,
1528 * so we need to use PIPE_NOTIFY instead.
1529 *
1530 * However, we also need to workaround the qword write
1531 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1532 * memory before requesting an interrupt.
1533 */
John Harrison5fb9de12015-05-29 17:44:07 +01001534 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001535 if (ret)
1536 return ret;
1537
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001538 intel_ring_emit(engine,
1539 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001540 PIPE_CONTROL_WRITE_FLUSH |
1541 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001542 intel_ring_emit(engine,
1543 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1544 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1545 intel_ring_emit(engine, 0);
1546 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001547 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001548 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001549 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001550 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001551 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001552 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001553 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001554 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001555 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001556 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001557
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001558 intel_ring_emit(engine,
1559 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001560 PIPE_CONTROL_WRITE_FLUSH |
1561 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001562 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001563 intel_ring_emit(engine,
1564 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1565 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1566 intel_ring_emit(engine, 0);
1567 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001568
Chris Wilsonc6df5412010-12-15 09:56:50 +00001569 return 0;
1570}
1571
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001572static void
1573gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001574{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001575 /* Workaround to force correct ordering between irq and seqno writes on
1576 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +01001577 * ACTHD) before reading the status page.
1578 *
1579 * Note that this effectively stalls the read by the time it takes to
1580 * do a memory transaction, which more or less ensures that the write
1581 * from the GPU has sufficient time to invalidate the CPU cacheline.
1582 * Alternatively we could delay the interrupt from the CS ring to give
1583 * the write time to land, but that would incur a delay after every
1584 * batch i.e. much more frequent than a delay when waiting for the
1585 * interrupt (with the same net latency).
1586 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001587 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1588 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001589}
1590
1591static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001592ring_get_seqno(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001593{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001594 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001595}
1596
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001597static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001598ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001599{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001600 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001601}
1602
Chris Wilsonc6df5412010-12-15 09:56:50 +00001603static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001604pc_render_get_seqno(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001605{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001606 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001607}
1608
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001609static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001610pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001611{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001612 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001613}
1614
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001615static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001616gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001617{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001618 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001619 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001620 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001621
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001622 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001623 return false;
1624
Chris Wilson7338aef2012-04-24 21:48:47 +01001625 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001626 if (engine->irq_refcount++ == 0)
1627 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001628 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001629
1630 return true;
1631}
1632
1633static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001634gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001635{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001636 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001637 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001638 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001639
Chris Wilson7338aef2012-04-24 21:48:47 +01001640 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001641 if (--engine->irq_refcount == 0)
1642 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001643 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001644}
1645
1646static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001647i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001648{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001649 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001650 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001651 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001652
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001653 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001654 return false;
1655
Chris Wilson7338aef2012-04-24 21:48:47 +01001656 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001657 if (engine->irq_refcount++ == 0) {
1658 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001659 I915_WRITE(IMR, dev_priv->irq_mask);
1660 POSTING_READ(IMR);
1661 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001662 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001663
1664 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001665}
1666
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001667static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001668i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001669{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001670 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001671 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001672 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001673
Chris Wilson7338aef2012-04-24 21:48:47 +01001674 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001675 if (--engine->irq_refcount == 0) {
1676 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001677 I915_WRITE(IMR, dev_priv->irq_mask);
1678 POSTING_READ(IMR);
1679 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001680 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001681}
1682
Chris Wilsonc2798b12012-04-22 21:13:57 +01001683static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001684i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001685{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001686 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001687 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001688 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001689
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001690 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001691 return false;
1692
Chris Wilson7338aef2012-04-24 21:48:47 +01001693 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001694 if (engine->irq_refcount++ == 0) {
1695 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001696 I915_WRITE16(IMR, dev_priv->irq_mask);
1697 POSTING_READ16(IMR);
1698 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001699 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001700
1701 return true;
1702}
1703
1704static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001705i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001706{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001707 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001708 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001709 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001710
Chris Wilson7338aef2012-04-24 21:48:47 +01001711 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001712 if (--engine->irq_refcount == 0) {
1713 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001714 I915_WRITE16(IMR, dev_priv->irq_mask);
1715 POSTING_READ16(IMR);
1716 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001717 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001718}
1719
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001720static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001721bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001722 u32 invalidate_domains,
1723 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001724{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001725 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001726 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001727
John Harrison5fb9de12015-05-29 17:44:07 +01001728 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001729 if (ret)
1730 return ret;
1731
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001732 intel_ring_emit(engine, MI_FLUSH);
1733 intel_ring_emit(engine, MI_NOOP);
1734 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001735 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001736}
1737
Chris Wilson3cce4692010-10-27 16:11:02 +01001738static int
John Harrisonee044a82015-05-29 17:44:00 +01001739i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001740{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001741 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001742 int ret;
1743
John Harrison5fb9de12015-05-29 17:44:07 +01001744 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001745 if (ret)
1746 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001747
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001748 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1749 intel_ring_emit(engine,
1750 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1751 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1752 intel_ring_emit(engine, MI_USER_INTERRUPT);
1753 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001754
Chris Wilson3cce4692010-10-27 16:11:02 +01001755 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001756}
1757
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001758static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001759gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001760{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001761 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001762 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001763 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001764
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001765 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1766 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001767
Chris Wilson7338aef2012-04-24 21:48:47 +01001768 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001769 if (engine->irq_refcount++ == 0) {
1770 if (HAS_L3_DPF(dev) && engine->id == RCS)
1771 I915_WRITE_IMR(engine,
1772 ~(engine->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001773 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001774 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001775 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1776 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001777 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001778 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001779
1780 return true;
1781}
1782
1783static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001784gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001785{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001786 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001787 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001788 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001789
Chris Wilson7338aef2012-04-24 21:48:47 +01001790 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001791 if (--engine->irq_refcount == 0) {
1792 if (HAS_L3_DPF(dev) && engine->id == RCS)
1793 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001794 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001795 I915_WRITE_IMR(engine, ~0);
1796 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001797 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001798 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001799}
1800
Ben Widawskya19d2932013-05-28 19:22:30 -07001801static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001802hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001803{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001804 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001805 struct drm_i915_private *dev_priv = dev->dev_private;
1806 unsigned long flags;
1807
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001808 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001809 return false;
1810
Daniel Vetter59cdb632013-07-04 23:35:28 +02001811 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001812 if (engine->irq_refcount++ == 0) {
1813 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1814 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001815 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001816 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001817
1818 return true;
1819}
1820
1821static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001822hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001823{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001824 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001825 struct drm_i915_private *dev_priv = dev->dev_private;
1826 unsigned long flags;
1827
Daniel Vetter59cdb632013-07-04 23:35:28 +02001828 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001829 if (--engine->irq_refcount == 0) {
1830 I915_WRITE_IMR(engine, ~0);
1831 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001832 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001833 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001834}
1835
Ben Widawskyabd58f02013-11-02 21:07:09 -07001836static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001837gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001838{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001839 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001840 struct drm_i915_private *dev_priv = dev->dev_private;
1841 unsigned long flags;
1842
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001843 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001844 return false;
1845
1846 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001847 if (engine->irq_refcount++ == 0) {
1848 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1849 I915_WRITE_IMR(engine,
1850 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001851 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1852 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001853 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001854 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001855 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001856 }
1857 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1858
1859 return true;
1860}
1861
1862static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001863gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001864{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001865 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001866 struct drm_i915_private *dev_priv = dev->dev_private;
1867 unsigned long flags;
1868
1869 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001870 if (--engine->irq_refcount == 0) {
1871 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1872 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001873 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1874 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001875 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001876 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001877 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001878 }
1879 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1880}
1881
Zou Nan haid1b851f2010-05-21 09:08:57 +08001882static int
John Harrison53fddaf2015-05-29 17:44:02 +01001883i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001884 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001885 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001886{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001887 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001888 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001889
John Harrison5fb9de12015-05-29 17:44:07 +01001890 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001891 if (ret)
1892 return ret;
1893
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001894 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001895 MI_BATCH_BUFFER_START |
1896 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001897 (dispatch_flags & I915_DISPATCH_SECURE ?
1898 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001899 intel_ring_emit(engine, offset);
1900 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001901
Zou Nan haid1b851f2010-05-21 09:08:57 +08001902 return 0;
1903}
1904
Daniel Vetterb45305f2012-12-17 16:21:27 +01001905/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1906#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001907#define I830_TLB_ENTRIES (2)
1908#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001909static int
John Harrison53fddaf2015-05-29 17:44:02 +01001910i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001911 u64 offset, u32 len,
1912 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001913{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001914 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001915 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001916 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001917
John Harrison5fb9de12015-05-29 17:44:07 +01001918 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001919 if (ret)
1920 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001921
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001922 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001923 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1924 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1925 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1926 intel_ring_emit(engine, cs_offset);
1927 intel_ring_emit(engine, 0xdeadbeef);
1928 intel_ring_emit(engine, MI_NOOP);
1929 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001930
John Harrison8e004ef2015-02-13 11:48:10 +00001931 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001932 if (len > I830_BATCH_LIMIT)
1933 return -ENOSPC;
1934
John Harrison5fb9de12015-05-29 17:44:07 +01001935 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001936 if (ret)
1937 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001938
1939 /* Blit the batch (which has now all relocs applied) to the
1940 * stable batch scratch bo area (so that the CS never
1941 * stumbles over its tlb invalidation bug) ...
1942 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001943 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1944 intel_ring_emit(engine,
1945 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1946 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1947 intel_ring_emit(engine, cs_offset);
1948 intel_ring_emit(engine, 4096);
1949 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001950
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001951 intel_ring_emit(engine, MI_FLUSH);
1952 intel_ring_emit(engine, MI_NOOP);
1953 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001954
1955 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001956 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001957 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001958
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001959 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001960 if (ret)
1961 return ret;
1962
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001963 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1964 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1965 0 : MI_BATCH_NON_SECURE));
1966 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001967
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001968 return 0;
1969}
1970
1971static int
John Harrison53fddaf2015-05-29 17:44:02 +01001972i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001973 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001974 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001975{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001976 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001977 int ret;
1978
John Harrison5fb9de12015-05-29 17:44:07 +01001979 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001980 if (ret)
1981 return ret;
1982
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001983 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1984 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1985 0 : MI_BATCH_NON_SECURE));
1986 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001987
Eric Anholt62fdfea2010-05-21 13:26:39 -07001988 return 0;
1989}
1990
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001991static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001992{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001993 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001994
1995 if (!dev_priv->status_page_dmah)
1996 return;
1997
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001998 drm_pci_free(engine->dev, dev_priv->status_page_dmah);
1999 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002000}
2001
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002002static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002003{
Chris Wilson05394f32010-11-08 19:18:58 +00002004 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002005
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002006 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002007 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002008 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002009
Chris Wilson9da3da62012-06-01 15:20:22 +01002010 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002011 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002012 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002013 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002014}
2015
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002016static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002017{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002018 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002019
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002020 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002021 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002022 int ret;
2023
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002024 obj = i915_gem_alloc_object(engine->dev, 4096);
Chris Wilsone3efda42014-04-09 09:19:41 +01002025 if (obj == NULL) {
2026 DRM_ERROR("Failed to allocate status page\n");
2027 return -ENOMEM;
2028 }
2029
2030 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2031 if (ret)
2032 goto err_unref;
2033
Chris Wilson1f767e02014-07-03 17:33:03 -04002034 flags = 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002035 if (!HAS_LLC(engine->dev))
Chris Wilson1f767e02014-07-03 17:33:03 -04002036 /* On g33, we cannot place HWS above 256MiB, so
2037 * restrict its pinning to the low mappable arena.
2038 * Though this restriction is not documented for
2039 * gen4, gen5, or byt, they also behave similarly
2040 * and hang if the HWS is placed at the top of the
2041 * GTT. To generalise, it appears that all !llc
2042 * platforms have issues with us placing the HWS
2043 * above the mappable region (even though we never
2044 * actualy map it).
2045 */
2046 flags |= PIN_MAPPABLE;
2047 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002048 if (ret) {
2049err_unref:
2050 drm_gem_object_unreference(&obj->base);
2051 return ret;
2052 }
2053
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002054 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002055 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002056
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002057 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2058 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2059 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002060
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002061 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002062 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002063
2064 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002065}
2066
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002067static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002068{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002069 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002070
2071 if (!dev_priv->status_page_dmah) {
2072 dev_priv->status_page_dmah =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002073 drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002074 if (!dev_priv->status_page_dmah)
2075 return -ENOMEM;
2076 }
2077
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002078 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2079 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002080
2081 return 0;
2082}
2083
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002084void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2085{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002086 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002087 i915_gem_object_unpin_map(ringbuf->obj);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002088 else
2089 iounmap(ringbuf->virtual_start);
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002090 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002091 i915_gem_object_ggtt_unpin(ringbuf->obj);
2092}
2093
2094int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2095 struct intel_ringbuffer *ringbuf)
2096{
2097 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002098 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002099 struct drm_i915_gem_object *obj = ringbuf->obj;
2100 int ret;
2101
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002102 if (HAS_LLC(dev_priv) && !obj->stolen) {
2103 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
2104 if (ret)
2105 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002106
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002107 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002108 if (ret)
2109 goto err_unpin;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002110
Chris Wilson0a798eb2016-04-08 12:11:11 +01002111 ringbuf->virtual_start = i915_gem_object_pin_map(obj);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002112 if (ringbuf->virtual_start == NULL) {
Chris Wilsond2cad532016-04-08 12:11:10 +01002113 ret = -ENOMEM;
2114 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002115 }
2116 } else {
2117 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2118 if (ret)
2119 return ret;
2120
2121 ret = i915_gem_object_set_to_gtt_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002122 if (ret)
2123 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002124
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002125 /* Access through the GTT requires the device to be awake. */
2126 assert_rpm_wakelock_held(dev_priv);
2127
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002128 ringbuf->virtual_start = ioremap_wc(ggtt->mappable_base +
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002129 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2130 if (ringbuf->virtual_start == NULL) {
Chris Wilsond2cad532016-04-08 12:11:10 +01002131 ret = -ENOMEM;
2132 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002133 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002134 }
2135
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002136 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002137 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01002138
2139err_unpin:
2140 i915_gem_object_ggtt_unpin(obj);
2141 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002142}
2143
Chris Wilson01101fa2015-09-03 13:01:39 +01002144static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002145{
Oscar Mateo2919d292014-07-03 16:28:02 +01002146 drm_gem_object_unreference(&ringbuf->obj->base);
2147 ringbuf->obj = NULL;
2148}
2149
Chris Wilson01101fa2015-09-03 13:01:39 +01002150static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2151 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002152{
Chris Wilsone3efda42014-04-09 09:19:41 +01002153 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002154
2155 obj = NULL;
2156 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002157 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002158 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002159 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002160 if (obj == NULL)
2161 return -ENOMEM;
2162
Akash Goel24f3a8c2014-06-17 10:59:42 +05302163 /* mark ring buffers as read-only from GPU side by default */
2164 obj->gt_ro = 1;
2165
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002166 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002167
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002168 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002169}
2170
Chris Wilson01101fa2015-09-03 13:01:39 +01002171struct intel_ringbuffer *
2172intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2173{
2174 struct intel_ringbuffer *ring;
2175 int ret;
2176
2177 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002178 if (ring == NULL) {
2179 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2180 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002181 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002182 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002183
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002184 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002185 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002186
2187 ring->size = size;
2188 /* Workaround an erratum on the i830 which causes a hang if
2189 * the TAIL pointer points to within the last 2 cachelines
2190 * of the buffer.
2191 */
2192 ring->effective_size = size;
2193 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2194 ring->effective_size -= 2 * CACHELINE_BYTES;
2195
2196 ring->last_retired_head = -1;
2197 intel_ring_update_space(ring);
2198
2199 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2200 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002201 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2202 engine->name, ret);
2203 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002204 kfree(ring);
2205 return ERR_PTR(ret);
2206 }
2207
2208 return ring;
2209}
2210
2211void
2212intel_ringbuffer_free(struct intel_ringbuffer *ring)
2213{
2214 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002215 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002216 kfree(ring);
2217}
2218
Ben Widawskyc43b5632012-04-16 14:07:40 -07002219static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002220 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002221{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002222 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002223 int ret;
2224
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002225 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002226
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002227 engine->dev = dev;
2228 INIT_LIST_HEAD(&engine->active_list);
2229 INIT_LIST_HEAD(&engine->request_list);
2230 INIT_LIST_HEAD(&engine->execlist_queue);
2231 INIT_LIST_HEAD(&engine->buffers);
2232 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2233 memset(engine->semaphore.sync_seqno, 0,
2234 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002235
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002236 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002237
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002238 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002239 if (IS_ERR(ringbuf)) {
2240 ret = PTR_ERR(ringbuf);
2241 goto error;
2242 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002243 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002244
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002245 if (I915_NEED_GFX_HWS(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002246 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002247 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002248 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002249 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002250 WARN_ON(engine->id != RCS);
2251 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002252 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002253 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002254 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002255
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002256 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2257 if (ret) {
2258 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002259 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002260 intel_destroy_ringbuffer_obj(ringbuf);
2261 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002262 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002263
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002264 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002265 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002266 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002267
Oscar Mateo8ee14972014-05-22 14:13:34 +01002268 return 0;
2269
2270error:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002271 intel_cleanup_engine(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002272 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002273}
2274
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002275void intel_cleanup_engine(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002276{
John Harrison6402c332014-10-31 12:00:26 +00002277 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002278
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002279 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002280 return;
2281
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002282 dev_priv = to_i915(engine->dev);
John Harrison6402c332014-10-31 12:00:26 +00002283
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002284 if (engine->buffer) {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002285 intel_stop_engine(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002286 WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002287
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002288 intel_unpin_ringbuffer_obj(engine->buffer);
2289 intel_ringbuffer_free(engine->buffer);
2290 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002291 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002292
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002293 if (engine->cleanup)
2294 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002295
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002296 if (I915_NEED_GFX_HWS(engine->dev)) {
2297 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002298 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002299 WARN_ON(engine->id != RCS);
2300 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002301 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002302
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002303 i915_cmd_parser_fini_ring(engine);
2304 i915_gem_batch_pool_fini(&engine->batch_pool);
2305 engine->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002306}
2307
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002308static int ring_wait_for_space(struct intel_engine_cs *engine, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002309{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002310 struct intel_ringbuffer *ringbuf = engine->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002311 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002312 unsigned space;
2313 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002314
Dave Gordonebd0fd42014-11-27 11:22:49 +00002315 if (intel_ring_space(ringbuf) >= n)
2316 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002317
John Harrison79bbcc22015-06-30 12:40:55 +01002318 /* The whole point of reserving space is to not wait! */
2319 WARN_ON(ringbuf->reserved_in_use);
2320
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002321 list_for_each_entry(request, &engine->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002322 space = __intel_ring_space(request->postfix, ringbuf->tail,
2323 ringbuf->size);
2324 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002325 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002326 }
2327
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002328 if (WARN_ON(&request->list == &engine->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002329 return -ENOSPC;
2330
Daniel Vettera4b3a572014-11-26 14:17:05 +01002331 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002332 if (ret)
2333 return ret;
2334
Chris Wilsonb4716182015-04-27 13:41:17 +01002335 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002336 return 0;
2337}
2338
John Harrison79bbcc22015-06-30 12:40:55 +01002339static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002340{
2341 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002342 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002343
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002344 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002345 rem /= 4;
2346 while (rem--)
2347 iowrite32(MI_NOOP, virt++);
2348
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002349 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002350 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002351}
2352
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002353int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002354{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002355 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002356
Chris Wilson3e960502012-11-27 16:22:54 +00002357 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002358 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002359 return 0;
2360
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002361 req = list_entry(engine->request_list.prev,
2362 struct drm_i915_gem_request,
2363 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002364
Chris Wilsonb4716182015-04-27 13:41:17 +01002365 /* Make sure we do not trigger any retires */
2366 return __i915_wait_request(req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01002367 i915_reset_counter(&req->i915->gpu_error),
2368 req->i915->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002369 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002370}
2371
John Harrison6689cb22015-03-19 12:30:08 +00002372int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002373{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002374 request->ringbuf = request->engine->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002375 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002376}
2377
John Harrisonccd98fe2015-05-29 17:44:09 +01002378int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2379{
2380 /*
2381 * The first call merely notes the reserve request and is common for
2382 * all back ends. The subsequent localised _begin() call actually
2383 * ensures that the reservation is available. Without the begin, if
2384 * the request creator immediately submitted the request without
2385 * adding any commands to it then there might not actually be
2386 * sufficient room for the submission commands.
2387 */
2388 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2389
2390 return intel_ring_begin(request, 0);
2391}
2392
John Harrison29b1b412015-06-18 13:10:09 +01002393void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2394{
John Harrisonccd98fe2015-05-29 17:44:09 +01002395 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002396 WARN_ON(ringbuf->reserved_in_use);
2397
2398 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002399}
2400
2401void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2402{
2403 WARN_ON(ringbuf->reserved_in_use);
2404
2405 ringbuf->reserved_size = 0;
2406 ringbuf->reserved_in_use = false;
2407}
2408
2409void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2410{
2411 WARN_ON(ringbuf->reserved_in_use);
2412
2413 ringbuf->reserved_in_use = true;
2414 ringbuf->reserved_tail = ringbuf->tail;
2415}
2416
2417void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2418{
2419 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002420 if (ringbuf->tail > ringbuf->reserved_tail) {
2421 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2422 "request reserved size too small: %d vs %d!\n",
2423 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2424 } else {
2425 /*
2426 * The ring was wrapped while the reserved space was in use.
2427 * That means that some unknown amount of the ring tail was
2428 * no-op filled and skipped. Thus simply adding the ring size
2429 * to the tail and doing the above space check will not work.
2430 * Rather than attempt to track how much tail was skipped,
2431 * it is much simpler to say that also skipping the sanity
2432 * check every once in a while is not a big issue.
2433 */
2434 }
John Harrison29b1b412015-06-18 13:10:09 +01002435
2436 ringbuf->reserved_size = 0;
2437 ringbuf->reserved_in_use = false;
2438}
2439
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002440static int __intel_ring_prepare(struct intel_engine_cs *engine, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002441{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002442 struct intel_ringbuffer *ringbuf = engine->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002443 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2444 int remain_actual = ringbuf->size - ringbuf->tail;
2445 int ret, total_bytes, wait_bytes = 0;
2446 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002447
John Harrison79bbcc22015-06-30 12:40:55 +01002448 if (ringbuf->reserved_in_use)
2449 total_bytes = bytes;
2450 else
2451 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002452
John Harrison79bbcc22015-06-30 12:40:55 +01002453 if (unlikely(bytes > remain_usable)) {
2454 /*
2455 * Not enough space for the basic request. So need to flush
2456 * out the remainder and then wait for base + reserved.
2457 */
2458 wait_bytes = remain_actual + total_bytes;
2459 need_wrap = true;
2460 } else {
2461 if (unlikely(total_bytes > remain_usable)) {
2462 /*
2463 * The base request will fit but the reserved space
Akash Goel782f6bc2016-03-11 14:56:42 +05302464 * falls off the end. So don't need an immediate wrap
2465 * and only need to effectively wait for the reserved
2466 * size space from the start of ringbuffer.
John Harrison79bbcc22015-06-30 12:40:55 +01002467 */
2468 wait_bytes = remain_actual + ringbuf->reserved_size;
John Harrison79bbcc22015-06-30 12:40:55 +01002469 } else if (total_bytes > ringbuf->space) {
2470 /* No wrapping required, just waiting. */
2471 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002472 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002473 }
2474
John Harrison79bbcc22015-06-30 12:40:55 +01002475 if (wait_bytes) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002476 ret = ring_wait_for_space(engine, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002477 if (unlikely(ret))
2478 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002479
2480 if (need_wrap)
2481 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002482 }
2483
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002484 return 0;
2485}
2486
John Harrison5fb9de12015-05-29 17:44:07 +01002487int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002488 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002489{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002490 struct intel_engine_cs *engine;
John Harrison5fb9de12015-05-29 17:44:07 +01002491 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002492 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002493
John Harrison5fb9de12015-05-29 17:44:07 +01002494 WARN_ON(req == NULL);
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002495 engine = req->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002496 dev_priv = req->i915;
John Harrison5fb9de12015-05-29 17:44:07 +01002497
Daniel Vetter33196de2012-11-14 17:14:05 +01002498 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2499 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002500 if (ret)
2501 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002502
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002503 ret = __intel_ring_prepare(engine, num_dwords * sizeof(uint32_t));
Chris Wilson304d6952014-01-02 14:32:35 +00002504 if (ret)
2505 return ret;
2506
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002507 engine->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002508 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002509}
2510
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002511/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002512int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002513{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002514 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002515 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002516 int ret;
2517
2518 if (num_dwords == 0)
2519 return 0;
2520
Chris Wilson18393f62014-04-09 09:19:40 +01002521 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002522 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002523 if (ret)
2524 return ret;
2525
2526 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002527 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002528
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002529 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002530
2531 return 0;
2532}
2533
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002534void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002535{
Chris Wilsond04bce42016-04-07 07:29:12 +01002536 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002537
Chris Wilson29dcb572016-04-07 07:29:13 +01002538 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2539 * so long as the semaphore value in the register/page is greater
2540 * than the sync value), so whenever we reset the seqno,
2541 * so long as we reset the tracking semaphore value to 0, it will
2542 * always be before the next request's seqno. If we don't reset
2543 * the semaphore value, then when the seqno moves backwards all
2544 * future waits will complete instantly (causing rendering corruption).
2545 */
Chris Wilsond04bce42016-04-07 07:29:12 +01002546 if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002547 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2548 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Chris Wilsond04bce42016-04-07 07:29:12 +01002549 if (HAS_VEBOX(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002550 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002551 }
Chris Wilsona058d932016-04-07 07:29:15 +01002552 if (dev_priv->semaphore_obj) {
2553 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2554 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2555 void *semaphores = kmap(page);
2556 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2557 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2558 kunmap(page);
2559 }
Chris Wilson29dcb572016-04-07 07:29:13 +01002560 memset(engine->semaphore.sync_seqno, 0,
2561 sizeof(engine->semaphore.sync_seqno));
Chris Wilson297b0c52010-10-22 17:02:41 +01002562
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002563 engine->set_seqno(engine, seqno);
Chris Wilson01347122016-04-07 07:29:16 +01002564 engine->last_submitted_seqno = seqno;
Chris Wilson29dcb572016-04-07 07:29:13 +01002565
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002566 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002567}
2568
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002569static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002570 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002571{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002572 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002573
2574 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002575
Chris Wilson12f55812012-07-05 17:14:01 +01002576 /* Disable notification that the ring is IDLE. The GT
2577 * will then assume that it is busy and bring it out of rc6.
2578 */
2579 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2580 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2581
2582 /* Clear the context id. Here be magic! */
2583 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2584
2585 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002586 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002587 GEN6_BSD_SLEEP_INDICATOR) == 0,
2588 50))
2589 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002590
Chris Wilson12f55812012-07-05 17:14:01 +01002591 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002592 I915_WRITE_TAIL(engine, value);
2593 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002594
2595 /* Let the ring send IDLE messages to the GT again,
2596 * and so let it sleep to conserve power when idle.
2597 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002598 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002599 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002600}
2601
John Harrisona84c3ae2015-05-29 17:43:57 +01002602static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002603 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002604{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002605 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002606 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002607 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002608
John Harrison5fb9de12015-05-29 17:44:07 +01002609 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002610 if (ret)
2611 return ret;
2612
Chris Wilson71a77e02011-02-02 12:13:49 +00002613 cmd = MI_FLUSH_DW;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002614 if (INTEL_INFO(engine->dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002615 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002616
2617 /* We always require a command barrier so that subsequent
2618 * commands, such as breadcrumb interrupts, are strictly ordered
2619 * wrt the contents of the write cache being flushed to memory
2620 * (and thus being coherent from the CPU).
2621 */
2622 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2623
Jesse Barnes9a289772012-10-26 09:42:42 -07002624 /*
2625 * Bspec vol 1c.5 - video engine command streamer:
2626 * "If ENABLED, all TLBs will be invalidated once the flush
2627 * operation is complete. This bit is only valid when the
2628 * Post-Sync Operation field is a value of 1h or 3h."
2629 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002630 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002631 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2632
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002633 intel_ring_emit(engine, cmd);
2634 intel_ring_emit(engine,
2635 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2636 if (INTEL_INFO(engine->dev)->gen >= 8) {
2637 intel_ring_emit(engine, 0); /* upper addr */
2638 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002639 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002640 intel_ring_emit(engine, 0);
2641 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002642 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002643 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002644 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002645}
2646
2647static int
John Harrison53fddaf2015-05-29 17:44:02 +01002648gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002649 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002650 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002651{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002652 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002653 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002654 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002655 int ret;
2656
John Harrison5fb9de12015-05-29 17:44:07 +01002657 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002658 if (ret)
2659 return ret;
2660
2661 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002662 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002663 (dispatch_flags & I915_DISPATCH_RS ?
2664 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002665 intel_ring_emit(engine, lower_32_bits(offset));
2666 intel_ring_emit(engine, upper_32_bits(offset));
2667 intel_ring_emit(engine, MI_NOOP);
2668 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002669
2670 return 0;
2671}
2672
2673static int
John Harrison53fddaf2015-05-29 17:44:02 +01002674hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002675 u64 offset, u32 len,
2676 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002677{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002678 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002679 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002680
John Harrison5fb9de12015-05-29 17:44:07 +01002681 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002682 if (ret)
2683 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002684
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002685 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002686 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002687 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002688 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2689 (dispatch_flags & I915_DISPATCH_RS ?
2690 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002691 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002692 intel_ring_emit(engine, offset);
2693 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002694
2695 return 0;
2696}
2697
2698static int
John Harrison53fddaf2015-05-29 17:44:02 +01002699gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002700 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002701 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002702{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002703 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002704 int ret;
2705
John Harrison5fb9de12015-05-29 17:44:07 +01002706 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002707 if (ret)
2708 return ret;
2709
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002710 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002711 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002712 (dispatch_flags & I915_DISPATCH_SECURE ?
2713 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002714 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002715 intel_ring_emit(engine, offset);
2716 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002717
Akshay Joshi0206e352011-08-16 15:34:10 -04002718 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002719}
2720
Chris Wilson549f7362010-10-19 11:19:32 +01002721/* Blitter support (SandyBridge+) */
2722
John Harrisona84c3ae2015-05-29 17:43:57 +01002723static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002724 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002725{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002726 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002727 struct drm_device *dev = engine->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002728 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002729 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002730
John Harrison5fb9de12015-05-29 17:44:07 +01002731 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002732 if (ret)
2733 return ret;
2734
Chris Wilson71a77e02011-02-02 12:13:49 +00002735 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002736 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002737 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002738
2739 /* We always require a command barrier so that subsequent
2740 * commands, such as breadcrumb interrupts, are strictly ordered
2741 * wrt the contents of the write cache being flushed to memory
2742 * (and thus being coherent from the CPU).
2743 */
2744 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2745
Jesse Barnes9a289772012-10-26 09:42:42 -07002746 /*
2747 * Bspec vol 1c.3 - blitter engine command streamer:
2748 * "If ENABLED, all TLBs will be invalidated once the flush
2749 * operation is complete. This bit is only valid when the
2750 * Post-Sync Operation field is a value of 1h or 3h."
2751 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002752 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002753 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002754 intel_ring_emit(engine, cmd);
2755 intel_ring_emit(engine,
2756 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002757 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002758 intel_ring_emit(engine, 0); /* upper addr */
2759 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002760 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002761 intel_ring_emit(engine, 0);
2762 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002763 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002764 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002765
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002766 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002767}
2768
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002769int intel_init_render_ring_buffer(struct drm_device *dev)
2770{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002771 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002772 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002773 struct drm_i915_gem_object *obj;
2774 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002775
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002776 engine->name = "render ring";
2777 engine->id = RCS;
2778 engine->exec_id = I915_EXEC_RENDER;
2779 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002780
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002781 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002782 if (i915_semaphore_is_enabled(dev)) {
2783 obj = i915_gem_alloc_object(dev, 4096);
2784 if (obj == NULL) {
2785 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2786 i915.semaphores = 0;
2787 } else {
2788 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2789 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2790 if (ret != 0) {
2791 drm_gem_object_unreference(&obj->base);
2792 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2793 i915.semaphores = 0;
2794 } else
2795 dev_priv->semaphore_obj = obj;
2796 }
2797 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002798
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002799 engine->init_context = intel_rcs_ctx_init;
2800 engine->add_request = gen6_add_request;
2801 engine->flush = gen8_render_ring_flush;
2802 engine->irq_get = gen8_ring_get_irq;
2803 engine->irq_put = gen8_ring_put_irq;
2804 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002805 engine->irq_seqno_barrier = gen6_seqno_barrier;
2806 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002807 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002808 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002809 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002810 engine->semaphore.sync_to = gen8_ring_sync;
2811 engine->semaphore.signal = gen8_rcs_signal;
2812 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002813 }
2814 } else if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002815 engine->init_context = intel_rcs_ctx_init;
2816 engine->add_request = gen6_add_request;
2817 engine->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002818 if (INTEL_INFO(dev)->gen == 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002819 engine->flush = gen6_render_ring_flush;
2820 engine->irq_get = gen6_ring_get_irq;
2821 engine->irq_put = gen6_ring_put_irq;
2822 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002823 engine->irq_seqno_barrier = gen6_seqno_barrier;
2824 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002825 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002826 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002827 engine->semaphore.sync_to = gen6_ring_sync;
2828 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002829 /*
2830 * The current semaphore is only applied on pre-gen8
2831 * platform. And there is no VCS2 ring on the pre-gen8
2832 * platform. So the semaphore between RCS and VCS2 is
2833 * initialized as INVALID. Gen8 will initialize the
2834 * sema between VCS2 and RCS later.
2835 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002836 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2837 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2838 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2839 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2840 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2841 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2842 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2843 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2844 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2845 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002846 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002847 } else if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002848 engine->add_request = pc_render_add_request;
2849 engine->flush = gen4_render_ring_flush;
2850 engine->get_seqno = pc_render_get_seqno;
2851 engine->set_seqno = pc_render_set_seqno;
2852 engine->irq_get = gen5_ring_get_irq;
2853 engine->irq_put = gen5_ring_put_irq;
2854 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002855 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002856 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002857 engine->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002858 if (INTEL_INFO(dev)->gen < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002859 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002860 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002861 engine->flush = gen4_render_ring_flush;
2862 engine->get_seqno = ring_get_seqno;
2863 engine->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002864 if (IS_GEN2(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002865 engine->irq_get = i8xx_ring_get_irq;
2866 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002867 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002868 engine->irq_get = i9xx_ring_get_irq;
2869 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002870 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002871 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002872 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002873 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002874
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002875 if (IS_HASWELL(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002876 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002877 else if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002878 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002879 else if (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002880 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002881 else if (INTEL_INFO(dev)->gen >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002882 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002883 else if (IS_I830(dev) || IS_845G(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002884 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002885 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002886 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2887 engine->init_hw = init_render_ring;
2888 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002889
Daniel Vetterb45305f2012-12-17 16:21:27 +01002890 /* Workaround batchbuffer to combat CS tlb bug. */
2891 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002892 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002893 if (obj == NULL) {
2894 DRM_ERROR("Failed to allocate batch bo\n");
2895 return -ENOMEM;
2896 }
2897
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002898 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002899 if (ret != 0) {
2900 drm_gem_object_unreference(&obj->base);
2901 DRM_ERROR("Failed to ping batch bo\n");
2902 return ret;
2903 }
2904
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002905 engine->scratch.obj = obj;
2906 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002907 }
2908
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002909 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002910 if (ret)
2911 return ret;
2912
2913 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002914 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002915 if (ret)
2916 return ret;
2917 }
2918
2919 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002920}
2921
2922int intel_init_bsd_ring_buffer(struct drm_device *dev)
2923{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002924 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002925 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002926
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002927 engine->name = "bsd ring";
2928 engine->id = VCS;
2929 engine->exec_id = I915_EXEC_BSD;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002930
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002931 engine->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002932 if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002933 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002934 /* gen6 bsd needs a special wa for tail updates */
2935 if (IS_GEN6(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002936 engine->write_tail = gen6_bsd_ring_write_tail;
2937 engine->flush = gen6_bsd_ring_flush;
2938 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002939 engine->irq_seqno_barrier = gen6_seqno_barrier;
2940 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002941 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002942 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002943 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002944 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002945 engine->irq_get = gen8_ring_get_irq;
2946 engine->irq_put = gen8_ring_put_irq;
2947 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002948 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002949 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002950 engine->semaphore.sync_to = gen8_ring_sync;
2951 engine->semaphore.signal = gen8_xcs_signal;
2952 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002953 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002954 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002955 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2956 engine->irq_get = gen6_ring_get_irq;
2957 engine->irq_put = gen6_ring_put_irq;
2958 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002959 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002960 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002961 engine->semaphore.sync_to = gen6_ring_sync;
2962 engine->semaphore.signal = gen6_signal;
2963 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2964 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2965 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2966 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2967 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2968 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2969 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2970 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2971 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2972 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002973 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002974 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002975 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002976 engine->mmio_base = BSD_RING_BASE;
2977 engine->flush = bsd_ring_flush;
2978 engine->add_request = i9xx_add_request;
2979 engine->get_seqno = ring_get_seqno;
2980 engine->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002981 if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002982 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2983 engine->irq_get = gen5_ring_get_irq;
2984 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002985 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002986 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2987 engine->irq_get = i9xx_ring_get_irq;
2988 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002989 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002990 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002991 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002992 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002993
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002994 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002995}
Chris Wilson549f7362010-10-19 11:19:32 +01002996
Zhao Yakui845f74a2014-04-17 10:37:37 +08002997/**
Damien Lespiau62659922015-01-29 14:13:40 +00002998 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002999 */
3000int intel_init_bsd2_ring_buffer(struct drm_device *dev)
3001{
3002 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003003 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08003004
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003005 engine->name = "bsd2 ring";
3006 engine->id = VCS2;
3007 engine->exec_id = I915_EXEC_BSD;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003008
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003009 engine->write_tail = ring_write_tail;
3010 engine->mmio_base = GEN8_BSD2_RING_BASE;
3011 engine->flush = gen6_bsd_ring_flush;
3012 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003013 engine->irq_seqno_barrier = gen6_seqno_barrier;
3014 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003015 engine->set_seqno = ring_set_seqno;
3016 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003017 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003018 engine->irq_get = gen8_ring_get_irq;
3019 engine->irq_put = gen8_ring_put_irq;
3020 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003021 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07003022 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003023 engine->semaphore.sync_to = gen8_ring_sync;
3024 engine->semaphore.signal = gen8_xcs_signal;
3025 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07003026 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003027 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003028
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003029 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08003030}
3031
Chris Wilson549f7362010-10-19 11:19:32 +01003032int intel_init_blt_ring_buffer(struct drm_device *dev)
3033{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003034 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003035 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01003036
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003037 engine->name = "blitter ring";
3038 engine->id = BCS;
3039 engine->exec_id = I915_EXEC_BLT;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003040
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003041 engine->mmio_base = BLT_RING_BASE;
3042 engine->write_tail = ring_write_tail;
3043 engine->flush = gen6_ring_flush;
3044 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003045 engine->irq_seqno_barrier = gen6_seqno_barrier;
3046 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003047 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003048 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003049 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003050 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003051 engine->irq_get = gen8_ring_get_irq;
3052 engine->irq_put = gen8_ring_put_irq;
3053 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003054 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003055 engine->semaphore.sync_to = gen8_ring_sync;
3056 engine->semaphore.signal = gen8_xcs_signal;
3057 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003058 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003059 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003060 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3061 engine->irq_get = gen6_ring_get_irq;
3062 engine->irq_put = gen6_ring_put_irq;
3063 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003064 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003065 engine->semaphore.signal = gen6_signal;
3066 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003067 /*
3068 * The current semaphore is only applied on pre-gen8
3069 * platform. And there is no VCS2 ring on the pre-gen8
3070 * platform. So the semaphore between BCS and VCS2 is
3071 * initialized as INVALID. Gen8 will initialize the
3072 * sema between BCS and VCS2 later.
3073 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003074 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3075 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3076 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3077 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3078 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3079 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3080 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3081 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3082 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3083 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003084 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003085 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003086 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003087
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003088 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003089}
Chris Wilsona7b97612012-07-20 12:41:08 +01003090
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003091int intel_init_vebox_ring_buffer(struct drm_device *dev)
3092{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003093 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003094 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003095
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003096 engine->name = "video enhancement ring";
3097 engine->id = VECS;
3098 engine->exec_id = I915_EXEC_VEBOX;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003099
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003100 engine->mmio_base = VEBOX_RING_BASE;
3101 engine->write_tail = ring_write_tail;
3102 engine->flush = gen6_ring_flush;
3103 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003104 engine->irq_seqno_barrier = gen6_seqno_barrier;
3105 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003106 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003107
3108 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003109 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003110 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003111 engine->irq_get = gen8_ring_get_irq;
3112 engine->irq_put = gen8_ring_put_irq;
3113 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003114 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003115 engine->semaphore.sync_to = gen8_ring_sync;
3116 engine->semaphore.signal = gen8_xcs_signal;
3117 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003118 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003119 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003120 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3121 engine->irq_get = hsw_vebox_get_irq;
3122 engine->irq_put = hsw_vebox_put_irq;
3123 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003124 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003125 engine->semaphore.sync_to = gen6_ring_sync;
3126 engine->semaphore.signal = gen6_signal;
3127 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3128 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3129 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3130 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3131 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3132 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3133 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3134 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3135 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3136 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003137 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003138 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003139 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003140
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003141 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003142}
3143
Chris Wilsona7b97612012-07-20 12:41:08 +01003144int
John Harrison4866d722015-05-29 17:43:55 +01003145intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003146{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003147 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003148 int ret;
3149
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003150 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003151 return 0;
3152
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003153 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003154 if (ret)
3155 return ret;
3156
John Harrisona84c3ae2015-05-29 17:43:57 +01003157 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003158
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003159 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003160 return 0;
3161}
3162
3163int
John Harrison2f200552015-05-29 17:43:53 +01003164intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003165{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003166 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003167 uint32_t flush_domains;
3168 int ret;
3169
3170 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003171 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003172 flush_domains = I915_GEM_GPU_DOMAINS;
3173
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003174 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003175 if (ret)
3176 return ret;
3177
John Harrisona84c3ae2015-05-29 17:43:57 +01003178 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003179
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003180 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003181 return 0;
3182}
Chris Wilsone3efda42014-04-09 09:19:41 +01003183
3184void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003185intel_stop_engine(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003186{
3187 int ret;
3188
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003189 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003190 return;
3191
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003192 ret = intel_engine_idle(engine);
Chris Wilsonc19ae982016-04-13 17:35:03 +01003193 if (ret &&
3194 !i915_reset_in_progress_or_wedged(&to_i915(engine->dev)->gpu_error))
Chris Wilsone3efda42014-04-09 09:19:41 +01003195 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003196 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003197
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003198 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003199}