blob: 0618dd34c3ec32c9ea2bf07dfc07575752c8345a [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Chris Wilsona0442462016-04-29 09:07:05 +010037/* Rough estimate of the typical request size, performing a flush,
38 * set-context and then emitting the batch.
39 */
40#define LEGACY_REQUEST_SIZE 200
41
Oscar Mateo82e104c2014-07-24 17:04:26 +010042int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043{
Dave Gordon4f547412014-11-27 11:22:48 +000044 int space = head - tail;
45 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010046 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000047 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010048}
49
Dave Gordonebd0fd42014-11-27 11:22:49 +000050void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
51{
52 if (ringbuf->last_retired_head != -1) {
53 ringbuf->head = ringbuf->last_retired_head;
54 ringbuf->last_retired_head = -1;
55 }
56
57 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
58 ringbuf->tail, ringbuf->size);
59}
60
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000061bool intel_engine_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010062{
Chris Wilsonc0336662016-05-06 15:40:21 +010063 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000064 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020065}
Chris Wilson09246732013-08-10 22:16:32 +010066
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000067static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020068{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000069 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010070 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000071 if (intel_engine_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010072 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000073 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010074}
75
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000076static int
John Harrisona84c3ae2015-05-29 17:43:57 +010077gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010078 u32 invalidate_domains,
79 u32 flush_domains)
80{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000081 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 u32 cmd;
83 int ret;
84
85 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020086 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010087 cmd |= MI_NO_WRITE_FLUSH;
88
89 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
90 cmd |= MI_READ_FLUSH;
91
John Harrison5fb9de12015-05-29 17:44:07 +010092 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010093 if (ret)
94 return ret;
95
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000096 intel_ring_emit(engine, cmd);
97 intel_ring_emit(engine, MI_NOOP);
98 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099
100 return 0;
101}
102
103static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100104gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100105 u32 invalidate_domains,
106 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700107{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000108 struct intel_engine_cs *engine = req->engine;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100109 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000110 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100111
Chris Wilson36d527d2011-03-19 22:26:49 +0000112 /*
113 * read/write caches:
114 *
115 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
116 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
117 * also flushed at 2d versus 3d pipeline switches.
118 *
119 * read-only caches:
120 *
121 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
122 * MI_READ_FLUSH is set, and is always flushed on 965.
123 *
124 * I915_GEM_DOMAIN_COMMAND may not exist?
125 *
126 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
127 * invalidated when MI_EXE_FLUSH is set.
128 *
129 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
130 * invalidated with every MI_FLUSH.
131 *
132 * TLBs:
133 *
134 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
135 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
136 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
137 * are flushed at any MI_FLUSH.
138 */
139
140 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100141 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000142 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000143 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
144 cmd |= MI_EXE_FLUSH;
145
146 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
Chris Wilsonc0336662016-05-06 15:40:21 +0100147 (IS_G4X(req->i915) || IS_GEN5(req->i915)))
Chris Wilson36d527d2011-03-19 22:26:49 +0000148 cmd |= MI_INVALIDATE_ISP;
149
John Harrison5fb9de12015-05-29 17:44:07 +0100150 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000151 if (ret)
152 return ret;
153
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000154 intel_ring_emit(engine, cmd);
155 intel_ring_emit(engine, MI_NOOP);
156 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000157
158 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800159}
160
Jesse Barnes8d315282011-10-16 10:23:31 +0200161/**
162 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
163 * implementing two workarounds on gen6. From section 1.4.7.1
164 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
165 *
166 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
167 * produced by non-pipelined state commands), software needs to first
168 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
169 * 0.
170 *
171 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
172 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
173 *
174 * And the workaround for these two requires this workaround first:
175 *
176 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
177 * BEFORE the pipe-control with a post-sync op and no write-cache
178 * flushes.
179 *
180 * And this last workaround is tricky because of the requirements on
181 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
182 * volume 2 part 1:
183 *
184 * "1 of the following must also be set:
185 * - Render Target Cache Flush Enable ([12] of DW1)
186 * - Depth Cache Flush Enable ([0] of DW1)
187 * - Stall at Pixel Scoreboard ([1] of DW1)
188 * - Depth Stall ([13] of DW1)
189 * - Post-Sync Operation ([13] of DW1)
190 * - Notify Enable ([8] of DW1)"
191 *
192 * The cache flushes require the workaround flush that triggered this
193 * one, so we can't use it. Depth stall would trigger the same.
194 * Post-sync nonzero is what triggered this second workaround, so we
195 * can't use that one either. Notify enable is IRQs, which aren't
196 * really our business. That leaves only stall at scoreboard.
197 */
198static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100199intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200200{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000201 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000202 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200203 int ret;
204
John Harrison5fb9de12015-05-29 17:44:07 +0100205 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200206 if (ret)
207 return ret;
208
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000209 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
210 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200211 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000212 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
213 intel_ring_emit(engine, 0); /* low dword */
214 intel_ring_emit(engine, 0); /* high dword */
215 intel_ring_emit(engine, MI_NOOP);
216 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200217
John Harrison5fb9de12015-05-29 17:44:07 +0100218 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200219 if (ret)
220 return ret;
221
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000222 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
223 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
224 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
225 intel_ring_emit(engine, 0);
226 intel_ring_emit(engine, 0);
227 intel_ring_emit(engine, MI_NOOP);
228 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200229
230 return 0;
231}
232
233static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100234gen6_render_ring_flush(struct drm_i915_gem_request *req,
235 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200236{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000237 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200238 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000239 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 int ret;
241
Paulo Zanonib3111502012-08-17 18:35:42 -0300242 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100243 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300244 if (ret)
245 return ret;
246
Jesse Barnes8d315282011-10-16 10:23:31 +0200247 /* Just flush everything. Experiments have shown that reducing the
248 * number of bits based on the write domains has little performance
249 * impact.
250 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100251 if (flush_domains) {
252 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
253 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
254 /*
255 * Ensure that any following seqno writes only happen
256 * when the render cache is indeed flushed.
257 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200258 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100259 }
260 if (invalidate_domains) {
261 flags |= PIPE_CONTROL_TLB_INVALIDATE;
262 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
263 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
264 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
265 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
266 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
267 /*
268 * TLB invalidate requires a post-sync write.
269 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700270 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100271 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200272
John Harrison5fb9de12015-05-29 17:44:07 +0100273 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200274 if (ret)
275 return ret;
276
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000277 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
278 intel_ring_emit(engine, flags);
279 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
280 intel_ring_emit(engine, 0);
281 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200282
283 return 0;
284}
285
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100286static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100287gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300288{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000289 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300290 int ret;
291
John Harrison5fb9de12015-05-29 17:44:07 +0100292 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300293 if (ret)
294 return ret;
295
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000296 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
297 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300298 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000299 intel_ring_emit(engine, 0);
300 intel_ring_emit(engine, 0);
301 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300302
303 return 0;
304}
305
306static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100307gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300308 u32 invalidate_domains, u32 flush_domains)
309{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000310 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300311 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000312 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300313 int ret;
314
Paulo Zanonif3987632012-08-17 18:35:43 -0300315 /*
316 * Ensure that any following seqno writes only happen when the render
317 * cache is indeed flushed.
318 *
319 * Workaround: 4th PIPE_CONTROL command (except the ones with only
320 * read-cache invalidate bits set) must have the CS_STALL bit set. We
321 * don't try to be clever and just set it unconditionally.
322 */
323 flags |= PIPE_CONTROL_CS_STALL;
324
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300325 /* Just flush everything. Experiments have shown that reducing the
326 * number of bits based on the write domains has little performance
327 * impact.
328 */
329 if (flush_domains) {
330 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
331 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800332 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100333 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300334 }
335 if (invalidate_domains) {
336 flags |= PIPE_CONTROL_TLB_INVALIDATE;
337 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
338 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
339 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
340 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
341 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000342 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300343 /*
344 * TLB invalidate requires a post-sync write.
345 */
346 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200347 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300348
Chris Wilsonadd284a2014-12-16 08:44:32 +0000349 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /* Workaround: we must issue a pipe_control with CS-stall bit
352 * set before a pipe_control command that has the state cache
353 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100354 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300355 }
356
John Harrison5fb9de12015-05-29 17:44:07 +0100357 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300358 if (ret)
359 return ret;
360
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000361 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
362 intel_ring_emit(engine, flags);
363 intel_ring_emit(engine, scratch_addr);
364 intel_ring_emit(engine, 0);
365 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366
367 return 0;
368}
369
Ben Widawskya5f3d682013-11-02 21:07:27 -0700370static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100371gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300372 u32 flags, u32 scratch_addr)
373{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000374 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300375 int ret;
376
John Harrison5fb9de12015-05-29 17:44:07 +0100377 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300378 if (ret)
379 return ret;
380
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000381 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
382 intel_ring_emit(engine, flags);
383 intel_ring_emit(engine, scratch_addr);
384 intel_ring_emit(engine, 0);
385 intel_ring_emit(engine, 0);
386 intel_ring_emit(engine, 0);
387 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300388
389 return 0;
390}
391
392static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100393gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700394 u32 invalidate_domains, u32 flush_domains)
395{
396 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000397 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800398 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700399
400 flags |= PIPE_CONTROL_CS_STALL;
401
402 if (flush_domains) {
403 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
404 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800405 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100406 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700407 }
408 if (invalidate_domains) {
409 flags |= PIPE_CONTROL_TLB_INVALIDATE;
410 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
411 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
412 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
413 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
414 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
415 flags |= PIPE_CONTROL_QW_WRITE;
416 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800417
418 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100419 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800420 PIPE_CONTROL_CS_STALL |
421 PIPE_CONTROL_STALL_AT_SCOREBOARD,
422 0);
423 if (ret)
424 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700425 }
426
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100427 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700428}
429
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000430static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100431 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800432{
Chris Wilsonc0336662016-05-06 15:40:21 +0100433 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000434 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800435}
436
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000437u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800438{
Chris Wilsonc0336662016-05-06 15:40:21 +0100439 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson50877442014-03-21 12:41:53 +0000440 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800441
Chris Wilsonc0336662016-05-06 15:40:21 +0100442 if (INTEL_GEN(dev_priv) >= 8)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000443 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
444 RING_ACTHD_UDW(engine->mmio_base));
Chris Wilsonc0336662016-05-06 15:40:21 +0100445 else if (INTEL_GEN(dev_priv) >= 4)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000446 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000447 else
448 acthd = I915_READ(ACTHD);
449
450 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800451}
452
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000453static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200454{
Chris Wilsonc0336662016-05-06 15:40:21 +0100455 struct drm_i915_private *dev_priv = engine->i915;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456 u32 addr;
457
458 addr = dev_priv->status_page_dmah->busaddr;
Chris Wilsonc0336662016-05-06 15:40:21 +0100459 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200460 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
461 I915_WRITE(HWS_PGA, addr);
462}
463
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000464static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000465{
Chris Wilsonc0336662016-05-06 15:40:21 +0100466 struct drm_i915_private *dev_priv = engine->i915;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200467 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000468
469 /* The ring status page addresses are no longer next to the rest of
470 * the ring registers as of gen7.
471 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100472 if (IS_GEN7(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000473 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000474 case RCS:
475 mmio = RENDER_HWS_PGA_GEN7;
476 break;
477 case BCS:
478 mmio = BLT_HWS_PGA_GEN7;
479 break;
480 /*
481 * VCS2 actually doesn't exist on Gen7. Only shut up
482 * gcc switch check warning
483 */
484 case VCS2:
485 case VCS:
486 mmio = BSD_HWS_PGA_GEN7;
487 break;
488 case VECS:
489 mmio = VEBOX_HWS_PGA_GEN7;
490 break;
491 }
Chris Wilsonc0336662016-05-06 15:40:21 +0100492 } else if (IS_GEN6(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000493 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000494 } else {
495 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000496 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000497 }
498
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000499 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000500 POSTING_READ(mmio);
501
502 /*
503 * Flush the TLB for this page
504 *
505 * FIXME: These two bits have disappeared on gen8, so a question
506 * arises: do we still need this and if so how should we go about
507 * invalidating the TLB?
508 */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +0100509 if (IS_GEN(dev_priv, 6, 7)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000510 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000511
512 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000513 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000514
515 I915_WRITE(reg,
516 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
517 INSTPM_SYNC_FLUSH));
518 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
519 1000))
520 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000521 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000522 }
523}
524
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000525static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100526{
Chris Wilsonc0336662016-05-06 15:40:21 +0100527 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson9991ae72014-04-02 16:36:07 +0100528
Chris Wilsonc0336662016-05-06 15:40:21 +0100529 if (!IS_GEN2(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000530 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
531 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
532 DRM_ERROR("%s : timed out trying to stop ring\n",
533 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100534 /* Sometimes we observe that the idle flag is not
535 * set even though the ring is empty. So double
536 * check before giving up.
537 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000538 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100539 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100540 }
541 }
542
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000543 I915_WRITE_CTL(engine, 0);
544 I915_WRITE_HEAD(engine, 0);
545 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100546
Chris Wilsonc0336662016-05-06 15:40:21 +0100547 if (!IS_GEN2(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000548 (void)I915_READ_CTL(engine);
549 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100550 }
551
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000552 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100553}
554
Tomas Elffc0768c2016-03-21 16:26:59 +0000555void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
556{
557 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
558}
559
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000560static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800561{
Chris Wilsonc0336662016-05-06 15:40:21 +0100562 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000563 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100564 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200565 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800566
Mika Kuoppala59bad942015-01-16 11:34:40 +0200567 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200568
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000569 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100570 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000571 DRM_DEBUG_KMS("%s head not reset to zero "
572 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000573 engine->name,
574 I915_READ_CTL(engine),
575 I915_READ_HEAD(engine),
576 I915_READ_TAIL(engine),
577 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800578
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000579 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000580 DRM_ERROR("failed to set %s head to zero "
581 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000582 engine->name,
583 I915_READ_CTL(engine),
584 I915_READ_HEAD(engine),
585 I915_READ_TAIL(engine),
586 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100587 ret = -EIO;
588 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000589 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700590 }
591
Chris Wilsonc0336662016-05-06 15:40:21 +0100592 if (I915_NEED_GFX_HWS(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000593 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100594 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000595 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100596
Jiri Kosinaece4a172014-08-07 16:29:53 +0200597 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000598 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200599
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200600 /* Initialize the ring. This must happen _after_ we've cleared the ring
601 * registers with the above sequence (the readback of the HEAD registers
602 * also enforces ordering), otherwise the hw might lose the new ring
603 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000604 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100605
606 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000607 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100608 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000609 engine->name, I915_READ_HEAD(engine));
610 I915_WRITE_HEAD(engine, 0);
611 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100612
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000613 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100614 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000615 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800616
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800617 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000618 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
619 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
620 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000621 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100622 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000623 engine->name,
624 I915_READ_CTL(engine),
625 I915_READ_CTL(engine) & RING_VALID,
626 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
627 I915_READ_START(engine),
628 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200629 ret = -EIO;
630 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800631 }
632
Dave Gordonebd0fd42014-11-27 11:22:49 +0000633 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000634 ringbuf->head = I915_READ_HEAD(engine);
635 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000636 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000637
Tomas Elffc0768c2016-03-21 16:26:59 +0000638 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100639
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200640out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200641 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200642
643 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700644}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800645
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100646void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000647intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000649 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100650 return;
651
Chris Wilsonc0336662016-05-06 15:40:21 +0100652 if (INTEL_GEN(engine->i915) >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000653 kunmap(sg_page(engine->scratch.obj->pages->sgl));
654 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100655 }
656
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000657 drm_gem_object_unreference(&engine->scratch.obj->base);
658 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100659}
660
661int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000662intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000663{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664 int ret;
665
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000666 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667
Chris Wilsonc0336662016-05-06 15:40:21 +0100668 engine->scratch.obj = i915_gem_object_create(engine->i915->dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100669 if (IS_ERR(engine->scratch.obj)) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670 DRM_ERROR("Failed to allocate seqno page\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +0100671 ret = PTR_ERR(engine->scratch.obj);
672 engine->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673 goto err;
674 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100675
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000676 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
677 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100678 if (ret)
679 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000681 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682 if (ret)
683 goto err_unref;
684
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000685 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
686 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
687 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800688 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000689 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800690 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200692 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000693 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000694 return 0;
695
696err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000697 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000698err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000699 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000701 return ret;
702}
703
John Harrisone2be4fa2015-05-29 17:43:54 +0100704static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100705{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000706 struct intel_engine_cs *engine = req->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +0100707 struct i915_workarounds *w = &req->i915->workarounds;
708 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100709
Francisco Jerez02235802015-10-07 14:44:01 +0300710 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300711 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100712
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000713 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100714 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100715 if (ret)
716 return ret;
717
John Harrison5fb9de12015-05-29 17:44:07 +0100718 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300719 if (ret)
720 return ret;
721
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000722 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000724 intel_ring_emit_reg(engine, w->reg[i].addr);
725 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300726 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000727 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300728
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300730
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000731 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100732 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 if (ret)
734 return ret;
735
736 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
737
738 return 0;
739}
740
John Harrison87531812015-05-29 17:43:44 +0100741static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100742{
743 int ret;
744
John Harrisone2be4fa2015-05-29 17:43:54 +0100745 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100746 if (ret != 0)
747 return ret;
748
John Harrisonbe013632015-05-29 17:43:45 +0100749 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100750 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000751 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752
Chris Wilsone26e1b92016-01-29 16:49:05 +0000753 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100754}
755
Mika Kuoppala72253422014-10-07 17:21:26 +0300756static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200757 i915_reg_t addr,
758 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300759{
760 const u32 idx = dev_priv->workarounds.count;
761
762 if (WARN_ON(idx >= I915_MAX_WA_REGS))
763 return -ENOSPC;
764
765 dev_priv->workarounds.reg[idx].addr = addr;
766 dev_priv->workarounds.reg[idx].value = val;
767 dev_priv->workarounds.reg[idx].mask = mask;
768
769 dev_priv->workarounds.count++;
770
771 return 0;
772}
773
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100774#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000775 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300776 if (r) \
777 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100778 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300779
780#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000781 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300782
783#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000784 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300785
Damien Lespiau98533252014-12-08 17:33:51 +0000786#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000787 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300788
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000789#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
790#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000792#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300793
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000794static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
795 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000796{
Chris Wilsonc0336662016-05-06 15:40:21 +0100797 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery33136b02016-01-21 21:43:47 +0000798 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000799 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000800
801 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
802 return -EINVAL;
803
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000804 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000805 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000806 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000807
808 return 0;
809}
810
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000811static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100812{
Chris Wilsonc0336662016-05-06 15:40:21 +0100813 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery68c61982015-09-25 17:40:38 +0100814
815 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100816
Arun Siluvery717d84d2015-09-25 17:40:39 +0100817 /* WaDisableAsyncFlipPerfMode:bdw,chv */
818 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
819
Arun Siluveryd0581192015-09-25 17:40:40 +0100820 /* WaDisablePartialInstShootdown:bdw,chv */
821 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
822 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
823
Arun Siluverya340af52015-09-25 17:40:45 +0100824 /* Use Force Non-Coherent whenever executing a 3D context. This is a
825 * workaround for for a possible hang in the unlikely event a TLB
826 * invalidation occurs during a PSD flush.
827 */
828 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100829 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100830 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100831 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100832 HDC_FORCE_NON_COHERENT);
833
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100834 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
835 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
836 * polygons in the same 8x4 pixel/sample area to be processed without
837 * stalling waiting for the earlier ones to write to Hierarchical Z
838 * buffer."
839 *
840 * This optimization is off by default for BDW and CHV; turn it on.
841 */
842 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
843
Arun Siluvery48404632015-09-25 17:40:43 +0100844 /* Wa4x4STCOptimizationDisable:bdw,chv */
845 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
846
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100847 /*
848 * BSpec recommends 8x4 when MSAA is used,
849 * however in practice 16x4 seems fastest.
850 *
851 * Note that PS/WM thread counts depend on the WIZ hashing
852 * disable bit, which we don't touch here, but it's good
853 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
854 */
855 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
856 GEN6_WIZ_HASHING_MASK,
857 GEN6_WIZ_HASHING_16x4);
858
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100859 return 0;
860}
861
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000862static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300863{
Chris Wilsonc0336662016-05-06 15:40:21 +0100864 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100865 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300866
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000867 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100868 if (ret)
869 return ret;
870
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700871 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100872 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100873
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700874 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300875 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
876 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100877
Mika Kuoppala72253422014-10-07 17:21:26 +0300878 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
879 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100880
Mika Kuoppala72253422014-10-07 17:21:26 +0300881 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000882 /* WaForceContextSaveRestoreNonCoherent:bdw */
883 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000884 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Chris Wilsonc0336662016-05-06 15:40:21 +0100885 (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100886
Arun Siluvery86d7f232014-08-26 14:44:50 +0100887 return 0;
888}
889
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000890static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300891{
Chris Wilsonc0336662016-05-06 15:40:21 +0100892 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100893 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300894
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000895 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100896 if (ret)
897 return ret;
898
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300899 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100900 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300901
Kenneth Graunked60de812015-01-10 18:02:22 -0800902 /* Improve HiZ throughput on CHV. */
903 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
904
Mika Kuoppala72253422014-10-07 17:21:26 +0300905 return 0;
906}
907
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000908static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000909{
Chris Wilsonc0336662016-05-06 15:40:21 +0100910 struct drm_i915_private *dev_priv = engine->i915;
Imre Deak8ea6f892015-05-19 17:05:42 +0300911 uint32_t tmp;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000912 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000913
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300914 /* WaEnableLbsSlaRetryTimerDecrement:skl */
915 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
916 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
917
918 /* WaDisableKillLogic:bxt,skl */
919 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
920 ECOCHK_DIS_TLB);
921
Tim Gore950b2aa2016-03-16 16:13:46 +0000922 /* WaClearFlowControlGpgpuContextSave:skl,bxt */
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100923 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000924 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000925 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000926 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
927
Nick Hoatha119a6e2015-05-07 14:15:30 +0100928 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000929 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
930 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
931
Jani Nikulae87a0052015-10-20 15:22:02 +0300932 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +0100933 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
934 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000935 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
936 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000937
Jani Nikulae87a0052015-10-20 15:22:02 +0300938 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +0100939 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
940 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000941 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
942 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100943 /*
944 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
945 * but we do that in per ctx batchbuffer as there is an issue
946 * with this register not getting restored on ctx restore
947 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000948 }
949
Jani Nikulae87a0052015-10-20 15:22:02 +0300950 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Tim Gorebfd8ad42016-04-19 15:45:52 +0100951 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt */
952 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
953 GEN9_ENABLE_YV12_BUGFIX |
954 GEN9_ENABLE_GPGPU_PREEMPTION);
Nick Hoathcac23df2015-02-05 10:47:22 +0000955
Nick Hoath50683682015-05-07 14:15:35 +0100956 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100957 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100958 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
959 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000960
Nick Hoath16be17a2015-05-07 14:15:37 +0100961 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000962 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
963 GEN9_CCS_TLB_PREFETCH_ENABLE);
964
Imre Deak5a2ae952015-05-19 15:04:59 +0300965 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +0100966 if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_C0) ||
967 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200968 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
969 PIXEL_MASK_CAMMING_DISABLE);
970
Imre Deak8ea6f892015-05-19 17:05:42 +0300971 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
972 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Chris Wilsonc0336662016-05-06 15:40:21 +0100973 if (IS_SKL_REVID(dev_priv, SKL_REVID_F0, REVID_FOREVER) ||
974 IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300975 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
976 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
977
Arun Siluvery8c761602015-09-08 10:31:48 +0100978 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +0100979 if (IS_SKYLAKE(dev_priv) || IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100980 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
981 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100982
Robert Beckett6b6d5622015-09-08 10:31:52 +0100983 /* WaDisableSTUnitPowerOptimization:skl,bxt */
984 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
985
Arun Siluvery6ecf56a2016-01-21 21:43:54 +0000986 /* WaOCLCoherentLineFlush:skl,bxt */
987 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
988 GEN8_LQSC_FLUSH_COHERENT_LINES));
989
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000990 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000991 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000992 if (ret)
993 return ret;
994
Arun Siluvery3669ab62016-01-21 21:43:49 +0000995 /* WaAllowUMDToModifyHDCChicken1:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000996 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +0000997 if (ret)
998 return ret;
999
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001000 return 0;
1001}
1002
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001003static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001004{
Chris Wilsonc0336662016-05-06 15:40:21 +01001005 struct drm_i915_private *dev_priv = engine->i915;
Damien Lespiaub7668792015-02-14 18:30:29 +00001006 u8 vals[3] = { 0, 0, 0 };
1007 unsigned int i;
1008
1009 for (i = 0; i < 3; i++) {
1010 u8 ss;
1011
1012 /*
1013 * Only consider slices where one, and only one, subslice has 7
1014 * EUs
1015 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001016 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001017 continue;
1018
1019 /*
1020 * subslice_7eu[i] != 0 (because of the check above) and
1021 * ss_max == 4 (maximum number of subslices possible per slice)
1022 *
1023 * -> 0 <= ss <= 3;
1024 */
1025 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1026 vals[i] = 3 - ss;
1027 }
1028
1029 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1030 return 0;
1031
1032 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1033 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1034 GEN9_IZ_HASHING_MASK(2) |
1035 GEN9_IZ_HASHING_MASK(1) |
1036 GEN9_IZ_HASHING_MASK(0),
1037 GEN9_IZ_HASHING(2, vals[2]) |
1038 GEN9_IZ_HASHING(1, vals[1]) |
1039 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001040
Mika Kuoppala72253422014-10-07 17:21:26 +03001041 return 0;
1042}
1043
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001044static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001045{
Chris Wilsonc0336662016-05-06 15:40:21 +01001046 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001047 int ret;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001048
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001049 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001050 if (ret)
1051 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001052
Arun Siluverya78536e2016-01-21 21:43:53 +00001053 /*
1054 * Actual WA is to disable percontext preemption granularity control
1055 * until D0 which is the default case so this is equivalent to
1056 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1057 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001058 if (IS_SKL_REVID(dev_priv, SKL_REVID_E0, REVID_FOREVER)) {
Arun Siluverya78536e2016-01-21 21:43:53 +00001059 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1060 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1061 }
1062
Chris Wilsonc0336662016-05-06 15:40:21 +01001063 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001064 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1065 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1066 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1067 }
1068
1069 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1070 * involving this register should also be added to WA batch as required.
1071 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001072 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001073 /* WaDisableLSQCROPERFforOCL:skl */
1074 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1075 GEN8_LQSC_RO_PERF_DIS);
1076
1077 /* WaEnableGapsTsvCreditFix:skl */
Chris Wilsonc0336662016-05-06 15:40:21 +01001078 if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001079 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1080 GEN9_GAPS_TSV_CREDIT_DISABLE));
1081 }
1082
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001083 /* WaDisablePowerCompilerClockGating:skl */
Chris Wilsonc0336662016-05-06 15:40:21 +01001084 if (IS_SKL_REVID(dev_priv, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001085 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1086 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1087
Mika Kuoppala97ea6be2016-04-05 15:56:17 +03001088 /* This is tied to WaForceContextSaveRestoreNonCoherent */
Chris Wilsonc0336662016-05-06 15:40:21 +01001089 if (IS_SKL_REVID(dev_priv, 0, REVID_FOREVER)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001090 /*
1091 *Use Force Non-Coherent whenever executing a 3D context. This
1092 * is a workaround for a possible hang in the unlikely event
1093 * a TLB invalidation occurs during a PSD flush.
1094 */
1095 /* WaForceEnableNonCoherent:skl */
1096 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1097 HDC_FORCE_NON_COHERENT);
Mika Kuoppalae2386592015-12-18 16:14:53 +02001098
1099 /* WaDisableHDCInvalidation:skl */
1100 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1101 BDW_DISABLE_HDC_INVALIDATION);
Nick Hoathb62adbd2015-05-07 14:15:34 +01001102 }
1103
Jani Nikulae87a0052015-10-20 15:22:02 +03001104 /* WaBarrierPerformanceFixDisable:skl */
Chris Wilsonc0336662016-05-06 15:40:21 +01001105 if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001106 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1107 HDC_FENCE_DEST_SLM_DISABLE |
1108 HDC_BARRIER_PERFORMANCE_DISABLE);
1109
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001110 /* WaDisableSbeCacheDispatchPortSharing:skl */
Chris Wilsonc0336662016-05-06 15:40:21 +01001111 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001112 WA_SET_BIT_MASKED(
1113 GEN7_HALF_SLICE_CHICKEN1,
1114 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001115
Arun Siluvery61074972016-01-21 21:43:52 +00001116 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001117 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001118 if (ret)
1119 return ret;
1120
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001121 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001122}
1123
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001124static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001125{
Chris Wilsonc0336662016-05-06 15:40:21 +01001126 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001127 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001128
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001129 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001130 if (ret)
1131 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001132
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001133 /* WaStoreMultiplePTEenable:bxt */
1134 /* This is a requirement according to Hardware specification */
Chris Wilsonc0336662016-05-06 15:40:21 +01001135 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001136 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1137
1138 /* WaSetClckGatingDisableMedia:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001139 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001140 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1141 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1142 }
1143
Nick Hoathdfb601e2015-04-10 13:12:24 +01001144 /* WaDisableThreadStallDopClockGating:bxt */
1145 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1146 STALL_DOP_GATING_DISABLE);
1147
Nick Hoath983b4b92015-04-10 13:12:25 +01001148 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001149 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001150 WA_SET_BIT_MASKED(
1151 GEN7_HALF_SLICE_CHICKEN1,
1152 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1153 }
1154
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001155 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1156 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1157 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001158 /* WaDisableLSQCROPERFforOCL:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001159 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001160 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001161 if (ret)
1162 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001163
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001164 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001165 if (ret)
1166 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001167 }
1168
Tim Gore050fc462016-04-22 09:46:01 +01001169 /* WaProgramL3SqcReg1DefaultForPerf:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001170 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
Imre Deak36579cb2016-05-03 15:54:20 +03001171 I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
1172 L3_HIGH_PRIO_CREDITS(2));
Tim Gore050fc462016-04-22 09:46:01 +01001173
Nick Hoathcae04372015-03-17 11:39:38 +02001174 return 0;
1175}
1176
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001177int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001178{
Chris Wilsonc0336662016-05-06 15:40:21 +01001179 struct drm_i915_private *dev_priv = engine->i915;
Mika Kuoppala72253422014-10-07 17:21:26 +03001180
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001181 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001182
1183 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001184 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001185
Chris Wilsonc0336662016-05-06 15:40:21 +01001186 if (IS_BROADWELL(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001187 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001188
Chris Wilsonc0336662016-05-06 15:40:21 +01001189 if (IS_CHERRYVIEW(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001190 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001191
Chris Wilsonc0336662016-05-06 15:40:21 +01001192 if (IS_SKYLAKE(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001193 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001194
Chris Wilsonc0336662016-05-06 15:40:21 +01001195 if (IS_BROXTON(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001196 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001197
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001198 return 0;
1199}
1200
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001201static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001202{
Chris Wilsonc0336662016-05-06 15:40:21 +01001203 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001204 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001205 if (ret)
1206 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001207
Akash Goel61a563a2014-03-25 18:01:50 +05301208 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001209 if (IS_GEN(dev_priv, 4, 6))
Daniel Vetter6b26c862012-04-24 14:04:12 +02001210 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001211
1212 /* We need to disable the AsyncFlip performance optimisations in order
1213 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1214 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001215 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001216 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001217 */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001218 if (IS_GEN(dev_priv, 6, 7))
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001219 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1220
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001221 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301222 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonc0336662016-05-06 15:40:21 +01001223 if (IS_GEN6(dev_priv))
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001224 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001225 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001226
Akash Goel01fa0302014-03-24 23:00:04 +05301227 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilsonc0336662016-05-06 15:40:21 +01001228 if (IS_GEN7(dev_priv))
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001229 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301230 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001231 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001232
Chris Wilsonc0336662016-05-06 15:40:21 +01001233 if (IS_GEN6(dev_priv)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001234 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1235 * "If this bit is set, STCunit will have LRA as replacement
1236 * policy. [...] This bit must be reset. LRA replacement
1237 * policy is not supported."
1238 */
1239 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001240 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001241 }
1242
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01001243 if (IS_GEN(dev_priv, 6, 7))
Daniel Vetter6b26c862012-04-24 14:04:12 +02001244 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001245
Chris Wilsonc0336662016-05-06 15:40:21 +01001246 if (HAS_L3_DPF(dev_priv))
1247 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev_priv));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001248
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001249 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001250}
1251
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001252static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001253{
Chris Wilsonc0336662016-05-06 15:40:21 +01001254 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07001255
1256 if (dev_priv->semaphore_obj) {
1257 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1258 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1259 dev_priv->semaphore_obj = NULL;
1260 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001261
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001262 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001263}
1264
John Harrisonf7169682015-05-29 17:44:05 +01001265static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001266 unsigned int num_dwords)
1267{
1268#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001269 struct intel_engine_cs *signaller = signaller_req->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +01001270 struct drm_i915_private *dev_priv = signaller_req->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07001271 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001272 enum intel_engine_id id;
1273 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001274
Chris Wilsonc0336662016-05-06 15:40:21 +01001275 num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
Ben Widawsky3e789982014-06-30 09:53:37 -07001276 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1277#undef MBOX_UPDATE_DWORDS
1278
John Harrison5fb9de12015-05-29 17:44:07 +01001279 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001280 if (ret)
1281 return ret;
1282
Dave Gordonc3232b12016-03-23 18:19:53 +00001283 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001284 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001285 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001286 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1287 continue;
1288
John Harrisonf7169682015-05-29 17:44:05 +01001289 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001290 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1291 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1292 PIPE_CONTROL_QW_WRITE |
Chris Wilsonf9a4ea32016-04-29 13:18:24 +01001293 PIPE_CONTROL_CS_STALL);
Ben Widawsky3e789982014-06-30 09:53:37 -07001294 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1295 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001296 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001297 intel_ring_emit(signaller, 0);
1298 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson215a7e32016-04-29 13:18:23 +01001299 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001300 intel_ring_emit(signaller, 0);
1301 }
1302
1303 return 0;
1304}
1305
John Harrisonf7169682015-05-29 17:44:05 +01001306static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001307 unsigned int num_dwords)
1308{
1309#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001310 struct intel_engine_cs *signaller = signaller_req->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +01001311 struct drm_i915_private *dev_priv = signaller_req->i915;
Ben Widawsky3e789982014-06-30 09:53:37 -07001312 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001313 enum intel_engine_id id;
1314 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001315
Chris Wilsonc0336662016-05-06 15:40:21 +01001316 num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
Ben Widawsky3e789982014-06-30 09:53:37 -07001317 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1318#undef MBOX_UPDATE_DWORDS
1319
John Harrison5fb9de12015-05-29 17:44:07 +01001320 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001321 if (ret)
1322 return ret;
1323
Dave Gordonc3232b12016-03-23 18:19:53 +00001324 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001325 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001326 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001327 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1328 continue;
1329
John Harrisonf7169682015-05-29 17:44:05 +01001330 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001331 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1332 MI_FLUSH_DW_OP_STOREDW);
1333 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1334 MI_FLUSH_DW_USE_GTT);
1335 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001336 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001337 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson215a7e32016-04-29 13:18:23 +01001338 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001339 intel_ring_emit(signaller, 0);
1340 }
1341
1342 return 0;
1343}
1344
John Harrisonf7169682015-05-29 17:44:05 +01001345static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001346 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001347{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001348 struct intel_engine_cs *signaller = signaller_req->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +01001349 struct drm_i915_private *dev_priv = signaller_req->i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001350 struct intel_engine_cs *useless;
Dave Gordonc3232b12016-03-23 18:19:53 +00001351 enum intel_engine_id id;
1352 int ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001353
Ben Widawskya1444b72014-06-30 09:53:35 -07001354#define MBOX_UPDATE_DWORDS 3
Chris Wilsonc0336662016-05-06 15:40:21 +01001355 num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
Ben Widawskya1444b72014-06-30 09:53:35 -07001356 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1357#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001358
John Harrison5fb9de12015-05-29 17:44:07 +01001359 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001360 if (ret)
1361 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001362
Dave Gordonc3232b12016-03-23 18:19:53 +00001363 for_each_engine_id(useless, dev_priv, id) {
1364 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001365
1366 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001367 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001368
Ben Widawsky78325f22014-04-29 14:52:29 -07001369 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001370 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001371 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001372 }
1373 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001374
Ben Widawskya1444b72014-06-30 09:53:35 -07001375 /* If num_dwords was rounded, make sure the tail pointer is correct */
1376 if (num_rings % 2 == 0)
1377 intel_ring_emit(signaller, MI_NOOP);
1378
Ben Widawsky024a43e2014-04-29 14:52:30 -07001379 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001380}
1381
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001382/**
1383 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001384 *
1385 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001386 *
1387 * Update the mailbox registers in the *other* rings with the current seqno.
1388 * This acts like a signal in the canonical semaphore.
1389 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001390static int
John Harrisonee044a82015-05-29 17:44:00 +01001391gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001392{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001393 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001394 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001395
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001396 if (engine->semaphore.signal)
1397 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001398 else
John Harrison5fb9de12015-05-29 17:44:07 +01001399 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001400
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001401 if (ret)
1402 return ret;
1403
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001404 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1405 intel_ring_emit(engine,
1406 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1407 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1408 intel_ring_emit(engine, MI_USER_INTERRUPT);
1409 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001410
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001411 return 0;
1412}
1413
Chris Wilsona58c01a2016-04-29 13:18:21 +01001414static int
1415gen8_render_add_request(struct drm_i915_gem_request *req)
1416{
1417 struct intel_engine_cs *engine = req->engine;
1418 int ret;
1419
1420 if (engine->semaphore.signal)
1421 ret = engine->semaphore.signal(req, 8);
1422 else
1423 ret = intel_ring_begin(req, 8);
1424 if (ret)
1425 return ret;
1426
1427 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
1428 intel_ring_emit(engine, (PIPE_CONTROL_GLOBAL_GTT_IVB |
1429 PIPE_CONTROL_CS_STALL |
1430 PIPE_CONTROL_QW_WRITE));
1431 intel_ring_emit(engine, intel_hws_seqno_address(req->engine));
1432 intel_ring_emit(engine, 0);
1433 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1434 /* We're thrashing one dword of HWS. */
1435 intel_ring_emit(engine, 0);
1436 intel_ring_emit(engine, MI_USER_INTERRUPT);
1437 intel_ring_emit(engine, MI_NOOP);
1438 __intel_ring_advance(engine);
1439
1440 return 0;
1441}
1442
Chris Wilsonc0336662016-05-06 15:40:21 +01001443static inline bool i915_gem_has_seqno_wrapped(struct drm_i915_private *dev_priv,
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001444 u32 seqno)
1445{
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001446 return dev_priv->last_seqno < seqno;
1447}
1448
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001449/**
1450 * intel_ring_sync - sync the waiter to the signaller on seqno
1451 *
1452 * @waiter - ring that is waiting
1453 * @signaller - ring which has, or will signal
1454 * @seqno - seqno which the waiter will block on
1455 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001456
1457static int
John Harrison599d9242015-05-29 17:44:04 +01001458gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001459 struct intel_engine_cs *signaller,
1460 u32 seqno)
1461{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001462 struct intel_engine_cs *waiter = waiter_req->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +01001463 struct drm_i915_private *dev_priv = waiter_req->i915;
Chris Wilson6ef48d72016-04-29 13:18:25 +01001464 struct i915_hw_ppgtt *ppgtt;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001465 int ret;
1466
John Harrison5fb9de12015-05-29 17:44:07 +01001467 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001468 if (ret)
1469 return ret;
1470
1471 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1472 MI_SEMAPHORE_GLOBAL_GTT |
1473 MI_SEMAPHORE_SAD_GTE_SDD);
1474 intel_ring_emit(waiter, seqno);
1475 intel_ring_emit(waiter,
1476 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1477 intel_ring_emit(waiter,
1478 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1479 intel_ring_advance(waiter);
Chris Wilson6ef48d72016-04-29 13:18:25 +01001480
1481 /* When the !RCS engines idle waiting upon a semaphore, they lose their
1482 * pagetables and we must reload them before executing the batch.
1483 * We do this on the i915_switch_context() following the wait and
1484 * before the dispatch.
1485 */
1486 ppgtt = waiter_req->ctx->ppgtt;
1487 if (ppgtt && waiter_req->engine->id != RCS)
1488 ppgtt->pd_dirty_rings |= intel_engine_flag(waiter_req->engine);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001489 return 0;
1490}
1491
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001492static int
John Harrison599d9242015-05-29 17:44:04 +01001493gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001494 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001495 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001496{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001497 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001498 u32 dw1 = MI_SEMAPHORE_MBOX |
1499 MI_SEMAPHORE_COMPARE |
1500 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001501 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1502 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001503
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001504 /* Throughout all of the GEM code, seqno passed implies our current
1505 * seqno is >= the last seqno executed. However for hardware the
1506 * comparison is strictly greater than.
1507 */
1508 seqno -= 1;
1509
Ben Widawskyebc348b2014-04-29 14:52:28 -07001510 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001511
John Harrison5fb9de12015-05-29 17:44:07 +01001512 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001513 if (ret)
1514 return ret;
1515
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001516 /* If seqno wrap happened, omit the wait with no-ops */
Chris Wilsonc0336662016-05-06 15:40:21 +01001517 if (likely(!i915_gem_has_seqno_wrapped(waiter_req->i915, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001518 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001519 intel_ring_emit(waiter, seqno);
1520 intel_ring_emit(waiter, 0);
1521 intel_ring_emit(waiter, MI_NOOP);
1522 } else {
1523 intel_ring_emit(waiter, MI_NOOP);
1524 intel_ring_emit(waiter, MI_NOOP);
1525 intel_ring_emit(waiter, MI_NOOP);
1526 intel_ring_emit(waiter, MI_NOOP);
1527 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001528 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001529
1530 return 0;
1531}
1532
Chris Wilsonc6df5412010-12-15 09:56:50 +00001533#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1534do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001535 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1536 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001537 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1538 intel_ring_emit(ring__, 0); \
1539 intel_ring_emit(ring__, 0); \
1540} while (0)
1541
1542static int
John Harrisonee044a82015-05-29 17:44:00 +01001543pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001544{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001545 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001546 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001547 int ret;
1548
1549 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1550 * incoherent with writes to memory, i.e. completely fubar,
1551 * so we need to use PIPE_NOTIFY instead.
1552 *
1553 * However, we also need to workaround the qword write
1554 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1555 * memory before requesting an interrupt.
1556 */
John Harrison5fb9de12015-05-29 17:44:07 +01001557 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001558 if (ret)
1559 return ret;
1560
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001561 intel_ring_emit(engine,
1562 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001563 PIPE_CONTROL_WRITE_FLUSH |
1564 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001565 intel_ring_emit(engine,
1566 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1567 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1568 intel_ring_emit(engine, 0);
1569 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001570 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001571 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001572 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001573 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001574 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001575 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001576 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001577 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001578 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001579 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001580
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001581 intel_ring_emit(engine,
1582 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001583 PIPE_CONTROL_WRITE_FLUSH |
1584 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001585 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001586 intel_ring_emit(engine,
1587 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1588 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1589 intel_ring_emit(engine, 0);
1590 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001591
Chris Wilsonc6df5412010-12-15 09:56:50 +00001592 return 0;
1593}
1594
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001595static void
1596gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001597{
Chris Wilsonc0336662016-05-06 15:40:21 +01001598 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001599
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001600 /* Workaround to force correct ordering between irq and seqno writes on
1601 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +01001602 * ACTHD) before reading the status page.
1603 *
1604 * Note that this effectively stalls the read by the time it takes to
1605 * do a memory transaction, which more or less ensures that the write
1606 * from the GPU has sufficient time to invalidate the CPU cacheline.
1607 * Alternatively we could delay the interrupt from the CS ring to give
1608 * the write time to land, but that would incur a delay after every
1609 * batch i.e. much more frequent than a delay when waiting for the
1610 * interrupt (with the same net latency).
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001611 *
1612 * Also note that to prevent whole machine hangs on gen7, we have to
1613 * take the spinlock to guard against concurrent cacheline access.
Chris Wilson9b9ed302016-04-09 10:57:53 +01001614 */
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001615 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001616 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001617 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001618}
1619
1620static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001621ring_get_seqno(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001622{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001623 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001624}
1625
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001626static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001627ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001628{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001629 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001630}
1631
Chris Wilsonc6df5412010-12-15 09:56:50 +00001632static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001633pc_render_get_seqno(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001634{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001635 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001636}
1637
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001638static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001639pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001640{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001641 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001642}
1643
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001644static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001645gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001646{
Chris Wilsonc0336662016-05-06 15:40:21 +01001647 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001648 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001649
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001650 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001651 return false;
1652
Chris Wilson7338aef2012-04-24 21:48:47 +01001653 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001654 if (engine->irq_refcount++ == 0)
1655 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001656 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001657
1658 return true;
1659}
1660
1661static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001662gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001663{
Chris Wilsonc0336662016-05-06 15:40:21 +01001664 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001665 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001666
Chris Wilson7338aef2012-04-24 21:48:47 +01001667 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001668 if (--engine->irq_refcount == 0)
1669 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001670 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001671}
1672
1673static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001674i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001675{
Chris Wilsonc0336662016-05-06 15:40:21 +01001676 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001677 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001678
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001679 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001680 return false;
1681
Chris Wilson7338aef2012-04-24 21:48:47 +01001682 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001683 if (engine->irq_refcount++ == 0) {
1684 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001685 I915_WRITE(IMR, dev_priv->irq_mask);
1686 POSTING_READ(IMR);
1687 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001688 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001689
1690 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001691}
1692
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001693static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001694i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001695{
Chris Wilsonc0336662016-05-06 15:40:21 +01001696 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001697 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001698
Chris Wilson7338aef2012-04-24 21:48:47 +01001699 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001700 if (--engine->irq_refcount == 0) {
1701 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001702 I915_WRITE(IMR, dev_priv->irq_mask);
1703 POSTING_READ(IMR);
1704 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001705 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001706}
1707
Chris Wilsonc2798b12012-04-22 21:13:57 +01001708static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001709i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001710{
Chris Wilsonc0336662016-05-06 15:40:21 +01001711 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001712 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001713
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001714 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001715 return false;
1716
Chris Wilson7338aef2012-04-24 21:48:47 +01001717 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001718 if (engine->irq_refcount++ == 0) {
1719 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001720 I915_WRITE16(IMR, dev_priv->irq_mask);
1721 POSTING_READ16(IMR);
1722 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001723 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001724
1725 return true;
1726}
1727
1728static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001729i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001730{
Chris Wilsonc0336662016-05-06 15:40:21 +01001731 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001732 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001733
Chris Wilson7338aef2012-04-24 21:48:47 +01001734 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001735 if (--engine->irq_refcount == 0) {
1736 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001737 I915_WRITE16(IMR, dev_priv->irq_mask);
1738 POSTING_READ16(IMR);
1739 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001740 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001741}
1742
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001743static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001744bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001745 u32 invalidate_domains,
1746 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001747{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001748 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001749 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001750
John Harrison5fb9de12015-05-29 17:44:07 +01001751 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001752 if (ret)
1753 return ret;
1754
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001755 intel_ring_emit(engine, MI_FLUSH);
1756 intel_ring_emit(engine, MI_NOOP);
1757 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001758 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001759}
1760
Chris Wilson3cce4692010-10-27 16:11:02 +01001761static int
John Harrisonee044a82015-05-29 17:44:00 +01001762i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001763{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001764 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001765 int ret;
1766
John Harrison5fb9de12015-05-29 17:44:07 +01001767 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001768 if (ret)
1769 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001770
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001771 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1772 intel_ring_emit(engine,
1773 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1774 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1775 intel_ring_emit(engine, MI_USER_INTERRUPT);
1776 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001777
Chris Wilson3cce4692010-10-27 16:11:02 +01001778 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001779}
1780
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001781static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001782gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001783{
Chris Wilsonc0336662016-05-06 15:40:21 +01001784 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001785 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001786
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001787 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1788 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001789
Chris Wilson7338aef2012-04-24 21:48:47 +01001790 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001791 if (engine->irq_refcount++ == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01001792 if (HAS_L3_DPF(dev_priv) && engine->id == RCS)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001793 I915_WRITE_IMR(engine,
1794 ~(engine->irq_enable_mask |
Chris Wilsonc0336662016-05-06 15:40:21 +01001795 GT_PARITY_ERROR(dev_priv)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001796 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001797 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1798 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001799 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001800 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001801
1802 return true;
1803}
1804
1805static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001806gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001807{
Chris Wilsonc0336662016-05-06 15:40:21 +01001808 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7338aef2012-04-24 21:48:47 +01001809 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001810
Chris Wilson7338aef2012-04-24 21:48:47 +01001811 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001812 if (--engine->irq_refcount == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01001813 if (HAS_L3_DPF(dev_priv) && engine->id == RCS)
1814 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev_priv));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001815 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001816 I915_WRITE_IMR(engine, ~0);
1817 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001818 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001819 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001820}
1821
Ben Widawskya19d2932013-05-28 19:22:30 -07001822static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001823hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001824{
Chris Wilsonc0336662016-05-06 15:40:21 +01001825 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawskya19d2932013-05-28 19:22:30 -07001826 unsigned long flags;
1827
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001828 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001829 return false;
1830
Daniel Vetter59cdb632013-07-04 23:35:28 +02001831 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001832 if (engine->irq_refcount++ == 0) {
1833 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1834 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001835 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001836 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001837
1838 return true;
1839}
1840
1841static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001842hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001843{
Chris Wilsonc0336662016-05-06 15:40:21 +01001844 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawskya19d2932013-05-28 19:22:30 -07001845 unsigned long flags;
1846
Daniel Vetter59cdb632013-07-04 23:35:28 +02001847 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001848 if (--engine->irq_refcount == 0) {
1849 I915_WRITE_IMR(engine, ~0);
1850 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001851 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001852 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001853}
1854
Ben Widawskyabd58f02013-11-02 21:07:09 -07001855static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001856gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001857{
Chris Wilsonc0336662016-05-06 15:40:21 +01001858 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001859 unsigned long flags;
1860
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001861 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001862 return false;
1863
1864 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001865 if (engine->irq_refcount++ == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01001866 if (HAS_L3_DPF(dev_priv) && engine->id == RCS) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001867 I915_WRITE_IMR(engine,
1868 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001869 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1870 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001871 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001872 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001873 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001874 }
1875 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1876
1877 return true;
1878}
1879
1880static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001881gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001882{
Chris Wilsonc0336662016-05-06 15:40:21 +01001883 struct drm_i915_private *dev_priv = engine->i915;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001884 unsigned long flags;
1885
1886 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001887 if (--engine->irq_refcount == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01001888 if (HAS_L3_DPF(dev_priv) && engine->id == RCS) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001889 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001890 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1891 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001892 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001893 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001894 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001895 }
1896 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1897}
1898
Zou Nan haid1b851f2010-05-21 09:08:57 +08001899static int
John Harrison53fddaf2015-05-29 17:44:02 +01001900i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001901 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001902 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001903{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001904 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001905 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001906
John Harrison5fb9de12015-05-29 17:44:07 +01001907 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001908 if (ret)
1909 return ret;
1910
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001911 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001912 MI_BATCH_BUFFER_START |
1913 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001914 (dispatch_flags & I915_DISPATCH_SECURE ?
1915 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001916 intel_ring_emit(engine, offset);
1917 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001918
Zou Nan haid1b851f2010-05-21 09:08:57 +08001919 return 0;
1920}
1921
Daniel Vetterb45305f2012-12-17 16:21:27 +01001922/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1923#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001924#define I830_TLB_ENTRIES (2)
1925#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001926static int
John Harrison53fddaf2015-05-29 17:44:02 +01001927i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001928 u64 offset, u32 len,
1929 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001930{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001931 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001932 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001933 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001934
John Harrison5fb9de12015-05-29 17:44:07 +01001935 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001936 if (ret)
1937 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001938
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001939 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001940 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1941 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1942 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1943 intel_ring_emit(engine, cs_offset);
1944 intel_ring_emit(engine, 0xdeadbeef);
1945 intel_ring_emit(engine, MI_NOOP);
1946 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001947
John Harrison8e004ef2015-02-13 11:48:10 +00001948 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001949 if (len > I830_BATCH_LIMIT)
1950 return -ENOSPC;
1951
John Harrison5fb9de12015-05-29 17:44:07 +01001952 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001953 if (ret)
1954 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001955
1956 /* Blit the batch (which has now all relocs applied) to the
1957 * stable batch scratch bo area (so that the CS never
1958 * stumbles over its tlb invalidation bug) ...
1959 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001960 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1961 intel_ring_emit(engine,
1962 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1963 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1964 intel_ring_emit(engine, cs_offset);
1965 intel_ring_emit(engine, 4096);
1966 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001967
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001968 intel_ring_emit(engine, MI_FLUSH);
1969 intel_ring_emit(engine, MI_NOOP);
1970 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001971
1972 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001973 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001974 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001975
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001976 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001977 if (ret)
1978 return ret;
1979
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001980 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1981 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1982 0 : MI_BATCH_NON_SECURE));
1983 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001984
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001985 return 0;
1986}
1987
1988static int
John Harrison53fddaf2015-05-29 17:44:02 +01001989i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001990 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001991 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001992{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001993 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001994 int ret;
1995
John Harrison5fb9de12015-05-29 17:44:07 +01001996 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001997 if (ret)
1998 return ret;
1999
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002000 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
2001 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
2002 0 : MI_BATCH_NON_SECURE));
2003 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002004
Eric Anholt62fdfea2010-05-21 13:26:39 -07002005 return 0;
2006}
2007
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002008static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002009{
Chris Wilsonc0336662016-05-06 15:40:21 +01002010 struct drm_i915_private *dev_priv = engine->i915;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002011
2012 if (!dev_priv->status_page_dmah)
2013 return;
2014
Chris Wilsonc0336662016-05-06 15:40:21 +01002015 drm_pci_free(dev_priv->dev, dev_priv->status_page_dmah);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002016 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002017}
2018
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002019static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002020{
Chris Wilson05394f32010-11-08 19:18:58 +00002021 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002022
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002023 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002024 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002025 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002026
Chris Wilson9da3da62012-06-01 15:20:22 +01002027 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002028 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002029 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002030 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002031}
2032
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002033static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002034{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002035 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002036
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002037 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002038 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002039 int ret;
2040
Chris Wilsonc0336662016-05-06 15:40:21 +01002041 obj = i915_gem_object_create(engine->i915->dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002042 if (IS_ERR(obj)) {
Chris Wilsone3efda42014-04-09 09:19:41 +01002043 DRM_ERROR("Failed to allocate status page\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002044 return PTR_ERR(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01002045 }
2046
2047 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2048 if (ret)
2049 goto err_unref;
2050
Chris Wilson1f767e02014-07-03 17:33:03 -04002051 flags = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +01002052 if (!HAS_LLC(engine->i915))
Chris Wilson1f767e02014-07-03 17:33:03 -04002053 /* On g33, we cannot place HWS above 256MiB, so
2054 * restrict its pinning to the low mappable arena.
2055 * Though this restriction is not documented for
2056 * gen4, gen5, or byt, they also behave similarly
2057 * and hang if the HWS is placed at the top of the
2058 * GTT. To generalise, it appears that all !llc
2059 * platforms have issues with us placing the HWS
2060 * above the mappable region (even though we never
2061 * actualy map it).
2062 */
2063 flags |= PIN_MAPPABLE;
2064 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002065 if (ret) {
2066err_unref:
2067 drm_gem_object_unreference(&obj->base);
2068 return ret;
2069 }
2070
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002071 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002072 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002073
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002074 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2075 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2076 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002077
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002078 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002079 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002080
2081 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002082}
2083
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002084static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002085{
Chris Wilsonc0336662016-05-06 15:40:21 +01002086 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002087
2088 if (!dev_priv->status_page_dmah) {
2089 dev_priv->status_page_dmah =
Chris Wilsonc0336662016-05-06 15:40:21 +01002090 drm_pci_alloc(dev_priv->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002091 if (!dev_priv->status_page_dmah)
2092 return -ENOMEM;
2093 }
2094
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002095 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2096 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002097
2098 return 0;
2099}
2100
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002101void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2102{
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002103 GEM_BUG_ON(ringbuf->vma == NULL);
2104 GEM_BUG_ON(ringbuf->virtual_start == NULL);
2105
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002106 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002107 i915_gem_object_unpin_map(ringbuf->obj);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002108 else
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002109 i915_vma_unpin_iomap(ringbuf->vma);
Dave Gordon83052162016-04-12 14:46:16 +01002110 ringbuf->virtual_start = NULL;
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002111
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002112 i915_gem_object_ggtt_unpin(ringbuf->obj);
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002113 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002114}
2115
Chris Wilsonc0336662016-05-06 15:40:21 +01002116int intel_pin_and_map_ringbuffer_obj(struct drm_i915_private *dev_priv,
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002117 struct intel_ringbuffer *ringbuf)
2118{
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002119 struct drm_i915_gem_object *obj = ringbuf->obj;
Chris Wilsona687a432016-04-13 17:35:11 +01002120 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
2121 unsigned flags = PIN_OFFSET_BIAS | 4096;
Dave Gordon83052162016-04-12 14:46:16 +01002122 void *addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002123 int ret;
2124
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002125 if (HAS_LLC(dev_priv) && !obj->stolen) {
Chris Wilsona687a432016-04-13 17:35:11 +01002126 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002127 if (ret)
2128 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002129
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002130 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002131 if (ret)
2132 goto err_unpin;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002133
Dave Gordon83052162016-04-12 14:46:16 +01002134 addr = i915_gem_object_pin_map(obj);
2135 if (IS_ERR(addr)) {
2136 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002137 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002138 }
2139 } else {
Chris Wilsona687a432016-04-13 17:35:11 +01002140 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
2141 flags | PIN_MAPPABLE);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002142 if (ret)
2143 return ret;
2144
2145 ret = i915_gem_object_set_to_gtt_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002146 if (ret)
2147 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002148
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002149 /* Access through the GTT requires the device to be awake. */
2150 assert_rpm_wakelock_held(dev_priv);
2151
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002152 addr = i915_vma_pin_iomap(i915_gem_obj_to_ggtt(obj));
2153 if (IS_ERR(addr)) {
2154 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002155 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002156 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002157 }
2158
Dave Gordon83052162016-04-12 14:46:16 +01002159 ringbuf->virtual_start = addr;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002160 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002161 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01002162
2163err_unpin:
2164 i915_gem_object_ggtt_unpin(obj);
2165 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002166}
2167
Chris Wilson01101fa2015-09-03 13:01:39 +01002168static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002169{
Oscar Mateo2919d292014-07-03 16:28:02 +01002170 drm_gem_object_unreference(&ringbuf->obj->base);
2171 ringbuf->obj = NULL;
2172}
2173
Chris Wilson01101fa2015-09-03 13:01:39 +01002174static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2175 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002176{
Chris Wilsone3efda42014-04-09 09:19:41 +01002177 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002178
2179 obj = NULL;
2180 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002181 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002182 if (obj == NULL)
Dave Gordond37cd8a2016-04-22 19:14:32 +01002183 obj = i915_gem_object_create(dev, ringbuf->size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002184 if (IS_ERR(obj))
2185 return PTR_ERR(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01002186
Akash Goel24f3a8c2014-06-17 10:59:42 +05302187 /* mark ring buffers as read-only from GPU side by default */
2188 obj->gt_ro = 1;
2189
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002190 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002191
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002192 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002193}
2194
Chris Wilson01101fa2015-09-03 13:01:39 +01002195struct intel_ringbuffer *
2196intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2197{
2198 struct intel_ringbuffer *ring;
2199 int ret;
2200
2201 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002202 if (ring == NULL) {
2203 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2204 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002205 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002206 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002207
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002208 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002209 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002210
2211 ring->size = size;
2212 /* Workaround an erratum on the i830 which causes a hang if
2213 * the TAIL pointer points to within the last 2 cachelines
2214 * of the buffer.
2215 */
2216 ring->effective_size = size;
Chris Wilsonc0336662016-05-06 15:40:21 +01002217 if (IS_I830(engine->i915) || IS_845G(engine->i915))
Chris Wilson01101fa2015-09-03 13:01:39 +01002218 ring->effective_size -= 2 * CACHELINE_BYTES;
2219
2220 ring->last_retired_head = -1;
2221 intel_ring_update_space(ring);
2222
Chris Wilsonc0336662016-05-06 15:40:21 +01002223 ret = intel_alloc_ringbuffer_obj(engine->i915->dev, ring);
Chris Wilson01101fa2015-09-03 13:01:39 +01002224 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002225 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2226 engine->name, ret);
2227 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002228 kfree(ring);
2229 return ERR_PTR(ret);
2230 }
2231
2232 return ring;
2233}
2234
2235void
2236intel_ringbuffer_free(struct intel_ringbuffer *ring)
2237{
2238 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002239 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002240 kfree(ring);
2241}
2242
Ben Widawskyc43b5632012-04-16 14:07:40 -07002243static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002244 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002245{
Chris Wilsonc0336662016-05-06 15:40:21 +01002246 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002247 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002248 int ret;
2249
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002250 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002251
Chris Wilsonc0336662016-05-06 15:40:21 +01002252 engine->i915 = dev_priv;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002253 INIT_LIST_HEAD(&engine->active_list);
2254 INIT_LIST_HEAD(&engine->request_list);
2255 INIT_LIST_HEAD(&engine->execlist_queue);
2256 INIT_LIST_HEAD(&engine->buffers);
2257 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2258 memset(engine->semaphore.sync_seqno, 0,
2259 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002260
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002261 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002262
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002263 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002264 if (IS_ERR(ringbuf)) {
2265 ret = PTR_ERR(ringbuf);
2266 goto error;
2267 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002268 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002269
Chris Wilsonc0336662016-05-06 15:40:21 +01002270 if (I915_NEED_GFX_HWS(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002271 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002272 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002273 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002274 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002275 WARN_ON(engine->id != RCS);
2276 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002277 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002278 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002279 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002280
Chris Wilsonc0336662016-05-06 15:40:21 +01002281 ret = intel_pin_and_map_ringbuffer_obj(dev_priv, ringbuf);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002282 if (ret) {
2283 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002284 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002285 intel_destroy_ringbuffer_obj(ringbuf);
2286 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002287 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002288
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002289 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002290 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002291 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002292
Oscar Mateo8ee14972014-05-22 14:13:34 +01002293 return 0;
2294
2295error:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002296 intel_cleanup_engine(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002297 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002298}
2299
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002300void intel_cleanup_engine(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002301{
John Harrison6402c332014-10-31 12:00:26 +00002302 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002303
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002304 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002305 return;
2306
Chris Wilsonc0336662016-05-06 15:40:21 +01002307 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002308
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002309 if (engine->buffer) {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002310 intel_stop_engine(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01002311 WARN_ON(!IS_GEN2(dev_priv) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002312
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002313 intel_unpin_ringbuffer_obj(engine->buffer);
2314 intel_ringbuffer_free(engine->buffer);
2315 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002316 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002317
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002318 if (engine->cleanup)
2319 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002320
Chris Wilsonc0336662016-05-06 15:40:21 +01002321 if (I915_NEED_GFX_HWS(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002322 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002323 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002324 WARN_ON(engine->id != RCS);
2325 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002326 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002327
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002328 i915_cmd_parser_fini_ring(engine);
2329 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilsonc0336662016-05-06 15:40:21 +01002330 engine->i915 = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002331}
2332
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002333int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002334{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002335 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002336
Chris Wilson3e960502012-11-27 16:22:54 +00002337 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002338 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002339 return 0;
2340
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002341 req = list_entry(engine->request_list.prev,
2342 struct drm_i915_gem_request,
2343 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002344
Chris Wilsonb4716182015-04-27 13:41:17 +01002345 /* Make sure we do not trigger any retires */
2346 return __i915_wait_request(req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01002347 req->i915->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002348 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002349}
2350
John Harrison6689cb22015-03-19 12:30:08 +00002351int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002352{
Chris Wilson63103462016-04-28 09:56:49 +01002353 int ret;
2354
2355 /* Flush enough space to reduce the likelihood of waiting after
2356 * we start building the request - in which case we will just
2357 * have to repeat work.
2358 */
Chris Wilsona0442462016-04-29 09:07:05 +01002359 request->reserved_space += LEGACY_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +01002360
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002361 request->ringbuf = request->engine->buffer;
Chris Wilson63103462016-04-28 09:56:49 +01002362
2363 ret = intel_ring_begin(request, 0);
2364 if (ret)
2365 return ret;
2366
Chris Wilsona0442462016-04-29 09:07:05 +01002367 request->reserved_space -= LEGACY_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +01002368 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002369}
2370
Chris Wilson987046a2016-04-28 09:56:46 +01002371static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002372{
Chris Wilson987046a2016-04-28 09:56:46 +01002373 struct intel_ringbuffer *ringbuf = req->ringbuf;
2374 struct intel_engine_cs *engine = req->engine;
2375 struct drm_i915_gem_request *target;
2376
2377 intel_ring_update_space(ringbuf);
2378 if (ringbuf->space >= bytes)
2379 return 0;
2380
2381 /*
2382 * Space is reserved in the ringbuffer for finalising the request,
2383 * as that cannot be allowed to fail. During request finalisation,
2384 * reserved_space is set to 0 to stop the overallocation and the
2385 * assumption is that then we never need to wait (which has the
2386 * risk of failing with EINTR).
2387 *
2388 * See also i915_gem_request_alloc() and i915_add_request().
2389 */
Chris Wilson0251a962016-04-28 09:56:47 +01002390 GEM_BUG_ON(!req->reserved_space);
Chris Wilson987046a2016-04-28 09:56:46 +01002391
2392 list_for_each_entry(target, &engine->request_list, list) {
2393 unsigned space;
2394
2395 /*
2396 * The request queue is per-engine, so can contain requests
2397 * from multiple ringbuffers. Here, we must ignore any that
2398 * aren't from the ringbuffer we're considering.
2399 */
2400 if (target->ringbuf != ringbuf)
2401 continue;
2402
2403 /* Would completion of this request free enough space? */
2404 space = __intel_ring_space(target->postfix, ringbuf->tail,
2405 ringbuf->size);
2406 if (space >= bytes)
2407 break;
2408 }
2409
2410 if (WARN_ON(&target->list == &engine->request_list))
2411 return -ENOSPC;
2412
2413 return i915_wait_request(target);
2414}
2415
2416int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
2417{
2418 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +01002419 int remain_actual = ringbuf->size - ringbuf->tail;
Chris Wilson987046a2016-04-28 09:56:46 +01002420 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2421 int bytes = num_dwords * sizeof(u32);
2422 int total_bytes, wait_bytes;
John Harrison79bbcc22015-06-30 12:40:55 +01002423 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002424
Chris Wilson0251a962016-04-28 09:56:47 +01002425 total_bytes = bytes + req->reserved_space;
John Harrison29b1b412015-06-18 13:10:09 +01002426
John Harrison79bbcc22015-06-30 12:40:55 +01002427 if (unlikely(bytes > remain_usable)) {
2428 /*
2429 * Not enough space for the basic request. So need to flush
2430 * out the remainder and then wait for base + reserved.
2431 */
2432 wait_bytes = remain_actual + total_bytes;
2433 need_wrap = true;
Chris Wilson987046a2016-04-28 09:56:46 +01002434 } else if (unlikely(total_bytes > remain_usable)) {
2435 /*
2436 * The base request will fit but the reserved space
2437 * falls off the end. So we don't need an immediate wrap
2438 * and only need to effectively wait for the reserved
2439 * size space from the start of ringbuffer.
2440 */
Chris Wilson0251a962016-04-28 09:56:47 +01002441 wait_bytes = remain_actual + req->reserved_space;
John Harrison79bbcc22015-06-30 12:40:55 +01002442 } else {
Chris Wilson987046a2016-04-28 09:56:46 +01002443 /* No wrapping required, just waiting. */
2444 wait_bytes = total_bytes;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002445 }
2446
Chris Wilson987046a2016-04-28 09:56:46 +01002447 if (wait_bytes > ringbuf->space) {
2448 int ret = wait_for_space(req, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002449 if (unlikely(ret))
2450 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002451
Chris Wilson987046a2016-04-28 09:56:46 +01002452 intel_ring_update_space(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002453 }
2454
Chris Wilson987046a2016-04-28 09:56:46 +01002455 if (unlikely(need_wrap)) {
2456 GEM_BUG_ON(remain_actual > ringbuf->space);
2457 GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002458
Chris Wilson987046a2016-04-28 09:56:46 +01002459 /* Fill the tail with MI_NOOP */
2460 memset(ringbuf->virtual_start + ringbuf->tail,
2461 0, remain_actual);
2462 ringbuf->tail = 0;
2463 ringbuf->space -= remain_actual;
2464 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002465
Chris Wilson987046a2016-04-28 09:56:46 +01002466 ringbuf->space -= bytes;
2467 GEM_BUG_ON(ringbuf->space < 0);
Chris Wilson304d6952014-01-02 14:32:35 +00002468 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002469}
2470
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002471/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002472int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002473{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002474 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002475 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002476 int ret;
2477
2478 if (num_dwords == 0)
2479 return 0;
2480
Chris Wilson18393f62014-04-09 09:19:40 +01002481 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002482 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002483 if (ret)
2484 return ret;
2485
2486 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002487 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002488
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002489 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002490
2491 return 0;
2492}
2493
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002494void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002495{
Chris Wilsonc0336662016-05-06 15:40:21 +01002496 struct drm_i915_private *dev_priv = engine->i915;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002497
Chris Wilson29dcb572016-04-07 07:29:13 +01002498 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2499 * so long as the semaphore value in the register/page is greater
2500 * than the sync value), so whenever we reset the seqno,
2501 * so long as we reset the tracking semaphore value to 0, it will
2502 * always be before the next request's seqno. If we don't reset
2503 * the semaphore value, then when the seqno moves backwards all
2504 * future waits will complete instantly (causing rendering corruption).
2505 */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002506 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002507 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2508 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Chris Wilsond04bce42016-04-07 07:29:12 +01002509 if (HAS_VEBOX(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002510 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002511 }
Chris Wilsona058d932016-04-07 07:29:15 +01002512 if (dev_priv->semaphore_obj) {
2513 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2514 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2515 void *semaphores = kmap(page);
2516 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2517 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2518 kunmap(page);
2519 }
Chris Wilson29dcb572016-04-07 07:29:13 +01002520 memset(engine->semaphore.sync_seqno, 0,
2521 sizeof(engine->semaphore.sync_seqno));
Chris Wilson297b0c52010-10-22 17:02:41 +01002522
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002523 engine->set_seqno(engine, seqno);
Chris Wilson01347122016-04-07 07:29:16 +01002524 engine->last_submitted_seqno = seqno;
Chris Wilson29dcb572016-04-07 07:29:13 +01002525
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002526 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002527}
2528
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002529static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002530 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002531{
Chris Wilsonc0336662016-05-06 15:40:21 +01002532 struct drm_i915_private *dev_priv = engine->i915;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002533
2534 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002535
Chris Wilson12f55812012-07-05 17:14:01 +01002536 /* Disable notification that the ring is IDLE. The GT
2537 * will then assume that it is busy and bring it out of rc6.
2538 */
2539 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2540 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2541
2542 /* Clear the context id. Here be magic! */
2543 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2544
2545 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002546 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002547 GEN6_BSD_SLEEP_INDICATOR) == 0,
2548 50))
2549 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002550
Chris Wilson12f55812012-07-05 17:14:01 +01002551 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002552 I915_WRITE_TAIL(engine, value);
2553 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002554
2555 /* Let the ring send IDLE messages to the GT again,
2556 * and so let it sleep to conserve power when idle.
2557 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002558 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002559 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002560}
2561
John Harrisona84c3ae2015-05-29 17:43:57 +01002562static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002563 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002564{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002565 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002566 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002567 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002568
John Harrison5fb9de12015-05-29 17:44:07 +01002569 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002570 if (ret)
2571 return ret;
2572
Chris Wilson71a77e02011-02-02 12:13:49 +00002573 cmd = MI_FLUSH_DW;
Chris Wilsonc0336662016-05-06 15:40:21 +01002574 if (INTEL_GEN(req->i915) >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002575 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002576
2577 /* We always require a command barrier so that subsequent
2578 * commands, such as breadcrumb interrupts, are strictly ordered
2579 * wrt the contents of the write cache being flushed to memory
2580 * (and thus being coherent from the CPU).
2581 */
2582 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2583
Jesse Barnes9a289772012-10-26 09:42:42 -07002584 /*
2585 * Bspec vol 1c.5 - video engine command streamer:
2586 * "If ENABLED, all TLBs will be invalidated once the flush
2587 * operation is complete. This bit is only valid when the
2588 * Post-Sync Operation field is a value of 1h or 3h."
2589 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002590 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002591 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2592
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002593 intel_ring_emit(engine, cmd);
2594 intel_ring_emit(engine,
2595 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonc0336662016-05-06 15:40:21 +01002596 if (INTEL_GEN(req->i915) >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002597 intel_ring_emit(engine, 0); /* upper addr */
2598 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002599 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002600 intel_ring_emit(engine, 0);
2601 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002602 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002603 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002604 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002605}
2606
2607static int
John Harrison53fddaf2015-05-29 17:44:02 +01002608gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002609 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002610 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002611{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002612 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002613 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002614 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002615 int ret;
2616
John Harrison5fb9de12015-05-29 17:44:07 +01002617 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002618 if (ret)
2619 return ret;
2620
2621 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002622 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002623 (dispatch_flags & I915_DISPATCH_RS ?
2624 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002625 intel_ring_emit(engine, lower_32_bits(offset));
2626 intel_ring_emit(engine, upper_32_bits(offset));
2627 intel_ring_emit(engine, MI_NOOP);
2628 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002629
2630 return 0;
2631}
2632
2633static int
John Harrison53fddaf2015-05-29 17:44:02 +01002634hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002635 u64 offset, u32 len,
2636 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002637{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002638 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002639 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002640
John Harrison5fb9de12015-05-29 17:44:07 +01002641 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002642 if (ret)
2643 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002644
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002645 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002646 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002647 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002648 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2649 (dispatch_flags & I915_DISPATCH_RS ?
2650 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002651 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002652 intel_ring_emit(engine, offset);
2653 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002654
2655 return 0;
2656}
2657
2658static int
John Harrison53fddaf2015-05-29 17:44:02 +01002659gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002660 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002661 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002662{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002663 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002664 int ret;
2665
John Harrison5fb9de12015-05-29 17:44:07 +01002666 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002667 if (ret)
2668 return ret;
2669
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002670 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002671 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002672 (dispatch_flags & I915_DISPATCH_SECURE ?
2673 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002674 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002675 intel_ring_emit(engine, offset);
2676 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002677
Akshay Joshi0206e352011-08-16 15:34:10 -04002678 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002679}
2680
Chris Wilson549f7362010-10-19 11:19:32 +01002681/* Blitter support (SandyBridge+) */
2682
John Harrisona84c3ae2015-05-29 17:43:57 +01002683static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002684 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002685{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002686 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002687 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002688 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002689
John Harrison5fb9de12015-05-29 17:44:07 +01002690 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002691 if (ret)
2692 return ret;
2693
Chris Wilson71a77e02011-02-02 12:13:49 +00002694 cmd = MI_FLUSH_DW;
Chris Wilsonc0336662016-05-06 15:40:21 +01002695 if (INTEL_GEN(req->i915) >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002696 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002697
2698 /* We always require a command barrier so that subsequent
2699 * commands, such as breadcrumb interrupts, are strictly ordered
2700 * wrt the contents of the write cache being flushed to memory
2701 * (and thus being coherent from the CPU).
2702 */
2703 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2704
Jesse Barnes9a289772012-10-26 09:42:42 -07002705 /*
2706 * Bspec vol 1c.3 - blitter engine command streamer:
2707 * "If ENABLED, all TLBs will be invalidated once the flush
2708 * operation is complete. This bit is only valid when the
2709 * Post-Sync Operation field is a value of 1h or 3h."
2710 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002711 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002712 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002713 intel_ring_emit(engine, cmd);
2714 intel_ring_emit(engine,
2715 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonc0336662016-05-06 15:40:21 +01002716 if (INTEL_GEN(req->i915) >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002717 intel_ring_emit(engine, 0); /* upper addr */
2718 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002719 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002720 intel_ring_emit(engine, 0);
2721 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002722 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002723 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002724
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002725 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002726}
2727
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002728int intel_init_render_ring_buffer(struct drm_device *dev)
2729{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002730 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002731 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002732 struct drm_i915_gem_object *obj;
2733 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002734
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002735 engine->name = "render ring";
2736 engine->id = RCS;
2737 engine->exec_id = I915_EXEC_RENDER;
Chris Wilson215a7e32016-04-29 13:18:23 +01002738 engine->hw_id = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002739 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002740
Chris Wilsonc0336662016-05-06 15:40:21 +01002741 if (INTEL_GEN(dev_priv) >= 8) {
2742 if (i915_semaphore_is_enabled(dev_priv)) {
Dave Gordond37cd8a2016-04-22 19:14:32 +01002743 obj = i915_gem_object_create(dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002744 if (IS_ERR(obj)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002745 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2746 i915.semaphores = 0;
2747 } else {
2748 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2749 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2750 if (ret != 0) {
2751 drm_gem_object_unreference(&obj->base);
2752 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2753 i915.semaphores = 0;
2754 } else
2755 dev_priv->semaphore_obj = obj;
2756 }
2757 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002758
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002759 engine->init_context = intel_rcs_ctx_init;
Chris Wilsona58c01a2016-04-29 13:18:21 +01002760 engine->add_request = gen8_render_add_request;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002761 engine->flush = gen8_render_ring_flush;
2762 engine->irq_get = gen8_ring_get_irq;
2763 engine->irq_put = gen8_ring_put_irq;
2764 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002765 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002766 engine->set_seqno = ring_set_seqno;
Chris Wilsonc0336662016-05-06 15:40:21 +01002767 if (i915_semaphore_is_enabled(dev_priv)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002768 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002769 engine->semaphore.sync_to = gen8_ring_sync;
2770 engine->semaphore.signal = gen8_rcs_signal;
2771 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002772 }
Chris Wilsonc0336662016-05-06 15:40:21 +01002773 } else if (INTEL_GEN(dev_priv) >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002774 engine->init_context = intel_rcs_ctx_init;
2775 engine->add_request = gen6_add_request;
2776 engine->flush = gen7_render_ring_flush;
Chris Wilsonc0336662016-05-06 15:40:21 +01002777 if (IS_GEN6(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002778 engine->flush = gen6_render_ring_flush;
2779 engine->irq_get = gen6_ring_get_irq;
2780 engine->irq_put = gen6_ring_put_irq;
2781 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002782 engine->irq_seqno_barrier = gen6_seqno_barrier;
2783 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002784 engine->set_seqno = ring_set_seqno;
Chris Wilsonc0336662016-05-06 15:40:21 +01002785 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002786 engine->semaphore.sync_to = gen6_ring_sync;
2787 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002788 /*
2789 * The current semaphore is only applied on pre-gen8
2790 * platform. And there is no VCS2 ring on the pre-gen8
2791 * platform. So the semaphore between RCS and VCS2 is
2792 * initialized as INVALID. Gen8 will initialize the
2793 * sema between VCS2 and RCS later.
2794 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002795 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2796 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2797 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2798 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2799 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2800 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2801 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2802 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2803 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2804 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002805 }
Chris Wilsonc0336662016-05-06 15:40:21 +01002806 } else if (IS_GEN5(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002807 engine->add_request = pc_render_add_request;
2808 engine->flush = gen4_render_ring_flush;
2809 engine->get_seqno = pc_render_get_seqno;
2810 engine->set_seqno = pc_render_set_seqno;
2811 engine->irq_get = gen5_ring_get_irq;
2812 engine->irq_put = gen5_ring_put_irq;
2813 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002814 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002815 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002816 engine->add_request = i9xx_add_request;
Chris Wilsonc0336662016-05-06 15:40:21 +01002817 if (INTEL_GEN(dev_priv) < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002818 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002819 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002820 engine->flush = gen4_render_ring_flush;
2821 engine->get_seqno = ring_get_seqno;
2822 engine->set_seqno = ring_set_seqno;
Chris Wilsonc0336662016-05-06 15:40:21 +01002823 if (IS_GEN2(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002824 engine->irq_get = i8xx_ring_get_irq;
2825 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002826 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002827 engine->irq_get = i9xx_ring_get_irq;
2828 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002829 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002830 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002831 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002832 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002833
Chris Wilsonc0336662016-05-06 15:40:21 +01002834 if (IS_HASWELL(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002835 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01002836 else if (IS_GEN8(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002837 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01002838 else if (INTEL_GEN(dev_priv) >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002839 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01002840 else if (INTEL_GEN(dev_priv) >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002841 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01002842 else if (IS_I830(dev_priv) || IS_845G(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002843 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002844 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002845 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2846 engine->init_hw = init_render_ring;
2847 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002848
Daniel Vetterb45305f2012-12-17 16:21:27 +01002849 /* Workaround batchbuffer to combat CS tlb bug. */
Chris Wilsonc0336662016-05-06 15:40:21 +01002850 if (HAS_BROKEN_CS_TLB(dev_priv)) {
Dave Gordond37cd8a2016-04-22 19:14:32 +01002851 obj = i915_gem_object_create(dev, I830_WA_SIZE);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002852 if (IS_ERR(obj)) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002853 DRM_ERROR("Failed to allocate batch bo\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002854 return PTR_ERR(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002855 }
2856
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002857 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002858 if (ret != 0) {
2859 drm_gem_object_unreference(&obj->base);
2860 DRM_ERROR("Failed to ping batch bo\n");
2861 return ret;
2862 }
2863
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002864 engine->scratch.obj = obj;
2865 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002866 }
2867
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002868 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002869 if (ret)
2870 return ret;
2871
Chris Wilsonc0336662016-05-06 15:40:21 +01002872 if (INTEL_GEN(dev_priv) >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002873 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002874 if (ret)
2875 return ret;
2876 }
2877
2878 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002879}
2880
2881int intel_init_bsd_ring_buffer(struct drm_device *dev)
2882{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002883 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002884 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002885
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002886 engine->name = "bsd ring";
2887 engine->id = VCS;
2888 engine->exec_id = I915_EXEC_BSD;
Chris Wilson215a7e32016-04-29 13:18:23 +01002889 engine->hw_id = 1;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002890
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002891 engine->write_tail = ring_write_tail;
Chris Wilsonc0336662016-05-06 15:40:21 +01002892 if (INTEL_GEN(dev_priv) >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002893 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002894 /* gen6 bsd needs a special wa for tail updates */
Chris Wilsonc0336662016-05-06 15:40:21 +01002895 if (IS_GEN6(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002896 engine->write_tail = gen6_bsd_ring_write_tail;
2897 engine->flush = gen6_bsd_ring_flush;
2898 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002899 engine->irq_seqno_barrier = gen6_seqno_barrier;
2900 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002901 engine->set_seqno = ring_set_seqno;
Chris Wilsonc0336662016-05-06 15:40:21 +01002902 if (INTEL_GEN(dev_priv) >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002903 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002904 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002905 engine->irq_get = gen8_ring_get_irq;
2906 engine->irq_put = gen8_ring_put_irq;
2907 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002908 gen8_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01002909 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002910 engine->semaphore.sync_to = gen8_ring_sync;
2911 engine->semaphore.signal = gen8_xcs_signal;
2912 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002913 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002914 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002915 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2916 engine->irq_get = gen6_ring_get_irq;
2917 engine->irq_put = gen6_ring_put_irq;
2918 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002919 gen6_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01002920 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002921 engine->semaphore.sync_to = gen6_ring_sync;
2922 engine->semaphore.signal = gen6_signal;
2923 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2924 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2925 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2926 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2927 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2928 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2929 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2930 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2931 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2932 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002933 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002934 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002935 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002936 engine->mmio_base = BSD_RING_BASE;
2937 engine->flush = bsd_ring_flush;
2938 engine->add_request = i9xx_add_request;
2939 engine->get_seqno = ring_get_seqno;
2940 engine->set_seqno = ring_set_seqno;
Chris Wilsonc0336662016-05-06 15:40:21 +01002941 if (IS_GEN5(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002942 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2943 engine->irq_get = gen5_ring_get_irq;
2944 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002945 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002946 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2947 engine->irq_get = i9xx_ring_get_irq;
2948 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002949 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002950 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002951 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002952 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002953
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002954 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002955}
Chris Wilson549f7362010-10-19 11:19:32 +01002956
Zhao Yakui845f74a2014-04-17 10:37:37 +08002957/**
Damien Lespiau62659922015-01-29 14:13:40 +00002958 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002959 */
2960int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2961{
2962 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002963 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002964
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002965 engine->name = "bsd2 ring";
2966 engine->id = VCS2;
2967 engine->exec_id = I915_EXEC_BSD;
Chris Wilson215a7e32016-04-29 13:18:23 +01002968 engine->hw_id = 4;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002969
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002970 engine->write_tail = ring_write_tail;
2971 engine->mmio_base = GEN8_BSD2_RING_BASE;
2972 engine->flush = gen6_bsd_ring_flush;
2973 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002974 engine->irq_seqno_barrier = gen6_seqno_barrier;
2975 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002976 engine->set_seqno = ring_set_seqno;
2977 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08002978 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002979 engine->irq_get = gen8_ring_get_irq;
2980 engine->irq_put = gen8_ring_put_irq;
2981 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08002982 gen8_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01002983 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002984 engine->semaphore.sync_to = gen8_ring_sync;
2985 engine->semaphore.signal = gen8_xcs_signal;
2986 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07002987 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002988 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002989
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002990 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08002991}
2992
Chris Wilson549f7362010-10-19 11:19:32 +01002993int intel_init_blt_ring_buffer(struct drm_device *dev)
2994{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002995 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002996 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002997
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002998 engine->name = "blitter ring";
2999 engine->id = BCS;
3000 engine->exec_id = I915_EXEC_BLT;
Chris Wilson215a7e32016-04-29 13:18:23 +01003001 engine->hw_id = 2;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003002
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003003 engine->mmio_base = BLT_RING_BASE;
3004 engine->write_tail = ring_write_tail;
3005 engine->flush = gen6_ring_flush;
3006 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003007 engine->irq_seqno_barrier = gen6_seqno_barrier;
3008 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003009 engine->set_seqno = ring_set_seqno;
Chris Wilsonc0336662016-05-06 15:40:21 +01003010 if (INTEL_GEN(dev_priv) >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003011 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003012 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003013 engine->irq_get = gen8_ring_get_irq;
3014 engine->irq_put = gen8_ring_put_irq;
3015 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01003016 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003017 engine->semaphore.sync_to = gen8_ring_sync;
3018 engine->semaphore.signal = gen8_xcs_signal;
3019 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003020 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003021 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003022 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3023 engine->irq_get = gen6_ring_get_irq;
3024 engine->irq_put = gen6_ring_put_irq;
3025 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01003026 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003027 engine->semaphore.signal = gen6_signal;
3028 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003029 /*
3030 * The current semaphore is only applied on pre-gen8
3031 * platform. And there is no VCS2 ring on the pre-gen8
3032 * platform. So the semaphore between BCS and VCS2 is
3033 * initialized as INVALID. Gen8 will initialize the
3034 * sema between BCS and VCS2 later.
3035 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003036 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3037 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3038 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3039 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3040 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3041 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3042 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3043 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3044 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3045 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003046 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003047 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003048 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003049
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003050 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003051}
Chris Wilsona7b97612012-07-20 12:41:08 +01003052
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003053int intel_init_vebox_ring_buffer(struct drm_device *dev)
3054{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003055 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003056 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003057
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003058 engine->name = "video enhancement ring";
3059 engine->id = VECS;
3060 engine->exec_id = I915_EXEC_VEBOX;
Chris Wilson215a7e32016-04-29 13:18:23 +01003061 engine->hw_id = 3;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003062
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003063 engine->mmio_base = VEBOX_RING_BASE;
3064 engine->write_tail = ring_write_tail;
3065 engine->flush = gen6_ring_flush;
3066 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003067 engine->irq_seqno_barrier = gen6_seqno_barrier;
3068 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003069 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003070
Chris Wilsonc0336662016-05-06 15:40:21 +01003071 if (INTEL_GEN(dev_priv) >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003072 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003073 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003074 engine->irq_get = gen8_ring_get_irq;
3075 engine->irq_put = gen8_ring_put_irq;
3076 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01003077 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003078 engine->semaphore.sync_to = gen8_ring_sync;
3079 engine->semaphore.signal = gen8_xcs_signal;
3080 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003081 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003082 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003083 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3084 engine->irq_get = hsw_vebox_get_irq;
3085 engine->irq_put = hsw_vebox_put_irq;
3086 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Chris Wilsonc0336662016-05-06 15:40:21 +01003087 if (i915_semaphore_is_enabled(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003088 engine->semaphore.sync_to = gen6_ring_sync;
3089 engine->semaphore.signal = gen6_signal;
3090 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3091 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3092 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3093 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3094 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3095 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3096 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3097 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3098 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3099 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003100 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003101 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003102 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003103
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003104 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003105}
3106
Chris Wilsona7b97612012-07-20 12:41:08 +01003107int
John Harrison4866d722015-05-29 17:43:55 +01003108intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003109{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003110 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003111 int ret;
3112
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003113 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003114 return 0;
3115
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003116 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003117 if (ret)
3118 return ret;
3119
John Harrisona84c3ae2015-05-29 17:43:57 +01003120 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003121
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003122 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003123 return 0;
3124}
3125
3126int
John Harrison2f200552015-05-29 17:43:53 +01003127intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003128{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003129 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003130 uint32_t flush_domains;
3131 int ret;
3132
3133 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003134 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003135 flush_domains = I915_GEM_GPU_DOMAINS;
3136
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003137 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003138 if (ret)
3139 return ret;
3140
John Harrisona84c3ae2015-05-29 17:43:57 +01003141 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003142
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003143 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003144 return 0;
3145}
Chris Wilsone3efda42014-04-09 09:19:41 +01003146
3147void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003148intel_stop_engine(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003149{
3150 int ret;
3151
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003152 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003153 return;
3154
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003155 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003156 if (ret)
Chris Wilsone3efda42014-04-09 09:19:41 +01003157 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003158 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003159
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003160 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003161}