blob: ec33fe58ed2295d41a11bbc938fa8f3d4cde52eb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070040#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070041#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010042#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020043#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020044#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020045#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010046#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070047#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020048#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010049#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070050
Linus Torvalds1da177e2005-04-16 15:20:36 -070051/* General customization:
52 */
53
54#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
55
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
Daniel Vetterc2813542014-08-22 22:39:37 +020058#define DRIVER_DATE "20140822"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Jesse Barnes317c35d2008-08-25 15:11:06 -070060enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020061 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070062 PIPE_A = 0,
63 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020065 _PIPE_EDP,
66 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070067};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080068#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070069
Paulo Zanonia5c961d2012-10-24 15:59:34 -020070enum transcoder {
71 TRANSCODER_A = 0,
72 TRANSCODER_B,
73 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020074 TRANSCODER_EDP,
75 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020076};
77#define transcoder_name(t) ((t) + 'A')
78
Jesse Barnes80824002009-09-10 15:28:06 -070079enum plane {
80 PLANE_A = 0,
81 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080082 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070083};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080084#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080085
Damien Lespiaud615a162014-03-03 17:31:48 +000086#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030087
Eugeni Dodonov2b139522012-03-29 12:32:22 -030088enum port {
89 PORT_A = 0,
90 PORT_B,
91 PORT_C,
92 PORT_D,
93 PORT_E,
94 I915_MAX_PORTS
95};
96#define port_name(p) ((p) + 'A')
97
Chon Ming Leea09cadd2014-04-09 13:28:14 +030098#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +080099
100enum dpio_channel {
101 DPIO_CH0,
102 DPIO_CH1
103};
104
105enum dpio_phy {
106 DPIO_PHY0,
107 DPIO_PHY1
108};
109
Paulo Zanonib97186f2013-05-03 12:15:36 -0300110enum intel_display_power_domain {
111 POWER_DOMAIN_PIPE_A,
112 POWER_DOMAIN_PIPE_B,
113 POWER_DOMAIN_PIPE_C,
114 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
115 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
116 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
117 POWER_DOMAIN_TRANSCODER_A,
118 POWER_DOMAIN_TRANSCODER_B,
119 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300120 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200121 POWER_DOMAIN_PORT_DDI_A_2_LANES,
122 POWER_DOMAIN_PORT_DDI_A_4_LANES,
123 POWER_DOMAIN_PORT_DDI_B_2_LANES,
124 POWER_DOMAIN_PORT_DDI_B_4_LANES,
125 POWER_DOMAIN_PORT_DDI_C_2_LANES,
126 POWER_DOMAIN_PORT_DDI_C_4_LANES,
127 POWER_DOMAIN_PORT_DDI_D_2_LANES,
128 POWER_DOMAIN_PORT_DDI_D_4_LANES,
129 POWER_DOMAIN_PORT_DSI,
130 POWER_DOMAIN_PORT_CRT,
131 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300132 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200133 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300134 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300135 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300136
137 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300138};
139
140#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
141#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
142 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300143#define POWER_DOMAIN_TRANSCODER(tran) \
144 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
145 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300146
Egbert Eich1d843f92013-02-25 12:06:49 -0500147enum hpd_pin {
148 HPD_NONE = 0,
149 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
150 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
151 HPD_CRT,
152 HPD_SDVO_B,
153 HPD_SDVO_C,
154 HPD_PORT_B,
155 HPD_PORT_C,
156 HPD_PORT_D,
157 HPD_NUM_PINS
158};
159
Chris Wilson2a2d5482012-12-03 11:49:06 +0000160#define I915_GEM_GPU_DOMAINS \
161 (I915_GEM_DOMAIN_RENDER | \
162 I915_GEM_DOMAIN_SAMPLER | \
163 I915_GEM_DOMAIN_COMMAND | \
164 I915_GEM_DOMAIN_INSTRUCTION | \
165 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700166
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700167#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000168#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169
Damien Lespiaud79b8142014-05-13 23:32:23 +0100170#define for_each_crtc(dev, crtc) \
171 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
172
Damien Lespiaud063ae42014-05-13 23:32:21 +0100173#define for_each_intel_crtc(dev, intel_crtc) \
174 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
175
Damien Lespiaub2784e12014-08-05 11:29:37 +0100176#define for_each_intel_encoder(dev, intel_encoder) \
177 list_for_each_entry(intel_encoder, \
178 &(dev)->mode_config.encoder_list, \
179 base.head)
180
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200181#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
182 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
183 if ((intel_encoder)->base.crtc == (__crtc))
184
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800185#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
186 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
187 if ((intel_connector)->base.encoder == (__encoder))
188
Borun Fub04c5bd2014-07-12 10:02:27 +0530189#define for_each_power_domain(domain, mask) \
190 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
191 if ((1 << (domain)) & (mask))
192
Daniel Vettere7b903d2013-06-05 13:34:14 +0200193struct drm_i915_private;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100194struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200195
Daniel Vettere2b78262013-06-07 23:10:03 +0200196enum intel_dpll_id {
197 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
198 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300199 DPLL_ID_PCH_PLL_A = 0,
200 DPLL_ID_PCH_PLL_B = 1,
201 DPLL_ID_WRPLL1 = 0,
202 DPLL_ID_WRPLL2 = 1,
Daniel Vettere2b78262013-06-07 23:10:03 +0200203};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100204#define I915_NUM_PLLS 2
205
Daniel Vetter53589012013-06-05 13:34:16 +0200206struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100207 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200208 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200209 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200210 uint32_t fp0;
211 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100212
213 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300214 uint32_t wrpll;
Daniel Vetter53589012013-06-05 13:34:16 +0200215};
216
Daniel Vetter46edb022013-06-05 13:34:12 +0200217struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 int refcount; /* count of number of CRTCs sharing this PLL */
219 int active; /* count of number of active CRTCs (i.e. DPMS on) */
220 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200221 const char *name;
222 /* should match the index in the dev_priv->shared_dplls array */
223 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200224 struct intel_dpll_hw_state hw_state;
Daniel Vetter96f61282014-06-25 22:01:58 +0300225 /* The mode_set hook is optional and should be used together with the
226 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200227 void (*mode_set)(struct drm_i915_private *dev_priv,
228 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200229 void (*enable)(struct drm_i915_private *dev_priv,
230 struct intel_shared_dpll *pll);
231 void (*disable)(struct drm_i915_private *dev_priv,
232 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200233 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
234 struct intel_shared_dpll *pll,
235 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100238/* Used by dp and fdi links */
239struct intel_link_m_n {
240 uint32_t tu;
241 uint32_t gmch_m;
242 uint32_t gmch_n;
243 uint32_t link_m;
244 uint32_t link_n;
245};
246
247void intel_link_compute_m_n(int bpp, int nlanes,
248 int pixel_clock, int link_clock,
249 struct intel_link_m_n *m_n);
250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251/* Interface history:
252 *
253 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100254 * 1.2: Add Power Management
255 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100256 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000257 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000258 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
259 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 */
261#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000262#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263#define DRIVER_PATCHLEVEL 0
264
Chris Wilson23bc5982010-09-29 16:10:57 +0100265#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100266#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700267
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700268struct opregion_header;
269struct opregion_acpi;
270struct opregion_swsci;
271struct opregion_asle;
272
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100273struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700274 struct opregion_header __iomem *header;
275 struct opregion_acpi __iomem *acpi;
276 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300277 u32 swsci_gbda_sub_functions;
278 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700279 struct opregion_asle __iomem *asle;
280 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000281 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200282 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100283};
Chris Wilson44834a62010-08-19 16:09:23 +0100284#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100285
Chris Wilson6ef3d422010-08-04 20:26:07 +0100286struct intel_overlay;
287struct intel_overlay_error_state;
288
Daniel Vetterba8286f2014-09-11 07:43:25 +0200289struct drm_local_map;
290
Dave Airlie7c1c2872008-11-28 14:22:24 +1000291struct drm_i915_master_private {
Daniel Vetterba8286f2014-09-11 07:43:25 +0200292 struct drm_local_map *sarea;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000293 struct _drm_i915_sarea *sarea_priv;
294};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800295#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300296#define I915_MAX_NUM_FENCES 32
297/* 32 fences + sign bit for FENCE_REG_NONE */
298#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800299
300struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200301 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000302 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100303 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800304};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000305
yakui_zhao9b9d1722009-05-31 17:17:17 +0800306struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100307 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800308 u8 dvo_port;
309 u8 slave_addr;
310 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100311 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400312 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800313};
314
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000315struct intel_display_error_state;
316
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700317struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200318 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800319 struct timeval time;
320
Mika Kuoppalacb383002014-02-25 17:11:25 +0200321 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200322 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200323 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200324
Ben Widawsky585b0282014-01-30 00:19:37 -0800325 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700326 u32 eir;
327 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700328 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700329 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700330 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000331 u32 derrmr;
332 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800333 u32 error; /* gen6+ */
334 u32 err_int; /* gen7 */
335 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800336 u32 gac_eco;
337 u32 gam_ecochk;
338 u32 gab_ctl;
339 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800340 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800341 u64 fence[I915_MAX_NUM_FENCES];
342 struct intel_overlay_error_state *overlay;
343 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700344 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800345
Chris Wilson52d39a22012-02-15 11:25:37 +0000346 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000347 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800348 /* Software tracked state */
349 bool waiting;
350 int hangcheck_score;
351 enum intel_ring_hangcheck_action hangcheck_action;
352 int num_requests;
353
354 /* our own tracking of ring head and tail */
355 u32 cpu_ring_head;
356 u32 cpu_ring_tail;
357
358 u32 semaphore_seqno[I915_NUM_RINGS - 1];
359
360 /* Register state */
361 u32 tail;
362 u32 head;
363 u32 ctl;
364 u32 hws;
365 u32 ipeir;
366 u32 ipehr;
367 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800368 u32 bbstate;
369 u32 instpm;
370 u32 instps;
371 u32 seqno;
372 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000373 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800374 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700375 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800376 u32 rc_psmi; /* sleep state */
377 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
378
Chris Wilson52d39a22012-02-15 11:25:37 +0000379 struct drm_i915_error_object {
380 int page_count;
381 u32 gtt_offset;
382 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200383 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800384
Chris Wilson52d39a22012-02-15 11:25:37 +0000385 struct drm_i915_error_request {
386 long jiffies;
387 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000388 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000389 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800390
391 struct {
392 u32 gfx_mode;
393 union {
394 u64 pdp[4];
395 u32 pp_dir_base;
396 };
397 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200398
399 pid_t pid;
400 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000401 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100402
Chris Wilson9df30792010-02-18 10:24:56 +0000403 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000404 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000405 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100406 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000407 u32 gtt_offset;
408 u32 read_domains;
409 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200410 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000411 s32 pinned:2;
412 u32 tiling:2;
413 u32 dirty:1;
414 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100415 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100416 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100417 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700418 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800419
Ben Widawsky95f53012013-07-31 17:00:15 -0700420 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100421 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700422};
423
Jani Nikula7bd688c2013-11-08 16:48:56 +0200424struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100425struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800426struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100427struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200428struct intel_limit;
429struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100430
Jesse Barnese70236a2009-09-21 10:42:27 -0700431struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400432 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200433 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700434 void (*disable_fbc)(struct drm_device *dev);
435 int (*get_display_clock_speed)(struct drm_device *dev);
436 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200437 /**
438 * find_dpll() - Find the best values for the PLL
439 * @limit: limits for the PLL
440 * @crtc: current CRTC
441 * @target: target frequency in kHz
442 * @refclk: reference clock frequency in kHz
443 * @match_clock: if provided, @best_clock P divider must
444 * match the P divider from @match_clock
445 * used for LVDS downclocking
446 * @best_clock: best PLL values found
447 *
448 * Returns true on success, false on failure.
449 */
450 bool (*find_dpll)(const struct intel_limit *limit,
451 struct drm_crtc *crtc,
452 int target, int refclk,
453 struct dpll *match_clock,
454 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300455 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300456 void (*update_sprite_wm)(struct drm_plane *plane,
457 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200458 uint32_t sprite_width, uint32_t sprite_height,
459 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200460 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100461 /* Returns the active state of the crtc, and if the crtc is active,
462 * fills out the pipe-config with the hw state. */
463 bool (*get_pipe_config)(struct intel_crtc *,
464 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800465 void (*get_plane_config)(struct intel_crtc *,
466 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700467 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700468 int x, int y,
469 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200470 void (*crtc_enable)(struct drm_crtc *crtc);
471 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100472 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800473 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300474 struct drm_crtc *crtc,
475 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700476 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700477 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700478 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
479 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700480 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100481 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700482 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200483 void (*update_primary_plane)(struct drm_crtc *crtc,
484 struct drm_framebuffer *fb,
485 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100486 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700487 /* clock updates for mode set */
488 /* cursor updates */
489 /* render clock increase/decrease */
490 /* display clock increase/decrease */
491 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200492
493 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200494 uint32_t (*get_backlight)(struct intel_connector *connector);
495 void (*set_backlight)(struct intel_connector *connector,
496 uint32_t level);
497 void (*disable_backlight)(struct intel_connector *connector);
498 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700499};
500
Chris Wilson907b28c2013-07-19 20:36:52 +0100501struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530502 void (*force_wake_get)(struct drm_i915_private *dev_priv,
503 int fw_engine);
504 void (*force_wake_put)(struct drm_i915_private *dev_priv,
505 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700506
507 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
508 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
509 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
510 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
511
512 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
513 uint8_t val, bool trace);
514 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
515 uint16_t val, bool trace);
516 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
517 uint32_t val, bool trace);
518 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
519 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300520};
521
Chris Wilson907b28c2013-07-19 20:36:52 +0100522struct intel_uncore {
523 spinlock_t lock; /** lock is also taken in irq contexts. */
524
525 struct intel_uncore_funcs funcs;
526
527 unsigned fifo_count;
528 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100529
Deepak S940aece2013-11-23 14:55:43 +0530530 unsigned fw_rendercount;
531 unsigned fw_mediacount;
532
Chris Wilson82326442014-03-05 12:00:39 +0000533 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100534};
535
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100536#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
537 func(is_mobile) sep \
538 func(is_i85x) sep \
539 func(is_i915g) sep \
540 func(is_i945gm) sep \
541 func(is_g33) sep \
542 func(need_gfx_hws) sep \
543 func(is_g4x) sep \
544 func(is_pineview) sep \
545 func(is_broadwater) sep \
546 func(is_crestline) sep \
547 func(is_ivybridge) sep \
548 func(is_valleyview) sep \
549 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700550 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100551 func(has_fbc) sep \
552 func(has_pipe_cxsr) sep \
553 func(has_hotplug) sep \
554 func(cursor_needs_physical) sep \
555 func(has_overlay) sep \
556 func(overlay_needs_physical) sep \
557 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100558 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100559 func(has_ddi) sep \
560 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200561
Damien Lespiaua587f772013-04-22 18:40:38 +0100562#define DEFINE_FLAG(name) u8 name:1
563#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200564
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500565struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200566 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100567 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700568 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000569 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000570 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700571 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100572 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200573 /* Register offsets for the various display pipes and transcoders */
574 int pipe_offsets[I915_MAX_TRANSCODERS];
575 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200576 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300577 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500578};
579
Damien Lespiaua587f772013-04-22 18:40:38 +0100580#undef DEFINE_FLAG
581#undef SEP_SEMICOLON
582
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800583enum i915_cache_level {
584 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100585 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
586 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
587 caches, eg sampler/render caches, and the
588 large Last-Level-Cache. LLC is coherent with
589 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100590 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800591};
592
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300593struct i915_ctx_hang_stats {
594 /* This context had batch pending when hang was declared */
595 unsigned batch_pending;
596
597 /* This context had batch active when hang was declared */
598 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300599
600 /* Time when this context was last blamed for a GPU reset */
601 unsigned long guilty_ts;
602
603 /* This context is banned to submit more work */
604 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300605};
Ben Widawsky40521052012-06-04 14:42:43 -0700606
607/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100608#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100609/**
610 * struct intel_context - as the name implies, represents a context.
611 * @ref: reference count.
612 * @user_handle: userspace tracking identity for this context.
613 * @remap_slice: l3 row remapping information.
614 * @file_priv: filp associated with this context (NULL for global default
615 * context).
616 * @hang_stats: information about the role of this context in possible GPU
617 * hangs.
618 * @vm: virtual memory space used by this context.
619 * @legacy_hw_ctx: render context backing object and whether it is correctly
620 * initialized (legacy ring submission mechanism only).
621 * @link: link in the global list of contexts.
622 *
623 * Contexts are memory images used by the hardware to store copies of their
624 * internal state.
625 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100626struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300627 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100628 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700629 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700630 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300631 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200632 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700633
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100634 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100635 struct {
636 struct drm_i915_gem_object *rcs_state;
637 bool initialized;
638 } legacy_hw_ctx;
639
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100640 /* Execlists */
641 struct {
642 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100643 struct intel_ringbuffer *ringbuf;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100644 } engine[I915_NUM_RINGS];
645
Ben Widawskya33afea2013-09-17 21:12:45 -0700646 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700647};
648
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700649struct i915_fbc {
650 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700651 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700652 unsigned int fb_id;
653 enum plane plane;
654 int y;
655
Ben Widawskyc4213882014-06-19 12:06:10 -0700656 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700657 struct drm_mm_node *compressed_llb;
658
Rodrigo Vivida46f932014-08-01 02:04:45 -0700659 bool false_color;
660
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700661 struct intel_fbc_work {
662 struct delayed_work work;
663 struct drm_crtc *crtc;
664 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700665 } *fbc_work;
666
Chris Wilson29ebf902013-07-27 17:23:55 +0100667 enum no_fbc_reason {
668 FBC_OK, /* FBC is enabled */
669 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700670 FBC_NO_OUTPUT, /* no outputs enabled to compress */
671 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
672 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
673 FBC_MODE_TOO_LARGE, /* mode too large for compression */
674 FBC_BAD_PLANE, /* fbc not supported on plane */
675 FBC_NOT_TILED, /* buffer not tiled */
676 FBC_MULTIPLE_PIPES, /* more than one pipe active */
677 FBC_MODULE_PARAM,
678 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
679 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800680};
681
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530682struct i915_drrs {
683 struct intel_connector *connector;
684};
685
Daniel Vetter2807cf62014-07-11 10:30:11 -0700686struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300687struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700688 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300689 bool sink_support;
690 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700691 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700692 bool active;
693 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700694 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300695};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700696
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800697enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300698 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800699 PCH_IBX, /* Ibexpeak PCH */
700 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300701 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700702 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800703};
704
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200705enum intel_sbi_destination {
706 SBI_ICLK,
707 SBI_MPHY,
708};
709
Jesse Barnesb690e962010-07-19 13:53:12 -0700710#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700711#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100712#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000713#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Jesse Barnesb690e962010-07-19 13:53:12 -0700714
Dave Airlie8be48d92010-03-30 05:34:14 +0000715struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100716struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000717
Daniel Vetterc2b91522012-02-14 22:37:19 +0100718struct intel_gmbus {
719 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000720 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100721 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100722 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100723 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100724 struct drm_i915_private *dev_priv;
725};
726
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100727struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000728 u8 saveLBB;
729 u32 saveDSPACNTR;
730 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000731 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000732 u32 savePIPEACONF;
733 u32 savePIPEBCONF;
734 u32 savePIPEASRC;
735 u32 savePIPEBSRC;
736 u32 saveFPA0;
737 u32 saveFPA1;
738 u32 saveDPLL_A;
739 u32 saveDPLL_A_MD;
740 u32 saveHTOTAL_A;
741 u32 saveHBLANK_A;
742 u32 saveHSYNC_A;
743 u32 saveVTOTAL_A;
744 u32 saveVBLANK_A;
745 u32 saveVSYNC_A;
746 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000747 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800748 u32 saveTRANS_HTOTAL_A;
749 u32 saveTRANS_HBLANK_A;
750 u32 saveTRANS_HSYNC_A;
751 u32 saveTRANS_VTOTAL_A;
752 u32 saveTRANS_VBLANK_A;
753 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000754 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000755 u32 saveDSPASTRIDE;
756 u32 saveDSPASIZE;
757 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700758 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000759 u32 saveDSPASURF;
760 u32 saveDSPATILEOFF;
761 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700762 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000763 u32 saveBLC_PWM_CTL;
764 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200765 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800766 u32 saveBLC_CPU_PWM_CTL;
767 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000768 u32 saveFPB0;
769 u32 saveFPB1;
770 u32 saveDPLL_B;
771 u32 saveDPLL_B_MD;
772 u32 saveHTOTAL_B;
773 u32 saveHBLANK_B;
774 u32 saveHSYNC_B;
775 u32 saveVTOTAL_B;
776 u32 saveVBLANK_B;
777 u32 saveVSYNC_B;
778 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000779 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800780 u32 saveTRANS_HTOTAL_B;
781 u32 saveTRANS_HBLANK_B;
782 u32 saveTRANS_HSYNC_B;
783 u32 saveTRANS_VTOTAL_B;
784 u32 saveTRANS_VBLANK_B;
785 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000786 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000787 u32 saveDSPBSTRIDE;
788 u32 saveDSPBSIZE;
789 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700790 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000791 u32 saveDSPBSURF;
792 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700793 u32 saveVGA0;
794 u32 saveVGA1;
795 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000796 u32 saveVGACNTRL;
797 u32 saveADPA;
798 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700799 u32 savePP_ON_DELAYS;
800 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000801 u32 saveDVOA;
802 u32 saveDVOB;
803 u32 saveDVOC;
804 u32 savePP_ON;
805 u32 savePP_OFF;
806 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700807 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000808 u32 savePFIT_CONTROL;
809 u32 save_palette_a[256];
810 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000811 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000812 u32 saveIER;
813 u32 saveIIR;
814 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800815 u32 saveDEIER;
816 u32 saveDEIMR;
817 u32 saveGTIER;
818 u32 saveGTIMR;
819 u32 saveFDI_RXA_IMR;
820 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800821 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800822 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000823 u32 saveSWF0[16];
824 u32 saveSWF1[16];
825 u32 saveSWF2[3];
826 u8 saveMSR;
827 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800828 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000829 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000830 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000831 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000832 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200833 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000834 u32 saveCURACNTR;
835 u32 saveCURAPOS;
836 u32 saveCURABASE;
837 u32 saveCURBCNTR;
838 u32 saveCURBPOS;
839 u32 saveCURBBASE;
840 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700841 u32 saveDP_B;
842 u32 saveDP_C;
843 u32 saveDP_D;
844 u32 savePIPEA_GMCH_DATA_M;
845 u32 savePIPEB_GMCH_DATA_M;
846 u32 savePIPEA_GMCH_DATA_N;
847 u32 savePIPEB_GMCH_DATA_N;
848 u32 savePIPEA_DP_LINK_M;
849 u32 savePIPEB_DP_LINK_M;
850 u32 savePIPEA_DP_LINK_N;
851 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800852 u32 saveFDI_RXA_CTL;
853 u32 saveFDI_TXA_CTL;
854 u32 saveFDI_RXB_CTL;
855 u32 saveFDI_TXB_CTL;
856 u32 savePFA_CTL_1;
857 u32 savePFB_CTL_1;
858 u32 savePFA_WIN_SZ;
859 u32 savePFB_WIN_SZ;
860 u32 savePFA_WIN_POS;
861 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000862 u32 savePCH_DREF_CONTROL;
863 u32 saveDISP_ARB_CTL;
864 u32 savePIPEA_DATA_M1;
865 u32 savePIPEA_DATA_N1;
866 u32 savePIPEA_LINK_M1;
867 u32 savePIPEA_LINK_N1;
868 u32 savePIPEB_DATA_M1;
869 u32 savePIPEB_DATA_N1;
870 u32 savePIPEB_LINK_M1;
871 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000872 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400873 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100874};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100875
Imre Deakddeea5b2014-05-05 15:19:56 +0300876struct vlv_s0ix_state {
877 /* GAM */
878 u32 wr_watermark;
879 u32 gfx_prio_ctrl;
880 u32 arb_mode;
881 u32 gfx_pend_tlb0;
882 u32 gfx_pend_tlb1;
883 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
884 u32 media_max_req_count;
885 u32 gfx_max_req_count;
886 u32 render_hwsp;
887 u32 ecochk;
888 u32 bsd_hwsp;
889 u32 blt_hwsp;
890 u32 tlb_rd_addr;
891
892 /* MBC */
893 u32 g3dctl;
894 u32 gsckgctl;
895 u32 mbctl;
896
897 /* GCP */
898 u32 ucgctl1;
899 u32 ucgctl3;
900 u32 rcgctl1;
901 u32 rcgctl2;
902 u32 rstctl;
903 u32 misccpctl;
904
905 /* GPM */
906 u32 gfxpause;
907 u32 rpdeuhwtc;
908 u32 rpdeuc;
909 u32 ecobus;
910 u32 pwrdwnupctl;
911 u32 rp_down_timeout;
912 u32 rp_deucsw;
913 u32 rcubmabdtmr;
914 u32 rcedata;
915 u32 spare2gh;
916
917 /* Display 1 CZ domain */
918 u32 gt_imr;
919 u32 gt_ier;
920 u32 pm_imr;
921 u32 pm_ier;
922 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
923
924 /* GT SA CZ domain */
925 u32 tilectl;
926 u32 gt_fifoctl;
927 u32 gtlc_wake_ctrl;
928 u32 gtlc_survive;
929 u32 pmwgicz;
930
931 /* Display 2 CZ domain */
932 u32 gu_ctl0;
933 u32 gu_ctl1;
934 u32 clock_gate_dis2;
935};
936
Chris Wilsonbf225f22014-07-10 20:31:18 +0100937struct intel_rps_ei {
938 u32 cz_clock;
939 u32 render_c0;
940 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400941};
942
Daniel Vetterc85aa882012-11-02 19:55:03 +0100943struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200944 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100945 struct work_struct work;
946 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200947
Ben Widawskyb39fb292014-03-19 18:31:11 -0700948 /* Frequencies are stored in potentially platform dependent multiples.
949 * In other words, *_freq needs to be multiplied by X to be interesting.
950 * Soft limits are those which are used for the dynamic reclocking done
951 * by the driver (raise frequencies under heavy loads, and lower for
952 * lighter loads). Hard limits are those imposed by the hardware.
953 *
954 * A distinction is made for overclocking, which is never enabled by
955 * default, and is considered to be above the hard limit if it's
956 * possible at all.
957 */
958 u8 cur_freq; /* Current frequency (cached, may not == HW) */
959 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
960 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
961 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
962 u8 min_freq; /* AKA RPn. Minimum frequency */
963 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
964 u8 rp1_freq; /* "less than" RP0 power/freqency */
965 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +0530966 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700967
Deepak S31685c22014-07-03 17:33:01 -0400968 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700969
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100970 int last_adj;
971 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
972
Chris Wilsonc0951f02013-10-10 21:58:50 +0100973 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700974 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700975
Chris Wilsonbf225f22014-07-10 20:31:18 +0100976 /* manual wa residency calculations */
977 struct intel_rps_ei up_ei, down_ei;
978
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700979 /*
980 * Protects RPS/RC6 register access and PCU communication.
981 * Must be taken after struct_mutex if nested.
982 */
983 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100984};
985
Daniel Vetter1a240d42012-11-29 22:18:51 +0100986/* defined intel_pm.c */
987extern spinlock_t mchdev_lock;
988
Daniel Vetterc85aa882012-11-02 19:55:03 +0100989struct intel_ilk_power_mgmt {
990 u8 cur_delay;
991 u8 min_delay;
992 u8 max_delay;
993 u8 fmax;
994 u8 fstart;
995
996 u64 last_count1;
997 unsigned long last_time1;
998 unsigned long chipset_power;
999 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001000 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001001 unsigned long gfx_power;
1002 u8 corr;
1003
1004 int c_m;
1005 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001006
1007 struct drm_i915_gem_object *pwrctx;
1008 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001009};
1010
Imre Deakc6cb5822014-03-04 19:22:55 +02001011struct drm_i915_private;
1012struct i915_power_well;
1013
1014struct i915_power_well_ops {
1015 /*
1016 * Synchronize the well's hw state to match the current sw state, for
1017 * example enable/disable it based on the current refcount. Called
1018 * during driver init and resume time, possibly after first calling
1019 * the enable/disable handlers.
1020 */
1021 void (*sync_hw)(struct drm_i915_private *dev_priv,
1022 struct i915_power_well *power_well);
1023 /*
1024 * Enable the well and resources that depend on it (for example
1025 * interrupts located on the well). Called after the 0->1 refcount
1026 * transition.
1027 */
1028 void (*enable)(struct drm_i915_private *dev_priv,
1029 struct i915_power_well *power_well);
1030 /*
1031 * Disable the well and resources that depend on it. Called after
1032 * the 1->0 refcount transition.
1033 */
1034 void (*disable)(struct drm_i915_private *dev_priv,
1035 struct i915_power_well *power_well);
1036 /* Returns the hw enabled state. */
1037 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1038 struct i915_power_well *power_well);
1039};
1040
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001041/* Power well structure for haswell */
1042struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001043 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001044 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001045 /* power well enable/disable usage count */
1046 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001047 /* cached hw enabled state */
1048 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001049 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001050 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001051 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001052};
1053
Imre Deak83c00f552013-10-25 17:36:47 +03001054struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001055 /*
1056 * Power wells needed for initialization at driver init and suspend
1057 * time are on. They are kept on until after the first modeset.
1058 */
1059 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001060 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001061 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001062
Imre Deak83c00f552013-10-25 17:36:47 +03001063 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001064 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001065 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001066};
1067
Daniel Vetter231f42a2012-11-02 19:55:05 +01001068struct i915_dri1_state {
1069 unsigned allow_batchbuffer : 1;
1070 u32 __iomem *gfx_hws_cpu_addr;
1071
1072 unsigned int cpp;
1073 int back_offset;
1074 int front_offset;
1075 int current_page;
1076 int page_flipping;
1077
1078 uint32_t counter;
1079};
1080
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001081struct i915_ums_state {
1082 /**
1083 * Flag if the X Server, and thus DRM, is not currently in
1084 * control of the device.
1085 *
1086 * This is set between LeaveVT and EnterVT. It needs to be
1087 * replaced with a semaphore. It also needs to be
1088 * transitioned away from for kernel modesetting.
1089 */
1090 int mm_suspended;
1091};
1092
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001093#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001094struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001095 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001096 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001097 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001098};
1099
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001100struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001101 /** Memory allocator for GTT stolen memory */
1102 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001103 /** List of all objects in gtt_space. Used to restore gtt
1104 * mappings on resume */
1105 struct list_head bound_list;
1106 /**
1107 * List of objects which are not bound to the GTT (thus
1108 * are idle and not used by the GPU) but still have
1109 * (presumably uncached) pages still attached.
1110 */
1111 struct list_head unbound_list;
1112
1113 /** Usable portion of the GTT for GEM */
1114 unsigned long stolen_base; /* limited to low memory (32-bit) */
1115
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001116 /** PPGTT used for aliasing the PPGTT with the GTT */
1117 struct i915_hw_ppgtt *aliasing_ppgtt;
1118
Chris Wilson2cfcd322014-05-20 08:28:43 +01001119 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001120 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001121 bool shrinker_no_lock_stealing;
1122
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001123 /** LRU list of objects with fence regs on them. */
1124 struct list_head fence_list;
1125
1126 /**
1127 * We leave the user IRQ off as much as possible,
1128 * but this means that requests will finish and never
1129 * be retired once the system goes idle. Set a timer to
1130 * fire periodically while the ring is running. When it
1131 * fires, go retire requests.
1132 */
1133 struct delayed_work retire_work;
1134
1135 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001136 * When we detect an idle GPU, we want to turn on
1137 * powersaving features. So once we see that there
1138 * are no more requests outstanding and no more
1139 * arrive within a small period of time, we fire
1140 * off the idle_work.
1141 */
1142 struct delayed_work idle_work;
1143
1144 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001145 * Are we in a non-interruptible section of code like
1146 * modesetting?
1147 */
1148 bool interruptible;
1149
Chris Wilsonf62a0072014-02-21 17:55:39 +00001150 /**
1151 * Is the GPU currently considered idle, or busy executing userspace
1152 * requests? Whilst idle, we attempt to power down the hardware and
1153 * display clocks. In order to reduce the effect on performance, there
1154 * is a slight delay before we do so.
1155 */
1156 bool busy;
1157
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001158 /* the indicator for dispatch video commands on two BSD rings */
1159 int bsd_ring_dispatch_index;
1160
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001161 /** Bit 6 swizzling required for X tiling */
1162 uint32_t bit_6_swizzle_x;
1163 /** Bit 6 swizzling required for Y tiling */
1164 uint32_t bit_6_swizzle_y;
1165
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001166 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001167 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001168 size_t object_memory;
1169 u32 object_count;
1170};
1171
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001172struct drm_i915_error_state_buf {
1173 unsigned bytes;
1174 unsigned size;
1175 int err;
1176 u8 *buf;
1177 loff_t start;
1178 loff_t pos;
1179};
1180
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001181struct i915_error_state_file_priv {
1182 struct drm_device *dev;
1183 struct drm_i915_error_state *error;
1184};
1185
Daniel Vetter99584db2012-11-14 17:14:04 +01001186struct i915_gpu_error {
1187 /* For hangcheck timer */
1188#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1189#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001190 /* Hang gpu twice in this window and your context gets banned */
1191#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1192
Daniel Vetter99584db2012-11-14 17:14:04 +01001193 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001194
1195 /* For reset and error_state handling. */
1196 spinlock_t lock;
1197 /* Protected by the above dev->gpu_error.lock. */
1198 struct drm_i915_error_state *first_error;
1199 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001200
Chris Wilson094f9a52013-09-25 17:34:55 +01001201
1202 unsigned long missed_irq_rings;
1203
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001204 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001205 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001206 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001207 * This is a counter which gets incremented when reset is triggered,
1208 * and again when reset has been handled. So odd values (lowest bit set)
1209 * means that reset is in progress and even values that
1210 * (reset_counter >> 1):th reset was successfully completed.
1211 *
1212 * If reset is not completed succesfully, the I915_WEDGE bit is
1213 * set meaning that hardware is terminally sour and there is no
1214 * recovery. All waiters on the reset_queue will be woken when
1215 * that happens.
1216 *
1217 * This counter is used by the wait_seqno code to notice that reset
1218 * event happened and it needs to restart the entire ioctl (since most
1219 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001220 *
1221 * This is important for lock-free wait paths, where no contended lock
1222 * naturally enforces the correct ordering between the bail-out of the
1223 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001224 */
1225 atomic_t reset_counter;
1226
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001227#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001228#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001229
1230 /**
1231 * Waitqueue to signal when the reset has completed. Used by clients
1232 * that wait for dev_priv->mm.wedged to settle.
1233 */
1234 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001235
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001236 /* Userspace knobs for gpu hang simulation;
1237 * combines both a ring mask, and extra flags
1238 */
1239 u32 stop_rings;
1240#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1241#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001242
1243 /* For missed irq/seqno simulation. */
1244 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001245};
1246
Zhang Ruib8efb172013-02-05 15:41:53 +08001247enum modeset_restore {
1248 MODESET_ON_LID_OPEN,
1249 MODESET_DONE,
1250 MODESET_SUSPENDED,
1251};
1252
Paulo Zanoni6acab152013-09-12 17:06:24 -03001253struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001254 /*
1255 * This is an index in the HDMI/DVI DDI buffer translation table.
1256 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1257 * populate this field.
1258 */
1259#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001260 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001261
1262 uint8_t supports_dvi:1;
1263 uint8_t supports_hdmi:1;
1264 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001265};
1266
Pradeep Bhat83a72802014-03-28 10:14:57 +05301267enum drrs_support_type {
1268 DRRS_NOT_SUPPORTED = 0,
1269 STATIC_DRRS_SUPPORT = 1,
1270 SEAMLESS_DRRS_SUPPORT = 2
1271};
1272
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001273struct intel_vbt_data {
1274 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1275 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1276
1277 /* Feature bits */
1278 unsigned int int_tv_support:1;
1279 unsigned int lvds_dither:1;
1280 unsigned int lvds_vbt:1;
1281 unsigned int int_crt_support:1;
1282 unsigned int lvds_use_ssc:1;
1283 unsigned int display_clock_mode:1;
1284 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301285 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001286 int lvds_ssc_freq;
1287 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1288
Pradeep Bhat83a72802014-03-28 10:14:57 +05301289 enum drrs_support_type drrs_type;
1290
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001291 /* eDP */
1292 int edp_rate;
1293 int edp_lanes;
1294 int edp_preemphasis;
1295 int edp_vswing;
1296 bool edp_initialized;
1297 bool edp_support;
1298 int edp_bpp;
1299 struct edp_power_seq edp_pps;
1300
Jani Nikulaf00076d2013-12-14 20:38:29 -02001301 struct {
1302 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001303 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001304 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001305 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001306 } backlight;
1307
Shobhit Kumard17c5442013-08-27 15:12:25 +03001308 /* MIPI DSI */
1309 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301310 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001311 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301312 struct mipi_config *config;
1313 struct mipi_pps_data *pps;
1314 u8 seq_version;
1315 u32 size;
1316 u8 *data;
1317 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001318 } dsi;
1319
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001320 int crt_ddc_pin;
1321
1322 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001323 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001324
1325 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001326};
1327
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001328enum intel_ddb_partitioning {
1329 INTEL_DDB_PART_1_2,
1330 INTEL_DDB_PART_5_6, /* IVB+ */
1331};
1332
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001333struct intel_wm_level {
1334 bool enable;
1335 uint32_t pri_val;
1336 uint32_t spr_val;
1337 uint32_t cur_val;
1338 uint32_t fbc_val;
1339};
1340
Imre Deak820c1982013-12-17 14:46:36 +02001341struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001342 uint32_t wm_pipe[3];
1343 uint32_t wm_lp[3];
1344 uint32_t wm_lp_spr[3];
1345 uint32_t wm_linetime[3];
1346 bool enable_fbc_wm;
1347 enum intel_ddb_partitioning partitioning;
1348};
1349
Paulo Zanonic67a4702013-08-19 13:18:09 -03001350/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001351 * This struct helps tracking the state needed for runtime PM, which puts the
1352 * device in PCI D3 state. Notice that when this happens, nothing on the
1353 * graphics device works, even register access, so we don't get interrupts nor
1354 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001355 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001356 * Every piece of our code that needs to actually touch the hardware needs to
1357 * either call intel_runtime_pm_get or call intel_display_power_get with the
1358 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001359 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001360 * Our driver uses the autosuspend delay feature, which means we'll only really
1361 * suspend if we stay with zero refcount for a certain amount of time. The
1362 * default value is currently very conservative (see intel_init_runtime_pm), but
1363 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001364 *
1365 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1366 * goes back to false exactly before we reenable the IRQs. We use this variable
1367 * to check if someone is trying to enable/disable IRQs while they're supposed
1368 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001369 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001370 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001371 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001372 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001373struct i915_runtime_pm {
1374 bool suspended;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001375 bool _irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001376};
1377
Daniel Vetter926321d2013-10-16 13:30:34 +02001378enum intel_pipe_crc_source {
1379 INTEL_PIPE_CRC_SOURCE_NONE,
1380 INTEL_PIPE_CRC_SOURCE_PLANE1,
1381 INTEL_PIPE_CRC_SOURCE_PLANE2,
1382 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001383 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001384 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1385 INTEL_PIPE_CRC_SOURCE_TV,
1386 INTEL_PIPE_CRC_SOURCE_DP_B,
1387 INTEL_PIPE_CRC_SOURCE_DP_C,
1388 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001389 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001390 INTEL_PIPE_CRC_SOURCE_MAX,
1391};
1392
Shuang He8bf1e9f2013-10-15 18:55:27 +01001393struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001394 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001395 uint32_t crc[5];
1396};
1397
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001398#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001399struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001400 spinlock_t lock;
1401 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001402 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001403 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001404 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001405 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001406};
1407
Daniel Vetterf99d7062014-06-19 16:01:59 +02001408struct i915_frontbuffer_tracking {
1409 struct mutex lock;
1410
1411 /*
1412 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1413 * scheduled flips.
1414 */
1415 unsigned busy_bits;
1416 unsigned flip_bits;
1417};
1418
Jani Nikula77fec552014-03-31 14:27:22 +03001419struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001420 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001421 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001422
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001423 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001424
1425 int relative_constants_mode;
1426
1427 void __iomem *regs;
1428
Chris Wilson907b28c2013-07-19 20:36:52 +01001429 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001430
1431 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1432
Daniel Vetter28c70f12012-12-01 13:53:45 +01001433
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001434 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1435 * controller on different i2c buses. */
1436 struct mutex gmbus_mutex;
1437
1438 /**
1439 * Base address of the gmbus and gpio block.
1440 */
1441 uint32_t gpio_mmio_base;
1442
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301443 /* MMIO base address for MIPI regs */
1444 uint32_t mipi_mmio_base;
1445
Daniel Vetter28c70f12012-12-01 13:53:45 +01001446 wait_queue_head_t gmbus_wait_queue;
1447
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001448 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001449 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001450 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001451 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001452
Daniel Vetterba8286f2014-09-11 07:43:25 +02001453 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001454 struct resource mch_res;
1455
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001456 /* protects the irq masks */
1457 spinlock_t irq_lock;
1458
Sourab Gupta84c33a62014-06-02 16:47:17 +05301459 /* protects the mmio flip data */
1460 spinlock_t mmio_flip_lock;
1461
Imre Deakf8b79e52014-03-04 19:23:07 +02001462 bool display_irqs_enabled;
1463
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001464 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1465 struct pm_qos_request pm_qos;
1466
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001467 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001468 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001469
1470 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001471 union {
1472 u32 irq_mask;
1473 u32 de_irq_mask[I915_MAX_PIPES];
1474 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001475 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001476 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301477 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001478 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001479
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001480 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001481 struct {
1482 unsigned long hpd_last_jiffies;
1483 int hpd_cnt;
1484 enum {
1485 HPD_ENABLED = 0,
1486 HPD_DISABLED = 1,
1487 HPD_MARK_DISABLED = 2
1488 } hpd_mark;
1489 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001490 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001491 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001492
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001493 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301494 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001495 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001496 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001497
1498 /* overlay */
1499 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001500
Jani Nikula58c68772013-11-08 16:48:54 +02001501 /* backlight registers and fields in struct intel_panel */
1502 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001503
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001504 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001505 bool no_aux_handshake;
1506
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001507 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1508 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1509 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1510
1511 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001512 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001513
Daniel Vetter645416f2013-09-02 16:22:25 +02001514 /**
1515 * wq - Driver workqueue for GEM.
1516 *
1517 * NOTE: Work items scheduled here are not allowed to grab any modeset
1518 * locks, for otherwise the flushing done in the pageflip code will
1519 * result in deadlocks.
1520 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001521 struct workqueue_struct *wq;
1522
1523 /* Display functions */
1524 struct drm_i915_display_funcs display;
1525
1526 /* PCH chipset type */
1527 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001528 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001529
1530 unsigned long quirks;
1531
Zhang Ruib8efb172013-02-05 15:41:53 +08001532 enum modeset_restore modeset_restore;
1533 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001534
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001535 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001536 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001537
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001538 struct i915_gem_mm mm;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001539#if defined(CONFIG_MMU_NOTIFIER)
1540 DECLARE_HASHTABLE(mmu_notifiers, 7);
1541#endif
Daniel Vetter87813422012-05-02 11:49:32 +02001542
Daniel Vetter87813422012-05-02 11:49:32 +02001543 /* Kernel Modesetting */
1544
yakui_zhao9b9d1722009-05-31 17:17:17 +08001545 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001546
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001547 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1548 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001549 wait_queue_head_t pending_flip_queue;
1550
Daniel Vetterc4597872013-10-21 21:04:07 +02001551#ifdef CONFIG_DEBUG_FS
1552 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1553#endif
1554
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001555 int num_shared_dpll;
1556 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001557 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001558
Jesse Barnes652c3932009-08-17 13:31:43 -07001559 /* Reclocking support */
1560 bool render_reclock_avail;
1561 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001562 /* indicates the reduced downclock for LVDS*/
1563 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001564
1565 struct i915_frontbuffer_tracking fb_tracking;
1566
Jesse Barnes652c3932009-08-17 13:31:43 -07001567 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001568
Zhenyu Wangc48044112009-12-17 14:48:43 +08001569 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001570
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001571 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001572
Ben Widawsky59124502013-07-04 11:02:05 -07001573 /* Cannot be determined by PCIID. You must always read a register. */
1574 size_t ellc_size;
1575
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001576 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001577 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001578
Daniel Vetter20e4d402012-08-08 23:35:39 +02001579 /* ilk-only ips/rps state. Everything in here is protected by the global
1580 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001581 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001582
Imre Deak83c00f552013-10-25 17:36:47 +03001583 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001584
Rodrigo Vivia031d702013-10-03 16:15:06 -03001585 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001586
Daniel Vetter99584db2012-11-14 17:14:04 +01001587 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001588
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001589 struct drm_i915_gem_object *vlv_pctx;
1590
Daniel Vetter4520f532013-10-09 09:18:51 +02001591#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001592 /* list of fbdev register on this device */
1593 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001594 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001595#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001596
1597 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001598 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001599
Ben Widawsky254f9652012-06-04 14:42:42 -07001600 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001601 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001602
Damien Lespiau3e683202012-12-11 18:48:29 +00001603 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001604
Daniel Vetter842f1c82014-03-10 10:01:44 +01001605 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001606 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001607 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001608
Ville Syrjälä53615a52013-08-01 16:18:50 +03001609 struct {
1610 /*
1611 * Raw watermark latency values:
1612 * in 0.1us units for WM0,
1613 * in 0.5us units for WM1+.
1614 */
1615 /* primary */
1616 uint16_t pri_latency[5];
1617 /* sprite */
1618 uint16_t spr_latency[5];
1619 /* cursor */
1620 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001621
1622 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001623 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001624 } wm;
1625
Paulo Zanoni8a187452013-12-06 20:32:13 -02001626 struct i915_runtime_pm pm;
1627
Dave Airlie13cf5502014-06-18 11:29:35 +10001628 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1629 u32 long_hpd_port_mask;
1630 u32 short_hpd_port_mask;
1631 struct work_struct dig_port_work;
1632
Dave Airlie0e32b392014-05-02 14:02:48 +10001633 /*
1634 * if we get a HPD irq from DP and a HPD irq from non-DP
1635 * the non-DP HPD could block the workqueue on a mode config
1636 * mutex getting, that userspace may have taken. However
1637 * userspace is waiting on the DP workqueue to run which is
1638 * blocked behind the non-DP one.
1639 */
1640 struct workqueue_struct *dp_wq;
1641
Daniel Vetter231f42a2012-11-02 19:55:05 +01001642 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1643 * here! */
1644 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001645 /* Old ums support infrastructure, same warning applies. */
1646 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001647
Oscar Mateoa83014d2014-07-24 17:04:21 +01001648 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1649 struct {
1650 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1651 struct intel_engine_cs *ring,
1652 struct intel_context *ctx,
1653 struct drm_i915_gem_execbuffer2 *args,
1654 struct list_head *vmas,
1655 struct drm_i915_gem_object *batch_obj,
1656 u64 exec_start, u32 flags);
1657 int (*init_rings)(struct drm_device *dev);
1658 void (*cleanup_ring)(struct intel_engine_cs *ring);
1659 void (*stop_ring)(struct intel_engine_cs *ring);
1660 } gt;
1661
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001662 /*
1663 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1664 * will be rejected. Instead look for a better place.
1665 */
Jani Nikula77fec552014-03-31 14:27:22 +03001666};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
Chris Wilson2c1792a2013-08-01 18:39:55 +01001668static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1669{
1670 return dev->dev_private;
1671}
1672
Chris Wilsonb4519512012-05-11 14:29:30 +01001673/* Iterate over initialised rings */
1674#define for_each_ring(ring__, dev_priv__, i__) \
1675 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1676 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1677
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001678enum hdmi_force_audio {
1679 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1680 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1681 HDMI_AUDIO_AUTO, /* trust EDID */
1682 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1683};
1684
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001685#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001686
Chris Wilson37e680a2012-06-07 15:38:42 +01001687struct drm_i915_gem_object_ops {
1688 /* Interface between the GEM object and its backing storage.
1689 * get_pages() is called once prior to the use of the associated set
1690 * of pages before to binding them into the GTT, and put_pages() is
1691 * called after we no longer need them. As we expect there to be
1692 * associated cost with migrating pages between the backing storage
1693 * and making them available for the GPU (e.g. clflush), we may hold
1694 * onto the pages after they are no longer referenced by the GPU
1695 * in case they may be used again shortly (for example migrating the
1696 * pages to a different memory domain within the GTT). put_pages()
1697 * will therefore most likely be called when the object itself is
1698 * being released or under memory pressure (where we attempt to
1699 * reap pages for the shrinker).
1700 */
1701 int (*get_pages)(struct drm_i915_gem_object *);
1702 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001703 int (*dmabuf_export)(struct drm_i915_gem_object *);
1704 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001705};
1706
Daniel Vettera071fa02014-06-18 23:28:09 +02001707/*
1708 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1709 * considered to be the frontbuffer for the given plane interface-vise. This
1710 * doesn't mean that the hw necessarily already scans it out, but that any
1711 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1712 *
1713 * We have one bit per pipe and per scanout plane type.
1714 */
1715#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1716#define INTEL_FRONTBUFFER_BITS \
1717 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1718#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1719 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1720#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1721 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1722#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1723 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1724#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1725 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001726#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1727 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001728
Eric Anholt673a3942008-07-30 12:06:12 -07001729struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001730 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001731
Chris Wilson37e680a2012-06-07 15:38:42 +01001732 const struct drm_i915_gem_object_ops *ops;
1733
Ben Widawsky2f633152013-07-17 12:19:03 -07001734 /** List of VMAs backed by this object */
1735 struct list_head vma_list;
1736
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001737 /** Stolen memory for this object, instead of being backed by shmem. */
1738 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001739 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001740
Chris Wilson69dc4982010-10-19 10:36:51 +01001741 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001742 /** Used in execbuf to temporarily hold a ref */
1743 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001744
1745 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001746 * This is set if the object is on the active lists (has pending
1747 * rendering and so a non-zero seqno), and is not set if it i s on
1748 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001749 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001750 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001751
1752 /**
1753 * This is set if the object has been written to since last bound
1754 * to the GTT
1755 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001756 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001757
1758 /**
1759 * Fence register bits (if any) for this object. Will be set
1760 * as needed when mapped into the GTT.
1761 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001762 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001763 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001764
1765 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001766 * Advice: are the backing pages purgeable?
1767 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001768 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001769
1770 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001771 * Current tiling mode for the object.
1772 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001773 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001774 /**
1775 * Whether the tiling parameters for the currently associated fence
1776 * register have changed. Note that for the purposes of tracking
1777 * tiling changes we also treat the unfenced register, the register
1778 * slot that the object occupies whilst it executes a fenced
1779 * command (such as BLT on gen2/3), as a "fence".
1780 */
1781 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001782
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001783 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001784 * Is the object at the current location in the gtt mappable and
1785 * fenceable? Used to avoid costly recalculations.
1786 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001787 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001788
1789 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001790 * Whether the current gtt mapping needs to be mappable (and isn't just
1791 * mappable by accident). Track pin and fault separate for a more
1792 * accurate mappable working set.
1793 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001794 unsigned int fault_mappable:1;
1795 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001796 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001797
Chris Wilsoncaea7472010-11-12 13:53:37 +00001798 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301799 * Is the object to be mapped as read-only to the GPU
1800 * Only honoured if hardware has relevant pte bit
1801 */
1802 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001803 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001804
Daniel Vetter7bddb012012-02-09 17:15:47 +01001805 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001806 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001807 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001808
Daniel Vettera071fa02014-06-18 23:28:09 +02001809 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1810
Chris Wilson9da3da62012-06-01 15:20:22 +01001811 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001812 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001813
Daniel Vetter1286ff72012-05-10 15:25:09 +02001814 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001815 void *dma_buf_vmapping;
1816 int vmapping_count;
1817
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001818 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001819
Chris Wilson1c293ea2012-04-17 15:31:27 +01001820 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001821 uint32_t last_read_seqno;
1822 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001823 /** Breadcrumb of last fenced GPU access to the buffer. */
1824 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001825
Daniel Vetter778c3542010-05-13 11:49:44 +02001826 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001827 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001828
Daniel Vetter80075d42013-10-09 21:23:52 +02001829 /** References from framebuffers, locks out tiling changes. */
1830 unsigned long framebuffer_references;
1831
Eric Anholt280b7132009-03-12 16:56:27 -07001832 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001833 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001834
Jesse Barnes79e53942008-11-07 14:24:08 -08001835 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001836 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001837 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001838
1839 /** for phy allocated objects */
Daniel Vetterba8286f2014-09-11 07:43:25 +02001840 struct drm_dma_handle *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001841
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001842 union {
1843 struct i915_gem_userptr {
1844 uintptr_t ptr;
1845 unsigned read_only :1;
1846 unsigned workers :4;
1847#define I915_GEM_USERPTR_MAX_WORKERS 15
1848
1849 struct mm_struct *mm;
1850 struct i915_mmu_object *mn;
1851 struct work_struct *work;
1852 } userptr;
1853 };
1854};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001855#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001856
Daniel Vettera071fa02014-06-18 23:28:09 +02001857void i915_gem_track_fb(struct drm_i915_gem_object *old,
1858 struct drm_i915_gem_object *new,
1859 unsigned frontbuffer_bits);
1860
Eric Anholt673a3942008-07-30 12:06:12 -07001861/**
1862 * Request queue structure.
1863 *
1864 * The request queue allows us to note sequence numbers that have been emitted
1865 * and may be associated with active buffers to be retired.
1866 *
1867 * By keeping this list, we can avoid having to do questionable
1868 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1869 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1870 */
1871struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001872 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001873 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001874
Eric Anholt673a3942008-07-30 12:06:12 -07001875 /** GEM sequence number associated with this request. */
1876 uint32_t seqno;
1877
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001878 /** Position in the ringbuffer of the start of the request */
1879 u32 head;
1880
1881 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001882 u32 tail;
1883
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001884 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001885 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001886
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001887 /** Batch buffer related to this request if any */
1888 struct drm_i915_gem_object *batch_obj;
1889
Eric Anholt673a3942008-07-30 12:06:12 -07001890 /** Time at which this request was emitted, in jiffies. */
1891 unsigned long emitted_jiffies;
1892
Eric Anholtb9624422009-06-03 07:27:35 +00001893 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001894 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001895
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001896 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001897 /** file_priv list entry for this request */
1898 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001899};
1900
1901struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001902 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001903 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001904
Eric Anholt673a3942008-07-30 12:06:12 -07001905 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001906 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001907 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001908 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001909 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001910 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001911
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001912 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001913 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001914};
1915
Brad Volkin351e3db2014-02-18 10:15:46 -08001916/*
1917 * A command that requires special handling by the command parser.
1918 */
1919struct drm_i915_cmd_descriptor {
1920 /*
1921 * Flags describing how the command parser processes the command.
1922 *
1923 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1924 * a length mask if not set
1925 * CMD_DESC_SKIP: The command is allowed but does not follow the
1926 * standard length encoding for the opcode range in
1927 * which it falls
1928 * CMD_DESC_REJECT: The command is never allowed
1929 * CMD_DESC_REGISTER: The command should be checked against the
1930 * register whitelist for the appropriate ring
1931 * CMD_DESC_MASTER: The command is allowed if the submitting process
1932 * is the DRM master
1933 */
1934 u32 flags;
1935#define CMD_DESC_FIXED (1<<0)
1936#define CMD_DESC_SKIP (1<<1)
1937#define CMD_DESC_REJECT (1<<2)
1938#define CMD_DESC_REGISTER (1<<3)
1939#define CMD_DESC_BITMASK (1<<4)
1940#define CMD_DESC_MASTER (1<<5)
1941
1942 /*
1943 * The command's unique identification bits and the bitmask to get them.
1944 * This isn't strictly the opcode field as defined in the spec and may
1945 * also include type, subtype, and/or subop fields.
1946 */
1947 struct {
1948 u32 value;
1949 u32 mask;
1950 } cmd;
1951
1952 /*
1953 * The command's length. The command is either fixed length (i.e. does
1954 * not include a length field) or has a length field mask. The flag
1955 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1956 * a length mask. All command entries in a command table must include
1957 * length information.
1958 */
1959 union {
1960 u32 fixed;
1961 u32 mask;
1962 } length;
1963
1964 /*
1965 * Describes where to find a register address in the command to check
1966 * against the ring's register whitelist. Only valid if flags has the
1967 * CMD_DESC_REGISTER bit set.
1968 */
1969 struct {
1970 u32 offset;
1971 u32 mask;
1972 } reg;
1973
1974#define MAX_CMD_DESC_BITMASKS 3
1975 /*
1976 * Describes command checks where a particular dword is masked and
1977 * compared against an expected value. If the command does not match
1978 * the expected value, the parser rejects it. Only valid if flags has
1979 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1980 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08001981 *
1982 * If the check specifies a non-zero condition_mask then the parser
1983 * only performs the check when the bits specified by condition_mask
1984 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08001985 */
1986 struct {
1987 u32 offset;
1988 u32 mask;
1989 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08001990 u32 condition_offset;
1991 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08001992 } bits[MAX_CMD_DESC_BITMASKS];
1993};
1994
1995/*
1996 * A table of commands requiring special handling by the command parser.
1997 *
1998 * Each ring has an array of tables. Each table consists of an array of command
1999 * descriptors, which must be sorted with command opcodes in ascending order.
2000 */
2001struct drm_i915_cmd_table {
2002 const struct drm_i915_cmd_descriptor *table;
2003 int count;
2004};
2005
Chris Wilsondbbe9122014-08-09 19:18:43 +01002006/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002007#define __I915__(p) ({ \
2008 struct drm_i915_private *__p; \
2009 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2010 __p = (struct drm_i915_private *)p; \
2011 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2012 __p = to_i915((struct drm_device *)p); \
2013 else \
2014 BUILD_BUG(); \
2015 __p; \
2016})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002017#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002018#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002019
Chris Wilson87f1f462014-08-09 19:18:42 +01002020#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2021#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002022#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002023#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002024#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002025#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2026#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002027#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2028#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2029#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002030#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002031#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002032#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2033#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002034#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2035#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002036#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002037#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002038#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2039 INTEL_DEVID(dev) == 0x0152 || \
2040 INTEL_DEVID(dev) == 0x015a)
2041#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2042 INTEL_DEVID(dev) == 0x0106 || \
2043 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002044#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002045#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002046#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002047#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002048#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002049#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002050 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002051#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002052 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2053 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2054 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002055#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002056 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002057#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03002058#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002059 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002060/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002061#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2062 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002063#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002064
Jesse Barnes85436692011-04-06 12:11:14 -07002065/*
2066 * The genX designation typically refers to the render engine, so render
2067 * capability related checks should use IS_GEN, while display and other checks
2068 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2069 * chips, etc.).
2070 */
Zou Nan haicae58522010-11-09 17:17:32 +08002071#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2072#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2073#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2074#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2075#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002076#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002077#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08002078
Ben Widawsky73ae4782013-10-15 10:02:57 -07002079#define RENDER_RING (1<<RCS)
2080#define BSD_RING (1<<VCS)
2081#define BLT_RING (1<<BCS)
2082#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002083#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002084#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002085#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002086#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2087#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2088#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2089#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2090 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002091#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2092
Ben Widawsky254f9652012-06-04 14:42:42 -07002093#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002094#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes7365fb72014-05-29 14:33:21 -07002095#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2096#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
Jesse Barnes692ef702014-08-05 07:51:18 -07002097#define USES_PPGTT(dev) (i915.enable_ppgtt)
2098#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002099
Chris Wilson05394f32010-11-08 19:18:58 +00002100#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002101#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2102
Daniel Vetterb45305f2012-12-17 16:21:27 +01002103/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2104#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002105/*
2106 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2107 * even when in MSI mode. This results in spurious interrupt warnings if the
2108 * legacy irq no. is shared with another device. The kernel then disables that
2109 * interrupt source and so prevents the other device from working properly.
2110 */
2111#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2112#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002113
Zou Nan haicae58522010-11-09 17:17:32 +08002114/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2115 * rows, which changed the alignment requirements and fence programming.
2116 */
2117#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2118 IS_I915GM(dev)))
2119#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2120#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2121#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002122#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2123#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002124
2125#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2126#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002127#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002128
Ben Widawsky2a114cc2013-11-02 21:07:47 -07002129#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002130
Damien Lespiaudd93be52013-04-22 18:40:39 +01002131#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002132#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002133#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002134#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002135 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002136
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002137#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2138#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2139#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2140#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2141#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2142#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2143
Chris Wilson2c1792a2013-08-01 18:39:55 +01002144#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002145#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002146#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2147#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002148#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002149#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002150
Sonika Jindal5fafe292014-07-21 15:23:38 +05302151#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2152
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002153/* DPF == dynamic parity feature */
2154#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2155#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002156
Ben Widawskyc8735b02012-09-07 19:43:39 -07002157#define GT_FREQUENCY_MULTIPLIER 50
2158
Chris Wilson05394f32010-11-08 19:18:58 +00002159#include "i915_trace.h"
2160
Rob Clarkbaa70942013-08-02 13:27:49 -04002161extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002162extern int i915_max_ioctl;
2163
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002164extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2165extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002166extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2167extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2168
Jani Nikulad330a952014-01-21 11:24:25 +02002169/* i915_params.c */
2170struct i915_params {
2171 int modeset;
2172 int panel_ignore_lid;
2173 unsigned int powersave;
2174 int semaphores;
2175 unsigned int lvds_downclock;
2176 int lvds_channel_mode;
2177 int panel_use_ssc;
2178 int vbt_sdvo_panel_type;
2179 int enable_rc6;
2180 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002181 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002182 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002183 int enable_psr;
2184 unsigned int preliminary_hw_support;
2185 int disable_power_well;
2186 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002187 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002188 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002189 /* leave bools at the end to not create holes */
2190 bool enable_hangcheck;
2191 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002192 bool prefault_disable;
2193 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002194 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002195 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302196 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002197 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002198};
2199extern struct i915_params i915 __read_mostly;
2200
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002202void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002203extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002204extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002205extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002206extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002207extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002208extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002209 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002210extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002211 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002212extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002213#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002214extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2215 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002216#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002217extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002218 struct drm_clip_rect *box,
2219 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002220extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002221extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002222extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2223extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2224extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2225extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002226int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002227void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002228
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002230void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002231__printf(3, 4)
2232void i915_handle_error(struct drm_device *dev, bool wedged,
2233 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234
Deepak S76c3552f2014-01-30 23:08:16 +05302235void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2236 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002237extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002238extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002239
2240extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002241extern void intel_uncore_early_sanitize(struct drm_device *dev,
2242 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002243extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002244extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002245extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002246extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002247
Keith Packard7c463582008-11-04 02:03:27 -08002248void
Jani Nikula50227e12014-03-31 14:27:21 +03002249i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002250 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002251
2252void
Jani Nikula50227e12014-03-31 14:27:21 +03002253i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002254 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002255
Imre Deakf8b79e52014-03-04 19:23:07 +02002256void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2257void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2258
Eric Anholt673a3942008-07-30 12:06:12 -07002259/* i915_gem.c */
2260int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2261 struct drm_file *file_priv);
2262int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2263 struct drm_file *file_priv);
2264int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2265 struct drm_file *file_priv);
2266int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2267 struct drm_file *file_priv);
2268int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2269 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002270int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2271 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002272int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2273 struct drm_file *file_priv);
2274int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2275 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002276void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2277 struct intel_engine_cs *ring);
2278void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2279 struct drm_file *file,
2280 struct intel_engine_cs *ring,
2281 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002282int i915_gem_ringbuffer_submission(struct drm_device *dev,
2283 struct drm_file *file,
2284 struct intel_engine_cs *ring,
2285 struct intel_context *ctx,
2286 struct drm_i915_gem_execbuffer2 *args,
2287 struct list_head *vmas,
2288 struct drm_i915_gem_object *batch_obj,
2289 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002290int i915_gem_execbuffer(struct drm_device *dev, void *data,
2291 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002292int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2293 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002294int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2295 struct drm_file *file_priv);
2296int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2297 struct drm_file *file_priv);
2298int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2299 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002300int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2301 struct drm_file *file);
2302int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2303 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002304int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2305 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002306int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2307 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002308int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2309 struct drm_file *file_priv);
2310int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2311 struct drm_file *file_priv);
2312int i915_gem_set_tiling(struct drm_device *dev, void *data,
2313 struct drm_file *file_priv);
2314int i915_gem_get_tiling(struct drm_device *dev, void *data,
2315 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002316int i915_gem_init_userptr(struct drm_device *dev);
2317int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2318 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002319int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2320 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002321int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2322 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002323void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002324void *i915_gem_object_alloc(struct drm_device *dev);
2325void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002326void i915_gem_object_init(struct drm_i915_gem_object *obj,
2327 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002328struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2329 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002330void i915_init_vm(struct drm_i915_private *dev_priv,
2331 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002332void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002333void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002334
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002335#define PIN_MAPPABLE 0x1
2336#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002337#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002338#define PIN_OFFSET_BIAS 0x8
2339#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002340int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002341 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002342 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002343 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002344int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002345int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002346void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002347void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002348void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002349
Brad Volkin4c914c02014-02-18 10:15:45 -08002350int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2351 int *needs_clflush);
2352
Chris Wilson37e680a2012-06-07 15:38:42 +01002353int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002354static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2355{
Imre Deak67d5a502013-02-18 19:28:02 +02002356 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002357
Imre Deak67d5a502013-02-18 19:28:02 +02002358 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002359 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002360
2361 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002362}
Chris Wilsona5570172012-09-04 21:02:54 +01002363static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2364{
2365 BUG_ON(obj->pages == NULL);
2366 obj->pages_pin_count++;
2367}
2368static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2369{
2370 BUG_ON(obj->pages_pin_count == 0);
2371 obj->pages_pin_count--;
2372}
2373
Chris Wilson54cf91d2010-11-25 18:00:26 +00002374int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002375int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002376 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002377void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002378 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002379int i915_gem_dumb_create(struct drm_file *file_priv,
2380 struct drm_device *dev,
2381 struct drm_mode_create_dumb *args);
2382int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2383 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002384/**
2385 * Returns true if seq1 is later than seq2.
2386 */
2387static inline bool
2388i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2389{
2390 return (int32_t)(seq1 - seq2) >= 0;
2391}
2392
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002393int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2394int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002395int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002396int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002397
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002398bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2399void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002400
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002401struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002402i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002403
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002404bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002405void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002406int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002407 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302408int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2409
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002410static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2411{
2412 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002413 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002414}
2415
2416static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2417{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002418 return atomic_read(&error->reset_counter) & I915_WEDGED;
2419}
2420
2421static inline u32 i915_reset_count(struct i915_gpu_error *error)
2422{
2423 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002424}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002425
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002426static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2427{
2428 return dev_priv->gpu_error.stop_rings == 0 ||
2429 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2430}
2431
2432static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2433{
2434 return dev_priv->gpu_error.stop_rings == 0 ||
2435 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2436}
2437
Chris Wilson069efc12010-09-30 16:53:18 +01002438void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002439bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002440int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002441int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002442int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002443int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002444int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002445void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002446void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002447int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002448int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002449int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002450 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002451 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002452 u32 *seqno);
2453#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002454 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002455int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002456 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002457int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002458int __must_check
2459i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2460 bool write);
2461int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002462i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2463int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002464i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2465 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002466 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002467void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002468int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002469 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002470int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002471void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002472
Chris Wilson467cffb2011-03-07 10:42:03 +00002473uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002474i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2475uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002476i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2477 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002478
Chris Wilsone4ffd172011-04-04 09:44:39 +01002479int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2480 enum i915_cache_level cache_level);
2481
Daniel Vetter1286ff72012-05-10 15:25:09 +02002482struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2483 struct dma_buf *dma_buf);
2484
2485struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2486 struct drm_gem_object *gem_obj, int flags);
2487
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002488void i915_gem_restore_fences(struct drm_device *dev);
2489
Ben Widawskya70a3142013-07-31 16:59:56 -07002490unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2491 struct i915_address_space *vm);
2492bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2493bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2494 struct i915_address_space *vm);
2495unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2496 struct i915_address_space *vm);
2497struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2498 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002499struct i915_vma *
2500i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2501 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002502
2503struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002504static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2505 struct i915_vma *vma;
2506 list_for_each_entry(vma, &obj->vma_list, vma_link)
2507 if (vma->pin_count > 0)
2508 return true;
2509 return false;
2510}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002511
Ben Widawskya70a3142013-07-31 16:59:56 -07002512/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002513#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002514 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2515static inline bool i915_is_ggtt(struct i915_address_space *vm)
2516{
2517 struct i915_address_space *ggtt =
2518 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2519 return vm == ggtt;
2520}
2521
Daniel Vetter841cd772014-08-06 15:04:48 +02002522static inline struct i915_hw_ppgtt *
2523i915_vm_to_ppgtt(struct i915_address_space *vm)
2524{
2525 WARN_ON(i915_is_ggtt(vm));
2526
2527 return container_of(vm, struct i915_hw_ppgtt, base);
2528}
2529
2530
Ben Widawskya70a3142013-07-31 16:59:56 -07002531static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2532{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002533 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002534}
2535
2536static inline unsigned long
2537i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2538{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002539 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002540}
2541
2542static inline unsigned long
2543i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2544{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002545 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002546}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002547
2548static inline int __must_check
2549i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2550 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002551 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002552{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002553 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2554 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002555}
Ben Widawskya70a3142013-07-31 16:59:56 -07002556
Daniel Vetterb2871102014-02-14 14:01:19 +01002557static inline int
2558i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2559{
2560 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2561}
2562
2563void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2564
Ben Widawsky254f9652012-06-04 14:42:42 -07002565/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002566int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002567void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002568void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002569int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002570int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002571void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002572int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002573 struct intel_context *to);
2574struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002575i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002576void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002577struct drm_i915_gem_object *
2578i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002579static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002580{
Chris Wilson691e6412014-04-09 09:07:36 +01002581 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002582}
2583
Oscar Mateo273497e2014-05-22 14:13:37 +01002584static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002585{
Chris Wilson691e6412014-04-09 09:07:36 +01002586 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002587}
2588
Oscar Mateo273497e2014-05-22 14:13:37 +01002589static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002590{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002591 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002592}
2593
Ben Widawsky84624812012-06-04 14:42:54 -07002594int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2595 struct drm_file *file);
2596int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2597 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002598
Mika Kuoppala9d0a6fa2014-05-14 17:02:16 +03002599/* i915_gem_render_state.c */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002600int i915_gem_render_state_init(struct intel_engine_cs *ring);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002601/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002602int __must_check i915_gem_evict_something(struct drm_device *dev,
2603 struct i915_address_space *vm,
2604 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002605 unsigned alignment,
2606 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002607 unsigned long start,
2608 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002609 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002610int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002611int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002612
Ben Widawsky0260c422014-03-22 22:47:21 -07002613/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002614static inline void i915_gem_chipset_flush(struct drm_device *dev)
2615{
Chris Wilson05394f32010-11-08 19:18:58 +00002616 if (INTEL_INFO(dev)->gen < 6)
2617 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002618}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002619
Chris Wilson9797fbf2012-04-24 15:47:39 +01002620/* i915_gem_stolen.c */
2621int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002622int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002623void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002624void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002625struct drm_i915_gem_object *
2626i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002627struct drm_i915_gem_object *
2628i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2629 u32 stolen_offset,
2630 u32 gtt_offset,
2631 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002632
Eric Anholt673a3942008-07-30 12:06:12 -07002633/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002634static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002635{
Jani Nikula50227e12014-03-31 14:27:21 +03002636 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002637
2638 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2639 obj->tiling_mode != I915_TILING_NONE;
2640}
2641
Eric Anholt673a3942008-07-30 12:06:12 -07002642void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002643void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2644void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002645
2646/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002647#if WATCH_LISTS
2648int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002649#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002650#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002651#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652
Ben Gamari20172632009-02-17 20:08:50 -05002653/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002654int i915_debugfs_init(struct drm_minor *minor);
2655void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002656#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002657void intel_display_crc_init(struct drm_device *dev);
2658#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002659static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002660#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002661
2662/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002663__printf(2, 3)
2664void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002665int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2666 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002667int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2668 size_t count, loff_t pos);
2669static inline void i915_error_state_buf_release(
2670 struct drm_i915_error_state_buf *eb)
2671{
2672 kfree(eb->buf);
2673}
Mika Kuoppala58174462014-02-25 17:11:26 +02002674void i915_capture_error_state(struct drm_device *dev, bool wedge,
2675 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002676void i915_error_state_get(struct drm_device *dev,
2677 struct i915_error_state_file_priv *error_priv);
2678void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2679void i915_destroy_error_state(struct drm_device *dev);
2680
2681void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2682const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002683
Brad Volkin351e3db2014-02-18 10:15:46 -08002684/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002685int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002686int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2687void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2688bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2689int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002690 struct drm_i915_gem_object *batch_obj,
2691 u32 batch_start_offset,
2692 bool is_master);
2693
Jesse Barnes317c35d2008-08-25 15:11:06 -07002694/* i915_suspend.c */
2695extern int i915_save_state(struct drm_device *dev);
2696extern int i915_restore_state(struct drm_device *dev);
2697
Daniel Vetterd8157a32013-01-25 17:53:20 +01002698/* i915_ums.c */
2699void i915_save_display_reg(struct drm_device *dev);
2700void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002701
Ben Widawsky0136db582012-04-10 21:17:01 -07002702/* i915_sysfs.c */
2703void i915_setup_sysfs(struct drm_device *dev_priv);
2704void i915_teardown_sysfs(struct drm_device *dev_priv);
2705
Chris Wilsonf899fc62010-07-20 15:44:45 -07002706/* intel_i2c.c */
2707extern int intel_setup_gmbus(struct drm_device *dev);
2708extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002709static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002710{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002711 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002712}
2713
2714extern struct i2c_adapter *intel_gmbus_get_adapter(
2715 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002716extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2717extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002718static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002719{
2720 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2721}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002722extern void intel_i2c_reset(struct drm_device *dev);
2723
Chris Wilson3b617962010-08-24 09:02:58 +01002724/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002725struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002726#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002727extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002728extern void intel_opregion_init(struct drm_device *dev);
2729extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002730extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002731extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2732 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002733extern int intel_opregion_notify_adapter(struct drm_device *dev,
2734 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002735#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002736static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002737static inline void intel_opregion_init(struct drm_device *dev) { return; }
2738static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002739static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002740static inline int
2741intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2742{
2743 return 0;
2744}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002745static inline int
2746intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2747{
2748 return 0;
2749}
Len Brown65e082c2008-10-24 17:18:10 -04002750#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002751
Jesse Barnes723bfd72010-10-07 16:01:13 -07002752/* intel_acpi.c */
2753#ifdef CONFIG_ACPI
2754extern void intel_register_dsm_handler(void);
2755extern void intel_unregister_dsm_handler(void);
2756#else
2757static inline void intel_register_dsm_handler(void) { return; }
2758static inline void intel_unregister_dsm_handler(void) { return; }
2759#endif /* CONFIG_ACPI */
2760
Jesse Barnes79e53942008-11-07 14:24:08 -08002761/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002762extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002763extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002764extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002765extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002766extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002767extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002768extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002769extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2770 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002771extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002772extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002773extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002774extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002775extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002776extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002777extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002778extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03002779extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2780 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002781extern void intel_detect_pch(struct drm_device *dev);
2782extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002783extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002784
Ben Widawsky2911a352012-04-05 14:47:36 -07002785extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002786int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2787 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002788int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2789 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002790
Sourab Gupta84c33a62014-06-02 16:47:17 +05302791void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2792
Chris Wilson6ef3d422010-08-04 20:26:07 +01002793/* overlay */
2794extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002795extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2796 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002797
2798extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002799extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002800 struct drm_device *dev,
2801 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002802
Ben Widawskyb7287d82011-04-25 11:22:22 -07002803/* On SNB platform, before reading ring registers forcewake bit
2804 * must be set to prevent GT core from power down and stale values being
2805 * returned.
2806 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302807void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2808void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002809void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002810
Ben Widawsky42c05262012-09-26 10:34:00 -07002811int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2812int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002813
2814/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002815u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2816void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2817u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002818u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2819void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2820u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2821void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2822u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2823void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002824u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2825void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002826u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2827void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002828u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2829void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002830u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2831 enum intel_sbi_destination destination);
2832void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2833 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302834u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2835void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002836
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002837int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2838int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002839
Deepak Sc8d9a592013-11-23 14:55:42 +05302840#define FORCEWAKE_RENDER (1 << 0)
2841#define FORCEWAKE_MEDIA (1 << 1)
2842#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2843
2844
Ben Widawsky0b274482013-10-04 21:22:51 -07002845#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2846#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002847
Ben Widawsky0b274482013-10-04 21:22:51 -07002848#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2849#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2850#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2851#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002852
Ben Widawsky0b274482013-10-04 21:22:51 -07002853#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2854#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2855#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2856#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002857
Chris Wilson698b3132014-03-21 13:16:43 +00002858/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2859 * will be implemented using 2 32-bit writes in an arbitrary order with
2860 * an arbitrary delay between them. This can cause the hardware to
2861 * act upon the intermediate value, possibly leading to corruption and
2862 * machine death. You have been warned.
2863 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002864#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2865#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002866
Chris Wilson50877442014-03-21 12:41:53 +00002867#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2868 u32 upper = I915_READ(upper_reg); \
2869 u32 lower = I915_READ(lower_reg); \
2870 u32 tmp = I915_READ(upper_reg); \
2871 if (upper != tmp) { \
2872 upper = tmp; \
2873 lower = I915_READ(lower_reg); \
2874 WARN_ON(I915_READ(upper_reg) != upper); \
2875 } \
2876 (u64)upper << 32 | lower; })
2877
Zou Nan haicae58522010-11-09 17:17:32 +08002878#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2879#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2880
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002881/* "Broadcast RGB" property */
2882#define INTEL_BROADCAST_RGB_AUTO 0
2883#define INTEL_BROADCAST_RGB_FULL 1
2884#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002885
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002886static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2887{
Sonika Jindal92e23b92014-07-21 15:23:40 +05302888 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002889 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05302890 else if (INTEL_INFO(dev)->gen >= 5)
2891 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002892 else
2893 return VGACNTRL;
2894}
2895
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002896static inline void __user *to_user_ptr(u64 address)
2897{
2898 return (void __user *)(uintptr_t)address;
2899}
2900
Imre Deakdf977292013-05-21 20:03:17 +03002901static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2902{
2903 unsigned long j = msecs_to_jiffies(m);
2904
2905 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2906}
2907
2908static inline unsigned long
2909timespec_to_jiffies_timeout(const struct timespec *value)
2910{
2911 unsigned long j = timespec_to_jiffies(value);
2912
2913 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2914}
2915
Paulo Zanonidce56b32013-12-19 14:29:40 -02002916/*
2917 * If you need to wait X milliseconds between events A and B, but event B
2918 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2919 * when event A happened, then just before event B you call this function and
2920 * pass the timestamp as the first argument, and X as the second argument.
2921 */
2922static inline void
2923wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2924{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002925 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002926
2927 /*
2928 * Don't re-read the value of "jiffies" every time since it may change
2929 * behind our back and break the math.
2930 */
2931 tmp_jiffies = jiffies;
2932 target_jiffies = timestamp_jiffies +
2933 msecs_to_jiffies_timeout(to_wait_ms);
2934
2935 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002936 remaining_jiffies = target_jiffies - tmp_jiffies;
2937 while (remaining_jiffies)
2938 remaining_jiffies =
2939 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002940 }
2941}
2942
Linus Torvalds1da177e2005-04-16 15:20:36 -07002943#endif