blob: 2446e61ea4d45317a01bb3f0e2e1d10c43df498b [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Paulo Zanoni730488b2014-03-07 20:12:32 -0300139 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni730488b2014-03-07 20:12:32 -0300154 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Paulo Zanoni730488b2014-03-07 20:12:32 -0300176 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
185void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
190void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Paulo Zanoni730488b2014-03-07 20:12:32 -0300209 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
223void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
228void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Paulo Zanoni86642812013-04-12 17:57:57 -0300241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
251static bool cpt_can_enable_serr_int(struct drm_device *dev)
252{
253 struct drm_i915_private *dev_priv = dev->dev_private;
254 enum pipe pipe;
255 struct intel_crtc *crtc;
256
Daniel Vetterfee884e2013-07-04 23:35:21 +0200257 assert_spin_locked(&dev_priv->irq_lock);
258
Paulo Zanoni86642812013-04-12 17:57:57 -0300259 for_each_pipe(pipe) {
260 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
261
262 if (crtc->pch_fifo_underrun_disabled)
263 return false;
264 }
265
266 return true;
267}
268
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200269static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
270{
271 struct drm_i915_private *dev_priv = dev->dev_private;
272 u32 reg = PIPESTAT(pipe);
273 u32 pipestat = I915_READ(reg) & 0x7fff0000;
274
275 assert_spin_locked(&dev_priv->irq_lock);
276
277 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
278 POSTING_READ(reg);
279}
280
Paulo Zanoni86642812013-04-12 17:57:57 -0300281static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
282 enum pipe pipe, bool enable)
283{
284 struct drm_i915_private *dev_priv = dev->dev_private;
285 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
286 DE_PIPEB_FIFO_UNDERRUN;
287
288 if (enable)
289 ironlake_enable_display_irq(dev_priv, bit);
290 else
291 ironlake_disable_display_irq(dev_priv, bit);
292}
293
294static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200295 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300296{
297 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300298 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200299 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
300
Paulo Zanoni86642812013-04-12 17:57:57 -0300301 if (!ivb_can_enable_err_int(dev))
302 return;
303
Paulo Zanoni86642812013-04-12 17:57:57 -0300304 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
305 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200306 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
307
308 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300309 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200310
311 if (!was_enabled &&
312 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
313 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
314 pipe_name(pipe));
315 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300316 }
317}
318
Daniel Vetter38d83c962013-11-07 11:05:46 +0100319static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
320 enum pipe pipe, bool enable)
321{
322 struct drm_i915_private *dev_priv = dev->dev_private;
323
324 assert_spin_locked(&dev_priv->irq_lock);
325
326 if (enable)
327 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
328 else
329 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
330 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
331 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
332}
333
Daniel Vetterfee884e2013-07-04 23:35:21 +0200334/**
335 * ibx_display_interrupt_update - update SDEIMR
336 * @dev_priv: driver private
337 * @interrupt_mask: mask of interrupt bits to update
338 * @enabled_irq_mask: mask of interrupt bits to enable
339 */
340static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
341 uint32_t interrupt_mask,
342 uint32_t enabled_irq_mask)
343{
344 uint32_t sdeimr = I915_READ(SDEIMR);
345 sdeimr &= ~interrupt_mask;
346 sdeimr |= (~enabled_irq_mask & interrupt_mask);
347
348 assert_spin_locked(&dev_priv->irq_lock);
349
Paulo Zanoni730488b2014-03-07 20:12:32 -0300350 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300351 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300352
Daniel Vetterfee884e2013-07-04 23:35:21 +0200353 I915_WRITE(SDEIMR, sdeimr);
354 POSTING_READ(SDEIMR);
355}
356#define ibx_enable_display_interrupt(dev_priv, bits) \
357 ibx_display_interrupt_update((dev_priv), (bits), (bits))
358#define ibx_disable_display_interrupt(dev_priv, bits) \
359 ibx_display_interrupt_update((dev_priv), (bits), 0)
360
Daniel Vetterde280752013-07-04 23:35:24 +0200361static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
362 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300363 bool enable)
364{
Paulo Zanoni86642812013-04-12 17:57:57 -0300365 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200366 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
367 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300368
369 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200370 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300371 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200372 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300373}
374
375static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
376 enum transcoder pch_transcoder,
377 bool enable)
378{
379 struct drm_i915_private *dev_priv = dev->dev_private;
380
381 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200382 I915_WRITE(SERR_INT,
383 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
384
Paulo Zanoni86642812013-04-12 17:57:57 -0300385 if (!cpt_can_enable_serr_int(dev))
386 return;
387
Daniel Vetterfee884e2013-07-04 23:35:21 +0200388 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300389 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200390 uint32_t tmp = I915_READ(SERR_INT);
391 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
392
393 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200394 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200395
396 if (!was_enabled &&
397 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
398 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
399 transcoder_name(pch_transcoder));
400 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300401 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300402}
403
404/**
405 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
406 * @dev: drm device
407 * @pipe: pipe
408 * @enable: true if we want to report FIFO underrun errors, false otherwise
409 *
410 * This function makes us disable or enable CPU fifo underruns for a specific
411 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
412 * reporting for one pipe may also disable all the other CPU error interruts for
413 * the other pipes, due to the fact that there's just one interrupt mask/enable
414 * bit for all the pipes.
415 *
416 * Returns the previous state of underrun reporting.
417 */
Imre Deakf88d42f2014-03-04 19:23:09 +0200418bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
419 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300420{
421 struct drm_i915_private *dev_priv = dev->dev_private;
422 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300424 bool ret;
425
Imre Deak77961eb2014-03-05 16:20:56 +0200426 assert_spin_locked(&dev_priv->irq_lock);
427
Paulo Zanoni86642812013-04-12 17:57:57 -0300428 ret = !intel_crtc->cpu_fifo_underrun_disabled;
429
430 if (enable == ret)
431 goto done;
432
433 intel_crtc->cpu_fifo_underrun_disabled = !enable;
434
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200435 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
436 i9xx_clear_fifo_underrun(dev, pipe);
437 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300438 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
439 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200440 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100441 else if (IS_GEN8(dev))
442 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300443
444done:
Imre Deakf88d42f2014-03-04 19:23:09 +0200445 return ret;
446}
447
448bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
449 enum pipe pipe, bool enable)
450{
451 struct drm_i915_private *dev_priv = dev->dev_private;
452 unsigned long flags;
453 bool ret;
454
455 spin_lock_irqsave(&dev_priv->irq_lock, flags);
456 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300457 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200458
Paulo Zanoni86642812013-04-12 17:57:57 -0300459 return ret;
460}
461
Imre Deak91d181d2014-02-10 18:42:49 +0200462static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
463 enum pipe pipe)
464{
465 struct drm_i915_private *dev_priv = dev->dev_private;
466 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
468
469 return !intel_crtc->cpu_fifo_underrun_disabled;
470}
471
Paulo Zanoni86642812013-04-12 17:57:57 -0300472/**
473 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
474 * @dev: drm device
475 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
476 * @enable: true if we want to report FIFO underrun errors, false otherwise
477 *
478 * This function makes us disable or enable PCH fifo underruns for a specific
479 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
480 * underrun reporting for one transcoder may also disable all the other PCH
481 * error interruts for the other transcoders, due to the fact that there's just
482 * one interrupt mask/enable bit for all the transcoders.
483 *
484 * Returns the previous state of underrun reporting.
485 */
486bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
487 enum transcoder pch_transcoder,
488 bool enable)
489{
490 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300493 unsigned long flags;
494 bool ret;
495
Daniel Vetterde280752013-07-04 23:35:24 +0200496 /*
497 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
498 * has only one pch transcoder A that all pipes can use. To avoid racy
499 * pch transcoder -> pipe lookups from interrupt code simply store the
500 * underrun statistics in crtc A. Since we never expose this anywhere
501 * nor use it outside of the fifo underrun code here using the "wrong"
502 * crtc on LPT won't cause issues.
503 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300504
505 spin_lock_irqsave(&dev_priv->irq_lock, flags);
506
507 ret = !intel_crtc->pch_fifo_underrun_disabled;
508
509 if (enable == ret)
510 goto done;
511
512 intel_crtc->pch_fifo_underrun_disabled = !enable;
513
514 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200515 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300516 else
517 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
518
519done:
520 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
521 return ret;
522}
523
524
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100525static void
Imre Deak755e9012014-02-10 18:42:47 +0200526__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
527 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800528{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200529 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200530 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800531
Daniel Vetterb79480b2013-06-27 17:52:10 +0200532 assert_spin_locked(&dev_priv->irq_lock);
533
Ville Syrjälä04feced2014-04-03 13:28:33 +0300534 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
535 status_mask & ~PIPESTAT_INT_STATUS_MASK,
536 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
537 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200538 return;
539
540 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200541 return;
542
Imre Deak91d181d2014-02-10 18:42:49 +0200543 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
544
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200545 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200546 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200547 I915_WRITE(reg, pipestat);
548 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800549}
550
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100551static void
Imre Deak755e9012014-02-10 18:42:47 +0200552__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
553 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800554{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200555 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200556 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800557
Daniel Vetterb79480b2013-06-27 17:52:10 +0200558 assert_spin_locked(&dev_priv->irq_lock);
559
Ville Syrjälä04feced2014-04-03 13:28:33 +0300560 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
561 status_mask & ~PIPESTAT_INT_STATUS_MASK,
562 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
563 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200564 return;
565
Imre Deak755e9012014-02-10 18:42:47 +0200566 if ((pipestat & enable_mask) == 0)
567 return;
568
Imre Deak91d181d2014-02-10 18:42:49 +0200569 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
570
Imre Deak755e9012014-02-10 18:42:47 +0200571 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200572 I915_WRITE(reg, pipestat);
573 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800574}
575
Imre Deak10c59c52014-02-10 18:42:48 +0200576static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
577{
578 u32 enable_mask = status_mask << 16;
579
580 /*
581 * On pipe A we don't support the PSR interrupt yet, on pipe B the
582 * same bit MBZ.
583 */
584 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
585 return 0;
586
587 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
588 SPRITE0_FLIP_DONE_INT_EN_VLV |
589 SPRITE1_FLIP_DONE_INT_EN_VLV);
590 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
591 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
592 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
593 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
594
595 return enable_mask;
596}
597
Imre Deak755e9012014-02-10 18:42:47 +0200598void
599i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
600 u32 status_mask)
601{
602 u32 enable_mask;
603
Imre Deak10c59c52014-02-10 18:42:48 +0200604 if (IS_VALLEYVIEW(dev_priv->dev))
605 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
606 status_mask);
607 else
608 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200609 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
610}
611
612void
613i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
614 u32 status_mask)
615{
616 u32 enable_mask;
617
Imre Deak10c59c52014-02-10 18:42:48 +0200618 if (IS_VALLEYVIEW(dev_priv->dev))
619 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
620 status_mask);
621 else
622 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200623 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
624}
625
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000626/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300627 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000628 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300629static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000630{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300631 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000632 unsigned long irqflags;
633
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300634 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
635 return;
636
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000637 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000638
Imre Deak755e9012014-02-10 18:42:47 +0200639 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300640 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200641 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200642 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000643
644 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000645}
646
647/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700648 * i915_pipe_enabled - check if a pipe is enabled
649 * @dev: DRM device
650 * @pipe: pipe to check
651 *
652 * Reading certain registers when the pipe is disabled can hang the chip.
653 * Use this routine to make sure the PLL is running and the pipe is active
654 * before reading such registers if unsure.
655 */
656static int
657i915_pipe_enabled(struct drm_device *dev, int pipe)
658{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300659 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200660
Daniel Vettera01025a2013-05-22 00:50:23 +0200661 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
662 /* Locking is horribly broken here, but whatever. */
663 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300665
Daniel Vettera01025a2013-05-22 00:50:23 +0200666 return intel_crtc->active;
667 } else {
668 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
669 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700670}
671
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300672static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
673{
674 /* Gen2 doesn't have a hardware frame counter */
675 return 0;
676}
677
Keith Packard42f52ef2008-10-18 19:39:29 -0700678/* Called from drm generic code, passed a 'crtc', which
679 * we use as a pipe index
680 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700681static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700682{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300683 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700684 unsigned long high_frame;
685 unsigned long low_frame;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300686 u32 high1, high2, low, pixel, vbl_start;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700687
688 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800689 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800690 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700691 return 0;
692 }
693
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300694 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
695 struct intel_crtc *intel_crtc =
696 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
697 const struct drm_display_mode *mode =
698 &intel_crtc->config.adjusted_mode;
699
700 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
701 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100702 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300703 u32 htotal;
704
705 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
706 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
707
708 vbl_start *= htotal;
709 }
710
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800711 high_frame = PIPEFRAME(pipe);
712 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100713
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700714 /*
715 * High & low register fields aren't synchronized, so make sure
716 * we get a low value that's stable across two reads of the high
717 * register.
718 */
719 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100720 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300721 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100722 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700723 } while (high1 != high2);
724
Chris Wilson5eddb702010-09-11 13:48:45 +0100725 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300726 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100727 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300728
729 /*
730 * The frame counter increments at beginning of active.
731 * Cook up a vblank counter by also checking the pixel
732 * counter against vblank start.
733 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200734 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700735}
736
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700737static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800738{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300739 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800740 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800741
742 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800743 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800744 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800745 return 0;
746 }
747
748 return I915_READ(reg);
749}
750
Mario Kleinerad3543e2013-10-30 05:13:08 +0100751/* raw reads, only for fast reads of display block, no need for forcewake etc. */
752#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100753
Ville Syrjälä095163b2013-10-29 00:04:43 +0200754static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300755{
756 struct drm_i915_private *dev_priv = dev->dev_private;
757 uint32_t status;
Ville Syrjälä24302622014-03-11 12:58:46 +0200758 int reg;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300759
Ville Syrjälä24302622014-03-11 12:58:46 +0200760 if (INTEL_INFO(dev)->gen >= 8) {
761 status = GEN8_PIPE_VBLANK;
762 reg = GEN8_DE_PIPE_ISR(pipe);
763 } else if (INTEL_INFO(dev)->gen >= 7) {
764 status = DE_PIPE_VBLANK_IVB(pipe);
765 reg = DEISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300766 } else {
Ville Syrjälä24302622014-03-11 12:58:46 +0200767 status = DE_PIPE_VBLANK(pipe);
768 reg = DEISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300769 }
Mario Kleinerad3543e2013-10-30 05:13:08 +0100770
Ville Syrjälä24302622014-03-11 12:58:46 +0200771 return __raw_i915_read32(dev_priv, reg) & status;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300772}
773
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700774static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200775 unsigned int flags, int *vpos, int *hpos,
776 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100777{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300778 struct drm_i915_private *dev_priv = dev->dev_private;
779 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
780 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
781 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300782 int position;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100783 int vbl_start, vbl_end, htotal, vtotal;
784 bool in_vbl = true;
785 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100786 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100787
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300788 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100789 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800790 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100791 return 0;
792 }
793
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300794 htotal = mode->crtc_htotal;
795 vtotal = mode->crtc_vtotal;
796 vbl_start = mode->crtc_vblank_start;
797 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100798
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200799 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
800 vbl_start = DIV_ROUND_UP(vbl_start, 2);
801 vbl_end /= 2;
802 vtotal /= 2;
803 }
804
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300805 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
806
Mario Kleinerad3543e2013-10-30 05:13:08 +0100807 /*
808 * Lock uncore.lock, as we will do multiple timing critical raw
809 * register reads, potentially with preemption disabled, so the
810 * following code must not block on uncore.lock.
811 */
812 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
813
814 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
815
816 /* Get optional system timestamp before query. */
817 if (stime)
818 *stime = ktime_get();
819
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300820 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100821 /* No obvious pixelcount register. Only query vertical
822 * scanout position from Display scan line register.
823 */
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300824 if (IS_GEN2(dev))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100825 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300826 else
Mario Kleinerad3543e2013-10-30 05:13:08 +0100827 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300828
Ville Syrjäläfcb81822014-03-11 12:58:45 +0200829 if (HAS_DDI(dev)) {
830 /*
831 * On HSW HDMI outputs there seems to be a 2 line
832 * difference, whereas eDP has the normal 1 line
833 * difference that earlier platforms have. External
834 * DP is unknown. For now just check for the 2 line
835 * difference case on all output types on HSW+.
836 *
837 * This might misinterpret the scanline counter being
838 * one line too far along on eDP, but that's less
839 * dangerous than the alternative since that would lead
840 * the vblank timestamp code astray when it sees a
841 * scanline count before vblank_start during a vblank
842 * interrupt.
843 */
844 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
845 if ((in_vbl && (position == vbl_start - 2 ||
846 position == vbl_start - 1)) ||
847 (!in_vbl && (position == vbl_end - 2 ||
848 position == vbl_end - 1)))
849 position = (position + 2) % vtotal;
850 } else if (HAS_PCH_SPLIT(dev)) {
Ville Syrjälä095163b2013-10-29 00:04:43 +0200851 /*
852 * The scanline counter increments at the leading edge
853 * of hsync, ie. it completely misses the active portion
854 * of the line. Fix up the counter at both edges of vblank
855 * to get a more accurate picture whether we're in vblank
856 * or not.
857 */
858 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
859 if ((in_vbl && position == vbl_start - 1) ||
860 (!in_vbl && position == vbl_end - 1))
861 position = (position + 1) % vtotal;
862 } else {
863 /*
864 * ISR vblank status bits don't work the way we'd want
865 * them to work on non-PCH platforms (for
866 * ilk_pipe_in_vblank_locked()), and there doesn't
867 * appear any other way to determine if we're currently
868 * in vblank.
869 *
870 * Instead let's assume that we're already in vblank if
871 * we got called from the vblank interrupt and the
872 * scanline counter value indicates that we're on the
873 * line just prior to vblank start. This should result
874 * in the correct answer, unless the vblank interrupt
875 * delivery really got delayed for almost exactly one
876 * full frame/field.
877 */
878 if (flags & DRM_CALLED_FROM_VBLIRQ &&
879 position == vbl_start - 1) {
880 position = (position + 1) % vtotal;
881
882 /* Signal this correction as "applied". */
883 ret |= 0x8;
884 }
885 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100886 } else {
887 /* Have access to pixelcount since start of frame.
888 * We can split this into vertical and horizontal
889 * scanout position.
890 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100891 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100892
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300893 /* convert to pixel counts */
894 vbl_start *= htotal;
895 vbl_end *= htotal;
896 vtotal *= htotal;
897 }
898
Mario Kleinerad3543e2013-10-30 05:13:08 +0100899 /* Get optional system timestamp after query. */
900 if (etime)
901 *etime = ktime_get();
902
903 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
904
905 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
906
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300907 in_vbl = position >= vbl_start && position < vbl_end;
908
909 /*
910 * While in vblank, position will be negative
911 * counting up towards 0 at vbl_end. And outside
912 * vblank, position will be positive counting
913 * up since vbl_end.
914 */
915 if (position >= vbl_start)
916 position -= vbl_end;
917 else
918 position += vtotal - vbl_end;
919
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300920 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300921 *vpos = position;
922 *hpos = 0;
923 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100924 *vpos = position / htotal;
925 *hpos = position - (*vpos * htotal);
926 }
927
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100928 /* In vblank? */
929 if (in_vbl)
930 ret |= DRM_SCANOUTPOS_INVBL;
931
932 return ret;
933}
934
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700935static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100936 int *max_error,
937 struct timeval *vblank_time,
938 unsigned flags)
939{
Chris Wilson4041b852011-01-22 10:07:56 +0000940 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100941
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700942 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000943 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100944 return -EINVAL;
945 }
946
947 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000948 crtc = intel_get_crtc_for_pipe(dev, pipe);
949 if (crtc == NULL) {
950 DRM_ERROR("Invalid crtc %d\n", pipe);
951 return -EINVAL;
952 }
953
954 if (!crtc->enabled) {
955 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
956 return -EBUSY;
957 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100958
959 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000960 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
961 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300962 crtc,
963 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100964}
965
Jani Nikula67c347f2013-09-17 14:26:34 +0300966static bool intel_hpd_irq_event(struct drm_device *dev,
967 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200968{
969 enum drm_connector_status old_status;
970
971 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
972 old_status = connector->status;
973
974 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300975 if (old_status == connector->status)
976 return false;
977
978 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200979 connector->base.id,
980 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300981 drm_get_connector_status_name(old_status),
982 drm_get_connector_status_name(connector->status));
983
984 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200985}
986
Jesse Barnes5ca58282009-03-31 14:11:15 -0700987/*
988 * Handle hotplug events outside the interrupt handler proper.
989 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200990#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
991
Jesse Barnes5ca58282009-03-31 14:11:15 -0700992static void i915_hotplug_work_func(struct work_struct *work)
993{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300994 struct drm_i915_private *dev_priv =
995 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700996 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700997 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200998 struct intel_connector *intel_connector;
999 struct intel_encoder *intel_encoder;
1000 struct drm_connector *connector;
1001 unsigned long irqflags;
1002 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001003 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001004 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001005
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001006 /* HPD irq before everything is fully set up. */
1007 if (!dev_priv->enable_hotplug_processing)
1008 return;
1009
Keith Packarda65e34c2011-07-25 10:04:56 -07001010 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001011 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1012
Egbert Eichcd569ae2013-04-16 13:36:57 +02001013 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001014
1015 hpd_event_bits = dev_priv->hpd_event_bits;
1016 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001017 list_for_each_entry(connector, &mode_config->connector_list, head) {
1018 intel_connector = to_intel_connector(connector);
1019 intel_encoder = intel_connector->encoder;
1020 if (intel_encoder->hpd_pin > HPD_NONE &&
1021 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1022 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1023 DRM_INFO("HPD interrupt storm detected on connector %s: "
1024 "switching from hotplug detection to polling\n",
1025 drm_get_connector_name(connector));
1026 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1027 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1028 | DRM_CONNECTOR_POLL_DISCONNECT;
1029 hpd_disabled = true;
1030 }
Egbert Eich142e2392013-04-11 15:57:57 +02001031 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1032 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1033 drm_get_connector_name(connector), intel_encoder->hpd_pin);
1034 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001035 }
1036 /* if there were no outputs to poll, poll was disabled,
1037 * therefore make sure it's enabled when disabling HPD on
1038 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001039 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001040 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001041 mod_timer(&dev_priv->hotplug_reenable_timer,
1042 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1043 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001044
1045 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1046
Egbert Eich321a1b32013-04-11 16:00:26 +02001047 list_for_each_entry(connector, &mode_config->connector_list, head) {
1048 intel_connector = to_intel_connector(connector);
1049 intel_encoder = intel_connector->encoder;
1050 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1051 if (intel_encoder->hot_plug)
1052 intel_encoder->hot_plug(intel_encoder);
1053 if (intel_hpd_irq_event(dev, connector))
1054 changed = true;
1055 }
1056 }
Keith Packard40ee3382011-07-28 15:31:19 -07001057 mutex_unlock(&mode_config->mutex);
1058
Egbert Eich321a1b32013-04-11 16:00:26 +02001059 if (changed)
1060 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001061}
1062
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001063static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1064{
1065 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1066}
1067
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001068static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001069{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001070 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001071 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001072 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001073
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001074 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001075
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001076 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1077
Daniel Vetter20e4d402012-08-08 23:35:39 +02001078 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001079
Jesse Barnes7648fa92010-05-20 14:28:11 -07001080 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001081 busy_up = I915_READ(RCPREVBSYTUPAVG);
1082 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001083 max_avg = I915_READ(RCBMAXAVG);
1084 min_avg = I915_READ(RCBMINAVG);
1085
1086 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001087 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001088 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1089 new_delay = dev_priv->ips.cur_delay - 1;
1090 if (new_delay < dev_priv->ips.max_delay)
1091 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001092 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001093 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1094 new_delay = dev_priv->ips.cur_delay + 1;
1095 if (new_delay > dev_priv->ips.min_delay)
1096 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001097 }
1098
Jesse Barnes7648fa92010-05-20 14:28:11 -07001099 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001100 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001101
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001102 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001103
Jesse Barnesf97108d2010-01-29 11:27:07 -08001104 return;
1105}
1106
Chris Wilson549f7362010-10-19 11:19:32 +01001107static void notify_ring(struct drm_device *dev,
1108 struct intel_ring_buffer *ring)
1109{
Chris Wilson475553d2011-01-20 09:52:56 +00001110 if (ring->obj == NULL)
1111 return;
1112
Chris Wilson814e9b52013-09-23 17:33:19 -03001113 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001114
Chris Wilson549f7362010-10-19 11:19:32 +01001115 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001116 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001117}
1118
Ben Widawsky4912d042011-04-25 11:25:20 -07001119static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001120{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001121 struct drm_i915_private *dev_priv =
1122 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001123 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001124 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001125
Daniel Vetter59cdb632013-07-04 23:35:28 +02001126 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001127 pm_iir = dev_priv->rps.pm_iir;
1128 dev_priv->rps.pm_iir = 0;
Ben Widawsky48484052013-05-28 19:22:27 -07001129 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
Deepak Sa6706b42014-03-15 20:23:22 +05301130 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001131 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001132
Paulo Zanoni60611c12013-08-15 11:50:01 -03001133 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301134 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001135
Deepak Sa6706b42014-03-15 20:23:22 +05301136 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001137 return;
1138
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001139 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001140
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001141 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001142 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001143 if (adj > 0)
1144 adj *= 2;
1145 else
1146 adj = 1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001147 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001148
1149 /*
1150 * For better performance, jump directly
1151 * to RPe if we're below it.
1152 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001153 if (new_delay < dev_priv->rps.efficient_freq)
1154 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001155 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001156 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1157 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001158 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001159 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001160 adj = 0;
1161 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1162 if (adj < 0)
1163 adj *= 2;
1164 else
1165 adj = -1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001166 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001167 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001168 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001169 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001170
Ben Widawsky79249632012-09-07 19:43:42 -07001171 /* sysfs frequency interfaces may have snuck in while servicing the
1172 * interrupt
1173 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001174 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001175 dev_priv->rps.min_freq_softlimit,
1176 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301177
Ben Widawskyb39fb292014-03-19 18:31:11 -07001178 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001179
1180 if (IS_VALLEYVIEW(dev_priv->dev))
1181 valleyview_set_rps(dev_priv->dev, new_delay);
1182 else
1183 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001184
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001185 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001186}
1187
Ben Widawskye3689192012-05-25 16:56:22 -07001188
1189/**
1190 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1191 * occurred.
1192 * @work: workqueue struct
1193 *
1194 * Doesn't actually do anything except notify userspace. As a consequence of
1195 * this event, userspace should try to remap the bad rows since statistically
1196 * it is likely the same row is more likely to go bad again.
1197 */
1198static void ivybridge_parity_work(struct work_struct *work)
1199{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001200 struct drm_i915_private *dev_priv =
1201 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001202 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001203 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001204 uint32_t misccpctl;
1205 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001206 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001207
1208 /* We must turn off DOP level clock gating to access the L3 registers.
1209 * In order to prevent a get/put style interface, acquire struct mutex
1210 * any time we access those registers.
1211 */
1212 mutex_lock(&dev_priv->dev->struct_mutex);
1213
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001214 /* If we've screwed up tracking, just let the interrupt fire again */
1215 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1216 goto out;
1217
Ben Widawskye3689192012-05-25 16:56:22 -07001218 misccpctl = I915_READ(GEN7_MISCCPCTL);
1219 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1220 POSTING_READ(GEN7_MISCCPCTL);
1221
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001222 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1223 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001224
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001225 slice--;
1226 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1227 break;
1228
1229 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1230
1231 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1232
1233 error_status = I915_READ(reg);
1234 row = GEN7_PARITY_ERROR_ROW(error_status);
1235 bank = GEN7_PARITY_ERROR_BANK(error_status);
1236 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1237
1238 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1239 POSTING_READ(reg);
1240
1241 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1242 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1243 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1244 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1245 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1246 parity_event[5] = NULL;
1247
Dave Airlie5bdebb12013-10-11 14:07:25 +10001248 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001249 KOBJ_CHANGE, parity_event);
1250
1251 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1252 slice, row, bank, subbank);
1253
1254 kfree(parity_event[4]);
1255 kfree(parity_event[3]);
1256 kfree(parity_event[2]);
1257 kfree(parity_event[1]);
1258 }
Ben Widawskye3689192012-05-25 16:56:22 -07001259
1260 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1261
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001262out:
1263 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001264 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001265 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001266 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1267
1268 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001269}
1270
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001271static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001272{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001273 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001274
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001275 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001276 return;
1277
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001278 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001279 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001280 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001281
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001282 iir &= GT_PARITY_ERROR(dev);
1283 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1284 dev_priv->l3_parity.which_slice |= 1 << 1;
1285
1286 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1287 dev_priv->l3_parity.which_slice |= 1 << 0;
1288
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001289 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001290}
1291
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001292static void ilk_gt_irq_handler(struct drm_device *dev,
1293 struct drm_i915_private *dev_priv,
1294 u32 gt_iir)
1295{
1296 if (gt_iir &
1297 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1298 notify_ring(dev, &dev_priv->ring[RCS]);
1299 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1300 notify_ring(dev, &dev_priv->ring[VCS]);
1301}
1302
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001303static void snb_gt_irq_handler(struct drm_device *dev,
1304 struct drm_i915_private *dev_priv,
1305 u32 gt_iir)
1306{
1307
Ben Widawskycc609d52013-05-28 19:22:29 -07001308 if (gt_iir &
1309 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001310 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001311 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001312 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001313 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001314 notify_ring(dev, &dev_priv->ring[BCS]);
1315
Ben Widawskycc609d52013-05-28 19:22:29 -07001316 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1317 GT_BSD_CS_ERROR_INTERRUPT |
1318 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001319 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1320 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001321 }
Ben Widawskye3689192012-05-25 16:56:22 -07001322
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001323 if (gt_iir & GT_PARITY_ERROR(dev))
1324 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001325}
1326
Ben Widawskyabd58f02013-11-02 21:07:09 -07001327static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1328 struct drm_i915_private *dev_priv,
1329 u32 master_ctl)
1330{
1331 u32 rcs, bcs, vcs;
1332 uint32_t tmp = 0;
1333 irqreturn_t ret = IRQ_NONE;
1334
1335 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1336 tmp = I915_READ(GEN8_GT_IIR(0));
1337 if (tmp) {
1338 ret = IRQ_HANDLED;
1339 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1340 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1341 if (rcs & GT_RENDER_USER_INTERRUPT)
1342 notify_ring(dev, &dev_priv->ring[RCS]);
1343 if (bcs & GT_RENDER_USER_INTERRUPT)
1344 notify_ring(dev, &dev_priv->ring[BCS]);
1345 I915_WRITE(GEN8_GT_IIR(0), tmp);
1346 } else
1347 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1348 }
1349
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001350 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001351 tmp = I915_READ(GEN8_GT_IIR(1));
1352 if (tmp) {
1353 ret = IRQ_HANDLED;
1354 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1355 if (vcs & GT_RENDER_USER_INTERRUPT)
1356 notify_ring(dev, &dev_priv->ring[VCS]);
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001357 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1358 if (vcs & GT_RENDER_USER_INTERRUPT)
1359 notify_ring(dev, &dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001360 I915_WRITE(GEN8_GT_IIR(1), tmp);
1361 } else
1362 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1363 }
1364
1365 if (master_ctl & GEN8_GT_VECS_IRQ) {
1366 tmp = I915_READ(GEN8_GT_IIR(3));
1367 if (tmp) {
1368 ret = IRQ_HANDLED;
1369 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1370 if (vcs & GT_RENDER_USER_INTERRUPT)
1371 notify_ring(dev, &dev_priv->ring[VECS]);
1372 I915_WRITE(GEN8_GT_IIR(3), tmp);
1373 } else
1374 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1375 }
1376
1377 return ret;
1378}
1379
Egbert Eichb543fb02013-04-16 13:36:54 +02001380#define HPD_STORM_DETECT_PERIOD 1000
1381#define HPD_STORM_THRESHOLD 5
1382
Daniel Vetter10a504d2013-06-27 17:52:12 +02001383static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001384 u32 hotplug_trigger,
1385 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001386{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001387 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001388 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001389 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001390
Daniel Vetter91d131d2013-06-27 17:52:14 +02001391 if (!hotplug_trigger)
1392 return;
1393
Imre Deakcc9bd492014-01-16 19:56:54 +02001394 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1395 hotplug_trigger);
1396
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001397 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001398 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001399
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001400 if (hpd[i] & hotplug_trigger &&
1401 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1402 /*
1403 * On GMCH platforms the interrupt mask bits only
1404 * prevent irq generation, not the setting of the
1405 * hotplug bits itself. So only WARN about unexpected
1406 * interrupts on saner platforms.
1407 */
1408 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1409 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1410 hotplug_trigger, i, hpd[i]);
1411
1412 continue;
1413 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001414
Egbert Eichb543fb02013-04-16 13:36:54 +02001415 if (!(hpd[i] & hotplug_trigger) ||
1416 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1417 continue;
1418
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001419 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001420 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1421 dev_priv->hpd_stats[i].hpd_last_jiffies
1422 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1423 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1424 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001425 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001426 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1427 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001428 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001429 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001430 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001431 } else {
1432 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001433 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1434 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001435 }
1436 }
1437
Daniel Vetter10a504d2013-06-27 17:52:12 +02001438 if (storm_detected)
1439 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001440 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001441
Daniel Vetter645416f2013-09-02 16:22:25 +02001442 /*
1443 * Our hotplug handler can grab modeset locks (by calling down into the
1444 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1445 * queue for otherwise the flush_work in the pageflip code will
1446 * deadlock.
1447 */
1448 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001449}
1450
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001451static void gmbus_irq_handler(struct drm_device *dev)
1452{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001453 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001454
Daniel Vetter28c70f12012-12-01 13:53:45 +01001455 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001456}
1457
Daniel Vetterce99c252012-12-01 13:53:47 +01001458static void dp_aux_irq_handler(struct drm_device *dev)
1459{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001460 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001461
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001462 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001463}
1464
Shuang He8bf1e9f2013-10-15 18:55:27 +01001465#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001466static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1467 uint32_t crc0, uint32_t crc1,
1468 uint32_t crc2, uint32_t crc3,
1469 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001470{
1471 struct drm_i915_private *dev_priv = dev->dev_private;
1472 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1473 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001474 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001475
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001476 spin_lock(&pipe_crc->lock);
1477
Damien Lespiau0c912c72013-10-15 18:55:37 +01001478 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001479 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001480 DRM_ERROR("spurious interrupt\n");
1481 return;
1482 }
1483
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001484 head = pipe_crc->head;
1485 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001486
1487 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001488 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001489 DRM_ERROR("CRC buffer overflowing\n");
1490 return;
1491 }
1492
1493 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001494
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001495 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001496 entry->crc[0] = crc0;
1497 entry->crc[1] = crc1;
1498 entry->crc[2] = crc2;
1499 entry->crc[3] = crc3;
1500 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001501
1502 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001503 pipe_crc->head = head;
1504
1505 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001506
1507 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001508}
Daniel Vetter277de952013-10-18 16:37:07 +02001509#else
1510static inline void
1511display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1512 uint32_t crc0, uint32_t crc1,
1513 uint32_t crc2, uint32_t crc3,
1514 uint32_t crc4) {}
1515#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001516
Daniel Vetter277de952013-10-18 16:37:07 +02001517
1518static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001519{
1520 struct drm_i915_private *dev_priv = dev->dev_private;
1521
Daniel Vetter277de952013-10-18 16:37:07 +02001522 display_pipe_crc_irq_handler(dev, pipe,
1523 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1524 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001525}
1526
Daniel Vetter277de952013-10-18 16:37:07 +02001527static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001528{
1529 struct drm_i915_private *dev_priv = dev->dev_private;
1530
Daniel Vetter277de952013-10-18 16:37:07 +02001531 display_pipe_crc_irq_handler(dev, pipe,
1532 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1533 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1534 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1535 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1536 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001537}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001538
Daniel Vetter277de952013-10-18 16:37:07 +02001539static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001540{
1541 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001542 uint32_t res1, res2;
1543
1544 if (INTEL_INFO(dev)->gen >= 3)
1545 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1546 else
1547 res1 = 0;
1548
1549 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1550 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1551 else
1552 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001553
Daniel Vetter277de952013-10-18 16:37:07 +02001554 display_pipe_crc_irq_handler(dev, pipe,
1555 I915_READ(PIPE_CRC_RES_RED(pipe)),
1556 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1557 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1558 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001559}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001560
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001561/* The RPS events need forcewake, so we add them to a work queue and mask their
1562 * IMR bits until the work is done. Other interrupts can be processed without
1563 * the work queue. */
1564static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001565{
Deepak Sa6706b42014-03-15 20:23:22 +05301566 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001567 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301568 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1569 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001570 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001571
1572 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001573 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001574
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001575 if (HAS_VEBOX(dev_priv->dev)) {
1576 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1577 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001578
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001579 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001580 i915_handle_error(dev_priv->dev, false,
1581 "VEBOX CS error interrupt 0x%08x",
1582 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001583 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001584 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001585}
1586
Imre Deakc1874ed2014-02-04 21:35:46 +02001587static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1588{
1589 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001590 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001591 int pipe;
1592
Imre Deak58ead0d2014-02-04 21:35:47 +02001593 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001594 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001595 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001596 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001597
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001598 /*
1599 * PIPESTAT bits get signalled even when the interrupt is
1600 * disabled with the mask bits, and some of the status bits do
1601 * not generate interrupts at all (like the underrun bit). Hence
1602 * we need to be careful that we only handle what we want to
1603 * handle.
1604 */
1605 mask = 0;
1606 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1607 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1608
1609 switch (pipe) {
1610 case PIPE_A:
1611 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1612 break;
1613 case PIPE_B:
1614 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1615 break;
1616 }
1617 if (iir & iir_bit)
1618 mask |= dev_priv->pipestat_irq_mask[pipe];
1619
1620 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001621 continue;
1622
1623 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001624 mask |= PIPESTAT_INT_ENABLE_MASK;
1625 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001626
1627 /*
1628 * Clear the PIPE*STAT regs before the IIR
1629 */
Imre Deak91d181d2014-02-10 18:42:49 +02001630 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1631 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001632 I915_WRITE(reg, pipe_stats[pipe]);
1633 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001634 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001635
1636 for_each_pipe(pipe) {
1637 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1638 drm_handle_vblank(dev, pipe);
1639
Imre Deak579a9b02014-02-04 21:35:48 +02001640 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001641 intel_prepare_page_flip(dev, pipe);
1642 intel_finish_page_flip(dev, pipe);
1643 }
1644
1645 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1646 i9xx_pipe_crc_irq_handler(dev, pipe);
1647
1648 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1649 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1650 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1651 }
1652
1653 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1654 gmbus_irq_handler(dev);
1655}
1656
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001657static void i9xx_hpd_irq_handler(struct drm_device *dev)
1658{
1659 struct drm_i915_private *dev_priv = dev->dev_private;
1660 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1661
1662 if (IS_G4X(dev)) {
1663 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1664
1665 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
1666 } else {
1667 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1668
1669 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1670 }
1671
1672 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1673 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1674 dp_aux_irq_handler(dev);
1675
1676 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1677 /*
1678 * Make sure hotplug status is cleared before we clear IIR, or else we
1679 * may miss hotplug events.
1680 */
1681 POSTING_READ(PORT_HOTPLUG_STAT);
1682}
1683
Daniel Vetterff1f5252012-10-02 15:10:55 +02001684static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001685{
1686 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001687 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001688 u32 iir, gt_iir, pm_iir;
1689 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001690
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001691 while (true) {
1692 iir = I915_READ(VLV_IIR);
1693 gt_iir = I915_READ(GTIIR);
1694 pm_iir = I915_READ(GEN6_PMIIR);
1695
1696 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1697 goto out;
1698
1699 ret = IRQ_HANDLED;
1700
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001701 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001702
Imre Deakc1874ed2014-02-04 21:35:46 +02001703 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001704
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001705 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001706 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1707 i9xx_hpd_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001708
Paulo Zanoni60611c12013-08-15 11:50:01 -03001709 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001710 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001711
1712 I915_WRITE(GTIIR, gt_iir);
1713 I915_WRITE(GEN6_PMIIR, pm_iir);
1714 I915_WRITE(VLV_IIR, iir);
1715 }
1716
1717out:
1718 return ret;
1719}
1720
Adam Jackson23e81d62012-06-06 15:45:44 -04001721static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001722{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001723 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001724 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001725 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001726
Daniel Vetter91d131d2013-06-27 17:52:14 +02001727 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1728
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001729 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1730 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1731 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001732 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001733 port_name(port));
1734 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001735
Daniel Vetterce99c252012-12-01 13:53:47 +01001736 if (pch_iir & SDE_AUX_MASK)
1737 dp_aux_irq_handler(dev);
1738
Jesse Barnes776ad802011-01-04 15:09:39 -08001739 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001740 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001741
1742 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1743 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1744
1745 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1746 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1747
1748 if (pch_iir & SDE_POISON)
1749 DRM_ERROR("PCH poison interrupt\n");
1750
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001751 if (pch_iir & SDE_FDI_MASK)
1752 for_each_pipe(pipe)
1753 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1754 pipe_name(pipe),
1755 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001756
1757 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1758 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1759
1760 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1761 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1762
Jesse Barnes776ad802011-01-04 15:09:39 -08001763 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001764 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1765 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001766 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001767
1768 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1769 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1770 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001771 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001772}
1773
1774static void ivb_err_int_handler(struct drm_device *dev)
1775{
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001778 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001779
Paulo Zanonide032bf2013-04-12 17:57:58 -03001780 if (err_int & ERR_INT_POISON)
1781 DRM_ERROR("Poison interrupt\n");
1782
Daniel Vetter5a69b892013-10-16 22:55:52 +02001783 for_each_pipe(pipe) {
1784 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1785 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1786 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001787 DRM_ERROR("Pipe %c FIFO underrun\n",
1788 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001789 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001790
Daniel Vetter5a69b892013-10-16 22:55:52 +02001791 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1792 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001793 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001794 else
Daniel Vetter277de952013-10-18 16:37:07 +02001795 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001796 }
1797 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001798
Paulo Zanoni86642812013-04-12 17:57:57 -03001799 I915_WRITE(GEN7_ERR_INT, err_int);
1800}
1801
1802static void cpt_serr_int_handler(struct drm_device *dev)
1803{
1804 struct drm_i915_private *dev_priv = dev->dev_private;
1805 u32 serr_int = I915_READ(SERR_INT);
1806
Paulo Zanonide032bf2013-04-12 17:57:58 -03001807 if (serr_int & SERR_INT_POISON)
1808 DRM_ERROR("PCH poison interrupt\n");
1809
Paulo Zanoni86642812013-04-12 17:57:57 -03001810 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1811 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1812 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001813 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001814
1815 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1816 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1817 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001818 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001819
1820 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1821 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1822 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001823 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001824
1825 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001826}
1827
Adam Jackson23e81d62012-06-06 15:45:44 -04001828static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1829{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001830 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001831 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001832 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001833
Daniel Vetter91d131d2013-06-27 17:52:14 +02001834 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1835
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001836 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1837 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1838 SDE_AUDIO_POWER_SHIFT_CPT);
1839 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1840 port_name(port));
1841 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001842
1843 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001844 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001845
1846 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001847 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001848
1849 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1850 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1851
1852 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1853 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1854
1855 if (pch_iir & SDE_FDI_MASK_CPT)
1856 for_each_pipe(pipe)
1857 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1858 pipe_name(pipe),
1859 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001860
1861 if (pch_iir & SDE_ERROR_CPT)
1862 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001863}
1864
Paulo Zanonic008bc62013-07-12 16:35:10 -03001865static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1866{
1867 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02001868 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03001869
1870 if (de_iir & DE_AUX_CHANNEL_A)
1871 dp_aux_irq_handler(dev);
1872
1873 if (de_iir & DE_GSE)
1874 intel_opregion_asle_intr(dev);
1875
Paulo Zanonic008bc62013-07-12 16:35:10 -03001876 if (de_iir & DE_POISON)
1877 DRM_ERROR("Poison interrupt\n");
1878
Daniel Vetter40da17c2013-10-21 18:04:36 +02001879 for_each_pipe(pipe) {
1880 if (de_iir & DE_PIPE_VBLANK(pipe))
1881 drm_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001882
Daniel Vetter40da17c2013-10-21 18:04:36 +02001883 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1884 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001885 DRM_ERROR("Pipe %c FIFO underrun\n",
1886 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03001887
Daniel Vetter40da17c2013-10-21 18:04:36 +02001888 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1889 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001890
Daniel Vetter40da17c2013-10-21 18:04:36 +02001891 /* plane/pipes map 1:1 on ilk+ */
1892 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1893 intel_prepare_page_flip(dev, pipe);
1894 intel_finish_page_flip_plane(dev, pipe);
1895 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001896 }
1897
1898 /* check event from PCH */
1899 if (de_iir & DE_PCH_EVENT) {
1900 u32 pch_iir = I915_READ(SDEIIR);
1901
1902 if (HAS_PCH_CPT(dev))
1903 cpt_irq_handler(dev, pch_iir);
1904 else
1905 ibx_irq_handler(dev, pch_iir);
1906
1907 /* should clear PCH hotplug event before clear CPU irq */
1908 I915_WRITE(SDEIIR, pch_iir);
1909 }
1910
1911 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1912 ironlake_rps_change_irq_handler(dev);
1913}
1914
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001915static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1916{
1917 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00001918 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001919
1920 if (de_iir & DE_ERR_INT_IVB)
1921 ivb_err_int_handler(dev);
1922
1923 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1924 dp_aux_irq_handler(dev);
1925
1926 if (de_iir & DE_GSE_IVB)
1927 intel_opregion_asle_intr(dev);
1928
Damien Lespiau07d27e22014-03-03 17:31:46 +00001929 for_each_pipe(pipe) {
1930 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
1931 drm_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02001932
1933 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00001934 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
1935 intel_prepare_page_flip(dev, pipe);
1936 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001937 }
1938 }
1939
1940 /* check event from PCH */
1941 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1942 u32 pch_iir = I915_READ(SDEIIR);
1943
1944 cpt_irq_handler(dev, pch_iir);
1945
1946 /* clear PCH hotplug event before clear CPU irq */
1947 I915_WRITE(SDEIIR, pch_iir);
1948 }
1949}
1950
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001951static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001952{
1953 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001954 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001955 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001956 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001957
Paulo Zanoni86642812013-04-12 17:57:57 -03001958 /* We get interrupts on unclaimed registers, so check for this before we
1959 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001960 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001961
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001962 /* disable master interrupt before clearing iir */
1963 de_ier = I915_READ(DEIER);
1964 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001965 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001966
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001967 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1968 * interrupts will will be stored on its back queue, and then we'll be
1969 * able to process them after we restore SDEIER (as soon as we restore
1970 * it, we'll get an interrupt if SDEIIR still has something to process
1971 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001972 if (!HAS_PCH_NOP(dev)) {
1973 sde_ier = I915_READ(SDEIER);
1974 I915_WRITE(SDEIER, 0);
1975 POSTING_READ(SDEIER);
1976 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001977
Chris Wilson0e434062012-05-09 21:45:44 +01001978 gt_iir = I915_READ(GTIIR);
1979 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001980 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001981 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001982 else
1983 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001984 I915_WRITE(GTIIR, gt_iir);
1985 ret = IRQ_HANDLED;
1986 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001987
1988 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001989 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001990 if (INTEL_INFO(dev)->gen >= 7)
1991 ivb_display_irq_handler(dev, de_iir);
1992 else
1993 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001994 I915_WRITE(DEIIR, de_iir);
1995 ret = IRQ_HANDLED;
1996 }
1997
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001998 if (INTEL_INFO(dev)->gen >= 6) {
1999 u32 pm_iir = I915_READ(GEN6_PMIIR);
2000 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002001 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002002 I915_WRITE(GEN6_PMIIR, pm_iir);
2003 ret = IRQ_HANDLED;
2004 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002005 }
2006
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002007 I915_WRITE(DEIER, de_ier);
2008 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002009 if (!HAS_PCH_NOP(dev)) {
2010 I915_WRITE(SDEIER, sde_ier);
2011 POSTING_READ(SDEIER);
2012 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002013
2014 return ret;
2015}
2016
Ben Widawskyabd58f02013-11-02 21:07:09 -07002017static irqreturn_t gen8_irq_handler(int irq, void *arg)
2018{
2019 struct drm_device *dev = arg;
2020 struct drm_i915_private *dev_priv = dev->dev_private;
2021 u32 master_ctl;
2022 irqreturn_t ret = IRQ_NONE;
2023 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002024 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002025
Ben Widawskyabd58f02013-11-02 21:07:09 -07002026 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2027 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2028 if (!master_ctl)
2029 return IRQ_NONE;
2030
2031 I915_WRITE(GEN8_MASTER_IRQ, 0);
2032 POSTING_READ(GEN8_MASTER_IRQ);
2033
2034 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2035
2036 if (master_ctl & GEN8_DE_MISC_IRQ) {
2037 tmp = I915_READ(GEN8_DE_MISC_IIR);
2038 if (tmp & GEN8_DE_MISC_GSE)
2039 intel_opregion_asle_intr(dev);
2040 else if (tmp)
2041 DRM_ERROR("Unexpected DE Misc interrupt\n");
2042 else
2043 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2044
2045 if (tmp) {
2046 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2047 ret = IRQ_HANDLED;
2048 }
2049 }
2050
Daniel Vetter6d766f02013-11-07 14:49:55 +01002051 if (master_ctl & GEN8_DE_PORT_IRQ) {
2052 tmp = I915_READ(GEN8_DE_PORT_IIR);
2053 if (tmp & GEN8_AUX_CHANNEL_A)
2054 dp_aux_irq_handler(dev);
2055 else if (tmp)
2056 DRM_ERROR("Unexpected DE Port interrupt\n");
2057 else
2058 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2059
2060 if (tmp) {
2061 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2062 ret = IRQ_HANDLED;
2063 }
2064 }
2065
Daniel Vetterc42664c2013-11-07 11:05:40 +01002066 for_each_pipe(pipe) {
2067 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002068
Daniel Vetterc42664c2013-11-07 11:05:40 +01002069 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2070 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002071
Daniel Vetterc42664c2013-11-07 11:05:40 +01002072 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2073 if (pipe_iir & GEN8_PIPE_VBLANK)
2074 drm_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002075
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01002076 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
Daniel Vetterc42664c2013-11-07 11:05:40 +01002077 intel_prepare_page_flip(dev, pipe);
2078 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002079 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002080
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002081 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2082 hsw_pipe_crc_irq_handler(dev, pipe);
2083
Daniel Vetter38d83c962013-11-07 11:05:46 +01002084 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2085 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2086 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002087 DRM_ERROR("Pipe %c FIFO underrun\n",
2088 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002089 }
2090
Daniel Vetter30100f22013-11-07 14:49:24 +01002091 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2092 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2093 pipe_name(pipe),
2094 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2095 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002096
2097 if (pipe_iir) {
2098 ret = IRQ_HANDLED;
2099 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2100 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002101 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2102 }
2103
Daniel Vetter92d03a82013-11-07 11:05:43 +01002104 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2105 /*
2106 * FIXME(BDW): Assume for now that the new interrupt handling
2107 * scheme also closed the SDE interrupt handling race we've seen
2108 * on older pch-split platforms. But this needs testing.
2109 */
2110 u32 pch_iir = I915_READ(SDEIIR);
2111
2112 cpt_irq_handler(dev, pch_iir);
2113
2114 if (pch_iir) {
2115 I915_WRITE(SDEIIR, pch_iir);
2116 ret = IRQ_HANDLED;
2117 }
2118 }
2119
Ben Widawskyabd58f02013-11-02 21:07:09 -07002120 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2121 POSTING_READ(GEN8_MASTER_IRQ);
2122
2123 return ret;
2124}
2125
Daniel Vetter17e1df02013-09-08 21:57:13 +02002126static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2127 bool reset_completed)
2128{
2129 struct intel_ring_buffer *ring;
2130 int i;
2131
2132 /*
2133 * Notify all waiters for GPU completion events that reset state has
2134 * been changed, and that they need to restart their wait after
2135 * checking for potential errors (and bail out to drop locks if there is
2136 * a gpu reset pending so that i915_error_work_func can acquire them).
2137 */
2138
2139 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2140 for_each_ring(ring, dev_priv, i)
2141 wake_up_all(&ring->irq_queue);
2142
2143 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2144 wake_up_all(&dev_priv->pending_flip_queue);
2145
2146 /*
2147 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2148 * reset state is cleared.
2149 */
2150 if (reset_completed)
2151 wake_up_all(&dev_priv->gpu_error.reset_queue);
2152}
2153
Jesse Barnes8a905232009-07-11 16:48:03 -04002154/**
2155 * i915_error_work_func - do process context error handling work
2156 * @work: work struct
2157 *
2158 * Fire an error uevent so userspace can see that a hang or error
2159 * was detected.
2160 */
2161static void i915_error_work_func(struct work_struct *work)
2162{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002163 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2164 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002165 struct drm_i915_private *dev_priv =
2166 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002167 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002168 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2169 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2170 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002171 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002172
Dave Airlie5bdebb12013-10-11 14:07:25 +10002173 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002174
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002175 /*
2176 * Note that there's only one work item which does gpu resets, so we
2177 * need not worry about concurrent gpu resets potentially incrementing
2178 * error->reset_counter twice. We only need to take care of another
2179 * racing irq/hangcheck declaring the gpu dead for a second time. A
2180 * quick check for that is good enough: schedule_work ensures the
2181 * correct ordering between hang detection and this work item, and since
2182 * the reset in-progress bit is only ever set by code outside of this
2183 * work we don't need to worry about any other races.
2184 */
2185 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002186 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002187 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002188 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002189
Daniel Vetter17e1df02013-09-08 21:57:13 +02002190 /*
Imre Deakf454c692014-04-23 01:09:04 +03002191 * In most cases it's guaranteed that we get here with an RPM
2192 * reference held, for example because there is a pending GPU
2193 * request that won't finish until the reset is done. This
2194 * isn't the case at least when we get here by doing a
2195 * simulated reset via debugs, so get an RPM reference.
2196 */
2197 intel_runtime_pm_get(dev_priv);
2198 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002199 * All state reset _must_ be completed before we update the
2200 * reset counter, for otherwise waiters might miss the reset
2201 * pending state and not properly drop locks, resulting in
2202 * deadlocks with the reset work.
2203 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002204 ret = i915_reset(dev);
2205
Daniel Vetter17e1df02013-09-08 21:57:13 +02002206 intel_display_handle_reset(dev);
2207
Imre Deakf454c692014-04-23 01:09:04 +03002208 intel_runtime_pm_put(dev_priv);
2209
Daniel Vetterf69061b2012-12-06 09:01:42 +01002210 if (ret == 0) {
2211 /*
2212 * After all the gem state is reset, increment the reset
2213 * counter and wake up everyone waiting for the reset to
2214 * complete.
2215 *
2216 * Since unlock operations are a one-sided barrier only,
2217 * we need to insert a barrier here to order any seqno
2218 * updates before
2219 * the counter increment.
2220 */
2221 smp_mb__before_atomic_inc();
2222 atomic_inc(&dev_priv->gpu_error.reset_counter);
2223
Dave Airlie5bdebb12013-10-11 14:07:25 +10002224 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002225 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002226 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002227 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002228 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002229
Daniel Vetter17e1df02013-09-08 21:57:13 +02002230 /*
2231 * Note: The wake_up also serves as a memory barrier so that
2232 * waiters see the update value of the reset counter atomic_t.
2233 */
2234 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002235 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002236}
2237
Chris Wilson35aed2e2010-05-27 13:18:12 +01002238static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002239{
2240 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002241 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002242 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002243 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002244
Chris Wilson35aed2e2010-05-27 13:18:12 +01002245 if (!eir)
2246 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002247
Joe Perchesa70491c2012-03-18 13:00:11 -07002248 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002249
Ben Widawskybd9854f2012-08-23 15:18:09 -07002250 i915_get_extra_instdone(dev, instdone);
2251
Jesse Barnes8a905232009-07-11 16:48:03 -04002252 if (IS_G4X(dev)) {
2253 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2254 u32 ipeir = I915_READ(IPEIR_I965);
2255
Joe Perchesa70491c2012-03-18 13:00:11 -07002256 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2257 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002258 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2259 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002260 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002261 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002262 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002263 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002264 }
2265 if (eir & GM45_ERROR_PAGE_TABLE) {
2266 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002267 pr_err("page table error\n");
2268 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002269 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002270 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002271 }
2272 }
2273
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002274 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002275 if (eir & I915_ERROR_PAGE_TABLE) {
2276 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002277 pr_err("page table error\n");
2278 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002279 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002280 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002281 }
2282 }
2283
2284 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002285 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002286 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002287 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002288 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002289 /* pipestat has already been acked */
2290 }
2291 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002292 pr_err("instruction error\n");
2293 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002294 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2295 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002296 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002297 u32 ipeir = I915_READ(IPEIR);
2298
Joe Perchesa70491c2012-03-18 13:00:11 -07002299 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2300 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002301 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002302 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002303 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002304 } else {
2305 u32 ipeir = I915_READ(IPEIR_I965);
2306
Joe Perchesa70491c2012-03-18 13:00:11 -07002307 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2308 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002309 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002310 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002311 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002312 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002313 }
2314 }
2315
2316 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002317 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002318 eir = I915_READ(EIR);
2319 if (eir) {
2320 /*
2321 * some errors might have become stuck,
2322 * mask them.
2323 */
2324 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2325 I915_WRITE(EMR, I915_READ(EMR) | eir);
2326 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2327 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002328}
2329
2330/**
2331 * i915_handle_error - handle an error interrupt
2332 * @dev: drm device
2333 *
2334 * Do some basic checking of regsiter state at error interrupt time and
2335 * dump it to the syslog. Also call i915_capture_error_state() to make
2336 * sure we get a record and make it available in debugfs. Fire a uevent
2337 * so userspace knows something bad happened (should trigger collection
2338 * of a ring dump etc.).
2339 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002340void i915_handle_error(struct drm_device *dev, bool wedged,
2341 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002342{
2343 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002344 va_list args;
2345 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002346
Mika Kuoppala58174462014-02-25 17:11:26 +02002347 va_start(args, fmt);
2348 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2349 va_end(args);
2350
2351 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002352 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002353
Ben Gamariba1234d2009-09-14 17:48:47 -04002354 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002355 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2356 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002357
Ben Gamari11ed50e2009-09-14 17:48:45 -04002358 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002359 * Wakeup waiting processes so that the reset work function
2360 * i915_error_work_func doesn't deadlock trying to grab various
2361 * locks. By bumping the reset counter first, the woken
2362 * processes will see a reset in progress and back off,
2363 * releasing their locks and then wait for the reset completion.
2364 * We must do this for _all_ gpu waiters that might hold locks
2365 * that the reset work needs to acquire.
2366 *
2367 * Note: The wake_up serves as the required memory barrier to
2368 * ensure that the waiters see the updated value of the reset
2369 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002370 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002371 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002372 }
2373
Daniel Vetter122f46b2013-09-04 17:36:14 +02002374 /*
2375 * Our reset work can grab modeset locks (since it needs to reset the
2376 * state of outstanding pagelips). Hence it must not be run on our own
2377 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2378 * code will deadlock.
2379 */
2380 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002381}
2382
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002383static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002384{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002385 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002386 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002388 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002389 struct intel_unpin_work *work;
2390 unsigned long flags;
2391 bool stall_detected;
2392
2393 /* Ignore early vblank irqs */
2394 if (intel_crtc == NULL)
2395 return;
2396
2397 spin_lock_irqsave(&dev->event_lock, flags);
2398 work = intel_crtc->unpin_work;
2399
Chris Wilsone7d841c2012-12-03 11:36:30 +00002400 if (work == NULL ||
2401 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2402 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002403 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2404 spin_unlock_irqrestore(&dev->event_lock, flags);
2405 return;
2406 }
2407
2408 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002409 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002410 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002411 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002412 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002413 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002414 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002415 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002416 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002417 crtc->y * crtc->primary->fb->pitches[0] +
2418 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002419 }
2420
2421 spin_unlock_irqrestore(&dev->event_lock, flags);
2422
2423 if (stall_detected) {
2424 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2425 intel_prepare_page_flip(dev, intel_crtc->plane);
2426 }
2427}
2428
Keith Packard42f52ef2008-10-18 19:39:29 -07002429/* Called from drm generic code, passed 'crtc' which
2430 * we use as a pipe index
2431 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002432static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002433{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002434 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002435 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002436
Chris Wilson5eddb702010-09-11 13:48:45 +01002437 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002438 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002439
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002440 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002441 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002442 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002443 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002444 else
Keith Packard7c463582008-11-04 02:03:27 -08002445 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002446 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002447
2448 /* maintain vblank delivery even in deep C-states */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002449 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002450 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002451 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002452
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002453 return 0;
2454}
2455
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002456static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002457{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002458 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002459 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002460 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002461 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002462
2463 if (!i915_pipe_enabled(dev, pipe))
2464 return -EINVAL;
2465
2466 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002467 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002468 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2469
2470 return 0;
2471}
2472
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002473static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2474{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002475 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002476 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002477
2478 if (!i915_pipe_enabled(dev, pipe))
2479 return -EINVAL;
2480
2481 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002482 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002483 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002484 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2485
2486 return 0;
2487}
2488
Ben Widawskyabd58f02013-11-02 21:07:09 -07002489static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2490{
2491 struct drm_i915_private *dev_priv = dev->dev_private;
2492 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002493
2494 if (!i915_pipe_enabled(dev, pipe))
2495 return -EINVAL;
2496
2497 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002498 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2499 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2500 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002501 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2502 return 0;
2503}
2504
Keith Packard42f52ef2008-10-18 19:39:29 -07002505/* Called from drm generic code, passed 'crtc' which
2506 * we use as a pipe index
2507 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002508static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002509{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002510 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002511 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002512
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002513 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002514 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002515 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002516
Jesse Barnesf796cf82011-04-07 13:58:17 -07002517 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002518 PIPE_VBLANK_INTERRUPT_STATUS |
2519 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002520 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2521}
2522
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002523static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002524{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002525 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002526 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002527 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002528 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002529
2530 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002531 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002532 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2533}
2534
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002535static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2536{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002537 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002538 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002539
2540 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002541 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002542 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002543 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2544}
2545
Ben Widawskyabd58f02013-11-02 21:07:09 -07002546static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2547{
2548 struct drm_i915_private *dev_priv = dev->dev_private;
2549 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002550
2551 if (!i915_pipe_enabled(dev, pipe))
2552 return;
2553
2554 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002555 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2556 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2557 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002558 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2559}
2560
Chris Wilson893eead2010-10-27 14:44:35 +01002561static u32
2562ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002563{
Chris Wilson893eead2010-10-27 14:44:35 +01002564 return list_entry(ring->request_list.prev,
2565 struct drm_i915_gem_request, list)->seqno;
2566}
2567
Chris Wilson9107e9d2013-06-10 11:20:20 +01002568static bool
2569ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002570{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002571 return (list_empty(&ring->request_list) ||
2572 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002573}
2574
Daniel Vettera028c4b2014-03-15 00:08:56 +01002575static bool
2576ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2577{
2578 if (INTEL_INFO(dev)->gen >= 8) {
2579 /*
2580 * FIXME: gen8 semaphore support - currently we don't emit
2581 * semaphores on bdw anyway, but this needs to be addressed when
2582 * we merge that code.
2583 */
2584 return false;
2585 } else {
2586 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2587 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2588 MI_SEMAPHORE_REGISTER);
2589 }
2590}
2591
Chris Wilson6274f212013-06-10 11:20:21 +01002592static struct intel_ring_buffer *
Daniel Vetter921d42e2014-03-18 10:26:04 +01002593semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2594{
2595 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2596 struct intel_ring_buffer *signaller;
2597 int i;
2598
2599 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2600 /*
2601 * FIXME: gen8 semaphore support - currently we don't emit
2602 * semaphores on bdw anyway, but this needs to be addressed when
2603 * we merge that code.
2604 */
2605 return NULL;
2606 } else {
2607 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2608
2609 for_each_ring(signaller, dev_priv, i) {
2610 if(ring == signaller)
2611 continue;
2612
2613 if (sync_bits ==
2614 signaller->semaphore_register[ring->id])
2615 return signaller;
2616 }
2617 }
2618
2619 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2620 ring->id, ipehr);
2621
2622 return NULL;
2623}
2624
Chris Wilson6274f212013-06-10 11:20:21 +01002625static struct intel_ring_buffer *
2626semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002627{
2628 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002629 u32 cmd, ipehr, head;
2630 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002631
2632 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002633 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002634 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002635
Daniel Vetter88fe4292014-03-15 00:08:55 +01002636 /*
2637 * HEAD is likely pointing to the dword after the actual command,
2638 * so scan backwards until we find the MBOX. But limit it to just 3
2639 * dwords. Note that we don't care about ACTHD here since that might
2640 * point at at batch, and semaphores are always emitted into the
2641 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002642 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002643 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2644
2645 for (i = 4; i; --i) {
2646 /*
2647 * Be paranoid and presume the hw has gone off into the wild -
2648 * our ring is smaller than what the hardware (and hence
2649 * HEAD_ADDR) allows. Also handles wrap-around.
2650 */
2651 head &= ring->size - 1;
2652
2653 /* This here seems to blow up */
2654 cmd = ioread32(ring->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002655 if (cmd == ipehr)
2656 break;
2657
Daniel Vetter88fe4292014-03-15 00:08:55 +01002658 head -= 4;
2659 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002660
Daniel Vetter88fe4292014-03-15 00:08:55 +01002661 if (!i)
2662 return NULL;
2663
2664 *seqno = ioread32(ring->virtual_start + head + 4) + 1;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002665 return semaphore_wait_to_signaller_ring(ring, ipehr);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002666}
2667
Chris Wilson6274f212013-06-10 11:20:21 +01002668static int semaphore_passed(struct intel_ring_buffer *ring)
2669{
2670 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2671 struct intel_ring_buffer *signaller;
2672 u32 seqno, ctl;
2673
2674 ring->hangcheck.deadlock = true;
2675
2676 signaller = semaphore_waits_for(ring, &seqno);
2677 if (signaller == NULL || signaller->hangcheck.deadlock)
2678 return -1;
2679
2680 /* cursory check for an unkickable deadlock */
2681 ctl = I915_READ_CTL(signaller);
2682 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2683 return -1;
2684
2685 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2686}
2687
2688static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2689{
2690 struct intel_ring_buffer *ring;
2691 int i;
2692
2693 for_each_ring(ring, dev_priv, i)
2694 ring->hangcheck.deadlock = false;
2695}
2696
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002697static enum intel_ring_hangcheck_action
Chris Wilson50877442014-03-21 12:41:53 +00002698ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002699{
2700 struct drm_device *dev = ring->dev;
2701 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002702 u32 tmp;
2703
Chris Wilson6274f212013-06-10 11:20:21 +01002704 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002705 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002706
Chris Wilson9107e9d2013-06-10 11:20:20 +01002707 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002708 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002709
2710 /* Is the chip hanging on a WAIT_FOR_EVENT?
2711 * If so we can simply poke the RB_WAIT bit
2712 * and break the hang. This should work on
2713 * all but the second generation chipsets.
2714 */
2715 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002716 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002717 i915_handle_error(dev, false,
2718 "Kicking stuck wait on %s",
2719 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002720 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002721 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002722 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002723
Chris Wilson6274f212013-06-10 11:20:21 +01002724 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2725 switch (semaphore_passed(ring)) {
2726 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002727 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002728 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002729 i915_handle_error(dev, false,
2730 "Kicking stuck semaphore on %s",
2731 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002732 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002733 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002734 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002735 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002736 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002737 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002738
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002739 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002740}
2741
Ben Gamarif65d9422009-09-14 17:48:44 -04002742/**
2743 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002744 * batchbuffers in a long time. We keep track per ring seqno progress and
2745 * if there are no progress, hangcheck score for that ring is increased.
2746 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2747 * we kick the ring. If we see no progress on three subsequent calls
2748 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002749 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002750static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002751{
2752 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002753 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002754 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002755 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002756 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002757 bool stuck[I915_NUM_RINGS] = { 0 };
2758#define BUSY 1
2759#define KICK 5
2760#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002761
Jani Nikulad330a952014-01-21 11:24:25 +02002762 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002763 return;
2764
Chris Wilsonb4519512012-05-11 14:29:30 +01002765 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002766 u64 acthd;
2767 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002768 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002769
Chris Wilson6274f212013-06-10 11:20:21 +01002770 semaphore_clear_deadlocks(dev_priv);
2771
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002772 seqno = ring->get_seqno(ring, false);
2773 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002774
Chris Wilson9107e9d2013-06-10 11:20:20 +01002775 if (ring->hangcheck.seqno == seqno) {
2776 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002777 ring->hangcheck.action = HANGCHECK_IDLE;
2778
Chris Wilson9107e9d2013-06-10 11:20:20 +01002779 if (waitqueue_active(&ring->irq_queue)) {
2780 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002781 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002782 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2783 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2784 ring->name);
2785 else
2786 DRM_INFO("Fake missed irq on %s\n",
2787 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002788 wake_up_all(&ring->irq_queue);
2789 }
2790 /* Safeguard against driver failure */
2791 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002792 } else
2793 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002794 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002795 /* We always increment the hangcheck score
2796 * if the ring is busy and still processing
2797 * the same request, so that no single request
2798 * can run indefinitely (such as a chain of
2799 * batches). The only time we do not increment
2800 * the hangcheck score on this ring, if this
2801 * ring is in a legitimate wait for another
2802 * ring. In that case the waiting ring is a
2803 * victim and we want to be sure we catch the
2804 * right culprit. Then every time we do kick
2805 * the ring, add a small increment to the
2806 * score so that we can catch a batch that is
2807 * being repeatedly kicked and so responsible
2808 * for stalling the machine.
2809 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002810 ring->hangcheck.action = ring_stuck(ring,
2811 acthd);
2812
2813 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002814 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002815 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002816 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002817 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002818 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002819 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002820 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002821 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002822 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002823 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002824 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002825 stuck[i] = true;
2826 break;
2827 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002828 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002829 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002830 ring->hangcheck.action = HANGCHECK_ACTIVE;
2831
Chris Wilson9107e9d2013-06-10 11:20:20 +01002832 /* Gradually reduce the count so that we catch DoS
2833 * attempts across multiple batches.
2834 */
2835 if (ring->hangcheck.score > 0)
2836 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002837 }
2838
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002839 ring->hangcheck.seqno = seqno;
2840 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002841 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002842 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002843
Mika Kuoppala92cab732013-05-24 17:16:07 +03002844 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002845 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002846 DRM_INFO("%s on %s\n",
2847 stuck[i] ? "stuck" : "no progress",
2848 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002849 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002850 }
2851 }
2852
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002853 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002854 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002855
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002856 if (busy_count)
2857 /* Reset timer case chip hangs without another request
2858 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002859 i915_queue_hangcheck(dev);
2860}
2861
2862void i915_queue_hangcheck(struct drm_device *dev)
2863{
2864 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02002865 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002866 return;
2867
2868 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2869 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002870}
2871
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002872static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002873{
2874 struct drm_i915_private *dev_priv = dev->dev_private;
2875
2876 if (HAS_PCH_NOP(dev))
2877 return;
2878
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002879 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002880
2881 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2882 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002883}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002884
Paulo Zanoni622364b2014-04-01 15:37:22 -03002885/*
2886 * SDEIER is also touched by the interrupt handler to work around missed PCH
2887 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2888 * instead we unconditionally enable all PCH interrupt sources here, but then
2889 * only unmask them as needed with SDEIMR.
2890 *
2891 * This function needs to be called before interrupts are enabled.
2892 */
2893static void ibx_irq_pre_postinstall(struct drm_device *dev)
2894{
2895 struct drm_i915_private *dev_priv = dev->dev_private;
2896
2897 if (HAS_PCH_NOP(dev))
2898 return;
2899
2900 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002901 I915_WRITE(SDEIER, 0xffffffff);
2902 POSTING_READ(SDEIER);
2903}
2904
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002905static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002906{
2907 struct drm_i915_private *dev_priv = dev->dev_private;
2908
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002909 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03002910 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002911 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002912}
2913
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914/* drm_dma.h hooks
2915*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03002916static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002917{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002918 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002919
Paulo Zanoni0c841212014-04-01 15:37:27 -03002920 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002921
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002922 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03002923 if (IS_GEN7(dev))
2924 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002925
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002926 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002927
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002928 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002929}
2930
Paulo Zanonibe30b292014-04-01 15:37:25 -03002931static void ironlake_irq_preinstall(struct drm_device *dev)
2932{
Paulo Zanonibe30b292014-04-01 15:37:25 -03002933 ironlake_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002934}
2935
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002936static void valleyview_irq_preinstall(struct drm_device *dev)
2937{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002938 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002939 int pipe;
2940
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002941 /* VLV magic */
2942 I915_WRITE(VLV_IMR, 0);
2943 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2944 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2945 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2946
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002947 /* and GT */
2948 I915_WRITE(GTIIR, I915_READ(GTIIR));
2949 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002950
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002951 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002952
2953 I915_WRITE(DPINVGTT, 0xff);
2954
2955 I915_WRITE(PORT_HOTPLUG_EN, 0);
2956 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2957 for_each_pipe(pipe)
2958 I915_WRITE(PIPESTAT(pipe), 0xffff);
2959 I915_WRITE(VLV_IIR, 0xffffffff);
2960 I915_WRITE(VLV_IMR, 0xffffffff);
2961 I915_WRITE(VLV_IER, 0x0);
2962 POSTING_READ(VLV_IER);
2963}
2964
Paulo Zanoni823f6b32014-04-01 15:37:26 -03002965static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002966{
2967 struct drm_i915_private *dev_priv = dev->dev_private;
2968 int pipe;
2969
Ben Widawskyabd58f02013-11-02 21:07:09 -07002970 I915_WRITE(GEN8_MASTER_IRQ, 0);
2971 POSTING_READ(GEN8_MASTER_IRQ);
2972
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002973 GEN8_IRQ_RESET_NDX(GT, 0);
2974 GEN8_IRQ_RESET_NDX(GT, 1);
2975 GEN8_IRQ_RESET_NDX(GT, 2);
2976 GEN8_IRQ_RESET_NDX(GT, 3);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002977
Paulo Zanoni823f6b32014-04-01 15:37:26 -03002978 for_each_pipe(pipe)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002979 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002980
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002981 GEN5_IRQ_RESET(GEN8_DE_PORT_);
2982 GEN5_IRQ_RESET(GEN8_DE_MISC_);
2983 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002984
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002985 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002986}
Ben Widawskyabd58f02013-11-02 21:07:09 -07002987
Paulo Zanoni823f6b32014-04-01 15:37:26 -03002988static void gen8_irq_preinstall(struct drm_device *dev)
2989{
2990 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002991}
2992
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002993static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002994{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002995 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002996 struct drm_mode_config *mode_config = &dev->mode_config;
2997 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002998 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002999
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003000 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003001 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003002 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003003 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003004 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003005 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003006 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003007 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003008 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003009 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003010 }
3011
Daniel Vetterfee884e2013-07-04 23:35:21 +02003012 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003013
3014 /*
3015 * Enable digital hotplug on the PCH, and configure the DP short pulse
3016 * duration to 2ms (which is the minimum in the Display Port spec)
3017 *
3018 * This register is the same on all known PCH chips.
3019 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003020 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3021 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3022 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3023 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3024 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3025 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3026}
3027
Paulo Zanonid46da432013-02-08 17:35:15 -02003028static void ibx_irq_postinstall(struct drm_device *dev)
3029{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003030 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003031 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003032
Daniel Vetter692a04c2013-05-29 21:43:05 +02003033 if (HAS_PCH_NOP(dev))
3034 return;
3035
Paulo Zanoni105b1222014-04-01 15:37:17 -03003036 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003037 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003038 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003039 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003040
Paulo Zanoni337ba012014-04-01 15:37:16 -03003041 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003042 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003043}
3044
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003045static void gen5_gt_irq_postinstall(struct drm_device *dev)
3046{
3047 struct drm_i915_private *dev_priv = dev->dev_private;
3048 u32 pm_irqs, gt_irqs;
3049
3050 pm_irqs = gt_irqs = 0;
3051
3052 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003053 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003054 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003055 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3056 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003057 }
3058
3059 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3060 if (IS_GEN5(dev)) {
3061 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3062 ILK_BSD_USER_INTERRUPT;
3063 } else {
3064 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3065 }
3066
Paulo Zanoni35079892014-04-01 15:37:15 -03003067 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003068
3069 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303070 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003071
3072 if (HAS_VEBOX(dev))
3073 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3074
Paulo Zanoni605cd252013-08-06 18:57:15 -03003075 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003076 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003077 }
3078}
3079
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003080static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003081{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003082 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003083 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003084 u32 display_mask, extra_mask;
3085
3086 if (INTEL_INFO(dev)->gen >= 7) {
3087 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3088 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3089 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003090 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003091 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003092 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003093 } else {
3094 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3095 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003096 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003097 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3098 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003099 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3100 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003101 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003102
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003103 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003104
Paulo Zanoni0c841212014-04-01 15:37:27 -03003105 I915_WRITE(HWSTAM, 0xeffe);
3106
Paulo Zanoni622364b2014-04-01 15:37:22 -03003107 ibx_irq_pre_postinstall(dev);
3108
Paulo Zanoni35079892014-04-01 15:37:15 -03003109 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003110
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003111 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003112
Paulo Zanonid46da432013-02-08 17:35:15 -02003113 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003114
Jesse Barnesf97108d2010-01-29 11:27:07 -08003115 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003116 /* Enable PCU event interrupts
3117 *
3118 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003119 * setup is guaranteed to run in single-threaded context. But we
3120 * need it to make the assert_spin_locked happy. */
3121 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003122 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003123 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003124 }
3125
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003126 return 0;
3127}
3128
Imre Deakf8b79e52014-03-04 19:23:07 +02003129static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3130{
3131 u32 pipestat_mask;
3132 u32 iir_mask;
3133
3134 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3135 PIPE_FIFO_UNDERRUN_STATUS;
3136
3137 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3138 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3139 POSTING_READ(PIPESTAT(PIPE_A));
3140
3141 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3142 PIPE_CRC_DONE_INTERRUPT_STATUS;
3143
3144 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3145 PIPE_GMBUS_INTERRUPT_STATUS);
3146 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3147
3148 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3149 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3150 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3151 dev_priv->irq_mask &= ~iir_mask;
3152
3153 I915_WRITE(VLV_IIR, iir_mask);
3154 I915_WRITE(VLV_IIR, iir_mask);
3155 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3156 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3157 POSTING_READ(VLV_IER);
3158}
3159
3160static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3161{
3162 u32 pipestat_mask;
3163 u32 iir_mask;
3164
3165 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3166 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003167 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003168
3169 dev_priv->irq_mask |= iir_mask;
3170 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3171 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3172 I915_WRITE(VLV_IIR, iir_mask);
3173 I915_WRITE(VLV_IIR, iir_mask);
3174 POSTING_READ(VLV_IIR);
3175
3176 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3177 PIPE_CRC_DONE_INTERRUPT_STATUS;
3178
3179 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3180 PIPE_GMBUS_INTERRUPT_STATUS);
3181 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3182
3183 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3184 PIPE_FIFO_UNDERRUN_STATUS;
3185 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3186 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3187 POSTING_READ(PIPESTAT(PIPE_A));
3188}
3189
3190void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3191{
3192 assert_spin_locked(&dev_priv->irq_lock);
3193
3194 if (dev_priv->display_irqs_enabled)
3195 return;
3196
3197 dev_priv->display_irqs_enabled = true;
3198
3199 if (dev_priv->dev->irq_enabled)
3200 valleyview_display_irqs_install(dev_priv);
3201}
3202
3203void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3204{
3205 assert_spin_locked(&dev_priv->irq_lock);
3206
3207 if (!dev_priv->display_irqs_enabled)
3208 return;
3209
3210 dev_priv->display_irqs_enabled = false;
3211
3212 if (dev_priv->dev->irq_enabled)
3213 valleyview_display_irqs_uninstall(dev_priv);
3214}
3215
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003216static int valleyview_irq_postinstall(struct drm_device *dev)
3217{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003218 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003219 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003220
Imre Deakf8b79e52014-03-04 19:23:07 +02003221 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003222
Daniel Vetter20afbda2012-12-11 14:05:07 +01003223 I915_WRITE(PORT_HOTPLUG_EN, 0);
3224 POSTING_READ(PORT_HOTPLUG_EN);
3225
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003226 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003227 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003228 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003229 POSTING_READ(VLV_IER);
3230
Daniel Vetterb79480b2013-06-27 17:52:10 +02003231 /* Interrupt setup is already guaranteed to be single-threaded, this is
3232 * just to make the assert_spin_locked check happy. */
3233 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003234 if (dev_priv->display_irqs_enabled)
3235 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003236 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003237
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003238 I915_WRITE(VLV_IIR, 0xffffffff);
3239 I915_WRITE(VLV_IIR, 0xffffffff);
3240
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003241 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003242
3243 /* ack & enable invalid PTE error interrupts */
3244#if 0 /* FIXME: add support to irq handler for checking these bits */
3245 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3246 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3247#endif
3248
3249 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003250
3251 return 0;
3252}
3253
Ben Widawskyabd58f02013-11-02 21:07:09 -07003254static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3255{
3256 int i;
3257
3258 /* These are interrupts we'll toggle with the ring mask register */
3259 uint32_t gt_interrupts[] = {
3260 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3261 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3262 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3263 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3264 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3265 0,
3266 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3267 };
3268
Paulo Zanoni337ba012014-04-01 15:37:16 -03003269 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
Paulo Zanoni35079892014-04-01 15:37:15 -03003270 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003271}
3272
3273static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3274{
3275 struct drm_device *dev = dev_priv->dev;
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003276 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003277 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003278 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003279 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3280 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003281 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003282 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3283 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3284 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003285
Paulo Zanoni337ba012014-04-01 15:37:16 -03003286 for_each_pipe(pipe)
Paulo Zanoni35079892014-04-01 15:37:15 -03003287 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3288 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003289
Paulo Zanoni35079892014-04-01 15:37:15 -03003290 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003291}
3292
3293static int gen8_irq_postinstall(struct drm_device *dev)
3294{
3295 struct drm_i915_private *dev_priv = dev->dev_private;
3296
Paulo Zanoni622364b2014-04-01 15:37:22 -03003297 ibx_irq_pre_postinstall(dev);
3298
Ben Widawskyabd58f02013-11-02 21:07:09 -07003299 gen8_gt_irq_postinstall(dev_priv);
3300 gen8_de_irq_postinstall(dev_priv);
3301
3302 ibx_irq_postinstall(dev);
3303
3304 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3305 POSTING_READ(GEN8_MASTER_IRQ);
3306
3307 return 0;
3308}
3309
3310static void gen8_irq_uninstall(struct drm_device *dev)
3311{
3312 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003313
3314 if (!dev_priv)
3315 return;
3316
Paulo Zanonid4eb6b12014-04-01 15:37:24 -03003317 intel_hpd_irq_uninstall(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003318
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003319 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003320}
3321
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003322static void valleyview_irq_uninstall(struct drm_device *dev)
3323{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003324 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003325 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003326 int pipe;
3327
3328 if (!dev_priv)
3329 return;
3330
Imre Deak843d0e72014-04-14 20:24:23 +03003331 I915_WRITE(VLV_MASTER_IER, 0);
3332
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003333 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003334
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003335 for_each_pipe(pipe)
3336 I915_WRITE(PIPESTAT(pipe), 0xffff);
3337
3338 I915_WRITE(HWSTAM, 0xffffffff);
3339 I915_WRITE(PORT_HOTPLUG_EN, 0);
3340 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003341
3342 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3343 if (dev_priv->display_irqs_enabled)
3344 valleyview_display_irqs_uninstall(dev_priv);
3345 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3346
3347 dev_priv->irq_mask = 0;
3348
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003349 I915_WRITE(VLV_IIR, 0xffffffff);
3350 I915_WRITE(VLV_IMR, 0xffffffff);
3351 I915_WRITE(VLV_IER, 0x0);
3352 POSTING_READ(VLV_IER);
3353}
3354
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003355static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003356{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003357 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003358
3359 if (!dev_priv)
3360 return;
3361
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003362 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003363
Paulo Zanonibe30b292014-04-01 15:37:25 -03003364 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003365}
3366
Chris Wilsonc2798b12012-04-22 21:13:57 +01003367static void i8xx_irq_preinstall(struct drm_device * dev)
3368{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003369 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003370 int pipe;
3371
Chris Wilsonc2798b12012-04-22 21:13:57 +01003372 for_each_pipe(pipe)
3373 I915_WRITE(PIPESTAT(pipe), 0);
3374 I915_WRITE16(IMR, 0xffff);
3375 I915_WRITE16(IER, 0x0);
3376 POSTING_READ16(IER);
3377}
3378
3379static int i8xx_irq_postinstall(struct drm_device *dev)
3380{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003381 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003382 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003383
Chris Wilsonc2798b12012-04-22 21:13:57 +01003384 I915_WRITE16(EMR,
3385 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3386
3387 /* Unmask the interrupts that we always want on. */
3388 dev_priv->irq_mask =
3389 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3390 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3391 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3392 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3393 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3394 I915_WRITE16(IMR, dev_priv->irq_mask);
3395
3396 I915_WRITE16(IER,
3397 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3398 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3399 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3400 I915_USER_INTERRUPT);
3401 POSTING_READ16(IER);
3402
Daniel Vetter379ef822013-10-16 22:55:56 +02003403 /* Interrupt setup is already guaranteed to be single-threaded, this is
3404 * just to make the assert_spin_locked check happy. */
3405 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003406 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3407 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003408 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3409
Chris Wilsonc2798b12012-04-22 21:13:57 +01003410 return 0;
3411}
3412
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003413/*
3414 * Returns true when a page flip has completed.
3415 */
3416static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003417 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003418{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003419 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003420 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003421
3422 if (!drm_handle_vblank(dev, pipe))
3423 return false;
3424
3425 if ((iir & flip_pending) == 0)
3426 return false;
3427
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003428 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003429
3430 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3431 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3432 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3433 * the flip is completed (no longer pending). Since this doesn't raise
3434 * an interrupt per se, we watch for the change at vblank.
3435 */
3436 if (I915_READ16(ISR) & flip_pending)
3437 return false;
3438
3439 intel_finish_page_flip(dev, pipe);
3440
3441 return true;
3442}
3443
Daniel Vetterff1f5252012-10-02 15:10:55 +02003444static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003445{
3446 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003447 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003448 u16 iir, new_iir;
3449 u32 pipe_stats[2];
3450 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003451 int pipe;
3452 u16 flip_mask =
3453 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3454 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3455
Chris Wilsonc2798b12012-04-22 21:13:57 +01003456 iir = I915_READ16(IIR);
3457 if (iir == 0)
3458 return IRQ_NONE;
3459
3460 while (iir & ~flip_mask) {
3461 /* Can't rely on pipestat interrupt bit in iir as it might
3462 * have been cleared after the pipestat interrupt was received.
3463 * It doesn't set the bit in iir again, but it still produces
3464 * interrupts (for non-MSI).
3465 */
3466 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3467 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003468 i915_handle_error(dev, false,
3469 "Command parser error, iir 0x%08x",
3470 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003471
3472 for_each_pipe(pipe) {
3473 int reg = PIPESTAT(pipe);
3474 pipe_stats[pipe] = I915_READ(reg);
3475
3476 /*
3477 * Clear the PIPE*STAT regs before the IIR
3478 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003479 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003480 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003481 }
3482 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3483
3484 I915_WRITE16(IIR, iir & ~flip_mask);
3485 new_iir = I915_READ16(IIR); /* Flush posted writes */
3486
Daniel Vetterd05c6172012-04-26 23:28:09 +02003487 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003488
3489 if (iir & I915_USER_INTERRUPT)
3490 notify_ring(dev, &dev_priv->ring[RCS]);
3491
Daniel Vetter4356d582013-10-16 22:55:55 +02003492 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003493 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003494 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003495 plane = !plane;
3496
Daniel Vetter4356d582013-10-16 22:55:55 +02003497 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003498 i8xx_handle_vblank(dev, plane, pipe, iir))
3499 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003500
Daniel Vetter4356d582013-10-16 22:55:55 +02003501 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003502 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003503
3504 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3505 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003506 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003507 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003508
3509 iir = new_iir;
3510 }
3511
3512 return IRQ_HANDLED;
3513}
3514
3515static void i8xx_irq_uninstall(struct drm_device * dev)
3516{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003517 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003518 int pipe;
3519
Chris Wilsonc2798b12012-04-22 21:13:57 +01003520 for_each_pipe(pipe) {
3521 /* Clear enable bits; then clear status bits */
3522 I915_WRITE(PIPESTAT(pipe), 0);
3523 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3524 }
3525 I915_WRITE16(IMR, 0xffff);
3526 I915_WRITE16(IER, 0x0);
3527 I915_WRITE16(IIR, I915_READ16(IIR));
3528}
3529
Chris Wilsona266c7d2012-04-24 22:59:44 +01003530static void i915_irq_preinstall(struct drm_device * dev)
3531{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003532 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003533 int pipe;
3534
Chris Wilsona266c7d2012-04-24 22:59:44 +01003535 if (I915_HAS_HOTPLUG(dev)) {
3536 I915_WRITE(PORT_HOTPLUG_EN, 0);
3537 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3538 }
3539
Chris Wilson00d98eb2012-04-24 22:59:48 +01003540 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003541 for_each_pipe(pipe)
3542 I915_WRITE(PIPESTAT(pipe), 0);
3543 I915_WRITE(IMR, 0xffffffff);
3544 I915_WRITE(IER, 0x0);
3545 POSTING_READ(IER);
3546}
3547
3548static int i915_irq_postinstall(struct drm_device *dev)
3549{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003550 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003551 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003552 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003553
Chris Wilson38bde182012-04-24 22:59:50 +01003554 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3555
3556 /* Unmask the interrupts that we always want on. */
3557 dev_priv->irq_mask =
3558 ~(I915_ASLE_INTERRUPT |
3559 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3560 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3561 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3562 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3563 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3564
3565 enable_mask =
3566 I915_ASLE_INTERRUPT |
3567 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3568 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3569 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3570 I915_USER_INTERRUPT;
3571
Chris Wilsona266c7d2012-04-24 22:59:44 +01003572 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003573 I915_WRITE(PORT_HOTPLUG_EN, 0);
3574 POSTING_READ(PORT_HOTPLUG_EN);
3575
Chris Wilsona266c7d2012-04-24 22:59:44 +01003576 /* Enable in IER... */
3577 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3578 /* and unmask in IMR */
3579 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3580 }
3581
Chris Wilsona266c7d2012-04-24 22:59:44 +01003582 I915_WRITE(IMR, dev_priv->irq_mask);
3583 I915_WRITE(IER, enable_mask);
3584 POSTING_READ(IER);
3585
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003586 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003587
Daniel Vetter379ef822013-10-16 22:55:56 +02003588 /* Interrupt setup is already guaranteed to be single-threaded, this is
3589 * just to make the assert_spin_locked check happy. */
3590 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003591 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3592 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003593 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3594
Daniel Vetter20afbda2012-12-11 14:05:07 +01003595 return 0;
3596}
3597
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003598/*
3599 * Returns true when a page flip has completed.
3600 */
3601static bool i915_handle_vblank(struct drm_device *dev,
3602 int plane, int pipe, u32 iir)
3603{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003604 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003605 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3606
3607 if (!drm_handle_vblank(dev, pipe))
3608 return false;
3609
3610 if ((iir & flip_pending) == 0)
3611 return false;
3612
3613 intel_prepare_page_flip(dev, plane);
3614
3615 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3616 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3617 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3618 * the flip is completed (no longer pending). Since this doesn't raise
3619 * an interrupt per se, we watch for the change at vblank.
3620 */
3621 if (I915_READ(ISR) & flip_pending)
3622 return false;
3623
3624 intel_finish_page_flip(dev, pipe);
3625
3626 return true;
3627}
3628
Daniel Vetterff1f5252012-10-02 15:10:55 +02003629static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003630{
3631 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003632 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003633 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003634 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003635 u32 flip_mask =
3636 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3637 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003638 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003639
Chris Wilsona266c7d2012-04-24 22:59:44 +01003640 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003641 do {
3642 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003643 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003644
3645 /* Can't rely on pipestat interrupt bit in iir as it might
3646 * have been cleared after the pipestat interrupt was received.
3647 * It doesn't set the bit in iir again, but it still produces
3648 * interrupts (for non-MSI).
3649 */
3650 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3651 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003652 i915_handle_error(dev, false,
3653 "Command parser error, iir 0x%08x",
3654 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003655
3656 for_each_pipe(pipe) {
3657 int reg = PIPESTAT(pipe);
3658 pipe_stats[pipe] = I915_READ(reg);
3659
Chris Wilson38bde182012-04-24 22:59:50 +01003660 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003661 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003662 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003663 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003664 }
3665 }
3666 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3667
3668 if (!irq_received)
3669 break;
3670
Chris Wilsona266c7d2012-04-24 22:59:44 +01003671 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003672 if (I915_HAS_HOTPLUG(dev) &&
3673 iir & I915_DISPLAY_PORT_INTERRUPT)
3674 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003675
Chris Wilson38bde182012-04-24 22:59:50 +01003676 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003677 new_iir = I915_READ(IIR); /* Flush posted writes */
3678
Chris Wilsona266c7d2012-04-24 22:59:44 +01003679 if (iir & I915_USER_INTERRUPT)
3680 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003681
Chris Wilsona266c7d2012-04-24 22:59:44 +01003682 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003683 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003684 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003685 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003686
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003687 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3688 i915_handle_vblank(dev, plane, pipe, iir))
3689 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003690
3691 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3692 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003693
3694 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003695 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003696
3697 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3698 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003699 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003700 }
3701
Chris Wilsona266c7d2012-04-24 22:59:44 +01003702 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3703 intel_opregion_asle_intr(dev);
3704
3705 /* With MSI, interrupts are only generated when iir
3706 * transitions from zero to nonzero. If another bit got
3707 * set while we were handling the existing iir bits, then
3708 * we would never get another interrupt.
3709 *
3710 * This is fine on non-MSI as well, as if we hit this path
3711 * we avoid exiting the interrupt handler only to generate
3712 * another one.
3713 *
3714 * Note that for MSI this could cause a stray interrupt report
3715 * if an interrupt landed in the time between writing IIR and
3716 * the posting read. This should be rare enough to never
3717 * trigger the 99% of 100,000 interrupts test for disabling
3718 * stray interrupts.
3719 */
Chris Wilson38bde182012-04-24 22:59:50 +01003720 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003721 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003722 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003723
Daniel Vetterd05c6172012-04-26 23:28:09 +02003724 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003725
Chris Wilsona266c7d2012-04-24 22:59:44 +01003726 return ret;
3727}
3728
3729static void i915_irq_uninstall(struct drm_device * dev)
3730{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003731 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003732 int pipe;
3733
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003734 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003735
Chris Wilsona266c7d2012-04-24 22:59:44 +01003736 if (I915_HAS_HOTPLUG(dev)) {
3737 I915_WRITE(PORT_HOTPLUG_EN, 0);
3738 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3739 }
3740
Chris Wilson00d98eb2012-04-24 22:59:48 +01003741 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003742 for_each_pipe(pipe) {
3743 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003744 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003745 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3746 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003747 I915_WRITE(IMR, 0xffffffff);
3748 I915_WRITE(IER, 0x0);
3749
Chris Wilsona266c7d2012-04-24 22:59:44 +01003750 I915_WRITE(IIR, I915_READ(IIR));
3751}
3752
3753static void i965_irq_preinstall(struct drm_device * dev)
3754{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003755 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003756 int pipe;
3757
Chris Wilsonadca4732012-05-11 18:01:31 +01003758 I915_WRITE(PORT_HOTPLUG_EN, 0);
3759 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003760
3761 I915_WRITE(HWSTAM, 0xeffe);
3762 for_each_pipe(pipe)
3763 I915_WRITE(PIPESTAT(pipe), 0);
3764 I915_WRITE(IMR, 0xffffffff);
3765 I915_WRITE(IER, 0x0);
3766 POSTING_READ(IER);
3767}
3768
3769static int i965_irq_postinstall(struct drm_device *dev)
3770{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003771 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003772 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003773 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003774 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003775
Chris Wilsona266c7d2012-04-24 22:59:44 +01003776 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003777 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003778 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003779 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3780 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3781 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3782 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3783 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3784
3785 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003786 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3787 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003788 enable_mask |= I915_USER_INTERRUPT;
3789
3790 if (IS_G4X(dev))
3791 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003792
Daniel Vetterb79480b2013-06-27 17:52:10 +02003793 /* Interrupt setup is already guaranteed to be single-threaded, this is
3794 * just to make the assert_spin_locked check happy. */
3795 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003796 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3797 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3798 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003799 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003800
Chris Wilsona266c7d2012-04-24 22:59:44 +01003801 /*
3802 * Enable some error detection, note the instruction error mask
3803 * bit is reserved, so we leave it masked.
3804 */
3805 if (IS_G4X(dev)) {
3806 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3807 GM45_ERROR_MEM_PRIV |
3808 GM45_ERROR_CP_PRIV |
3809 I915_ERROR_MEMORY_REFRESH);
3810 } else {
3811 error_mask = ~(I915_ERROR_PAGE_TABLE |
3812 I915_ERROR_MEMORY_REFRESH);
3813 }
3814 I915_WRITE(EMR, error_mask);
3815
3816 I915_WRITE(IMR, dev_priv->irq_mask);
3817 I915_WRITE(IER, enable_mask);
3818 POSTING_READ(IER);
3819
Daniel Vetter20afbda2012-12-11 14:05:07 +01003820 I915_WRITE(PORT_HOTPLUG_EN, 0);
3821 POSTING_READ(PORT_HOTPLUG_EN);
3822
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003823 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003824
3825 return 0;
3826}
3827
Egbert Eichbac56d52013-02-25 12:06:51 -05003828static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003829{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003830 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003831 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003832 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003833 u32 hotplug_en;
3834
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003835 assert_spin_locked(&dev_priv->irq_lock);
3836
Egbert Eichbac56d52013-02-25 12:06:51 -05003837 if (I915_HAS_HOTPLUG(dev)) {
3838 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3839 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3840 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003841 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003842 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3843 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3844 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003845 /* Programming the CRT detection parameters tends
3846 to generate a spurious hotplug event about three
3847 seconds later. So just do it once.
3848 */
3849 if (IS_G4X(dev))
3850 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003851 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003852 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003853
Egbert Eichbac56d52013-02-25 12:06:51 -05003854 /* Ignore TV since it's buggy */
3855 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3856 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003857}
3858
Daniel Vetterff1f5252012-10-02 15:10:55 +02003859static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003860{
3861 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003862 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003863 u32 iir, new_iir;
3864 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003865 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003866 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003867 u32 flip_mask =
3868 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3869 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003870
Chris Wilsona266c7d2012-04-24 22:59:44 +01003871 iir = I915_READ(IIR);
3872
Chris Wilsona266c7d2012-04-24 22:59:44 +01003873 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003874 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01003875 bool blc_event = false;
3876
Chris Wilsona266c7d2012-04-24 22:59:44 +01003877 /* Can't rely on pipestat interrupt bit in iir as it might
3878 * have been cleared after the pipestat interrupt was received.
3879 * It doesn't set the bit in iir again, but it still produces
3880 * interrupts (for non-MSI).
3881 */
3882 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3883 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003884 i915_handle_error(dev, false,
3885 "Command parser error, iir 0x%08x",
3886 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003887
3888 for_each_pipe(pipe) {
3889 int reg = PIPESTAT(pipe);
3890 pipe_stats[pipe] = I915_READ(reg);
3891
3892 /*
3893 * Clear the PIPE*STAT regs before the IIR
3894 */
3895 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003896 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003897 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003898 }
3899 }
3900 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3901
3902 if (!irq_received)
3903 break;
3904
3905 ret = IRQ_HANDLED;
3906
3907 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003908 if (iir & I915_DISPLAY_PORT_INTERRUPT)
3909 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003910
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003911 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003912 new_iir = I915_READ(IIR); /* Flush posted writes */
3913
Chris Wilsona266c7d2012-04-24 22:59:44 +01003914 if (iir & I915_USER_INTERRUPT)
3915 notify_ring(dev, &dev_priv->ring[RCS]);
3916 if (iir & I915_BSD_USER_INTERRUPT)
3917 notify_ring(dev, &dev_priv->ring[VCS]);
3918
Chris Wilsona266c7d2012-04-24 22:59:44 +01003919 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003920 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003921 i915_handle_vblank(dev, pipe, pipe, iir))
3922 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003923
3924 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3925 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003926
3927 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003928 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003929
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003930 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3931 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003932 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003933 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003934
3935 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3936 intel_opregion_asle_intr(dev);
3937
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003938 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3939 gmbus_irq_handler(dev);
3940
Chris Wilsona266c7d2012-04-24 22:59:44 +01003941 /* With MSI, interrupts are only generated when iir
3942 * transitions from zero to nonzero. If another bit got
3943 * set while we were handling the existing iir bits, then
3944 * we would never get another interrupt.
3945 *
3946 * This is fine on non-MSI as well, as if we hit this path
3947 * we avoid exiting the interrupt handler only to generate
3948 * another one.
3949 *
3950 * Note that for MSI this could cause a stray interrupt report
3951 * if an interrupt landed in the time between writing IIR and
3952 * the posting read. This should be rare enough to never
3953 * trigger the 99% of 100,000 interrupts test for disabling
3954 * stray interrupts.
3955 */
3956 iir = new_iir;
3957 }
3958
Daniel Vetterd05c6172012-04-26 23:28:09 +02003959 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003960
Chris Wilsona266c7d2012-04-24 22:59:44 +01003961 return ret;
3962}
3963
3964static void i965_irq_uninstall(struct drm_device * dev)
3965{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003966 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003967 int pipe;
3968
3969 if (!dev_priv)
3970 return;
3971
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003972 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003973
Chris Wilsonadca4732012-05-11 18:01:31 +01003974 I915_WRITE(PORT_HOTPLUG_EN, 0);
3975 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003976
3977 I915_WRITE(HWSTAM, 0xffffffff);
3978 for_each_pipe(pipe)
3979 I915_WRITE(PIPESTAT(pipe), 0);
3980 I915_WRITE(IMR, 0xffffffff);
3981 I915_WRITE(IER, 0x0);
3982
3983 for_each_pipe(pipe)
3984 I915_WRITE(PIPESTAT(pipe),
3985 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3986 I915_WRITE(IIR, I915_READ(IIR));
3987}
3988
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003989static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02003990{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003991 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02003992 struct drm_device *dev = dev_priv->dev;
3993 struct drm_mode_config *mode_config = &dev->mode_config;
3994 unsigned long irqflags;
3995 int i;
3996
3997 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3998 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3999 struct drm_connector *connector;
4000
4001 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4002 continue;
4003
4004 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4005
4006 list_for_each_entry(connector, &mode_config->connector_list, head) {
4007 struct intel_connector *intel_connector = to_intel_connector(connector);
4008
4009 if (intel_connector->encoder->hpd_pin == i) {
4010 if (connector->polled != intel_connector->polled)
4011 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4012 drm_get_connector_name(connector));
4013 connector->polled = intel_connector->polled;
4014 if (!connector->polled)
4015 connector->polled = DRM_CONNECTOR_POLL_HPD;
4016 }
4017 }
4018 }
4019 if (dev_priv->display.hpd_irq_setup)
4020 dev_priv->display.hpd_irq_setup(dev);
4021 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4022}
4023
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004024void intel_irq_init(struct drm_device *dev)
4025{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004026 struct drm_i915_private *dev_priv = dev->dev_private;
4027
4028 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004029 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004030 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004031 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004032
Deepak Sa6706b42014-03-15 20:23:22 +05304033 /* Let's track the enabled rps events */
4034 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4035
Daniel Vetter99584db2012-11-14 17:14:04 +01004036 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4037 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004038 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004039 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004040 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004041
Tomas Janousek97a19a22012-12-08 13:48:13 +01004042 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004043
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004044 if (IS_GEN2(dev)) {
4045 dev->max_vblank_count = 0;
4046 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4047 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004048 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4049 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004050 } else {
4051 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4052 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004053 }
4054
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004055 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004056 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004057 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4058 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004059
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004060 if (IS_VALLEYVIEW(dev)) {
4061 dev->driver->irq_handler = valleyview_irq_handler;
4062 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4063 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4064 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4065 dev->driver->enable_vblank = valleyview_enable_vblank;
4066 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004067 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004068 } else if (IS_GEN8(dev)) {
4069 dev->driver->irq_handler = gen8_irq_handler;
4070 dev->driver->irq_preinstall = gen8_irq_preinstall;
4071 dev->driver->irq_postinstall = gen8_irq_postinstall;
4072 dev->driver->irq_uninstall = gen8_irq_uninstall;
4073 dev->driver->enable_vblank = gen8_enable_vblank;
4074 dev->driver->disable_vblank = gen8_disable_vblank;
4075 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004076 } else if (HAS_PCH_SPLIT(dev)) {
4077 dev->driver->irq_handler = ironlake_irq_handler;
4078 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4079 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4080 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4081 dev->driver->enable_vblank = ironlake_enable_vblank;
4082 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004083 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004084 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004085 if (INTEL_INFO(dev)->gen == 2) {
4086 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4087 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4088 dev->driver->irq_handler = i8xx_irq_handler;
4089 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004090 } else if (INTEL_INFO(dev)->gen == 3) {
4091 dev->driver->irq_preinstall = i915_irq_preinstall;
4092 dev->driver->irq_postinstall = i915_irq_postinstall;
4093 dev->driver->irq_uninstall = i915_irq_uninstall;
4094 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004095 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004096 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097 dev->driver->irq_preinstall = i965_irq_preinstall;
4098 dev->driver->irq_postinstall = i965_irq_postinstall;
4099 dev->driver->irq_uninstall = i965_irq_uninstall;
4100 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004101 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004102 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004103 dev->driver->enable_vblank = i915_enable_vblank;
4104 dev->driver->disable_vblank = i915_disable_vblank;
4105 }
4106}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004107
4108void intel_hpd_init(struct drm_device *dev)
4109{
4110 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004111 struct drm_mode_config *mode_config = &dev->mode_config;
4112 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004113 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004114 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004115
Egbert Eich821450c2013-04-16 13:36:55 +02004116 for (i = 1; i < HPD_NUM_PINS; i++) {
4117 dev_priv->hpd_stats[i].hpd_cnt = 0;
4118 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4119 }
4120 list_for_each_entry(connector, &mode_config->connector_list, head) {
4121 struct intel_connector *intel_connector = to_intel_connector(connector);
4122 connector->polled = intel_connector->polled;
4123 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4124 connector->polled = DRM_CONNECTOR_POLL_HPD;
4125 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004126
4127 /* Interrupt setup is already guaranteed to be single-threaded, this is
4128 * just to make the assert_spin_locked checks happy. */
4129 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004130 if (dev_priv->display.hpd_irq_setup)
4131 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004132 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004133}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004134
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004135/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004136void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004137{
4138 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004139
Paulo Zanoni730488b2014-03-07 20:12:32 -03004140 dev->driver->irq_uninstall(dev);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004141 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004142}
4143
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004144/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004145void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004146{
4147 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004148
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004149 dev_priv->pm.irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004150 dev->driver->irq_preinstall(dev);
4151 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004152}