blob: 03ba06d1f6dc86a84e2dfb324e5919eda5b25227 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000457multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
458 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000459 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000460 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
461 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
462 "vinsert" # From.EltTypeName # "x" # From.NumElts,
463 "$src3, $src2, $src1", "$src1, $src2, $src3",
464 (vinsert_insert:$src3 (To.VT To.RC:$src1),
465 (From.VT From.RC:$src2),
466 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467
Igor Breger0ede3cb2015-09-20 06:52:42 +0000468 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
469 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
470 "vinsert" # From.EltTypeName # "x" # From.NumElts,
471 "$src3, $src2, $src1", "$src1, $src2, $src3",
472 (vinsert_insert:$src3 (To.VT To.RC:$src1),
473 (From.VT (bitconvert (From.LdFrag addr:$src2))),
474 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
475 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000476 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000477}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478
Igor Breger0ede3cb2015-09-20 06:52:42 +0000479multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
480 X86VectorVTInfo To, PatFrag vinsert_insert,
481 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
482 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000483 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
485 (To.VT (!cast<Instruction>(InstrStr#"rr")
486 To.RC:$src1, From.RC:$src2,
487 (INSERT_get_vinsert_imm To.RC:$ins)))>;
488
489 def : Pat<(vinsert_insert:$ins
490 (To.VT To.RC:$src1),
491 (From.VT (bitconvert (From.LdFrag addr:$src2))),
492 (iPTR imm)),
493 (To.VT (!cast<Instruction>(InstrStr#"rm")
494 To.RC:$src1, addr:$src2,
495 (INSERT_get_vinsert_imm To.RC:$ins)))>;
496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497}
498
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000499multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
500 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501
502 let Predicates = [HasVLX] in
503 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
504 X86VectorVTInfo< 4, EltVT32, VR128X>,
505 X86VectorVTInfo< 8, EltVT32, VR256X>,
506 vinsert128_insert>, EVEX_V256;
507
508 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000509 X86VectorVTInfo< 4, EltVT32, VR128X>,
510 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 vinsert128_insert>, EVEX_V512;
512
513 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 X86VectorVTInfo< 4, EltVT64, VR256X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000516 vinsert256_insert>, VEX_W, EVEX_V512;
517
518 let Predicates = [HasVLX, HasDQI] in
519 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 4, EltVT64, VR256X>,
522 vinsert128_insert>, VEX_W, EVEX_V256;
523
524 let Predicates = [HasDQI] in {
525 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
526 X86VectorVTInfo< 2, EltVT64, VR128X>,
527 X86VectorVTInfo< 8, EltVT64, VR512>,
528 vinsert128_insert>, VEX_W, EVEX_V512;
529
530 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 X86VectorVTInfo<16, EltVT32, VR512>,
533 vinsert256_insert>, EVEX_V512;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemet4e2ef472014-10-02 23:18:28 +0000537defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
538defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540// Codegen pattern with the alternative types,
541// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
542defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
544defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
545 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
546
547defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
548 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
549defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
550 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
551
552defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
553 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
555 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
556
557// Codegen pattern with the alternative types insert VEC128 into VEC256
558defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
562// Codegen pattern with the alternative types insert VEC128 into VEC512
563defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
567// Codegen pattern with the alternative types insert VEC256 into VEC512
568defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000574let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000575def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000576 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000577 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000578 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000579 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000580def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000581 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000582 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000583 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
585 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000586}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000587
588//===----------------------------------------------------------------------===//
589// AVX-512 VECTOR EXTRACT
590//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000591
Igor Breger7f69a992015-09-10 12:54:54 +0000592multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000593 X86VectorVTInfo From, X86VectorVTInfo To,
594 PatFrag vextract_extract,
595 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000596
597 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
598 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
599 // vextract_extract), we interesting only in patterns without mask,
600 // intrinsics pattern match generated bellow.
601 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
602 (ins From.RC:$src1, i32u8imm:$idx),
603 "vextract" # To.EltTypeName # "x" # To.NumElts,
604 "$idx, $src1", "$src1, $idx",
605 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
606 (iPTR imm)))]>,
607 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000608 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
609 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
610 "vextract" # To.EltTypeName # "x" # To.NumElts #
611 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
612 [(store (To.VT (vextract_extract:$idx
613 (From.VT From.RC:$src1), (iPTR imm))),
614 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000615
Craig Toppere1cac152016-06-07 07:27:54 +0000616 let mayStore = 1, hasSideEffects = 0 in
617 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
618 (ins To.MemOp:$dst, To.KRCWM:$mask,
619 From.RC:$src1, i32u8imm:$idx),
620 "vextract" # To.EltTypeName # "x" # To.NumElts #
621 "\t{$idx, $src1, $dst {${mask}}|"
622 "$dst {${mask}}, $src1, $idx}",
623 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000624 }
Renato Golindb7ea862015-09-09 19:44:40 +0000625
Craig Topperd4e58072016-10-31 05:55:57 +0000626 def : Pat<(To.VT (vselect To.KRCWM:$mask,
627 (vextract_extract:$ext (From.VT From.RC:$src1),
628 (iPTR imm)),
629 To.RC:$src0)),
630 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
631 From.ZSuffix # "rrk")
632 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
633 (EXTRACT_get_vextract_imm To.RC:$ext))>;
634
635 def : Pat<(To.VT (vselect To.KRCWM:$mask,
636 (vextract_extract:$ext (From.VT From.RC:$src1),
637 (iPTR imm)),
638 To.ImmAllZerosV)),
639 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
640 From.ZSuffix # "rrkz")
641 To.KRCWM:$mask, From.RC:$src1,
642 (EXTRACT_get_vextract_imm To.RC:$ext))>;
643
Renato Golindb7ea862015-09-09 19:44:40 +0000644 // Intrinsic call with masking.
645 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000646 "x" # To.NumElts # "_" # From.Size)
647 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
648 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
649 From.ZSuffix # "rrk")
650 To.RC:$src0,
651 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
652 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000653
654 // Intrinsic call with zero-masking.
655 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000656 "x" # To.NumElts # "_" # From.Size)
657 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
658 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
659 From.ZSuffix # "rrkz")
660 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
661 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000662
663 // Intrinsic call without masking.
664 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000665 "x" # To.NumElts # "_" # From.Size)
666 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
667 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
668 From.ZSuffix # "rr")
669 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000670}
671
Igor Bregerdefab3c2015-10-08 12:55:01 +0000672// Codegen pattern for the alternative types
673multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
674 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000675 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000676 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000677 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
678 (To.VT (!cast<Instruction>(InstrStr#"rr")
679 From.RC:$src1,
680 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000681 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
682 (iPTR imm))), addr:$dst),
683 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
684 (EXTRACT_get_vextract_imm To.RC:$ext))>;
685 }
Igor Breger7f69a992015-09-10 12:54:54 +0000686}
687
688multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000689 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000690 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000691 X86VectorVTInfo<16, EltVT32, VR512>,
692 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000693 vextract128_extract,
694 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000695 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000696 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000697 X86VectorVTInfo< 8, EltVT64, VR512>,
698 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000699 vextract256_extract,
700 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000701 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
702 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000703 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000704 X86VectorVTInfo< 8, EltVT32, VR256X>,
705 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000706 vextract128_extract,
707 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000708 EVEX_V256, EVEX_CD8<32, CD8VT4>;
709 let Predicates = [HasVLX, HasDQI] in
710 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
711 X86VectorVTInfo< 4, EltVT64, VR256X>,
712 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000713 vextract128_extract,
714 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000715 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
716 let Predicates = [HasDQI] in {
717 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
718 X86VectorVTInfo< 8, EltVT64, VR512>,
719 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000720 vextract128_extract,
721 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
723 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
724 X86VectorVTInfo<16, EltVT32, VR512>,
725 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000726 vextract256_extract,
727 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 EVEX_V512, EVEX_CD8<32, CD8VT8>;
729 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000730}
731
Adam Nemet55536c62014-09-25 23:48:45 +0000732defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
733defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000734
Igor Bregerdefab3c2015-10-08 12:55:01 +0000735// extract_subvector codegen patterns with the alternative types.
736// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
737defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
738 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
739defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
740 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
741
742defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000743 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000744defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
745 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
746
747defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
748 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
749defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
750 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
751
Craig Topper08a68572016-05-21 22:50:04 +0000752// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000753defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
754 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
755defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
756 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
757
758// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000759defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
760 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
761defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
762 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
763// Codegen pattern with the alternative types extract VEC256 from VEC512
764defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
765 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
766defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
767 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
768
Craig Topper5f3fef82016-05-22 07:40:58 +0000769// A 128-bit subvector extract from the first 256-bit vector position
770// is a subregister copy that needs no instruction.
771def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
772 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
773def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
774 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
775def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
776 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
777def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
778 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
779def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
780 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
781def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
782 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
783
784// A 256-bit subvector extract from the first 256-bit vector position
785// is a subregister copy that needs no instruction.
786def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
787 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
788def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
789 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
790def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
791 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
792def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
793 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
794def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
795 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
796def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
797 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
798
799let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800// A 128-bit subvector insert to the first 512-bit vector position
801// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000802def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
803 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
804def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
805 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
806def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
807 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
808def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
809 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
810def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
811 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
812def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
813 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814
Craig Topper5f3fef82016-05-22 07:40:58 +0000815// A 256-bit subvector insert to the first 512-bit vector position
816// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000817def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000819def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000821def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000823def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000825def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000826 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000827def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000828 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000829}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830
831// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000832def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000833 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000834 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000835 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
836 EVEX;
837
Craig Topper03b849e2016-05-21 22:50:11 +0000838def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000839 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000840 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000842 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843
844//===---------------------------------------------------------------------===//
845// AVX-512 BROADCAST
846//---
Igor Breger131008f2016-05-01 08:40:00 +0000847// broadcast with a scalar argument.
848multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
849 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000850
Igor Breger131008f2016-05-01 08:40:00 +0000851 let isCodeGenOnly = 1 in {
852 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
853 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
854 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
855 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000856
Igor Breger131008f2016-05-01 08:40:00 +0000857 let Constraints = "$src0 = $dst" in
858 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
859 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
860 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000861 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000862 (vselect DestInfo.KRCWM:$mask,
863 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
864 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000865 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000866
867 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
868 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
869 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000870 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000871 (vselect DestInfo.KRCWM:$mask,
872 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
873 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000874 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000875 } // let isCodeGenOnly = 1 in
876}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000877
Igor Breger21296d22015-10-20 11:56:42 +0000878multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
879 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000880 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000881 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
882 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
883 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
884 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000885 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000886 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000887 (DestInfo.VT (X86VBroadcast
888 (SrcInfo.ScalarLdFrag addr:$src)))>,
889 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000890 }
Craig Toppere1cac152016-06-07 07:27:54 +0000891
Craig Topper80934372016-07-16 03:42:59 +0000892 def : Pat<(DestInfo.VT (X86VBroadcast
893 (SrcInfo.VT (scalar_to_vector
894 (SrcInfo.ScalarLdFrag addr:$src))))),
895 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
896 let AddedComplexity = 20 in
897 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
898 (X86VBroadcast
899 (SrcInfo.VT (scalar_to_vector
900 (SrcInfo.ScalarLdFrag addr:$src)))),
901 DestInfo.RC:$src0)),
902 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
903 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
904 let AddedComplexity = 30 in
905 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
906 (X86VBroadcast
907 (SrcInfo.VT (scalar_to_vector
908 (SrcInfo.ScalarLdFrag addr:$src)))),
909 DestInfo.ImmAllZerosV)),
910 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
911 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000912}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000913
Craig Topper80934372016-07-16 03:42:59 +0000914multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000915 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000916 let Predicates = [HasAVX512] in
917 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
918 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
919 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000920
921 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000922 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000923 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000924 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000925 }
926}
927
Craig Topper80934372016-07-16 03:42:59 +0000928multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
929 AVX512VLVectorVTInfo _> {
930 let Predicates = [HasAVX512] in
931 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
932 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
933 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000934
Craig Topper80934372016-07-16 03:42:59 +0000935 let Predicates = [HasVLX] in {
936 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
937 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
938 EVEX_V256;
939 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
940 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
941 EVEX_V128;
942 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943}
Craig Topper80934372016-07-16 03:42:59 +0000944defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
945 avx512vl_f32_info>;
946defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
947 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000949def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000950 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000951def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000952 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000953
Robert Khasanovcbc57032014-12-09 16:38:41 +0000954multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
955 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000956 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000957 (ins SrcRC:$src),
958 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000959 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000960}
961
Robert Khasanovcbc57032014-12-09 16:38:41 +0000962multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
963 RegisterClass SrcRC, Predicate prd> {
964 let Predicates = [prd] in
965 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
966 let Predicates = [prd, HasVLX] in {
967 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
968 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
969 }
970}
971
Igor Breger0aeda372016-02-07 08:30:50 +0000972let isCodeGenOnly = 1 in {
973defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000974 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000975defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000976 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000977}
978let isAsmParserOnly = 1 in {
979 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
980 GR32, HasBWI>;
981 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000982 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000983}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000984defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
985 HasAVX512>;
986defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
987 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000988
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000989def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000990 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000991def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000992 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000993
Igor Breger21296d22015-10-20 11:56:42 +0000994// Provide aliases for broadcast from the same register class that
995// automatically does the extract.
996multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
997 X86VectorVTInfo SrcInfo> {
998 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
999 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1000 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1001}
1002
1003multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1004 AVX512VLVectorVTInfo _, Predicate prd> {
1005 let Predicates = [prd] in {
1006 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1007 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1008 EVEX_V512;
1009 // Defined separately to avoid redefinition.
1010 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1011 }
1012 let Predicates = [prd, HasVLX] in {
1013 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1014 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1015 EVEX_V256;
1016 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1017 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001018 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001019}
1020
Igor Breger21296d22015-10-20 11:56:42 +00001021defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1022 avx512vl_i8_info, HasBWI>;
1023defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1024 avx512vl_i16_info, HasBWI>;
1025defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1026 avx512vl_i32_info, HasAVX512>;
1027defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1028 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001029
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001030multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1031 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001032 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001033 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1034 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001035 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001036 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001037}
1038
Craig Topperbe351ee2016-10-01 06:01:23 +00001039let Predicates = [HasVLX, HasBWI] in {
1040 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1041 // This means we'll encounter truncated i32 loads; match that here.
1042 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1043 (VPBROADCASTWZ128m addr:$src)>;
1044 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1045 (VPBROADCASTWZ256m addr:$src)>;
1046 def : Pat<(v8i16 (X86VBroadcast
1047 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1048 (VPBROADCASTWZ128m addr:$src)>;
1049 def : Pat<(v16i16 (X86VBroadcast
1050 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1051 (VPBROADCASTWZ256m addr:$src)>;
1052}
1053
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001054//===----------------------------------------------------------------------===//
1055// AVX-512 BROADCAST SUBVECTORS
1056//
1057
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001058defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1059 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001060 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001061defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1062 v16f32_info, v4f32x_info>,
1063 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1064defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1065 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001066 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001067defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1068 v8f64_info, v4f64x_info>, VEX_W,
1069 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1070
Craig Topper715ad7f2016-10-16 23:29:51 +00001071let Predicates = [HasAVX512] in {
1072def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1073 (VBROADCASTI64X4rm addr:$src)>;
1074def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1075 (VBROADCASTI64X4rm addr:$src)>;
1076
1077// Provide fallback in case the load node that is used in the patterns above
1078// is used by additional users, which prevents the pattern selection.
1079def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1080 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1081 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001082def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1083 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1084 (v4f64 VR256X:$src), 1)>;
1085def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1086 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1087 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001088def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1089 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1090 (v8i32 VR256X:$src), 1)>;
1091def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1092 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1093 (v16i16 VR256X:$src), 1)>;
1094def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1095 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1096 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001097
1098def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1099 (VBROADCASTI32X4rm addr:$src)>;
1100def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1101 (VBROADCASTI32X4rm addr:$src)>;
1102
1103// Provide fallback in case the load node that is used in the patterns above
1104// is used by additional users, which prevents the pattern selection.
1105def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1106 (VINSERTF64x4Zrr
1107 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1108 VR128X:$src, sub_xmm),
1109 VR128X:$src, 1),
1110 (EXTRACT_SUBREG
1111 (v8f64 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1112 VR128X:$src, sub_xmm),
1113 VR128X:$src, 1)), sub_ymm), 1)>;
1114def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1115 (VINSERTI64x4Zrr
1116 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1117 VR128X:$src, sub_xmm),
1118 VR128X:$src, 1),
1119 (EXTRACT_SUBREG
1120 (v8i64 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1121 VR128X:$src, sub_xmm),
1122 VR128X:$src, 1)), sub_ymm), 1)>;
1123
1124def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
1125 (VINSERTI64x4Zrr
1126 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1127 VR128X:$src, sub_xmm),
1128 VR128X:$src, 1),
1129 (EXTRACT_SUBREG
1130 (v32i16 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1131 VR128X:$src, sub_xmm),
1132 VR128X:$src, 1)), sub_ymm), 1)>;
1133def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
1134 (VINSERTI64x4Zrr
1135 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1136 VR128X:$src, sub_xmm),
1137 VR128X:$src, 1),
1138 (EXTRACT_SUBREG
1139 (v64i8 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1140 VR128X:$src, sub_xmm),
1141 VR128X:$src, 1)), sub_ymm), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001142}
1143
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001144let Predicates = [HasVLX] in {
1145defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1146 v8i32x_info, v4i32x_info>,
1147 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1148defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1149 v8f32x_info, v4f32x_info>,
1150 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001151
1152def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1153 (VBROADCASTI32X4Z256rm addr:$src)>;
1154def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1155 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001156
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001157// Provide fallback in case the load node that is used in the patterns above
1158// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001159def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001160 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001161 (v4f32 VR128X:$src), 1)>;
1162def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001163 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001164 (v4i32 VR128X:$src), 1)>;
1165def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001166 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001167 (v8i16 VR128X:$src), 1)>;
1168def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001169 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001170 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001171}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001172
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001173let Predicates = [HasVLX, HasDQI] in {
1174defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1175 v4i64x_info, v2i64x_info>, VEX_W,
1176 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1177defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1178 v4f64x_info, v2f64x_info>, VEX_W,
1179 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001180
1181// Provide fallback in case the load node that is used in the patterns above
1182// is used by additional users, which prevents the pattern selection.
1183def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1184 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1185 (v2f64 VR128X:$src), 1)>;
1186def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1187 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1188 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001189}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001190
1191let Predicates = [HasVLX, NoDQI] in {
1192def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1193 (VBROADCASTF32X4Z256rm addr:$src)>;
1194def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1195 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001196
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001197// Provide fallback in case the load node that is used in the patterns above
1198// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001199def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001200 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001201 (v2f64 VR128X:$src), 1)>;
1202def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001203 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1204 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001205}
1206
Craig Topper715ad7f2016-10-16 23:29:51 +00001207let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001208def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1209 (VBROADCASTF32X4rm addr:$src)>;
1210def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1211 (VBROADCASTI32X4rm addr:$src)>;
1212
1213def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1214 (VINSERTF64x4Zrr
1215 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1216 VR128X:$src, sub_xmm),
1217 VR128X:$src, 1),
1218 (EXTRACT_SUBREG
1219 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1220 VR128X:$src, sub_xmm),
1221 VR128X:$src, 1)), sub_ymm), 1)>;
1222def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1223 (VINSERTI64x4Zrr
1224 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1225 VR128X:$src, sub_xmm),
1226 VR128X:$src, 1),
1227 (EXTRACT_SUBREG
1228 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1229 VR128X:$src, sub_xmm),
1230 VR128X:$src, 1)), sub_ymm), 1)>;
1231
Craig Topper715ad7f2016-10-16 23:29:51 +00001232def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1233 (VBROADCASTF64X4rm addr:$src)>;
1234def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1235 (VBROADCASTI64X4rm addr:$src)>;
1236
1237// Provide fallback in case the load node that is used in the patterns above
1238// is used by additional users, which prevents the pattern selection.
1239def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1240 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1241 (v8f32 VR256X:$src), 1)>;
1242def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1243 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1244 (v8i32 VR256X:$src), 1)>;
1245}
1246
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001247let Predicates = [HasDQI] in {
1248defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1249 v8i64_info, v2i64x_info>, VEX_W,
1250 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1251defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1252 v16i32_info, v8i32x_info>,
1253 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1254defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1255 v8f64_info, v2f64x_info>, VEX_W,
1256 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1257defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1258 v16f32_info, v8f32x_info>,
1259 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001260
1261// Provide fallback in case the load node that is used in the patterns above
1262// is used by additional users, which prevents the pattern selection.
1263def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1264 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1265 (v8f32 VR256X:$src), 1)>;
1266def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1267 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1268 (v8i32 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001269
1270def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1271 (VINSERTF32x8Zrr
1272 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1273 VR128X:$src, sub_xmm),
1274 VR128X:$src, 1),
1275 (EXTRACT_SUBREG
1276 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1277 VR128X:$src, sub_xmm),
1278 VR128X:$src, 1)), sub_ymm), 1)>;
1279def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1280 (VINSERTI32x8Zrr
1281 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1282 VR128X:$src, sub_xmm),
1283 VR128X:$src, 1),
1284 (EXTRACT_SUBREG
1285 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1286 VR128X:$src, sub_xmm),
1287 VR128X:$src, 1)), sub_ymm), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001288}
Adam Nemet73f72e12014-06-27 00:43:38 +00001289
Igor Bregerfa798a92015-11-02 07:39:36 +00001290multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001291 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001292 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001293 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001294 EVEX_V512;
1295 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001296 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001297 EVEX_V256;
1298}
1299
1300multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001301 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1302 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001303
1304 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001305 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1306 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001307}
1308
Craig Topper51e052f2016-10-15 16:26:02 +00001309defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1310 avx512vl_i32_info, avx512vl_i64_info>;
1311defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1312 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001313
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001314def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001315 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001316def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1317 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1318
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001319def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001320 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001321def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1322 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001323
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001324//===----------------------------------------------------------------------===//
1325// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1326//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001327multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1328 X86VectorVTInfo _, RegisterClass KRC> {
1329 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001330 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001331 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001332}
1333
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001334multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001335 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1336 let Predicates = [HasCDI] in
1337 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1338 let Predicates = [HasCDI, HasVLX] in {
1339 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1340 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1341 }
1342}
1343
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001344defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001345 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001346defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001347 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001348
1349//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001350// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001351multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001352let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001353 // The index operand in the pattern should really be an integer type. However,
1354 // if we do that and it happens to come from a bitcast, then it becomes
1355 // difficult to find the bitcast needed to convert the index to the
1356 // destination type for the passthru since it will be folded with the bitcast
1357 // of the index operand.
1358 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001359 (ins _.RC:$src2, _.RC:$src3),
1360 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001361 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001362 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001363
Craig Topper4fa3b502016-09-06 06:56:59 +00001364 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001365 (ins _.RC:$src2, _.MemOp:$src3),
1366 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001367 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001368 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001369 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001370 }
1371}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001372multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001373 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001374 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001375 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001376 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1377 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1378 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001379 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001380 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1381 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001382}
1383
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001384multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001385 AVX512VLVectorVTInfo VTInfo> {
1386 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1387 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001388 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001389 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1390 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1391 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1392 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001393 }
1394}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001395
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001396multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001397 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001398 Predicate Prd> {
1399 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001400 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001401 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001402 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1403 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001404 }
1405}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001406
Craig Topperaad5f112015-11-30 00:13:24 +00001407defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001408 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001409defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001410 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001411defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001412 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001413 VEX_W, EVEX_CD8<16, CD8VF>;
1414defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001415 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001416 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001417defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001418 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001419defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001420 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001421
Craig Topperaad5f112015-11-30 00:13:24 +00001422// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001423multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001424 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001425let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001426 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1427 (ins IdxVT.RC:$src2, _.RC:$src3),
1428 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001429 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1430 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001431
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001432 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1433 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1434 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001435 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001436 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001437 EVEX_4V, AVX5128IBase;
1438 }
1439}
1440multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001441 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001442 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001443 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1444 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1445 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1446 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001447 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001448 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1449 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001450}
1451
1452multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001453 AVX512VLVectorVTInfo VTInfo,
1454 AVX512VLVectorVTInfo ShuffleMask> {
1455 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001456 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001457 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001458 ShuffleMask.info512>, EVEX_V512;
1459 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001460 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001461 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001462 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001463 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001464 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001465 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001466 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1467 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001468 }
1469}
1470
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001471multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001472 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001473 AVX512VLVectorVTInfo Idx,
1474 Predicate Prd> {
1475 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001476 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1477 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001478 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001479 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1480 Idx.info128>, EVEX_V128;
1481 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1482 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001483 }
1484}
1485
Craig Toppera47576f2015-11-26 20:21:29 +00001486defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001487 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001488defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001489 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001490defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1491 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1492 VEX_W, EVEX_CD8<16, CD8VF>;
1493defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1494 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1495 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001496defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001497 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001498defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001499 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001500
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001501//===----------------------------------------------------------------------===//
1502// AVX-512 - BLEND using mask
1503//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001504multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1505 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001506 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001507 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1508 (ins _.RC:$src1, _.RC:$src2),
1509 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001510 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001511 []>, EVEX_4V;
1512 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1513 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001514 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001515 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001516 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001517 (_.VT _.RC:$src2),
1518 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001519 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001520 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1521 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1522 !strconcat(OpcodeStr,
1523 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1524 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001525 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001526 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1527 (ins _.RC:$src1, _.MemOp:$src2),
1528 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001529 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001530 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1531 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1532 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001533 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001534 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001535 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1536 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1537 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001538 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001539 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001540 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1541 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1542 !strconcat(OpcodeStr,
1543 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1544 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1545 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001546}
1547multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1548
1549 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1550 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1551 !strconcat(OpcodeStr,
1552 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1553 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001554 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1555 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1556 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001557 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001558
Craig Toppere1cac152016-06-07 07:27:54 +00001559 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001560 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1561 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1562 !strconcat(OpcodeStr,
1563 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1564 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001565 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001566
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001567}
1568
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001569multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1570 AVX512VLVectorVTInfo VTInfo> {
1571 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1572 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001573
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001574 let Predicates = [HasVLX] in {
1575 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1576 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1577 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1578 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1579 }
1580}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001581
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001582multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1583 AVX512VLVectorVTInfo VTInfo> {
1584 let Predicates = [HasBWI] in
1585 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001586
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001587 let Predicates = [HasBWI, HasVLX] in {
1588 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1589 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1590 }
1591}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001592
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001593
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001594defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1595defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1596defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1597defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1598defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1599defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001600
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001601
Craig Topper0fcf9252016-06-07 07:27:51 +00001602let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001603def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1604 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001605 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001606 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001607 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1608 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001609
1610def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1611 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001612 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001613 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001614 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1615 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001616}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001617//===----------------------------------------------------------------------===//
1618// Compare Instructions
1619//===----------------------------------------------------------------------===//
1620
1621// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001622
1623multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1624
1625 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1626 (outs _.KRC:$dst),
1627 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1628 "vcmp${cc}"#_.Suffix,
1629 "$src2, $src1", "$src1, $src2",
1630 (OpNode (_.VT _.RC:$src1),
1631 (_.VT _.RC:$src2),
1632 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001633 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1634 (outs _.KRC:$dst),
1635 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1636 "vcmp${cc}"#_.Suffix,
1637 "$src2, $src1", "$src1, $src2",
1638 (OpNode (_.VT _.RC:$src1),
1639 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1640 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001641
1642 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1643 (outs _.KRC:$dst),
1644 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1645 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001646 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001647 (OpNodeRnd (_.VT _.RC:$src1),
1648 (_.VT _.RC:$src2),
1649 imm:$cc,
1650 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1651 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001652 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001653 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1654 (outs VK1:$dst),
1655 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1656 "vcmp"#_.Suffix,
1657 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1658 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1659 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001660 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001661 "vcmp"#_.Suffix,
1662 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1663 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1664
1665 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1666 (outs _.KRC:$dst),
1667 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1668 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001669 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001670 EVEX_4V, EVEX_B;
1671 }// let isAsmParserOnly = 1, hasSideEffects = 0
1672
1673 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001674 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001675 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1676 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1677 !strconcat("vcmp${cc}", _.Suffix,
1678 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1679 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1680 _.FRC:$src2,
1681 imm:$cc))],
1682 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001683 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1684 (outs _.KRC:$dst),
1685 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1686 !strconcat("vcmp${cc}", _.Suffix,
1687 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1688 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1689 (_.ScalarLdFrag addr:$src2),
1690 imm:$cc))],
1691 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001692 }
1693}
1694
1695let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001696 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1697 AVX512XSIi8Base;
1698 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1699 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001700}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001701
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001702multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001703 X86VectorVTInfo _, bit IsCommutable> {
1704 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001705 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001706 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1707 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1708 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1710 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001711 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1712 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1713 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1714 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001715 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001716 def rrk : AVX512BI<opc, MRMSrcReg,
1717 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1718 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1719 "$dst {${mask}}, $src1, $src2}"),
1720 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1721 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1722 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001723 def rmk : AVX512BI<opc, MRMSrcMem,
1724 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1725 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1726 "$dst {${mask}}, $src1, $src2}"),
1727 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1728 (OpNode (_.VT _.RC:$src1),
1729 (_.VT (bitconvert
1730 (_.LdFrag addr:$src2))))))],
1731 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001732}
1733
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001734multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001735 X86VectorVTInfo _, bit IsCommutable> :
1736 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001737 def rmb : AVX512BI<opc, MRMSrcMem,
1738 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1739 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1740 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1741 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1742 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1743 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1744 def rmbk : AVX512BI<opc, MRMSrcMem,
1745 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1746 _.ScalarMemOp:$src2),
1747 !strconcat(OpcodeStr,
1748 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1749 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1750 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1751 (OpNode (_.VT _.RC:$src1),
1752 (X86VBroadcast
1753 (_.ScalarLdFrag addr:$src2)))))],
1754 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001755}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001756
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001757multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001758 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1759 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001760 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001761 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1762 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001763
1764 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001765 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1766 IsCommutable>, EVEX_V256;
1767 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1768 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001769 }
1770}
1771
1772multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1773 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001774 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001775 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001776 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1777 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001778
1779 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001780 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1781 IsCommutable>, EVEX_V256;
1782 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1783 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001784 }
1785}
1786
1787defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001788 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001789 EVEX_CD8<8, CD8VF>;
1790
1791defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001792 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001793 EVEX_CD8<16, CD8VF>;
1794
Robert Khasanovf70f7982014-09-18 14:06:55 +00001795defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001796 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001797 EVEX_CD8<32, CD8VF>;
1798
Robert Khasanovf70f7982014-09-18 14:06:55 +00001799defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001800 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001801 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1802
1803defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1804 avx512vl_i8_info, HasBWI>,
1805 EVEX_CD8<8, CD8VF>;
1806
1807defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1808 avx512vl_i16_info, HasBWI>,
1809 EVEX_CD8<16, CD8VF>;
1810
Robert Khasanovf70f7982014-09-18 14:06:55 +00001811defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001812 avx512vl_i32_info, HasAVX512>,
1813 EVEX_CD8<32, CD8VF>;
1814
Robert Khasanovf70f7982014-09-18 14:06:55 +00001815defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001816 avx512vl_i64_info, HasAVX512>,
1817 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001818
Craig Topper8b9e6712016-09-02 04:25:30 +00001819let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001820def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001821 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001822 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1823 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001824
1825def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001826 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001827 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1828 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001829}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001830
Robert Khasanov29e3b962014-08-27 09:34:37 +00001831multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1832 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001833 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001834 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001835 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001836 !strconcat("vpcmp${cc}", Suffix,
1837 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001838 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1839 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001840 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1841 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001842 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001843 !strconcat("vpcmp${cc}", Suffix,
1844 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001845 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1846 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001847 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001848 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1849 def rrik : AVX512AIi8<opc, MRMSrcReg,
1850 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001851 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001852 !strconcat("vpcmp${cc}", Suffix,
1853 "\t{$src2, $src1, $dst {${mask}}|",
1854 "$dst {${mask}}, $src1, $src2}"),
1855 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1856 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001857 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001858 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001859 def rmik : AVX512AIi8<opc, MRMSrcMem,
1860 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001861 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001862 !strconcat("vpcmp${cc}", Suffix,
1863 "\t{$src2, $src1, $dst {${mask}}|",
1864 "$dst {${mask}}, $src1, $src2}"),
1865 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1866 (OpNode (_.VT _.RC:$src1),
1867 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001868 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001869 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1870
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001871 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001872 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001873 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001874 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001875 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1876 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001877 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001878 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001879 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001880 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001881 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1882 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001883 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001884 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1885 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001886 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001887 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001888 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1889 "$dst {${mask}}, $src1, $src2, $cc}"),
1890 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001891 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001892 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1893 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001894 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001895 !strconcat("vpcmp", Suffix,
1896 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1897 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001898 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001899 }
1900}
1901
Robert Khasanov29e3b962014-08-27 09:34:37 +00001902multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001903 X86VectorVTInfo _> :
1904 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001905 def rmib : AVX512AIi8<opc, MRMSrcMem,
1906 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001907 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001908 !strconcat("vpcmp${cc}", Suffix,
1909 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1910 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1911 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1912 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001913 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001914 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1915 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1916 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001917 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001918 !strconcat("vpcmp${cc}", Suffix,
1919 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1920 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1921 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1922 (OpNode (_.VT _.RC:$src1),
1923 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001924 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001925 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001926
Robert Khasanov29e3b962014-08-27 09:34:37 +00001927 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001928 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001929 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1930 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001931 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001932 !strconcat("vpcmp", Suffix,
1933 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1934 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1935 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1936 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1937 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001938 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001939 !strconcat("vpcmp", Suffix,
1940 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1941 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1942 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1943 }
1944}
1945
1946multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1947 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1948 let Predicates = [prd] in
1949 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1950
1951 let Predicates = [prd, HasVLX] in {
1952 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1953 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1954 }
1955}
1956
1957multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1958 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1959 let Predicates = [prd] in
1960 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1961 EVEX_V512;
1962
1963 let Predicates = [prd, HasVLX] in {
1964 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1965 EVEX_V256;
1966 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1967 EVEX_V128;
1968 }
1969}
1970
1971defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1972 HasBWI>, EVEX_CD8<8, CD8VF>;
1973defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1974 HasBWI>, EVEX_CD8<8, CD8VF>;
1975
1976defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1977 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1978defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1979 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1980
Robert Khasanovf70f7982014-09-18 14:06:55 +00001981defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001982 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001983defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001984 HasAVX512>, EVEX_CD8<32, CD8VF>;
1985
Robert Khasanovf70f7982014-09-18 14:06:55 +00001986defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001987 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001988defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001989 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001990
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001991multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001992
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001993 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1994 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1995 "vcmp${cc}"#_.Suffix,
1996 "$src2, $src1", "$src1, $src2",
1997 (X86cmpm (_.VT _.RC:$src1),
1998 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001999 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002000
Craig Toppere1cac152016-06-07 07:27:54 +00002001 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2002 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2003 "vcmp${cc}"#_.Suffix,
2004 "$src2, $src1", "$src1, $src2",
2005 (X86cmpm (_.VT _.RC:$src1),
2006 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2007 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002008
Craig Toppere1cac152016-06-07 07:27:54 +00002009 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2010 (outs _.KRC:$dst),
2011 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2012 "vcmp${cc}"#_.Suffix,
2013 "${src2}"##_.BroadcastStr##", $src1",
2014 "$src1, ${src2}"##_.BroadcastStr,
2015 (X86cmpm (_.VT _.RC:$src1),
2016 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2017 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002018 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002019 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002020 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2021 (outs _.KRC:$dst),
2022 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2023 "vcmp"#_.Suffix,
2024 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2025
2026 let mayLoad = 1 in {
2027 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2028 (outs _.KRC:$dst),
2029 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2030 "vcmp"#_.Suffix,
2031 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2032
2033 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2034 (outs _.KRC:$dst),
2035 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2036 "vcmp"#_.Suffix,
2037 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2038 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2039 }
2040 }
2041}
2042
2043multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2044 // comparison code form (VCMP[EQ/LT/LE/...]
2045 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2046 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2047 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002048 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002049 (X86cmpmRnd (_.VT _.RC:$src1),
2050 (_.VT _.RC:$src2),
2051 imm:$cc,
2052 (i32 FROUND_NO_EXC))>, EVEX_B;
2053
2054 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2055 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2056 (outs _.KRC:$dst),
2057 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2058 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002059 "$cc, {sae}, $src2, $src1",
2060 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002061 }
2062}
2063
2064multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2065 let Predicates = [HasAVX512] in {
2066 defm Z : avx512_vcmp_common<_.info512>,
2067 avx512_vcmp_sae<_.info512>, EVEX_V512;
2068
2069 }
2070 let Predicates = [HasAVX512,HasVLX] in {
2071 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2072 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002073 }
2074}
2075
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002076defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2077 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2078defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2079 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002080
2081def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2082 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002083 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2084 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002085 imm:$cc), VK8)>;
2086def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2087 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002088 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2089 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002090 imm:$cc), VK8)>;
2091def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2092 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002093 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2094 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002095 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002096
Asaf Badouh572bbce2015-09-20 08:46:07 +00002097// ----------------------------------------------------------------
2098// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002099//handle fpclass instruction mask = op(reg_scalar,imm)
2100// op(mem_scalar,imm)
2101multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2102 X86VectorVTInfo _, Predicate prd> {
2103 let Predicates = [prd] in {
2104 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2105 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002106 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002107 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2108 (i32 imm:$src2)))], NoItinerary>;
2109 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2110 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2111 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002112 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002113 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002114 (OpNode (_.VT _.RC:$src1),
2115 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002116 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002117 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2118 (ins _.MemOp:$src1, i32u8imm:$src2),
2119 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002120 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002121 [(set _.KRC:$dst,
2122 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2123 (i32 imm:$src2)))], NoItinerary>;
2124 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2125 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2126 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002127 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002128 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002129 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2130 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2131 }
2132 }
2133}
2134
Asaf Badouh572bbce2015-09-20 08:46:07 +00002135//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2136// fpclass(reg_vec, mem_vec, imm)
2137// fpclass(reg_vec, broadcast(eltVt), imm)
2138multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2139 X86VectorVTInfo _, string mem, string broadcast>{
2140 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2141 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002142 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002143 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2144 (i32 imm:$src2)))], NoItinerary>;
2145 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2146 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2147 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002148 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002149 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002150 (OpNode (_.VT _.RC:$src1),
2151 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002152 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2153 (ins _.MemOp:$src1, i32u8imm:$src2),
2154 OpcodeStr##_.Suffix##mem#
2155 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002156 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002157 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2158 (i32 imm:$src2)))], NoItinerary>;
2159 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2160 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2161 OpcodeStr##_.Suffix##mem#
2162 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002163 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002164 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2165 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2166 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2167 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2168 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2169 _.BroadcastStr##", $dst|$dst, ${src1}"
2170 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002171 [(set _.KRC:$dst,(OpNode
2172 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002173 (_.ScalarLdFrag addr:$src1))),
2174 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2175 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2176 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2177 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2178 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2179 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002180 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2181 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002182 (_.ScalarLdFrag addr:$src1))),
2183 (i32 imm:$src2))))], NoItinerary>,
2184 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002185}
2186
Asaf Badouh572bbce2015-09-20 08:46:07 +00002187multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002188 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002189 string broadcast>{
2190 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002191 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002192 broadcast>, EVEX_V512;
2193 }
2194 let Predicates = [prd, HasVLX] in {
2195 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2196 broadcast>, EVEX_V128;
2197 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2198 broadcast>, EVEX_V256;
2199 }
2200}
2201
2202multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002203 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002204 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002205 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002206 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002207 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2208 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2209 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2210 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2211 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002212}
2213
Asaf Badouh696e8e02015-10-18 11:04:38 +00002214defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2215 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002216
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002217//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002218// Mask register copy, including
2219// - copy between mask registers
2220// - load/store mask registers
2221// - copy from GPR to mask register and vice versa
2222//
2223multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2224 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002225 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002226 let hasSideEffects = 0 in
2227 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2228 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2229 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2230 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2231 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2232 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2233 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2234 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002235}
2236
2237multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2238 string OpcodeStr,
2239 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002240 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002241 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002242 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002243 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002244 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002245 }
2246}
2247
Robert Khasanov74acbb72014-07-23 14:49:42 +00002248let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002249 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002250 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2251 VEX, PD;
2252
2253let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002254 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002255 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002256 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002257
2258let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002259 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2260 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002261 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2262 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002263 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2264 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002265 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2266 VEX, XD, VEX_W;
2267}
2268
2269// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002270def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2271 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2272def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2273 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2274
2275def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2276 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2277def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2278 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2279
2280def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002281 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002282def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002283 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002284 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2285
2286def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002287 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2288def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2289 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002290def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002291 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002292 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2293
2294def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2295 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2296def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2297 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2298def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2299 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2300def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2301 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002302
Robert Khasanov74acbb72014-07-23 14:49:42 +00002303// Load/store kreg
2304let Predicates = [HasDQI] in {
2305 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2306 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002307 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2308 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002309
2310 def : Pat<(store VK4:$src, addr:$dst),
2311 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2312 def : Pat<(store VK2:$src, addr:$dst),
2313 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002314 def : Pat<(store VK1:$src, addr:$dst),
2315 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002316
2317 def : Pat<(v2i1 (load addr:$src)),
2318 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2319 def : Pat<(v4i1 (load addr:$src)),
2320 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002321}
2322let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002323 def : Pat<(store VK1:$src, addr:$dst),
2324 (MOV8mr addr:$dst,
2325 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2326 sub_8bit))>;
2327 def : Pat<(store VK2:$src, addr:$dst),
2328 (MOV8mr addr:$dst,
2329 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2330 sub_8bit))>;
2331 def : Pat<(store VK4:$src, addr:$dst),
2332 (MOV8mr addr:$dst,
2333 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002334 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002335 def : Pat<(store VK8:$src, addr:$dst),
2336 (MOV8mr addr:$dst,
2337 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2338 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002339
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002340 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002341 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002342 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002343 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002344 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002345 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002346}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002347
Robert Khasanov74acbb72014-07-23 14:49:42 +00002348let Predicates = [HasAVX512] in {
2349 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002350 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002351 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002352 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002353 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2354 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002355}
2356let Predicates = [HasBWI] in {
2357 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2358 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002359 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2360 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002361 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2362 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002363 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2364 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002365}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002366
Robert Khasanov74acbb72014-07-23 14:49:42 +00002367let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002368 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002369 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2370 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002371
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002372 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002373 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002374
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002375 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2376 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2377
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002378 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002379 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002380 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2381 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002382 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002383
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002384 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002385 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002386 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2387 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002388 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002389
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002390 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002391 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002392
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002393 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002394 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002395
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002396 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002397 (EXTRACT_SUBREG
2398 (AND32ri8 (KMOVWrk
2399 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002400
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002401 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002402 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002403
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002404 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002405 (AND64ri8 (SUBREG_TO_REG (i64 0),
2406 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002407
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002408 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002409 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002410 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002411
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002412 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002413 (EXTRACT_SUBREG
2414 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2415 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002416
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002417 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002418 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002419}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002420def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2421 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2422def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2423 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2424def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2425 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2426def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2427 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2428def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2429 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2430def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2431 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002432
Igor Bregerd6c187b2016-01-27 08:43:25 +00002433def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2434def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2435def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2436
Igor Bregera77b14d2016-08-11 12:13:46 +00002437def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2438def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2439def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2440def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2441def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2442def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002443
2444// Mask unary operation
2445// - KNOT
2446multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002447 RegisterClass KRC, SDPatternOperator OpNode,
2448 Predicate prd> {
2449 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002450 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002451 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452 [(set KRC:$dst, (OpNode KRC:$src))]>;
2453}
2454
Robert Khasanov74acbb72014-07-23 14:49:42 +00002455multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2456 SDPatternOperator OpNode> {
2457 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2458 HasDQI>, VEX, PD;
2459 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2460 HasAVX512>, VEX, PS;
2461 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2462 HasBWI>, VEX, PD, VEX_W;
2463 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2464 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002465}
2466
Craig Topper7b9cc142016-11-03 06:04:28 +00002467defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002468
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002469multiclass avx512_mask_unop_int<string IntName, string InstName> {
2470 let Predicates = [HasAVX512] in
2471 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2472 (i16 GR16:$src)),
2473 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2474 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2475}
2476defm : avx512_mask_unop_int<"knot", "KNOT">;
2477
Robert Khasanov74acbb72014-07-23 14:49:42 +00002478// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002479let Predicates = [HasAVX512, NoDQI] in
2480def : Pat<(vnot VK8:$src),
2481 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2482
2483def : Pat<(vnot VK4:$src),
2484 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2485def : Pat<(vnot VK2:$src),
2486 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487
2488// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002489// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002491 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002492 Predicate prd, bit IsCommutable> {
2493 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002494 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2495 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002496 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002497 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2498}
2499
Robert Khasanov595683d2014-07-28 13:46:45 +00002500multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002501 SDPatternOperator OpNode, bit IsCommutable,
2502 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002503 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002504 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002505 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002506 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002507 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002508 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002509 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002510 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002511}
2512
2513def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2514def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002515// These nodes use 'vnot' instead of 'not' to support vectors.
2516def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2517def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002518
Craig Topper7b9cc142016-11-03 06:04:28 +00002519defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2520defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2521defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2522defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2523defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2524defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002525
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526multiclass avx512_mask_binop_int<string IntName, string InstName> {
2527 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002528 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2529 (i16 GR16:$src1), (i16 GR16:$src2)),
2530 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2531 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2532 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002533}
2534
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002535defm : avx512_mask_binop_int<"kand", "KAND">;
2536defm : avx512_mask_binop_int<"kandn", "KANDN">;
2537defm : avx512_mask_binop_int<"kor", "KOR">;
2538defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2539defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002540
Craig Topper7b9cc142016-11-03 06:04:28 +00002541multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2542 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002543 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2544 // for the DQI set, this type is legal and KxxxB instruction is used
2545 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002546 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002547 (COPY_TO_REGCLASS
2548 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2549 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2550
2551 // All types smaller than 8 bits require conversion anyway
2552 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2553 (COPY_TO_REGCLASS (Inst
2554 (COPY_TO_REGCLASS VK1:$src1, VK16),
2555 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002556 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002557 (COPY_TO_REGCLASS (Inst
2558 (COPY_TO_REGCLASS VK2:$src1, VK16),
2559 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002560 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002561 (COPY_TO_REGCLASS (Inst
2562 (COPY_TO_REGCLASS VK4:$src1, VK16),
2563 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002564}
2565
Craig Topper7b9cc142016-11-03 06:04:28 +00002566defm : avx512_binop_pat<and, and, KANDWrr>;
2567defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2568defm : avx512_binop_pat<or, or, KORWrr>;
2569defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2570defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002571
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002572// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002573multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2574 RegisterClass KRCSrc, Predicate prd> {
2575 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002576 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002577 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2578 (ins KRC:$src1, KRC:$src2),
2579 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2580 VEX_4V, VEX_L;
2581
2582 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2583 (!cast<Instruction>(NAME##rr)
2584 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2585 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2586 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002587}
2588
Igor Bregera54a1a82015-09-08 13:10:00 +00002589defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2590defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2591defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002592
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002593// Mask bit testing
2594multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002595 SDNode OpNode, Predicate prd> {
2596 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002597 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002598 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002599 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2600}
2601
Igor Breger5ea0a6812015-08-31 13:30:19 +00002602multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2603 Predicate prdW = HasAVX512> {
2604 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2605 VEX, PD;
2606 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2607 VEX, PS;
2608 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2609 VEX, PS, VEX_W;
2610 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2611 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002612}
2613
2614defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002615defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002616
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002617// Mask shift
2618multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2619 SDNode OpNode> {
2620 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002621 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002622 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002623 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002624 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2625}
2626
2627multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2628 SDNode OpNode> {
2629 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002630 VEX, TAPD, VEX_W;
2631 let Predicates = [HasDQI] in
2632 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2633 VEX, TAPD;
2634 let Predicates = [HasBWI] in {
2635 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2636 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002637 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2638 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002639 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002640}
2641
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002642defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2643defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002644
2645// Mask setting all 0s or 1s
2646multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2647 let Predicates = [HasAVX512] in
2648 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2649 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2650 [(set KRC:$dst, (VT Val))]>;
2651}
2652
2653multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002654 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002655 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002656 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2657 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002658}
2659
2660defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2661defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2662
2663// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2664let Predicates = [HasAVX512] in {
2665 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002666 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2667 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002668 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002669 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2670 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002671 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002672 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2673 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002674}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002675
2676// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2677multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2678 RegisterClass RC, ValueType VT> {
2679 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2680 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002681
Igor Bregerf1bd7612016-03-06 07:46:03 +00002682 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002683 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002684}
2685
2686defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2687defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2688defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2689defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2690defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2691
2692defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2693defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2694defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2695defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2696
2697defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2698defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2699defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2700
2701defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2702defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2703
2704defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002705
Igor Breger999ac752016-03-08 15:21:25 +00002706def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002707 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002708 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2709 VK2))>;
2710def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002711 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002712 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2713 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002714def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2715 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002716def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2717 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002718def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2719 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2720
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002721
Igor Breger86724082016-08-14 05:25:07 +00002722// Patterns for kmask shift
2723multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2724 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002725 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002726 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002727 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002728 RC))>;
2729 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002730 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002731 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002732 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002733 RC))>;
2734}
2735
2736defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2737defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2738defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002739//===----------------------------------------------------------------------===//
2740// AVX-512 - Aligned and unaligned load and store
2741//
2742
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002743
2744multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002745 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002746 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002747 let hasSideEffects = 0 in {
2748 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002749 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002750 _.ExeDomain>, EVEX;
2751 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2752 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002753 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002754 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002755 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2756 (_.VT _.RC:$src),
2757 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002758 EVEX, EVEX_KZ;
2759
Craig Topper4e7b8882016-10-03 02:00:29 +00002760 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002761 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002762 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002763 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002764 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2765 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002766
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767 let Constraints = "$src0 = $dst" in {
2768 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2769 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2770 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2771 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002772 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002773 (_.VT _.RC:$src1),
2774 (_.VT _.RC:$src0))))], _.ExeDomain>,
2775 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002776 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002777 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2778 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002779 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2780 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002781 [(set _.RC:$dst, (_.VT
2782 (vselect _.KRCWM:$mask,
2783 (_.VT (bitconvert (ld_frag addr:$src1))),
2784 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002785 }
Craig Toppere1cac152016-06-07 07:27:54 +00002786 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002787 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2788 (ins _.KRCWM:$mask, _.MemOp:$src),
2789 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2790 "${dst} {${mask}} {z}, $src}",
2791 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2792 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2793 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002794 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002795 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2796 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2797
2798 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2799 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2800
2801 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2802 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2803 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002804}
2805
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002806multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2807 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002808 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002809 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002810 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002811 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002812
2813 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002814 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002815 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002816 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002817 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002818 }
2819}
2820
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002821multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2822 AVX512VLVectorVTInfo _,
2823 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002824 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002825 let Predicates = [prd] in
2826 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002827 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002828
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002829 let Predicates = [prd, HasVLX] in {
2830 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002831 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002832 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002833 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002834 }
2835}
2836
2837multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002838 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002839
Craig Topper99f6b622016-05-01 01:03:56 +00002840 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002841 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2842 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2843 [], _.ExeDomain>, EVEX;
2844 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2845 (ins _.KRCWM:$mask, _.RC:$src),
2846 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2847 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002848 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002849 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002850 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002851 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002852 "${dst} {${mask}} {z}, $src}",
2853 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002854 }
Igor Breger81b79de2015-11-19 07:43:43 +00002855
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002856 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002857 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002858 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002859 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002860 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2861 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2862 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002863
2864 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2865 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2866 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002867}
2868
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002869
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002870multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2871 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002872 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002873 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2874 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002875
2876 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002877 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2878 masked_store_unaligned>, EVEX_V256;
2879 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2880 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002881 }
2882}
2883
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002884multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2885 AVX512VLVectorVTInfo _, Predicate prd> {
2886 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002887 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2888 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002889
2890 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002891 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2892 masked_store_aligned256>, EVEX_V256;
2893 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2894 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002895 }
2896}
2897
2898defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2899 HasAVX512>,
2900 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2901 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2902
2903defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2904 HasAVX512>,
2905 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2906 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2907
Craig Topperc9293492016-02-26 06:50:29 +00002908defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002909 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002910 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002911 PS, EVEX_CD8<32, CD8VF>;
2912
Craig Topper4e7b8882016-10-03 02:00:29 +00002913defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002914 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002915 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2916 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002917
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002918defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2919 HasAVX512>,
2920 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2921 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002922
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002923defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2924 HasAVX512>,
2925 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2926 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002927
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002928defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2929 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002930 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2931
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002932defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2933 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002934 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2935
Craig Topperc9293492016-02-26 06:50:29 +00002936defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002937 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002938 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002939 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2940
Craig Topperc9293492016-02-26 06:50:29 +00002941defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002942 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002943 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002944 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002945
Craig Topperd875d6b2016-09-29 06:07:09 +00002946// Special instructions to help with spilling when we don't have VLX. We need
2947// to load or store from a ZMM register instead. These are converted in
2948// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002949let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002950 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2951def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2952 "", []>;
2953def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2954 "", []>;
2955def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2956 "", []>;
2957def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2958 "", []>;
2959}
2960
2961let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002962def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002963 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002964def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002965 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002966def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002967 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002968def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002969 "", []>;
2970}
2971
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002972def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002973 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002974 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002975 VK8), VR512:$src)>;
2976
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002977def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002978 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002979 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002980
Craig Topper33c550c2016-05-22 00:39:30 +00002981// These patterns exist to prevent the above patterns from introducing a second
2982// mask inversion when one already exists.
2983def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2984 (bc_v8i64 (v16i32 immAllZerosV)),
2985 (v8i64 VR512:$src))),
2986 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2987def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2988 (v16i32 immAllZerosV),
2989 (v16i32 VR512:$src))),
2990 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2991
Craig Topper14aa2662016-08-11 06:04:04 +00002992let Predicates = [HasVLX, NoBWI] in {
2993 // 128-bit load/store without BWI.
2994 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2995 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2996 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2997 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2998 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2999 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
3000 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3001 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
3002
3003 // 256-bit load/store without BWI.
3004 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
3005 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
3006 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
3007 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
3008 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
3009 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
3010 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
3011 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
3012}
3013
Craig Topper95bdabd2016-05-22 23:44:33 +00003014let Predicates = [HasVLX] in {
3015 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3016 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3017 def : Pat<(alignedstore (v2f64 (extract_subvector
3018 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3019 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3020 def : Pat<(alignedstore (v4f32 (extract_subvector
3021 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3022 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3023 def : Pat<(alignedstore (v2i64 (extract_subvector
3024 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3025 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3026 def : Pat<(alignedstore (v4i32 (extract_subvector
3027 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3028 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3029 def : Pat<(alignedstore (v8i16 (extract_subvector
3030 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3031 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3032 def : Pat<(alignedstore (v16i8 (extract_subvector
3033 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3034 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3035
3036 def : Pat<(store (v2f64 (extract_subvector
3037 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3038 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3039 def : Pat<(store (v4f32 (extract_subvector
3040 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3041 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3042 def : Pat<(store (v2i64 (extract_subvector
3043 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3044 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3045 def : Pat<(store (v4i32 (extract_subvector
3046 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3047 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3048 def : Pat<(store (v8i16 (extract_subvector
3049 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3050 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3051 def : Pat<(store (v16i8 (extract_subvector
3052 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3053 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3054
3055 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3056 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3057 def : Pat<(alignedstore (v2f64 (extract_subvector
3058 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3059 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3060 def : Pat<(alignedstore (v4f32 (extract_subvector
3061 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3062 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3063 def : Pat<(alignedstore (v2i64 (extract_subvector
3064 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3065 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3066 def : Pat<(alignedstore (v4i32 (extract_subvector
3067 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3068 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3069 def : Pat<(alignedstore (v8i16 (extract_subvector
3070 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3071 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3072 def : Pat<(alignedstore (v16i8 (extract_subvector
3073 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3074 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3075
3076 def : Pat<(store (v2f64 (extract_subvector
3077 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3078 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3079 def : Pat<(store (v4f32 (extract_subvector
3080 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3081 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3082 def : Pat<(store (v2i64 (extract_subvector
3083 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3084 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3085 def : Pat<(store (v4i32 (extract_subvector
3086 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3087 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3088 def : Pat<(store (v8i16 (extract_subvector
3089 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3090 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3091 def : Pat<(store (v16i8 (extract_subvector
3092 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3093 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3094
3095 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3096 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003097 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3098 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003099 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3100 def : Pat<(alignedstore (v8f32 (extract_subvector
3101 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3102 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003103 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3104 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003105 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003106 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3107 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003108 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003109 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3110 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003111 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003112 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3113 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003114 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3115
3116 def : Pat<(store (v4f64 (extract_subvector
3117 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3118 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3119 def : Pat<(store (v8f32 (extract_subvector
3120 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3121 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3122 def : Pat<(store (v4i64 (extract_subvector
3123 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3124 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3125 def : Pat<(store (v8i32 (extract_subvector
3126 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3127 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3128 def : Pat<(store (v16i16 (extract_subvector
3129 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3130 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3131 def : Pat<(store (v32i8 (extract_subvector
3132 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3133 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3134}
3135
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003136
3137// Move Int Doubleword to Packed Double Int
3138//
3139let ExeDomain = SSEPackedInt in {
3140def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3141 "vmovd\t{$src, $dst|$dst, $src}",
3142 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003143 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003144 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003145def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003146 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003147 [(set VR128X:$dst,
3148 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003149 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003150def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003151 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003152 [(set VR128X:$dst,
3153 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003154 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003155let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3156def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3157 (ins i64mem:$src),
3158 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003159 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003160let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003161def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003162 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003163 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003164 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003165def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003166 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003167 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003168 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003169def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003170 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003171 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003172 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3173 EVEX_CD8<64, CD8VT1>;
3174}
3175} // ExeDomain = SSEPackedInt
3176
3177// Move Int Doubleword to Single Scalar
3178//
3179let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3180def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3181 "vmovd\t{$src, $dst|$dst, $src}",
3182 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003183 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003184
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003185def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003186 "vmovd\t{$src, $dst|$dst, $src}",
3187 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3188 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3189} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3190
3191// Move doubleword from xmm register to r/m32
3192//
3193let ExeDomain = SSEPackedInt in {
3194def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3195 "vmovd\t{$src, $dst|$dst, $src}",
3196 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003197 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003198 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003199def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003200 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003201 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003202 [(store (i32 (extractelt (v4i32 VR128X:$src),
3203 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3204 EVEX, EVEX_CD8<32, CD8VT1>;
3205} // ExeDomain = SSEPackedInt
3206
3207// Move quadword from xmm1 register to r/m64
3208//
3209let ExeDomain = SSEPackedInt in {
3210def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3211 "vmovq\t{$src, $dst|$dst, $src}",
3212 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003213 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003214 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003215 Requires<[HasAVX512, In64BitMode]>;
3216
Craig Topperc648c9b2015-12-28 06:11:42 +00003217let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3218def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3219 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003220 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003221 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003222
Craig Topperc648c9b2015-12-28 06:11:42 +00003223def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3224 (ins i64mem:$dst, VR128X:$src),
3225 "vmovq\t{$src, $dst|$dst, $src}",
3226 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3227 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003228 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003229 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3230
3231let hasSideEffects = 0 in
3232def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003233 (ins VR128X:$src),
3234 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3235 EVEX, VEX_W;
3236} // ExeDomain = SSEPackedInt
3237
3238// Move Scalar Single to Double Int
3239//
3240let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3241def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3242 (ins FR32X:$src),
3243 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003244 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003245 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003246def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003247 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003248 "vmovd\t{$src, $dst|$dst, $src}",
3249 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3250 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3251} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3252
3253// Move Quadword Int to Packed Quadword Int
3254//
3255let ExeDomain = SSEPackedInt in {
3256def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3257 (ins i64mem:$src),
3258 "vmovq\t{$src, $dst|$dst, $src}",
3259 [(set VR128X:$dst,
3260 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3261 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3262} // ExeDomain = SSEPackedInt
3263
3264//===----------------------------------------------------------------------===//
3265// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003266//===----------------------------------------------------------------------===//
3267
Craig Topperc7de3a12016-07-29 02:49:08 +00003268multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003269 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003270 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3271 (ins _.RC:$src1, _.FRC:$src2),
3272 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3273 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3274 (scalar_to_vector _.FRC:$src2))))],
3275 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3276 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3277 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3278 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3279 "$dst {${mask}} {z}, $src1, $src2}"),
3280 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3281 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3282 _.ImmAllZerosV)))],
3283 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3284 let Constraints = "$src0 = $dst" in
3285 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3286 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3287 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3288 "$dst {${mask}}, $src1, $src2}"),
3289 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3290 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3291 (_.VT _.RC:$src0))))],
3292 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003293 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003294 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3295 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3296 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3297 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3298 let mayLoad = 1, hasSideEffects = 0 in {
3299 let Constraints = "$src0 = $dst" in
3300 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3301 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3302 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3303 "$dst {${mask}}, $src}"),
3304 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3305 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3306 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3307 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3308 "$dst {${mask}} {z}, $src}"),
3309 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003310 }
Craig Toppere1cac152016-06-07 07:27:54 +00003311 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3312 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3313 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3314 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003315 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003316 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3317 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3318 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3319 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003320}
3321
Asaf Badouh41ecf462015-12-06 13:26:56 +00003322defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3323 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003324
Asaf Badouh41ecf462015-12-06 13:26:56 +00003325defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3326 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003327
Ayman Musa46af8f92016-11-13 14:29:32 +00003328
3329multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3330 PatLeaf ZeroFP, X86VectorVTInfo _> {
3331
3332def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003333 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003334 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3335 (_.EltVT _.FRC:$src1),
3336 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003337 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003338 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3339 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3340 (_.VT _.RC:$src0),
3341 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3342 _.RC)>;
3343
3344def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003345 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003346 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3347 (_.EltVT _.FRC:$src1),
3348 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003349 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003350 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3351 (_.VT _.RC:$src0),
3352 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3353 _.RC)>;
3354
3355}
3356
3357multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3358 dag Mask, RegisterClass MaskRC> {
3359
3360def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003361 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003362 (_.info256.VT (insert_subvector undef,
3363 (_.info128.VT _.info128.RC:$src),
3364 (i64 0))),
3365 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003366 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003367 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003368 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003369
3370}
3371
3372multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3373 dag Mask, RegisterClass MaskRC> {
3374
3375def : Pat<(_.info128.VT (extract_subvector
3376 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003377 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003378 (v16i32 immAllZerosV))))),
3379 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003380 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003381 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3382 addr:$srcAddr)>;
3383
3384def : Pat<(_.info128.VT (extract_subvector
3385 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3386 (_.info512.VT (insert_subvector undef,
3387 (_.info256.VT (insert_subvector undef,
3388 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3389 (i64 0))),
3390 (i64 0))))),
3391 (i64 0))),
3392 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3393 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3394 addr:$srcAddr)>;
3395
3396}
3397
3398defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3399defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3400
3401defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3402 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3403defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3404 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3405defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3406 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3407
3408defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3409 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3410defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3411 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3412defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3413 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3414
Craig Topper74ed0872016-05-18 06:55:59 +00003415def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003416 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003417 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003418
Craig Topper74ed0872016-05-18 06:55:59 +00003419def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003420 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003421 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003422
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003423def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3424 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3425 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3426
Craig Topper99f6b622016-05-01 01:03:56 +00003427let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003428defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3429 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3430 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3431 XS, EVEX_4V, VEX_LIG;
3432
Craig Topper99f6b622016-05-01 01:03:56 +00003433let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003434defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3435 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3436 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3437 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003438
3439let Predicates = [HasAVX512] in {
3440 let AddedComplexity = 15 in {
3441 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3442 // MOVS{S,D} to the lower bits.
3443 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3444 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3445 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3446 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3447 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3448 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3449 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3450 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003451 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003452
3453 // Move low f32 and clear high bits.
3454 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3455 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003456 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003457 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3458 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3459 (SUBREG_TO_REG (i32 0),
3460 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003461 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003462 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3463 (SUBREG_TO_REG (i32 0),
3464 (VMOVSSZrr (v4f32 (V_SET0)),
3465 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3466 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3467 (SUBREG_TO_REG (i32 0),
3468 (VMOVSSZrr (v4i32 (V_SET0)),
3469 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003470
3471 let AddedComplexity = 20 in {
3472 // MOVSSrm zeros the high parts of the register; represent this
3473 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3474 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3475 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3476 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3477 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3478 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3479 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003480 def : Pat<(v4f32 (X86vzload addr:$src)),
3481 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003482
3483 // MOVSDrm zeros the high parts of the register; represent this
3484 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3485 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3486 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3487 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3488 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3489 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3490 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3491 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3492 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3493 def : Pat<(v2f64 (X86vzload addr:$src)),
3494 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3495
3496 // Represent the same patterns above but in the form they appear for
3497 // 256-bit types
3498 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3499 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003500 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003501 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3502 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3503 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003504 def : Pat<(v8f32 (X86vzload addr:$src)),
3505 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003506 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3507 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3508 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003509 def : Pat<(v4f64 (X86vzload addr:$src)),
3510 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003511
3512 // Represent the same patterns above but in the form they appear for
3513 // 512-bit types
3514 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3515 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3516 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3517 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3518 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3519 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003520 def : Pat<(v16f32 (X86vzload addr:$src)),
3521 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003522 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3523 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3524 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003525 def : Pat<(v8f64 (X86vzload addr:$src)),
3526 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003527 }
3528 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3529 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3530 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3531 FR32X:$src)), sub_xmm)>;
3532 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3533 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3534 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3535 FR64X:$src)), sub_xmm)>;
3536 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3537 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003538 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003539
3540 // Move low f64 and clear high bits.
3541 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3542 (SUBREG_TO_REG (i32 0),
3543 (VMOVSDZrr (v2f64 (V_SET0)),
3544 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003545 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3546 (SUBREG_TO_REG (i32 0),
3547 (VMOVSDZrr (v2f64 (V_SET0)),
3548 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003549
3550 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3551 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3552 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003553 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3554 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3555 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003556
3557 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003558 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003559 addr:$dst),
3560 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003561
3562 // Shuffle with VMOVSS
3563 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3564 (VMOVSSZrr (v4i32 VR128X:$src1),
3565 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3566 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3567 (VMOVSSZrr (v4f32 VR128X:$src1),
3568 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3569
3570 // 256-bit variants
3571 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3572 (SUBREG_TO_REG (i32 0),
3573 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3574 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3575 sub_xmm)>;
3576 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3577 (SUBREG_TO_REG (i32 0),
3578 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3579 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3580 sub_xmm)>;
3581
3582 // Shuffle with VMOVSD
3583 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3584 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3585 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3586 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3587 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3588 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3589 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3590 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3591
3592 // 256-bit variants
3593 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3594 (SUBREG_TO_REG (i32 0),
3595 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3596 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3597 sub_xmm)>;
3598 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3599 (SUBREG_TO_REG (i32 0),
3600 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3601 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3602 sub_xmm)>;
3603
3604 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3605 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3606 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3607 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3608 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3609 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3610 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3611 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3612}
3613
3614let AddedComplexity = 15 in
3615def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3616 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003617 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003618 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003619 (v2i64 VR128X:$src))))],
3620 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3621
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003622let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003623 let AddedComplexity = 15 in {
3624 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3625 (VMOVDI2PDIZrr GR32:$src)>;
3626
3627 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3628 (VMOV64toPQIZrr GR64:$src)>;
3629
3630 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3631 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3632 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003633
3634 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3635 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3636 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003637 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003638 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3639 let AddedComplexity = 20 in {
3640 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3641 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003642 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3643 (VMOVDI2PDIZrm addr:$src)>;
3644 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3645 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003646 def : Pat<(v4i32 (X86vzload addr:$src)),
3647 (VMOVDI2PDIZrm addr:$src)>;
3648 def : Pat<(v8i32 (X86vzload addr:$src)),
3649 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003650 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003651 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003652 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003653 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003654 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003655 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003656 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003657 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003658 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003659
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003660 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3661 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3662 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3663 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003664 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3665 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3666 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3667
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003668 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003669 def : Pat<(v16i32 (X86vzload addr:$src)),
3670 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003671 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003672 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003673}
3674
3675def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3676 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3677
3678def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3679 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3680
3681def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3682 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3683
3684def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3685 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3686
3687//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003688// AVX-512 - Non-temporals
3689//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003690let SchedRW = [WriteLoad] in {
3691 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3692 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3693 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3694 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3695 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003696
Craig Topper2f90c1f2016-06-07 07:27:57 +00003697 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003698 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003699 (ins i256mem:$src),
3700 "vmovntdqa\t{$src, $dst|$dst, $src}",
3701 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3702 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3703 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003704
Robert Khasanoved882972014-08-13 10:46:00 +00003705 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003706 (ins i128mem:$src),
3707 "vmovntdqa\t{$src, $dst|$dst, $src}",
3708 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3709 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3710 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003711 }
Adam Nemetefd07852014-06-18 16:51:10 +00003712}
3713
Igor Bregerd3341f52016-01-20 13:11:47 +00003714multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3715 PatFrag st_frag = alignednontemporalstore,
3716 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003717 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003718 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003719 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003720 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3721 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003722}
3723
Igor Bregerd3341f52016-01-20 13:11:47 +00003724multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3725 AVX512VLVectorVTInfo VTInfo> {
3726 let Predicates = [HasAVX512] in
3727 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003728
Igor Bregerd3341f52016-01-20 13:11:47 +00003729 let Predicates = [HasAVX512, HasVLX] in {
3730 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3731 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003732 }
3733}
3734
Igor Bregerd3341f52016-01-20 13:11:47 +00003735defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3736defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3737defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003738
Craig Topper707c89c2016-05-08 23:43:17 +00003739let Predicates = [HasAVX512], AddedComplexity = 400 in {
3740 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3741 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3742 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3743 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3744 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3745 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003746
3747 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3748 (VMOVNTDQAZrm addr:$src)>;
3749 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3750 (VMOVNTDQAZrm addr:$src)>;
3751 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3752 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003753 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003754 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003755 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003756 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003757 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003758 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003759}
3760
Craig Topperc41320d2016-05-08 23:08:45 +00003761let Predicates = [HasVLX], AddedComplexity = 400 in {
3762 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3763 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3764 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3765 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3766 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3767 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3768
Simon Pilgrim9a896232016-06-07 13:34:24 +00003769 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3770 (VMOVNTDQAZ256rm addr:$src)>;
3771 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3772 (VMOVNTDQAZ256rm addr:$src)>;
3773 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3774 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003775 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003776 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003777 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003778 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003779 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003780 (VMOVNTDQAZ256rm addr:$src)>;
3781
Craig Topperc41320d2016-05-08 23:08:45 +00003782 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3783 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3784 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3785 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3786 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3787 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003788
3789 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3790 (VMOVNTDQAZ128rm addr:$src)>;
3791 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3792 (VMOVNTDQAZ128rm addr:$src)>;
3793 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3794 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003795 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003796 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003797 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003798 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003799 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003800 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003801}
3802
Adam Nemet7f62b232014-06-10 16:39:53 +00003803//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003804// AVX-512 - Integer arithmetic
3805//
3806multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003807 X86VectorVTInfo _, OpndItins itins,
3808 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003809 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003810 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003811 "$src2, $src1", "$src1, $src2",
3812 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003813 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003814 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003815
Craig Toppere1cac152016-06-07 07:27:54 +00003816 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3817 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3818 "$src2, $src1", "$src1, $src2",
3819 (_.VT (OpNode _.RC:$src1,
3820 (bitconvert (_.LdFrag addr:$src2)))),
3821 itins.rm>,
3822 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003823}
3824
3825multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3826 X86VectorVTInfo _, OpndItins itins,
3827 bit IsCommutable = 0> :
3828 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003829 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3830 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3831 "${src2}"##_.BroadcastStr##", $src1",
3832 "$src1, ${src2}"##_.BroadcastStr,
3833 (_.VT (OpNode _.RC:$src1,
3834 (X86VBroadcast
3835 (_.ScalarLdFrag addr:$src2)))),
3836 itins.rm>,
3837 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003838}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003839
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003840multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3841 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3842 Predicate prd, bit IsCommutable = 0> {
3843 let Predicates = [prd] in
3844 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3845 IsCommutable>, EVEX_V512;
3846
3847 let Predicates = [prd, HasVLX] in {
3848 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3849 IsCommutable>, EVEX_V256;
3850 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3851 IsCommutable>, EVEX_V128;
3852 }
3853}
3854
Robert Khasanov545d1b72014-10-14 14:36:19 +00003855multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3856 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3857 Predicate prd, bit IsCommutable = 0> {
3858 let Predicates = [prd] in
3859 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3860 IsCommutable>, EVEX_V512;
3861
3862 let Predicates = [prd, HasVLX] in {
3863 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3864 IsCommutable>, EVEX_V256;
3865 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3866 IsCommutable>, EVEX_V128;
3867 }
3868}
3869
3870multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3871 OpndItins itins, Predicate prd,
3872 bit IsCommutable = 0> {
3873 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3874 itins, prd, IsCommutable>,
3875 VEX_W, EVEX_CD8<64, CD8VF>;
3876}
3877
3878multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3879 OpndItins itins, Predicate prd,
3880 bit IsCommutable = 0> {
3881 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3882 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3883}
3884
3885multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3886 OpndItins itins, Predicate prd,
3887 bit IsCommutable = 0> {
3888 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3889 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3890}
3891
3892multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3893 OpndItins itins, Predicate prd,
3894 bit IsCommutable = 0> {
3895 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3896 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3897}
3898
3899multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3900 SDNode OpNode, OpndItins itins, Predicate prd,
3901 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003902 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003903 IsCommutable>;
3904
Igor Bregerf2460112015-07-26 14:41:44 +00003905 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003906 IsCommutable>;
3907}
3908
3909multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3910 SDNode OpNode, OpndItins itins, Predicate prd,
3911 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003912 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003913 IsCommutable>;
3914
Igor Bregerf2460112015-07-26 14:41:44 +00003915 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003916 IsCommutable>;
3917}
3918
3919multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3920 bits<8> opc_d, bits<8> opc_q,
3921 string OpcodeStr, SDNode OpNode,
3922 OpndItins itins, bit IsCommutable = 0> {
3923 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3924 itins, HasAVX512, IsCommutable>,
3925 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3926 itins, HasBWI, IsCommutable>;
3927}
3928
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003929multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003930 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003931 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3932 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003933 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003934 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003935 "$src2, $src1","$src1, $src2",
3936 (_Dst.VT (OpNode
3937 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003938 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003939 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003940 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003941 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3942 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3943 "$src2, $src1", "$src1, $src2",
3944 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3945 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003946 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003947 AVX512BIBase, EVEX_4V;
3948
3949 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003950 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003951 OpcodeStr,
3952 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003953 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003954 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3955 (_Brdct.VT (X86VBroadcast
3956 (_Brdct.ScalarLdFrag addr:$src2)))))),
3957 itins.rm>,
3958 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003959}
3960
Robert Khasanov545d1b72014-10-14 14:36:19 +00003961defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3962 SSE_INTALU_ITINS_P, 1>;
3963defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3964 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003965defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3966 SSE_INTALU_ITINS_P, HasBWI, 1>;
3967defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3968 SSE_INTALU_ITINS_P, HasBWI, 0>;
3969defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003970 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003971defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003972 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003973defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003974 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003975defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003976 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003977defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003978 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003979defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003980 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003981defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003982 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003983defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003984 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003985defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003986 SSE_INTALU_ITINS_P, HasBWI, 1>;
3987
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003988multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003989 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3990 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3991 let Predicates = [prd] in
3992 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3993 _SrcVTInfo.info512, _DstVTInfo.info512,
3994 v8i64_info, IsCommutable>,
3995 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3996 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003997 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003998 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003999 v4i64x_info, IsCommutable>,
4000 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004001 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004002 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004003 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004004 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4005 }
Michael Liao66233b72015-08-06 09:06:20 +00004006}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004007
4008defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004009 avx512vl_i32_info, avx512vl_i64_info,
4010 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004011defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004012 avx512vl_i32_info, avx512vl_i64_info,
4013 X86pmuludq, HasAVX512, 1>;
4014defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4015 avx512vl_i8_info, avx512vl_i8_info,
4016 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004017
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004018multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4019 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004020 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4021 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4022 OpcodeStr,
4023 "${src2}"##_Src.BroadcastStr##", $src1",
4024 "$src1, ${src2}"##_Src.BroadcastStr,
4025 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4026 (_Src.VT (X86VBroadcast
4027 (_Src.ScalarLdFrag addr:$src2))))))>,
4028 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004029}
4030
Michael Liao66233b72015-08-06 09:06:20 +00004031multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4032 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004033 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004034 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004035 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004036 "$src2, $src1","$src1, $src2",
4037 (_Dst.VT (OpNode
4038 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004039 (_Src.VT _Src.RC:$src2))),
4040 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004041 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004042 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4043 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4044 "$src2, $src1", "$src1, $src2",
4045 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4046 (bitconvert (_Src.LdFrag addr:$src2))))>,
4047 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004048}
4049
4050multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4051 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004052 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004053 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4054 v32i16_info>,
4055 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4056 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004057 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004058 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4059 v16i16x_info>,
4060 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4061 v16i16x_info>, EVEX_V256;
4062 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4063 v8i16x_info>,
4064 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4065 v8i16x_info>, EVEX_V128;
4066 }
4067}
4068multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4069 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004070 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004071 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4072 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004073 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004074 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4075 v32i8x_info>, EVEX_V256;
4076 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4077 v16i8x_info>, EVEX_V128;
4078 }
4079}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004080
4081multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4082 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004083 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004084 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004085 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004086 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004087 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004088 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004089 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004090 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004091 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004092 }
4093}
4094
Craig Topperb6da6542016-05-01 17:38:32 +00004095defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4096defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4097defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4098defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004099
Craig Topper5acb5a12016-05-01 06:24:57 +00004100defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4101 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4102defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004103 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004104
Igor Bregerf2460112015-07-26 14:41:44 +00004105defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004106 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004107defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004108 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004109defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004110 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004111
Igor Bregerf2460112015-07-26 14:41:44 +00004112defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004113 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004114defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004115 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004116defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004117 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004118
Igor Bregerf2460112015-07-26 14:41:44 +00004119defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004120 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004121defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004122 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004123defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004124 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004125
Igor Bregerf2460112015-07-26 14:41:44 +00004126defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004127 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004128defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004129 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004130defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004131 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004132
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004133// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4134let Predicates = [HasDQI, NoVLX] in {
4135 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4136 (EXTRACT_SUBREG
4137 (VPMULLQZrr
4138 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4139 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4140 sub_ymm)>;
4141
4142 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4143 (EXTRACT_SUBREG
4144 (VPMULLQZrr
4145 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4146 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4147 sub_xmm)>;
4148}
4149
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004150//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004151// AVX-512 Logical Instructions
4152//===----------------------------------------------------------------------===//
4153
Craig Topperabe80cc2016-08-28 06:06:28 +00004154multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4155 X86VectorVTInfo _, OpndItins itins,
4156 bit IsCommutable = 0> {
4157 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4158 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4159 "$src2, $src1", "$src1, $src2",
4160 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4161 (bitconvert (_.VT _.RC:$src2)))),
4162 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4163 _.RC:$src2)))),
4164 itins.rr, IsCommutable>,
4165 AVX512BIBase, EVEX_4V;
4166
4167 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4168 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4169 "$src2, $src1", "$src1, $src2",
4170 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4171 (bitconvert (_.LdFrag addr:$src2)))),
4172 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4173 (bitconvert (_.LdFrag addr:$src2)))))),
4174 itins.rm>,
4175 AVX512BIBase, EVEX_4V;
4176}
4177
4178multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4179 X86VectorVTInfo _, OpndItins itins,
4180 bit IsCommutable = 0> :
4181 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
4182 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4183 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4184 "${src2}"##_.BroadcastStr##", $src1",
4185 "$src1, ${src2}"##_.BroadcastStr,
4186 (_.i64VT (OpNode _.RC:$src1,
4187 (bitconvert
4188 (_.VT (X86VBroadcast
4189 (_.ScalarLdFrag addr:$src2)))))),
4190 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4191 (bitconvert
4192 (_.VT (X86VBroadcast
4193 (_.ScalarLdFrag addr:$src2)))))))),
4194 itins.rm>,
4195 AVX512BIBase, EVEX_4V, EVEX_B;
4196}
4197
4198multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4199 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4200 Predicate prd, bit IsCommutable = 0> {
4201 let Predicates = [prd] in
4202 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4203 IsCommutable>, EVEX_V512;
4204
4205 let Predicates = [prd, HasVLX] in {
4206 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4207 IsCommutable>, EVEX_V256;
4208 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4209 IsCommutable>, EVEX_V128;
4210 }
4211}
4212
4213multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4214 OpndItins itins, Predicate prd,
4215 bit IsCommutable = 0> {
4216 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4217 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4218}
4219
4220multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4221 OpndItins itins, Predicate prd,
4222 bit IsCommutable = 0> {
4223 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4224 itins, prd, IsCommutable>,
4225 VEX_W, EVEX_CD8<64, CD8VF>;
4226}
4227
4228multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4229 SDNode OpNode, OpndItins itins, Predicate prd,
4230 bit IsCommutable = 0> {
4231 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4232 IsCommutable>;
4233
4234 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4235 IsCommutable>;
4236}
4237
4238defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004239 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004240defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004241 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004242defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004243 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004244defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004245 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004246
4247//===----------------------------------------------------------------------===//
4248// AVX-512 FP arithmetic
4249//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004250multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4251 SDNode OpNode, SDNode VecNode, OpndItins itins,
4252 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004253 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004254 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4255 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4256 "$src2, $src1", "$src1, $src2",
4257 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4258 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004259 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004260
4261 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004262 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004263 "$src2, $src1", "$src1, $src2",
4264 (VecNode (_.VT _.RC:$src1),
4265 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4266 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004267 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004268 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004269 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004270 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004271 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4272 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004273 itins.rr> {
4274 let isCommutable = IsCommutable;
4275 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004276 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004277 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004278 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4279 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004280 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004281 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004282 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004283}
4284
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004285multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004286 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004287 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004288 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4289 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4290 "$rc, $src2, $src1", "$src1, $src2, $rc",
4291 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004292 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004293 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004294}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004295multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4296 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004297 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004298 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4299 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004300 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004301 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004302 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004303}
4304
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004305multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4306 SDNode VecNode,
4307 SizeItins itins, bit IsCommutable> {
4308 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4309 itins.s, IsCommutable>,
4310 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4311 itins.s, IsCommutable>,
4312 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4313 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4314 itins.d, IsCommutable>,
4315 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4316 itins.d, IsCommutable>,
4317 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4318}
4319
4320multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4321 SDNode VecNode,
4322 SizeItins itins, bit IsCommutable> {
4323 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4324 itins.s, IsCommutable>,
4325 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4326 itins.s, IsCommutable>,
4327 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4328 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4329 itins.d, IsCommutable>,
4330 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4331 itins.d, IsCommutable>,
4332 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4333}
4334defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004335defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004336defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004337defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004338defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4339defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4340
4341// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4342// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4343multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4344 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004345 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004346 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4347 (ins _.FRC:$src1, _.FRC:$src2),
4348 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4349 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004350 itins.rr> {
4351 let isCommutable = 1;
4352 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004353 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4354 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4355 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4356 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4357 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4358 }
4359}
4360defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4361 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4362 EVEX_CD8<32, CD8VT1>;
4363
4364defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4365 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4366 EVEX_CD8<64, CD8VT1>;
4367
4368defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4369 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4370 EVEX_CD8<32, CD8VT1>;
4371
4372defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4373 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4374 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004376multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004377 X86VectorVTInfo _, OpndItins itins,
4378 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004379 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004380 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4381 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4382 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004383 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4384 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004385 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4386 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4387 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004388 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4389 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004390 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4391 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4392 "${src2}"##_.BroadcastStr##", $src1",
4393 "$src1, ${src2}"##_.BroadcastStr,
4394 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004395 (_.ScalarLdFrag addr:$src2)))),
4396 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004397 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004398}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004399
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004400multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004401 X86VectorVTInfo _> {
4402 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004403 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4404 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4405 "$rc, $src2, $src1", "$src1, $src2, $rc",
4406 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4407 EVEX_4V, EVEX_B, EVEX_RC;
4408}
4409
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004410
4411multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004412 X86VectorVTInfo _> {
4413 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004414 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4415 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4416 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4417 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4418 EVEX_4V, EVEX_B;
4419}
4420
Michael Liao66233b72015-08-06 09:06:20 +00004421multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004422 Predicate prd, SizeItins itins,
4423 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004424 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004425 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004426 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004427 EVEX_CD8<32, CD8VF>;
4428 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004429 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004430 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004431 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004432
Robert Khasanov595e5982014-10-29 15:43:02 +00004433 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004434 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004435 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004436 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004437 EVEX_CD8<32, CD8VF>;
4438 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004439 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004440 EVEX_CD8<32, CD8VF>;
4441 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004442 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004443 EVEX_CD8<64, CD8VF>;
4444 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004445 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004446 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004447 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004448}
4449
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004450multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004451 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004452 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004453 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004454 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4455}
4456
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004457multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004458 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004459 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004460 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004461 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4462}
4463
Craig Topper9433f972016-08-02 06:16:53 +00004464defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4465 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004466 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004467defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4468 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004469 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004470defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004471 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004472defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004473 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004474defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4475 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004476 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004477defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4478 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004479 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004480let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004481 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4482 SSE_ALU_ITINS_P, 1>;
4483 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4484 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004485}
Craig Topper9433f972016-08-02 06:16:53 +00004486defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4487 SSE_ALU_ITINS_P, 1>;
4488defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4489 SSE_ALU_ITINS_P, 0>;
4490defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4491 SSE_ALU_ITINS_P, 1>;
4492defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4493 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004494
Craig Topper8f6827c2016-08-31 05:37:52 +00004495// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004496multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4497 X86VectorVTInfo _, Predicate prd> {
4498let Predicates = [prd] in {
4499 // Masked register-register logical operations.
4500 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4501 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4502 _.RC:$src0)),
4503 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4504 _.RC:$src1, _.RC:$src2)>;
4505 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4506 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4507 _.ImmAllZerosV)),
4508 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4509 _.RC:$src2)>;
4510 // Masked register-memory logical operations.
4511 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4512 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4513 (load addr:$src2)))),
4514 _.RC:$src0)),
4515 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4516 _.RC:$src1, addr:$src2)>;
4517 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4518 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4519 _.ImmAllZerosV)),
4520 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4521 addr:$src2)>;
4522 // Register-broadcast logical operations.
4523 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4524 (bitconvert (_.VT (X86VBroadcast
4525 (_.ScalarLdFrag addr:$src2)))))),
4526 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4527 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4528 (bitconvert
4529 (_.i64VT (OpNode _.RC:$src1,
4530 (bitconvert (_.VT
4531 (X86VBroadcast
4532 (_.ScalarLdFrag addr:$src2))))))),
4533 _.RC:$src0)),
4534 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4535 _.RC:$src1, addr:$src2)>;
4536 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4537 (bitconvert
4538 (_.i64VT (OpNode _.RC:$src1,
4539 (bitconvert (_.VT
4540 (X86VBroadcast
4541 (_.ScalarLdFrag addr:$src2))))))),
4542 _.ImmAllZerosV)),
4543 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4544 _.RC:$src1, addr:$src2)>;
4545}
Craig Topper8f6827c2016-08-31 05:37:52 +00004546}
4547
Craig Topper45d65032016-09-02 05:29:13 +00004548multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4549 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4550 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4551 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4552 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4553 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4554 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004555}
4556
Craig Topper45d65032016-09-02 05:29:13 +00004557defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4558defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4559defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4560defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4561
Craig Topper2baef8f2016-12-18 04:17:00 +00004562let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004563 // Use packed logical operations for scalar ops.
4564 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4565 (COPY_TO_REGCLASS (VANDPDZ128rr
4566 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4567 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4568 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4569 (COPY_TO_REGCLASS (VORPDZ128rr
4570 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4571 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4572 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4573 (COPY_TO_REGCLASS (VXORPDZ128rr
4574 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4575 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4576 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4577 (COPY_TO_REGCLASS (VANDNPDZ128rr
4578 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4579 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4580
4581 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4582 (COPY_TO_REGCLASS (VANDPSZ128rr
4583 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4584 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4585 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4586 (COPY_TO_REGCLASS (VORPSZ128rr
4587 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4588 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4589 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4590 (COPY_TO_REGCLASS (VXORPSZ128rr
4591 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4592 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4593 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4594 (COPY_TO_REGCLASS (VANDNPSZ128rr
4595 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4596 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4597}
4598
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004599multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4600 X86VectorVTInfo _> {
4601 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4602 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4603 "$src2, $src1", "$src1, $src2",
4604 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004605 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4606 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4607 "$src2, $src1", "$src1, $src2",
4608 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4609 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4610 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4611 "${src2}"##_.BroadcastStr##", $src1",
4612 "$src1, ${src2}"##_.BroadcastStr,
4613 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4614 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4615 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004616}
4617
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004618multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4619 X86VectorVTInfo _> {
4620 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4621 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4622 "$src2, $src1", "$src1, $src2",
4623 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004624 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4625 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4626 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004627 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004628 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4629 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004630}
4631
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004632multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004633 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004634 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4635 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004636 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004637 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4638 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004639 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4640 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004641 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004642 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4643 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004644 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4645
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004646 // Define only if AVX512VL feature is present.
4647 let Predicates = [HasVLX] in {
4648 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4649 EVEX_V128, EVEX_CD8<32, CD8VF>;
4650 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4651 EVEX_V256, EVEX_CD8<32, CD8VF>;
4652 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4653 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4654 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4655 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4656 }
4657}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004658defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004659
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004660//===----------------------------------------------------------------------===//
4661// AVX-512 VPTESTM instructions
4662//===----------------------------------------------------------------------===//
4663
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004664multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4665 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004666 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004667 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4668 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4669 "$src2, $src1", "$src1, $src2",
4670 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4671 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004672 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4673 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4674 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004675 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004676 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4677 EVEX_4V,
4678 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004679}
4680
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004681multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4682 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004683 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4684 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4685 "${src2}"##_.BroadcastStr##", $src1",
4686 "$src1, ${src2}"##_.BroadcastStr,
4687 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4688 (_.ScalarLdFrag addr:$src2))))>,
4689 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004690}
Igor Bregerfca0a342016-01-28 13:19:25 +00004691
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004692// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004693multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4694 X86VectorVTInfo _, string Suffix> {
4695 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4696 (_.KVT (COPY_TO_REGCLASS
4697 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004698 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004699 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004700 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004701 _.RC:$src2, _.SubRegIdx)),
4702 _.KRC))>;
4703}
4704
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004705multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004706 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004707 let Predicates = [HasAVX512] in
4708 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4709 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4710
4711 let Predicates = [HasAVX512, HasVLX] in {
4712 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4713 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4714 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4715 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4716 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004717 let Predicates = [HasAVX512, NoVLX] in {
4718 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4719 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004720 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004721}
4722
4723multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4724 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004725 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004726 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004727 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004728}
4729
4730multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4731 SDNode OpNode> {
4732 let Predicates = [HasBWI] in {
4733 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4734 EVEX_V512, VEX_W;
4735 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4736 EVEX_V512;
4737 }
4738 let Predicates = [HasVLX, HasBWI] in {
4739
4740 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4741 EVEX_V256, VEX_W;
4742 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4743 EVEX_V128, VEX_W;
4744 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4745 EVEX_V256;
4746 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4747 EVEX_V128;
4748 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004749
Igor Bregerfca0a342016-01-28 13:19:25 +00004750 let Predicates = [HasAVX512, NoVLX] in {
4751 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4752 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4753 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4754 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004755 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004756
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004757}
4758
4759multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4760 SDNode OpNode> :
4761 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4762 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4763
4764defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4765defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004766
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004767
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004768//===----------------------------------------------------------------------===//
4769// AVX-512 Shift instructions
4770//===----------------------------------------------------------------------===//
4771multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004772 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004773 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004774 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004775 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004776 "$src2, $src1", "$src1, $src2",
4777 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004778 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004779 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004780 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004781 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004782 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4783 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004784 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004785 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004786}
4787
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004788multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4789 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004790 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004791 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4792 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4793 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4794 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004795 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004796}
4797
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004798multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004799 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004800 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004801 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004802 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4803 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4804 "$src2, $src1", "$src1, $src2",
4805 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004806 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004807 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4808 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4809 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004810 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004811 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004812 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004813 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004814}
4815
Cameron McInally5fb084e2014-12-11 17:13:05 +00004816multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004817 ValueType SrcVT, PatFrag bc_frag,
4818 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4819 let Predicates = [prd] in
4820 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4821 VTInfo.info512>, EVEX_V512,
4822 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4823 let Predicates = [prd, HasVLX] in {
4824 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4825 VTInfo.info256>, EVEX_V256,
4826 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4827 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4828 VTInfo.info128>, EVEX_V128,
4829 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4830 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004831}
4832
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004833multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4834 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004835 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004836 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004837 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004838 avx512vl_i64_info, HasAVX512>, VEX_W;
4839 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4840 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004841}
4842
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004843multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4844 string OpcodeStr, SDNode OpNode,
4845 AVX512VLVectorVTInfo VTInfo> {
4846 let Predicates = [HasAVX512] in
4847 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4848 VTInfo.info512>,
4849 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4850 VTInfo.info512>, EVEX_V512;
4851 let Predicates = [HasAVX512, HasVLX] in {
4852 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4853 VTInfo.info256>,
4854 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4855 VTInfo.info256>, EVEX_V256;
4856 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4857 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004858 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004859 VTInfo.info128>, EVEX_V128;
4860 }
4861}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004862
Michael Liao66233b72015-08-06 09:06:20 +00004863multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004864 Format ImmFormR, Format ImmFormM,
4865 string OpcodeStr, SDNode OpNode> {
4866 let Predicates = [HasBWI] in
4867 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4868 v32i16_info>, EVEX_V512;
4869 let Predicates = [HasVLX, HasBWI] in {
4870 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4871 v16i16x_info>, EVEX_V256;
4872 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4873 v8i16x_info>, EVEX_V128;
4874 }
4875}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004876
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004877multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4878 Format ImmFormR, Format ImmFormM,
4879 string OpcodeStr, SDNode OpNode> {
4880 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4881 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4882 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4883 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4884}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004885
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004886defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004887 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004888
4889defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004890 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004891
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004892defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004893 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004894
Michael Zuckerman298a6802016-01-13 12:39:33 +00004895defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004896defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004897
4898defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4899defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4900defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004901
4902//===-------------------------------------------------------------------===//
4903// Variable Bit Shifts
4904//===-------------------------------------------------------------------===//
4905multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004906 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004907 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004908 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4909 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4910 "$src2, $src1", "$src1, $src2",
4911 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004912 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004913 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4914 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4915 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004916 (_.VT (OpNode _.RC:$src1,
4917 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004918 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004919 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004920 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004921}
4922
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004923multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4924 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004925 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004926 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4927 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4928 "${src2}"##_.BroadcastStr##", $src1",
4929 "$src1, ${src2}"##_.BroadcastStr,
4930 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4931 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004932 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004933 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4934}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004935multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4936 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004937 let Predicates = [HasAVX512] in
4938 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4939 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4940
4941 let Predicates = [HasAVX512, HasVLX] in {
4942 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4943 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4944 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4945 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4946 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004947}
4948
4949multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4950 SDNode OpNode> {
4951 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004952 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004953 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004954 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004955}
4956
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004957// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004958multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4959 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004960 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004961 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004962 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004963 (!cast<Instruction>(NAME#"WZrr")
4964 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4965 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4966 sub_ymm)>;
4967
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004968 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004969 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004970 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004971 (!cast<Instruction>(NAME#"WZrr")
4972 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4973 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4974 sub_xmm)>;
4975 }
4976}
4977
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004978multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4979 SDNode OpNode> {
4980 let Predicates = [HasBWI] in
4981 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4982 EVEX_V512, VEX_W;
4983 let Predicates = [HasVLX, HasBWI] in {
4984
4985 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4986 EVEX_V256, VEX_W;
4987 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4988 EVEX_V128, VEX_W;
4989 }
4990}
4991
4992defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004993 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4994 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004995
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004996defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004997 avx512_var_shift_w<0x11, "vpsravw", sra>,
4998 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004999
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005000defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00005001 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
5002 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005003defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5004defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005005
Craig Topper05629d02016-07-24 07:32:45 +00005006// Special handing for handling VPSRAV intrinsics.
5007multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5008 list<Predicate> p> {
5009 let Predicates = p in {
5010 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5011 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5012 _.RC:$src2)>;
5013 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5014 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5015 _.RC:$src1, addr:$src2)>;
5016 let AddedComplexity = 20 in {
5017 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5018 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5019 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5020 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5021 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5022 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5023 _.RC:$src0)),
5024 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5025 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5026 }
5027 let AddedComplexity = 30 in {
5028 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5029 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5030 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5031 _.RC:$src1, _.RC:$src2)>;
5032 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5033 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5034 _.ImmAllZerosV)),
5035 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5036 _.RC:$src1, addr:$src2)>;
5037 }
5038 }
5039}
5040
5041multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5042 list<Predicate> p> :
5043 avx512_var_shift_int_lowering<InstrStr, _, p> {
5044 let Predicates = p in {
5045 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5046 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5047 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5048 _.RC:$src1, addr:$src2)>;
5049 let AddedComplexity = 20 in
5050 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5051 (X86vsrav _.RC:$src1,
5052 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5053 _.RC:$src0)),
5054 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5055 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5056 let AddedComplexity = 30 in
5057 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5058 (X86vsrav _.RC:$src1,
5059 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5060 _.ImmAllZerosV)),
5061 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5062 _.RC:$src1, addr:$src2)>;
5063 }
5064}
5065
5066defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5067defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5068defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5069defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5070defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5071defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5072defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5073defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5074defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5075
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005076//===-------------------------------------------------------------------===//
5077// 1-src variable permutation VPERMW/D/Q
5078//===-------------------------------------------------------------------===//
5079multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5080 AVX512VLVectorVTInfo _> {
5081 let Predicates = [HasAVX512] in
5082 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5083 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5084
5085 let Predicates = [HasAVX512, HasVLX] in
5086 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5087 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5088}
5089
5090multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5091 string OpcodeStr, SDNode OpNode,
5092 AVX512VLVectorVTInfo VTInfo> {
5093 let Predicates = [HasAVX512] in
5094 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5095 VTInfo.info512>,
5096 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5097 VTInfo.info512>, EVEX_V512;
5098 let Predicates = [HasAVX512, HasVLX] in
5099 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5100 VTInfo.info256>,
5101 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5102 VTInfo.info256>, EVEX_V256;
5103}
5104
Michael Zuckermand9cac592016-01-19 17:07:43 +00005105multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5106 Predicate prd, SDNode OpNode,
5107 AVX512VLVectorVTInfo _> {
5108 let Predicates = [prd] in
5109 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5110 EVEX_V512 ;
5111 let Predicates = [HasVLX, prd] in {
5112 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5113 EVEX_V256 ;
5114 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5115 EVEX_V128 ;
5116 }
5117}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005118
Michael Zuckermand9cac592016-01-19 17:07:43 +00005119defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5120 avx512vl_i16_info>, VEX_W;
5121defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5122 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005123
5124defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5125 avx512vl_i32_info>;
5126defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5127 avx512vl_i64_info>, VEX_W;
5128defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5129 avx512vl_f32_info>;
5130defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5131 avx512vl_f64_info>, VEX_W;
5132
5133defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5134 X86VPermi, avx512vl_i64_info>,
5135 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5136defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5137 X86VPermi, avx512vl_f64_info>,
5138 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005139//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005140// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005141//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005142
Igor Breger78741a12015-10-04 07:20:41 +00005143multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5144 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5145 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5146 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5147 "$src2, $src1", "$src1, $src2",
5148 (_.VT (OpNode _.RC:$src1,
5149 (Ctrl.VT Ctrl.RC:$src2)))>,
5150 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005151 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5152 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5153 "$src2, $src1", "$src1, $src2",
5154 (_.VT (OpNode
5155 _.RC:$src1,
5156 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5157 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5158 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5159 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5160 "${src2}"##_.BroadcastStr##", $src1",
5161 "$src1, ${src2}"##_.BroadcastStr,
5162 (_.VT (OpNode
5163 _.RC:$src1,
5164 (Ctrl.VT (X86VBroadcast
5165 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5166 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005167}
5168
5169multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5170 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5171 let Predicates = [HasAVX512] in {
5172 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5173 Ctrl.info512>, EVEX_V512;
5174 }
5175 let Predicates = [HasAVX512, HasVLX] in {
5176 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5177 Ctrl.info128>, EVEX_V128;
5178 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5179 Ctrl.info256>, EVEX_V256;
5180 }
5181}
5182
5183multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5184 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5185
5186 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5187 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5188 X86VPermilpi, _>,
5189 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005190}
5191
Craig Topper05948fb2016-08-02 05:11:15 +00005192let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005193defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5194 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005195let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005196defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5197 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005198//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005199// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5200//===----------------------------------------------------------------------===//
5201
5202defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005203 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005204 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5205defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005206 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005207defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005208 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005209
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005210multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5211 let Predicates = [HasBWI] in
5212 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5213
5214 let Predicates = [HasVLX, HasBWI] in {
5215 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5216 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5217 }
5218}
5219
5220defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5221
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005222//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005223// Move Low to High and High to Low packed FP Instructions
5224//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005225def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5226 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005227 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005228 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5229 IIC_SSE_MOV_LH>, EVEX_4V;
5230def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5231 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005232 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005233 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5234 IIC_SSE_MOV_LH>, EVEX_4V;
5235
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005236let Predicates = [HasAVX512] in {
5237 // MOVLHPS patterns
5238 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5239 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5240 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5241 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005242
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005243 // MOVHLPS patterns
5244 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5245 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5246}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005247
5248//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005249// VMOVHPS/PD VMOVLPS Instructions
5250// All patterns was taken from SSS implementation.
5251//===----------------------------------------------------------------------===//
5252multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5253 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005254 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5255 (ins _.RC:$src1, f64mem:$src2),
5256 !strconcat(OpcodeStr,
5257 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5258 [(set _.RC:$dst,
5259 (OpNode _.RC:$src1,
5260 (_.VT (bitconvert
5261 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5262 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005263}
5264
5265defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5266 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5267defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5268 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5269defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5270 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5271defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5272 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5273
5274let Predicates = [HasAVX512] in {
5275 // VMOVHPS patterns
5276 def : Pat<(X86Movlhps VR128X:$src1,
5277 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5278 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5279 def : Pat<(X86Movlhps VR128X:$src1,
5280 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5281 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5282 // VMOVHPD patterns
5283 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5284 (scalar_to_vector (loadf64 addr:$src2)))),
5285 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5286 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5287 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5288 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5289 // VMOVLPS patterns
5290 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5291 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5292 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5293 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5294 // VMOVLPD patterns
5295 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5296 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5297 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5298 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5299 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5300 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5301 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5302}
5303
Igor Bregerb6b27af2015-11-10 07:09:07 +00005304def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5305 (ins f64mem:$dst, VR128X:$src),
5306 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005307 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005308 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5309 (bc_v2f64 (v4f32 VR128X:$src))),
5310 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5311 EVEX, EVEX_CD8<32, CD8VT2>;
5312def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5313 (ins f64mem:$dst, VR128X:$src),
5314 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005315 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005316 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5317 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5318 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5319def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5320 (ins f64mem:$dst, VR128X:$src),
5321 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005322 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005323 (iPTR 0))), addr:$dst)],
5324 IIC_SSE_MOV_LH>,
5325 EVEX, EVEX_CD8<32, CD8VT2>;
5326def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5327 (ins f64mem:$dst, VR128X:$src),
5328 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005329 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005330 (iPTR 0))), addr:$dst)],
5331 IIC_SSE_MOV_LH>,
5332 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005333
Igor Bregerb6b27af2015-11-10 07:09:07 +00005334let Predicates = [HasAVX512] in {
5335 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005336 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005337 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5338 (iPTR 0))), addr:$dst),
5339 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5340 // VMOVLPS patterns
5341 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5342 addr:$src1),
5343 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5344 def : Pat<(store (v4i32 (X86Movlps
5345 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5346 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5347 // VMOVLPD patterns
5348 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5349 addr:$src1),
5350 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5351 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5352 addr:$src1),
5353 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5354}
5355//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005356// FMA - Fused Multiply Operations
5357//
Adam Nemet26371ce2014-10-24 00:02:55 +00005358
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005359multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005360 X86VectorVTInfo _, string Suff> {
5361 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005362 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005363 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005364 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005365 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005366 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005367
Craig Toppere1cac152016-06-07 07:27:54 +00005368 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5369 (ins _.RC:$src2, _.MemOp:$src3),
5370 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005371 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005372 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005373
Craig Toppere1cac152016-06-07 07:27:54 +00005374 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5375 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5376 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5377 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005378 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005379 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005380 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005381 }
Craig Topper318e40b2016-07-25 07:20:31 +00005382
5383 // Additional pattern for folding broadcast nodes in other orders.
5384 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5385 (OpNode _.RC:$src1, _.RC:$src2,
5386 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5387 _.RC:$src1)),
5388 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5389 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005390}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005391
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005392multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005393 X86VectorVTInfo _, string Suff> {
5394 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005395 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005396 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5397 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005398 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005399 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005400}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005401
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005402multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005403 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5404 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005405 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005406 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5407 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5408 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005409 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005410 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005411 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005412 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005413 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005414 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005415 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005416}
5417
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005418multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005419 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005420 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005421 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005422 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005423 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005424}
5425
5426defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5427defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5428defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5429defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5430defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5431defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5432
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005433
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005434multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005435 X86VectorVTInfo _, string Suff> {
5436 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005437 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5438 (ins _.RC:$src2, _.RC:$src3),
5439 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005440 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005441 AVX512FMA3Base;
5442
Craig Toppere1cac152016-06-07 07:27:54 +00005443 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5444 (ins _.RC:$src2, _.MemOp:$src3),
5445 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005446 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005447 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005448
Craig Toppere1cac152016-06-07 07:27:54 +00005449 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5450 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5451 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5452 "$src2, ${src3}"##_.BroadcastStr,
5453 (_.VT (OpNode _.RC:$src2,
5454 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005455 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005456 }
Craig Topper318e40b2016-07-25 07:20:31 +00005457
5458 // Additional patterns for folding broadcast nodes in other orders.
5459 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5460 _.RC:$src2, _.RC:$src1)),
5461 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5462 _.RC:$src2, addr:$src3)>;
5463 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5464 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5465 _.RC:$src2, _.RC:$src1),
5466 _.RC:$src1)),
5467 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5468 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5469 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5470 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5471 _.RC:$src2, _.RC:$src1),
5472 _.ImmAllZerosV)),
5473 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5474 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005475}
5476
5477multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005478 X86VectorVTInfo _, string Suff> {
5479 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005480 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5481 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5482 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005483 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005484 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005485}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005486
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005487multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005488 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5489 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005490 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005491 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5492 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5493 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005494 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005495 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005496 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005497 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005498 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005499 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005500 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005501}
5502
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005503multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005504 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005505 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005506 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005507 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005508 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005509}
5510
5511defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5512defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5513defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5514defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5515defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5516defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5517
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005518multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005519 X86VectorVTInfo _, string Suff> {
5520 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005521 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005522 (ins _.RC:$src2, _.RC:$src3),
5523 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005524 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005525 AVX512FMA3Base;
5526
Craig Toppere1cac152016-06-07 07:27:54 +00005527 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005528 (ins _.RC:$src2, _.MemOp:$src3),
5529 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005530 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005531 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005532
Craig Toppere1cac152016-06-07 07:27:54 +00005533 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005534 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5535 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5536 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005537 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005538 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005539 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005540 }
Craig Topper318e40b2016-07-25 07:20:31 +00005541
5542 // Additional patterns for folding broadcast nodes in other orders.
5543 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5544 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5545 _.RC:$src1, _.RC:$src2),
5546 _.RC:$src1)),
5547 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5548 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005549}
5550
5551multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005552 X86VectorVTInfo _, string Suff> {
5553 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005554 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005555 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5556 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005557 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005558 AVX512FMA3Base, EVEX_B, EVEX_RC;
5559}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005560
5561multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005562 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5563 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005564 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005565 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5566 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5567 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005568 }
5569 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005570 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005571 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005572 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005573 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5574 }
5575}
5576
5577multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005578 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005579 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005580 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005581 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005582 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005583}
5584
5585defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5586defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5587defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5588defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5589defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5590defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005591
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005592// Scalar FMA
5593let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005594multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5595 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5596 dag RHS_r, dag RHS_m > {
5597 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5598 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005599 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005600
Craig Toppere1cac152016-06-07 07:27:54 +00005601 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5602 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005603 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005604
5605 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5606 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005607 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005608 AVX512FMA3Base, EVEX_B, EVEX_RC;
5609
Craig Toppereafdbec2016-08-13 06:48:41 +00005610 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005611 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5612 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5613 !strconcat(OpcodeStr,
5614 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5615 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005616 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5617 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5618 !strconcat(OpcodeStr,
5619 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5620 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005621 }// isCodeGenOnly = 1
5622}
5623}// Constraints = "$src1 = $dst"
5624
5625multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005626 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5627 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005628
Craig Topper2dca3b22016-07-24 08:26:38 +00005629 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005630 // Operands for intrinsic are in 123 order to preserve passthu
5631 // semantics.
5632 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5633 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005634 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005635 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005636 (i32 imm:$rc))),
5637 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5638 _.FRC:$src3))),
5639 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5640 (_.ScalarLdFrag addr:$src3))))>;
5641
Craig Topper2dca3b22016-07-24 08:26:38 +00005642 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005643 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5644 (_.VT (OpNodeRnds3 _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005645 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005646 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005647 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005648 (i32 imm:$rc))),
5649 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5650 _.FRC:$src1))),
5651 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5652 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5653
Craig Topper2dca3b22016-07-24 08:26:38 +00005654 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005655 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5656 (_.VT (OpNodeRnds1 _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005657 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005658 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005659 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005660 (i32 imm:$rc))),
5661 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5662 _.FRC:$src2))),
5663 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5664 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5665}
5666
5667multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005668 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5669 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005670 let Predicates = [HasAVX512] in {
5671 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005672 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5673 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005674 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005675 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5676 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005677 }
5678}
5679
Craig Toppera55b4832016-12-09 06:42:28 +00005680defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5681 X86FmaddRnds3>;
5682defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5683 X86FmsubRnds3>;
5684defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5685 X86FnmaddRnds1, X86FnmaddRnds3>;
5686defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5687 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005688
5689//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005690// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5691//===----------------------------------------------------------------------===//
5692let Constraints = "$src1 = $dst" in {
5693multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5694 X86VectorVTInfo _> {
5695 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5696 (ins _.RC:$src2, _.RC:$src3),
5697 OpcodeStr, "$src3, $src2", "$src2, $src3",
5698 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5699 AVX512FMA3Base;
5700
Craig Toppere1cac152016-06-07 07:27:54 +00005701 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5702 (ins _.RC:$src2, _.MemOp:$src3),
5703 OpcodeStr, "$src3, $src2", "$src2, $src3",
5704 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5705 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005706
Craig Toppere1cac152016-06-07 07:27:54 +00005707 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5708 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5709 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5710 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5711 (OpNode _.RC:$src1,
5712 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5713 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005714}
5715} // Constraints = "$src1 = $dst"
5716
5717multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5718 AVX512VLVectorVTInfo _> {
5719 let Predicates = [HasIFMA] in {
5720 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5721 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5722 }
5723 let Predicates = [HasVLX, HasIFMA] in {
5724 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5725 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5726 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5727 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5728 }
5729}
5730
5731defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5732 avx512vl_i64_info>, VEX_W;
5733defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5734 avx512vl_i64_info>, VEX_W;
5735
5736//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005737// AVX-512 Scalar convert from sign integer to float/double
5738//===----------------------------------------------------------------------===//
5739
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005740multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5741 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5742 PatFrag ld_frag, string asm> {
5743 let hasSideEffects = 0 in {
5744 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5745 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005746 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005747 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005748 let mayLoad = 1 in
5749 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5750 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005751 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005752 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005753 } // hasSideEffects = 0
5754 let isCodeGenOnly = 1 in {
5755 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5756 (ins DstVT.RC:$src1, SrcRC:$src2),
5757 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5758 [(set DstVT.RC:$dst,
5759 (OpNode (DstVT.VT DstVT.RC:$src1),
5760 SrcRC:$src2,
5761 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5762
5763 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5764 (ins DstVT.RC:$src1, x86memop:$src2),
5765 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5766 [(set DstVT.RC:$dst,
5767 (OpNode (DstVT.VT DstVT.RC:$src1),
5768 (ld_frag addr:$src2),
5769 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5770 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005771}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005772
Igor Bregerabe4a792015-06-14 12:44:55 +00005773multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005774 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005775 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5776 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005777 !strconcat(asm,
5778 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005779 [(set DstVT.RC:$dst,
5780 (OpNode (DstVT.VT DstVT.RC:$src1),
5781 SrcRC:$src2,
5782 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5783}
5784
5785multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005786 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5787 PatFrag ld_frag, string asm> {
5788 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5789 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5790 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005791}
5792
Andrew Trick15a47742013-10-09 05:11:10 +00005793let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005794defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005795 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5796 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005797defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005798 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5799 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005800defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005801 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5802 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005803defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005804 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5805 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005806
Craig Topper8f85ad12016-11-14 02:46:58 +00005807def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5808 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5809def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5810 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5811
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005812def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5813 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5814def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005815 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005816def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5817 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5818def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005819 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005820
5821def : Pat<(f32 (sint_to_fp GR32:$src)),
5822 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5823def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005824 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005825def : Pat<(f64 (sint_to_fp GR32:$src)),
5826 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5827def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005828 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5829
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005830defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005831 v4f32x_info, i32mem, loadi32,
5832 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005833defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005834 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5835 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005836defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005837 i32mem, loadi32, "cvtusi2sd{l}">,
5838 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005839defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005840 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5841 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005842
Craig Topper8f85ad12016-11-14 02:46:58 +00005843def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5844 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5845def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5846 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5847
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005848def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5849 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5850def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5851 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5852def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5853 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5854def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5855 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5856
5857def : Pat<(f32 (uint_to_fp GR32:$src)),
5858 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5859def : Pat<(f32 (uint_to_fp GR64:$src)),
5860 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5861def : Pat<(f64 (uint_to_fp GR32:$src)),
5862 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5863def : Pat<(f64 (uint_to_fp GR64:$src)),
5864 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005865}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005866
5867//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005868// AVX-512 Scalar convert from float/double to integer
5869//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005870multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5871 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005872 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005873 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005874 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005875 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5876 EVEX, VEX_LIG;
5877 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5878 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005879 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005880 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005881 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5882 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005883 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005884 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005885 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005886 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005887 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005888}
Asaf Badouh2744d212015-09-20 14:31:19 +00005889
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005890// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005891defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005892 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005893 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005894defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005895 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005896 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005897defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005898 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005899 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005900defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005901 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005902 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005903defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005904 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005905 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005906defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005907 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005908 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005909defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005910 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005911 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005912defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005913 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005914 EVEX_CD8<64, CD8VT1>;
5915
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005916// The SSE version of these instructions are disabled for AVX512.
5917// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5918let Predicates = [HasAVX512] in {
5919 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005920 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005921 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5922 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005923 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005924 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005925 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5926 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005927 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005928 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005929 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5930 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005931 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005932 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005933 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5934 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005935} // HasAVX512
5936
Craig Topperac941b92016-09-25 16:33:53 +00005937let Predicates = [HasAVX512] in {
5938 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5939 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5940 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5941 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5942 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5943 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5944 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5945 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5946 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5947 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5948 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5949 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5950 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5951 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5952 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5953 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5954 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5955 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5956 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5957 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5958} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005959
5960// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005961multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5962 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005963 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005964let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005965 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005966 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5967 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005968 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005969 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005970 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5971 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005972 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005973 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005974 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005975 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005976
Igor Bregerc59b3a22016-08-03 10:58:05 +00005977 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5978 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5979 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5980 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5981 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005982 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5983 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005984
Craig Toppere1cac152016-06-07 07:27:54 +00005985 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005986 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5987 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5988 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5989 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5990 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5991 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5992 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5993 (i32 FROUND_NO_EXC)))]>,
5994 EVEX,VEX_LIG , EVEX_B;
5995 let mayLoad = 1, hasSideEffects = 0 in
5996 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5997 (ins _SrcRC.MemOp:$src),
5998 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5999 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006000
Craig Toppere1cac152016-06-07 07:27:54 +00006001 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006002} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006003}
6004
Asaf Badouh2744d212015-09-20 14:31:19 +00006005
Igor Bregerc59b3a22016-08-03 10:58:05 +00006006defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6007 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006008 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006009defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6010 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006011 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006012defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6013 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006014 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006015defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6016 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006017 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6018
Igor Bregerc59b3a22016-08-03 10:58:05 +00006019defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6020 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006021 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006022defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6023 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006024 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006025defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6026 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006027 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006028defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6029 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006030 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6031let Predicates = [HasAVX512] in {
6032 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006033 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006034 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
6035 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006036 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006037 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006038 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
6039 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006040 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006041 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006042 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
6043 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006044 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006045 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006046 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
6047 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006048} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006049//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006050// AVX-512 Convert form float to double and back
6051//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006052multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6053 X86VectorVTInfo _Src, SDNode OpNode> {
6054 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006055 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006056 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006057 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006058 (_Src.VT _Src.RC:$src2),
6059 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006060 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6061 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006062 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006063 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006064 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006065 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006066 (_Src.ScalarLdFrag addr:$src2))),
6067 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006068 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006069}
6070
Asaf Badouh2744d212015-09-20 14:31:19 +00006071// Scalar Coversion with SAE - suppress all exceptions
6072multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6073 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6074 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006075 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006076 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006077 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006078 (_Src.VT _Src.RC:$src2),
6079 (i32 FROUND_NO_EXC)))>,
6080 EVEX_4V, VEX_LIG, EVEX_B;
6081}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006082
Asaf Badouh2744d212015-09-20 14:31:19 +00006083// Scalar Conversion with rounding control (RC)
6084multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6085 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6086 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006087 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006088 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006089 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006090 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6091 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6092 EVEX_B, EVEX_RC;
6093}
Craig Toppera02e3942016-09-23 06:24:43 +00006094multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006095 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006096 X86VectorVTInfo _dst> {
6097 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006098 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006099 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
6100 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
6101 EVEX_V512, XD;
6102 }
6103}
6104
Craig Toppera02e3942016-09-23 06:24:43 +00006105multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006106 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006107 X86VectorVTInfo _dst> {
6108 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006109 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006110 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006111 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
6112 }
6113}
Craig Toppera02e3942016-09-23 06:24:43 +00006114defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006115 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006116defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006117 X86fpextRnd,f32x_info, f64x_info >;
6118
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006119def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006120 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006121 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6122 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006123def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006124 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6125 Requires<[HasAVX512]>;
6126
6127def : Pat<(f64 (extloadf32 addr:$src)),
6128 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006129 Requires<[HasAVX512, OptForSize]>;
6130
Asaf Badouh2744d212015-09-20 14:31:19 +00006131def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006132 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006133 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6134 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006135
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006136def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006137 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006138 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006139 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006140//===----------------------------------------------------------------------===//
6141// AVX-512 Vector convert from signed/unsigned integer to float/double
6142// and from float/double to signed/unsigned integer
6143//===----------------------------------------------------------------------===//
6144
6145multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6146 X86VectorVTInfo _Src, SDNode OpNode,
6147 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006148 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006149
6150 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6151 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6152 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6153
6154 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006155 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006156 (_.VT (OpNode (_Src.VT
6157 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6158
6159 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006160 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006161 "${src}"##Broadcast, "${src}"##Broadcast,
6162 (_.VT (OpNode (_Src.VT
6163 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6164 ))>, EVEX, EVEX_B;
6165}
6166// Coversion with SAE - suppress all exceptions
6167multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6168 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6169 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6170 (ins _Src.RC:$src), OpcodeStr,
6171 "{sae}, $src", "$src, {sae}",
6172 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6173 (i32 FROUND_NO_EXC)))>,
6174 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006175}
6176
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006177// Conversion with rounding control (RC)
6178multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6179 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6180 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6181 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6182 "$rc, $src", "$src, $rc",
6183 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6184 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006185}
6186
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006187// Extend Float to Double
6188multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6189 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006190 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006191 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6192 X86vfpextRnd>, EVEX_V512;
6193 }
6194 let Predicates = [HasVLX] in {
6195 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006196 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006197 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006198 EVEX_V256;
6199 }
6200}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006201
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006202// Truncate Double to Float
6203multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6204 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006205 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006206 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6207 X86vfproundRnd>, EVEX_V512;
6208 }
6209 let Predicates = [HasVLX] in {
6210 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6211 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006212 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006213 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006214
6215 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6216 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6217 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6218 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6219 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6220 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6221 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6222 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006223 }
6224}
6225
6226defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6227 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6228defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6229 PS, EVEX_CD8<32, CD8VH>;
6230
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006231def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6232 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006233
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006234let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006235 let AddedComplexity = 15 in
6236 def : Pat<(X86vzmovl (v2f64 (bitconvert
6237 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6238 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006239 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6240 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006241 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6242 (VCVTPS2PDZ256rm addr:$src)>;
6243}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006244
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006245// Convert Signed/Unsigned Doubleword to Double
6246multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6247 SDNode OpNode128> {
6248 // No rounding in this op
6249 let Predicates = [HasAVX512] in
6250 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6251 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006252
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006253 let Predicates = [HasVLX] in {
6254 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006255 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006256 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6257 EVEX_V256;
6258 }
6259}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006260
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006261// Convert Signed/Unsigned Doubleword to Float
6262multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6263 SDNode OpNodeRnd> {
6264 let Predicates = [HasAVX512] in
6265 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6266 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6267 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006268
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006269 let Predicates = [HasVLX] in {
6270 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6271 EVEX_V128;
6272 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6273 EVEX_V256;
6274 }
6275}
6276
6277// Convert Float to Signed/Unsigned Doubleword with truncation
6278multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6279 SDNode OpNode, SDNode OpNodeRnd> {
6280 let Predicates = [HasAVX512] in {
6281 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6282 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6283 OpNodeRnd>, EVEX_V512;
6284 }
6285 let Predicates = [HasVLX] in {
6286 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6287 EVEX_V128;
6288 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6289 EVEX_V256;
6290 }
6291}
6292
6293// Convert Float to Signed/Unsigned Doubleword
6294multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6295 SDNode OpNode, SDNode OpNodeRnd> {
6296 let Predicates = [HasAVX512] in {
6297 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6298 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6299 OpNodeRnd>, EVEX_V512;
6300 }
6301 let Predicates = [HasVLX] in {
6302 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6303 EVEX_V128;
6304 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6305 EVEX_V256;
6306 }
6307}
6308
6309// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006310multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6311 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006312 let Predicates = [HasAVX512] in {
6313 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6314 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6315 OpNodeRnd>, EVEX_V512;
6316 }
6317 let Predicates = [HasVLX] in {
6318 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006319 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006320 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6321 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006322 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6323 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006324 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6325 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006326
6327 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6328 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6329 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6330 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6331 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6332 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6333 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6334 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006335 }
6336}
6337
6338// Convert Double to Signed/Unsigned Doubleword
6339multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6340 SDNode OpNode, SDNode OpNodeRnd> {
6341 let Predicates = [HasAVX512] in {
6342 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6343 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6344 OpNodeRnd>, EVEX_V512;
6345 }
6346 let Predicates = [HasVLX] in {
6347 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6348 // memory forms of these instructions in Asm Parcer. They have the same
6349 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6350 // due to the same reason.
6351 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6352 "{1to2}", "{x}">, EVEX_V128;
6353 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6354 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006355
6356 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6357 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6358 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6359 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6360 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6361 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6362 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6363 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006364 }
6365}
6366
6367// Convert Double to Signed/Unsigned Quardword
6368multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6369 SDNode OpNode, SDNode OpNodeRnd> {
6370 let Predicates = [HasDQI] in {
6371 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6372 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6373 OpNodeRnd>, EVEX_V512;
6374 }
6375 let Predicates = [HasDQI, HasVLX] in {
6376 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6377 EVEX_V128;
6378 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6379 EVEX_V256;
6380 }
6381}
6382
6383// Convert Double to Signed/Unsigned Quardword with truncation
6384multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6385 SDNode OpNode, SDNode OpNodeRnd> {
6386 let Predicates = [HasDQI] in {
6387 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6388 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6389 OpNodeRnd>, EVEX_V512;
6390 }
6391 let Predicates = [HasDQI, HasVLX] in {
6392 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6393 EVEX_V128;
6394 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6395 EVEX_V256;
6396 }
6397}
6398
6399// Convert Signed/Unsigned Quardword to Double
6400multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6401 SDNode OpNode, SDNode OpNodeRnd> {
6402 let Predicates = [HasDQI] in {
6403 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6404 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6405 OpNodeRnd>, EVEX_V512;
6406 }
6407 let Predicates = [HasDQI, HasVLX] in {
6408 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6409 EVEX_V128;
6410 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6411 EVEX_V256;
6412 }
6413}
6414
6415// Convert Float to Signed/Unsigned Quardword
6416multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6417 SDNode OpNode, SDNode OpNodeRnd> {
6418 let Predicates = [HasDQI] in {
6419 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6420 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6421 OpNodeRnd>, EVEX_V512;
6422 }
6423 let Predicates = [HasDQI, HasVLX] in {
6424 // Explicitly specified broadcast string, since we take only 2 elements
6425 // from v4f32x_info source
6426 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006427 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006428 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6429 EVEX_V256;
6430 }
6431}
6432
6433// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006434multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6435 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006436 let Predicates = [HasDQI] in {
6437 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6438 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6439 OpNodeRnd>, EVEX_V512;
6440 }
6441 let Predicates = [HasDQI, HasVLX] in {
6442 // Explicitly specified broadcast string, since we take only 2 elements
6443 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006444 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006445 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006446 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6447 EVEX_V256;
6448 }
6449}
6450
6451// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006452multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6453 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006454 let Predicates = [HasDQI] in {
6455 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6456 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6457 OpNodeRnd>, EVEX_V512;
6458 }
6459 let Predicates = [HasDQI, HasVLX] in {
6460 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6461 // memory forms of these instructions in Asm Parcer. They have the same
6462 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6463 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006464 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006465 "{1to2}", "{x}">, EVEX_V128;
6466 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6467 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006468
6469 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6470 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6471 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6472 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6473 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6474 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6475 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6476 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006477 }
6478}
6479
Simon Pilgrima3af7962016-11-24 12:13:46 +00006480defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006481 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006482
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006483defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6484 X86VSintToFpRnd>,
6485 PS, EVEX_CD8<32, CD8VF>;
6486
6487defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006488 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006489 XS, EVEX_CD8<32, CD8VF>;
6490
Simon Pilgrima3af7962016-11-24 12:13:46 +00006491defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006492 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006493 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6494
6495defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006496 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006497 EVEX_CD8<32, CD8VF>;
6498
Craig Topperf334ac192016-11-09 07:48:51 +00006499defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006500 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006501 EVEX_CD8<64, CD8VF>;
6502
Simon Pilgrima3af7962016-11-24 12:13:46 +00006503defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006504 XS, EVEX_CD8<32, CD8VH>;
6505
6506defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6507 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006508 EVEX_CD8<32, CD8VF>;
6509
Craig Topper19e04b62016-05-19 06:13:58 +00006510defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6511 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006512
Craig Topper19e04b62016-05-19 06:13:58 +00006513defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6514 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006515 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006516
Craig Topper19e04b62016-05-19 06:13:58 +00006517defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6518 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006519 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006520defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6521 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006522 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006523
Craig Topper19e04b62016-05-19 06:13:58 +00006524defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6525 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006526 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006527
Craig Topper19e04b62016-05-19 06:13:58 +00006528defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6529 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006530
Craig Topper19e04b62016-05-19 06:13:58 +00006531defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6532 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006533 PD, EVEX_CD8<64, CD8VF>;
6534
Craig Topper19e04b62016-05-19 06:13:58 +00006535defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6536 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006537
6538defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006539 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006540 PD, EVEX_CD8<64, CD8VF>;
6541
Craig Toppera39b6502016-12-10 06:02:48 +00006542defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006543 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006544
6545defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006546 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006547 PD, EVEX_CD8<64, CD8VF>;
6548
Craig Toppera39b6502016-12-10 06:02:48 +00006549defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006550 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006551
6552defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006553 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006554
6555defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006556 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006557
Simon Pilgrima3af7962016-11-24 12:13:46 +00006558defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006559 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006560
Simon Pilgrima3af7962016-11-24 12:13:46 +00006561defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006562 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006563
Craig Toppere38c57a2015-11-27 05:44:02 +00006564let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006565def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006566 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006567 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6568 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006569
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006570def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6571 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006572 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6573 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006574
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006575def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6576 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006577 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6578 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006579
Simon Pilgrima3af7962016-11-24 12:13:46 +00006580def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006581 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6582 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6583 VR128X:$src, sub_xmm)))), sub_xmm)>;
6584
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006585def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6586 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006587 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6588 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006589
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006590def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6591 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006592 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6593 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006594
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006595def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6596 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006597 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6598 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006599
Simon Pilgrima3af7962016-11-24 12:13:46 +00006600def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006601 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6602 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6603 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006604}
6605
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006606let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006607 let AddedComplexity = 15 in {
6608 def : Pat<(X86vzmovl (v2i64 (bitconvert
6609 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
6610 (VCVTPD2DQZ128rr VR128:$src)>;
6611 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6612 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
6613 (VCVTPD2UDQZ128rr VR128:$src)>;
6614 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006615 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006616 (VCVTTPD2DQZ128rr VR128:$src)>;
6617 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006618 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006619 (VCVTTPD2UDQZ128rr VR128:$src)>;
6620 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006621}
6622
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006623let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006624 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006625 (VCVTPD2PSZrm addr:$src)>;
6626 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6627 (VCVTPS2PDZrm addr:$src)>;
6628}
6629
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006630let Predicates = [HasDQI, HasVLX] in {
6631 let AddedComplexity = 15 in {
6632 def : Pat<(X86vzmovl (v2f64 (bitconvert
6633 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
6634 (VCVTQQ2PSZ128rr VR128:$src)>;
6635 def : Pat<(X86vzmovl (v2f64 (bitconvert
6636 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
6637 (VCVTUQQ2PSZ128rr VR128:$src)>;
6638 }
6639}
6640
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006641let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006642def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6643 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6644 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6645 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6646
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006647def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6648 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6649 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6650 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6651
6652def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6653 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6654 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6655 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6656
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006657def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6658 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6659 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6660 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6661
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006662def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6663 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6664 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6665 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6666
6667def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6668 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6669 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6670 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6671
6672def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6673 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6674 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6675 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6676
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006677def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6678 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6679 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6680 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6681
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006682def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6683 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6684 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6685 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6686
6687def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6688 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6689 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6690 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6691
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006692def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6693 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6694 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6695 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6696
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006697def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6698 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6699 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6700 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6701}
6702
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006703//===----------------------------------------------------------------------===//
6704// Half precision conversion instructions
6705//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006706multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006707 X86MemOperand x86memop, PatFrag ld_frag> {
6708 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6709 "vcvtph2ps", "$src", "$src",
6710 (X86cvtph2ps (_src.VT _src.RC:$src),
6711 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006712 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6713 "vcvtph2ps", "$src", "$src",
6714 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6715 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006716}
6717
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006718multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006719 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6720 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6721 (X86cvtph2ps (_src.VT _src.RC:$src),
6722 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6723
6724}
6725
6726let Predicates = [HasAVX512] in {
6727 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006728 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006729 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6730 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006731 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006732 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6733 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6734 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6735 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006736}
6737
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006738multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006739 X86MemOperand x86memop> {
6740 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006741 (ins _src.RC:$src1, i32u8imm:$src2),
6742 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006743 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006744 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006745 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006746 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6747 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6748 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6749 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006750 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006751 addr:$dst)]>;
6752 let hasSideEffects = 0, mayStore = 1 in
6753 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6754 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6755 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6756 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006757}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006758multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006759 let hasSideEffects = 0 in
6760 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6761 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006762 (ins _src.RC:$src1, i32u8imm:$src2),
6763 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006764 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006765}
6766let Predicates = [HasAVX512] in {
6767 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6768 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6769 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6770 let Predicates = [HasVLX] in {
6771 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6772 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6773 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6774 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6775 }
6776}
Asaf Badouh2489f352015-12-02 08:17:51 +00006777
Craig Topper9820e342016-09-20 05:44:47 +00006778// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006779let Predicates = [HasVLX] in {
6780 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6781 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6782 // configurations we support (the default). However, falling back to MXCSR is
6783 // more consistent with other instructions, which are always controlled by it.
6784 // It's encoded as 0b100.
6785 def : Pat<(fp_to_f16 FR32X:$src),
6786 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6787 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6788
6789 def : Pat<(f16_to_fp GR16:$src),
6790 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6791 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6792
6793 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6794 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6795 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6796}
6797
Craig Topper9820e342016-09-20 05:44:47 +00006798// Patterns for matching float to half-float conversion when AVX512 is supported
6799// but F16C isn't. In that case we have to use 512-bit vectors.
6800let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6801 def : Pat<(fp_to_f16 FR32X:$src),
6802 (i16 (EXTRACT_SUBREG
6803 (VMOVPDI2DIZrr
6804 (v8i16 (EXTRACT_SUBREG
6805 (VCVTPS2PHZrr
6806 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6807 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6808 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6809
6810 def : Pat<(f16_to_fp GR16:$src),
6811 (f32 (COPY_TO_REGCLASS
6812 (v4f32 (EXTRACT_SUBREG
6813 (VCVTPH2PSZrr
6814 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6815 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6816 sub_xmm)), sub_xmm)), FR32X))>;
6817
6818 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6819 (f32 (COPY_TO_REGCLASS
6820 (v4f32 (EXTRACT_SUBREG
6821 (VCVTPH2PSZrr
6822 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6823 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6824 sub_xmm), 4)), sub_xmm)), FR32X))>;
6825}
6826
Asaf Badouh2489f352015-12-02 08:17:51 +00006827// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006828multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006829 string OpcodeStr> {
6830 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6831 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006832 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006833 Sched<[WriteFAdd]>;
6834}
6835
6836let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006837 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006838 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006839 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006840 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006841 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006842 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006843 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006844 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6845}
6846
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006847let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6848 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006849 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006850 EVEX_CD8<32, CD8VT1>;
6851 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006852 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006853 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6854 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006855 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006856 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006857 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006858 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006859 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006860 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6861 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006862 let isCodeGenOnly = 1 in {
6863 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006864 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006865 EVEX_CD8<32, CD8VT1>;
6866 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006867 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006868 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006869
Craig Topper9dd48c82014-01-02 17:28:14 +00006870 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006871 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006872 EVEX_CD8<32, CD8VT1>;
6873 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006874 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006875 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6876 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006877}
Michael Liao5bf95782014-12-04 05:20:33 +00006878
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006879/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006880multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6881 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006882 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006883 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6884 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6885 "$src2, $src1", "$src1, $src2",
6886 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006887 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006888 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006889 "$src2, $src1", "$src1, $src2",
6890 (OpNode (_.VT _.RC:$src1),
6891 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006892}
6893}
6894
Asaf Badouheaf2da12015-09-21 10:23:53 +00006895defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6896 EVEX_CD8<32, CD8VT1>, T8PD;
6897defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6898 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6899defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6900 EVEX_CD8<32, CD8VT1>, T8PD;
6901defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6902 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006903
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006904/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6905multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006906 X86VectorVTInfo _> {
6907 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6908 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6909 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006910 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6911 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6912 (OpNode (_.FloatVT
6913 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6914 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6915 (ins _.ScalarMemOp:$src), OpcodeStr,
6916 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6917 (OpNode (_.FloatVT
6918 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6919 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006920}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006921
6922multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6923 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6924 EVEX_V512, EVEX_CD8<32, CD8VF>;
6925 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6926 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6927
6928 // Define only if AVX512VL feature is present.
6929 let Predicates = [HasVLX] in {
6930 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6931 OpNode, v4f32x_info>,
6932 EVEX_V128, EVEX_CD8<32, CD8VF>;
6933 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6934 OpNode, v8f32x_info>,
6935 EVEX_V256, EVEX_CD8<32, CD8VF>;
6936 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6937 OpNode, v2f64x_info>,
6938 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6939 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6940 OpNode, v4f64x_info>,
6941 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6942 }
6943}
6944
6945defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6946defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006947
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006948/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006949multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6950 SDNode OpNode> {
6951
6952 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6953 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6954 "$src2, $src1", "$src1, $src2",
6955 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6956 (i32 FROUND_CURRENT))>;
6957
6958 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6959 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006960 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006961 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006962 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006963
6964 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006965 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006966 "$src2, $src1", "$src1, $src2",
6967 (OpNode (_.VT _.RC:$src1),
6968 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6969 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006970}
6971
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006972multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6973 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6974 EVEX_CD8<32, CD8VT1>;
6975 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6976 EVEX_CD8<64, CD8VT1>, VEX_W;
6977}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006978
Craig Toppere1cac152016-06-07 07:27:54 +00006979let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006980 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6981 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6982}
Igor Breger8352a0d2015-07-28 06:53:28 +00006983
6984defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006985/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006986
6987multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6988 SDNode OpNode> {
6989
6990 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6991 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6992 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6993
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006994 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6995 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6996 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006997 (bitconvert (_.LdFrag addr:$src))),
6998 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006999
7000 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007001 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007002 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007003 (OpNode (_.FloatVT
7004 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7005 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007006}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007007multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7008 SDNode OpNode> {
7009 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7010 (ins _.RC:$src), OpcodeStr,
7011 "{sae}, $src", "$src, {sae}",
7012 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7013}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007014
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007015multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7016 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007017 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7018 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007019 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007020 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7021 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007022}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007023
Asaf Badouh402ebb32015-06-03 13:41:48 +00007024multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7025 SDNode OpNode> {
7026 // Define only if AVX512VL feature is present.
7027 let Predicates = [HasVLX] in {
7028 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7029 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7030 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7031 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7032 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7033 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7034 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7035 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7036 }
7037}
Craig Toppere1cac152016-06-07 07:27:54 +00007038let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007039
Asaf Badouh402ebb32015-06-03 13:41:48 +00007040 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7041 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7042 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7043}
7044defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7045 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7046
7047multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7048 SDNode OpNodeRnd, X86VectorVTInfo _>{
7049 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7050 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7051 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7052 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007053}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007054
Robert Khasanoveb126392014-10-28 18:15:20 +00007055multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7056 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007057 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007058 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7059 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007060 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7061 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7062 (OpNode (_.FloatVT
7063 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007064
Craig Toppere1cac152016-06-07 07:27:54 +00007065 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7066 (ins _.ScalarMemOp:$src), OpcodeStr,
7067 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7068 (OpNode (_.FloatVT
7069 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7070 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007071}
7072
Robert Khasanoveb126392014-10-28 18:15:20 +00007073multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7074 SDNode OpNode> {
7075 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7076 v16f32_info>,
7077 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7078 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7079 v8f64_info>,
7080 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7081 // Define only if AVX512VL feature is present.
7082 let Predicates = [HasVLX] in {
7083 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7084 OpNode, v4f32x_info>,
7085 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7086 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7087 OpNode, v8f32x_info>,
7088 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7089 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7090 OpNode, v2f64x_info>,
7091 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7092 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7093 OpNode, v4f64x_info>,
7094 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7095 }
7096}
7097
Asaf Badouh402ebb32015-06-03 13:41:48 +00007098multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7099 SDNode OpNodeRnd> {
7100 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7101 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7102 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7103 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7104}
7105
Igor Breger4c4cd782015-09-20 09:13:41 +00007106multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7107 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7108
7109 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7110 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7111 "$src2, $src1", "$src1, $src2",
7112 (OpNodeRnd (_.VT _.RC:$src1),
7113 (_.VT _.RC:$src2),
7114 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007115 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7116 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7117 "$src2, $src1", "$src1, $src2",
7118 (OpNodeRnd (_.VT _.RC:$src1),
7119 (_.VT (scalar_to_vector
7120 (_.ScalarLdFrag addr:$src2))),
7121 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007122
7123 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7124 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7125 "$rc, $src2, $src1", "$src1, $src2, $rc",
7126 (OpNodeRnd (_.VT _.RC:$src1),
7127 (_.VT _.RC:$src2),
7128 (i32 imm:$rc))>,
7129 EVEX_B, EVEX_RC;
7130
Craig Toppere1cac152016-06-07 07:27:54 +00007131 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007132 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007133 (ins _.FRC:$src1, _.FRC:$src2),
7134 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7135
7136 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007137 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007138 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7139 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7140 }
7141
7142 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7143 (!cast<Instruction>(NAME#SUFF#Zr)
7144 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7145
7146 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7147 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007148 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007149}
7150
7151multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7152 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7153 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7154 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7155 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7156}
7157
Asaf Badouh402ebb32015-06-03 13:41:48 +00007158defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7159 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007160
Igor Breger4c4cd782015-09-20 09:13:41 +00007161defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007162
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007163let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007164 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007165 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007166 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007167 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007168 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007169 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007170 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007171 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007172 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007173 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007174}
7175
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007176multiclass
7177avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007178
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007179 let ExeDomain = _.ExeDomain in {
7180 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7181 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7182 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007183 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007184 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7185
7186 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7187 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007188 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7189 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007190 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007191
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007192 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007193 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7194 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007195 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007196 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007197 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7198 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7199 }
7200 let Predicates = [HasAVX512] in {
7201 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7202 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7203 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7204 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7205 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7206 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7207 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7208 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7209 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7210 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7211 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7212 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7213 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7214 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7215 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7216
7217 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7218 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7219 addr:$src, (i32 0x1))), _.FRC)>;
7220 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7221 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7222 addr:$src, (i32 0x2))), _.FRC)>;
7223 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7224 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7225 addr:$src, (i32 0x3))), _.FRC)>;
7226 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7227 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7228 addr:$src, (i32 0x4))), _.FRC)>;
7229 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7230 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7231 addr:$src, (i32 0xc))), _.FRC)>;
7232 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007233}
7234
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007235defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7236 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007237
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007238defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7239 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007240
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007241//-------------------------------------------------
7242// Integer truncate and extend operations
7243//-------------------------------------------------
7244
Igor Breger074a64e2015-07-24 17:24:15 +00007245multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7246 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7247 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007248 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007249 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7250 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7251 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7252 EVEX, T8XS;
7253
7254 // for intrinsic patter match
7255 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7256 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7257 undef)),
7258 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7259 SrcInfo.RC:$src1)>;
7260
7261 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7262 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7263 DestInfo.ImmAllZerosV)),
7264 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7265 SrcInfo.RC:$src1)>;
7266
7267 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7268 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7269 DestInfo.RC:$src0)),
7270 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7271 DestInfo.KRCWM:$mask ,
7272 SrcInfo.RC:$src1)>;
7273
Craig Topper52e2e832016-07-22 05:46:44 +00007274 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7275 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007276 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7277 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007278 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007279 []>, EVEX;
7280
Igor Breger074a64e2015-07-24 17:24:15 +00007281 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7282 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007283 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007284 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007285 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007286}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007287
Igor Breger074a64e2015-07-24 17:24:15 +00007288multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7289 X86VectorVTInfo DestInfo,
7290 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007291
Igor Breger074a64e2015-07-24 17:24:15 +00007292 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7293 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7294 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007295
Igor Breger074a64e2015-07-24 17:24:15 +00007296 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7297 (SrcInfo.VT SrcInfo.RC:$src)),
7298 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7299 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7300}
7301
7302multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
7303 X86VectorVTInfo DestInfo, string sat > {
7304
7305 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
7306 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
7307 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
7308 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
7309 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
7310 (SrcInfo.VT SrcInfo.RC:$src))>;
7311
7312 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
7313 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
7314 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
7315 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
7316 (SrcInfo.VT SrcInfo.RC:$src))>;
7317}
7318
7319multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7320 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7321 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7322 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7323 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7324 Predicate prd = HasAVX512>{
7325
7326 let Predicates = [HasVLX, prd] in {
7327 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7328 DestInfoZ128, x86memopZ128>,
7329 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7330 truncFrag, mtruncFrag>, EVEX_V128;
7331
7332 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7333 DestInfoZ256, x86memopZ256>,
7334 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7335 truncFrag, mtruncFrag>, EVEX_V256;
7336 }
7337 let Predicates = [prd] in
7338 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7339 DestInfoZ, x86memopZ>,
7340 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7341 truncFrag, mtruncFrag>, EVEX_V512;
7342}
7343
7344multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
7345 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7346 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7347 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7348 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
7349
7350 let Predicates = [HasVLX, prd] in {
7351 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7352 DestInfoZ128, x86memopZ128>,
7353 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7354 sat>, EVEX_V128;
7355
7356 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7357 DestInfoZ256, x86memopZ256>,
7358 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7359 sat>, EVEX_V256;
7360 }
7361 let Predicates = [prd] in
7362 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7363 DestInfoZ, x86memopZ>,
7364 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7365 sat>, EVEX_V512;
7366}
7367
7368multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7369 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7370 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
7371 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
7372}
7373multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
7374 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
7375 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
7376 sat>, EVEX_CD8<8, CD8VO>;
7377}
7378
7379multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7380 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7381 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
7382 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
7383}
7384multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
7385 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
7386 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
7387 sat>, EVEX_CD8<16, CD8VQ>;
7388}
7389
7390multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7391 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7392 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
7393 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
7394}
7395multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
7396 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
7397 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
7398 sat>, EVEX_CD8<32, CD8VH>;
7399}
7400
7401multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7402 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7403 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
7404 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
7405}
7406multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
7407 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
7408 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
7409 sat>, EVEX_CD8<8, CD8VQ>;
7410}
7411
7412multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7413 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7414 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
7415 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
7416}
7417multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
7418 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
7419 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
7420 sat>, EVEX_CD8<16, CD8VH>;
7421}
7422
7423multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7424 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7425 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7426 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
7427}
7428multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
7429 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
7430 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7431 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
7432}
7433
7434defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
7435defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
7436defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
7437
7438defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
7439defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
7440defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
7441
7442defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
7443defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
7444defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
7445
7446defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
7447defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
7448defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
7449
7450defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
7451defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
7452defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
7453
7454defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
7455defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
7456defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007457
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007458let Predicates = [HasAVX512, NoVLX] in {
7459def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7460 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007461 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007462 VR256X:$src, sub_ymm)))), sub_xmm))>;
7463def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7464 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007465 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007466 VR256X:$src, sub_ymm)))), sub_xmm))>;
7467}
7468
7469let Predicates = [HasBWI, NoVLX] in {
7470def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007471 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007472 VR256X:$src, sub_ymm))), sub_xmm))>;
7473}
7474
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007475multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007476 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007477 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007478 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007479 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7480 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7481 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7482 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007483
Craig Toppere1cac152016-06-07 07:27:54 +00007484 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7485 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7486 (DestInfo.VT (LdFrag addr:$src))>,
7487 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007488 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007489}
7490
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007491multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007492 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007493 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7494 let Predicates = [HasVLX, HasBWI] in {
7495 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007496 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007497 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007498
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007499 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007500 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007501 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7502 }
7503 let Predicates = [HasBWI] in {
7504 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007505 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007506 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7507 }
7508}
7509
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007510multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007511 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007512 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7513 let Predicates = [HasVLX, HasAVX512] in {
7514 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007515 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007516 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7517
7518 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007519 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007520 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7521 }
7522 let Predicates = [HasAVX512] in {
7523 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007524 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007525 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7526 }
7527}
7528
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007529multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007530 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007531 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7532 let Predicates = [HasVLX, HasAVX512] in {
7533 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007534 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007535 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7536
7537 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007538 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007539 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7540 }
7541 let Predicates = [HasAVX512] in {
7542 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007543 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007544 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7545 }
7546}
7547
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007548multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007549 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007550 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7551 let Predicates = [HasVLX, HasAVX512] in {
7552 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007553 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007554 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7555
7556 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007557 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007558 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7559 }
7560 let Predicates = [HasAVX512] in {
7561 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007562 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007563 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7564 }
7565}
7566
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007567multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007568 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007569 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7570 let Predicates = [HasVLX, HasAVX512] in {
7571 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007572 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007573 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7574
7575 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007576 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007577 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7578 }
7579 let Predicates = [HasAVX512] in {
7580 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007581 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007582 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7583 }
7584}
7585
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007586multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007587 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007588 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7589
7590 let Predicates = [HasVLX, HasAVX512] in {
7591 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007592 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007593 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7594
7595 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007596 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007597 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7598 }
7599 let Predicates = [HasAVX512] in {
7600 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007601 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007602 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7603 }
7604}
7605
Craig Topper6840f112016-07-14 06:41:34 +00007606defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7607defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7608defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7609defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7610defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7611defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007612
Craig Topper6840f112016-07-14 06:41:34 +00007613defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7614defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7615defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7616defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7617defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7618defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007619
Igor Breger2ba64ab2016-05-22 10:21:04 +00007620// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007621multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7622 X86VectorVTInfo From, PatFrag LdFrag> {
7623 def : Pat<(To.VT (LdFrag addr:$src)),
7624 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7625 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7626 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7627 To.KRC:$mask, addr:$src)>;
7628 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7629 To.ImmAllZerosV)),
7630 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7631 addr:$src)>;
7632}
7633
7634let Predicates = [HasVLX, HasBWI] in {
7635 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7636 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7637}
7638let Predicates = [HasBWI] in {
7639 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7640}
7641let Predicates = [HasVLX, HasAVX512] in {
7642 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7643 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7644 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7645 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7646 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7647 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7648 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7649 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7650 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7651 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7652}
7653let Predicates = [HasAVX512] in {
7654 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7655 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7656 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7657 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7658 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7659}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007660
Craig Topper64378f42016-10-09 23:08:39 +00007661multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7662 SDNode ExtOp, PatFrag ExtLoad16> {
7663 // 128-bit patterns
7664 let Predicates = [HasVLX, HasBWI] in {
7665 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7666 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7667 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7668 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7669 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7670 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7671 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7672 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7673 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7674 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7675 }
7676 let Predicates = [HasVLX] in {
7677 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7678 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7679 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7680 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7681 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7682 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7683 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7684 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7685
7686 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7687 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7688 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7689 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7690 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7691 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7692 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7693 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7694
7695 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7696 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7697 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7698 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7699 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7700 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7701 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7702 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7703 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7704 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7705
7706 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7707 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7708 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7709 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7710 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7711 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7712 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7713 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7714
7715 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7716 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7717 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7718 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7719 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7720 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7721 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7722 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7723 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7724 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7725 }
7726 // 256-bit patterns
7727 let Predicates = [HasVLX, HasBWI] in {
7728 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7729 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7730 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7731 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7732 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7733 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7734 }
7735 let Predicates = [HasVLX] in {
7736 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7737 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7738 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7739 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7740 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7741 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7742 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7743 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7744
7745 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7746 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7747 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7748 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7749 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7750 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7751 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7752 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7753
7754 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7755 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7756 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7757 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7758 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7759 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7760
7761 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7762 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7763 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7764 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7765 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7766 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7767 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7768 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7769
7770 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7771 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7772 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7773 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7774 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7775 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7776 }
7777 // 512-bit patterns
7778 let Predicates = [HasBWI] in {
7779 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7780 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7781 }
7782 let Predicates = [HasAVX512] in {
7783 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7784 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7785
7786 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7787 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007788 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7789 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007790
7791 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7792 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7793
7794 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7795 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7796
7797 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7798 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7799 }
7800}
7801
7802defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7803defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7804
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007805//===----------------------------------------------------------------------===//
7806// GATHER - SCATTER Operations
7807
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007808multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7809 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007810 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7811 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007812 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7813 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007814 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007815 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007816 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7817 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7818 vectoraddr:$src2))]>, EVEX, EVEX_K,
7819 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007820}
Cameron McInally45325962014-03-26 13:50:50 +00007821
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007822multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7823 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7824 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007825 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007826 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007827 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007828let Predicates = [HasVLX] in {
7829 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007830 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007831 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007832 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007833 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007834 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007835 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007836 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007837}
Cameron McInally45325962014-03-26 13:50:50 +00007838}
7839
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007840multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7841 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007842 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007843 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007844 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007845 mgatherv8i64>, EVEX_V512;
7846let Predicates = [HasVLX] in {
7847 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007848 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007849 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007850 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007851 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007852 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007853 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7854 vx64xmem, mgatherv2i64>, EVEX_V128;
7855}
Cameron McInally45325962014-03-26 13:50:50 +00007856}
Michael Liao5bf95782014-12-04 05:20:33 +00007857
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007858
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007859defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7860 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7861
7862defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7863 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007864
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007865multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7866 X86MemOperand memop, PatFrag ScatterNode> {
7867
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007868let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007869
7870 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7871 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007872 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007873 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7874 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7875 _.KRCWM:$mask, vectoraddr:$dst))]>,
7876 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007877}
7878
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007879multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7880 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7881 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007882 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007883 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007884 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007885let Predicates = [HasVLX] in {
7886 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007887 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007888 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007889 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007890 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007891 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007892 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007893 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007894}
Cameron McInally45325962014-03-26 13:50:50 +00007895}
7896
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007897multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7898 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007899 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007900 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007901 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007902 mscatterv8i64>, EVEX_V512;
7903let Predicates = [HasVLX] in {
7904 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007905 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007906 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007907 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007908 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007909 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007910 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7911 vx64xmem, mscatterv2i64>, EVEX_V128;
7912}
Cameron McInally45325962014-03-26 13:50:50 +00007913}
7914
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007915defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7916 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007917
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007918defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7919 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007920
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007921// prefetch
7922multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7923 RegisterClass KRC, X86MemOperand memop> {
7924 let Predicates = [HasPFI], hasSideEffects = 1 in
7925 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007926 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007927 []>, EVEX, EVEX_K;
7928}
7929
7930defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007931 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007932
7933defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007934 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007935
7936defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007937 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007938
7939defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007940 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007941
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007942defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007943 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007944
7945defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007946 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007947
7948defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007949 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007950
7951defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007952 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007953
7954defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007955 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007956
7957defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007958 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007959
7960defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007961 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007962
7963defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007964 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007965
7966defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007967 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007968
7969defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007970 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007971
7972defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007973 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007974
7975defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007976 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007977
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007978// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007979def v64i1sextv64i8 : PatLeaf<(v64i8
7980 (X86vsext
7981 (v64i1 (X86pcmpgtm
7982 (bc_v64i8 (v16i32 immAllZerosV)),
7983 VR512:$src))))>;
7984def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7985def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7986def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007987
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007988multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007989def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007990 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007991 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7992}
Michael Liao5bf95782014-12-04 05:20:33 +00007993
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007994multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7995 string OpcodeStr, Predicate prd> {
7996let Predicates = [prd] in
7997 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7998
7999 let Predicates = [prd, HasVLX] in {
8000 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8001 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8002 }
8003}
8004
8005multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
8006 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
8007 HasBWI>;
8008 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
8009 HasBWI>, VEX_W;
8010 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
8011 HasDQI>;
8012 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
8013 HasDQI>, VEX_W;
8014}
Michael Liao5bf95782014-12-04 05:20:33 +00008015
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008016defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008017
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008018multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008019 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8020 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8021 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8022}
8023
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008024// Use 512bit version to implement 128/256 bit in case NoVLX.
8025multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008026 X86VectorVTInfo _> {
8027
8028 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8029 (_.KVT (COPY_TO_REGCLASS
8030 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008031 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008032 _.RC:$src, _.SubRegIdx)),
8033 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008034}
8035
8036multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008037 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8038 let Predicates = [prd] in
8039 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8040 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008041
8042 let Predicates = [prd, HasVLX] in {
8043 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008044 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008045 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008046 EVEX_V128;
8047 }
8048 let Predicates = [prd, NoVLX] in {
8049 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8050 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008051 }
8052}
8053
8054defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8055 avx512vl_i8_info, HasBWI>;
8056defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8057 avx512vl_i16_info, HasBWI>, VEX_W;
8058defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8059 avx512vl_i32_info, HasDQI>;
8060defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8061 avx512vl_i64_info, HasDQI>, VEX_W;
8062
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008063//===----------------------------------------------------------------------===//
8064// AVX-512 - COMPRESS and EXPAND
8065//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008066
Ayman Musad7a5ed42016-09-26 06:22:08 +00008067multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008068 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008069 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008070 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008071 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008072
Craig Toppere1cac152016-06-07 07:27:54 +00008073 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008074 def mr : AVX5128I<opc, MRMDestMem, (outs),
8075 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008076 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008077 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8078
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008079 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8080 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008081 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008082 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008083 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008084}
8085
Ayman Musad7a5ed42016-09-26 06:22:08 +00008086multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8087
8088 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8089 (_.VT _.RC:$src)),
8090 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8091 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8092}
8093
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008094multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8095 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008096 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8097 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008098
8099 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008100 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8101 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8102 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8103 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008104 }
8105}
8106
8107defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8108 EVEX;
8109defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8110 EVEX, VEX_W;
8111defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8112 EVEX;
8113defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8114 EVEX, VEX_W;
8115
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008116// expand
8117multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8118 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008119 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008120 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008121 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008122
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008123 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8124 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8125 (_.VT (X86expand (_.VT (bitconvert
8126 (_.LdFrag addr:$src1)))))>,
8127 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008128}
8129
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008130multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8131
8132 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8133 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8134 _.KRCWM:$mask, addr:$src)>;
8135
8136 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8137 (_.VT _.RC:$src0))),
8138 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8139 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8140}
8141
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008142multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8143 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008144 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8145 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008146
8147 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008148 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8149 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8150 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8151 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008152 }
8153}
8154
8155defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8156 EVEX;
8157defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8158 EVEX, VEX_W;
8159defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8160 EVEX;
8161defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8162 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008163
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008164//handle instruction reg_vec1 = op(reg_vec,imm)
8165// op(mem_vec,imm)
8166// op(broadcast(eltVt),imm)
8167//all instruction created with FROUND_CURRENT
8168multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008169 X86VectorVTInfo _>{
8170 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008171 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8172 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008173 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008174 (OpNode (_.VT _.RC:$src1),
8175 (i32 imm:$src2),
8176 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008177 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8178 (ins _.MemOp:$src1, i32u8imm:$src2),
8179 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8180 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8181 (i32 imm:$src2),
8182 (i32 FROUND_CURRENT))>;
8183 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8184 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8185 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8186 "${src1}"##_.BroadcastStr##", $src2",
8187 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8188 (i32 imm:$src2),
8189 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008190 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008191}
8192
8193//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8194multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8195 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008196 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008197 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8198 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008199 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008200 "$src1, {sae}, $src2",
8201 (OpNode (_.VT _.RC:$src1),
8202 (i32 imm:$src2),
8203 (i32 FROUND_NO_EXC))>, EVEX_B;
8204}
8205
8206multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8207 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8208 let Predicates = [prd] in {
8209 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8210 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8211 EVEX_V512;
8212 }
8213 let Predicates = [prd, HasVLX] in {
8214 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8215 EVEX_V128;
8216 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8217 EVEX_V256;
8218 }
8219}
8220
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008221//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8222// op(reg_vec2,mem_vec,imm)
8223// op(reg_vec2,broadcast(eltVt),imm)
8224//all instruction created with FROUND_CURRENT
8225multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008226 X86VectorVTInfo _>{
8227 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008228 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008229 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008230 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8231 (OpNode (_.VT _.RC:$src1),
8232 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008233 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008234 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008235 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8236 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8237 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8238 (OpNode (_.VT _.RC:$src1),
8239 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8240 (i32 imm:$src3),
8241 (i32 FROUND_CURRENT))>;
8242 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8243 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8244 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8245 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8246 (OpNode (_.VT _.RC:$src1),
8247 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8248 (i32 imm:$src3),
8249 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008250 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008251}
8252
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008253//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8254// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008255multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8256 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008257 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008258 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8259 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8260 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8261 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8262 (SrcInfo.VT SrcInfo.RC:$src2),
8263 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008264 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8265 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8266 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8267 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8268 (SrcInfo.VT (bitconvert
8269 (SrcInfo.LdFrag addr:$src2))),
8270 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008271 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008272}
8273
8274//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8275// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008276// op(reg_vec2,broadcast(eltVt),imm)
8277multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008278 X86VectorVTInfo _>:
8279 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8280
Craig Topper05948fb2016-08-02 05:11:15 +00008281 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008282 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8283 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8284 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8285 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8286 (OpNode (_.VT _.RC:$src1),
8287 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8288 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008289}
8290
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008291//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8292// op(reg_vec2,mem_scalar,imm)
8293//all instruction created with FROUND_CURRENT
8294multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008295 X86VectorVTInfo _> {
8296 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008297 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008298 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008299 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8300 (OpNode (_.VT _.RC:$src1),
8301 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008302 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008303 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008304 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008305 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008306 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8307 (OpNode (_.VT _.RC:$src1),
8308 (_.VT (scalar_to_vector
8309 (_.ScalarLdFrag addr:$src2))),
8310 (i32 imm:$src3),
8311 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008312 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008313}
8314
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008315//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8316multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8317 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008318 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008319 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008320 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008321 OpcodeStr, "$src3, {sae}, $src2, $src1",
8322 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008323 (OpNode (_.VT _.RC:$src1),
8324 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008325 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008326 (i32 FROUND_NO_EXC))>, EVEX_B;
8327}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008328//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8329multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8330 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008331 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8332 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008333 OpcodeStr, "$src3, {sae}, $src2, $src1",
8334 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008335 (OpNode (_.VT _.RC:$src1),
8336 (_.VT _.RC:$src2),
8337 (i32 imm:$src3),
8338 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008339}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008340
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008341multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8342 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008343 let Predicates = [prd] in {
8344 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008345 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008346 EVEX_V512;
8347
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008348 }
8349 let Predicates = [prd, HasVLX] in {
8350 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008351 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008352 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008353 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008354 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008355}
8356
Igor Breger2ae0fe32015-08-31 11:14:02 +00008357multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8358 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8359 let Predicates = [HasBWI] in {
8360 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8361 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8362 }
8363 let Predicates = [HasBWI, HasVLX] in {
8364 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8365 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8366 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8367 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8368 }
8369}
8370
Igor Breger00d9f842015-06-08 14:03:17 +00008371multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8372 bits<8> opc, SDNode OpNode>{
8373 let Predicates = [HasAVX512] in {
8374 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8375 }
8376 let Predicates = [HasAVX512, HasVLX] in {
8377 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8378 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8379 }
8380}
8381
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008382multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8383 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8384 let Predicates = [prd] in {
8385 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8386 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008387 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008388}
8389
Igor Breger1e58e8a2015-09-02 11:18:55 +00008390multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8391 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8392 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8393 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8394 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8395 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008396}
8397
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008398
Igor Breger1e58e8a2015-09-02 11:18:55 +00008399defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8400 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8401defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8402 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8403defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8404 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8405
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008406
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008407defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8408 0x50, X86VRange, HasDQI>,
8409 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8410defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8411 0x50, X86VRange, HasDQI>,
8412 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8413
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008414defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8415 0x51, X86VRange, HasDQI>,
8416 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8417defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8418 0x51, X86VRange, HasDQI>,
8419 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8420
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008421defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8422 0x57, X86Reduces, HasDQI>,
8423 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8424defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8425 0x57, X86Reduces, HasDQI>,
8426 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008427
Igor Breger1e58e8a2015-09-02 11:18:55 +00008428defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8429 0x27, X86GetMants, HasAVX512>,
8430 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8431defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8432 0x27, X86GetMants, HasAVX512>,
8433 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8434
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008435multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8436 bits<8> opc, SDNode OpNode = X86Shuf128>{
8437 let Predicates = [HasAVX512] in {
8438 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8439
8440 }
8441 let Predicates = [HasAVX512, HasVLX] in {
8442 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8443 }
8444}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008445let Predicates = [HasAVX512] in {
8446def : Pat<(v16f32 (ffloor VR512:$src)),
8447 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8448def : Pat<(v16f32 (fnearbyint VR512:$src)),
8449 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8450def : Pat<(v16f32 (fceil VR512:$src)),
8451 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8452def : Pat<(v16f32 (frint VR512:$src)),
8453 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8454def : Pat<(v16f32 (ftrunc VR512:$src)),
8455 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8456
8457def : Pat<(v8f64 (ffloor VR512:$src)),
8458 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8459def : Pat<(v8f64 (fnearbyint VR512:$src)),
8460 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8461def : Pat<(v8f64 (fceil VR512:$src)),
8462 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8463def : Pat<(v8f64 (frint VR512:$src)),
8464 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8465def : Pat<(v8f64 (ftrunc VR512:$src)),
8466 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8467}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008468
8469defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8470 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8471defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8472 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8473defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8474 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8475defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8476 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008477
Craig Topperc48fa892015-12-27 19:45:21 +00008478multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008479 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8480 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008481}
8482
Craig Topperc48fa892015-12-27 19:45:21 +00008483defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008484 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008485defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008486 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008487
Craig Topper7a299302016-06-09 07:06:38 +00008488multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008489 let Predicates = p in
8490 def NAME#_.VTName#rri:
8491 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8492 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8493 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8494}
8495
Craig Topper7a299302016-06-09 07:06:38 +00008496multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8497 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8498 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8499 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008500
Craig Topper7a299302016-06-09 07:06:38 +00008501defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008502 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008503 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8504 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8505 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8506 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8507 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008508 EVEX_CD8<8, CD8VF>;
8509
Igor Bregerf3ded812015-08-31 13:09:30 +00008510defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8511 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8512
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008513multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8514 X86VectorVTInfo _> {
8515 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008516 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008517 "$src1", "$src1",
8518 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8519
Craig Toppere1cac152016-06-07 07:27:54 +00008520 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8521 (ins _.MemOp:$src1), OpcodeStr,
8522 "$src1", "$src1",
8523 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8524 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008525}
8526
8527multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8528 X86VectorVTInfo _> :
8529 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008530 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8531 (ins _.ScalarMemOp:$src1), OpcodeStr,
8532 "${src1}"##_.BroadcastStr,
8533 "${src1}"##_.BroadcastStr,
8534 (_.VT (OpNode (X86VBroadcast
8535 (_.ScalarLdFrag addr:$src1))))>,
8536 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008537}
8538
8539multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8540 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8541 let Predicates = [prd] in
8542 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8543
8544 let Predicates = [prd, HasVLX] in {
8545 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8546 EVEX_V256;
8547 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8548 EVEX_V128;
8549 }
8550}
8551
8552multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8553 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8554 let Predicates = [prd] in
8555 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8556 EVEX_V512;
8557
8558 let Predicates = [prd, HasVLX] in {
8559 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8560 EVEX_V256;
8561 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8562 EVEX_V128;
8563 }
8564}
8565
8566multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8567 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008568 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008569 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008570 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8571 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008572}
8573
8574multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8575 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008576 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8577 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008578}
8579
8580multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8581 bits<8> opc_d, bits<8> opc_q,
8582 string OpcodeStr, SDNode OpNode> {
8583 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8584 HasAVX512>,
8585 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8586 HasBWI>;
8587}
8588
8589defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8590
Craig Topper056c9062016-08-28 22:20:48 +00008591let Predicates = [HasBWI, HasVLX] in {
8592 def : Pat<(xor
8593 (bc_v2i64 (v16i1sextv16i8)),
8594 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
8595 (VPABSBZ128rr VR128:$src)>;
8596 def : Pat<(xor
8597 (bc_v2i64 (v8i1sextv8i16)),
8598 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
8599 (VPABSWZ128rr VR128:$src)>;
8600 def : Pat<(xor
8601 (bc_v4i64 (v32i1sextv32i8)),
8602 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
8603 (VPABSBZ256rr VR256:$src)>;
8604 def : Pat<(xor
8605 (bc_v4i64 (v16i1sextv16i16)),
8606 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
8607 (VPABSWZ256rr VR256:$src)>;
8608}
8609let Predicates = [HasAVX512, HasVLX] in {
8610 def : Pat<(xor
8611 (bc_v2i64 (v4i1sextv4i32)),
8612 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
8613 (VPABSDZ128rr VR128:$src)>;
8614 def : Pat<(xor
8615 (bc_v4i64 (v8i1sextv8i32)),
8616 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
8617 (VPABSDZ256rr VR256:$src)>;
8618}
8619
8620let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008621def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008622 (bc_v8i64 (v16i1sextv16i32)),
8623 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008624 (VPABSDZrr VR512:$src)>;
8625def : Pat<(xor
8626 (bc_v8i64 (v8i1sextv8i64)),
8627 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8628 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008629}
Craig Topper850feaf2016-08-28 22:20:51 +00008630let Predicates = [HasBWI] in {
8631def : Pat<(xor
8632 (bc_v8i64 (v64i1sextv64i8)),
8633 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8634 (VPABSBZrr VR512:$src)>;
8635def : Pat<(xor
8636 (bc_v8i64 (v32i1sextv32i16)),
8637 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8638 (VPABSWZrr VR512:$src)>;
8639}
Igor Bregerf2460112015-07-26 14:41:44 +00008640
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008641multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8642
8643 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008644}
8645
8646defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8647defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8648
Igor Breger24cab0f2015-11-16 07:22:00 +00008649//===---------------------------------------------------------------------===//
8650// Replicate Single FP - MOVSHDUP and MOVSLDUP
8651//===---------------------------------------------------------------------===//
8652multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8653 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8654 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008655}
8656
8657defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8658defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008659
8660//===----------------------------------------------------------------------===//
8661// AVX-512 - MOVDDUP
8662//===----------------------------------------------------------------------===//
8663
8664multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8665 X86VectorVTInfo _> {
8666 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8667 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8668 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008669 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8670 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8671 (_.VT (OpNode (_.VT (scalar_to_vector
8672 (_.ScalarLdFrag addr:$src)))))>,
8673 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008674}
8675
8676multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8677 AVX512VLVectorVTInfo VTInfo> {
8678
8679 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8680
8681 let Predicates = [HasAVX512, HasVLX] in {
8682 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8683 EVEX_V256;
8684 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8685 EVEX_V128;
8686 }
8687}
8688
8689multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8690 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8691 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008692}
8693
8694defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8695
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008696let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008697def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008698 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008699def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008700 (VMOVDDUPZ128rm addr:$src)>;
8701def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8702 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8703}
Igor Breger1f782962015-11-19 08:26:56 +00008704
Igor Bregerf2460112015-07-26 14:41:44 +00008705//===----------------------------------------------------------------------===//
8706// AVX-512 - Unpack Instructions
8707//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008708defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8709 SSE_ALU_ITINS_S>;
8710defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8711 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008712
8713defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8714 SSE_INTALU_ITINS_P, HasBWI>;
8715defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8716 SSE_INTALU_ITINS_P, HasBWI>;
8717defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8718 SSE_INTALU_ITINS_P, HasBWI>;
8719defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8720 SSE_INTALU_ITINS_P, HasBWI>;
8721
8722defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8723 SSE_INTALU_ITINS_P, HasAVX512>;
8724defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8725 SSE_INTALU_ITINS_P, HasAVX512>;
8726defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8727 SSE_INTALU_ITINS_P, HasAVX512>;
8728defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8729 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008730
8731//===----------------------------------------------------------------------===//
8732// AVX-512 - Extract & Insert Integer Instructions
8733//===----------------------------------------------------------------------===//
8734
8735multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8736 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008737 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8738 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8739 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8740 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8741 imm:$src2)))),
8742 addr:$dst)]>,
8743 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008744}
8745
8746multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8747 let Predicates = [HasBWI] in {
8748 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8749 (ins _.RC:$src1, u8imm:$src2),
8750 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8751 [(set GR32orGR64:$dst,
8752 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8753 EVEX, TAPD;
8754
8755 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8756 }
8757}
8758
8759multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8760 let Predicates = [HasBWI] in {
8761 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8762 (ins _.RC:$src1, u8imm:$src2),
8763 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8764 [(set GR32orGR64:$dst,
8765 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8766 EVEX, PD;
8767
Craig Topper99f6b622016-05-01 01:03:56 +00008768 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008769 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8770 (ins _.RC:$src1, u8imm:$src2),
8771 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8772 EVEX, TAPD;
8773
Igor Bregerdefab3c2015-10-08 12:55:01 +00008774 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8775 }
8776}
8777
8778multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8779 RegisterClass GRC> {
8780 let Predicates = [HasDQI] in {
8781 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8782 (ins _.RC:$src1, u8imm:$src2),
8783 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8784 [(set GRC:$dst,
8785 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8786 EVEX, TAPD;
8787
Craig Toppere1cac152016-06-07 07:27:54 +00008788 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8789 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8790 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8791 [(store (extractelt (_.VT _.RC:$src1),
8792 imm:$src2),addr:$dst)]>,
8793 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008794 }
8795}
8796
8797defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8798defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8799defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8800defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8801
8802multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8803 X86VectorVTInfo _, PatFrag LdFrag> {
8804 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8805 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8806 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8807 [(set _.RC:$dst,
8808 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8809 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8810}
8811
8812multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8813 X86VectorVTInfo _, PatFrag LdFrag> {
8814 let Predicates = [HasBWI] in {
8815 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8816 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8817 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8818 [(set _.RC:$dst,
8819 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8820
8821 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8822 }
8823}
8824
8825multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8826 X86VectorVTInfo _, RegisterClass GRC> {
8827 let Predicates = [HasDQI] in {
8828 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8829 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8830 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8831 [(set _.RC:$dst,
8832 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8833 EVEX_4V, TAPD;
8834
8835 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8836 _.ScalarLdFrag>, TAPD;
8837 }
8838}
8839
8840defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8841 extloadi8>, TAPD;
8842defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8843 extloadi16>, PD;
8844defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8845defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008846//===----------------------------------------------------------------------===//
8847// VSHUFPS - VSHUFPD Operations
8848//===----------------------------------------------------------------------===//
8849multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8850 AVX512VLVectorVTInfo VTInfo_FP>{
8851 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8852 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8853 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008854}
8855
8856defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8857defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008858//===----------------------------------------------------------------------===//
8859// AVX-512 - Byte shift Left/Right
8860//===----------------------------------------------------------------------===//
8861
8862multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8863 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8864 def rr : AVX512<opc, MRMr,
8865 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8866 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8867 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008868 def rm : AVX512<opc, MRMm,
8869 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8870 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8871 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008872 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8873 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008874}
8875
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008876multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008877 Format MRMm, string OpcodeStr, Predicate prd>{
8878 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008879 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008880 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008881 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008882 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008883 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008884 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008885 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008886 }
8887}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008888defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008889 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008890defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008891 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8892
8893
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008894multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008895 string OpcodeStr, X86VectorVTInfo _dst,
8896 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008897 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008898 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008899 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008900 [(set _dst.RC:$dst,(_dst.VT
8901 (OpNode (_src.VT _src.RC:$src1),
8902 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008903 def rm : AVX512BI<opc, MRMSrcMem,
8904 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8905 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8906 [(set _dst.RC:$dst,(_dst.VT
8907 (OpNode (_src.VT _src.RC:$src1),
8908 (_src.VT (bitconvert
8909 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008910}
8911
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008912multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008913 string OpcodeStr, Predicate prd> {
8914 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008915 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8916 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008917 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008918 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8919 v32i8x_info>, EVEX_V256;
8920 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8921 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008922 }
8923}
8924
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008925defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008926 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008927
8928multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008929 X86VectorVTInfo _>{
8930 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008931 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8932 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008933 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008934 (OpNode (_.VT _.RC:$src1),
8935 (_.VT _.RC:$src2),
8936 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008937 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008938 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8939 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8940 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8941 (OpNode (_.VT _.RC:$src1),
8942 (_.VT _.RC:$src2),
8943 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008944 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008945 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8946 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8947 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8948 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8949 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8950 (OpNode (_.VT _.RC:$src1),
8951 (_.VT _.RC:$src2),
8952 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008953 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008954 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008955 }// Constraints = "$src1 = $dst"
8956}
8957
8958multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8959 let Predicates = [HasAVX512] in
8960 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8961 let Predicates = [HasAVX512, HasVLX] in {
8962 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8963 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8964 }
8965}
8966
8967defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8968defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8969
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008970//===----------------------------------------------------------------------===//
8971// AVX-512 - FixupImm
8972//===----------------------------------------------------------------------===//
8973
8974multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008975 X86VectorVTInfo _>{
8976 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008977 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8978 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8979 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8980 (OpNode (_.VT _.RC:$src1),
8981 (_.VT _.RC:$src2),
8982 (_.IntVT _.RC:$src3),
8983 (i32 imm:$src4),
8984 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008985 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8986 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8987 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8988 (OpNode (_.VT _.RC:$src1),
8989 (_.VT _.RC:$src2),
8990 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8991 (i32 imm:$src4),
8992 (i32 FROUND_CURRENT))>;
8993 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8994 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8995 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8996 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8997 (OpNode (_.VT _.RC:$src1),
8998 (_.VT _.RC:$src2),
8999 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9000 (i32 imm:$src4),
9001 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009002 } // Constraints = "$src1 = $dst"
9003}
9004
9005multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009006 SDNode OpNode, X86VectorVTInfo _>{
9007let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009008 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9009 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009010 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009011 "$src2, $src3, {sae}, $src4",
9012 (OpNode (_.VT _.RC:$src1),
9013 (_.VT _.RC:$src2),
9014 (_.IntVT _.RC:$src3),
9015 (i32 imm:$src4),
9016 (i32 FROUND_NO_EXC))>, EVEX_B;
9017 }
9018}
9019
9020multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9021 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009022 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9023 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009024 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9025 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9026 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9027 (OpNode (_.VT _.RC:$src1),
9028 (_.VT _.RC:$src2),
9029 (_src3VT.VT _src3VT.RC:$src3),
9030 (i32 imm:$src4),
9031 (i32 FROUND_CURRENT))>;
9032
9033 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9034 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9035 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9036 "$src2, $src3, {sae}, $src4",
9037 (OpNode (_.VT _.RC:$src1),
9038 (_.VT _.RC:$src2),
9039 (_src3VT.VT _src3VT.RC:$src3),
9040 (i32 imm:$src4),
9041 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009042 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9043 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9044 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9045 (OpNode (_.VT _.RC:$src1),
9046 (_.VT _.RC:$src2),
9047 (_src3VT.VT (scalar_to_vector
9048 (_src3VT.ScalarLdFrag addr:$src3))),
9049 (i32 imm:$src4),
9050 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009051 }
9052}
9053
9054multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9055 let Predicates = [HasAVX512] in
9056 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9057 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9058 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9059 let Predicates = [HasAVX512, HasVLX] in {
9060 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9061 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9062 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9063 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9064 }
9065}
9066
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009067defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9068 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009069 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009070defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9071 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009072 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009073defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009074 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009075defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009076 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009077
9078
9079
9080// Patterns used to select SSE scalar fp arithmetic instructions from
9081// either:
9082//
9083// (1) a scalar fp operation followed by a blend
9084//
9085// The effect is that the backend no longer emits unnecessary vector
9086// insert instructions immediately after SSE scalar fp instructions
9087// like addss or mulss.
9088//
9089// For example, given the following code:
9090// __m128 foo(__m128 A, __m128 B) {
9091// A[0] += B[0];
9092// return A;
9093// }
9094//
9095// Previously we generated:
9096// addss %xmm0, %xmm1
9097// movss %xmm1, %xmm0
9098//
9099// We now generate:
9100// addss %xmm1, %xmm0
9101//
9102// (2) a vector packed single/double fp operation followed by a vector insert
9103//
9104// The effect is that the backend converts the packed fp instruction
9105// followed by a vector insert into a single SSE scalar fp instruction.
9106//
9107// For example, given the following code:
9108// __m128 foo(__m128 A, __m128 B) {
9109// __m128 C = A + B;
9110// return (__m128) {c[0], a[1], a[2], a[3]};
9111// }
9112//
9113// Previously we generated:
9114// addps %xmm0, %xmm1
9115// movss %xmm1, %xmm0
9116//
9117// We now generate:
9118// addss %xmm1, %xmm0
9119
9120// TODO: Some canonicalization in lowering would simplify the number of
9121// patterns we have to try to match.
9122multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9123 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009124 // extracted scalar math op with insert via movss
9125 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
9126 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
9127 FR32:$src))))),
9128 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
9129 (COPY_TO_REGCLASS FR32:$src, VR128))>;
9130
Craig Topper5625d242016-07-29 06:06:00 +00009131 // extracted scalar math op with insert via blend
9132 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
9133 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
9134 FR32:$src))), (i8 1))),
9135 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
9136 (COPY_TO_REGCLASS FR32:$src, VR128))>;
9137
9138 // vector math op with insert via movss
9139 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
9140 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
9141 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9142
9143 // vector math op with insert via blend
9144 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
9145 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
9146 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9147 }
9148}
9149
9150defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9151defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9152defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9153defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9154
9155multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9156 let Predicates = [HasAVX512] in {
9157 // extracted scalar math op with insert via movsd
9158 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
9159 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
9160 FR64:$src))))),
9161 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
9162 (COPY_TO_REGCLASS FR64:$src, VR128))>;
9163
9164 // extracted scalar math op with insert via blend
9165 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
9166 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
9167 FR64:$src))), (i8 1))),
9168 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
9169 (COPY_TO_REGCLASS FR64:$src, VR128))>;
9170
9171 // vector math op with insert via movsd
9172 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
9173 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
9174 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9175
9176 // vector math op with insert via blend
9177 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
9178 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
9179 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9180 }
9181}
9182
9183defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9184defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9185defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9186defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;