blob: 8beafb92de79cbf1bd7d92eb9a14e9a9e7ea4782 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Evan Cheng11db0682010-08-11 06:22:01 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
64def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
65def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
66def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000067
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
76
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000081
82def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000085def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
90 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Chris Lattner48be23c2008-01-15 22:02:54 +000092def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000093 [SDNPHasChain, SDNPOptInFlag]>;
94
95def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
96 [SDNPInFlag]>;
97def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
98 [SDNPInFlag]>;
99
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
101 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
112 [SDNPOutFlag]>;
113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000115 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
135 [SDNPHasChain]>;
136def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
138def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
139 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000140
Evan Chengf609bb82010-01-19 00:44:15 +0000141def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
142
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
144 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
145
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000146
147def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
148
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000149//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000150// ARM Instruction Predicate Definitions.
151//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
153def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
154def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
155def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
157def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
158def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
159def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
160def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
161def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
162def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
163def HasNEON : Predicate<"Subtarget->hasNEON()">;
164def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000165def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
167def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000168def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb : Predicate<"Subtarget->isThumb()">;
170def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
171def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
172def IsARM : Predicate<"!Subtarget->isThumb()">;
173def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
174def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000176// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def UseMovt : Predicate<"Subtarget->useMovt()">;
178def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
179def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000180
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000181//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000182// ARM Flag Definitions.
183
184class RegConstraint<string C> {
185 string Constraints = C;
186}
187
188//===----------------------------------------------------------------------===//
189// ARM specific transformation functions and pattern fragments.
190//
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
193// so_imm_neg def below.
194def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000196}]>;
197
198// so_imm_not_XFORM - Return a so_imm value packed into the format described for
199// so_imm_not def below.
200def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
Evan Chenga8e29892007-01-19 07:51:42 +0000204/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
205def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
209/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
210def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000212}]>;
213
Jim Grosbach64171712010-02-16 21:07:46 +0000214def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
217 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chenga2515702007-03-19 07:09:02 +0000219def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 PatLeaf<(imm), [{
221 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
222 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
225def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000226 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000227}]>;
228
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
230/// e.g., 0xf000ffff
231def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000232 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000233 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000234}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000235 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000236 let PrintMethod = "printBitfieldInvMaskImmOperand";
237}
238
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000240def hi16 : SDNodeXForm<imm, [{
241 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
242}]>;
243
244def lo16AllZero : PatLeaf<(i32 imm), [{
245 // Returns true if all low 16-bits are 0.
246 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000247}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248
Jim Grosbach64171712010-02-16 21:07:46 +0000249/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000250/// [0.65535].
251def imm0_65535 : PatLeaf<(i32 imm), [{
252 return (uint32_t)N->getZExtValue() < 65536;
253}]>;
254
Evan Cheng37f25d92008-08-28 23:39:26 +0000255class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
256class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Jim Grosbach0a145f32010-02-16 20:17:57 +0000258/// adde and sube predicates - True based on whether the carry flag output
259/// will be needed or not.
260def adde_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def sube_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def adde_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269def sube_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272
Evan Chenga8e29892007-01-19 07:51:42 +0000273//===----------------------------------------------------------------------===//
274// Operand Definitions.
275//
276
277// Branch target.
278def brtarget : Operand<OtherVT>;
279
Evan Chenga8e29892007-01-19 07:51:42 +0000280// A list of registers separated by comma. Used by load/store multiple.
281def reglist : Operand<i32> {
282 let PrintMethod = "printRegisterList";
283}
284
285// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
286def cpinst_operand : Operand<i32> {
287 let PrintMethod = "printCPInstOperand";
288}
289
290def jtblock_operand : Operand<i32> {
291 let PrintMethod = "printJTBlockOperand";
292}
Evan Cheng66ac5312009-07-25 00:33:29 +0000293def jt2block_operand : Operand<i32> {
294 let PrintMethod = "printJT2BlockOperand";
295}
Evan Chenga8e29892007-01-19 07:51:42 +0000296
297// Local PC labels.
298def pclabel : Operand<i32> {
299 let PrintMethod = "printPCLabel";
300}
301
Jim Grosbachb35ad412010-10-13 19:56:10 +0000302// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
303def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
304 int32_t v = (int32_t)N->getZExtValue();
305 return v == 8 || v == 16 || v == 24; }]> {
306 string EncoderMethod = "getRotImmOpValue";
307}
308
Bob Wilson22f5dc72010-08-16 18:27:34 +0000309// shift_imm: An integer that encodes a shift amount and the type of shift
310// (currently either asr or lsl) using the same encoding used for the
311// immediates in so_reg operands.
312def shift_imm : Operand<i32> {
313 let PrintMethod = "printShiftImmOperand";
314}
315
Evan Chenga8e29892007-01-19 07:51:42 +0000316// shifter_operand operands: so_reg and so_imm.
317def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000318 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000319 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000320 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000321 let PrintMethod = "printSORegOperand";
322 let MIOperandInfo = (ops GPR, GPR, i32imm);
323}
324
325// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
326// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
327// represented in the imm field in the same 12-bit form that they are encoded
328// into so_imm instructions: the 8-bit immediate is the least significant bits
329// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000330def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000331 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000332 let PrintMethod = "printSOImmOperand";
333}
334
Evan Chengc70d1842007-03-20 08:11:30 +0000335// Break so_imm's up into two pieces. This handles immediates with up to 16
336// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
337// get the first/second pieces.
338def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000339 PatLeaf<(imm), [{
340 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
341 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000342 let PrintMethod = "printSOImm2PartOperand";
343}
344
345def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000346 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000348}]>;
349
350def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000351 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000353}]>;
354
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000355def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
356 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
357 }]> {
358 let PrintMethod = "printSOImm2PartOperand";
359}
360
361def so_neg_imm2part_1 : SDNodeXForm<imm, [{
362 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
363 return CurDAG->getTargetConstant(V, MVT::i32);
364}]>;
365
366def so_neg_imm2part_2 : SDNodeXForm<imm, [{
367 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
368 return CurDAG->getTargetConstant(V, MVT::i32);
369}]>;
370
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000371/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
372def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
373 return (int32_t)N->getZExtValue() < 32;
374}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000375
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000376/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
377def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
378 return (int32_t)N->getZExtValue() < 32;
379}]> {
380 string EncoderMethod = "getImmMinusOneOpValue";
381}
382
Evan Chenga8e29892007-01-19 07:51:42 +0000383// Define ARM specific addressing modes.
384
Jim Grosbach82891622010-09-29 19:03:54 +0000385// addrmode2base := reg +/- imm12
386//
387def addrmode2base : Operand<i32>,
388 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
389 let PrintMethod = "printAddrMode2Operand";
390 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
391}
392// addrmode2shop := reg +/- reg shop imm
393//
394def addrmode2shop : Operand<i32>,
395 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
396 let PrintMethod = "printAddrMode2Operand";
397 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
398}
399
400// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000401//
402def addrmode2 : Operand<i32>,
403 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
404 let PrintMethod = "printAddrMode2Operand";
405 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
406}
407
408def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000409 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
410 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000411 let PrintMethod = "printAddrMode2OffsetOperand";
412 let MIOperandInfo = (ops GPR, i32imm);
413}
414
415// addrmode3 := reg +/- reg
416// addrmode3 := reg +/- imm8
417//
418def addrmode3 : Operand<i32>,
419 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
420 let PrintMethod = "printAddrMode3Operand";
421 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
422}
423
424def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000425 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
426 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000427 let PrintMethod = "printAddrMode3OffsetOperand";
428 let MIOperandInfo = (ops GPR, i32imm);
429}
430
431// addrmode4 := reg, <mode|W>
432//
433def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000434 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000435 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000436 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000437}
438
439// addrmode5 := reg +/- imm8*4
440//
441def addrmode5 : Operand<i32>,
442 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
443 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000444 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000445}
446
Bob Wilson8b024a52009-07-01 23:16:05 +0000447// addrmode6 := reg with optional writeback
448//
449def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000450 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000451 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000452 let MIOperandInfo = (ops GPR:$addr, i32imm);
453}
454
455def am6offset : Operand<i32> {
456 let PrintMethod = "printAddrMode6OffsetOperand";
457 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000458}
459
Evan Chenga8e29892007-01-19 07:51:42 +0000460// addrmodepc := pc + reg
461//
462def addrmodepc : Operand<i32>,
463 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
464 let PrintMethod = "printAddrModePCOperand";
465 let MIOperandInfo = (ops GPR, i32imm);
466}
467
Bob Wilson4f38b382009-08-21 21:58:55 +0000468def nohash_imm : Operand<i32> {
469 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000470}
471
Evan Chenga8e29892007-01-19 07:51:42 +0000472//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000473
Evan Cheng37f25d92008-08-28 23:39:26 +0000474include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000475
476//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000477// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000478//
479
Evan Cheng3924f782008-08-29 07:36:24 +0000480/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000481/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000482multiclass AsI1_bin_irs<bits<4> opcod, string opc,
483 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
484 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000485 // The register-immediate version is re-materializable. This is useful
486 // in particular for taking the address of a local.
487 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000488 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
489 iii, opc, "\t$Rd, $Rn, $imm",
490 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
491 bits<4> Rd;
492 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000493 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000494 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000495 let Inst{15-12} = Rd;
496 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000497 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000498 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000499 }
Jim Grosbach62547262010-10-11 18:51:51 +0000500 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
501 iir, opc, "\t$Rd, $Rn, $Rm",
502 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000503 bits<4> Rd;
504 bits<4> Rn;
505 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000506 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000507 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000508 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000509 let Inst{3-0} = Rm;
510 let Inst{15-12} = Rd;
511 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000512 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000513 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
514 iis, opc, "\t$Rd, $Rn, $shift",
515 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000516 bits<4> Rd;
517 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000518 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000519 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000520 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000521 let Inst{15-12} = Rd;
522 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000523 }
Evan Chenga8e29892007-01-19 07:51:42 +0000524}
525
Evan Cheng1e249e32009-06-25 20:59:23 +0000526/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000527/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000528let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000529multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
530 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
531 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000532 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
533 iii, opc, "\t$Rd, $Rn, $imm",
534 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
535 bits<4> Rd;
536 bits<4> Rn;
537 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000538 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000539 let Inst{15-12} = Rd;
540 let Inst{19-16} = Rn;
541 let Inst{11-0} = imm;
542 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000543 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000544 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
545 iir, opc, "\t$Rd, $Rn, $Rm",
546 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
547 bits<4> Rd;
548 bits<4> Rn;
549 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000550 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000551 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000552 let isCommutable = Commutable;
553 let Inst{3-0} = Rm;
554 let Inst{15-12} = Rd;
555 let Inst{19-16} = Rn;
556 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000557 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000558 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
559 iis, opc, "\t$Rd, $Rn, $shift",
560 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
561 bits<4> Rd;
562 bits<4> Rn;
563 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000564 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000565 let Inst{11-0} = shift;
566 let Inst{15-12} = Rd;
567 let Inst{19-16} = Rn;
568 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000569 }
Evan Cheng071a2792007-09-11 19:55:27 +0000570}
Evan Chengc85e8322007-07-05 07:13:32 +0000571}
572
573/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000574/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000575/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000576let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000577multiclass AI1_cmp_irs<bits<4> opcod, string opc,
578 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
579 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000580 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
581 opc, "\t$Rn, $imm",
582 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000583 bits<4> Rn;
584 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000585 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000586 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000587 let Inst{19-16} = Rn;
588 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000589 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000590 let Inst{20} = 1;
591 }
592 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
593 opc, "\t$Rn, $Rm",
594 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000595 bits<4> Rn;
596 bits<4> Rm;
597 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000598 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000599 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000600 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000601 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000602 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000603 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000604 }
605 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
606 opc, "\t$Rn, $shift",
607 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000608 bits<4> Rn;
609 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000610 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000611 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000612 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000613 let Inst{19-16} = Rn;
614 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000615 }
Evan Cheng071a2792007-09-11 19:55:27 +0000616}
Evan Chenga8e29892007-01-19 07:51:42 +0000617}
618
Evan Cheng576a3962010-09-25 00:49:35 +0000619/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000620/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000621/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000622multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000623 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
624 IIC_iEXTr, opc, "\t$Rd, $Rm",
625 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000626 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000627 bits<4> Rd;
628 bits<4> Rm;
629 let Inst{15-12} = Rd;
630 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000631 let Inst{11-10} = 0b00;
632 let Inst{19-16} = 0b1111;
633 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000634 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
635 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
636 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000637 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000638 bits<4> Rd;
639 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000640 bits<2> rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000641 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000642 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000643 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000644 let Inst{19-16} = 0b1111;
645 }
Evan Chenga8e29892007-01-19 07:51:42 +0000646}
647
Evan Cheng576a3962010-09-25 00:49:35 +0000648multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000649 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
650 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000651 [/* For disassembly only; pattern left blank */]>,
652 Requires<[IsARM, HasV6]> {
653 let Inst{11-10} = 0b00;
654 let Inst{19-16} = 0b1111;
655 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000656 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
657 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000658 [/* For disassembly only; pattern left blank */]>,
659 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000660 bits<2> rot;
661 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000662 let Inst{19-16} = 0b1111;
663 }
664}
665
Evan Cheng576a3962010-09-25 00:49:35 +0000666/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000667/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000668multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000669 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
670 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
671 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000672 Requires<[IsARM, HasV6]> {
673 let Inst{11-10} = 0b00;
674 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000675 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
676 rot_imm:$rot),
677 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
678 [(set GPR:$Rd, (opnode GPR:$Rn,
679 (rotr GPR:$Rm, rot_imm:$rot)))]>,
680 Requires<[IsARM, HasV6]> {
681 bits<4> Rn;
682 bits<2> rot;
683 let Inst{19-16} = Rn;
684 let Inst{11-10} = rot;
685 }
Evan Chenga8e29892007-01-19 07:51:42 +0000686}
687
Johnny Chen2ec5e492010-02-22 21:50:40 +0000688// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000689multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000690 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
691 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000692 [/* For disassembly only; pattern left blank */]>,
693 Requires<[IsARM, HasV6]> {
694 let Inst{11-10} = 0b00;
695 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000696 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
697 rot_imm:$rot),
698 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000699 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000700 Requires<[IsARM, HasV6]> {
701 bits<4> Rn;
702 bits<2> rot;
703 let Inst{19-16} = Rn;
704 let Inst{11-10} = rot;
705 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000706}
707
Evan Cheng62674222009-06-25 23:34:10 +0000708/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
709let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000710multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
711 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000712 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
713 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
714 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000715 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000716 bits<4> Rd;
717 bits<4> Rn;
718 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000719 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000720 let Inst{15-12} = Rd;
721 let Inst{19-16} = Rn;
722 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000723 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000724 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
725 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
726 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000727 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000728 bits<4> Rd;
729 bits<4> Rn;
730 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000731 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000732 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000733 let isCommutable = Commutable;
734 let Inst{3-0} = Rm;
735 let Inst{15-12} = Rd;
736 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000737 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000738 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
739 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
740 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000741 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000742 bits<4> Rd;
743 bits<4> Rn;
744 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000745 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000746 let Inst{11-0} = shift;
747 let Inst{15-12} = Rd;
748 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000749 }
Jim Grosbache5165492009-11-09 00:11:35 +0000750}
751// Carry setting variants
752let Defs = [CPSR] in {
753multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
754 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000755 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
756 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
757 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000758 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000759 bits<4> Rd;
760 bits<4> Rn;
761 bits<12> imm;
762 let Inst{15-12} = Rd;
763 let Inst{19-16} = Rn;
764 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000765 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000766 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000767 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000768 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
769 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
770 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000771 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000772 bits<4> Rd;
773 bits<4> Rn;
774 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000775 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000776 let isCommutable = Commutable;
777 let Inst{3-0} = Rm;
778 let Inst{15-12} = Rd;
779 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000780 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000781 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000782 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000783 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
784 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
785 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000786 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000787 bits<4> Rd;
788 bits<4> Rn;
789 bits<12> shift;
790 let Inst{11-0} = shift;
791 let Inst{15-12} = Rd;
792 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000793 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000794 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000795 }
Evan Cheng071a2792007-09-11 19:55:27 +0000796}
Evan Chengc85e8322007-07-05 07:13:32 +0000797}
Jim Grosbache5165492009-11-09 00:11:35 +0000798}
Evan Chengc85e8322007-07-05 07:13:32 +0000799
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000800//===----------------------------------------------------------------------===//
801// Instructions
802//===----------------------------------------------------------------------===//
803
Evan Chenga8e29892007-01-19 07:51:42 +0000804//===----------------------------------------------------------------------===//
805// Miscellaneous Instructions.
806//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000807
Evan Chenga8e29892007-01-19 07:51:42 +0000808/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
809/// the function. The first operand is the ID# for this instruction, the second
810/// is the index into the MachineConstantPool that this is, the third is the
811/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000812let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000813def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000814PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000815 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000816
Jim Grosbach4642ad32010-02-22 23:10:38 +0000817// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
818// from removing one half of the matched pairs. That breaks PEI, which assumes
819// these will always be in pairs, and asserts if it finds otherwise. Better way?
820let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000821def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000822PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000823 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000824
Jim Grosbach64171712010-02-16 21:07:46 +0000825def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000826PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000827 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000828}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000829
Johnny Chenf4d81052010-02-12 22:53:19 +0000830def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000831 [/* For disassembly only; pattern left blank */]>,
832 Requires<[IsARM, HasV6T2]> {
833 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000834 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000835 let Inst{7-0} = 0b00000000;
836}
837
Johnny Chenf4d81052010-02-12 22:53:19 +0000838def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
839 [/* For disassembly only; pattern left blank */]>,
840 Requires<[IsARM, HasV6T2]> {
841 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000842 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000843 let Inst{7-0} = 0b00000001;
844}
845
846def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
847 [/* For disassembly only; pattern left blank */]>,
848 Requires<[IsARM, HasV6T2]> {
849 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000850 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000851 let Inst{7-0} = 0b00000010;
852}
853
854def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
855 [/* For disassembly only; pattern left blank */]>,
856 Requires<[IsARM, HasV6T2]> {
857 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000858 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000859 let Inst{7-0} = 0b00000011;
860}
861
Johnny Chen2ec5e492010-02-22 21:50:40 +0000862def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
863 "\t$dst, $a, $b",
864 [/* For disassembly only; pattern left blank */]>,
865 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000866 bits<4> Rd;
867 bits<4> Rn;
868 bits<4> Rm;
869 let Inst{3-0} = Rm;
870 let Inst{15-12} = Rd;
871 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000872 let Inst{27-20} = 0b01101000;
873 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000874 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000875}
876
Johnny Chenf4d81052010-02-12 22:53:19 +0000877def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
878 [/* For disassembly only; pattern left blank */]>,
879 Requires<[IsARM, HasV6T2]> {
880 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000881 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000882 let Inst{7-0} = 0b00000100;
883}
884
Johnny Chenc6f7b272010-02-11 18:12:29 +0000885// The i32imm operand $val can be used by a debugger to store more information
886// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000887def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000888 [/* For disassembly only; pattern left blank */]>,
889 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000890 bits<16> val;
891 let Inst{3-0} = val{3-0};
892 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000893 let Inst{27-20} = 0b00010010;
894 let Inst{7-4} = 0b0111;
895}
896
Johnny Chenb98e1602010-02-12 18:55:33 +0000897// Change Processor State is a system instruction -- for disassembly only.
898// The singleton $opt operand contains the following information:
899// opt{4-0} = mode from Inst{4-0}
900// opt{5} = changemode from Inst{17}
901// opt{8-6} = AIF from Inst{8-6}
902// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000903// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000904def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000905 [/* For disassembly only; pattern left blank */]>,
906 Requires<[IsARM]> {
907 let Inst{31-28} = 0b1111;
908 let Inst{27-20} = 0b00010000;
909 let Inst{16} = 0;
910 let Inst{5} = 0;
911}
912
Johnny Chenb92a23f2010-02-21 04:42:01 +0000913// Preload signals the memory system of possible future data/instruction access.
914// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000915//
916// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
917// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000918multiclass APreLoad<bit data, bit read, string opc> {
919
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000920 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000921 !strconcat(opc, "\t[$base, $imm]"), []> {
922 let Inst{31-26} = 0b111101;
923 let Inst{25} = 0; // 0 for immediate form
924 let Inst{24} = data;
925 let Inst{22} = read;
926 let Inst{21-20} = 0b01;
927 }
928
929 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
930 !strconcat(opc, "\t$addr"), []> {
931 let Inst{31-26} = 0b111101;
932 let Inst{25} = 1; // 1 for register form
933 let Inst{24} = data;
934 let Inst{22} = read;
935 let Inst{21-20} = 0b01;
936 let Inst{4} = 0;
937 }
938}
939
940defm PLD : APreLoad<1, 1, "pld">;
941defm PLDW : APreLoad<1, 0, "pldw">;
942defm PLI : APreLoad<0, 1, "pli">;
943
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000944def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
945 "setend\t$end",
946 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +0000947 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000948 bits<1> end;
949 let Inst{31-10} = 0b1111000100000001000000;
950 let Inst{9} = end;
951 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +0000952}
953
Johnny Chenf4d81052010-02-12 22:53:19 +0000954def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000955 [/* For disassembly only; pattern left blank */]>,
956 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +0000957 bits<4> opt;
958 let Inst{27-4} = 0b001100100000111100001111;
959 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +0000960}
961
Johnny Chenba6e0332010-02-11 17:14:31 +0000962// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000963let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000964def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000965 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000966 Requires<[IsARM]> {
967 let Inst{27-25} = 0b011;
968 let Inst{24-20} = 0b11111;
969 let Inst{7-5} = 0b111;
970 let Inst{4} = 0b1;
971}
972
Evan Cheng12c3a532008-11-06 17:48:05 +0000973// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +0000974// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
975// classes (AXI1, et.al.) and so have encoding information and such,
976// which is suboptimal. Once the rest of the code emitter (including
977// JIT) is MC-ized we should look at refactoring these into true
978// pseudos.
Evan Chengeaa91b02007-06-19 01:26:51 +0000979let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000980def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000981 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000982 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000983
Evan Cheng325474e2008-01-07 23:56:57 +0000984let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000985def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000986 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000987 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000988
Evan Chengd87293c2008-11-06 08:47:38 +0000989def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000990 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000991 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
992
Evan Chengd87293c2008-11-06 08:47:38 +0000993def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000994 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000995 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
996
Evan Chengd87293c2008-11-06 08:47:38 +0000997def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000998 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000999 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1000
Evan Chengd87293c2008-11-06 08:47:38 +00001001def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001002 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001003 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1004}
Chris Lattner13c63102008-01-06 05:55:01 +00001005let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001006def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001007 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001008 [(store GPR:$src, addrmodepc:$addr)]>;
1009
Evan Chengd87293c2008-11-06 08:47:38 +00001010def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001011 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001012 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1013
Evan Chengd87293c2008-11-06 08:47:38 +00001014def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001015 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001016 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1017}
Evan Cheng12c3a532008-11-06 17:48:05 +00001018} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001019
Evan Chenge07715c2009-06-23 05:25:29 +00001020
1021// LEApcrel - Load a pc-relative address into a register without offending the
1022// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001023// FIXME: These are marked as pseudos, but they're really not(?). They're just
1024// the ADR instruction. Is this the right way to handle that? They need
1025// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001026let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001027let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001028def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001029 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001030 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001031
Jim Grosbacha967d112010-06-21 21:27:27 +00001032} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001033def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001034 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001035 Pseudo, IIC_iALUi,
1036 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001037 let Inst{25} = 1;
1038}
Evan Chenge07715c2009-06-23 05:25:29 +00001039
Evan Chenga8e29892007-01-19 07:51:42 +00001040//===----------------------------------------------------------------------===//
1041// Control Flow Instructions.
1042//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001043
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001044let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1045 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001046 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001047 "bx", "\tlr", [(ARMretflag)]>,
1048 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001049 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001050 }
1051
1052 // ARMV4 only
1053 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
1054 "mov", "\tpc, lr", [(ARMretflag)]>,
1055 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001056 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001057 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001058}
Rafael Espindola27185192006-09-29 21:20:16 +00001059
Bob Wilson04ea6e52009-10-28 00:37:03 +00001060// Indirect branches
1061let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001062 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001063 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001064 [(brind GPR:$dst)]>,
1065 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001066 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001067 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach62547262010-10-11 18:51:51 +00001068 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001069 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001070
1071 // ARMV4 only
1072 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1073 [(brind GPR:$dst)]>,
1074 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001075 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001076 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001077 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001078 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001079}
1080
Evan Chenga8e29892007-01-19 07:51:42 +00001081// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001082// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001083let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1084 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001085 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1086 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001087 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001088 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001089 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001090
Bob Wilson54fc1242009-06-22 21:01:46 +00001091// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001092let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001093 Defs = [R0, R1, R2, R3, R12, LR,
1094 D0, D1, D2, D3, D4, D5, D6, D7,
1095 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001096 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001097 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001098 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001099 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001100 Requires<[IsARM, IsNotDarwin]> {
1101 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001102 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001103 }
Evan Cheng277f0742007-06-19 21:05:09 +00001104
Evan Cheng12c3a532008-11-06 17:48:05 +00001105 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001106 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001107 [(ARMcall_pred tglobaladdr:$func)]>,
1108 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001109
Evan Chenga8e29892007-01-19 07:51:42 +00001110 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001111 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001112 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001113 [(ARMcall GPR:$func)]>,
1114 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001115 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001116 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001117 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001118 }
1119
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001120 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001121 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1122 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001123 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001124 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001125 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001126 bits<4> func;
1127 let Inst{27-4} = 0b000100101111111111110001;
1128 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001129 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001130
1131 // ARMv4
1132 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1133 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1134 [(ARMcall_nolink tGPR:$func)]>,
1135 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001136 bits<4> func;
1137 let Inst{27-4} = 0b000110100000111100000000;
1138 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001139 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001140}
1141
1142// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001143let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001144 Defs = [R0, R1, R2, R3, R9, R12, LR,
1145 D0, D1, D2, D3, D4, D5, D6, D7,
1146 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001147 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001148 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001149 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001150 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1151 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001152 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001153 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001154
1155 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001156 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001157 [(ARMcall_pred tglobaladdr:$func)]>,
1158 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001159
1160 // ARMv5T and above
1161 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001162 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001163 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001164 bits<4> func;
1165 let Inst{27-4} = 0b000100101111111111110011;
1166 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001167 }
1168
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001169 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001170 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1171 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001172 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001173 [(ARMcall_nolink tGPR:$func)]>,
1174 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001175 bits<4> func;
1176 let Inst{27-4} = 0b000100101111111111110001;
1177 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001178 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001179
1180 // ARMv4
1181 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1182 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1183 [(ARMcall_nolink tGPR:$func)]>,
1184 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001185 bits<4> func;
1186 let Inst{27-4} = 0b000110100000111100000000;
1187 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001188 }
Rafael Espindola35574632006-07-18 17:00:30 +00001189}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001190
Dale Johannesen51e28e62010-06-03 21:09:53 +00001191// Tail calls.
1192
Jim Grosbach832859d2010-10-13 22:09:34 +00001193// FIXME: These should probably be xformed into the non-TC versions of the
1194// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001195let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1196 // Darwin versions.
1197 let Defs = [R0, R1, R2, R3, R9, R12,
1198 D0, D1, D2, D3, D4, D5, D6, D7,
1199 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1200 D27, D28, D29, D30, D31, PC],
1201 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001202 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1203 Pseudo, IIC_Br,
1204 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001205
Evan Cheng6523d2f2010-06-19 00:11:54 +00001206 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1207 Pseudo, IIC_Br,
1208 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001209
Evan Cheng6523d2f2010-06-19 00:11:54 +00001210 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001211 IIC_Br, "b\t$dst @ TAILCALL",
1212 []>, Requires<[IsDarwin]>;
1213
1214 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001215 IIC_Br, "b.w\t$dst @ TAILCALL",
1216 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001217
Evan Cheng6523d2f2010-06-19 00:11:54 +00001218 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1219 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1220 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001221 bits<4> dst;
1222 let Inst{31-4} = 0b1110000100101111111111110001;
1223 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001224 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001225 }
1226
1227 // Non-Darwin versions (the difference is R9).
1228 let Defs = [R0, R1, R2, R3, R12,
1229 D0, D1, D2, D3, D4, D5, D6, D7,
1230 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1231 D27, D28, D29, D30, D31, PC],
1232 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001233 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1234 Pseudo, IIC_Br,
1235 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001236
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001237 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001238 Pseudo, IIC_Br,
1239 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001240
Evan Cheng6523d2f2010-06-19 00:11:54 +00001241 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1242 IIC_Br, "b\t$dst @ TAILCALL",
1243 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001244
Evan Cheng6523d2f2010-06-19 00:11:54 +00001245 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1246 IIC_Br, "b.w\t$dst @ TAILCALL",
1247 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001248
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001249 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001250 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1251 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001252 bits<4> dst;
1253 let Inst{31-4} = 0b1110000100101111111111110001;
1254 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001255 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001256 }
1257}
1258
David Goodwin1a8f36e2009-08-12 18:31:53 +00001259let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001260 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001261 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001262 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001263 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001264 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001265
Owen Anderson20ab2902007-11-12 07:39:39 +00001266 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001267 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001268 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001269 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001270 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001271 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001272 let Inst{20} = 0; // S Bit
1273 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001274 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001275 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001276 def BR_JTm : JTI<(outs),
1277 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001278 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001279 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1280 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001281 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001282 let Inst{20} = 1; // L bit
1283 let Inst{21} = 0; // W bit
1284 let Inst{22} = 0; // B bit
1285 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001286 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001287 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001288 def BR_JTadd : JTI<(outs),
1289 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001290 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001291 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1292 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001293 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001294 let Inst{20} = 0; // S bit
1295 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001296 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001297 }
1298 } // isNotDuplicable = 1, isIndirectBranch = 1
1299 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001300
Evan Chengc85e8322007-07-05 07:13:32 +00001301 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001302 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001303 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001304 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001305 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001306}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001307
Johnny Chena1e76212010-02-13 02:51:09 +00001308// Branch and Exchange Jazelle -- for disassembly only
1309def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1310 [/* For disassembly only; pattern left blank */]> {
1311 let Inst{23-20} = 0b0010;
1312 //let Inst{19-8} = 0xfff;
1313 let Inst{7-4} = 0b0010;
1314}
1315
Johnny Chen0296f3e2010-02-16 21:59:54 +00001316// Secure Monitor Call is a system instruction -- for disassembly only
1317def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1318 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001319 bits<4> opt;
1320 let Inst{23-4} = 0b01100000000000000111;
1321 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001322}
1323
Johnny Chen64dfb782010-02-16 20:04:27 +00001324// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001325let isCall = 1 in {
1326def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001327 [/* For disassembly only; pattern left blank */]> {
1328 bits<24> svc;
1329 let Inst{23-0} = svc;
1330}
Johnny Chen85d5a892010-02-10 18:02:25 +00001331}
1332
Johnny Chenfb566792010-02-17 21:39:10 +00001333// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001334def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1335 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001336 [/* For disassembly only; pattern left blank */]> {
1337 let Inst{31-28} = 0b1111;
1338 let Inst{22-20} = 0b110; // W = 1
1339}
1340
1341def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1342 NoItinerary, "srs${addr:submode}\tsp, $mode",
1343 [/* For disassembly only; pattern left blank */]> {
1344 let Inst{31-28} = 0b1111;
1345 let Inst{22-20} = 0b100; // W = 0
1346}
1347
Johnny Chenfb566792010-02-17 21:39:10 +00001348// Return From Exception is a system instruction -- for disassembly only
1349def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1350 NoItinerary, "rfe${addr:submode}\t$base!",
1351 [/* For disassembly only; pattern left blank */]> {
1352 let Inst{31-28} = 0b1111;
1353 let Inst{22-20} = 0b011; // W = 1
1354}
1355
1356def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1357 NoItinerary, "rfe${addr:submode}\t$base",
1358 [/* For disassembly only; pattern left blank */]> {
1359 let Inst{31-28} = 0b1111;
1360 let Inst{22-20} = 0b001; // W = 0
1361}
1362
Evan Chenga8e29892007-01-19 07:51:42 +00001363//===----------------------------------------------------------------------===//
1364// Load / store Instructions.
1365//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001366
Evan Chenga8e29892007-01-19 07:51:42 +00001367// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001368let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001369def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001370 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001371 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001372
Evan Chengfa775d02007-03-19 07:20:03 +00001373// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001374let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1375 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001376def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001377 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001378
Evan Chenga8e29892007-01-19 07:51:42 +00001379// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001380def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001381 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001382 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001383
Jim Grosbach64171712010-02-16 21:07:46 +00001384def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001385 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001386 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001387
Evan Chenga8e29892007-01-19 07:51:42 +00001388// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001389def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001390 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001391 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001392
David Goodwin5d598aa2009-08-19 18:00:44 +00001393def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001394 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001395 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001396
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001397let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001398// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001399def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001400 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001401 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001402
Evan Chenga8e29892007-01-19 07:51:42 +00001403// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001404def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001405 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001406 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001407
Evan Chengd87293c2008-11-06 08:47:38 +00001408def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001409 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001410 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001411
Evan Chengd87293c2008-11-06 08:47:38 +00001412def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001413 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001414 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001415
Evan Chengd87293c2008-11-06 08:47:38 +00001416def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001417 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001418 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001419
Evan Chengd87293c2008-11-06 08:47:38 +00001420def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001421 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001422 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001423
Evan Chengd87293c2008-11-06 08:47:38 +00001424def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001425 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001426 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001427
Evan Chengd87293c2008-11-06 08:47:38 +00001428def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001429 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001430 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001431
Evan Chengd87293c2008-11-06 08:47:38 +00001432def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001433 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001434 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001435
Evan Chengd87293c2008-11-06 08:47:38 +00001436def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001437 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001438 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001439
Evan Chengd87293c2008-11-06 08:47:38 +00001440def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001441 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001442 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001443
1444// For disassembly only
1445def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001446 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001447 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1448 Requires<[IsARM, HasV5TE]>;
1449
1450// For disassembly only
1451def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001452 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001453 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1454 Requires<[IsARM, HasV5TE]>;
1455
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001456} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001457
Johnny Chenadb561d2010-02-18 03:27:42 +00001458// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001459
1460def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001461 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001462 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1463 let Inst{21} = 1; // overwrite
1464}
1465
1466def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001467 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001468 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1469 let Inst{21} = 1; // overwrite
1470}
1471
1472def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001473 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001474 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1475 let Inst{21} = 1; // overwrite
1476}
1477
1478def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001479 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001480 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1481 let Inst{21} = 1; // overwrite
1482}
1483
1484def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001485 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001486 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001487 let Inst{21} = 1; // overwrite
1488}
1489
Evan Chenga8e29892007-01-19 07:51:42 +00001490// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001491def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001492 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001493 [(store GPR:$src, addrmode2:$addr)]>;
1494
1495// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001496def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001497 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001498 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1499
Evan Cheng0e55fd62010-09-30 01:08:25 +00001500def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1501 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001502 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1503
1504// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001505let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001506def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001507 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001508 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001509
1510// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001511def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001512 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001513 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001514 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001515 [(set GPR:$base_wb,
1516 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1517
Evan Chengd87293c2008-11-06 08:47:38 +00001518def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001519 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001520 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001521 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001522 [(set GPR:$base_wb,
1523 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1524
Evan Chengd87293c2008-11-06 08:47:38 +00001525def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001526 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001527 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001528 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001529 [(set GPR:$base_wb,
1530 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1531
Evan Chengd87293c2008-11-06 08:47:38 +00001532def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001533 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001534 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001535 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001536 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1537 GPR:$base, am3offset:$offset))]>;
1538
Evan Chengd87293c2008-11-06 08:47:38 +00001539def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001540 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001541 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001542 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001543 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1544 GPR:$base, am2offset:$offset))]>;
1545
Evan Chengd87293c2008-11-06 08:47:38 +00001546def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001547 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001548 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001549 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001550 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1551 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001552
Johnny Chen39a4bb32010-02-18 22:31:18 +00001553// For disassembly only
1554def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1555 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001556 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001557 "strd", "\t$src1, $src2, [$base, $offset]!",
1558 "$base = $base_wb", []>;
1559
1560// For disassembly only
1561def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1562 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001563 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001564 "strd", "\t$src1, $src2, [$base], $offset",
1565 "$base = $base_wb", []>;
1566
Johnny Chenad4df4c2010-03-01 19:22:00 +00001567// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001568
1569def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001570 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001571 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001572 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1573 [/* For disassembly only; pattern left blank */]> {
1574 let Inst{21} = 1; // overwrite
1575}
1576
1577def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001578 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001579 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001580 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1581 [/* For disassembly only; pattern left blank */]> {
1582 let Inst{21} = 1; // overwrite
1583}
1584
Johnny Chenad4df4c2010-03-01 19:22:00 +00001585def STRHT: AI3sthpo<(outs GPR:$base_wb),
1586 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001587 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001588 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1589 [/* For disassembly only; pattern left blank */]> {
1590 let Inst{21} = 1; // overwrite
1591}
1592
Evan Chenga8e29892007-01-19 07:51:42 +00001593//===----------------------------------------------------------------------===//
1594// Load / store multiple Instructions.
1595//
1596
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001597let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001598def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001599 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001600 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001601 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001602
Bob Wilson815baeb2010-03-13 01:08:20 +00001603def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1604 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001605 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001606 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001607 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001608} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001609
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001610let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001611def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001612 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001613 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001614 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1615
1616def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1617 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001618 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001619 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001620 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001621} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001622
1623//===----------------------------------------------------------------------===//
1624// Move Instructions.
1625//
1626
Evan Chengcd799b92009-06-12 20:46:18 +00001627let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001628def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1629 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1630 bits<4> Rd;
1631 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001632
Johnny Chen04301522009-11-07 00:54:36 +00001633 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001634 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001635 let Inst{3-0} = Rm;
1636 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001637}
1638
Dale Johannesen38d5f042010-06-15 22:24:08 +00001639// A version for the smaller set of tail call registers.
1640let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001641def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
1642 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1643 bits<4> Rd;
1644 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001645
Dale Johannesen38d5f042010-06-15 22:24:08 +00001646 let Inst{11-4} = 0b00000000;
1647 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001648 let Inst{3-0} = Rm;
1649 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001650}
1651
Jim Grosbachf59818b2010-10-12 18:09:12 +00001652def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001653 DPSoRegFrm, IIC_iMOVsr,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001654 "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001655 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001656 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001657 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001658 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001659 let Inst{25} = 0;
1660}
Evan Chenga2515702007-03-19 07:09:02 +00001661
Evan Chengb3379fb2009-02-05 08:42:55 +00001662let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001663def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1664 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001665 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001666 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001667 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001668 let Inst{15-12} = Rd;
1669 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001670 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001671}
1672
1673let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001674def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001675 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001676 "movw", "\t$Rd, $imm",
1677 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001678 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001679 bits<4> Rd;
1680 bits<16> imm;
1681 let Inst{15-12} = Rd;
1682 let Inst{11-0} = imm{11-0};
1683 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001684 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001685 let Inst{25} = 1;
1686}
1687
Jim Grosbach1de588d2010-10-14 18:54:27 +00001688let Constraints = "$src = $Rd" in
1689def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001690 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001691 "movt", "\t$Rd, $imm",
1692 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001693 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001694 lo16AllZero:$imm))]>, UnaryDP,
1695 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001696 bits<4> Rd;
1697 bits<16> imm;
1698 let Inst{15-12} = Rd;
1699 let Inst{11-0} = imm{11-0};
1700 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001701 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001702 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001703}
Evan Cheng13ab0202007-07-10 18:08:01 +00001704
Evan Cheng20956592009-10-21 08:15:52 +00001705def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1706 Requires<[IsARM, HasV6T2]>;
1707
David Goodwinca01a8d2009-09-01 18:32:09 +00001708let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001709def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1710 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1711 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001712
1713// These aren't really mov instructions, but we have to define them this way
1714// due to flag operands.
1715
Evan Cheng071a2792007-09-11 19:55:27 +00001716let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001717def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1718 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1719 Requires<[IsARM]>;
1720def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1721 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1722 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001723}
Evan Chenga8e29892007-01-19 07:51:42 +00001724
Evan Chenga8e29892007-01-19 07:51:42 +00001725//===----------------------------------------------------------------------===//
1726// Extend Instructions.
1727//
1728
1729// Sign extenders
1730
Evan Cheng576a3962010-09-25 00:49:35 +00001731defm SXTB : AI_ext_rrot<0b01101010,
1732 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1733defm SXTH : AI_ext_rrot<0b01101011,
1734 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001735
Evan Cheng576a3962010-09-25 00:49:35 +00001736defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001737 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001738defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001739 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001740
Johnny Chen2ec5e492010-02-22 21:50:40 +00001741// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001742defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001743
1744// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001745defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001746
1747// Zero extenders
1748
1749let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001750defm UXTB : AI_ext_rrot<0b01101110,
1751 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1752defm UXTH : AI_ext_rrot<0b01101111,
1753 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1754defm UXTB16 : AI_ext_rrot<0b01101100,
1755 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001756
Jim Grosbach542f6422010-07-28 23:25:44 +00001757// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1758// The transformation should probably be done as a combiner action
1759// instead so we can include a check for masking back in the upper
1760// eight bits of the source into the lower eight bits of the result.
1761//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1762// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001763def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001764 (UXTB16r_rot GPR:$Src, 8)>;
1765
Evan Cheng576a3962010-09-25 00:49:35 +00001766defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001767 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001768defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001769 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001770}
1771
Evan Chenga8e29892007-01-19 07:51:42 +00001772// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001773// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001774defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001775
Evan Chenga8e29892007-01-19 07:51:42 +00001776
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001777def SBFX : I<(outs GPR:$Rd),
1778 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001779 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001780 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001781 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001782 bits<4> Rd;
1783 bits<4> Rn;
1784 bits<5> lsb;
1785 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001786 let Inst{27-21} = 0b0111101;
1787 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001788 let Inst{20-16} = width;
1789 let Inst{15-12} = Rd;
1790 let Inst{11-7} = lsb;
1791 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001792}
1793
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001794def UBFX : I<(outs GPR:$Rd),
1795 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001796 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001797 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001798 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001799 bits<4> Rd;
1800 bits<4> Rn;
1801 bits<5> lsb;
1802 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001803 let Inst{27-21} = 0b0111111;
1804 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001805 let Inst{20-16} = width;
1806 let Inst{15-12} = Rd;
1807 let Inst{11-7} = lsb;
1808 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001809}
1810
Evan Chenga8e29892007-01-19 07:51:42 +00001811//===----------------------------------------------------------------------===//
1812// Arithmetic Instructions.
1813//
1814
Jim Grosbach26421962008-10-14 20:36:24 +00001815defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001816 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001817 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001818defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001819 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001820 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001821
Evan Chengc85e8322007-07-05 07:13:32 +00001822// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001823defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001824 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001825 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1826defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001827 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001828 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001829
Evan Cheng62674222009-06-25 23:34:10 +00001830defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001831 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001832defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001833 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001834defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001835 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001836defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001837 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001838
Jim Grosbach84760882010-10-15 18:42:41 +00001839def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1840 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1841 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1842 bits<4> Rd;
1843 bits<4> Rn;
1844 bits<12> imm;
1845 let Inst{25} = 1;
1846 let Inst{15-12} = Rd;
1847 let Inst{19-16} = Rn;
1848 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001849}
Evan Cheng13ab0202007-07-10 18:08:01 +00001850
Bob Wilsoncff71782010-08-05 18:23:43 +00001851// The reg/reg form is only defined for the disassembler; for codegen it is
1852// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001853def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1854 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001855 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001856 bits<4> Rd;
1857 bits<4> Rn;
1858 bits<4> Rm;
1859 let Inst{11-4} = 0b00000000;
1860 let Inst{25} = 0;
1861 let Inst{3-0} = Rm;
1862 let Inst{15-12} = Rd;
1863 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001864}
1865
Jim Grosbach84760882010-10-15 18:42:41 +00001866def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1867 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1868 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1869 bits<4> Rd;
1870 bits<4> Rn;
1871 bits<12> shift;
1872 let Inst{25} = 0;
1873 let Inst{11-0} = shift;
1874 let Inst{15-12} = Rd;
1875 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001876}
Evan Chengc85e8322007-07-05 07:13:32 +00001877
1878// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001879let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001880def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1881 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1882 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1883 bits<4> Rd;
1884 bits<4> Rn;
1885 bits<12> imm;
1886 let Inst{25} = 1;
1887 let Inst{20} = 1;
1888 let Inst{15-12} = Rd;
1889 let Inst{19-16} = Rn;
1890 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001891}
Jim Grosbach84760882010-10-15 18:42:41 +00001892def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1893 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1894 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1895 bits<4> Rd;
1896 bits<4> Rn;
1897 bits<12> shift;
1898 let Inst{25} = 0;
1899 let Inst{20} = 1;
1900 let Inst{11-0} = shift;
1901 let Inst{15-12} = Rd;
1902 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001903}
Evan Cheng071a2792007-09-11 19:55:27 +00001904}
Evan Chengc85e8322007-07-05 07:13:32 +00001905
Evan Cheng62674222009-06-25 23:34:10 +00001906let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001907def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1908 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
1909 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001910 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001911 bits<4> Rd;
1912 bits<4> Rn;
1913 bits<12> imm;
1914 let Inst{25} = 1;
1915 let Inst{15-12} = Rd;
1916 let Inst{19-16} = Rn;
1917 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001918}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001919// The reg/reg form is only defined for the disassembler; for codegen it is
1920// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001921def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1922 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00001923 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001924 bits<4> Rd;
1925 bits<4> Rn;
1926 bits<4> Rm;
1927 let Inst{11-4} = 0b00000000;
1928 let Inst{25} = 0;
1929 let Inst{3-0} = Rm;
1930 let Inst{15-12} = Rd;
1931 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00001932}
Jim Grosbach84760882010-10-15 18:42:41 +00001933def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1934 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
1935 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001936 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001937 bits<4> Rd;
1938 bits<4> Rn;
1939 bits<12> shift;
1940 let Inst{25} = 0;
1941 let Inst{11-0} = shift;
1942 let Inst{15-12} = Rd;
1943 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00001944}
Evan Cheng62674222009-06-25 23:34:10 +00001945}
1946
1947// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001948let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001949def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1950 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
1951 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001952 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001953 bits<4> Rd;
1954 bits<4> Rn;
1955 bits<12> imm;
1956 let Inst{25} = 1;
1957 let Inst{20} = 1;
1958 let Inst{15-12} = Rd;
1959 let Inst{19-16} = Rn;
1960 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001961}
Jim Grosbach84760882010-10-15 18:42:41 +00001962def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1963 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
1964 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001965 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001966 bits<4> Rd;
1967 bits<4> Rn;
1968 bits<12> shift;
1969 let Inst{25} = 0;
1970 let Inst{20} = 1;
1971 let Inst{11-0} = shift;
1972 let Inst{15-12} = Rd;
1973 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00001974}
Evan Cheng071a2792007-09-11 19:55:27 +00001975}
Evan Cheng2c614c52007-06-06 10:17:05 +00001976
Evan Chenga8e29892007-01-19 07:51:42 +00001977// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001978// The assume-no-carry-in form uses the negation of the input since add/sub
1979// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1980// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1981// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001982def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1983 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001984def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1985 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1986// The with-carry-in form matches bitwise not instead of the negation.
1987// Effectively, the inverse interpretation of the carry flag already accounts
1988// for part of the negation.
1989def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1990 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001991
1992// Note: These are implemented in C++ code, because they have to generate
1993// ADD/SUBrs instructions, which use a complex pattern that a xform function
1994// cannot produce.
1995// (mul X, 2^n+1) -> (add (X << n), X)
1996// (mul X, 2^n-1) -> (rsb X, (X << n))
1997
Johnny Chen667d1272010-02-22 18:50:54 +00001998// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001999// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002000class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002001 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002002 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2003 opc, "\t$Rd, $Rn, $Rm", pattern> {
2004 bits<4> Rd;
2005 bits<4> Rn;
2006 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002007 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002008 let Inst{11-4} = op11_4;
2009 let Inst{19-16} = Rn;
2010 let Inst{15-12} = Rd;
2011 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002012}
2013
Johnny Chen667d1272010-02-22 18:50:54 +00002014// Saturating add/subtract -- for disassembly only
2015
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002016def QADD : AAI<0b00010000, 0b00000101, "qadd",
2017 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2018def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2019 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2020def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2021def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2022
2023def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2024def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2025def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2026def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2027def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2028def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2029def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2030def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2031def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2032def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2033def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2034def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002035
2036// Signed/Unsigned add/subtract -- for disassembly only
2037
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002038def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2039def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2040def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2041def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2042def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2043def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2044def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2045def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2046def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2047def USAX : AAI<0b01100101, 0b11110101, "usax">;
2048def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2049def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002050
2051// Signed/Unsigned halving add/subtract -- for disassembly only
2052
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002053def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2054def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2055def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2056def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2057def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2058def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2059def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2060def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2061def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2062def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2063def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2064def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002065
Johnny Chenadc77332010-02-26 22:04:29 +00002066// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002067
Jim Grosbach70987fb2010-10-18 23:35:38 +00002068def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002069 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002070 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002071 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002072 bits<4> Rd;
2073 bits<4> Rn;
2074 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002075 let Inst{27-20} = 0b01111000;
2076 let Inst{15-12} = 0b1111;
2077 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002078 let Inst{19-16} = Rd;
2079 let Inst{11-8} = Rm;
2080 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002081}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002082def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002083 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002084 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002085 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002086 bits<4> Rd;
2087 bits<4> Rn;
2088 bits<4> Rm;
2089 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002090 let Inst{27-20} = 0b01111000;
2091 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002092 let Inst{19-16} = Rd;
2093 let Inst{15-12} = Ra;
2094 let Inst{11-8} = Rm;
2095 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002096}
2097
2098// Signed/Unsigned saturate -- for disassembly only
2099
Jim Grosbach70987fb2010-10-18 23:35:38 +00002100def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2101 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002102 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002103 bits<4> Rd;
2104 bits<5> sat_imm;
2105 bits<4> Rn;
2106 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002107 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002108 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002109 let Inst{20-16} = sat_imm;
2110 let Inst{15-12} = Rd;
2111 let Inst{11-7} = sh{7-3};
2112 let Inst{6} = sh{0};
2113 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002114}
2115
Jim Grosbach70987fb2010-10-18 23:35:38 +00002116def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2117 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002118 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002119 bits<4> Rd;
2120 bits<4> sat_imm;
2121 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002122 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002123 let Inst{11-4} = 0b11110011;
2124 let Inst{15-12} = Rd;
2125 let Inst{19-16} = sat_imm;
2126 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002127}
2128
Jim Grosbach70987fb2010-10-18 23:35:38 +00002129def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2130 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002131 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002132 bits<4> Rd;
2133 bits<5> sat_imm;
2134 bits<4> Rn;
2135 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002136 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002137 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002138 let Inst{15-12} = Rd;
2139 let Inst{11-7} = sh{7-3};
2140 let Inst{6} = sh{0};
2141 let Inst{20-16} = sat_imm;
2142 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002143}
2144
Jim Grosbach70987fb2010-10-18 23:35:38 +00002145def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2146 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002147 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002148 bits<4> Rd;
2149 bits<4> sat_imm;
2150 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002151 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002152 let Inst{11-4} = 0b11110011;
2153 let Inst{15-12} = Rd;
2154 let Inst{19-16} = sat_imm;
2155 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002156}
Evan Chenga8e29892007-01-19 07:51:42 +00002157
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002158def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2159def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002160
Evan Chenga8e29892007-01-19 07:51:42 +00002161//===----------------------------------------------------------------------===//
2162// Bitwise Instructions.
2163//
2164
Jim Grosbach26421962008-10-14 20:36:24 +00002165defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002166 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002167 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002168defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002169 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002170 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002171defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002172 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002173 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002174defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002175 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002176 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002177
Jim Grosbach3fea191052010-10-21 22:03:21 +00002178def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002179 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002180 "bfc", "\t$Rd, $imm", "$src = $Rd",
2181 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002182 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002183 bits<4> Rd;
2184 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002185 let Inst{27-21} = 0b0111110;
2186 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002187 let Inst{15-12} = Rd;
2188 let Inst{11-7} = imm{4-0}; // lsb
2189 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002190}
2191
Johnny Chenb2503c02010-02-17 06:31:48 +00002192// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002193def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002194 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002195 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2196 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002197 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002198 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002199 bits<4> Rd;
2200 bits<4> Rn;
2201 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002202 let Inst{27-21} = 0b0111110;
2203 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002204 let Inst{15-12} = Rd;
2205 let Inst{11-7} = imm{4-0}; // lsb
2206 let Inst{20-16} = imm{9-5}; // width
2207 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002208}
2209
Jim Grosbach36860462010-10-21 22:19:32 +00002210def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2211 "mvn", "\t$Rd, $Rm",
2212 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2213 bits<4> Rd;
2214 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002215 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002216 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002217 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002218 let Inst{15-12} = Rd;
2219 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002220}
Jim Grosbach36860462010-10-21 22:19:32 +00002221def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2222 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2223 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2224 bits<4> Rd;
2225 bits<4> Rm;
2226 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002227 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002228 let Inst{19-16} = 0b0000;
2229 let Inst{15-12} = Rd;
2230 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002231}
Evan Chengb3379fb2009-02-05 08:42:55 +00002232let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002233def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2234 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2235 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2236 bits<4> Rd;
2237 bits<4> Rm;
2238 bits<12> imm;
2239 let Inst{25} = 1;
2240 let Inst{19-16} = 0b0000;
2241 let Inst{15-12} = Rd;
2242 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002243}
Evan Chenga8e29892007-01-19 07:51:42 +00002244
2245def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2246 (BICri GPR:$src, so_imm_not:$imm)>;
2247
2248//===----------------------------------------------------------------------===//
2249// Multiply Instructions.
2250//
2251
Evan Cheng8de898a2009-06-26 00:19:44 +00002252let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00002253def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002254 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00002255 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002256
Evan Chengfbc9d412008-11-06 01:21:28 +00002257def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002258 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00002259 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002260
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002261def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002262 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002263 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
2264 Requires<[IsARM, HasV6T2]>;
2265
Evan Chenga8e29892007-01-19 07:51:42 +00002266// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002267let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002268let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00002269def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002270 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002271 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002272
Evan Chengfbc9d412008-11-06 01:21:28 +00002273def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002274 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002275 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002276}
Evan Chenga8e29892007-01-19 07:51:42 +00002277
2278// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00002279def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002280 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002281 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002282
Evan Chengfbc9d412008-11-06 01:21:28 +00002283def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002284 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002285 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002286
Evan Chengfbc9d412008-11-06 01:21:28 +00002287def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002288 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002289 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002290 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00002291} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002292
2293// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00002294def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002295 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00002296 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002297 Requires<[IsARM, HasV6]> {
2298 let Inst{7-4} = 0b0001;
2299 let Inst{15-12} = 0b1111;
2300}
Evan Cheng13ab0202007-07-10 18:08:01 +00002301
Johnny Chen2ec5e492010-02-22 21:50:40 +00002302def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2303 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
2304 [/* For disassembly only; pattern left blank */]>,
2305 Requires<[IsARM, HasV6]> {
2306 let Inst{7-4} = 0b0011; // R = 1
2307 let Inst{15-12} = 0b1111;
2308}
2309
Evan Chengfbc9d412008-11-06 01:21:28 +00002310def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002311 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00002312 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002313 Requires<[IsARM, HasV6]> {
2314 let Inst{7-4} = 0b0001;
2315}
Evan Chenga8e29892007-01-19 07:51:42 +00002316
Johnny Chen2ec5e492010-02-22 21:50:40 +00002317def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2318 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2319 [/* For disassembly only; pattern left blank */]>,
2320 Requires<[IsARM, HasV6]> {
2321 let Inst{7-4} = 0b0011; // R = 1
2322}
Evan Chenga8e29892007-01-19 07:51:42 +00002323
Evan Chengfbc9d412008-11-06 01:21:28 +00002324def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002325 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002326 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002327 Requires<[IsARM, HasV6]> {
2328 let Inst{7-4} = 0b1101;
2329}
Evan Chenga8e29892007-01-19 07:51:42 +00002330
Johnny Chen2ec5e492010-02-22 21:50:40 +00002331def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2332 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2333 [/* For disassembly only; pattern left blank */]>,
2334 Requires<[IsARM, HasV6]> {
2335 let Inst{7-4} = 0b1111; // R = 1
2336}
2337
Raul Herbster37fb5b12007-08-30 23:25:47 +00002338multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002339 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002340 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002341 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2342 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002343 Requires<[IsARM, HasV5TE]> {
2344 let Inst{5} = 0;
2345 let Inst{6} = 0;
2346 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002347
Evan Chengeb4f52e2008-11-06 03:35:07 +00002348 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002349 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002350 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002351 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002352 Requires<[IsARM, HasV5TE]> {
2353 let Inst{5} = 0;
2354 let Inst{6} = 1;
2355 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002356
Evan Chengeb4f52e2008-11-06 03:35:07 +00002357 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002358 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002359 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002360 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002361 Requires<[IsARM, HasV5TE]> {
2362 let Inst{5} = 1;
2363 let Inst{6} = 0;
2364 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002365
Evan Chengeb4f52e2008-11-06 03:35:07 +00002366 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002367 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002368 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2369 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002370 Requires<[IsARM, HasV5TE]> {
2371 let Inst{5} = 1;
2372 let Inst{6} = 1;
2373 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002374
Evan Chengeb4f52e2008-11-06 03:35:07 +00002375 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002376 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002377 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002378 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002379 Requires<[IsARM, HasV5TE]> {
2380 let Inst{5} = 1;
2381 let Inst{6} = 0;
2382 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002383
Evan Chengeb4f52e2008-11-06 03:35:07 +00002384 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002385 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002386 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002387 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002388 Requires<[IsARM, HasV5TE]> {
2389 let Inst{5} = 1;
2390 let Inst{6} = 1;
2391 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002392}
2393
Raul Herbster37fb5b12007-08-30 23:25:47 +00002394
2395multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002396 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002397 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002398 [(set GPR:$dst, (add GPR:$acc,
2399 (opnode (sext_inreg GPR:$a, i16),
2400 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002401 Requires<[IsARM, HasV5TE]> {
2402 let Inst{5} = 0;
2403 let Inst{6} = 0;
2404 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002405
Evan Chengeb4f52e2008-11-06 03:35:07 +00002406 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002407 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002408 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002409 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002410 Requires<[IsARM, HasV5TE]> {
2411 let Inst{5} = 0;
2412 let Inst{6} = 1;
2413 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002414
Evan Chengeb4f52e2008-11-06 03:35:07 +00002415 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002416 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002417 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002418 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002419 Requires<[IsARM, HasV5TE]> {
2420 let Inst{5} = 1;
2421 let Inst{6} = 0;
2422 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002423
Evan Chengeb4f52e2008-11-06 03:35:07 +00002424 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002425 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2426 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2427 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002428 Requires<[IsARM, HasV5TE]> {
2429 let Inst{5} = 1;
2430 let Inst{6} = 1;
2431 }
Evan Chenga8e29892007-01-19 07:51:42 +00002432
Evan Chengeb4f52e2008-11-06 03:35:07 +00002433 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002434 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002435 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002436 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002437 Requires<[IsARM, HasV5TE]> {
2438 let Inst{5} = 0;
2439 let Inst{6} = 0;
2440 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002441
Evan Chengeb4f52e2008-11-06 03:35:07 +00002442 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002443 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002444 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002445 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002446 Requires<[IsARM, HasV5TE]> {
2447 let Inst{5} = 0;
2448 let Inst{6} = 1;
2449 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002450}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002451
Raul Herbster37fb5b12007-08-30 23:25:47 +00002452defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2453defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002454
Johnny Chen83498e52010-02-12 21:59:23 +00002455// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2456def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2457 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2458 [/* For disassembly only; pattern left blank */]>,
2459 Requires<[IsARM, HasV5TE]> {
2460 let Inst{5} = 0;
2461 let Inst{6} = 0;
2462}
2463
2464def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2465 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2466 [/* For disassembly only; pattern left blank */]>,
2467 Requires<[IsARM, HasV5TE]> {
2468 let Inst{5} = 0;
2469 let Inst{6} = 1;
2470}
2471
2472def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2473 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2474 [/* For disassembly only; pattern left blank */]>,
2475 Requires<[IsARM, HasV5TE]> {
2476 let Inst{5} = 1;
2477 let Inst{6} = 0;
2478}
2479
2480def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2481 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2482 [/* For disassembly only; pattern left blank */]>,
2483 Requires<[IsARM, HasV5TE]> {
2484 let Inst{5} = 1;
2485 let Inst{6} = 1;
2486}
2487
Johnny Chen667d1272010-02-22 18:50:54 +00002488// Helper class for AI_smld -- for disassembly only
2489class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2490 InstrItinClass itin, string opc, string asm>
2491 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2492 let Inst{4} = 1;
2493 let Inst{5} = swap;
2494 let Inst{6} = sub;
2495 let Inst{7} = 0;
2496 let Inst{21-20} = 0b00;
2497 let Inst{22} = long;
2498 let Inst{27-23} = 0b01110;
2499}
2500
2501multiclass AI_smld<bit sub, string opc> {
2502
2503 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2504 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2505
2506 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2507 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2508
2509 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2510 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2511
2512 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2513 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2514
2515}
2516
2517defm SMLA : AI_smld<0, "smla">;
2518defm SMLS : AI_smld<1, "smls">;
2519
Johnny Chen2ec5e492010-02-22 21:50:40 +00002520multiclass AI_sdml<bit sub, string opc> {
2521
2522 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2523 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2524 let Inst{15-12} = 0b1111;
2525 }
2526
2527 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2528 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2529 let Inst{15-12} = 0b1111;
2530 }
2531
2532}
2533
2534defm SMUA : AI_sdml<0, "smua">;
2535defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002536
Evan Chenga8e29892007-01-19 07:51:42 +00002537//===----------------------------------------------------------------------===//
2538// Misc. Arithmetic Instructions.
2539//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002540
David Goodwin5d598aa2009-08-19 18:00:44 +00002541def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002542 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002543 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2544 let Inst{7-4} = 0b0001;
2545 let Inst{11-8} = 0b1111;
2546 let Inst{19-16} = 0b1111;
2547}
Rafael Espindola199dd672006-10-17 13:13:23 +00002548
Jim Grosbach3482c802010-01-18 19:58:49 +00002549def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002550 "rbit", "\t$dst, $src",
2551 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2552 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002553 let Inst{7-4} = 0b0011;
2554 let Inst{11-8} = 0b1111;
2555 let Inst{19-16} = 0b1111;
2556}
2557
David Goodwin5d598aa2009-08-19 18:00:44 +00002558def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002559 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002560 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2561 let Inst{7-4} = 0b0011;
2562 let Inst{11-8} = 0b1111;
2563 let Inst{19-16} = 0b1111;
2564}
Rafael Espindola199dd672006-10-17 13:13:23 +00002565
David Goodwin5d598aa2009-08-19 18:00:44 +00002566def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002567 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002568 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002569 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2570 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2571 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2572 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002573 Requires<[IsARM, HasV6]> {
2574 let Inst{7-4} = 0b1011;
2575 let Inst{11-8} = 0b1111;
2576 let Inst{19-16} = 0b1111;
2577}
Rafael Espindola27185192006-09-29 21:20:16 +00002578
David Goodwin5d598aa2009-08-19 18:00:44 +00002579def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002580 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002581 [(set GPR:$dst,
2582 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002583 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2584 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002585 Requires<[IsARM, HasV6]> {
2586 let Inst{7-4} = 0b1011;
2587 let Inst{11-8} = 0b1111;
2588 let Inst{19-16} = 0b1111;
2589}
Rafael Espindola27185192006-09-29 21:20:16 +00002590
Bob Wilsonf955f292010-08-17 17:23:19 +00002591def lsl_shift_imm : SDNodeXForm<imm, [{
2592 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2593 return CurDAG->getTargetConstant(Sh, MVT::i32);
2594}]>;
2595
2596def lsl_amt : PatLeaf<(i32 imm), [{
2597 return (N->getZExtValue() < 32);
2598}], lsl_shift_imm>;
2599
Evan Cheng8b59db32008-11-07 01:41:35 +00002600def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002601 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2602 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002603 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002604 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002605 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002606 Requires<[IsARM, HasV6]> {
2607 let Inst{6-4} = 0b001;
2608}
Rafael Espindola27185192006-09-29 21:20:16 +00002609
Evan Chenga8e29892007-01-19 07:51:42 +00002610// Alternate cases for PKHBT where identities eliminate some nodes.
2611def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2612 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002613def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2614 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002615
Bob Wilsonf955f292010-08-17 17:23:19 +00002616def asr_shift_imm : SDNodeXForm<imm, [{
2617 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2618 return CurDAG->getTargetConstant(Sh, MVT::i32);
2619}]>;
2620
2621def asr_amt : PatLeaf<(i32 imm), [{
2622 return (N->getZExtValue() <= 32);
2623}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002624
Bob Wilsondc66eda2010-08-16 22:26:55 +00002625// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2626// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002627def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002628 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002629 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002630 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002631 (and (sra GPR:$src2, asr_amt:$sh),
2632 0xFFFF)))]>,
2633 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002634 let Inst{6-4} = 0b101;
2635}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002636
Evan Chenga8e29892007-01-19 07:51:42 +00002637// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2638// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002639def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002640 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002641def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002642 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2643 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002644
Evan Chenga8e29892007-01-19 07:51:42 +00002645//===----------------------------------------------------------------------===//
2646// Comparison Instructions...
2647//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002648
Jim Grosbach26421962008-10-14 20:36:24 +00002649defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002650 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002651 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002652
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002653// FIXME: We have to be careful when using the CMN instruction and comparison
2654// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002655// results:
2656//
2657// rsbs r1, r1, 0
2658// cmp r0, r1
2659// mov r0, #0
2660// it ls
2661// mov r0, #1
2662//
2663// and:
2664//
2665// cmn r0, r1
2666// mov r0, #0
2667// it ls
2668// mov r0, #1
2669//
2670// However, the CMN gives the *opposite* result when r1 is 0. This is because
2671// the carry flag is set in the CMP case but not in the CMN case. In short, the
2672// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2673// value of r0 and the carry bit (because the "carry bit" parameter to
2674// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2675// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2676// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2677// parameter to AddWithCarry is defined as 0).
2678//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002679// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002680//
2681// x = 0
2682// ~x = 0xFFFF FFFF
2683// ~x + 1 = 0x1 0000 0000
2684// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2685//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002686// Therefore, we should disable CMN when comparing against zero, until we can
2687// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2688// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002689//
2690// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2691//
2692// This is related to <rdar://problem/7569620>.
2693//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002694//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2695// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002696
Evan Chenga8e29892007-01-19 07:51:42 +00002697// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002698defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002699 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002700 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002701defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002702 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002703 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002704
David Goodwinc0309b42009-06-29 15:33:01 +00002705defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002706 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002707 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2708defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002709 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002710 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002711
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002712//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2713// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002714
David Goodwinc0309b42009-06-29 15:33:01 +00002715def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002716 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002717
Evan Cheng218977b2010-07-13 19:27:42 +00002718// Pseudo i64 compares for some floating point compares.
2719let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2720 Defs = [CPSR] in {
2721def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002722 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002723 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002724 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2725
2726def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002727 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002728 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2729} // usesCustomInserter
2730
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002731
Evan Chenga8e29892007-01-19 07:51:42 +00002732// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002733// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002734// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002735// FIXME: These should all be pseudo-instructions that get expanded to
2736// the normal MOV instructions. That would fix the dependency on
2737// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002738let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002739def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2740 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2741 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2742 RegConstraint<"$false = $Rd">, UnaryDP {
2743 bits<4> Rd;
2744 bits<4> Rm;
2745
2746 let Inst{11-4} = 0b00000000;
2747 let Inst{25} = 0;
2748 let Inst{3-0} = Rm;
2749 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002750 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002751 let Inst{25} = 0;
2752}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002753
Evan Chengd87293c2008-11-06 08:47:38 +00002754def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002755 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002756 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002757 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002758 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002759 let Inst{25} = 0;
2760}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002761
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002762def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2763 DPFrm, IIC_iMOVi,
2764 "movw", "\t$dst, $src",
2765 []>,
2766 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2767 UnaryDP {
2768 let Inst{20} = 0;
2769 let Inst{25} = 1;
2770}
2771
Evan Chengd87293c2008-11-06 08:47:38 +00002772def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002773 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002774 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002775 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002776 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002777 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002778}
Owen Andersonf523e472010-09-23 23:45:25 +00002779} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002780
Jim Grosbach3728e962009-12-10 00:11:09 +00002781//===----------------------------------------------------------------------===//
2782// Atomic operations intrinsics
2783//
2784
2785// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002786let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002787def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002788 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002789 let Inst{31-4} = 0xf57ff05;
2790 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002791 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002792 let Inst{3-0} = 0b1111;
2793}
Jim Grosbach3728e962009-12-10 00:11:09 +00002794
Johnny Chen7def14f2010-08-11 23:35:12 +00002795def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002796 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002797 let Inst{31-4} = 0xf57ff04;
2798 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002799 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002800 let Inst{3-0} = 0b1111;
2801}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002802
Johnny Chen7def14f2010-08-11 23:35:12 +00002803def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002804 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002805 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002806 Requires<[IsARM, HasV6]> {
2807 // FIXME: add support for options other than a full system DMB
2808 // FIXME: add encoding
2809}
2810
Johnny Chen7def14f2010-08-11 23:35:12 +00002811def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002812 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002813 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002814 Requires<[IsARM, HasV6]> {
2815 // FIXME: add support for options other than a full system DSB
2816 // FIXME: add encoding
2817}
Jim Grosbach3728e962009-12-10 00:11:09 +00002818}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002819
Johnny Chen1adc40c2010-08-12 20:46:17 +00002820// Memory Barrier Operations Variants -- for disassembly only
2821
2822def memb_opt : Operand<i32> {
2823 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002824}
2825
Johnny Chen1adc40c2010-08-12 20:46:17 +00002826class AMBI<bits<4> op7_4, string opc>
2827 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2828 [/* For disassembly only; pattern left blank */]>,
2829 Requires<[IsARM, HasDB]> {
2830 let Inst{31-8} = 0xf57ff0;
2831 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002832}
2833
2834// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002835def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002836
2837// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002838def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002839
2840// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002841def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2842 Requires<[IsARM, HasDB]> {
2843 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002844 let Inst{3-0} = 0b1111;
2845}
2846
Jim Grosbach66869102009-12-11 18:52:41 +00002847let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002848 let Uses = [CPSR] in {
2849 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002850 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002851 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2852 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002853 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002854 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2855 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002856 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002857 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2858 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002859 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002860 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2861 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002862 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002863 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2864 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002865 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002866 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2867 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002868 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002869 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2870 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002871 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002872 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2873 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002874 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002875 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2876 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002877 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002878 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2879 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002880 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002881 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2882 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002883 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002884 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2885 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002886 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002887 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2888 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002889 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002890 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2891 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002892 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002893 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2894 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002895 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002896 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2897 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002898 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002899 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2900 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002901 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002902 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2903
2904 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002905 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002906 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2907 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002908 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002909 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2910 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002911 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002912 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2913
Jim Grosbache801dc42009-12-12 01:40:06 +00002914 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002915 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002916 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2917 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002918 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002919 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2920 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002921 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002922 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2923}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002924}
2925
2926let mayLoad = 1 in {
2927def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2928 "ldrexb", "\t$dest, [$ptr]",
2929 []>;
2930def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2931 "ldrexh", "\t$dest, [$ptr]",
2932 []>;
2933def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2934 "ldrex", "\t$dest, [$ptr]",
2935 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002936def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002937 NoItinerary,
2938 "ldrexd", "\t$dest, $dest2, [$ptr]",
2939 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002940}
2941
Jim Grosbach587b0722009-12-16 19:44:06 +00002942let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002943def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002944 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002945 "strexb", "\t$success, $src, [$ptr]",
2946 []>;
2947def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2948 NoItinerary,
2949 "strexh", "\t$success, $src, [$ptr]",
2950 []>;
2951def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002952 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002953 "strex", "\t$success, $src, [$ptr]",
2954 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002955def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002956 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2957 NoItinerary,
2958 "strexd", "\t$success, $src, $src2, [$ptr]",
2959 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002960}
2961
Johnny Chenb9436272010-02-17 22:37:58 +00002962// Clear-Exclusive is for disassembly only.
2963def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2964 [/* For disassembly only; pattern left blank */]>,
2965 Requires<[IsARM, HasV7]> {
2966 let Inst{31-20} = 0xf57;
2967 let Inst{7-4} = 0b0001;
2968}
2969
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002970// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2971let mayLoad = 1 in {
2972def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2973 "swp", "\t$dst, $src, [$ptr]",
2974 [/* For disassembly only; pattern left blank */]> {
2975 let Inst{27-23} = 0b00010;
2976 let Inst{22} = 0; // B = 0
2977 let Inst{21-20} = 0b00;
2978 let Inst{7-4} = 0b1001;
2979}
2980
2981def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2982 "swpb", "\t$dst, $src, [$ptr]",
2983 [/* For disassembly only; pattern left blank */]> {
2984 let Inst{27-23} = 0b00010;
2985 let Inst{22} = 1; // B = 1
2986 let Inst{21-20} = 0b00;
2987 let Inst{7-4} = 0b1001;
2988}
2989}
2990
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002991//===----------------------------------------------------------------------===//
2992// TLS Instructions
2993//
2994
2995// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002996let isCall = 1,
2997 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002998 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002999 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003000 [(set R0, ARMthread_pointer)]>;
3001}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003002
Evan Chenga8e29892007-01-19 07:51:42 +00003003//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003004// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003005// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003006// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003007// Since by its nature we may be coming from some other function to get
3008// here, and we're using the stack frame for the containing function to
3009// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003010// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003011// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003012// except for our own input by listing the relevant registers in Defs. By
3013// doing so, we also cause the prologue/epilogue code to actively preserve
3014// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003015// A constant value is passed in $val, and we use the location as a scratch.
3016let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003017 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3018 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003019 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003020 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003021 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003022 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003023 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003024 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3025 Requires<[IsARM, HasVFP2]>;
3026}
3027
3028let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003029 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3030 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003031 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3032 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003033 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003034 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3035 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003036}
3037
Jim Grosbach5eb19512010-05-22 01:06:18 +00003038// FIXME: Non-Darwin version(s)
3039let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3040 Defs = [ R7, LR, SP ] in {
3041def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3042 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003043 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003044 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3045 Requires<[IsARM, IsDarwin]>;
3046}
3047
Jim Grosbache4ad3872010-10-19 23:27:08 +00003048// eh.sjlj.dispatchsetup pseudo-instruction.
3049// This pseudo is usef for ARM, Thumb1 and Thumb2. Any differences are
3050// handled when the pseudo is expanded (which happens before any passes
3051// that need the instruction size).
3052let isBarrier = 1, hasSideEffects = 1 in
3053def Int_eh_sjlj_dispatchsetup :
3054 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3055 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3056 Requires<[IsDarwin]>;
3057
Jim Grosbach0e0da732009-05-12 23:59:14 +00003058//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003059// Non-Instruction Patterns
3060//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003061
Evan Chenga8e29892007-01-19 07:51:42 +00003062// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003063
Evan Chenga8e29892007-01-19 07:51:42 +00003064// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003065// FIXME: Expand this in ARMExpandPseudoInsts.
3066// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003067let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00003068def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00003069 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00003070 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00003071 [(set GPR:$dst, so_imm2part:$src)]>,
3072 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003073
Evan Chenga8e29892007-01-19 07:51:42 +00003074def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003075 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3076 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003077def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003078 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3079 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003080def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3081 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3082 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003083def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3084 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3085 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003086
Evan Cheng5adb66a2009-09-28 09:14:39 +00003087// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003088// This is a single pseudo instruction, the benefit is that it can be remat'd
3089// as a single unit instead of having to handle reg inputs.
3090// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003091let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003092def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3093 [(set GPR:$dst, (i32 imm:$src))]>,
3094 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003095
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003096// ConstantPool, GlobalAddress, and JumpTable
3097def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3098 Requires<[IsARM, DontUseMovt]>;
3099def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3100def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3101 Requires<[IsARM, UseMovt]>;
3102def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3103 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3104
Evan Chenga8e29892007-01-19 07:51:42 +00003105// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003106
Dale Johannesen51e28e62010-06-03 21:09:53 +00003107// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003108def : ARMPat<(ARMtcret tcGPR:$dst),
3109 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003110
3111def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3112 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3113
3114def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3115 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3116
Dale Johannesen38d5f042010-06-15 22:24:08 +00003117def : ARMPat<(ARMtcret tcGPR:$dst),
3118 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003119
3120def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3121 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3122
3123def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3124 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003125
Evan Chenga8e29892007-01-19 07:51:42 +00003126// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003127def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003128 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003129def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003130 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003131
Evan Chenga8e29892007-01-19 07:51:42 +00003132// zextload i1 -> zextload i8
3133def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003134
Evan Chenga8e29892007-01-19 07:51:42 +00003135// extload -> zextload
3136def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
3137def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
3138def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003139
Evan Cheng83b5cf02008-11-05 23:22:34 +00003140def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3141def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3142
Evan Cheng34b12d22007-01-19 20:27:35 +00003143// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003144def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3145 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003146 (SMULBB GPR:$a, GPR:$b)>;
3147def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3148 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003149def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3150 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003151 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003152def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003153 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003154def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3155 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003156 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003157def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003158 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003159def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3160 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003161 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003162def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003163 (SMULWB GPR:$a, GPR:$b)>;
3164
3165def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003166 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3167 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003168 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3169def : ARMV5TEPat<(add GPR:$acc,
3170 (mul sext_16_node:$a, sext_16_node:$b)),
3171 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3172def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003173 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3174 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003175 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3176def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003177 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003178 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3179def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003180 (mul (sra GPR:$a, (i32 16)),
3181 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003182 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3183def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003184 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003185 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3186def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003187 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3188 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003189 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3190def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003191 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003192 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3193
Evan Chenga8e29892007-01-19 07:51:42 +00003194//===----------------------------------------------------------------------===//
3195// Thumb Support
3196//
3197
3198include "ARMInstrThumb.td"
3199
3200//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003201// Thumb2 Support
3202//
3203
3204include "ARMInstrThumb2.td"
3205
3206//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003207// Floating Point Support
3208//
3209
3210include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003211
3212//===----------------------------------------------------------------------===//
3213// Advanced SIMD (NEON) Support
3214//
3215
3216include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003217
3218//===----------------------------------------------------------------------===//
3219// Coprocessor Instructions. For disassembly only.
3220//
3221
3222def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3223 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3224 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3225 [/* For disassembly only; pattern left blank */]> {
3226 let Inst{4} = 0;
3227}
3228
3229def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3230 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3231 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3232 [/* For disassembly only; pattern left blank */]> {
3233 let Inst{31-28} = 0b1111;
3234 let Inst{4} = 0;
3235}
3236
Johnny Chen64dfb782010-02-16 20:04:27 +00003237class ACI<dag oops, dag iops, string opc, string asm>
3238 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3239 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3240 let Inst{27-25} = 0b110;
3241}
3242
3243multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3244
3245 def _OFFSET : ACI<(outs),
3246 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3247 opc, "\tp$cop, cr$CRd, $addr"> {
3248 let Inst{31-28} = op31_28;
3249 let Inst{24} = 1; // P = 1
3250 let Inst{21} = 0; // W = 0
3251 let Inst{22} = 0; // D = 0
3252 let Inst{20} = load;
3253 }
3254
3255 def _PRE : ACI<(outs),
3256 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3257 opc, "\tp$cop, cr$CRd, $addr!"> {
3258 let Inst{31-28} = op31_28;
3259 let Inst{24} = 1; // P = 1
3260 let Inst{21} = 1; // W = 1
3261 let Inst{22} = 0; // D = 0
3262 let Inst{20} = load;
3263 }
3264
3265 def _POST : ACI<(outs),
3266 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3267 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3268 let Inst{31-28} = op31_28;
3269 let Inst{24} = 0; // P = 0
3270 let Inst{21} = 1; // W = 1
3271 let Inst{22} = 0; // D = 0
3272 let Inst{20} = load;
3273 }
3274
3275 def _OPTION : ACI<(outs),
3276 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3277 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3278 let Inst{31-28} = op31_28;
3279 let Inst{24} = 0; // P = 0
3280 let Inst{23} = 1; // U = 1
3281 let Inst{21} = 0; // W = 0
3282 let Inst{22} = 0; // D = 0
3283 let Inst{20} = load;
3284 }
3285
3286 def L_OFFSET : ACI<(outs),
3287 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003288 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003289 let Inst{31-28} = op31_28;
3290 let Inst{24} = 1; // P = 1
3291 let Inst{21} = 0; // W = 0
3292 let Inst{22} = 1; // D = 1
3293 let Inst{20} = load;
3294 }
3295
3296 def L_PRE : ACI<(outs),
3297 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003298 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003299 let Inst{31-28} = op31_28;
3300 let Inst{24} = 1; // P = 1
3301 let Inst{21} = 1; // W = 1
3302 let Inst{22} = 1; // D = 1
3303 let Inst{20} = load;
3304 }
3305
3306 def L_POST : ACI<(outs),
3307 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003308 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003309 let Inst{31-28} = op31_28;
3310 let Inst{24} = 0; // P = 0
3311 let Inst{21} = 1; // W = 1
3312 let Inst{22} = 1; // D = 1
3313 let Inst{20} = load;
3314 }
3315
3316 def L_OPTION : ACI<(outs),
3317 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003318 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003319 let Inst{31-28} = op31_28;
3320 let Inst{24} = 0; // P = 0
3321 let Inst{23} = 1; // U = 1
3322 let Inst{21} = 0; // W = 0
3323 let Inst{22} = 1; // D = 1
3324 let Inst{20} = load;
3325 }
3326}
3327
3328defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3329defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3330defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3331defm STC2 : LdStCop<0b1111, 0, "stc2">;
3332
Johnny Chen906d57f2010-02-12 01:44:23 +00003333def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3334 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3335 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3336 [/* For disassembly only; pattern left blank */]> {
3337 let Inst{20} = 0;
3338 let Inst{4} = 1;
3339}
3340
3341def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3342 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3343 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3344 [/* For disassembly only; pattern left blank */]> {
3345 let Inst{31-28} = 0b1111;
3346 let Inst{20} = 0;
3347 let Inst{4} = 1;
3348}
3349
3350def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3351 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3352 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3353 [/* For disassembly only; pattern left blank */]> {
3354 let Inst{20} = 1;
3355 let Inst{4} = 1;
3356}
3357
3358def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3359 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3360 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3361 [/* For disassembly only; pattern left blank */]> {
3362 let Inst{31-28} = 0b1111;
3363 let Inst{20} = 1;
3364 let Inst{4} = 1;
3365}
3366
3367def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3368 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3369 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3370 [/* For disassembly only; pattern left blank */]> {
3371 let Inst{23-20} = 0b0100;
3372}
3373
3374def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3375 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3376 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3377 [/* For disassembly only; pattern left blank */]> {
3378 let Inst{31-28} = 0b1111;
3379 let Inst{23-20} = 0b0100;
3380}
3381
3382def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3383 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3384 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3385 [/* For disassembly only; pattern left blank */]> {
3386 let Inst{23-20} = 0b0101;
3387}
3388
3389def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3390 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3391 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3392 [/* For disassembly only; pattern left blank */]> {
3393 let Inst{31-28} = 0b1111;
3394 let Inst{23-20} = 0b0101;
3395}
3396
Johnny Chenb98e1602010-02-12 18:55:33 +00003397//===----------------------------------------------------------------------===//
3398// Move between special register and ARM core register -- for disassembly only
3399//
3400
3401def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3402 [/* For disassembly only; pattern left blank */]> {
3403 let Inst{23-20} = 0b0000;
3404 let Inst{7-4} = 0b0000;
3405}
3406
3407def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3408 [/* For disassembly only; pattern left blank */]> {
3409 let Inst{23-20} = 0b0100;
3410 let Inst{7-4} = 0b0000;
3411}
3412
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003413def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3414 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003415 [/* For disassembly only; pattern left blank */]> {
3416 let Inst{23-20} = 0b0010;
3417 let Inst{7-4} = 0b0000;
3418}
3419
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003420def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3421 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003422 [/* For disassembly only; pattern left blank */]> {
3423 let Inst{23-20} = 0b0010;
3424 let Inst{7-4} = 0b0000;
3425}
3426
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003427def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3428 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003429 [/* For disassembly only; pattern left blank */]> {
3430 let Inst{23-20} = 0b0110;
3431 let Inst{7-4} = 0b0000;
3432}
3433
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003434def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3435 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003436 [/* For disassembly only; pattern left blank */]> {
3437 let Inst{23-20} = 0b0110;
3438 let Inst{7-4} = 0b0000;
3439}