blob: ff4a283b58318462d18207fe84c8e06d31fc2f49 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
David Greenef125a292011-02-08 19:04:41 +000074static SDValue ConcatVectors(SDValue Lower, SDValue Upper, SelectionDAG &DAG);
75
76
David Greenea5f26012011-02-07 19:36:54 +000077/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
78/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000079/// simple subregister reference. Idx is an index in the 128 bits we
80/// want. It need not be aligned to a 128-bit bounday. That makes
81/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000082static SDValue Extract128BitVector(SDValue Vec,
83 SDValue Idx,
84 SelectionDAG &DAG,
85 DebugLoc dl) {
86 EVT VT = Vec.getValueType();
87 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
88
89 EVT ElVT = VT.getVectorElementType();
90
91 int Factor = VT.getSizeInBits() / 128;
92
93 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(),
94 ElVT,
95 VT.getVectorNumElements() / Factor);
96
97 // Extract from UNDEF is UNDEF.
98 if (Vec.getOpcode() == ISD::UNDEF)
99 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
100
101 if (isa<ConstantSDNode>(Idx)) {
102 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
103
104 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
105 // we can match to VEXTRACTF128.
106 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
107
108 // This is the index of the first element of the 128-bit chunk
109 // we want.
110 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
111 * ElemsPerChunk);
112
113 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
114
115 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
116 VecIdx);
117
118 return Result;
119 }
120
121 return SDValue();
122}
123
124/// Generate a DAG to put 128-bits into a vector > 128 bits. This
125/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000126/// simple superregister reference. Idx is an index in the 128 bits
127/// we want. It need not be aligned to a 128-bit bounday. That makes
128/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000129static SDValue Insert128BitVector(SDValue Result,
130 SDValue Vec,
131 SDValue Idx,
132 SelectionDAG &DAG,
133 DebugLoc dl) {
134 if (isa<ConstantSDNode>(Idx)) {
135 EVT VT = Vec.getValueType();
136 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
137
138 EVT ElVT = VT.getVectorElementType();
139
140 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
141
142 EVT ResultVT = Result.getValueType();
143
144 // Insert the relevant 128 bits.
145 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
146
147 // This is the index of the first element of the 128-bit chunk
148 // we want.
149 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
150 * ElemsPerChunk);
151
152 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
153
154 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
155 VecIdx);
156 return Result;
157 }
158
159 return SDValue();
160}
161
David Greenef125a292011-02-08 19:04:41 +0000162/// Given two vectors, concat them.
163static SDValue ConcatVectors(SDValue Lower, SDValue Upper, SelectionDAG &DAG) {
164 DebugLoc dl = Lower.getDebugLoc();
165
166 assert(Lower.getValueType() == Upper.getValueType() && "Mismatched vectors!");
167
168 EVT VT = EVT::getVectorVT(*DAG.getContext(),
169 Lower.getValueType().getVectorElementType(),
170 Lower.getValueType().getVectorNumElements() * 2);
171
172 // TODO: Generalize to arbitrary vector length (this assumes 256-bit vectors).
173 assert(VT.getSizeInBits() == 256 && "Unsupported vector concat!");
174
175 // Insert the upper subvector.
176 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Upper,
177 DAG.getConstant(
178 // This is half the length of the result
179 // vector. Start inserting the upper 128
180 // bits here.
181 Lower.getValueType().getVectorNumElements(),
182 MVT::i32),
183 DAG, dl);
184
185 // Insert the lower subvector.
186 Vec = Insert128BitVector(Vec, Lower, DAG.getConstant(0, MVT::i32), DAG, dl);
187 return Vec;
188}
189
Chris Lattnerf0144122009-07-28 03:13:23 +0000190static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000191 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
192 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000193
Evan Cheng2bffee22011-02-01 01:14:13 +0000194 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000195 if (is64Bit)
196 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000197 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000198 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000199
Evan Cheng2bffee22011-02-01 01:14:13 +0000200 if (Subtarget->isTargetELF()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000201 if (is64Bit)
202 return new X8664_ELFTargetObjectFile(TM);
203 return new X8632_ELFTargetObjectFile(TM);
204 }
Evan Cheng2bffee22011-02-01 01:14:13 +0000205 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000206 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000207 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000208}
209
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000210X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000211 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000212 Subtarget = &TM.getSubtarget<X86Subtarget>();
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000213 X86ScalarSSEf64 = Subtarget->hasXMMInt();
214 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000216
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000217 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000218 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000219
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000220 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000221 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000222
223 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000224 setBooleanContents(ZeroOrOneBooleanContent);
Eric Christopherde5e1012011-03-11 01:05:58 +0000225
226 // For 64-bit since we have so many registers use the ILP scheduler, for
227 // 32-bit code use the register pressure specific scheduling.
228 if (Subtarget->is64Bit())
229 setSchedulingPreference(Sched::ILP);
230 else
231 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000232 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000233
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000234 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000235 // Setup Windows compiler runtime calls.
236 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000237 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
238 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000239 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000240 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000241 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000242 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
243 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000244 }
245
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000246 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000247 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000248 setUseUnderscoreSetJmp(false);
249 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000250 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000251 // MS runtime is weird: it exports _setjmp, but longjmp!
252 setUseUnderscoreSetJmp(true);
253 setUseUnderscoreLongJmp(false);
254 } else {
255 setUseUnderscoreSetJmp(true);
256 setUseUnderscoreLongJmp(true);
257 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000261 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000263 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000267
Scott Michelfdc40a02009-02-17 22:15:04 +0000268 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000270 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000272 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
274 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000275
276 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
278 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
279 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
280 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
281 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
282 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000283
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000284 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
285 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
287 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
288 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000289
Evan Cheng25ab6902006-09-08 06:48:29 +0000290 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
292 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000293 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000294 // We have an algorithm for SSE2->double, and we turn this into a
295 // 64-bit FILD followed by conditional FADD for other targets.
296 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000297 // We have an algorithm for SSE2, and we turn this into a 64-bit
298 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000299 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000300 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000301
302 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
303 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
305 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000306
Devang Patel6a784892009-06-05 18:48:29 +0000307 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000308 // SSE has no i16 to fp conversion, only i32
309 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000311 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000313 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
315 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000316 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000317 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
319 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000320 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000321
Dale Johannesen73328d12007-09-19 23:55:34 +0000322 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
323 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
325 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000326
Evan Cheng02568ff2006-01-30 22:13:22 +0000327 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
328 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
330 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000331
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000332 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000334 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000336 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
338 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000339 }
340
341 // Handle FP_TO_UINT by promoting the destination to a larger signed
342 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
344 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
345 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000346
Evan Cheng25ab6902006-09-08 06:48:29 +0000347 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
349 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000350 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000351 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000352 // Expand FP_TO_UINT into a select.
353 // FIXME: We would like to use a Custom expander here eventually to do
354 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000356 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000357 // With SSE3 we can use fisttpll to convert to a signed i64; without
358 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000360 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000361
Chris Lattner399610a2006-12-05 18:22:22 +0000362 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000363 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
365 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000366 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000367 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000368 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000369 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000370 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000371 }
Chris Lattner21f66852005-12-23 05:15:23 +0000372
Dan Gohmanb00ee212008-02-18 19:34:53 +0000373 // Scalar integer divide and remainder are lowered to use operations that
374 // produce two results, to match the available instructions. This exposes
375 // the two-result form to trivial CSE, which is able to combine x/y and x%y
376 // into a single instruction.
377 //
378 // Scalar integer multiply-high is also lowered to use two-result
379 // operations, to match the available instructions. However, plain multiply
380 // (low) operations are left as Legal, as there are single-result
381 // instructions for this in x86. Using the two-result multiply instructions
382 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000383 for (unsigned i = 0, e = 4; i != e; ++i) {
384 MVT VT = IntVTs[i];
385 setOperationAction(ISD::MULHS, VT, Expand);
386 setOperationAction(ISD::MULHU, VT, Expand);
387 setOperationAction(ISD::SDIV, VT, Expand);
388 setOperationAction(ISD::UDIV, VT, Expand);
389 setOperationAction(ISD::SREM, VT, Expand);
390 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000391
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000392 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000393 setOperationAction(ISD::ADDC, VT, Custom);
394 setOperationAction(ISD::ADDE, VT, Custom);
395 setOperationAction(ISD::SUBC, VT, Custom);
396 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000397 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
400 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
401 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
402 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000403 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
405 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
406 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
407 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
408 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
409 setOperationAction(ISD::FREM , MVT::f32 , Expand);
410 setOperationAction(ISD::FREM , MVT::f64 , Expand);
411 setOperationAction(ISD::FREM , MVT::f80 , Expand);
412 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
415 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000416 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
417 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
419 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
422 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000423 }
424
Benjamin Kramer1292c222010-12-04 20:32:23 +0000425 if (Subtarget->hasPOPCNT()) {
426 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
427 } else {
428 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
429 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
430 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
431 if (Subtarget->is64Bit())
432 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
433 }
434
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
436 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000437
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000438 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000439 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000440 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000441 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000442 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
445 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
446 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
447 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000448 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
451 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
452 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000453 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000455 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000456 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000458
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000459 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
461 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
462 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
463 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000464 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
466 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000467 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000468 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
470 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
471 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
472 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000473 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000474 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000475 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
477 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
478 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000479 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
481 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
482 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000483 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000485 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000487
Eric Christopher9a9d2752010-07-22 02:48:34 +0000488 // We may not have a libcall for MEMBARRIER so we should lower this.
489 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000490
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000491 // On X86 and X86-64, atomic operations are lowered to locked instructions.
492 // Locked instructions, in turn, have implicit fence semantics (all memory
493 // operations are flushed before issuing the locked instruction, and they
494 // are not buffered), so we can fold away the common pattern of
495 // fence-atomic-fence.
496 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000497
Mon P Wang63307c32008-05-05 19:05:59 +0000498 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000499 for (unsigned i = 0, e = 4; i != e; ++i) {
500 MVT VT = IntVTs[i];
501 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
503 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000504
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000505 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000513 }
514
Evan Cheng3c992d22006-03-07 02:02:57 +0000515 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000516 if (!Subtarget->isTargetDarwin() &&
517 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000518 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000520 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000521
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000526 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000527 setExceptionPointerRegister(X86::RAX);
528 setExceptionSelectorRegister(X86::RDX);
529 } else {
530 setExceptionPointerRegister(X86::EAX);
531 setExceptionSelectorRegister(X86::EDX);
532 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
534 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000535
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000537
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000539
Nate Begemanacc398c2006-01-25 18:21:52 +0000540 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::VASTART , MVT::Other, Custom);
542 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000543 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VAARG , MVT::Other, Custom);
545 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VAARG , MVT::Other, Expand);
548 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 }
Evan Chengae642192007-03-02 23:16:35 +0000550
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
552 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000553 setOperationAction(ISD::DYNAMIC_STACKALLOC,
554 (Subtarget->is64Bit() ? MVT::i64 : MVT::i32),
555 (Subtarget->isTargetCOFF()
556 && !Subtarget->isTargetEnvMacho()
557 ? Custom : Expand));
Chris Lattnerb99329e2006-01-13 02:42:53 +0000558
Evan Chengc7ce29b2009-02-13 22:36:38 +0000559 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000560 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000561 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
563 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000564
Evan Cheng223547a2006-01-31 22:28:30 +0000565 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000566 setOperationAction(ISD::FABS , MVT::f64, Custom);
567 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000568
569 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FNEG , MVT::f64, Custom);
571 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
Evan Cheng68c47cb2007-01-05 07:55:56 +0000573 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
575 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000576
Evan Chengd25e9e82006-02-02 00:28:23 +0000577 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FSIN , MVT::f64, Expand);
579 setOperationAction(ISD::FCOS , MVT::f64, Expand);
580 setOperationAction(ISD::FSIN , MVT::f32, Expand);
581 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000582
Chris Lattnera54aa942006-01-29 06:26:08 +0000583 // Expand FP immediates into loads from the stack, except for the special
584 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000585 addLegalFPImmediate(APFloat(+0.0)); // xorpd
586 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000587 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000588 // Use SSE for f32, x87 for f64.
589 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
591 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000595
596 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000597 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
603 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FSIN , MVT::f32, Expand);
607 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
Nate Begemane1795842008-02-14 08:57:00 +0000609 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610 addLegalFPImmediate(APFloat(+0.0f)); // xorps
611 addLegalFPImmediate(APFloat(+0.0)); // FLD0
612 addLegalFPImmediate(APFloat(+1.0)); // FLD1
613 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
614 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
615
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
618 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000619 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000622 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
624 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
627 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
628 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
629 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000630
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000631 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
633 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000635 addLegalFPImmediate(APFloat(+0.0)); // FLD0
636 addLegalFPImmediate(APFloat(+1.0)); // FLD1
637 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
638 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000639 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
640 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
641 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
642 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000643 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000644
Dale Johannesen59a58732007-08-05 18:49:15 +0000645 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000646 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
648 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
649 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000650 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000651 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000652 addLegalFPImmediate(TmpFlt); // FLD0
653 TmpFlt.changeSign();
654 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000655
656 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000657 APFloat TmpFlt2(+1.0);
658 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
659 &ignored);
660 addLegalFPImmediate(TmpFlt2); // FLD1
661 TmpFlt2.changeSign();
662 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
663 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000664
Evan Chengc7ce29b2009-02-13 22:36:38 +0000665 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
667 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000669 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000670
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000671 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
673 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
674 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::FLOG, MVT::f80, Expand);
677 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
678 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
679 setOperationAction(ISD::FEXP, MVT::f80, Expand);
680 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000681
Mon P Wangf007a8b2008-11-06 05:31:54 +0000682 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000683 // (for widening) or expand (for scalarization). Then we will selectively
684 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
686 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
687 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000703 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
704 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000736 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000737 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
741 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
742 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
743 setTruncStoreAction((MVT::SimpleValueType)VT,
744 (MVT::SimpleValueType)InnerVT, Expand);
745 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
747 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000748 }
749
Evan Chengc7ce29b2009-02-13 22:36:38 +0000750 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
751 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000752 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000753 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000754 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000755 }
756
Dale Johannesen0488fb62010-09-30 23:57:10 +0000757 // MMX-sized vectors (other than x86mmx) are expected to be expanded
758 // into smaller operations.
759 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
760 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
761 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
762 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
763 setOperationAction(ISD::AND, MVT::v8i8, Expand);
764 setOperationAction(ISD::AND, MVT::v4i16, Expand);
765 setOperationAction(ISD::AND, MVT::v2i32, Expand);
766 setOperationAction(ISD::AND, MVT::v1i64, Expand);
767 setOperationAction(ISD::OR, MVT::v8i8, Expand);
768 setOperationAction(ISD::OR, MVT::v4i16, Expand);
769 setOperationAction(ISD::OR, MVT::v2i32, Expand);
770 setOperationAction(ISD::OR, MVT::v1i64, Expand);
771 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
772 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
773 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
774 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
778 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
779 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
780 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
781 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
782 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
783 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000784 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
787 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000788
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000789 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000791
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
793 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
794 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
795 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
796 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
797 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
798 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
799 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
800 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
801 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
802 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
803 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804 }
805
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000806 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000808
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000809 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
810 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
814 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000815
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
817 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
818 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
819 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
820 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
821 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
822 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
823 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
824 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
825 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
826 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
827 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
828 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
829 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
830 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
831 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000832
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
834 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
835 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
836 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
839 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000843
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
848 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
849
Evan Cheng2c3ae372006-04-12 21:21:57 +0000850 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000851 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
852 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000853 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000854 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000855 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000856 // Do not attempt to custom lower non-128-bit vectors
857 if (!VT.is128BitVector())
858 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 setOperationAction(ISD::BUILD_VECTOR,
860 VT.getSimpleVT().SimpleTy, Custom);
861 setOperationAction(ISD::VECTOR_SHUFFLE,
862 VT.getSimpleVT().SimpleTy, Custom);
863 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
864 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000865 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
868 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
870 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
871 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
872 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000873
Nate Begemancdd1eec2008-02-12 22:51:28 +0000874 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
876 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000877 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000878
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000879 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
881 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000882 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000883
884 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000885 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000886 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000887
Owen Andersond6662ad2009-08-10 20:46:15 +0000888 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000890 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000892 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000894 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000896 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000898 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000899
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000901
Evan Cheng2c3ae372006-04-12 21:21:57 +0000902 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
904 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
905 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
906 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
909 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000910 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000911
Nate Begeman14d12ca2008-02-11 04:19:36 +0000912 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000913 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
914 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
915 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
916 setOperationAction(ISD::FRINT, MVT::f32, Legal);
917 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
918 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
919 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
920 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
921 setOperationAction(ISD::FRINT, MVT::f64, Legal);
922 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
923
Nate Begeman14d12ca2008-02-11 04:19:36 +0000924 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000926
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000927 // Can turn SHL into an integer multiply.
928 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000929 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000930
Nate Begeman14d12ca2008-02-11 04:19:36 +0000931 // i8 and i16 vectors are custom , because the source register and source
932 // source memory operand types are not the same width. f32 vectors are
933 // custom since the immediate controlling the insert encodes additional
934 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
938 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000939
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000944
945 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
947 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 }
949 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000950
Nadav Rotem43012222011-05-11 08:12:09 +0000951 if (Subtarget->hasSSE2()) {
952 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
953 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
954 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
955
956 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
957 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
958 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
959
960 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
961 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
962 }
963
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000964 if (Subtarget->hasSSE42())
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000966
David Greene9b9838d2009-06-29 16:47:10 +0000967 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
969 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
970 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
971 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000972 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
975 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
976 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
977 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000978
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
980 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
981 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
982 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
983 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
984 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000985
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
987 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
988 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
989 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
990 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
991 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000992
David Greene54d8eba2011-01-27 22:38:56 +0000993 // Custom lower build_vector, vector_shuffle, scalar_to_vector,
994 // insert_vector_elt extract_subvector and extract_vector_elt for
995 // 256-bit types.
996 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
997 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE;
998 ++i) {
999 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
1000 // Do not attempt to custom lower non-256-bit vectors
1001 if (!isPowerOf2_32(MVT(VT).getVectorNumElements())
1002 || (MVT(VT).getSizeInBits() < 256))
David Greene9b9838d2009-06-29 16:47:10 +00001003 continue;
David Greene9b9838d2009-06-29 16:47:10 +00001004 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1005 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
David Greene54d8eba2011-01-27 22:38:56 +00001006 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001007 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
David Greene54d8eba2011-01-27 22:38:56 +00001008 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001009 }
David Greene54d8eba2011-01-27 22:38:56 +00001010 // Custom-lower insert_subvector and extract_subvector based on
1011 // the result type.
1012 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1013 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE;
1014 ++i) {
1015 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
1016 // Do not attempt to custom lower non-256-bit vectors
1017 if (!isPowerOf2_32(MVT(VT).getVectorNumElements()))
David Greene9b9838d2009-06-29 16:47:10 +00001018 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001019
1020 if (MVT(VT).getSizeInBits() == 128) {
1021 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001022 }
David Greene54d8eba2011-01-27 22:38:56 +00001023 else if (MVT(VT).getSizeInBits() == 256) {
1024 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1025 }
David Greene9b9838d2009-06-29 16:47:10 +00001026 }
1027
David Greene54d8eba2011-01-27 22:38:56 +00001028 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
1029 // Don't promote loads because we need them for VPERM vector index versions.
1030
1031 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1032 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE;
1033 VT++) {
1034 if (!isPowerOf2_32(MVT((MVT::SimpleValueType)VT).getVectorNumElements())
1035 || (MVT((MVT::SimpleValueType)VT).getSizeInBits() < 256))
1036 continue;
1037 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
1038 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v4i64);
1039 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
1040 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v4i64);
1041 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
1042 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v4i64);
1043 //setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
1044 //AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v4i64);
1045 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
1046 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v4i64);
1047 }
David Greene9b9838d2009-06-29 16:47:10 +00001048 }
1049
Evan Cheng6be2c582006-04-05 23:38:46 +00001050 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001051 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001052
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001053
Eli Friedman962f5492010-06-02 19:35:46 +00001054 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1055 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001056 //
Eli Friedman962f5492010-06-02 19:35:46 +00001057 // FIXME: We really should do custom legalization for addition and
1058 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1059 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001060 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1061 // Add/Sub/Mul with overflow operations are custom lowered.
1062 MVT VT = IntVTs[i];
1063 setOperationAction(ISD::SADDO, VT, Custom);
1064 setOperationAction(ISD::UADDO, VT, Custom);
1065 setOperationAction(ISD::SSUBO, VT, Custom);
1066 setOperationAction(ISD::USUBO, VT, Custom);
1067 setOperationAction(ISD::SMULO, VT, Custom);
1068 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001069 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001070
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001071 // There are no 8-bit 3-address imul/mul instructions
1072 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1073 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001074
Evan Chengd54f2d52009-03-31 19:38:51 +00001075 if (!Subtarget->is64Bit()) {
1076 // These libcalls are not available in 32-bit.
1077 setLibcallName(RTLIB::SHL_I128, 0);
1078 setLibcallName(RTLIB::SRL_I128, 0);
1079 setLibcallName(RTLIB::SRA_I128, 0);
1080 }
1081
Evan Cheng206ee9d2006-07-07 08:33:52 +00001082 // We have target-specific dag combine patterns for the following nodes:
1083 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001084 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001085 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001086 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001087 setTargetDAGCombine(ISD::SHL);
1088 setTargetDAGCombine(ISD::SRA);
1089 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001090 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001091 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001092 setTargetDAGCombine(ISD::ADD);
1093 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001094 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001095 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001096 if (Subtarget->is64Bit())
1097 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001098
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001099 computeRegisterProperties();
1100
Evan Cheng05219282011-01-06 06:52:41 +00001101 // On Darwin, -Os means optimize for size without hurting performance,
1102 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001103 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001104 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001105 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001106 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1107 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1108 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001109 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001110 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001111
1112 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001113}
1114
Scott Michel5b8f82e2008-03-10 15:42:14 +00001115
Owen Anderson825b72b2009-08-11 20:47:22 +00001116MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1117 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001118}
1119
1120
Evan Cheng29286502008-01-23 23:17:41 +00001121/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1122/// the desired ByVal argument alignment.
1123static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1124 if (MaxAlign == 16)
1125 return;
1126 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1127 if (VTy->getBitWidth() == 128)
1128 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001129 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1130 unsigned EltAlign = 0;
1131 getMaxByValAlign(ATy->getElementType(), EltAlign);
1132 if (EltAlign > MaxAlign)
1133 MaxAlign = EltAlign;
1134 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1135 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1136 unsigned EltAlign = 0;
1137 getMaxByValAlign(STy->getElementType(i), EltAlign);
1138 if (EltAlign > MaxAlign)
1139 MaxAlign = EltAlign;
1140 if (MaxAlign == 16)
1141 break;
1142 }
1143 }
1144 return;
1145}
1146
1147/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1148/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001149/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1150/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001151unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001152 if (Subtarget->is64Bit()) {
1153 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001154 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001155 if (TyAlign > 8)
1156 return TyAlign;
1157 return 8;
1158 }
1159
Evan Cheng29286502008-01-23 23:17:41 +00001160 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001161 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001162 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001163 return Align;
1164}
Chris Lattner2b02a442007-02-25 08:29:00 +00001165
Evan Chengf0df0312008-05-15 08:39:06 +00001166/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001167/// and store operations as a result of memset, memcpy, and memmove
1168/// lowering. If DstAlign is zero that means it's safe to destination
1169/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1170/// means there isn't a need to check it against alignment requirement,
1171/// probably because the source does not need to be loaded. If
1172/// 'NonScalarIntSafe' is true, that means it's safe to return a
1173/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1174/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1175/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001176/// It returns EVT::Other if the type should be determined using generic
1177/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001178EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001179X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1180 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001181 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001182 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001183 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001184 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1185 // linux. This is because the stack realignment code can't handle certain
1186 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001187 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001188 if (NonScalarIntSafe &&
1189 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001190 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001191 (Subtarget->isUnalignedMemAccessFast() ||
1192 ((DstAlign == 0 || DstAlign >= 16) &&
1193 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001194 Subtarget->getStackAlignment() >= 16) {
1195 if (Subtarget->hasSSE2())
1196 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001197 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001198 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001199 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001200 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001201 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001202 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001203 // Do not use f64 to lower memcpy if source is string constant. It's
1204 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001205 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001206 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001207 }
Evan Chengf0df0312008-05-15 08:39:06 +00001208 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001209 return MVT::i64;
1210 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001211}
1212
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001213/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1214/// current function. The returned value is a member of the
1215/// MachineJumpTableInfo::JTEntryKind enum.
1216unsigned X86TargetLowering::getJumpTableEncoding() const {
1217 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1218 // symbol.
1219 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1220 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001221 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001222
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001223 // Otherwise, use the normal jump table encoding heuristics.
1224 return TargetLowering::getJumpTableEncoding();
1225}
1226
Chris Lattnerc64daab2010-01-26 05:02:42 +00001227const MCExpr *
1228X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1229 const MachineBasicBlock *MBB,
1230 unsigned uid,MCContext &Ctx) const{
1231 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1232 Subtarget->isPICStyleGOT());
1233 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1234 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001235 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1236 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001237}
1238
Evan Chengcc415862007-11-09 01:32:10 +00001239/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1240/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001241SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001242 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001243 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001244 // This doesn't have DebugLoc associated with it, but is not really the
1245 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001246 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001247 return Table;
1248}
1249
Chris Lattner589c6f62010-01-26 06:28:43 +00001250/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1251/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1252/// MCExpr.
1253const MCExpr *X86TargetLowering::
1254getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1255 MCContext &Ctx) const {
1256 // X86-64 uses RIP relative addressing based on the jump table label.
1257 if (Subtarget->isPICStyleRIPRel())
1258 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1259
1260 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001261 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001262}
1263
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001264// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001265std::pair<const TargetRegisterClass*, uint8_t>
1266X86TargetLowering::findRepresentativeClass(EVT VT) const{
1267 const TargetRegisterClass *RRC = 0;
1268 uint8_t Cost = 1;
1269 switch (VT.getSimpleVT().SimpleTy) {
1270 default:
1271 return TargetLowering::findRepresentativeClass(VT);
1272 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1273 RRC = (Subtarget->is64Bit()
1274 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1275 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001276 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001277 RRC = X86::VR64RegisterClass;
1278 break;
1279 case MVT::f32: case MVT::f64:
1280 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1281 case MVT::v4f32: case MVT::v2f64:
1282 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1283 case MVT::v4f64:
1284 RRC = X86::VR128RegisterClass;
1285 break;
1286 }
1287 return std::make_pair(RRC, Cost);
1288}
1289
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001290bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1291 unsigned &Offset) const {
1292 if (!Subtarget->isTargetLinux())
1293 return false;
1294
1295 if (Subtarget->is64Bit()) {
1296 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1297 Offset = 0x28;
1298 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1299 AddressSpace = 256;
1300 else
1301 AddressSpace = 257;
1302 } else {
1303 // %gs:0x14 on i386
1304 Offset = 0x14;
1305 AddressSpace = 256;
1306 }
1307 return true;
1308}
1309
1310
Chris Lattner2b02a442007-02-25 08:29:00 +00001311//===----------------------------------------------------------------------===//
1312// Return Value Calling Convention Implementation
1313//===----------------------------------------------------------------------===//
1314
Chris Lattner59ed56b2007-02-28 04:55:35 +00001315#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001316
Michael J. Spencerec38de22010-10-10 22:04:20 +00001317bool
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001318X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001319 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001320 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001321 SmallVector<CCValAssign, 16> RVLocs;
1322 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001323 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001324 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001325}
1326
Dan Gohman98ca4f22009-08-05 01:29:28 +00001327SDValue
1328X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001329 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001330 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001331 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001332 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001333 MachineFunction &MF = DAG.getMachineFunction();
1334 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001335
Chris Lattner9774c912007-02-27 05:28:59 +00001336 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001337 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1338 RVLocs, *DAG.getContext());
1339 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001340
Evan Chengdcea1632010-02-04 02:40:39 +00001341 // Add the regs to the liveout set for the function.
1342 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1343 for (unsigned i = 0; i != RVLocs.size(); ++i)
1344 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1345 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001346
Dan Gohman475871a2008-07-27 21:46:04 +00001347 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001348
Dan Gohman475871a2008-07-27 21:46:04 +00001349 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001350 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1351 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001352 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1353 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001354
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001355 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001356 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1357 CCValAssign &VA = RVLocs[i];
1358 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001359 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001360 EVT ValVT = ValToCopy.getValueType();
1361
Dale Johannesenc4510512010-09-24 19:05:48 +00001362 // If this is x86-64, and we disabled SSE, we can't return FP values,
1363 // or SSE or MMX vectors.
1364 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1365 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001366 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001367 report_fatal_error("SSE register return with SSE disabled");
1368 }
1369 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1370 // llvm-gcc has never done it right and no one has noticed, so this
1371 // should be OK for now.
1372 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001373 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001374 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001375
Chris Lattner447ff682008-03-11 03:23:40 +00001376 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1377 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001378 if (VA.getLocReg() == X86::ST0 ||
1379 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001380 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1381 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001382 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001383 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001384 RetOps.push_back(ValToCopy);
1385 // Don't emit a copytoreg.
1386 continue;
1387 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001388
Evan Cheng242b38b2009-02-23 09:03:22 +00001389 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1390 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001391 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001392 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001393 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001394 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001395 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1396 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001397 // If we don't have SSE2 available, convert to v4f32 so the generated
1398 // register is legal.
1399 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001400 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001401 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001402 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001403 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001404
Dale Johannesendd64c412009-02-04 00:33:20 +00001405 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001406 Flag = Chain.getValue(1);
1407 }
Dan Gohman61a92132008-04-21 23:59:07 +00001408
1409 // The x86-64 ABI for returning structs by value requires that we copy
1410 // the sret argument into %rax for the return. We saved the argument into
1411 // a virtual register in the entry block, so now we copy the value out
1412 // and into %rax.
1413 if (Subtarget->is64Bit() &&
1414 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1415 MachineFunction &MF = DAG.getMachineFunction();
1416 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1417 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001418 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001419 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001420 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001421
Dale Johannesendd64c412009-02-04 00:33:20 +00001422 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001423 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001424
1425 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001426 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001428
Chris Lattner447ff682008-03-11 03:23:40 +00001429 RetOps[0] = Chain; // Update chain.
1430
1431 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001432 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001433 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001434
1435 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001436 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001437}
1438
Evan Cheng3d2125c2010-11-30 23:55:39 +00001439bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1440 if (N->getNumValues() != 1)
1441 return false;
1442 if (!N->hasNUsesOfValue(1, 0))
1443 return false;
1444
1445 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001446 if (Copy->getOpcode() != ISD::CopyToReg &&
1447 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001448 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001449
1450 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001451 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001452 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001453 if (UI->getOpcode() != X86ISD::RET_FLAG)
1454 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001455 HasRet = true;
1456 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001457
Evan Cheng1bf891a2010-12-01 22:59:46 +00001458 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001459}
1460
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001461EVT
1462X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001463 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001464 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001465 // TODO: Is this also valid on 32-bit?
1466 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001467 ReturnMVT = MVT::i8;
1468 else
1469 ReturnMVT = MVT::i32;
1470
1471 EVT MinVT = getRegisterType(Context, ReturnMVT);
1472 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001473}
1474
Dan Gohman98ca4f22009-08-05 01:29:28 +00001475/// LowerCallResult - Lower the result values of a call into the
1476/// appropriate copies out of appropriate physical registers.
1477///
1478SDValue
1479X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001480 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001481 const SmallVectorImpl<ISD::InputArg> &Ins,
1482 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001483 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001484
Chris Lattnere32bbf62007-02-28 07:09:55 +00001485 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001486 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001487 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001489 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001490 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001491
Chris Lattner3085e152007-02-25 08:59:22 +00001492 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001493 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001494 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001495 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Torok Edwin3f142c32009-02-01 18:15:56 +00001497 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001498 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001499 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001500 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001501 }
1502
Evan Cheng79fb3b42009-02-20 20:43:02 +00001503 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001504
1505 // If this is a call to a function that returns an fp value on the floating
1506 // point stack, we must guarantee the the value is popped from the stack, so
1507 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1508 // if the return value is not used. We use the FpGET_ST0 instructions
1509 // instead.
1510 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1511 // If we prefer to use the value in xmm registers, copy it out as f80 and
1512 // use a truncate to move it from fp stack reg to xmm reg.
1513 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1514 bool isST0 = VA.getLocReg() == X86::ST0;
1515 unsigned Opc = 0;
1516 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1517 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1518 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1519 SDValue Ops[] = { Chain, InFlag };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001520 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Glue,
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001521 Ops, 2), 1);
1522 Val = Chain.getValue(0);
1523
1524 // Round the f80 to the right size, which also moves it to the appropriate
1525 // xmm register.
1526 if (CopyVT != VA.getValVT())
1527 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1528 // This truncation won't change the value.
1529 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001530 } else {
1531 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1532 CopyVT, InFlag).getValue(1);
1533 Val = Chain.getValue(0);
1534 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001535 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001536 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001537 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001538
Dan Gohman98ca4f22009-08-05 01:29:28 +00001539 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001540}
1541
1542
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001543//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001544// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001545//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001546// StdCall calling convention seems to be standard for many Windows' API
1547// routines and around. It differs from C calling convention just a little:
1548// callee should clean up the stack, not caller. Symbols should be also
1549// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001550// For info on fast calling convention see Fast Calling Convention (tail call)
1551// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001552
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001554/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1556 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001557 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001558
Dan Gohman98ca4f22009-08-05 01:29:28 +00001559 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001560}
1561
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001562/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001563/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001564static bool
1565ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1566 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001567 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001568
Dan Gohman98ca4f22009-08-05 01:29:28 +00001569 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001570}
1571
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001572/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1573/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001574/// the specific parameter attribute. The copy will be passed as a byval
1575/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001576static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001577CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001578 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1579 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001580 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001581
Dale Johannesendd64c412009-02-04 00:33:20 +00001582 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001583 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001584 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001585}
1586
Chris Lattner29689432010-03-11 00:22:57 +00001587/// IsTailCallConvention - Return true if the calling convention is one that
1588/// supports tail call optimization.
1589static bool IsTailCallConvention(CallingConv::ID CC) {
1590 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1591}
1592
Evan Cheng485fafc2011-03-21 01:19:09 +00001593bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1594 if (!CI->isTailCall())
1595 return false;
1596
1597 CallSite CS(CI);
1598 CallingConv::ID CalleeCC = CS.getCallingConv();
1599 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1600 return false;
1601
1602 return true;
1603}
1604
Evan Cheng0c439eb2010-01-27 00:07:07 +00001605/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1606/// a tailcall target by changing its ABI.
1607static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001608 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001609}
1610
Dan Gohman98ca4f22009-08-05 01:29:28 +00001611SDValue
1612X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001613 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 const SmallVectorImpl<ISD::InputArg> &Ins,
1615 DebugLoc dl, SelectionDAG &DAG,
1616 const CCValAssign &VA,
1617 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001618 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001619 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001620 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001621 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001622 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001623 EVT ValVT;
1624
1625 // If value is passed by pointer we have address passed instead of the value
1626 // itself.
1627 if (VA.getLocInfo() == CCValAssign::Indirect)
1628 ValVT = VA.getLocVT();
1629 else
1630 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001631
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001632 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001633 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001634 // In case of tail call optimization mark all arguments mutable. Since they
1635 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001636 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001637 unsigned Bytes = Flags.getByValSize();
1638 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1639 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001640 return DAG.getFrameIndex(FI, getPointerTy());
1641 } else {
1642 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001643 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001644 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1645 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001646 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001647 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001648 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001649}
1650
Dan Gohman475871a2008-07-27 21:46:04 +00001651SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001653 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001654 bool isVarArg,
1655 const SmallVectorImpl<ISD::InputArg> &Ins,
1656 DebugLoc dl,
1657 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001658 SmallVectorImpl<SDValue> &InVals)
1659 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001660 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001662
Gordon Henriksen86737662008-01-05 16:56:59 +00001663 const Function* Fn = MF.getFunction();
1664 if (Fn->hasExternalLinkage() &&
1665 Subtarget->isTargetCygMing() &&
1666 Fn->getName() == "main")
1667 FuncInfo->setForceFramePointer(true);
1668
Evan Cheng1bc78042006-04-26 01:20:17 +00001669 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001670 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001671 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001672
Chris Lattner29689432010-03-11 00:22:57 +00001673 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1674 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001675
Chris Lattner638402b2007-02-28 07:00:42 +00001676 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001677 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1679 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001680
1681 // Allocate shadow area for Win64
1682 if (IsWin64) {
1683 CCInfo.AllocateStack(32, 8);
1684 }
1685
Duncan Sands45907662010-10-31 13:21:44 +00001686 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001687
Chris Lattnerf39f7712007-02-28 05:46:49 +00001688 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001689 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001690 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1691 CCValAssign &VA = ArgLocs[i];
1692 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1693 // places.
1694 assert(VA.getValNo() != LastVal &&
1695 "Don't support value assigned to multiple locs yet");
1696 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001697
Chris Lattnerf39f7712007-02-28 05:46:49 +00001698 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001699 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001700 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001702 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001707 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001709 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1710 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001711 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001712 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001713 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001714 RC = X86::VR64RegisterClass;
1715 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001716 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001717
Devang Patel68e6bee2011-02-21 23:21:26 +00001718 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001720
Chris Lattnerf39f7712007-02-28 05:46:49 +00001721 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1722 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1723 // right size.
1724 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001725 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001726 DAG.getValueType(VA.getValVT()));
1727 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001728 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001729 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001730 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001731 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001732
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001733 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001734 // Handle MMX values passed in XMM regs.
1735 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001736 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1737 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001738 } else
1739 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001740 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001741 } else {
1742 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001744 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001745
1746 // If value is passed via pointer - do a load.
1747 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001748 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1749 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001750
Dan Gohman98ca4f22009-08-05 01:29:28 +00001751 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001752 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001753
Dan Gohman61a92132008-04-21 23:59:07 +00001754 // The x86-64 ABI for returning structs by value requires that we copy
1755 // the sret argument into %rax for the return. Save the argument into
1756 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001757 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001758 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1759 unsigned Reg = FuncInfo->getSRetReturnReg();
1760 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001762 FuncInfo->setSRetReturnReg(Reg);
1763 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001766 }
1767
Chris Lattnerf39f7712007-02-28 05:46:49 +00001768 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001769 // Align stack specially for tail calls.
1770 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001771 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001772
Evan Cheng1bc78042006-04-26 01:20:17 +00001773 // If the function takes variable number of arguments, make a frame index for
1774 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001775 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001776 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1777 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001778 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001779 }
1780 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001781 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1782
1783 // FIXME: We should really autogenerate these arrays
1784 static const unsigned GPR64ArgRegsWin64[] = {
1785 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001786 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001787 static const unsigned GPR64ArgRegs64Bit[] = {
1788 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1789 };
1790 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001791 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1792 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1793 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001794 const unsigned *GPR64ArgRegs;
1795 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001796
1797 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001798 // The XMM registers which might contain var arg parameters are shadowed
1799 // in their paired GPR. So we only need to save the GPR to their home
1800 // slots.
1801 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001802 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001803 } else {
1804 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1805 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001806
1807 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001808 }
1809 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1810 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001811
Devang Patel578efa92009-06-05 21:57:13 +00001812 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001813 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001814 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001815 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001816 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001817 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001818 // Kernel mode asks for SSE to be disabled, so don't push them
1819 // on the stack.
1820 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001821
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001822 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001823 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001824 // Get to the caller-allocated home save location. Add 8 to account
1825 // for the return address.
1826 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001827 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001828 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001829 // Fixup to set vararg frame on shadow area (4 x i64).
1830 if (NumIntRegs < 4)
1831 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001832 } else {
1833 // For X86-64, if there are vararg parameters that are passed via
1834 // registers, then we must store them to their spots on the stack so they
1835 // may be loaded by deferencing the result of va_next.
1836 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1837 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1838 FuncInfo->setRegSaveFrameIndex(
1839 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001840 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001841 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001842
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001844 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001845 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1846 getPointerTy());
1847 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001848 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001849 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1850 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001851 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001852 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001854 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001855 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001856 MachinePointerInfo::getFixedStack(
1857 FuncInfo->getRegSaveFrameIndex(), Offset),
1858 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001860 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001861 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001862
Dan Gohmanface41a2009-08-16 21:24:25 +00001863 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1864 // Now store the XMM (fp + vector) parameter registers.
1865 SmallVector<SDValue, 11> SaveXMMOps;
1866 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001867
Devang Patel68e6bee2011-02-21 23:21:26 +00001868 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001869 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1870 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001871
Dan Gohman1e93df62010-04-17 14:41:14 +00001872 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1873 FuncInfo->getRegSaveFrameIndex()));
1874 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1875 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001876
Dan Gohmanface41a2009-08-16 21:24:25 +00001877 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001878 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001879 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001880 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1881 SaveXMMOps.push_back(Val);
1882 }
1883 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1884 MVT::Other,
1885 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001886 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001887
1888 if (!MemOps.empty())
1889 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1890 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001891 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001892 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001893
Gordon Henriksen86737662008-01-05 16:56:59 +00001894 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001895 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001896 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001897 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001898 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001899 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001900 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001901 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001902 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001903
Gordon Henriksen86737662008-01-05 16:56:59 +00001904 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001905 // RegSaveFrameIndex is X86-64 only.
1906 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001907 if (CallConv == CallingConv::X86_FastCall ||
1908 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001909 // fastcc functions can't have varargs.
1910 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001911 }
Evan Cheng25caf632006-05-23 21:06:34 +00001912
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001914}
1915
Dan Gohman475871a2008-07-27 21:46:04 +00001916SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001917X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1918 SDValue StackPtr, SDValue Arg,
1919 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001920 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001921 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001922 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001923 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001924 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001925 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001926 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001927
1928 return DAG.getStore(Chain, dl, Arg, PtrOff,
1929 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001930 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001931}
1932
Bill Wendling64e87322009-01-16 19:25:27 +00001933/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001934/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001935SDValue
1936X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001937 SDValue &OutRetAddr, SDValue Chain,
1938 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001939 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001940 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001941 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001942 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001943
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001944 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001945 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1946 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001947 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001948}
1949
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001950/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001951/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001952static SDValue
1953EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001954 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001955 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001956 // Store the return address to the appropriate stack slot.
1957 if (!FPDiff) return Chain;
1958 // Calculate the new stack slot for the return address.
1959 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001960 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001961 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001962 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001963 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001964 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001965 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001966 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001967 return Chain;
1968}
1969
Dan Gohman98ca4f22009-08-05 01:29:28 +00001970SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001971X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001972 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001973 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001974 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001975 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001976 const SmallVectorImpl<ISD::InputArg> &Ins,
1977 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001978 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001979 MachineFunction &MF = DAG.getMachineFunction();
1980 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00001981 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001983 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001984
Evan Cheng5f941932010-02-05 02:21:12 +00001985 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001986 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001987 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1988 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001989 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001990
1991 // Sibcalls are automatically detected tailcalls which do not require
1992 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001993 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001994 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001995
1996 if (isTailCall)
1997 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001998 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001999
Chris Lattner29689432010-03-11 00:22:57 +00002000 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2001 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002002
Chris Lattner638402b2007-02-28 07:00:42 +00002003 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002004 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2006 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002007
2008 // Allocate shadow area for Win64
2009 if (IsWin64) {
2010 CCInfo.AllocateStack(32, 8);
2011 }
2012
Duncan Sands45907662010-10-31 13:21:44 +00002013 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002014
Chris Lattner423c5f42007-02-28 05:31:48 +00002015 // Get a count of how many bytes are to be pushed on the stack.
2016 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002017 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002018 // This is a sibcall. The memory operands are available in caller's
2019 // own caller's stack.
2020 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002021 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002022 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002023
Gordon Henriksen86737662008-01-05 16:56:59 +00002024 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002025 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002027 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2029 FPDiff = NumBytesCallerPushed - NumBytes;
2030
2031 // Set the delta of movement of the returnaddr stackslot.
2032 // But only set if delta is greater than previous delta.
2033 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2034 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2035 }
2036
Evan Chengf22f9b32010-02-06 03:28:46 +00002037 if (!IsSibcall)
2038 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002039
Dan Gohman475871a2008-07-27 21:46:04 +00002040 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002041 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002042 if (isTailCall && FPDiff)
2043 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2044 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002045
Dan Gohman475871a2008-07-27 21:46:04 +00002046 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2047 SmallVector<SDValue, 8> MemOpChains;
2048 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002049
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002050 // Walk the register/memloc assignments, inserting copies/loads. In the case
2051 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002052 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2053 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002054 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002055 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002056 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002057 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002058
Chris Lattner423c5f42007-02-28 05:31:48 +00002059 // Promote the value if needed.
2060 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002061 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002062 case CCValAssign::Full: break;
2063 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002064 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002065 break;
2066 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002067 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002068 break;
2069 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002070 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2071 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002072 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002073 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2074 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002075 } else
2076 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2077 break;
2078 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002079 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002080 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002081 case CCValAssign::Indirect: {
2082 // Store the argument.
2083 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002084 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002085 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002086 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002087 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002088 Arg = SpillSlot;
2089 break;
2090 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002091 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002092
Chris Lattner423c5f42007-02-28 05:31:48 +00002093 if (VA.isRegLoc()) {
2094 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002095 if (isVarArg && IsWin64) {
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002096 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2097 // shadow reg if callee is a varargs function.
2098 unsigned ShadowReg = 0;
2099 switch (VA.getLocReg()) {
2100 case X86::XMM0: ShadowReg = X86::RCX; break;
2101 case X86::XMM1: ShadowReg = X86::RDX; break;
2102 case X86::XMM2: ShadowReg = X86::R8; break;
2103 case X86::XMM3: ShadowReg = X86::R9; break;
2104 }
2105 if (ShadowReg)
2106 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2107 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002108 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002109 assert(VA.isMemLoc());
2110 if (StackPtr.getNode() == 0)
2111 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2112 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2113 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002114 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002115 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002116
Evan Cheng32fe1032006-05-25 00:59:30 +00002117 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002119 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002120
Evan Cheng347d5f72006-04-28 21:29:37 +00002121 // Build a sequence of copy-to-reg nodes chained together with token chain
2122 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002123 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002124 // Tail call byval lowering might overwrite argument registers so in case of
2125 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002127 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002128 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002129 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002130 InFlag = Chain.getValue(1);
2131 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002132
Chris Lattner88e1fd52009-07-09 04:24:46 +00002133 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002134 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2135 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002137 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2138 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002139 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002140 InFlag);
2141 InFlag = Chain.getValue(1);
2142 } else {
2143 // If we are tail calling and generating PIC/GOT style code load the
2144 // address of the callee into ECX. The value in ecx is used as target of
2145 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2146 // for tail calls on PIC/GOT architectures. Normally we would just put the
2147 // address of GOT into ebx and then call target@PLT. But for tail calls
2148 // ebx would be restored (since ebx is callee saved) before jumping to the
2149 // target@PLT.
2150
2151 // Note: The actual moving to ECX is done further down.
2152 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2153 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2154 !G->getGlobal()->hasProtectedVisibility())
2155 Callee = LowerGlobalAddress(Callee, DAG);
2156 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002157 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002158 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002159 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002160
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002161 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002162 // From AMD64 ABI document:
2163 // For calls that may call functions that use varargs or stdargs
2164 // (prototype-less calls or calls to functions containing ellipsis (...) in
2165 // the declaration) %al is used as hidden argument to specify the number
2166 // of SSE registers used. The contents of %al do not need to match exactly
2167 // the number of registers, but must be an ubound on the number of SSE
2168 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002169
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 // Count the number of XMM registers allocated.
2171 static const unsigned XMMArgRegs[] = {
2172 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2173 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2174 };
2175 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002176 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002177 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002178
Dale Johannesendd64c412009-02-04 00:33:20 +00002179 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002180 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002181 InFlag = Chain.getValue(1);
2182 }
2183
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002184
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002185 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002186 if (isTailCall) {
2187 // Force all the incoming stack arguments to be loaded from the stack
2188 // before any new outgoing arguments are stored to the stack, because the
2189 // outgoing stack slots may alias the incoming argument stack slots, and
2190 // the alias isn't otherwise explicit. This is slightly more conservative
2191 // than necessary, because it means that each store effectively depends
2192 // on every argument instead of just those arguments it would clobber.
2193 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2194
Dan Gohman475871a2008-07-27 21:46:04 +00002195 SmallVector<SDValue, 8> MemOpChains2;
2196 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002197 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002198 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002199 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002200 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002201 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2202 CCValAssign &VA = ArgLocs[i];
2203 if (VA.isRegLoc())
2204 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002205 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002206 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002207 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002208 // Create frame index.
2209 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002210 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002211 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002212 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002213
Duncan Sands276dcbd2008-03-21 09:14:45 +00002214 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002215 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002216 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002217 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002218 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002219 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002220 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002221
Dan Gohman98ca4f22009-08-05 01:29:28 +00002222 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2223 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002224 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002225 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002226 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002227 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002228 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002229 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002230 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002231 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002232 }
2233 }
2234
2235 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002236 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002237 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002238
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002239 // Copy arguments to their registers.
2240 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002241 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002242 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002243 InFlag = Chain.getValue(1);
2244 }
Dan Gohman475871a2008-07-27 21:46:04 +00002245 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002246
Gordon Henriksen86737662008-01-05 16:56:59 +00002247 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002248 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002249 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002250 }
2251
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002252 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2253 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2254 // In the 64-bit large code model, we have to make all calls
2255 // through a register, since the call instruction's 32-bit
2256 // pc-relative offset may not be large enough to hold the whole
2257 // address.
2258 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002259 // If the callee is a GlobalAddress node (quite common, every direct call
2260 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2261 // it.
2262
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002263 // We should use extra load for direct calls to dllimported functions in
2264 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002265 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002266 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002267 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002268
Chris Lattner48a7d022009-07-09 05:02:21 +00002269 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2270 // external symbols most go through the PLT in PIC mode. If the symbol
2271 // has hidden or protected visibility, or if it is static or local, then
2272 // we don't need to use the PLT - we can directly call it.
2273 if (Subtarget->isTargetELF() &&
2274 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002275 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002276 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002277 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002278 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002279 (!Subtarget->getTargetTriple().isMacOSX() ||
2280 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002281 // PC-relative references to external symbols should go through $stub,
2282 // unless we're building with the leopard linker or later, which
2283 // automatically synthesizes these stubs.
2284 OpFlags = X86II::MO_DARWIN_STUB;
2285 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002286
Devang Patel0d881da2010-07-06 22:08:15 +00002287 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002288 G->getOffset(), OpFlags);
2289 }
Bill Wendling056292f2008-09-16 21:48:12 +00002290 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002291 unsigned char OpFlags = 0;
2292
Evan Cheng1bf891a2010-12-01 22:59:46 +00002293 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2294 // external symbols should go through the PLT.
2295 if (Subtarget->isTargetELF() &&
2296 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2297 OpFlags = X86II::MO_PLT;
2298 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002299 (!Subtarget->getTargetTriple().isMacOSX() ||
2300 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002301 // PC-relative references to external symbols should go through $stub,
2302 // unless we're building with the leopard linker or later, which
2303 // automatically synthesizes these stubs.
2304 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002305 }
Eric Christopherfd179292009-08-27 18:07:15 +00002306
Chris Lattner48a7d022009-07-09 05:02:21 +00002307 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2308 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002309 }
2310
Chris Lattnerd96d0722007-02-25 06:40:16 +00002311 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002312 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002313 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002314
Evan Chengf22f9b32010-02-06 03:28:46 +00002315 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002316 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2317 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002318 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002319 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002320
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002321 Ops.push_back(Chain);
2322 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002323
Dan Gohman98ca4f22009-08-05 01:29:28 +00002324 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002326
Gordon Henriksen86737662008-01-05 16:56:59 +00002327 // Add argument registers to the end of the list so that they are known live
2328 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002329 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2330 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2331 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002332
Evan Cheng586ccac2008-03-18 23:36:35 +00002333 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002334 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002335 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2336
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002337 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002338 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002339 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002340
Gabor Greifba36cb52008-08-28 21:40:38 +00002341 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002342 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002343
Dan Gohman98ca4f22009-08-05 01:29:28 +00002344 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002345 // We used to do:
2346 //// If this is the first return lowered for this function, add the regs
2347 //// to the liveout set for the function.
2348 // This isn't right, although it's probably harmless on x86; liveouts
2349 // should be computed from returns not tail calls. Consider a void
2350 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002351 return DAG.getNode(X86ISD::TC_RETURN, dl,
2352 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002353 }
2354
Dale Johannesenace16102009-02-03 19:33:06 +00002355 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002356 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002357
Chris Lattner2d297092006-05-23 18:50:38 +00002358 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002359 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002360 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002362 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002363 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002364 // pops the hidden struct pointer, so we have to push it back.
2365 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002366 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002367 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002368 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002369
Gordon Henriksenae636f82008-01-03 16:47:34 +00002370 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002371 if (!IsSibcall) {
2372 Chain = DAG.getCALLSEQ_END(Chain,
2373 DAG.getIntPtrConstant(NumBytes, true),
2374 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2375 true),
2376 InFlag);
2377 InFlag = Chain.getValue(1);
2378 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002379
Chris Lattner3085e152007-02-25 08:59:22 +00002380 // Handle result values, copying them out of physregs into vregs that we
2381 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002382 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2383 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002384}
2385
Evan Cheng25ab6902006-09-08 06:48:29 +00002386
2387//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002388// Fast Calling Convention (tail call) implementation
2389//===----------------------------------------------------------------------===//
2390
2391// Like std call, callee cleans arguments, convention except that ECX is
2392// reserved for storing the tail called function address. Only 2 registers are
2393// free for argument passing (inreg). Tail call optimization is performed
2394// provided:
2395// * tailcallopt is enabled
2396// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002397// On X86_64 architecture with GOT-style position independent code only local
2398// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002399// To keep the stack aligned according to platform abi the function
2400// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2401// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002402// If a tail called function callee has more arguments than the caller the
2403// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002404// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002405// original REtADDR, but before the saved framepointer or the spilled registers
2406// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2407// stack layout:
2408// arg1
2409// arg2
2410// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002411// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002412// move area ]
2413// (possible EBP)
2414// ESI
2415// EDI
2416// local1 ..
2417
2418/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2419/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002420unsigned
2421X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2422 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002423 MachineFunction &MF = DAG.getMachineFunction();
2424 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002425 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002426 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002427 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002428 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002429 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002430 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2431 // Number smaller than 12 so just add the difference.
2432 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2433 } else {
2434 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002435 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002436 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002437 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002438 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002439}
2440
Evan Cheng5f941932010-02-05 02:21:12 +00002441/// MatchingStackOffset - Return true if the given stack call argument is
2442/// already available in the same position (relatively) of the caller's
2443/// incoming argument stack.
2444static
2445bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2446 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2447 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002448 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2449 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002450 if (Arg.getOpcode() == ISD::CopyFromReg) {
2451 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002452 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002453 return false;
2454 MachineInstr *Def = MRI->getVRegDef(VR);
2455 if (!Def)
2456 return false;
2457 if (!Flags.isByVal()) {
2458 if (!TII->isLoadFromStackSlot(Def, FI))
2459 return false;
2460 } else {
2461 unsigned Opcode = Def->getOpcode();
2462 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2463 Def->getOperand(1).isFI()) {
2464 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002465 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002466 } else
2467 return false;
2468 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002469 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2470 if (Flags.isByVal())
2471 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002472 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002473 // define @foo(%struct.X* %A) {
2474 // tail call @bar(%struct.X* byval %A)
2475 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002476 return false;
2477 SDValue Ptr = Ld->getBasePtr();
2478 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2479 if (!FINode)
2480 return false;
2481 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002482 } else
2483 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002484
Evan Cheng4cae1332010-03-05 08:38:04 +00002485 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002486 if (!MFI->isFixedObjectIndex(FI))
2487 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002488 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002489}
2490
Dan Gohman98ca4f22009-08-05 01:29:28 +00002491/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2492/// for tail call optimization. Targets which want to do tail call
2493/// optimization should implement this function.
2494bool
2495X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002496 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002497 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002498 bool isCalleeStructRet,
2499 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002500 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002501 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002502 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002503 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002504 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002505 CalleeCC != CallingConv::C)
2506 return false;
2507
Evan Cheng7096ae42010-01-29 06:45:59 +00002508 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002509 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002510 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002511 CallingConv::ID CallerCC = CallerF->getCallingConv();
2512 bool CCMatch = CallerCC == CalleeCC;
2513
Dan Gohman1797ed52010-02-08 20:27:50 +00002514 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002515 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002516 return true;
2517 return false;
2518 }
2519
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002520 // Look for obvious safe cases to perform tail call optimization that do not
2521 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002522
Evan Cheng2c12cb42010-03-26 16:26:03 +00002523 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2524 // emit a special epilogue.
2525 if (RegInfo->needsStackRealignment(MF))
2526 return false;
2527
Eric Christopher90eb4022010-07-22 00:26:08 +00002528 // Do not sibcall optimize vararg calls unless the call site is not passing
2529 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002530 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002531 return false;
2532
Evan Chenga375d472010-03-15 18:54:48 +00002533 // Also avoid sibcall optimization if either caller or callee uses struct
2534 // return semantics.
2535 if (isCalleeStructRet || isCallerStructRet)
2536 return false;
2537
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002538 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2539 // Therefore if it's not used by the call it is not safe to optimize this into
2540 // a sibcall.
2541 bool Unused = false;
2542 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2543 if (!Ins[i].Used) {
2544 Unused = true;
2545 break;
2546 }
2547 }
2548 if (Unused) {
2549 SmallVector<CCValAssign, 16> RVLocs;
2550 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2551 RVLocs, *DAG.getContext());
2552 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002553 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002554 CCValAssign &VA = RVLocs[i];
2555 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2556 return false;
2557 }
2558 }
2559
Evan Cheng13617962010-04-30 01:12:32 +00002560 // If the calling conventions do not match, then we'd better make sure the
2561 // results are returned in the same way as what the caller expects.
2562 if (!CCMatch) {
2563 SmallVector<CCValAssign, 16> RVLocs1;
2564 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2565 RVLocs1, *DAG.getContext());
2566 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2567
2568 SmallVector<CCValAssign, 16> RVLocs2;
2569 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2570 RVLocs2, *DAG.getContext());
2571 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2572
2573 if (RVLocs1.size() != RVLocs2.size())
2574 return false;
2575 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2576 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2577 return false;
2578 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2579 return false;
2580 if (RVLocs1[i].isRegLoc()) {
2581 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2582 return false;
2583 } else {
2584 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2585 return false;
2586 }
2587 }
2588 }
2589
Evan Chenga6bff982010-01-30 01:22:00 +00002590 // If the callee takes no arguments then go on to check the results of the
2591 // call.
2592 if (!Outs.empty()) {
2593 // Check if stack adjustment is needed. For now, do not do this if any
2594 // argument is passed on the stack.
2595 SmallVector<CCValAssign, 16> ArgLocs;
2596 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2597 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002598
2599 // Allocate shadow area for Win64
2600 if (Subtarget->isTargetWin64()) {
2601 CCInfo.AllocateStack(32, 8);
2602 }
2603
Duncan Sands45907662010-10-31 13:21:44 +00002604 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Evan Chengb2c92902010-02-02 02:22:50 +00002605 if (CCInfo.getNextStackOffset()) {
2606 MachineFunction &MF = DAG.getMachineFunction();
2607 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2608 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002609
2610 // Check if the arguments are already laid out in the right way as
2611 // the caller's fixed stack objects.
2612 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002613 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2614 const X86InstrInfo *TII =
2615 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002616 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2617 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002618 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002619 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002620 if (VA.getLocInfo() == CCValAssign::Indirect)
2621 return false;
2622 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002623 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2624 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002625 return false;
2626 }
2627 }
2628 }
Evan Cheng9c044672010-05-29 01:35:22 +00002629
2630 // If the tailcall address may be in a register, then make sure it's
2631 // possible to register allocate for it. In 32-bit, the call address can
2632 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002633 // callee-saved registers are restored. These happen to be the same
2634 // registers used to pass 'inreg' arguments so watch out for those.
2635 if (!Subtarget->is64Bit() &&
2636 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002637 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002638 unsigned NumInRegs = 0;
2639 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2640 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002641 if (!VA.isRegLoc())
2642 continue;
2643 unsigned Reg = VA.getLocReg();
2644 switch (Reg) {
2645 default: break;
2646 case X86::EAX: case X86::EDX: case X86::ECX:
2647 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002648 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002649 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002650 }
2651 }
2652 }
Evan Chenga6bff982010-01-30 01:22:00 +00002653 }
Evan Chengb1712452010-01-27 06:25:16 +00002654
Dale Johannesend155d7e2010-10-25 22:17:05 +00002655 // An stdcall caller is expected to clean up its arguments; the callee
Dale Johannesen0e034562010-11-12 00:43:18 +00002656 // isn't going to do that.
Dale Johannesend155d7e2010-10-25 22:17:05 +00002657 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2658 return false;
2659
Evan Cheng86809cc2010-02-03 03:28:02 +00002660 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002661}
2662
Dan Gohman3df24e62008-09-03 23:12:08 +00002663FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002664X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2665 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002666}
2667
2668
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002669//===----------------------------------------------------------------------===//
2670// Other Lowering Hooks
2671//===----------------------------------------------------------------------===//
2672
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002673static bool MayFoldLoad(SDValue Op) {
2674 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2675}
2676
2677static bool MayFoldIntoStore(SDValue Op) {
2678 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2679}
2680
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002681static bool isTargetShuffle(unsigned Opcode) {
2682 switch(Opcode) {
2683 default: return false;
2684 case X86ISD::PSHUFD:
2685 case X86ISD::PSHUFHW:
2686 case X86ISD::PSHUFLW:
2687 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002688 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002689 case X86ISD::SHUFPS:
2690 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002691 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002692 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002693 case X86ISD::MOVLPS:
2694 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002695 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002696 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002697 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002698 case X86ISD::MOVSS:
2699 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002700 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002701 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002702 case X86ISD::VUNPCKLPS:
2703 case X86ISD::VUNPCKLPD:
2704 case X86ISD::VUNPCKLPSY:
2705 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002706 case X86ISD::PUNPCKLWD:
2707 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002708 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002709 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002710 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002711 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002712 case X86ISD::PUNPCKHWD:
2713 case X86ISD::PUNPCKHBW:
2714 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002715 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002716 return true;
2717 }
2718 return false;
2719}
2720
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002721static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002722 SDValue V1, SelectionDAG &DAG) {
2723 switch(Opc) {
2724 default: llvm_unreachable("Unknown x86 shuffle node");
2725 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002726 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002727 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002728 return DAG.getNode(Opc, dl, VT, V1);
2729 }
2730
2731 return SDValue();
2732}
2733
2734static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002735 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002736 switch(Opc) {
2737 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002738 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002739 case X86ISD::PSHUFHW:
2740 case X86ISD::PSHUFLW:
2741 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2742 }
2743
2744 return SDValue();
2745}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002746
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002747static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2748 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2749 switch(Opc) {
2750 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002751 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002752 case X86ISD::SHUFPD:
2753 case X86ISD::SHUFPS:
2754 return DAG.getNode(Opc, dl, VT, V1, V2,
2755 DAG.getConstant(TargetMask, MVT::i8));
2756 }
2757 return SDValue();
2758}
2759
2760static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2761 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2762 switch(Opc) {
2763 default: llvm_unreachable("Unknown x86 shuffle node");
2764 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002765 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002766 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002767 case X86ISD::MOVLPS:
2768 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002769 case X86ISD::MOVSS:
2770 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002771 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002772 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002773 case X86ISD::VUNPCKLPS:
2774 case X86ISD::VUNPCKLPD:
2775 case X86ISD::VUNPCKLPSY:
2776 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002777 case X86ISD::PUNPCKLWD:
2778 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002779 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002780 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002781 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002782 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002783 case X86ISD::PUNPCKHWD:
2784 case X86ISD::PUNPCKHBW:
2785 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002786 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002787 return DAG.getNode(Opc, dl, VT, V1, V2);
2788 }
2789 return SDValue();
2790}
2791
Dan Gohmand858e902010-04-17 15:26:15 +00002792SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002793 MachineFunction &MF = DAG.getMachineFunction();
2794 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2795 int ReturnAddrIndex = FuncInfo->getRAIndex();
2796
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002797 if (ReturnAddrIndex == 0) {
2798 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002799 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002800 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002801 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002802 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002803 }
2804
Evan Cheng25ab6902006-09-08 06:48:29 +00002805 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002806}
2807
2808
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002809bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2810 bool hasSymbolicDisplacement) {
2811 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002812 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002813 return false;
2814
2815 // If we don't have a symbolic displacement - we don't have any extra
2816 // restrictions.
2817 if (!hasSymbolicDisplacement)
2818 return true;
2819
2820 // FIXME: Some tweaks might be needed for medium code model.
2821 if (M != CodeModel::Small && M != CodeModel::Kernel)
2822 return false;
2823
2824 // For small code model we assume that latest object is 16MB before end of 31
2825 // bits boundary. We may also accept pretty large negative constants knowing
2826 // that all objects are in the positive half of address space.
2827 if (M == CodeModel::Small && Offset < 16*1024*1024)
2828 return true;
2829
2830 // For kernel code model we know that all object resist in the negative half
2831 // of 32bits address space. We may not accept negative offsets, since they may
2832 // be just off and we may accept pretty large positive ones.
2833 if (M == CodeModel::Kernel && Offset > 0)
2834 return true;
2835
2836 return false;
2837}
2838
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002839/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2840/// specific condition code, returning the condition code and the LHS/RHS of the
2841/// comparison to make.
2842static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2843 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002844 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002845 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2846 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2847 // X > -1 -> X == 0, jump !sign.
2848 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002849 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002850 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2851 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002852 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00002853 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002854 // X < 1 -> X <= 0
2855 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002856 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002857 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002858 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002859
Evan Chengd9558e02006-01-06 00:43:03 +00002860 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002861 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002862 case ISD::SETEQ: return X86::COND_E;
2863 case ISD::SETGT: return X86::COND_G;
2864 case ISD::SETGE: return X86::COND_GE;
2865 case ISD::SETLT: return X86::COND_L;
2866 case ISD::SETLE: return X86::COND_LE;
2867 case ISD::SETNE: return X86::COND_NE;
2868 case ISD::SETULT: return X86::COND_B;
2869 case ISD::SETUGT: return X86::COND_A;
2870 case ISD::SETULE: return X86::COND_BE;
2871 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002872 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002873 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002874
Chris Lattner4c78e022008-12-23 23:42:27 +00002875 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002876
Chris Lattner4c78e022008-12-23 23:42:27 +00002877 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002878 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2879 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002880 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2881 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002882 }
2883
Chris Lattner4c78e022008-12-23 23:42:27 +00002884 switch (SetCCOpcode) {
2885 default: break;
2886 case ISD::SETOLT:
2887 case ISD::SETOLE:
2888 case ISD::SETUGT:
2889 case ISD::SETUGE:
2890 std::swap(LHS, RHS);
2891 break;
2892 }
2893
2894 // On a floating point condition, the flags are set as follows:
2895 // ZF PF CF op
2896 // 0 | 0 | 0 | X > Y
2897 // 0 | 0 | 1 | X < Y
2898 // 1 | 0 | 0 | X == Y
2899 // 1 | 1 | 1 | unordered
2900 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002901 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002902 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002903 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002904 case ISD::SETOLT: // flipped
2905 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002906 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002907 case ISD::SETOLE: // flipped
2908 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002909 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002910 case ISD::SETUGT: // flipped
2911 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002912 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002913 case ISD::SETUGE: // flipped
2914 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002915 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002916 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002917 case ISD::SETNE: return X86::COND_NE;
2918 case ISD::SETUO: return X86::COND_P;
2919 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002920 case ISD::SETOEQ:
2921 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002922 }
Evan Chengd9558e02006-01-06 00:43:03 +00002923}
2924
Evan Cheng4a460802006-01-11 00:33:36 +00002925/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2926/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002927/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002928static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002929 switch (X86CC) {
2930 default:
2931 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002932 case X86::COND_B:
2933 case X86::COND_BE:
2934 case X86::COND_E:
2935 case X86::COND_P:
2936 case X86::COND_A:
2937 case X86::COND_AE:
2938 case X86::COND_NE:
2939 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002940 return true;
2941 }
2942}
2943
Evan Chengeb2f9692009-10-27 19:56:55 +00002944/// isFPImmLegal - Returns true if the target can instruction select the
2945/// specified FP immediate natively. If false, the legalizer will
2946/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002947bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002948 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2949 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2950 return true;
2951 }
2952 return false;
2953}
2954
Nate Begeman9008ca62009-04-27 18:41:29 +00002955/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2956/// the specified range (L, H].
2957static bool isUndefOrInRange(int Val, int Low, int Hi) {
2958 return (Val < 0) || (Val >= Low && Val < Hi);
2959}
2960
2961/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2962/// specified value.
2963static bool isUndefOrEqual(int Val, int CmpVal) {
2964 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002965 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002967}
2968
Nate Begeman9008ca62009-04-27 18:41:29 +00002969/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2970/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2971/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002972static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00002973 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002975 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 return (Mask[0] < 2 && Mask[1] < 2);
2977 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002978}
2979
Nate Begeman9008ca62009-04-27 18:41:29 +00002980bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002981 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 N->getMask(M);
2983 return ::isPSHUFDMask(M, N->getValueType(0));
2984}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002985
Nate Begeman9008ca62009-04-27 18:41:29 +00002986/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2987/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002988static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002989 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002990 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002991
Nate Begeman9008ca62009-04-27 18:41:29 +00002992 // Lower quadword copied in order or undef.
2993 for (int i = 0; i != 4; ++i)
2994 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002995 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002996
Evan Cheng506d3df2006-03-29 23:07:14 +00002997 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002998 for (int i = 4; i != 8; ++i)
2999 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003000 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003001
Evan Cheng506d3df2006-03-29 23:07:14 +00003002 return true;
3003}
3004
Nate Begeman9008ca62009-04-27 18:41:29 +00003005bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003006 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 N->getMask(M);
3008 return ::isPSHUFHWMask(M, N->getValueType(0));
3009}
Evan Cheng506d3df2006-03-29 23:07:14 +00003010
Nate Begeman9008ca62009-04-27 18:41:29 +00003011/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3012/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003013static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003014 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003015 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003016
Rafael Espindola15684b22009-04-24 12:40:33 +00003017 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003018 for (int i = 4; i != 8; ++i)
3019 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003020 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003021
Rafael Espindola15684b22009-04-24 12:40:33 +00003022 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003023 for (int i = 0; i != 4; ++i)
3024 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003025 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003026
Rafael Espindola15684b22009-04-24 12:40:33 +00003027 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003028}
3029
Nate Begeman9008ca62009-04-27 18:41:29 +00003030bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003031 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 N->getMask(M);
3033 return ::isPSHUFLWMask(M, N->getValueType(0));
3034}
3035
Nate Begemana09008b2009-10-19 02:17:23 +00003036/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3037/// is suitable for input to PALIGNR.
3038static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3039 bool hasSSSE3) {
3040 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003041
Nate Begemana09008b2009-10-19 02:17:23 +00003042 // Do not handle v2i64 / v2f64 shuffles with palignr.
3043 if (e < 4 || !hasSSSE3)
3044 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003045
Nate Begemana09008b2009-10-19 02:17:23 +00003046 for (i = 0; i != e; ++i)
3047 if (Mask[i] >= 0)
3048 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003049
Nate Begemana09008b2009-10-19 02:17:23 +00003050 // All undef, not a palignr.
3051 if (i == e)
3052 return false;
3053
3054 // Determine if it's ok to perform a palignr with only the LHS, since we
3055 // don't have access to the actual shuffle elements to see if RHS is undef.
3056 bool Unary = Mask[i] < (int)e;
3057 bool NeedsUnary = false;
3058
3059 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003060
Nate Begemana09008b2009-10-19 02:17:23 +00003061 // Check the rest of the elements to see if they are consecutive.
3062 for (++i; i != e; ++i) {
3063 int m = Mask[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00003064 if (m < 0)
Nate Begemana09008b2009-10-19 02:17:23 +00003065 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003066
Nate Begemana09008b2009-10-19 02:17:23 +00003067 Unary = Unary && (m < (int)e);
3068 NeedsUnary = NeedsUnary || (m < s);
3069
3070 if (NeedsUnary && !Unary)
3071 return false;
3072 if (Unary && m != ((s+i) & (e-1)))
3073 return false;
3074 if (!Unary && m != (s+i))
3075 return false;
3076 }
3077 return true;
3078}
3079
3080bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
3081 SmallVector<int, 8> M;
3082 N->getMask(M);
3083 return ::isPALIGNRMask(M, N->getValueType(0), true);
3084}
3085
Evan Cheng14aed5e2006-03-24 01:18:28 +00003086/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3087/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00003088static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003089 int NumElems = VT.getVectorNumElements();
3090 if (NumElems != 2 && NumElems != 4)
3091 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003092
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 int Half = NumElems / 2;
3094 for (int i = 0; i < Half; ++i)
3095 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003096 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 for (int i = Half; i < NumElems; ++i)
3098 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003099 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003100
Evan Cheng14aed5e2006-03-24 01:18:28 +00003101 return true;
3102}
3103
Nate Begeman9008ca62009-04-27 18:41:29 +00003104bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3105 SmallVector<int, 8> M;
3106 N->getMask(M);
3107 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003108}
3109
Evan Cheng213d2cf2007-05-17 18:45:50 +00003110/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003111/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3112/// half elements to come from vector 1 (which would equal the dest.) and
3113/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003114static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003115 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003116
3117 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003118 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003119
Nate Begeman9008ca62009-04-27 18:41:29 +00003120 int Half = NumElems / 2;
3121 for (int i = 0; i < Half; ++i)
3122 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003123 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003124 for (int i = Half; i < NumElems; ++i)
3125 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003126 return false;
3127 return true;
3128}
3129
Nate Begeman9008ca62009-04-27 18:41:29 +00003130static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3131 SmallVector<int, 8> M;
3132 N->getMask(M);
3133 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003134}
3135
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003136/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3137/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003138bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3139 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003140 return false;
3141
Evan Cheng2064a2b2006-03-28 06:50:32 +00003142 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003143 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3144 isUndefOrEqual(N->getMaskElt(1), 7) &&
3145 isUndefOrEqual(N->getMaskElt(2), 2) &&
3146 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003147}
3148
Nate Begeman0b10b912009-11-07 23:17:15 +00003149/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3150/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3151/// <2, 3, 2, 3>
3152bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3153 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003154
Nate Begeman0b10b912009-11-07 23:17:15 +00003155 if (NumElems != 4)
3156 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003157
Nate Begeman0b10b912009-11-07 23:17:15 +00003158 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3159 isUndefOrEqual(N->getMaskElt(1), 3) &&
3160 isUndefOrEqual(N->getMaskElt(2), 2) &&
3161 isUndefOrEqual(N->getMaskElt(3), 3);
3162}
3163
Evan Cheng5ced1d82006-04-06 23:23:56 +00003164/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3165/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003166bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3167 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003168
Evan Cheng5ced1d82006-04-06 23:23:56 +00003169 if (NumElems != 2 && NumElems != 4)
3170 return false;
3171
Evan Chengc5cdff22006-04-07 21:53:05 +00003172 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003173 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003174 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003175
Evan Chengc5cdff22006-04-07 21:53:05 +00003176 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003177 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003178 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003179
3180 return true;
3181}
3182
Nate Begeman0b10b912009-11-07 23:17:15 +00003183/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3184/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3185bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003187
David Greenea20244d2011-03-02 17:23:43 +00003188 if ((NumElems != 2 && NumElems != 4)
3189 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003190 return false;
3191
Evan Chengc5cdff22006-04-07 21:53:05 +00003192 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003194 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003195
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 for (unsigned i = 0; i < NumElems/2; ++i)
3197 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003198 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003199
3200 return true;
3201}
3202
Evan Cheng0038e592006-03-28 00:39:58 +00003203/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3204/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003205static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003206 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003208 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003209 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003210
David Greenea20244d2011-03-02 17:23:43 +00003211 // Handle vector lengths > 128 bits. Define a "section" as a set of
3212 // 128 bits. AVX defines UNPCK* to operate independently on 128-bit
3213 // sections.
3214 unsigned NumSections = VT.getSizeInBits() / 128;
3215 if (NumSections == 0 ) NumSections = 1; // Handle MMX
3216 unsigned NumSectionElts = NumElts / NumSections;
3217
3218 unsigned Start = 0;
3219 unsigned End = NumSectionElts;
3220 for (unsigned s = 0; s < NumSections; ++s) {
3221 for (unsigned i = Start, j = s * NumSectionElts;
3222 i != End;
3223 i += 2, ++j) {
3224 int BitI = Mask[i];
3225 int BitI1 = Mask[i+1];
3226 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003227 return false;
David Greenea20244d2011-03-02 17:23:43 +00003228 if (V2IsSplat) {
3229 if (!isUndefOrEqual(BitI1, NumElts))
3230 return false;
3231 } else {
3232 if (!isUndefOrEqual(BitI1, j + NumElts))
3233 return false;
3234 }
Evan Cheng39623da2006-04-20 08:58:49 +00003235 }
David Greenea20244d2011-03-02 17:23:43 +00003236 // Process the next 128 bits.
3237 Start += NumSectionElts;
3238 End += NumSectionElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003239 }
David Greenea20244d2011-03-02 17:23:43 +00003240
Evan Cheng0038e592006-03-28 00:39:58 +00003241 return true;
3242}
3243
Nate Begeman9008ca62009-04-27 18:41:29 +00003244bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3245 SmallVector<int, 8> M;
3246 N->getMask(M);
3247 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003248}
3249
Evan Cheng4fcb9222006-03-28 02:43:26 +00003250/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3251/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003252static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003253 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003254 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003255 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003256 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003257
Nate Begeman9008ca62009-04-27 18:41:29 +00003258 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3259 int BitI = Mask[i];
3260 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003261 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003262 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003263 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003264 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003265 return false;
3266 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003267 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003268 return false;
3269 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003270 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003271 return true;
3272}
3273
Nate Begeman9008ca62009-04-27 18:41:29 +00003274bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3275 SmallVector<int, 8> M;
3276 N->getMask(M);
3277 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003278}
3279
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003280/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3281/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3282/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003283static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003285 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003286 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003287
David Greenea20244d2011-03-02 17:23:43 +00003288 // Handle vector lengths > 128 bits. Define a "section" as a set of
3289 // 128 bits. AVX defines UNPCK* to operate independently on 128-bit
3290 // sections.
3291 unsigned NumSections = VT.getSizeInBits() / 128;
3292 if (NumSections == 0 ) NumSections = 1; // Handle MMX
3293 unsigned NumSectionElts = NumElems / NumSections;
3294
3295 for (unsigned s = 0; s < NumSections; ++s) {
3296 for (unsigned i = s * NumSectionElts, j = s * NumSectionElts;
3297 i != NumSectionElts * (s + 1);
3298 i += 2, ++j) {
3299 int BitI = Mask[i];
3300 int BitI1 = Mask[i+1];
3301
3302 if (!isUndefOrEqual(BitI, j))
3303 return false;
3304 if (!isUndefOrEqual(BitI1, j))
3305 return false;
3306 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003307 }
David Greenea20244d2011-03-02 17:23:43 +00003308
Rafael Espindola15684b22009-04-24 12:40:33 +00003309 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003310}
3311
Nate Begeman9008ca62009-04-27 18:41:29 +00003312bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3313 SmallVector<int, 8> M;
3314 N->getMask(M);
3315 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3316}
3317
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003318/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3319/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3320/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003321static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003323 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3324 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003325
Nate Begeman9008ca62009-04-27 18:41:29 +00003326 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3327 int BitI = Mask[i];
3328 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003329 if (!isUndefOrEqual(BitI, j))
3330 return false;
3331 if (!isUndefOrEqual(BitI1, j))
3332 return false;
3333 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003334 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003335}
3336
Nate Begeman9008ca62009-04-27 18:41:29 +00003337bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3338 SmallVector<int, 8> M;
3339 N->getMask(M);
3340 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3341}
3342
Evan Cheng017dcc62006-04-21 01:05:10 +00003343/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3344/// specifies a shuffle of elements that is suitable for input to MOVSS,
3345/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003346static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003347 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003348 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003349
3350 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003351
Nate Begeman9008ca62009-04-27 18:41:29 +00003352 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003353 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003354
Nate Begeman9008ca62009-04-27 18:41:29 +00003355 for (int i = 1; i < NumElts; ++i)
3356 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003357 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003358
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003359 return true;
3360}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003361
Nate Begeman9008ca62009-04-27 18:41:29 +00003362bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3363 SmallVector<int, 8> M;
3364 N->getMask(M);
3365 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003366}
3367
Evan Cheng017dcc62006-04-21 01:05:10 +00003368/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3369/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003370/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003371static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 bool V2IsSplat = false, bool V2IsUndef = false) {
3373 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003374 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003375 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003376
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003378 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003379
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 for (int i = 1; i < NumOps; ++i)
3381 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3382 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3383 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003384 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003385
Evan Cheng39623da2006-04-20 08:58:49 +00003386 return true;
3387}
3388
Nate Begeman9008ca62009-04-27 18:41:29 +00003389static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003390 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 SmallVector<int, 8> M;
3392 N->getMask(M);
3393 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003394}
3395
Evan Chengd9539472006-04-14 21:59:03 +00003396/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3397/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003398bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3399 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003400 return false;
3401
3402 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003403 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 int Elt = N->getMaskElt(i);
3405 if (Elt >= 0 && Elt != 1)
3406 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003407 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003408
3409 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003410 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 int Elt = N->getMaskElt(i);
3412 if (Elt >= 0 && Elt != 3)
3413 return false;
3414 if (Elt == 3)
3415 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003416 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003417 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003419 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003420}
3421
3422/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3423/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003424bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3425 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003426 return false;
3427
3428 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003429 for (unsigned i = 0; i < 2; ++i)
3430 if (N->getMaskElt(i) > 0)
3431 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003432
3433 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003434 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003435 int Elt = N->getMaskElt(i);
3436 if (Elt >= 0 && Elt != 2)
3437 return false;
3438 if (Elt == 2)
3439 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003440 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003441 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003442 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003443}
3444
Evan Cheng0b457f02008-09-25 20:50:48 +00003445/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3446/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003447bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3448 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003449
Nate Begeman9008ca62009-04-27 18:41:29 +00003450 for (int i = 0; i < e; ++i)
3451 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003452 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003453 for (int i = 0; i < e; ++i)
3454 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003455 return false;
3456 return true;
3457}
3458
David Greenec38a03e2011-02-03 15:50:00 +00003459/// isVEXTRACTF128Index - Return true if the specified
3460/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3461/// suitable for input to VEXTRACTF128.
3462bool X86::isVEXTRACTF128Index(SDNode *N) {
3463 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3464 return false;
3465
3466 // The index should be aligned on a 128-bit boundary.
3467 uint64_t Index =
3468 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3469
3470 unsigned VL = N->getValueType(0).getVectorNumElements();
3471 unsigned VBits = N->getValueType(0).getSizeInBits();
3472 unsigned ElSize = VBits / VL;
3473 bool Result = (Index * ElSize) % 128 == 0;
3474
3475 return Result;
3476}
3477
David Greeneccacdc12011-02-04 16:08:29 +00003478/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3479/// operand specifies a subvector insert that is suitable for input to
3480/// VINSERTF128.
3481bool X86::isVINSERTF128Index(SDNode *N) {
3482 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3483 return false;
3484
3485 // The index should be aligned on a 128-bit boundary.
3486 uint64_t Index =
3487 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3488
3489 unsigned VL = N->getValueType(0).getVectorNumElements();
3490 unsigned VBits = N->getValueType(0).getSizeInBits();
3491 unsigned ElSize = VBits / VL;
3492 bool Result = (Index * ElSize) % 128 == 0;
3493
3494 return Result;
3495}
3496
Evan Cheng63d33002006-03-22 08:01:21 +00003497/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003498/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003499unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003500 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3501 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3502
Evan Chengb9df0ca2006-03-22 02:53:00 +00003503 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3504 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003505 for (int i = 0; i < NumOperands; ++i) {
3506 int Val = SVOp->getMaskElt(NumOperands-i-1);
3507 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003508 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003509 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003510 if (i != NumOperands - 1)
3511 Mask <<= Shift;
3512 }
Evan Cheng63d33002006-03-22 08:01:21 +00003513 return Mask;
3514}
3515
Evan Cheng506d3df2006-03-29 23:07:14 +00003516/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003517/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003518unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003519 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003520 unsigned Mask = 0;
3521 // 8 nodes, but we only care about the last 4.
3522 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003523 int Val = SVOp->getMaskElt(i);
3524 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003525 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003526 if (i != 4)
3527 Mask <<= 2;
3528 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003529 return Mask;
3530}
3531
3532/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003533/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003534unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003535 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003536 unsigned Mask = 0;
3537 // 8 nodes, but we only care about the first 4.
3538 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003539 int Val = SVOp->getMaskElt(i);
3540 if (Val >= 0)
3541 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003542 if (i != 0)
3543 Mask <<= 2;
3544 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003545 return Mask;
3546}
3547
Nate Begemana09008b2009-10-19 02:17:23 +00003548/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3549/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3550unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3551 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3552 EVT VVT = N->getValueType(0);
3553 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3554 int Val = 0;
3555
3556 unsigned i, e;
3557 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3558 Val = SVOp->getMaskElt(i);
3559 if (Val >= 0)
3560 break;
3561 }
3562 return (Val - i) * EltSize;
3563}
3564
David Greenec38a03e2011-02-03 15:50:00 +00003565/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3566/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3567/// instructions.
3568unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3569 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3570 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3571
3572 uint64_t Index =
3573 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3574
3575 EVT VecVT = N->getOperand(0).getValueType();
3576 EVT ElVT = VecVT.getVectorElementType();
3577
3578 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
3579
3580 return Index / NumElemsPerChunk;
3581}
3582
David Greeneccacdc12011-02-04 16:08:29 +00003583/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3584/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3585/// instructions.
3586unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3587 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3588 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3589
3590 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003591 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003592
3593 EVT VecVT = N->getValueType(0);
3594 EVT ElVT = VecVT.getVectorElementType();
3595
3596 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
3597
3598 return Index / NumElemsPerChunk;
3599}
3600
Evan Cheng37b73872009-07-30 08:33:02 +00003601/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3602/// constant +0.0.
3603bool X86::isZeroNode(SDValue Elt) {
3604 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003605 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003606 (isa<ConstantFPSDNode>(Elt) &&
3607 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3608}
3609
Nate Begeman9008ca62009-04-27 18:41:29 +00003610/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3611/// their permute mask.
3612static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3613 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003614 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003615 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003616 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003617
Nate Begeman5a5ca152009-04-29 05:20:52 +00003618 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003619 int idx = SVOp->getMaskElt(i);
3620 if (idx < 0)
3621 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003622 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003623 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003624 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003625 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003626 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3628 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003629}
3630
Evan Cheng779ccea2007-12-07 21:30:01 +00003631/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3632/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003633static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003634 unsigned NumElems = VT.getVectorNumElements();
3635 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003636 int idx = Mask[i];
3637 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003638 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003639 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003640 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003641 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003643 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003644}
3645
Evan Cheng533a0aa2006-04-19 20:35:22 +00003646/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3647/// match movhlps. The lower half elements should come from upper half of
3648/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003649/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003650static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3651 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003652 return false;
3653 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003654 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003655 return false;
3656 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003657 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003658 return false;
3659 return true;
3660}
3661
Evan Cheng5ced1d82006-04-06 23:23:56 +00003662/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003663/// is promoted to a vector. It also returns the LoadSDNode by reference if
3664/// required.
3665static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003666 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3667 return false;
3668 N = N->getOperand(0).getNode();
3669 if (!ISD::isNON_EXTLoad(N))
3670 return false;
3671 if (LD)
3672 *LD = cast<LoadSDNode>(N);
3673 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003674}
3675
Evan Cheng533a0aa2006-04-19 20:35:22 +00003676/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3677/// match movlp{s|d}. The lower half elements should come from lower half of
3678/// V1 (and in order), and the upper half elements should come from the upper
3679/// half of V2 (and in order). And since V1 will become the source of the
3680/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003681static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3682 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003683 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003684 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003685 // Is V2 is a vector load, don't do this transformation. We will try to use
3686 // load folding shufps op.
3687 if (ISD::isNON_EXTLoad(V2))
3688 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003689
Nate Begeman5a5ca152009-04-29 05:20:52 +00003690 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003691
Evan Cheng533a0aa2006-04-19 20:35:22 +00003692 if (NumElems != 2 && NumElems != 4)
3693 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003694 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003695 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003696 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003697 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003698 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003699 return false;
3700 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003701}
3702
Evan Cheng39623da2006-04-20 08:58:49 +00003703/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3704/// all the same.
3705static bool isSplatVector(SDNode *N) {
3706 if (N->getOpcode() != ISD::BUILD_VECTOR)
3707 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003708
Dan Gohman475871a2008-07-27 21:46:04 +00003709 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003710 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3711 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003712 return false;
3713 return true;
3714}
3715
Evan Cheng213d2cf2007-05-17 18:45:50 +00003716/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003717/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003718/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003719static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003720 SDValue V1 = N->getOperand(0);
3721 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003722 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3723 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003724 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003725 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003726 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003727 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3728 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003729 if (Opc != ISD::BUILD_VECTOR ||
3730 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003731 return false;
3732 } else if (Idx >= 0) {
3733 unsigned Opc = V1.getOpcode();
3734 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3735 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003736 if (Opc != ISD::BUILD_VECTOR ||
3737 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003738 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003739 }
3740 }
3741 return true;
3742}
3743
3744/// getZeroVector - Returns a vector of specified type with all zero elements.
3745///
Owen Andersone50ed302009-08-10 22:56:29 +00003746static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003747 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003748 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003749
Dale Johannesen0488fb62010-09-30 23:57:10 +00003750 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003751 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003752 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003753 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003754 if (HasSSE2) { // SSE2
3755 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3756 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3757 } else { // SSE1
3758 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3759 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3760 }
3761 } else if (VT.getSizeInBits() == 256) { // AVX
3762 // 256-bit logic and arithmetic instructions in AVX are
3763 // all floating-point, no support for integer ops. Default
3764 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003766 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3767 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003768 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003769 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003770}
3771
Chris Lattner8a594482007-11-25 00:24:49 +00003772/// getOnesVector - Returns a vector of specified type with all bits set.
3773///
Owen Andersone50ed302009-08-10 22:56:29 +00003774static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003775 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003776
Chris Lattner8a594482007-11-25 00:24:49 +00003777 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3778 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003780 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003781 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003782 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003783}
3784
3785
Evan Cheng39623da2006-04-20 08:58:49 +00003786/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3787/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003788static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003789 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003790 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003791
Evan Cheng39623da2006-04-20 08:58:49 +00003792 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003793 SmallVector<int, 8> MaskVec;
3794 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003795
Nate Begeman5a5ca152009-04-29 05:20:52 +00003796 for (unsigned i = 0; i != NumElems; ++i) {
3797 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003798 MaskVec[i] = NumElems;
3799 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003800 }
Evan Cheng39623da2006-04-20 08:58:49 +00003801 }
Evan Cheng39623da2006-04-20 08:58:49 +00003802 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003803 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3804 SVOp->getOperand(1), &MaskVec[0]);
3805 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003806}
3807
Evan Cheng017dcc62006-04-21 01:05:10 +00003808/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3809/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003810static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003811 SDValue V2) {
3812 unsigned NumElems = VT.getVectorNumElements();
3813 SmallVector<int, 8> Mask;
3814 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003815 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003816 Mask.push_back(i);
3817 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003818}
3819
Nate Begeman9008ca62009-04-27 18:41:29 +00003820/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003821static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003822 SDValue V2) {
3823 unsigned NumElems = VT.getVectorNumElements();
3824 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003825 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003826 Mask.push_back(i);
3827 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003828 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003829 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003830}
3831
Nate Begeman9008ca62009-04-27 18:41:29 +00003832/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003833static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003834 SDValue V2) {
3835 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003836 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003837 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003838 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003839 Mask.push_back(i + Half);
3840 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003841 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003842 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003843}
3844
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003845/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3846static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003848 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003849 DebugLoc dl = SV->getDebugLoc();
3850 SDValue V1 = SV->getOperand(0);
3851 int NumElems = VT.getVectorNumElements();
3852 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003853
Nate Begeman9008ca62009-04-27 18:41:29 +00003854 // unpack elements to the correct location
3855 while (NumElems > 4) {
3856 if (EltNo < NumElems/2) {
3857 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3858 } else {
3859 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3860 EltNo -= NumElems/2;
3861 }
3862 NumElems >>= 1;
3863 }
Eric Christopherfd179292009-08-27 18:07:15 +00003864
Nate Begeman9008ca62009-04-27 18:41:29 +00003865 // Perform the splat.
3866 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003867 V1 = DAG.getNode(ISD::BITCAST, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003868 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003869 return DAG.getNode(ISD::BITCAST, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003870}
3871
Evan Chengba05f722006-04-21 23:03:30 +00003872/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003873/// vector of zero or undef vector. This produces a shuffle where the low
3874/// element of V2 is swizzled into the zero/undef vector, landing at element
3875/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003876static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003877 bool isZero, bool HasSSE2,
3878 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003879 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003880 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003881 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3882 unsigned NumElems = VT.getVectorNumElements();
3883 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003884 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003885 // If this is the insertion idx, put the low elt of V2 here.
3886 MaskVec.push_back(i == Idx ? NumElems : i);
3887 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003888}
3889
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003890/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3891/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00003892static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3893 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003894 if (Depth == 6)
3895 return SDValue(); // Limit search depth.
3896
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003897 SDValue V = SDValue(N, 0);
3898 EVT VT = V.getValueType();
3899 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003900
3901 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3902 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3903 Index = SV->getMaskElt(Index);
3904
3905 if (Index < 0)
3906 return DAG.getUNDEF(VT.getVectorElementType());
3907
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003908 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003909 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003910 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003911 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003912
3913 // Recurse into target specific vector shuffles to find scalars.
3914 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003915 int NumElems = VT.getVectorNumElements();
3916 SmallVector<unsigned, 16> ShuffleMask;
3917 SDValue ImmN;
3918
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003919 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003920 case X86ISD::SHUFPS:
3921 case X86ISD::SHUFPD:
3922 ImmN = N->getOperand(N->getNumOperands()-1);
3923 DecodeSHUFPSMask(NumElems,
3924 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3925 ShuffleMask);
3926 break;
3927 case X86ISD::PUNPCKHBW:
3928 case X86ISD::PUNPCKHWD:
3929 case X86ISD::PUNPCKHDQ:
3930 case X86ISD::PUNPCKHQDQ:
3931 DecodePUNPCKHMask(NumElems, ShuffleMask);
3932 break;
3933 case X86ISD::UNPCKHPS:
3934 case X86ISD::UNPCKHPD:
3935 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3936 break;
3937 case X86ISD::PUNPCKLBW:
3938 case X86ISD::PUNPCKLWD:
3939 case X86ISD::PUNPCKLDQ:
3940 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00003941 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003942 break;
3943 case X86ISD::UNPCKLPS:
3944 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00003945 case X86ISD::VUNPCKLPS:
3946 case X86ISD::VUNPCKLPD:
3947 case X86ISD::VUNPCKLPSY:
3948 case X86ISD::VUNPCKLPDY:
3949 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003950 break;
3951 case X86ISD::MOVHLPS:
3952 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3953 break;
3954 case X86ISD::MOVLHPS:
3955 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3956 break;
3957 case X86ISD::PSHUFD:
3958 ImmN = N->getOperand(N->getNumOperands()-1);
3959 DecodePSHUFMask(NumElems,
3960 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3961 ShuffleMask);
3962 break;
3963 case X86ISD::PSHUFHW:
3964 ImmN = N->getOperand(N->getNumOperands()-1);
3965 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3966 ShuffleMask);
3967 break;
3968 case X86ISD::PSHUFLW:
3969 ImmN = N->getOperand(N->getNumOperands()-1);
3970 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3971 ShuffleMask);
3972 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003973 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003974 case X86ISD::MOVSD: {
3975 // The index 0 always comes from the first element of the second source,
3976 // this is why MOVSS and MOVSD are used in the first place. The other
3977 // elements come from the other positions of the first source vector.
3978 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003979 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3980 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003981 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003982 default:
3983 assert("not implemented for target shuffle node");
3984 return SDValue();
3985 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003986
3987 Index = ShuffleMask[Index];
3988 if (Index < 0)
3989 return DAG.getUNDEF(VT.getVectorElementType());
3990
3991 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3992 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3993 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003994 }
3995
3996 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003997 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003998 V = V.getOperand(0);
3999 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004000 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004001
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004002 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004003 return SDValue();
4004 }
4005
4006 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4007 return (Index == 0) ? V.getOperand(0)
4008 : DAG.getUNDEF(VT.getVectorElementType());
4009
4010 if (V.getOpcode() == ISD::BUILD_VECTOR)
4011 return V.getOperand(Index);
4012
4013 return SDValue();
4014}
4015
4016/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4017/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004018/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004019static
4020unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4021 bool ZerosFromLeft, SelectionDAG &DAG) {
4022 int i = 0;
4023
4024 while (i < NumElems) {
4025 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004026 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004027 if (!(Elt.getNode() &&
4028 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4029 break;
4030 ++i;
4031 }
4032
4033 return i;
4034}
4035
4036/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4037/// MaskE correspond consecutively to elements from one of the vector operands,
4038/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4039static
4040bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4041 int OpIdx, int NumElems, unsigned &OpNum) {
4042 bool SeenV1 = false;
4043 bool SeenV2 = false;
4044
4045 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4046 int Idx = SVOp->getMaskElt(i);
4047 // Ignore undef indicies
4048 if (Idx < 0)
4049 continue;
4050
4051 if (Idx < NumElems)
4052 SeenV1 = true;
4053 else
4054 SeenV2 = true;
4055
4056 // Only accept consecutive elements from the same vector
4057 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4058 return false;
4059 }
4060
4061 OpNum = SeenV1 ? 0 : 1;
4062 return true;
4063}
4064
4065/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4066/// logical left shift of a vector.
4067static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4068 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4069 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4070 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4071 false /* check zeros from right */, DAG);
4072 unsigned OpSrc;
4073
4074 if (!NumZeros)
4075 return false;
4076
4077 // Considering the elements in the mask that are not consecutive zeros,
4078 // check if they consecutively come from only one of the source vectors.
4079 //
4080 // V1 = {X, A, B, C} 0
4081 // \ \ \ /
4082 // vector_shuffle V1, V2 <1, 2, 3, X>
4083 //
4084 if (!isShuffleMaskConsecutive(SVOp,
4085 0, // Mask Start Index
4086 NumElems-NumZeros-1, // Mask End Index
4087 NumZeros, // Where to start looking in the src vector
4088 NumElems, // Number of elements in vector
4089 OpSrc)) // Which source operand ?
4090 return false;
4091
4092 isLeft = false;
4093 ShAmt = NumZeros;
4094 ShVal = SVOp->getOperand(OpSrc);
4095 return true;
4096}
4097
4098/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4099/// logical left shift of a vector.
4100static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4101 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4102 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4103 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4104 true /* check zeros from left */, DAG);
4105 unsigned OpSrc;
4106
4107 if (!NumZeros)
4108 return false;
4109
4110 // Considering the elements in the mask that are not consecutive zeros,
4111 // check if they consecutively come from only one of the source vectors.
4112 //
4113 // 0 { A, B, X, X } = V2
4114 // / \ / /
4115 // vector_shuffle V1, V2 <X, X, 4, 5>
4116 //
4117 if (!isShuffleMaskConsecutive(SVOp,
4118 NumZeros, // Mask Start Index
4119 NumElems-1, // Mask End Index
4120 0, // Where to start looking in the src vector
4121 NumElems, // Number of elements in vector
4122 OpSrc)) // Which source operand ?
4123 return false;
4124
4125 isLeft = true;
4126 ShAmt = NumZeros;
4127 ShVal = SVOp->getOperand(OpSrc);
4128 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004129}
4130
4131/// isVectorShift - Returns true if the shuffle can be implemented as a
4132/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004133static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004134 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004135 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4136 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4137 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004138
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004139 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004140}
4141
Evan Chengc78d3b42006-04-24 18:01:45 +00004142/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4143///
Dan Gohman475871a2008-07-27 21:46:04 +00004144static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004145 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004146 SelectionDAG &DAG,
4147 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004148 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004149 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004150
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004151 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004152 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004153 bool First = true;
4154 for (unsigned i = 0; i < 16; ++i) {
4155 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4156 if (ThisIsNonZero && First) {
4157 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004159 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004161 First = false;
4162 }
4163
4164 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004165 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004166 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4167 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004168 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004170 }
4171 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4173 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4174 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004175 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004176 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004177 } else
4178 ThisElt = LastElt;
4179
Gabor Greifba36cb52008-08-28 21:40:38 +00004180 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004182 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004183 }
4184 }
4185
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004186 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004187}
4188
Bill Wendlinga348c562007-03-22 18:42:45 +00004189/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004190///
Dan Gohman475871a2008-07-27 21:46:04 +00004191static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004192 unsigned NumNonZero, unsigned NumZero,
4193 SelectionDAG &DAG,
4194 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004195 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004196 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004197
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004198 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004199 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004200 bool First = true;
4201 for (unsigned i = 0; i < 8; ++i) {
4202 bool isNonZero = (NonZeros & (1 << i)) != 0;
4203 if (isNonZero) {
4204 if (First) {
4205 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004207 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004208 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004209 First = false;
4210 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004211 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004213 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004214 }
4215 }
4216
4217 return V;
4218}
4219
Evan Chengf26ffe92008-05-29 08:22:04 +00004220/// getVShift - Return a vector logical shift node.
4221///
Owen Andersone50ed302009-08-10 22:56:29 +00004222static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 unsigned NumBits, SelectionDAG &DAG,
4224 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004225 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004226 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004227 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4228 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004229 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004230 DAG.getConstant(NumBits,
4231 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004232}
4233
Dan Gohman475871a2008-07-27 21:46:04 +00004234SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004235X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004236 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004237
Evan Chengc3630942009-12-09 21:00:30 +00004238 // Check if the scalar load can be widened into a vector load. And if
4239 // the address is "base + cst" see if the cst can be "absorbed" into
4240 // the shuffle mask.
4241 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4242 SDValue Ptr = LD->getBasePtr();
4243 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4244 return SDValue();
4245 EVT PVT = LD->getValueType(0);
4246 if (PVT != MVT::i32 && PVT != MVT::f32)
4247 return SDValue();
4248
4249 int FI = -1;
4250 int64_t Offset = 0;
4251 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4252 FI = FINode->getIndex();
4253 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004254 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004255 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4256 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4257 Offset = Ptr.getConstantOperandVal(1);
4258 Ptr = Ptr.getOperand(0);
4259 } else {
4260 return SDValue();
4261 }
4262
4263 SDValue Chain = LD->getChain();
4264 // Make sure the stack object alignment is at least 16.
4265 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4266 if (DAG.InferPtrAlignment(Ptr) < 16) {
4267 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004268 // Can't change the alignment. FIXME: It's possible to compute
4269 // the exact stack offset and reference FI + adjust offset instead.
4270 // If someone *really* cares about this. That's the way to implement it.
4271 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004272 } else {
4273 MFI->setObjectAlignment(FI, 16);
4274 }
4275 }
4276
4277 // (Offset % 16) must be multiple of 4. Then address is then
4278 // Ptr + (Offset & ~15).
4279 if (Offset < 0)
4280 return SDValue();
4281 if ((Offset % 16) & 3)
4282 return SDValue();
4283 int64_t StartOffset = Offset & ~15;
4284 if (StartOffset)
4285 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4286 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4287
4288 int EltNo = (Offset - StartOffset) >> 2;
4289 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4290 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004291 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4292 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004293 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004294 // Canonicalize it to a v4i32 shuffle.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004295 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
4296 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Chengc3630942009-12-09 21:00:30 +00004297 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004298 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004299 }
4300
4301 return SDValue();
4302}
4303
Michael J. Spencerec38de22010-10-10 22:04:20 +00004304/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4305/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004306/// load which has the same value as a build_vector whose operands are 'elts'.
4307///
4308/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004309///
Nate Begeman1449f292010-03-24 22:19:06 +00004310/// FIXME: we'd also like to handle the case where the last elements are zero
4311/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4312/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004313static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004314 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004315 EVT EltVT = VT.getVectorElementType();
4316 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004317
Nate Begemanfdea31a2010-03-24 20:49:50 +00004318 LoadSDNode *LDBase = NULL;
4319 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004320
Nate Begeman1449f292010-03-24 22:19:06 +00004321 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004322 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004323 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004324 for (unsigned i = 0; i < NumElems; ++i) {
4325 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004326
Nate Begemanfdea31a2010-03-24 20:49:50 +00004327 if (!Elt.getNode() ||
4328 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4329 return SDValue();
4330 if (!LDBase) {
4331 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4332 return SDValue();
4333 LDBase = cast<LoadSDNode>(Elt.getNode());
4334 LastLoadedElt = i;
4335 continue;
4336 }
4337 if (Elt.getOpcode() == ISD::UNDEF)
4338 continue;
4339
4340 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4341 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4342 return SDValue();
4343 LastLoadedElt = i;
4344 }
Nate Begeman1449f292010-03-24 22:19:06 +00004345
4346 // If we have found an entire vector of loads and undefs, then return a large
4347 // load of the entire vector width starting at the base pointer. If we found
4348 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004349 if (LastLoadedElt == NumElems - 1) {
4350 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004351 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004352 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004353 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004354 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004355 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004356 LDBase->isVolatile(), LDBase->isNonTemporal(),
4357 LDBase->getAlignment());
4358 } else if (NumElems == 4 && LastLoadedElt == 1) {
4359 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4360 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004361 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4362 Ops, 2, MVT::i32,
4363 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004364 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004365 }
4366 return SDValue();
4367}
4368
Evan Chengc3630942009-12-09 21:00:30 +00004369SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004370X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004371 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004372
David Greenef125a292011-02-08 19:04:41 +00004373 EVT VT = Op.getValueType();
4374 EVT ExtVT = VT.getVectorElementType();
4375
4376 unsigned NumElems = Op.getNumOperands();
4377
4378 // For AVX-length vectors, build the individual 128-bit pieces and
4379 // use shuffles to put them in place.
Owen Anderson95771af2011-02-25 21:41:48 +00004380 if (VT.getSizeInBits() > 256 &&
4381 Subtarget->hasAVX() &&
David Greenef125a292011-02-08 19:04:41 +00004382 !ISD::isBuildVectorAllZeros(Op.getNode())) {
4383 SmallVector<SDValue, 8> V;
4384 V.resize(NumElems);
4385 for (unsigned i = 0; i < NumElems; ++i) {
4386 V[i] = Op.getOperand(i);
4387 }
Owen Anderson95771af2011-02-25 21:41:48 +00004388
David Greenef125a292011-02-08 19:04:41 +00004389 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
4390
4391 // Build the lower subvector.
4392 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
4393 // Build the upper subvector.
4394 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
4395 NumElems/2);
4396
4397 return ConcatVectors(Lower, Upper, DAG);
4398 }
4399
Chris Lattner6e80e442010-08-28 17:15:43 +00004400 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4401 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004402 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4403 // is present, so AllOnes is ignored.
4404 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4405 (Op.getValueType().getSizeInBits() != 256 &&
4406 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004407 // Canonicalize this to <4 x i32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004408 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4409 // eliminated on x86-32 hosts.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004410 if (Op.getValueType() == MVT::v4i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004411 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004412
Gabor Greifba36cb52008-08-28 21:40:38 +00004413 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004414 return getOnesVector(Op.getValueType(), DAG, dl);
4415 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004416 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004417
Owen Andersone50ed302009-08-10 22:56:29 +00004418 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004419
Evan Cheng0db9fe62006-04-25 20:13:52 +00004420 unsigned NumZero = 0;
4421 unsigned NumNonZero = 0;
4422 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004423 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004424 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004425 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004426 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004427 if (Elt.getOpcode() == ISD::UNDEF)
4428 continue;
4429 Values.insert(Elt);
4430 if (Elt.getOpcode() != ISD::Constant &&
4431 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004432 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004433 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004434 NumZero++;
4435 else {
4436 NonZeros |= (1 << i);
4437 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004438 }
4439 }
4440
Chris Lattner97a2a562010-08-26 05:24:29 +00004441 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4442 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004443 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004444
Chris Lattner67f453a2008-03-09 05:42:06 +00004445 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004446 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004447 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004448 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004449
Chris Lattner62098042008-03-09 01:05:04 +00004450 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4451 // the value are obviously zero, truncate the value to i32 and do the
4452 // insertion that way. Only do this if the value is non-constant or if the
4453 // value is a constant being inserted into element 0. It is cheaper to do
4454 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004456 (!IsAllConstants || Idx == 0)) {
4457 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004458 // Handle SSE only.
4459 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4460 EVT VecVT = MVT::v4i32;
4461 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004462
Chris Lattner62098042008-03-09 01:05:04 +00004463 // Truncate the value (which may itself be a constant) to i32, and
4464 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004465 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004466 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004467 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4468 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004469
Chris Lattner62098042008-03-09 01:05:04 +00004470 // Now we have our 32-bit value zero extended in the low element of
4471 // a vector. If Idx != 0, swizzle it into place.
4472 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004473 SmallVector<int, 4> Mask;
4474 Mask.push_back(Idx);
4475 for (unsigned i = 1; i != VecElts; ++i)
4476 Mask.push_back(i);
4477 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004478 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004479 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004480 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004481 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004482 }
4483 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004484
Chris Lattner19f79692008-03-08 22:59:52 +00004485 // If we have a constant or non-constant insertion into the low element of
4486 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4487 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004488 // depending on what the source datatype is.
4489 if (Idx == 0) {
4490 if (NumZero == 0) {
4491 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004492 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4493 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004494 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4495 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4496 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4497 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004498 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4499 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004500 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4501 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004502 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4503 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4504 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004505 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004506 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004507 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004508
4509 // Is it a vector logical left shift?
4510 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004511 X86::isZeroNode(Op.getOperand(0)) &&
4512 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004513 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004514 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004515 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004516 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004517 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004518 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004519
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004520 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004521 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004522
Chris Lattner19f79692008-03-08 22:59:52 +00004523 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4524 // is a non-constant being inserted into an element other than the low one,
4525 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4526 // movd/movss) to move this into the low element, then shuffle it into
4527 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004528 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004529 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004530
Evan Cheng0db9fe62006-04-25 20:13:52 +00004531 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004532 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4533 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004534 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004535 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004536 MaskVec.push_back(i == Idx ? 0 : 1);
4537 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004538 }
4539 }
4540
Chris Lattner67f453a2008-03-09 05:42:06 +00004541 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004542 if (Values.size() == 1) {
4543 if (EVTBits == 32) {
4544 // Instead of a shuffle like this:
4545 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4546 // Check if it's possible to issue this instead.
4547 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4548 unsigned Idx = CountTrailingZeros_32(NonZeros);
4549 SDValue Item = Op.getOperand(Idx);
4550 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4551 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4552 }
Dan Gohman475871a2008-07-27 21:46:04 +00004553 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004554 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004555
Dan Gohmana3941172007-07-24 22:55:08 +00004556 // A vector full of immediates; various special cases are already
4557 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004558 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004559 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004560
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004561 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004562 if (EVTBits == 64) {
4563 if (NumNonZero == 1) {
4564 // One half is zero or undef.
4565 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004566 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004567 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004568 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4569 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004570 }
Dan Gohman475871a2008-07-27 21:46:04 +00004571 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004572 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004573
4574 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004575 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004576 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004577 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004578 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004579 }
4580
Bill Wendling826f36f2007-03-28 00:57:11 +00004581 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004582 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004583 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004584 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004585 }
4586
4587 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004588 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004589 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004590 if (NumElems == 4 && NumZero > 0) {
4591 for (unsigned i = 0; i < 4; ++i) {
4592 bool isZero = !(NonZeros & (1 << i));
4593 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004594 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004595 else
Dale Johannesenace16102009-02-03 19:33:06 +00004596 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004597 }
4598
4599 for (unsigned i = 0; i < 2; ++i) {
4600 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4601 default: break;
4602 case 0:
4603 V[i] = V[i*2]; // Must be a zero vector.
4604 break;
4605 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004607 break;
4608 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004609 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004610 break;
4611 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004612 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004613 break;
4614 }
4615 }
4616
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004618 bool Reverse = (NonZeros & 0x3) == 2;
4619 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004621 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4622 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004623 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4624 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004625 }
4626
Nate Begemanfdea31a2010-03-24 20:49:50 +00004627 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4628 // Check for a build vector of consecutive loads.
4629 for (unsigned i = 0; i < NumElems; ++i)
4630 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004631
Nate Begemanfdea31a2010-03-24 20:49:50 +00004632 // Check for elements which are consecutive loads.
4633 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4634 if (LD.getNode())
4635 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004636
4637 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004638 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004639 SDValue Result;
4640 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4641 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4642 else
4643 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004644
Chris Lattner24faf612010-08-28 17:59:08 +00004645 for (unsigned i = 1; i < NumElems; ++i) {
4646 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4647 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004648 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004649 }
4650 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004651 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004652
Chris Lattner6e80e442010-08-28 17:15:43 +00004653 // Otherwise, expand into a number of unpckl*, start by extending each of
4654 // our (non-undef) elements to the full vector width with the element in the
4655 // bottom slot of the vector (which generates no code for SSE).
4656 for (unsigned i = 0; i < NumElems; ++i) {
4657 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4658 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4659 else
4660 V[i] = DAG.getUNDEF(VT);
4661 }
4662
4663 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004664 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4665 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4666 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004667 unsigned EltStride = NumElems >> 1;
4668 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004669 for (unsigned i = 0; i < EltStride; ++i) {
4670 // If V[i+EltStride] is undef and this is the first round of mixing,
4671 // then it is safe to just drop this shuffle: V[i] is already in the
4672 // right place, the one element (since it's the first round) being
4673 // inserted as undef can be dropped. This isn't safe for successive
4674 // rounds because they will permute elements within both vectors.
4675 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4676 EltStride == NumElems/2)
4677 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004678
Chris Lattner6e80e442010-08-28 17:15:43 +00004679 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004680 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004681 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004682 }
4683 return V[0];
4684 }
Dan Gohman475871a2008-07-27 21:46:04 +00004685 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004686}
4687
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004688SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004689X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004690 // We support concatenate two MMX registers and place them in a MMX
4691 // register. This is better than doing a stack convert.
4692 DebugLoc dl = Op.getDebugLoc();
4693 EVT ResVT = Op.getValueType();
4694 assert(Op.getNumOperands() == 2);
4695 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4696 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4697 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004698 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004699 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4700 InVec = Op.getOperand(1);
4701 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4702 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004703 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004704 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4705 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4706 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004707 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004708 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4709 Mask[0] = 0; Mask[1] = 2;
4710 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4711 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004712 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004713}
4714
Nate Begemanb9a47b82009-02-23 08:49:38 +00004715// v8i16 shuffles - Prefer shuffles in the following order:
4716// 1. [all] pshuflw, pshufhw, optional move
4717// 2. [ssse3] 1 x pshufb
4718// 3. [ssse3] 2 x pshufb + 1 x por
4719// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004720SDValue
4721X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4722 SelectionDAG &DAG) const {
4723 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004724 SDValue V1 = SVOp->getOperand(0);
4725 SDValue V2 = SVOp->getOperand(1);
4726 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004727 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004728
Nate Begemanb9a47b82009-02-23 08:49:38 +00004729 // Determine if more than 1 of the words in each of the low and high quadwords
4730 // of the result come from the same quadword of one of the two inputs. Undef
4731 // mask values count as coming from any quadword, for better codegen.
4732 SmallVector<unsigned, 4> LoQuad(4);
4733 SmallVector<unsigned, 4> HiQuad(4);
4734 BitVector InputQuads(4);
4735 for (unsigned i = 0; i < 8; ++i) {
4736 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004737 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004738 MaskVals.push_back(EltIdx);
4739 if (EltIdx < 0) {
4740 ++Quad[0];
4741 ++Quad[1];
4742 ++Quad[2];
4743 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004744 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004745 }
4746 ++Quad[EltIdx / 4];
4747 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004748 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004749
Nate Begemanb9a47b82009-02-23 08:49:38 +00004750 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004751 unsigned MaxQuad = 1;
4752 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004753 if (LoQuad[i] > MaxQuad) {
4754 BestLoQuad = i;
4755 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004756 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004757 }
4758
Nate Begemanb9a47b82009-02-23 08:49:38 +00004759 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004760 MaxQuad = 1;
4761 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004762 if (HiQuad[i] > MaxQuad) {
4763 BestHiQuad = i;
4764 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004765 }
4766 }
4767
Nate Begemanb9a47b82009-02-23 08:49:38 +00004768 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004769 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004770 // single pshufb instruction is necessary. If There are more than 2 input
4771 // quads, disable the next transformation since it does not help SSSE3.
4772 bool V1Used = InputQuads[0] || InputQuads[1];
4773 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004774 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004775 if (InputQuads.count() == 2 && V1Used && V2Used) {
4776 BestLoQuad = InputQuads.find_first();
4777 BestHiQuad = InputQuads.find_next(BestLoQuad);
4778 }
4779 if (InputQuads.count() > 2) {
4780 BestLoQuad = -1;
4781 BestHiQuad = -1;
4782 }
4783 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004784
Nate Begemanb9a47b82009-02-23 08:49:38 +00004785 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4786 // the shuffle mask. If a quad is scored as -1, that means that it contains
4787 // words from all 4 input quadwords.
4788 SDValue NewV;
4789 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004790 SmallVector<int, 8> MaskV;
4791 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4792 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004793 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004794 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
4795 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
4796 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004797
Nate Begemanb9a47b82009-02-23 08:49:38 +00004798 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4799 // source words for the shuffle, to aid later transformations.
4800 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004801 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004802 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004803 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004804 if (idx != (int)i)
4805 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004806 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004807 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004808 AllWordsInNewV = false;
4809 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004810 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004811
Nate Begemanb9a47b82009-02-23 08:49:38 +00004812 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4813 if (AllWordsInNewV) {
4814 for (int i = 0; i != 8; ++i) {
4815 int idx = MaskVals[i];
4816 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004817 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004818 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004819 if ((idx != i) && idx < 4)
4820 pshufhw = false;
4821 if ((idx != i) && idx > 3)
4822 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004823 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004824 V1 = NewV;
4825 V2Used = false;
4826 BestLoQuad = 0;
4827 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004828 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004829
Nate Begemanb9a47b82009-02-23 08:49:38 +00004830 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4831 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004832 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004833 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4834 unsigned TargetMask = 0;
4835 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004837 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4838 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4839 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004840 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004841 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004842 }
Eric Christopherfd179292009-08-27 18:07:15 +00004843
Nate Begemanb9a47b82009-02-23 08:49:38 +00004844 // If we have SSSE3, and all words of the result are from 1 input vector,
4845 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4846 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004847 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004848 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004849
Nate Begemanb9a47b82009-02-23 08:49:38 +00004850 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004851 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004852 // mask, and elements that come from V1 in the V2 mask, so that the two
4853 // results can be OR'd together.
4854 bool TwoInputs = V1Used && V2Used;
4855 for (unsigned i = 0; i != 8; ++i) {
4856 int EltIdx = MaskVals[i] * 2;
4857 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004858 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4859 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004860 continue;
4861 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004862 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4863 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004864 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004865 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004866 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004867 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004869 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004870 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004871
Nate Begemanb9a47b82009-02-23 08:49:38 +00004872 // Calculate the shuffle mask for the second input, shuffle it, and
4873 // OR it with the first shuffled input.
4874 pshufbMask.clear();
4875 for (unsigned i = 0; i != 8; ++i) {
4876 int EltIdx = MaskVals[i] * 2;
4877 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004878 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4879 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004880 continue;
4881 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004882 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4883 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004884 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004885 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004886 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004887 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 MVT::v16i8, &pshufbMask[0], 16));
4889 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004890 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004891 }
4892
4893 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4894 // and update MaskVals with new element order.
4895 BitVector InOrder(8);
4896 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004897 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004898 for (int i = 0; i != 4; ++i) {
4899 int idx = MaskVals[i];
4900 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004901 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004902 InOrder.set(i);
4903 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004904 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004905 InOrder.set(i);
4906 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004907 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004908 }
4909 }
4910 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004911 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004912 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004913 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004914
4915 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4916 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4917 NewV.getOperand(0),
4918 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4919 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004920 }
Eric Christopherfd179292009-08-27 18:07:15 +00004921
Nate Begemanb9a47b82009-02-23 08:49:38 +00004922 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4923 // and update MaskVals with the new element order.
4924 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004925 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004926 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004927 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004928 for (unsigned i = 4; i != 8; ++i) {
4929 int idx = MaskVals[i];
4930 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004931 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004932 InOrder.set(i);
4933 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004934 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004935 InOrder.set(i);
4936 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004937 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004938 }
4939 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004940 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004941 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004942
4943 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4944 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4945 NewV.getOperand(0),
4946 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4947 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004948 }
Eric Christopherfd179292009-08-27 18:07:15 +00004949
Nate Begemanb9a47b82009-02-23 08:49:38 +00004950 // In case BestHi & BestLo were both -1, which means each quadword has a word
4951 // from each of the four input quadwords, calculate the InOrder bitvector now
4952 // before falling through to the insert/extract cleanup.
4953 if (BestLoQuad == -1 && BestHiQuad == -1) {
4954 NewV = V1;
4955 for (int i = 0; i != 8; ++i)
4956 if (MaskVals[i] < 0 || MaskVals[i] == i)
4957 InOrder.set(i);
4958 }
Eric Christopherfd179292009-08-27 18:07:15 +00004959
Nate Begemanb9a47b82009-02-23 08:49:38 +00004960 // The other elements are put in the right place using pextrw and pinsrw.
4961 for (unsigned i = 0; i != 8; ++i) {
4962 if (InOrder[i])
4963 continue;
4964 int EltIdx = MaskVals[i];
4965 if (EltIdx < 0)
4966 continue;
4967 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004968 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004969 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004970 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004971 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004972 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004973 DAG.getIntPtrConstant(i));
4974 }
4975 return NewV;
4976}
4977
4978// v16i8 shuffles - Prefer shuffles in the following order:
4979// 1. [ssse3] 1 x pshufb
4980// 2. [ssse3] 2 x pshufb + 1 x por
4981// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4982static
Nate Begeman9008ca62009-04-27 18:41:29 +00004983SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004984 SelectionDAG &DAG,
4985 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004986 SDValue V1 = SVOp->getOperand(0);
4987 SDValue V2 = SVOp->getOperand(1);
4988 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004989 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004990 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004991
Nate Begemanb9a47b82009-02-23 08:49:38 +00004992 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004993 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004994 // present, fall back to case 3.
4995 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4996 bool V1Only = true;
4997 bool V2Only = true;
4998 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004999 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005000 if (EltIdx < 0)
5001 continue;
5002 if (EltIdx < 16)
5003 V2Only = false;
5004 else
5005 V1Only = false;
5006 }
Eric Christopherfd179292009-08-27 18:07:15 +00005007
Nate Begemanb9a47b82009-02-23 08:49:38 +00005008 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
5009 if (TLI.getSubtarget()->hasSSSE3()) {
5010 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005011
Nate Begemanb9a47b82009-02-23 08:49:38 +00005012 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005013 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005014 //
5015 // Otherwise, we have elements from both input vectors, and must zero out
5016 // elements that come from V2 in the first mask, and V1 in the second mask
5017 // so that we can OR them together.
5018 bool TwoInputs = !(V1Only || V2Only);
5019 for (unsigned i = 0; i != 16; ++i) {
5020 int EltIdx = MaskVals[i];
5021 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005022 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005023 continue;
5024 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005025 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005026 }
5027 // If all the elements are from V2, assign it to V1 and return after
5028 // building the first pshufb.
5029 if (V2Only)
5030 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005031 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005032 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005033 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005034 if (!TwoInputs)
5035 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005036
Nate Begemanb9a47b82009-02-23 08:49:38 +00005037 // Calculate the shuffle mask for the second input, shuffle it, and
5038 // OR it with the first shuffled input.
5039 pshufbMask.clear();
5040 for (unsigned i = 0; i != 16; ++i) {
5041 int EltIdx = MaskVals[i];
5042 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005043 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005044 continue;
5045 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005046 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005047 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005048 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005049 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005050 MVT::v16i8, &pshufbMask[0], 16));
5051 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005052 }
Eric Christopherfd179292009-08-27 18:07:15 +00005053
Nate Begemanb9a47b82009-02-23 08:49:38 +00005054 // No SSSE3 - Calculate in place words and then fix all out of place words
5055 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5056 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005057 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5058 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005059 SDValue NewV = V2Only ? V2 : V1;
5060 for (int i = 0; i != 8; ++i) {
5061 int Elt0 = MaskVals[i*2];
5062 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005063
Nate Begemanb9a47b82009-02-23 08:49:38 +00005064 // This word of the result is all undef, skip it.
5065 if (Elt0 < 0 && Elt1 < 0)
5066 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005067
Nate Begemanb9a47b82009-02-23 08:49:38 +00005068 // This word of the result is already in the correct place, skip it.
5069 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5070 continue;
5071 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5072 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005073
Nate Begemanb9a47b82009-02-23 08:49:38 +00005074 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5075 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5076 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005077
5078 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5079 // using a single extract together, load it and store it.
5080 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005081 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005082 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005083 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005084 DAG.getIntPtrConstant(i));
5085 continue;
5086 }
5087
Nate Begemanb9a47b82009-02-23 08:49:38 +00005088 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005089 // source byte is not also odd, shift the extracted word left 8 bits
5090 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005091 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005093 DAG.getIntPtrConstant(Elt1 / 2));
5094 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005095 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005096 DAG.getConstant(8,
5097 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005098 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005099 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5100 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005101 }
5102 // If Elt0 is defined, extract it from the appropriate source. If the
5103 // source byte is not also even, shift the extracted word right 8 bits. If
5104 // Elt1 was also defined, OR the extracted values together before
5105 // inserting them in the result.
5106 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005107 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005108 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5109 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005110 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005111 DAG.getConstant(8,
5112 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005113 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005114 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5115 DAG.getConstant(0x00FF, MVT::i16));
5116 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005117 : InsElt0;
5118 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005119 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005120 DAG.getIntPtrConstant(i));
5121 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005122 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005123}
5124
Evan Cheng7a831ce2007-12-15 03:00:47 +00005125/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005126/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005127/// done when every pair / quad of shuffle mask elements point to elements in
5128/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005129/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005130static
Nate Begeman9008ca62009-04-27 18:41:29 +00005131SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005132 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005133 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005134 SDValue V1 = SVOp->getOperand(0);
5135 SDValue V2 = SVOp->getOperand(1);
5136 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005137 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005138 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005140 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005141 case MVT::v4f32: NewVT = MVT::v2f64; break;
5142 case MVT::v4i32: NewVT = MVT::v2i64; break;
5143 case MVT::v8i16: NewVT = MVT::v4i32; break;
5144 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005145 }
5146
Nate Begeman9008ca62009-04-27 18:41:29 +00005147 int Scale = NumElems / NewWidth;
5148 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005149 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005150 int StartIdx = -1;
5151 for (int j = 0; j < Scale; ++j) {
5152 int EltIdx = SVOp->getMaskElt(i+j);
5153 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005154 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005155 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005156 StartIdx = EltIdx - (EltIdx % Scale);
5157 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005158 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005159 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005160 if (StartIdx == -1)
5161 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005162 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005163 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005164 }
5165
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005166 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5167 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005168 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005169}
5170
Evan Chengd880b972008-05-09 21:53:03 +00005171/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005172///
Owen Andersone50ed302009-08-10 22:56:29 +00005173static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005174 SDValue SrcOp, SelectionDAG &DAG,
5175 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005176 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005177 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005178 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005179 LD = dyn_cast<LoadSDNode>(SrcOp);
5180 if (!LD) {
5181 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5182 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005183 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005184 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005185 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005186 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005187 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005188 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005189 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005190 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005191 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5192 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5193 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005194 SrcOp.getOperand(0)
5195 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005196 }
5197 }
5198 }
5199
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005200 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005201 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005202 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005203 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005204}
5205
Evan Chengace3c172008-07-22 21:13:36 +00005206/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
5207/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005208static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00005209LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
5210 SDValue V1 = SVOp->getOperand(0);
5211 SDValue V2 = SVOp->getOperand(1);
5212 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005213 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005214
Evan Chengace3c172008-07-22 21:13:36 +00005215 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00005216 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005217 SmallVector<int, 8> Mask1(4U, -1);
5218 SmallVector<int, 8> PermMask;
5219 SVOp->getMask(PermMask);
5220
Evan Chengace3c172008-07-22 21:13:36 +00005221 unsigned NumHi = 0;
5222 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005223 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005224 int Idx = PermMask[i];
5225 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005226 Locs[i] = std::make_pair(-1, -1);
5227 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005228 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5229 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005230 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005231 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005232 NumLo++;
5233 } else {
5234 Locs[i] = std::make_pair(1, NumHi);
5235 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005236 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005237 NumHi++;
5238 }
5239 }
5240 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005241
Evan Chengace3c172008-07-22 21:13:36 +00005242 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005243 // If no more than two elements come from either vector. This can be
5244 // implemented with two shuffles. First shuffle gather the elements.
5245 // The second shuffle, which takes the first shuffle as both of its
5246 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005247 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005248
Nate Begeman9008ca62009-04-27 18:41:29 +00005249 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005250
Evan Chengace3c172008-07-22 21:13:36 +00005251 for (unsigned i = 0; i != 4; ++i) {
5252 if (Locs[i].first == -1)
5253 continue;
5254 else {
5255 unsigned Idx = (i < 2) ? 0 : 4;
5256 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005257 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005258 }
5259 }
5260
Nate Begeman9008ca62009-04-27 18:41:29 +00005261 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005262 } else if (NumLo == 3 || NumHi == 3) {
5263 // Otherwise, we must have three elements from one vector, call it X, and
5264 // one element from the other, call it Y. First, use a shufps to build an
5265 // intermediate vector with the one element from Y and the element from X
5266 // that will be in the same half in the final destination (the indexes don't
5267 // matter). Then, use a shufps to build the final vector, taking the half
5268 // containing the element from Y from the intermediate, and the other half
5269 // from X.
5270 if (NumHi == 3) {
5271 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005272 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005273 std::swap(V1, V2);
5274 }
5275
5276 // Find the element from V2.
5277 unsigned HiIndex;
5278 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005279 int Val = PermMask[HiIndex];
5280 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005281 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005282 if (Val >= 4)
5283 break;
5284 }
5285
Nate Begeman9008ca62009-04-27 18:41:29 +00005286 Mask1[0] = PermMask[HiIndex];
5287 Mask1[1] = -1;
5288 Mask1[2] = PermMask[HiIndex^1];
5289 Mask1[3] = -1;
5290 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005291
5292 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005293 Mask1[0] = PermMask[0];
5294 Mask1[1] = PermMask[1];
5295 Mask1[2] = HiIndex & 1 ? 6 : 4;
5296 Mask1[3] = HiIndex & 1 ? 4 : 6;
5297 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005298 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005299 Mask1[0] = HiIndex & 1 ? 2 : 0;
5300 Mask1[1] = HiIndex & 1 ? 0 : 2;
5301 Mask1[2] = PermMask[2];
5302 Mask1[3] = PermMask[3];
5303 if (Mask1[2] >= 0)
5304 Mask1[2] += 4;
5305 if (Mask1[3] >= 0)
5306 Mask1[3] += 4;
5307 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005308 }
Evan Chengace3c172008-07-22 21:13:36 +00005309 }
5310
5311 // Break it into (shuffle shuffle_hi, shuffle_lo).
5312 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00005313 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005314 SmallVector<int,8> LoMask(4U, -1);
5315 SmallVector<int,8> HiMask(4U, -1);
5316
5317 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005318 unsigned MaskIdx = 0;
5319 unsigned LoIdx = 0;
5320 unsigned HiIdx = 2;
5321 for (unsigned i = 0; i != 4; ++i) {
5322 if (i == 2) {
5323 MaskPtr = &HiMask;
5324 MaskIdx = 1;
5325 LoIdx = 0;
5326 HiIdx = 2;
5327 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005328 int Idx = PermMask[i];
5329 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005330 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005331 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005332 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005333 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005334 LoIdx++;
5335 } else {
5336 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005337 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005338 HiIdx++;
5339 }
5340 }
5341
Nate Begeman9008ca62009-04-27 18:41:29 +00005342 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5343 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5344 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005345 for (unsigned i = 0; i != 4; ++i) {
5346 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005347 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005348 } else {
5349 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005350 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005351 }
5352 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005353 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005354}
5355
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005356static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005357 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005358 V = V.getOperand(0);
5359 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5360 V = V.getOperand(0);
5361 if (MayFoldLoad(V))
5362 return true;
5363 return false;
5364}
5365
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005366// FIXME: the version above should always be used. Since there's
5367// a bug where several vector shuffles can't be folded because the
5368// DAG is not updated during lowering and a node claims to have two
5369// uses while it only has one, use this version, and let isel match
5370// another instruction if the load really happens to have more than
5371// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005372// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005373static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005374 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005375 V = V.getOperand(0);
5376 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5377 V = V.getOperand(0);
5378 if (ISD::isNormalLoad(V.getNode()))
5379 return true;
5380 return false;
5381}
5382
5383/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5384/// a vector extract, and if both can be later optimized into a single load.
5385/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5386/// here because otherwise a target specific shuffle node is going to be
5387/// emitted for this shuffle, and the optimization not done.
5388/// FIXME: This is probably not the best approach, but fix the problem
5389/// until the right path is decided.
5390static
5391bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5392 const TargetLowering &TLI) {
5393 EVT VT = V.getValueType();
5394 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5395
5396 // Be sure that the vector shuffle is present in a pattern like this:
5397 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5398 if (!V.hasOneUse())
5399 return false;
5400
5401 SDNode *N = *V.getNode()->use_begin();
5402 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5403 return false;
5404
5405 SDValue EltNo = N->getOperand(1);
5406 if (!isa<ConstantSDNode>(EltNo))
5407 return false;
5408
5409 // If the bit convert changed the number of elements, it is unsafe
5410 // to examine the mask.
5411 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005412 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005413 EVT SrcVT = V.getOperand(0).getValueType();
5414 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5415 return false;
5416 V = V.getOperand(0);
5417 HasShuffleIntoBitcast = true;
5418 }
5419
5420 // Select the input vector, guarding against out of range extract vector.
5421 unsigned NumElems = VT.getVectorNumElements();
5422 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5423 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5424 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5425
5426 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005427 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005428 V = V.getOperand(0);
5429
5430 if (ISD::isNormalLoad(V.getNode())) {
5431 // Is the original load suitable?
5432 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5433
5434 // FIXME: avoid the multi-use bug that is preventing lots of
5435 // of foldings to be detected, this is still wrong of course, but
5436 // give the temporary desired behavior, and if it happens that
5437 // the load has real more uses, during isel it will not fold, and
5438 // will generate poor code.
5439 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5440 return false;
5441
5442 if (!HasShuffleIntoBitcast)
5443 return true;
5444
5445 // If there's a bitcast before the shuffle, check if the load type and
5446 // alignment is valid.
5447 unsigned Align = LN0->getAlignment();
5448 unsigned NewAlign =
5449 TLI.getTargetData()->getABITypeAlignment(
5450 VT.getTypeForEVT(*DAG.getContext()));
5451
5452 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5453 return false;
5454 }
5455
5456 return true;
5457}
5458
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005459static
Evan Cheng835580f2010-10-07 20:50:20 +00005460SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5461 EVT VT = Op.getValueType();
5462
5463 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005464 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5465 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005466 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5467 V1, DAG));
5468}
5469
5470static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005471SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5472 bool HasSSE2) {
5473 SDValue V1 = Op.getOperand(0);
5474 SDValue V2 = Op.getOperand(1);
5475 EVT VT = Op.getValueType();
5476
5477 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5478
5479 if (HasSSE2 && VT == MVT::v2f64)
5480 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5481
5482 // v4f32 or v4i32
5483 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5484}
5485
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005486static
5487SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5488 SDValue V1 = Op.getOperand(0);
5489 SDValue V2 = Op.getOperand(1);
5490 EVT VT = Op.getValueType();
5491
5492 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5493 "unsupported shuffle type");
5494
5495 if (V2.getOpcode() == ISD::UNDEF)
5496 V2 = V1;
5497
5498 // v4i32 or v4f32
5499 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5500}
5501
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005502static
5503SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5504 SDValue V1 = Op.getOperand(0);
5505 SDValue V2 = Op.getOperand(1);
5506 EVT VT = Op.getValueType();
5507 unsigned NumElems = VT.getVectorNumElements();
5508
5509 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5510 // operand of these instructions is only memory, so check if there's a
5511 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5512 // same masks.
5513 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005514
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005515 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005516 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005517 CanFoldLoad = true;
5518
5519 // When V1 is a load, it can be folded later into a store in isel, example:
5520 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5521 // turns into:
5522 // (MOVLPSmr addr:$src1, VR128:$src2)
5523 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005524 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005525 CanFoldLoad = true;
5526
Eric Christopher893a8822011-02-20 05:04:42 +00005527 // Both of them can't be memory operations though.
5528 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
5529 CanFoldLoad = false;
Owen Anderson95771af2011-02-25 21:41:48 +00005530
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005531 if (CanFoldLoad) {
5532 if (HasSSE2 && NumElems == 2)
5533 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5534
5535 if (NumElems == 4)
5536 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5537 }
5538
5539 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5540 // movl and movlp will both match v2i64, but v2i64 is never matched by
5541 // movl earlier because we make it strict to avoid messing with the movlp load
5542 // folding logic (see the code above getMOVLP call). Match it here then,
5543 // this is horrible, but will stay like this until we move all shuffle
5544 // matching to x86 specific nodes. Note that for the 1st condition all
5545 // types are matched with movsd.
5546 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5547 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5548 else if (HasSSE2)
5549 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5550
5551
5552 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5553
5554 // Invert the operand order and use SHUFPS to match it.
5555 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5556 X86::getShuffleSHUFImmediate(SVOp), DAG);
5557}
5558
David Greenec4db4e52011-02-28 19:06:56 +00005559static inline unsigned getUNPCKLOpcode(EVT VT, const X86Subtarget *Subtarget) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005560 switch(VT.getSimpleVT().SimpleTy) {
5561 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5562 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
David Greenec4db4e52011-02-28 19:06:56 +00005563 case MVT::v4f32:
5564 return Subtarget->hasAVX() ? X86ISD::VUNPCKLPS : X86ISD::UNPCKLPS;
5565 case MVT::v2f64:
5566 return Subtarget->hasAVX() ? X86ISD::VUNPCKLPD : X86ISD::UNPCKLPD;
5567 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
5568 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005569 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5570 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5571 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005572 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005573 }
5574 return 0;
5575}
5576
5577static inline unsigned getUNPCKHOpcode(EVT VT) {
5578 switch(VT.getSimpleVT().SimpleTy) {
5579 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5580 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5581 case MVT::v4f32: return X86ISD::UNPCKHPS;
5582 case MVT::v2f64: return X86ISD::UNPCKHPD;
5583 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5584 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5585 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005586 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005587 }
5588 return 0;
5589}
5590
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005591static
5592SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005593 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005594 const X86Subtarget *Subtarget) {
5595 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5596 EVT VT = Op.getValueType();
5597 DebugLoc dl = Op.getDebugLoc();
5598 SDValue V1 = Op.getOperand(0);
5599 SDValue V2 = Op.getOperand(1);
5600
5601 if (isZeroShuffle(SVOp))
5602 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5603
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005604 // Handle splat operations
5605 if (SVOp->isSplat()) {
5606 // Special case, this is the only place now where it's
5607 // allowed to return a vector_shuffle operation without
5608 // using a target specific node, because *hopefully* it
5609 // will be optimized away by the dag combiner.
5610 if (VT.getVectorNumElements() <= 4 &&
5611 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5612 return Op;
5613
5614 // Handle splats by matching through known masks
5615 if (VT.getVectorNumElements() <= 4)
5616 return SDValue();
5617
Evan Cheng835580f2010-10-07 20:50:20 +00005618 // Canonicalize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005619 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005620 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005621
5622 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5623 // do it!
5624 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5625 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5626 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005627 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005628 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5629 // FIXME: Figure out a cleaner way to do this.
5630 // Try to make use of movq to zero out the top part.
5631 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5632 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5633 if (NewOp.getNode()) {
5634 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5635 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5636 DAG, Subtarget, dl);
5637 }
5638 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5639 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5640 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5641 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5642 DAG, Subtarget, dl);
5643 }
5644 }
5645 return SDValue();
5646}
5647
Dan Gohman475871a2008-07-27 21:46:04 +00005648SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005649X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005650 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005651 SDValue V1 = Op.getOperand(0);
5652 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005653 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005654 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005655 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005656 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005657 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5658 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005659 bool V1IsSplat = false;
5660 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005661 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005662 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005663 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005664 MachineFunction &MF = DAG.getMachineFunction();
5665 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005666
Dale Johannesen0488fb62010-09-30 23:57:10 +00005667 // Shuffle operations on MMX not supported.
5668 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005669 return Op;
5670
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005671 // Vector shuffle lowering takes 3 steps:
5672 //
5673 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5674 // narrowing and commutation of operands should be handled.
5675 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5676 // shuffle nodes.
5677 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5678 // so the shuffle can be broken into other shuffles and the legalizer can
5679 // try the lowering again.
5680 //
5681 // The general ideia is that no vector_shuffle operation should be left to
5682 // be matched during isel, all of them must be converted to a target specific
5683 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005684
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005685 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5686 // narrowing and commutation of operands should be handled. The actual code
5687 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005688 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005689 if (NewOp.getNode())
5690 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005691
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005692 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5693 // unpckh_undef). Only use pshufd if speed is more important than size.
5694 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5695 if (VT != MVT::v2i64 && VT != MVT::v2f64)
David Greenec4db4e52011-02-28 19:06:56 +00005696 return getTargetShuffleNode(getUNPCKLOpcode(VT, getSubtarget()), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005697 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5698 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5699 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005700
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005701 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005702 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005703 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005704
Dale Johannesen0488fb62010-09-30 23:57:10 +00005705 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005706 return getMOVHighToLow(Op, dl, DAG);
5707
5708 // Use to match splats
5709 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5710 (VT == MVT::v2f64 || VT == MVT::v2i64))
5711 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5712
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005713 if (X86::isPSHUFDMask(SVOp)) {
5714 // The actual implementation will match the mask in the if above and then
5715 // during isel it can match several different instructions, not only pshufd
5716 // as its name says, sad but true, emulate the behavior for now...
5717 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5718 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5719
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005720 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5721
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005722 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005723 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5724
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005725 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005726 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5727 TargetMask, DAG);
5728
5729 if (VT == MVT::v4f32)
5730 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5731 TargetMask, DAG);
5732 }
Eric Christopherfd179292009-08-27 18:07:15 +00005733
Evan Chengf26ffe92008-05-29 08:22:04 +00005734 // Check if this can be converted into a logical shift.
5735 bool isLeft = false;
5736 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005737 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005738 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005739 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005740 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005741 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005742 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005743 EVT EltVT = VT.getVectorElementType();
5744 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005745 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005746 }
Eric Christopherfd179292009-08-27 18:07:15 +00005747
Nate Begeman9008ca62009-04-27 18:41:29 +00005748 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005749 if (V1IsUndef)
5750 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005751 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005752 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005753 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005754 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005755 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5756
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005757 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005758 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5759 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005760 }
Eric Christopherfd179292009-08-27 18:07:15 +00005761
Nate Begeman9008ca62009-04-27 18:41:29 +00005762 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00005763 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5764 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005765
Dale Johannesen0488fb62010-09-30 23:57:10 +00005766 if (X86::isMOVHLPSMask(SVOp))
5767 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005768
Dale Johannesen0488fb62010-09-30 23:57:10 +00005769 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5770 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005771
Dale Johannesen0488fb62010-09-30 23:57:10 +00005772 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5773 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005774
Dale Johannesen0488fb62010-09-30 23:57:10 +00005775 if (X86::isMOVLPMask(SVOp))
5776 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005777
Nate Begeman9008ca62009-04-27 18:41:29 +00005778 if (ShouldXformToMOVHLPS(SVOp) ||
5779 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5780 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005781
Evan Chengf26ffe92008-05-29 08:22:04 +00005782 if (isShift) {
5783 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005784 EVT EltVT = VT.getVectorElementType();
5785 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005786 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005787 }
Eric Christopherfd179292009-08-27 18:07:15 +00005788
Evan Cheng9eca5e82006-10-25 21:49:50 +00005789 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005790 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5791 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005792 V1IsSplat = isSplatVector(V1.getNode());
5793 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005794
Chris Lattner8a594482007-11-25 00:24:49 +00005795 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005796 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005797 Op = CommuteVectorShuffle(SVOp, DAG);
5798 SVOp = cast<ShuffleVectorSDNode>(Op);
5799 V1 = SVOp->getOperand(0);
5800 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005801 std::swap(V1IsSplat, V2IsSplat);
5802 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005803 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005804 }
5805
Nate Begeman9008ca62009-04-27 18:41:29 +00005806 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5807 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005808 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005809 return V1;
5810 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5811 // the instruction selector will not match, so get a canonical MOVL with
5812 // swapped operands to undo the commute.
5813 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005814 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005815
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005816 if (X86::isUNPCKLMask(SVOp))
David Greenec4db4e52011-02-28 19:06:56 +00005817 return getTargetShuffleNode(getUNPCKLOpcode(VT, getSubtarget()),
5818 dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005819
5820 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005821 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005822
Evan Cheng9bbbb982006-10-25 20:48:19 +00005823 if (V2IsSplat) {
5824 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005825 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005826 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005827 SDValue NewMask = NormalizeMask(SVOp, DAG);
5828 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5829 if (NSVOp != SVOp) {
5830 if (X86::isUNPCKLMask(NSVOp, true)) {
5831 return NewMask;
5832 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5833 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005834 }
5835 }
5836 }
5837
Evan Cheng9eca5e82006-10-25 21:49:50 +00005838 if (Commuted) {
5839 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005840 // FIXME: this seems wrong.
5841 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5842 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005843
5844 if (X86::isUNPCKLMask(NewSVOp))
David Greenec4db4e52011-02-28 19:06:56 +00005845 return getTargetShuffleNode(getUNPCKLOpcode(VT, getSubtarget()),
5846 dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005847
5848 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005849 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005850 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005851
Nate Begeman9008ca62009-04-27 18:41:29 +00005852 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00005853 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00005854 return CommuteVectorShuffle(SVOp, DAG);
5855
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005856 // The checks below are all present in isShuffleMaskLegal, but they are
5857 // inlined here right now to enable us to directly emit target specific
5858 // nodes, and remove one by one until they don't return Op anymore.
5859 SmallVector<int, 16> M;
5860 SVOp->getMask(M);
5861
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005862 if (isPALIGNRMask(M, VT, HasSSSE3))
5863 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5864 X86::getShufflePALIGNRImmediate(SVOp),
5865 DAG);
5866
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005867 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5868 SVOp->getSplatIndex() == 0 && V2IsUndef) {
David Greenec4db4e52011-02-28 19:06:56 +00005869 if (VT == MVT::v2f64) {
5870 X86ISD::NodeType Opcode =
5871 getSubtarget()->hasAVX() ? X86ISD::VUNPCKLPD : X86ISD::UNPCKLPD;
5872 return getTargetShuffleNode(Opcode, dl, VT, V1, V1, DAG);
5873 }
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005874 if (VT == MVT::v2i64)
5875 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5876 }
5877
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005878 if (isPSHUFHWMask(M, VT))
5879 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5880 X86::getShufflePSHUFHWImmediate(SVOp),
5881 DAG);
5882
5883 if (isPSHUFLWMask(M, VT))
5884 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5885 X86::getShufflePSHUFLWImmediate(SVOp),
5886 DAG);
5887
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005888 if (isSHUFPMask(M, VT)) {
5889 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5890 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5891 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5892 TargetMask, DAG);
5893 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5894 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5895 TargetMask, DAG);
5896 }
5897
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005898 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5899 if (VT != MVT::v2i64 && VT != MVT::v2f64)
David Greenec4db4e52011-02-28 19:06:56 +00005900 return getTargetShuffleNode(getUNPCKLOpcode(VT, getSubtarget()),
5901 dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005902 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5903 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5904 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5905
Evan Cheng14b32e12007-12-11 01:46:18 +00005906 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005907 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005908 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005909 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005910 return NewOp;
5911 }
5912
Owen Anderson825b72b2009-08-11 20:47:22 +00005913 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005914 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005915 if (NewOp.getNode())
5916 return NewOp;
5917 }
Eric Christopherfd179292009-08-27 18:07:15 +00005918
Dale Johannesen0488fb62010-09-30 23:57:10 +00005919 // Handle all 4 wide cases with a number of shuffles.
5920 if (NumElems == 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005921 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005922
Dan Gohman475871a2008-07-27 21:46:04 +00005923 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005924}
5925
Dan Gohman475871a2008-07-27 21:46:04 +00005926SDValue
5927X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005928 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005929 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005930 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005931 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005932 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005933 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005934 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005935 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005936 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005937 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005938 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5939 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5940 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005941 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5942 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005943 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005944 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005945 Op.getOperand(0)),
5946 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005947 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005948 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005949 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005950 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005951 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005952 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005953 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5954 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005955 // result has a single use which is a store or a bitcast to i32. And in
5956 // the case of a store, it's not worth it if the index is a constant 0,
5957 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005958 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005959 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005960 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005961 if ((User->getOpcode() != ISD::STORE ||
5962 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5963 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005964 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005965 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005966 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005967 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005968 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005969 Op.getOperand(0)),
5970 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005971 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00005972 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005973 // ExtractPS works with constant index.
5974 if (isa<ConstantSDNode>(Op.getOperand(1)))
5975 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005976 }
Dan Gohman475871a2008-07-27 21:46:04 +00005977 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005978}
5979
5980
Dan Gohman475871a2008-07-27 21:46:04 +00005981SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005982X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5983 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005984 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005985 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005986
David Greene74a579d2011-02-10 16:57:36 +00005987 SDValue Vec = Op.getOperand(0);
5988 EVT VecVT = Vec.getValueType();
5989
5990 // If this is a 256-bit vector result, first extract the 128-bit
5991 // vector and then extract from the 128-bit vector.
5992 if (VecVT.getSizeInBits() > 128) {
5993 DebugLoc dl = Op.getNode()->getDebugLoc();
5994 unsigned NumElems = VecVT.getVectorNumElements();
5995 SDValue Idx = Op.getOperand(1);
5996
5997 if (!isa<ConstantSDNode>(Idx))
5998 return SDValue();
5999
6000 unsigned ExtractNumElems = NumElems / (VecVT.getSizeInBits() / 128);
6001 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6002
6003 // Get the 128-bit vector.
6004 bool Upper = IdxVal >= ExtractNumElems;
6005 Vec = Extract128BitVector(Vec, Idx, DAG, dl);
6006
6007 // Extract from it.
6008 SDValue ScaledIdx = Idx;
6009 if (Upper)
6010 ScaledIdx = DAG.getNode(ISD::SUB, dl, Idx.getValueType(), Idx,
6011 DAG.getConstant(ExtractNumElems,
6012 Idx.getValueType()));
6013 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
6014 ScaledIdx);
6015 }
6016
6017 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6018
Evan Cheng62a3f152008-03-24 21:52:23 +00006019 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006020 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006021 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006022 return Res;
6023 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006024
Owen Andersone50ed302009-08-10 22:56:29 +00006025 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006026 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006027 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006028 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006029 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006030 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006031 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006032 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6033 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006034 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006035 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006036 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006037 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006038 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006039 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006040 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006041 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006042 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006043 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006044 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006045 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006046 if (Idx == 0)
6047 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006048
Evan Cheng0db9fe62006-04-25 20:13:52 +00006049 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00006050 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006051 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006052 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006053 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006054 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006055 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006056 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006057 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6058 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6059 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006060 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006061 if (Idx == 0)
6062 return Op;
6063
6064 // UNPCKHPD the element to the lowest double word, then movsd.
6065 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6066 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006067 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006068 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006069 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006070 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006071 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006072 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006073 }
6074
Dan Gohman475871a2008-07-27 21:46:04 +00006075 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006076}
6077
Dan Gohman475871a2008-07-27 21:46:04 +00006078SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006079X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6080 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006081 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006082 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006083 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006084
Dan Gohman475871a2008-07-27 21:46:04 +00006085 SDValue N0 = Op.getOperand(0);
6086 SDValue N1 = Op.getOperand(1);
6087 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006088
Dan Gohman8a55ce42009-09-23 21:02:20 +00006089 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006090 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006091 unsigned Opc;
6092 if (VT == MVT::v8i16)
6093 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006094 else if (VT == MVT::v16i8)
6095 Opc = X86ISD::PINSRB;
6096 else
6097 Opc = X86ISD::PINSRB;
6098
Nate Begeman14d12ca2008-02-11 04:19:36 +00006099 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6100 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006101 if (N1.getValueType() != MVT::i32)
6102 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6103 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006104 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006105 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006106 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006107 // Bits [7:6] of the constant are the source select. This will always be
6108 // zero here. The DAG Combiner may combine an extract_elt index into these
6109 // bits. For example (insert (extract, 3), 2) could be matched by putting
6110 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006111 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006112 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006113 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006114 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006115 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006116 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006117 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006118 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006119 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006120 // PINSR* works with constant index.
6121 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006122 }
Dan Gohman475871a2008-07-27 21:46:04 +00006123 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006124}
6125
Dan Gohman475871a2008-07-27 21:46:04 +00006126SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006127X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006128 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006129 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006130
David Greene6b381262011-02-09 15:32:06 +00006131 DebugLoc dl = Op.getDebugLoc();
6132 SDValue N0 = Op.getOperand(0);
6133 SDValue N1 = Op.getOperand(1);
6134 SDValue N2 = Op.getOperand(2);
6135
6136 // If this is a 256-bit vector result, first insert into a 128-bit
6137 // vector and then insert into the 256-bit vector.
6138 if (VT.getSizeInBits() > 128) {
6139 if (!isa<ConstantSDNode>(N2))
6140 return SDValue();
6141
6142 // Get the 128-bit vector.
6143 unsigned NumElems = VT.getVectorNumElements();
6144 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
6145 bool Upper = IdxVal >= NumElems / 2;
6146
6147 SDValue SubN0 = Extract128BitVector(N0, N2, DAG, dl);
6148
6149 // Insert into it.
6150 SDValue ScaledN2 = N2;
6151 if (Upper)
6152 ScaledN2 = DAG.getNode(ISD::SUB, dl, N2.getValueType(), N2,
Owen Anderson95771af2011-02-25 21:41:48 +00006153 DAG.getConstant(NumElems /
David Greene6b381262011-02-09 15:32:06 +00006154 (VT.getSizeInBits() / 128),
6155 N2.getValueType()));
6156 Op = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, SubN0.getValueType(), SubN0,
6157 N1, ScaledN2);
6158
6159 // Insert the 128-bit vector
6160 // FIXME: Why UNDEF?
6161 return Insert128BitVector(N0, Op, N2, DAG, dl);
6162 }
6163
Nate Begeman14d12ca2008-02-11 04:19:36 +00006164 if (Subtarget->hasSSE41())
6165 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6166
Dan Gohman8a55ce42009-09-23 21:02:20 +00006167 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006168 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006169
Dan Gohman8a55ce42009-09-23 21:02:20 +00006170 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006171 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6172 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006173 if (N1.getValueType() != MVT::i32)
6174 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6175 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006176 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006177 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006178 }
Dan Gohman475871a2008-07-27 21:46:04 +00006179 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006180}
6181
Dan Gohman475871a2008-07-27 21:46:04 +00006182SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006183X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
David Greene2fcdfb42011-02-10 23:11:29 +00006184 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006185 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006186 EVT OpVT = Op.getValueType();
6187
6188 // If this is a 256-bit vector result, first insert into a 128-bit
6189 // vector and then insert into the 256-bit vector.
6190 if (OpVT.getSizeInBits() > 128) {
6191 // Insert into a 128-bit vector.
6192 EVT VT128 = EVT::getVectorVT(*Context,
6193 OpVT.getVectorElementType(),
6194 OpVT.getVectorNumElements() / 2);
6195
6196 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6197
6198 // Insert the 128-bit vector.
6199 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6200 DAG.getConstant(0, MVT::i32),
6201 DAG, dl);
6202 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006203
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006204 if (Op.getValueType() == MVT::v1i64 &&
6205 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006206 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006207
Owen Anderson825b72b2009-08-11 20:47:22 +00006208 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006209 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6210 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006211 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006212 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006213}
6214
David Greene91585092011-01-26 15:38:49 +00006215// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6216// a simple subregister reference or explicit instructions to grab
6217// upper bits of a vector.
6218SDValue
6219X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6220 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006221 DebugLoc dl = Op.getNode()->getDebugLoc();
6222 SDValue Vec = Op.getNode()->getOperand(0);
6223 SDValue Idx = Op.getNode()->getOperand(1);
6224
6225 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6226 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6227 return Extract128BitVector(Vec, Idx, DAG, dl);
6228 }
David Greene91585092011-01-26 15:38:49 +00006229 }
6230 return SDValue();
6231}
6232
David Greenecfe33c42011-01-26 19:13:22 +00006233// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6234// simple superregister reference or explicit instructions to insert
6235// the upper bits of a vector.
6236SDValue
6237X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6238 if (Subtarget->hasAVX()) {
6239 DebugLoc dl = Op.getNode()->getDebugLoc();
6240 SDValue Vec = Op.getNode()->getOperand(0);
6241 SDValue SubVec = Op.getNode()->getOperand(1);
6242 SDValue Idx = Op.getNode()->getOperand(2);
6243
6244 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6245 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006246 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006247 }
6248 }
6249 return SDValue();
6250}
6251
Bill Wendling056292f2008-09-16 21:48:12 +00006252// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6253// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6254// one of the above mentioned nodes. It has to be wrapped because otherwise
6255// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6256// be used to form addressing mode. These wrapped nodes will be selected
6257// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006258SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006259X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006260 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006261
Chris Lattner41621a22009-06-26 19:22:52 +00006262 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6263 // global base reg.
6264 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006265 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006266 CodeModel::Model M = getTargetMachine().getCodeModel();
6267
Chris Lattner4f066492009-07-11 20:29:19 +00006268 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006269 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006270 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006271 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006272 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006273 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006274 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006275
Evan Cheng1606e8e2009-03-13 07:51:59 +00006276 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006277 CP->getAlignment(),
6278 CP->getOffset(), OpFlag);
6279 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006280 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006281 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006282 if (OpFlag) {
6283 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006284 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006285 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006286 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006287 }
6288
6289 return Result;
6290}
6291
Dan Gohmand858e902010-04-17 15:26:15 +00006292SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006293 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006294
Chris Lattner18c59872009-06-27 04:16:01 +00006295 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6296 // global base reg.
6297 unsigned char OpFlag = 0;
6298 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006299 CodeModel::Model M = getTargetMachine().getCodeModel();
6300
Chris Lattner4f066492009-07-11 20:29:19 +00006301 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006302 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006303 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006304 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006305 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006306 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006307 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006308
Chris Lattner18c59872009-06-27 04:16:01 +00006309 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6310 OpFlag);
6311 DebugLoc DL = JT->getDebugLoc();
6312 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006313
Chris Lattner18c59872009-06-27 04:16:01 +00006314 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006315 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006316 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6317 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006318 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006319 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006320
Chris Lattner18c59872009-06-27 04:16:01 +00006321 return Result;
6322}
6323
6324SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006325X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006326 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00006327
Chris Lattner18c59872009-06-27 04:16:01 +00006328 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6329 // global base reg.
6330 unsigned char OpFlag = 0;
6331 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006332 CodeModel::Model M = getTargetMachine().getCodeModel();
6333
Chris Lattner4f066492009-07-11 20:29:19 +00006334 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006335 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006336 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006337 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006338 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006339 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006340 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006341
Chris Lattner18c59872009-06-27 04:16:01 +00006342 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006343
Chris Lattner18c59872009-06-27 04:16:01 +00006344 DebugLoc DL = Op.getDebugLoc();
6345 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006346
6347
Chris Lattner18c59872009-06-27 04:16:01 +00006348 // With PIC, the address is actually $g + Offset.
6349 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006350 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006351 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6352 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006353 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006354 Result);
6355 }
Eric Christopherfd179292009-08-27 18:07:15 +00006356
Chris Lattner18c59872009-06-27 04:16:01 +00006357 return Result;
6358}
6359
Dan Gohman475871a2008-07-27 21:46:04 +00006360SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006361X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006362 // Create the TargetBlockAddressAddress node.
6363 unsigned char OpFlags =
6364 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006365 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006366 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006367 DebugLoc dl = Op.getDebugLoc();
6368 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6369 /*isTarget=*/true, OpFlags);
6370
Dan Gohmanf705adb2009-10-30 01:28:02 +00006371 if (Subtarget->isPICStyleRIPRel() &&
6372 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006373 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6374 else
6375 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006376
Dan Gohman29cbade2009-11-20 23:18:13 +00006377 // With PIC, the address is actually $g + Offset.
6378 if (isGlobalRelativeToPICBase(OpFlags)) {
6379 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6380 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6381 Result);
6382 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006383
6384 return Result;
6385}
6386
6387SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006388X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006389 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006390 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006391 // Create the TargetGlobalAddress node, folding in the constant
6392 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006393 unsigned char OpFlags =
6394 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006395 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006396 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006397 if (OpFlags == X86II::MO_NO_FLAG &&
6398 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006399 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006400 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006401 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006402 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006403 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006404 }
Eric Christopherfd179292009-08-27 18:07:15 +00006405
Chris Lattner4f066492009-07-11 20:29:19 +00006406 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006407 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006408 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6409 else
6410 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006411
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006412 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006413 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006414 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6415 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006416 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006417 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006418
Chris Lattner36c25012009-07-10 07:34:39 +00006419 // For globals that require a load from a stub to get the address, emit the
6420 // load.
6421 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006422 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006423 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006424
Dan Gohman6520e202008-10-18 02:06:02 +00006425 // If there was a non-zero offset that we didn't fold, create an explicit
6426 // addition for it.
6427 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006428 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006429 DAG.getConstant(Offset, getPointerTy()));
6430
Evan Cheng0db9fe62006-04-25 20:13:52 +00006431 return Result;
6432}
6433
Evan Chengda43bcf2008-09-24 00:05:32 +00006434SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006435X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006436 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006437 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006438 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006439}
6440
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006441static SDValue
6442GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006443 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006444 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006445 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006446 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006447 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006448 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006449 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006450 GA->getOffset(),
6451 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006452 if (InFlag) {
6453 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006454 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006455 } else {
6456 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006457 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006458 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006459
6460 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006461 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006462
Rafael Espindola15f1b662009-04-24 12:59:40 +00006463 SDValue Flag = Chain.getValue(1);
6464 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006465}
6466
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006467// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006468static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006469LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006470 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006471 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006472 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6473 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006474 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006475 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006476 InFlag = Chain.getValue(1);
6477
Chris Lattnerb903bed2009-06-26 21:20:29 +00006478 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006479}
6480
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006481// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006482static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006483LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006484 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006485 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6486 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006487}
6488
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006489// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6490// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006491static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006492 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006493 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006494 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006495
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006496 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6497 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6498 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006499
Michael J. Spencerec38de22010-10-10 22:04:20 +00006500 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006501 DAG.getIntPtrConstant(0),
6502 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006503
Chris Lattnerb903bed2009-06-26 21:20:29 +00006504 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006505 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6506 // initialexec.
6507 unsigned WrapperKind = X86ISD::Wrapper;
6508 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006509 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006510 } else if (is64Bit) {
6511 assert(model == TLSModel::InitialExec);
6512 OperandFlags = X86II::MO_GOTTPOFF;
6513 WrapperKind = X86ISD::WrapperRIP;
6514 } else {
6515 assert(model == TLSModel::InitialExec);
6516 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006517 }
Eric Christopherfd179292009-08-27 18:07:15 +00006518
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006519 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6520 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006521 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006522 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006523 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006524 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006525
Rafael Espindola9a580232009-02-27 13:37:18 +00006526 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006527 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006528 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006529
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006530 // The address of the thread local variable is the add of the thread
6531 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006532 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006533}
6534
Dan Gohman475871a2008-07-27 21:46:04 +00006535SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006536X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006537
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006538 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006539 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006540
Eric Christopher30ef0e52010-06-03 04:07:48 +00006541 if (Subtarget->isTargetELF()) {
6542 // TODO: implement the "local dynamic" model
6543 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006544
Eric Christopher30ef0e52010-06-03 04:07:48 +00006545 // If GV is an alias then use the aliasee for determining
6546 // thread-localness.
6547 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6548 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006549
6550 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006551 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006552
Eric Christopher30ef0e52010-06-03 04:07:48 +00006553 switch (model) {
6554 case TLSModel::GeneralDynamic:
6555 case TLSModel::LocalDynamic: // not implemented
6556 if (Subtarget->is64Bit())
6557 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6558 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006559
Eric Christopher30ef0e52010-06-03 04:07:48 +00006560 case TLSModel::InitialExec:
6561 case TLSModel::LocalExec:
6562 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6563 Subtarget->is64Bit());
6564 }
6565 } else if (Subtarget->isTargetDarwin()) {
6566 // Darwin only has one model of TLS. Lower to that.
6567 unsigned char OpFlag = 0;
6568 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6569 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006570
Eric Christopher30ef0e52010-06-03 04:07:48 +00006571 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6572 // global base reg.
6573 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6574 !Subtarget->is64Bit();
6575 if (PIC32)
6576 OpFlag = X86II::MO_TLVP_PIC_BASE;
6577 else
6578 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006579 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006580 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00006581 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00006582 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006583 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006584
Eric Christopher30ef0e52010-06-03 04:07:48 +00006585 // With PIC32, the address is actually $g + Offset.
6586 if (PIC32)
6587 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6588 DAG.getNode(X86ISD::GlobalBaseReg,
6589 DebugLoc(), getPointerTy()),
6590 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006591
Eric Christopher30ef0e52010-06-03 04:07:48 +00006592 // Lowering the machine isd will make sure everything is in the right
6593 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006594 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006595 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00006596 SDValue Args[] = { Chain, Offset };
6597 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006598
Eric Christopher30ef0e52010-06-03 04:07:48 +00006599 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6600 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6601 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00006602
Eric Christopher30ef0e52010-06-03 04:07:48 +00006603 // And our return value (tls address) is in the standard call return value
6604 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006605 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6606 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006607 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006608
Eric Christopher30ef0e52010-06-03 04:07:48 +00006609 assert(false &&
6610 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006611
Torok Edwinc23197a2009-07-14 16:55:14 +00006612 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006613 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006614}
6615
Evan Cheng0db9fe62006-04-25 20:13:52 +00006616
Nadav Rotem43012222011-05-11 08:12:09 +00006617/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006618/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00006619SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006620 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006621 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006622 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006623 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006624 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006625 SDValue ShOpLo = Op.getOperand(0);
6626 SDValue ShOpHi = Op.getOperand(1);
6627 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006628 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006629 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006630 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006631
Dan Gohman475871a2008-07-27 21:46:04 +00006632 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006633 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006634 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6635 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006636 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006637 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6638 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006639 }
Evan Chenge3413162006-01-09 18:33:28 +00006640
Owen Anderson825b72b2009-08-11 20:47:22 +00006641 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6642 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006643 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006644 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006645
Dan Gohman475871a2008-07-27 21:46:04 +00006646 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006647 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006648 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6649 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006650
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006651 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006652 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6653 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006654 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006655 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6656 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006657 }
6658
Dan Gohman475871a2008-07-27 21:46:04 +00006659 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006660 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006661}
Evan Chenga3195e82006-01-12 22:54:21 +00006662
Dan Gohmand858e902010-04-17 15:26:15 +00006663SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6664 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006665 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006666
Dale Johannesen0488fb62010-09-30 23:57:10 +00006667 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006668 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006669
Owen Anderson825b72b2009-08-11 20:47:22 +00006670 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006671 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006672
Eli Friedman36df4992009-05-27 00:47:34 +00006673 // These are really Legal; return the operand so the caller accepts it as
6674 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006675 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006676 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006677 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006678 Subtarget->is64Bit()) {
6679 return Op;
6680 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006681
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006682 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006683 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006684 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006685 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006686 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006687 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006688 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006689 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006690 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006691 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6692}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006693
Owen Andersone50ed302009-08-10 22:56:29 +00006694SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006695 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006696 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006697 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006698 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006699 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006700 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006701 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006702 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00006703 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006704 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006705
Chris Lattner492a43e2010-09-22 01:28:21 +00006706 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006707
Chris Lattner492a43e2010-09-22 01:28:21 +00006708 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6709 MachineMemOperand *MMO =
6710 DAG.getMachineFunction()
6711 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6712 MachineMemOperand::MOLoad, ByteSize, ByteSize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006713
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006714 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006715 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
6716 X86ISD::FILD, DL,
6717 Tys, Ops, array_lengthof(Ops),
6718 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006719
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006720 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006721 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006722 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006723
6724 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6725 // shouldn't be necessary except that RFP cannot be live across
6726 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006727 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006728 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
6729 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006730 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006731 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006732 SDValue Ops[] = {
6733 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6734 };
Chris Lattner492a43e2010-09-22 01:28:21 +00006735 MachineMemOperand *MMO =
6736 DAG.getMachineFunction()
6737 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006738 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006739
Chris Lattner492a43e2010-09-22 01:28:21 +00006740 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
6741 Ops, array_lengthof(Ops),
6742 Op.getValueType(), MMO);
6743 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006744 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006745 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006746 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006747
Evan Cheng0db9fe62006-04-25 20:13:52 +00006748 return Result;
6749}
6750
Bill Wendling8b8a6362009-01-17 03:56:04 +00006751// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006752SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6753 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006754 // This algorithm is not obvious. Here it is in C code, more or less:
6755 /*
6756 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6757 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6758 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006759
Bill Wendling8b8a6362009-01-17 03:56:04 +00006760 // Copy ints to xmm registers.
6761 __m128i xh = _mm_cvtsi32_si128( hi );
6762 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006763
Bill Wendling8b8a6362009-01-17 03:56:04 +00006764 // Combine into low half of a single xmm register.
6765 __m128i x = _mm_unpacklo_epi32( xh, xl );
6766 __m128d d;
6767 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006768
Bill Wendling8b8a6362009-01-17 03:56:04 +00006769 // Merge in appropriate exponents to give the integer bits the right
6770 // magnitude.
6771 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006772
Bill Wendling8b8a6362009-01-17 03:56:04 +00006773 // Subtract away the biases to deal with the IEEE-754 double precision
6774 // implicit 1.
6775 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006776
Bill Wendling8b8a6362009-01-17 03:56:04 +00006777 // All conversions up to here are exact. The correctly rounded result is
6778 // calculated using the current rounding mode using the following
6779 // horizontal add.
6780 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6781 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6782 // store doesn't really need to be here (except
6783 // maybe to zero the other double)
6784 return sd;
6785 }
6786 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006787
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006788 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006789 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006790
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006791 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006792 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006793 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6794 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6795 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6796 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006797 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006798 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006799
Bill Wendling8b8a6362009-01-17 03:56:04 +00006800 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006801 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006802 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006803 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006804 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006805 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006806 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006807
Owen Anderson825b72b2009-08-11 20:47:22 +00006808 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6809 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006810 Op.getOperand(0),
6811 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006812 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6813 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006814 Op.getOperand(0),
6815 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006816 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6817 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006818 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006819 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006820 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006821 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006822 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006823 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006824 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006825 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006826
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006827 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006828 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006829 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6830 DAG.getUNDEF(MVT::v2f64), ShufMask);
6831 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6832 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006833 DAG.getIntPtrConstant(0));
6834}
6835
Bill Wendling8b8a6362009-01-17 03:56:04 +00006836// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006837SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6838 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006839 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006840 // FP constant to bias correct the final result.
6841 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006842 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006843
6844 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006845 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6846 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006847 Op.getOperand(0),
6848 DAG.getIntPtrConstant(0)));
6849
Owen Anderson825b72b2009-08-11 20:47:22 +00006850 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006851 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006852 DAG.getIntPtrConstant(0));
6853
6854 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006855 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006856 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006857 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006858 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006859 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006860 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006861 MVT::v2f64, Bias)));
6862 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006863 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006864 DAG.getIntPtrConstant(0));
6865
6866 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006867 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006868
6869 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006870 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006871
Owen Anderson825b72b2009-08-11 20:47:22 +00006872 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006873 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006874 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006875 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006876 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006877 }
6878
6879 // Handle final rounding.
6880 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006881}
6882
Dan Gohmand858e902010-04-17 15:26:15 +00006883SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6884 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006885 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006886 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006887
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006888 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006889 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6890 // the optimization here.
6891 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006892 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006893
Owen Andersone50ed302009-08-10 22:56:29 +00006894 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006895 EVT DstVT = Op.getValueType();
6896 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006897 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006898 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006899 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006900
6901 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006902 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006903 if (SrcVT == MVT::i32) {
6904 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6905 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6906 getPointerTy(), StackSlot, WordOff);
6907 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006908 StackSlot, MachinePointerInfo(),
6909 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006910 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006911 OffsetSlot, MachinePointerInfo(),
6912 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006913 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6914 return Fild;
6915 }
6916
6917 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6918 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006919 StackSlot, MachinePointerInfo(),
6920 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006921 // For i64 source, we need to add the appropriate power of 2 if the input
6922 // was negative. This is the same as the optimization in
6923 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6924 // we must be careful to do the computation in x87 extended precision, not
6925 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00006926 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6927 MachineMemOperand *MMO =
6928 DAG.getMachineFunction()
6929 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6930 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006931
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006932 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6933 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006934 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
6935 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006936
6937 APInt FF(32, 0x5F800000ULL);
6938
6939 // Check whether the sign bit is set.
6940 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6941 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6942 ISD::SETLT);
6943
6944 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6945 SDValue FudgePtr = DAG.getConstantPool(
6946 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6947 getPointerTy());
6948
6949 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6950 SDValue Zero = DAG.getIntPtrConstant(0);
6951 SDValue Four = DAG.getIntPtrConstant(4);
6952 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6953 Zero, Four);
6954 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6955
6956 // Load the value out, extending it from f32 to f80.
6957 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00006958 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006959 FudgePtr, MachinePointerInfo::getConstantPool(),
6960 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006961 // Extend everything to 80 bits to force it to be done on x87.
6962 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6963 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006964}
6965
Dan Gohman475871a2008-07-27 21:46:04 +00006966std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006967FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00006968 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006969
Owen Andersone50ed302009-08-10 22:56:29 +00006970 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006971
6972 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006973 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6974 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006975 }
6976
Owen Anderson825b72b2009-08-11 20:47:22 +00006977 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6978 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006979 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006980
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006981 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006982 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006983 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006984 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006985 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006986 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006987 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006988 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006989
Evan Cheng87c89352007-10-15 20:11:21 +00006990 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6991 // stack slot.
6992 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006993 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006994 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006995 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006996
Michael J. Spencerec38de22010-10-10 22:04:20 +00006997
6998
Evan Cheng0db9fe62006-04-25 20:13:52 +00006999 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007000 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007001 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007002 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7003 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7004 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007005 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007006
Dan Gohman475871a2008-07-27 21:46:04 +00007007 SDValue Chain = DAG.getEntryNode();
7008 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007009 EVT TheVT = Op.getOperand(0).getValueType();
7010 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007011 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007012 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007013 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007014 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007015 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007016 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007017 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007018 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007019
Chris Lattner492a43e2010-09-22 01:28:21 +00007020 MachineMemOperand *MMO =
7021 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7022 MachineMemOperand::MOLoad, MemSize, MemSize);
7023 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7024 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007025 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007026 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007027 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7028 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007029
Chris Lattner07290932010-09-22 01:05:16 +00007030 MachineMemOperand *MMO =
7031 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7032 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007033
Evan Cheng0db9fe62006-04-25 20:13:52 +00007034 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007035 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007036 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7037 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007038
Chris Lattner27a6c732007-11-24 07:07:01 +00007039 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007040}
7041
Dan Gohmand858e902010-04-17 15:26:15 +00007042SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7043 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007044 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007045 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007046
Eli Friedman948e95a2009-05-23 09:59:16 +00007047 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007048 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007049 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7050 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007051
Chris Lattner27a6c732007-11-24 07:07:01 +00007052 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007053 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007054 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007055}
7056
Dan Gohmand858e902010-04-17 15:26:15 +00007057SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7058 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007059 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7060 SDValue FIST = Vals.first, StackSlot = Vals.second;
7061 assert(FIST.getNode() && "Unexpected failure");
7062
7063 // Load the result.
7064 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007065 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007066}
7067
Dan Gohmand858e902010-04-17 15:26:15 +00007068SDValue X86TargetLowering::LowerFABS(SDValue Op,
7069 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007070 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007071 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007072 EVT VT = Op.getValueType();
7073 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007074 if (VT.isVector())
7075 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007076 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007077 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007078 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00007079 CV.push_back(C);
7080 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007081 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007082 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007083 CV.push_back(C);
7084 CV.push_back(C);
7085 CV.push_back(C);
7086 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007087 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007088 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007089 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007090 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007091 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007092 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007093 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007094}
7095
Dan Gohmand858e902010-04-17 15:26:15 +00007096SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007097 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007098 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007099 EVT VT = Op.getValueType();
7100 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00007101 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00007102 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007103 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007104 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007105 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00007106 CV.push_back(C);
7107 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007108 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007109 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00007110 CV.push_back(C);
7111 CV.push_back(C);
7112 CV.push_back(C);
7113 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007114 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007115 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007116 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007117 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007118 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007119 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007120 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007121 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007122 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007123 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007124 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007125 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007126 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007127 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007128 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007129}
7130
Dan Gohmand858e902010-04-17 15:26:15 +00007131SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007132 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007133 SDValue Op0 = Op.getOperand(0);
7134 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007135 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007136 EVT VT = Op.getValueType();
7137 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007138
7139 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007140 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007141 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007142 SrcVT = VT;
7143 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007144 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007145 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007146 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007147 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007148 }
7149
7150 // At this point the operands and the result should have the same
7151 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007152
Evan Cheng68c47cb2007-01-05 07:55:56 +00007153 // First get the sign bit of second operand.
7154 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007155 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007156 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7157 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007158 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007159 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7160 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7161 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7162 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007163 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007164 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007165 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007166 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007167 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007168 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007169 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007170
7171 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007172 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007173 // Op0 is MVT::f32, Op1 is MVT::f64.
7174 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7175 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7176 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007177 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007178 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007179 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007180 }
7181
Evan Cheng73d6cf12007-01-05 21:37:56 +00007182 // Clear first operand sign bit.
7183 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007184 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007185 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7186 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007187 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007188 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7189 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7190 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7191 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007192 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007193 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007194 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007195 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007196 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007197 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007198 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007199
7200 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007201 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007202}
7203
Dan Gohman076aee32009-03-04 19:44:21 +00007204/// Emit nodes that will be selected as "test Op0,Op0", or something
7205/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007206SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007207 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007208 DebugLoc dl = Op.getDebugLoc();
7209
Dan Gohman31125812009-03-07 01:58:32 +00007210 // CF and OF aren't always set the way we want. Determine which
7211 // of these we need.
7212 bool NeedCF = false;
7213 bool NeedOF = false;
7214 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007215 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007216 case X86::COND_A: case X86::COND_AE:
7217 case X86::COND_B: case X86::COND_BE:
7218 NeedCF = true;
7219 break;
7220 case X86::COND_G: case X86::COND_GE:
7221 case X86::COND_L: case X86::COND_LE:
7222 case X86::COND_O: case X86::COND_NO:
7223 NeedOF = true;
7224 break;
Dan Gohman31125812009-03-07 01:58:32 +00007225 }
7226
Dan Gohman076aee32009-03-04 19:44:21 +00007227 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007228 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7229 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007230 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7231 // Emit a CMP with 0, which is the TEST pattern.
7232 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7233 DAG.getConstant(0, Op.getValueType()));
7234
7235 unsigned Opcode = 0;
7236 unsigned NumOperands = 0;
7237 switch (Op.getNode()->getOpcode()) {
7238 case ISD::ADD:
7239 // Due to an isel shortcoming, be conservative if this add is likely to be
7240 // selected as part of a load-modify-store instruction. When the root node
7241 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7242 // uses of other nodes in the match, such as the ADD in this case. This
7243 // leads to the ADD being left around and reselected, with the result being
7244 // two adds in the output. Alas, even if none our users are stores, that
7245 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7246 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7247 // climbing the DAG back to the root, and it doesn't seem to be worth the
7248 // effort.
7249 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00007250 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007251 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
7252 goto default_case;
7253
7254 if (ConstantSDNode *C =
7255 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
7256 // An add of one will be selected as an INC.
7257 if (C->getAPIntValue() == 1) {
7258 Opcode = X86ISD::INC;
7259 NumOperands = 1;
7260 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00007261 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007262
7263 // An add of negative one (subtract of one) will be selected as a DEC.
7264 if (C->getAPIntValue().isAllOnesValue()) {
7265 Opcode = X86ISD::DEC;
7266 NumOperands = 1;
7267 break;
7268 }
Dan Gohman076aee32009-03-04 19:44:21 +00007269 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007270
7271 // Otherwise use a regular EFLAGS-setting add.
7272 Opcode = X86ISD::ADD;
7273 NumOperands = 2;
7274 break;
7275 case ISD::AND: {
7276 // If the primary and result isn't used, don't bother using X86ISD::AND,
7277 // because a TEST instruction will be better.
7278 bool NonFlagUse = false;
7279 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7280 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
7281 SDNode *User = *UI;
7282 unsigned UOpNo = UI.getOperandNo();
7283 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
7284 // Look pass truncate.
7285 UOpNo = User->use_begin().getOperandNo();
7286 User = *User->use_begin();
7287 }
7288
7289 if (User->getOpcode() != ISD::BRCOND &&
7290 User->getOpcode() != ISD::SETCC &&
7291 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
7292 NonFlagUse = true;
7293 break;
7294 }
Dan Gohman076aee32009-03-04 19:44:21 +00007295 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007296
7297 if (!NonFlagUse)
7298 break;
7299 }
7300 // FALL THROUGH
7301 case ISD::SUB:
7302 case ISD::OR:
7303 case ISD::XOR:
7304 // Due to the ISEL shortcoming noted above, be conservative if this op is
7305 // likely to be selected as part of a load-modify-store instruction.
7306 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7307 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7308 if (UI->getOpcode() == ISD::STORE)
7309 goto default_case;
7310
7311 // Otherwise use a regular EFLAGS-setting instruction.
7312 switch (Op.getNode()->getOpcode()) {
7313 default: llvm_unreachable("unexpected operator!");
7314 case ISD::SUB: Opcode = X86ISD::SUB; break;
7315 case ISD::OR: Opcode = X86ISD::OR; break;
7316 case ISD::XOR: Opcode = X86ISD::XOR; break;
7317 case ISD::AND: Opcode = X86ISD::AND; break;
7318 }
7319
7320 NumOperands = 2;
7321 break;
7322 case X86ISD::ADD:
7323 case X86ISD::SUB:
7324 case X86ISD::INC:
7325 case X86ISD::DEC:
7326 case X86ISD::OR:
7327 case X86ISD::XOR:
7328 case X86ISD::AND:
7329 return SDValue(Op.getNode(), 1);
7330 default:
7331 default_case:
7332 break;
Dan Gohman076aee32009-03-04 19:44:21 +00007333 }
7334
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007335 if (Opcode == 0)
7336 // Emit a CMP with 0, which is the TEST pattern.
7337 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7338 DAG.getConstant(0, Op.getValueType()));
7339
7340 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
7341 SmallVector<SDValue, 4> Ops;
7342 for (unsigned i = 0; i != NumOperands; ++i)
7343 Ops.push_back(Op.getOperand(i));
7344
7345 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
7346 DAG.ReplaceAllUsesWith(Op, New);
7347 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00007348}
7349
7350/// Emit nodes that will be selected as "cmp Op0,Op1", or something
7351/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007352SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007353 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007354 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
7355 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00007356 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00007357
7358 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007359 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00007360}
7361
Evan Chengd40d03e2010-01-06 19:38:29 +00007362/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
7363/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00007364SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
7365 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007366 SDValue Op0 = And.getOperand(0);
7367 SDValue Op1 = And.getOperand(1);
7368 if (Op0.getOpcode() == ISD::TRUNCATE)
7369 Op0 = Op0.getOperand(0);
7370 if (Op1.getOpcode() == ISD::TRUNCATE)
7371 Op1 = Op1.getOperand(0);
7372
Evan Chengd40d03e2010-01-06 19:38:29 +00007373 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007374 if (Op1.getOpcode() == ISD::SHL)
7375 std::swap(Op0, Op1);
7376 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007377 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
7378 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007379 // If we looked past a truncate, check that it's only truncating away
7380 // known zeros.
7381 unsigned BitWidth = Op0.getValueSizeInBits();
7382 unsigned AndBitWidth = And.getValueSizeInBits();
7383 if (BitWidth > AndBitWidth) {
7384 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7385 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7386 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7387 return SDValue();
7388 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007389 LHS = Op1;
7390 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007391 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007392 } else if (Op1.getOpcode() == ISD::Constant) {
7393 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7394 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007395 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7396 LHS = AndLHS.getOperand(0);
7397 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007398 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007399 }
Evan Cheng0488db92007-09-25 01:57:46 +00007400
Evan Chengd40d03e2010-01-06 19:38:29 +00007401 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007402 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007403 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007404 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007405 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007406 // Also promote i16 to i32 for performance / code size reason.
7407 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007408 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007409 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007410
Evan Chengd40d03e2010-01-06 19:38:29 +00007411 // If the operand types disagree, extend the shift amount to match. Since
7412 // BT ignores high bits (like shifts) we can use anyextend.
7413 if (LHS.getValueType() != RHS.getValueType())
7414 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007415
Evan Chengd40d03e2010-01-06 19:38:29 +00007416 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7417 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7418 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7419 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007420 }
7421
Evan Cheng54de3ea2010-01-05 06:52:31 +00007422 return SDValue();
7423}
7424
Dan Gohmand858e902010-04-17 15:26:15 +00007425SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007426 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7427 SDValue Op0 = Op.getOperand(0);
7428 SDValue Op1 = Op.getOperand(1);
7429 DebugLoc dl = Op.getDebugLoc();
7430 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7431
7432 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007433 // Lower (X & (1 << N)) == 0 to BT(X, N).
7434 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7435 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00007436 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007437 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007438 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007439 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7440 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7441 if (NewSetCC.getNode())
7442 return NewSetCC;
7443 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007444
Chris Lattner481eebc2010-12-19 21:23:48 +00007445 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7446 // these.
7447 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00007448 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00007449 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7450 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007451
Chris Lattner481eebc2010-12-19 21:23:48 +00007452 // If the input is a setcc, then reuse the input setcc or use a new one with
7453 // the inverted condition.
7454 if (Op0.getOpcode() == X86ISD::SETCC) {
7455 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7456 bool Invert = (CC == ISD::SETNE) ^
7457 cast<ConstantSDNode>(Op1)->isNullValue();
7458 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007459
Evan Cheng2c755ba2010-02-27 07:36:59 +00007460 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007461 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7462 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7463 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007464 }
7465
Evan Chenge5b51ac2010-04-17 06:13:15 +00007466 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007467 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007468 if (X86CC == X86::COND_INVALID)
7469 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007470
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007471 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007472 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007473 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007474}
7475
Dan Gohmand858e902010-04-17 15:26:15 +00007476SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007477 SDValue Cond;
7478 SDValue Op0 = Op.getOperand(0);
7479 SDValue Op1 = Op.getOperand(1);
7480 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007481 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007482 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7483 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007484 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007485
7486 if (isFP) {
7487 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007488 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007489 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7490 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007491 bool Swap = false;
7492
7493 switch (SetCCOpcode) {
7494 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007495 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007496 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007497 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007498 case ISD::SETGT: Swap = true; // Fallthrough
7499 case ISD::SETLT:
7500 case ISD::SETOLT: SSECC = 1; break;
7501 case ISD::SETOGE:
7502 case ISD::SETGE: Swap = true; // Fallthrough
7503 case ISD::SETLE:
7504 case ISD::SETOLE: SSECC = 2; break;
7505 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007506 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007507 case ISD::SETNE: SSECC = 4; break;
7508 case ISD::SETULE: Swap = true;
7509 case ISD::SETUGE: SSECC = 5; break;
7510 case ISD::SETULT: Swap = true;
7511 case ISD::SETUGT: SSECC = 6; break;
7512 case ISD::SETO: SSECC = 7; break;
7513 }
7514 if (Swap)
7515 std::swap(Op0, Op1);
7516
Nate Begemanfb8ead02008-07-25 19:05:58 +00007517 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007518 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007519 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007520 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007521 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7522 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007523 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007524 }
7525 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007526 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007527 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7528 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007529 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007530 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007531 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007532 }
7533 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007535 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007536
Nate Begeman30a0de92008-07-17 16:51:19 +00007537 // We are handling one of the integer comparisons here. Since SSE only has
7538 // GT and EQ comparisons for integer, swapping operands and multiple
7539 // operations may be required for some comparisons.
7540 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7541 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007542
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007544 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007545 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007546 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007547 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7548 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007549 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007550
Nate Begeman30a0de92008-07-17 16:51:19 +00007551 switch (SetCCOpcode) {
7552 default: break;
7553 case ISD::SETNE: Invert = true;
7554 case ISD::SETEQ: Opc = EQOpc; break;
7555 case ISD::SETLT: Swap = true;
7556 case ISD::SETGT: Opc = GTOpc; break;
7557 case ISD::SETGE: Swap = true;
7558 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7559 case ISD::SETULT: Swap = true;
7560 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7561 case ISD::SETUGE: Swap = true;
7562 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7563 }
7564 if (Swap)
7565 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007566
Nate Begeman30a0de92008-07-17 16:51:19 +00007567 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7568 // bits of the inputs before performing those operations.
7569 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007570 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007571 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7572 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007573 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007574 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7575 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007576 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7577 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007578 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007579
Dale Johannesenace16102009-02-03 19:33:06 +00007580 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007581
7582 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007583 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007584 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007585
Nate Begeman30a0de92008-07-17 16:51:19 +00007586 return Result;
7587}
Evan Cheng0488db92007-09-25 01:57:46 +00007588
Evan Cheng370e5342008-12-03 08:38:43 +00007589// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007590static bool isX86LogicalCmp(SDValue Op) {
7591 unsigned Opc = Op.getNode()->getOpcode();
7592 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7593 return true;
7594 if (Op.getResNo() == 1 &&
7595 (Opc == X86ISD::ADD ||
7596 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00007597 Opc == X86ISD::ADC ||
7598 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00007599 Opc == X86ISD::SMUL ||
7600 Opc == X86ISD::UMUL ||
7601 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007602 Opc == X86ISD::DEC ||
7603 Opc == X86ISD::OR ||
7604 Opc == X86ISD::XOR ||
7605 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007606 return true;
7607
Chris Lattner9637d5b2010-12-05 07:49:54 +00007608 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
7609 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007610
Dan Gohman076aee32009-03-04 19:44:21 +00007611 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007612}
7613
Chris Lattnera2b56002010-12-05 01:23:24 +00007614static bool isZero(SDValue V) {
7615 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7616 return C && C->isNullValue();
7617}
7618
Chris Lattner96908b12010-12-05 02:00:51 +00007619static bool isAllOnes(SDValue V) {
7620 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7621 return C && C->isAllOnesValue();
7622}
7623
Dan Gohmand858e902010-04-17 15:26:15 +00007624SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007625 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007626 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00007627 SDValue Op1 = Op.getOperand(1);
7628 SDValue Op2 = Op.getOperand(2);
7629 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007630 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007631
Dan Gohman1a492952009-10-20 16:22:37 +00007632 if (Cond.getOpcode() == ISD::SETCC) {
7633 SDValue NewCond = LowerSETCC(Cond, DAG);
7634 if (NewCond.getNode())
7635 Cond = NewCond;
7636 }
Evan Cheng734503b2006-09-11 02:19:56 +00007637
Chris Lattnera2b56002010-12-05 01:23:24 +00007638 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007639 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00007640 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007641 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007642 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00007643 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
7644 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007645 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007646
Chris Lattnera2b56002010-12-05 01:23:24 +00007647 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007648
7649 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00007650 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
7651 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00007652
7653 SDValue CmpOp0 = Cmp.getOperand(0);
7654 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
7655 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007656
Chris Lattner96908b12010-12-05 02:00:51 +00007657 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00007658 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7659 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007660
Chris Lattner96908b12010-12-05 02:00:51 +00007661 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
7662 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007663
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007664 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00007665 if (N2C == 0 || !N2C->isNullValue())
7666 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
7667 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007668 }
7669 }
7670
Chris Lattnera2b56002010-12-05 01:23:24 +00007671 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00007672 if (Cond.getOpcode() == ISD::AND &&
7673 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7674 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007675 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007676 Cond = Cond.getOperand(0);
7677 }
7678
Evan Cheng3f41d662007-10-08 22:16:29 +00007679 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7680 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007681 if (Cond.getOpcode() == X86ISD::SETCC ||
7682 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007683 CC = Cond.getOperand(0);
7684
Dan Gohman475871a2008-07-27 21:46:04 +00007685 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007686 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007687 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007688
Evan Cheng3f41d662007-10-08 22:16:29 +00007689 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007690 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007691 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007692 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007693
Chris Lattnerd1980a52009-03-12 06:52:53 +00007694 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7695 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007696 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007697 addTest = false;
7698 }
7699 }
7700
7701 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007702 // Look pass the truncate.
7703 if (Cond.getOpcode() == ISD::TRUNCATE)
7704 Cond = Cond.getOperand(0);
7705
7706 // We know the result of AND is compared against zero. Try to match
7707 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007708 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00007709 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00007710 if (NewSetCC.getNode()) {
7711 CC = NewSetCC.getOperand(0);
7712 Cond = NewSetCC.getOperand(1);
7713 addTest = false;
7714 }
7715 }
7716 }
7717
7718 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007720 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007721 }
7722
Benjamin Kramere915ff32010-12-22 23:09:28 +00007723 // a < b ? -1 : 0 -> RES = ~setcc_carry
7724 // a < b ? 0 : -1 -> RES = setcc_carry
7725 // a >= b ? -1 : 0 -> RES = setcc_carry
7726 // a >= b ? 0 : -1 -> RES = ~setcc_carry
7727 if (Cond.getOpcode() == X86ISD::CMP) {
7728 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
7729
7730 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
7731 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
7732 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7733 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
7734 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
7735 return DAG.getNOT(DL, Res, Res.getValueType());
7736 return Res;
7737 }
7738 }
7739
Evan Cheng0488db92007-09-25 01:57:46 +00007740 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7741 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007742 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007743 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00007744 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007745}
7746
Evan Cheng370e5342008-12-03 08:38:43 +00007747// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7748// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7749// from the AND / OR.
7750static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7751 Opc = Op.getOpcode();
7752 if (Opc != ISD::OR && Opc != ISD::AND)
7753 return false;
7754 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7755 Op.getOperand(0).hasOneUse() &&
7756 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7757 Op.getOperand(1).hasOneUse());
7758}
7759
Evan Cheng961d6d42009-02-02 08:19:07 +00007760// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7761// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007762static bool isXor1OfSetCC(SDValue Op) {
7763 if (Op.getOpcode() != ISD::XOR)
7764 return false;
7765 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7766 if (N1C && N1C->getAPIntValue() == 1) {
7767 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7768 Op.getOperand(0).hasOneUse();
7769 }
7770 return false;
7771}
7772
Dan Gohmand858e902010-04-17 15:26:15 +00007773SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007774 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007775 SDValue Chain = Op.getOperand(0);
7776 SDValue Cond = Op.getOperand(1);
7777 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007778 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007779 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007780
Dan Gohman1a492952009-10-20 16:22:37 +00007781 if (Cond.getOpcode() == ISD::SETCC) {
7782 SDValue NewCond = LowerSETCC(Cond, DAG);
7783 if (NewCond.getNode())
7784 Cond = NewCond;
7785 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007786#if 0
7787 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007788 else if (Cond.getOpcode() == X86ISD::ADD ||
7789 Cond.getOpcode() == X86ISD::SUB ||
7790 Cond.getOpcode() == X86ISD::SMUL ||
7791 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007792 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007793#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007794
Evan Chengad9c0a32009-12-15 00:53:42 +00007795 // Look pass (and (setcc_carry (cmp ...)), 1).
7796 if (Cond.getOpcode() == ISD::AND &&
7797 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7798 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007799 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007800 Cond = Cond.getOperand(0);
7801 }
7802
Evan Cheng3f41d662007-10-08 22:16:29 +00007803 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7804 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007805 if (Cond.getOpcode() == X86ISD::SETCC ||
7806 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007807 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007808
Dan Gohman475871a2008-07-27 21:46:04 +00007809 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007810 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007811 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007812 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007813 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007814 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007815 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007816 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007817 default: break;
7818 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007819 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007820 // These can only come from an arithmetic instruction with overflow,
7821 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007822 Cond = Cond.getNode()->getOperand(1);
7823 addTest = false;
7824 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007825 }
Evan Cheng0488db92007-09-25 01:57:46 +00007826 }
Evan Cheng370e5342008-12-03 08:38:43 +00007827 } else {
7828 unsigned CondOpc;
7829 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7830 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007831 if (CondOpc == ISD::OR) {
7832 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7833 // two branches instead of an explicit OR instruction with a
7834 // separate test.
7835 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007836 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007837 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007838 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007839 Chain, Dest, CC, Cmp);
7840 CC = Cond.getOperand(1).getOperand(0);
7841 Cond = Cmp;
7842 addTest = false;
7843 }
7844 } else { // ISD::AND
7845 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7846 // two branches instead of an explicit AND instruction with a
7847 // separate test. However, we only do this if this block doesn't
7848 // have a fall-through edge, because this requires an explicit
7849 // jmp when the condition is false.
7850 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007851 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007852 Op.getNode()->hasOneUse()) {
7853 X86::CondCode CCode =
7854 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7855 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007856 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007857 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007858 // Look for an unconditional branch following this conditional branch.
7859 // We need this because we need to reverse the successors in order
7860 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007861 if (User->getOpcode() == ISD::BR) {
7862 SDValue FalseBB = User->getOperand(1);
7863 SDNode *NewBR =
7864 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007865 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007866 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007867 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007868
Dale Johannesene4d209d2009-02-03 20:21:25 +00007869 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007870 Chain, Dest, CC, Cmp);
7871 X86::CondCode CCode =
7872 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7873 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007874 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007875 Cond = Cmp;
7876 addTest = false;
7877 }
7878 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007879 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007880 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7881 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7882 // It should be transformed during dag combiner except when the condition
7883 // is set by a arithmetics with overflow node.
7884 X86::CondCode CCode =
7885 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7886 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007887 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007888 Cond = Cond.getOperand(0).getOperand(1);
7889 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007890 }
Evan Cheng0488db92007-09-25 01:57:46 +00007891 }
7892
7893 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007894 // Look pass the truncate.
7895 if (Cond.getOpcode() == ISD::TRUNCATE)
7896 Cond = Cond.getOperand(0);
7897
7898 // We know the result of AND is compared against zero. Try to match
7899 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007900 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007901 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7902 if (NewSetCC.getNode()) {
7903 CC = NewSetCC.getOperand(0);
7904 Cond = NewSetCC.getOperand(1);
7905 addTest = false;
7906 }
7907 }
7908 }
7909
7910 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007911 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007912 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007913 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007914 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007915 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007916}
7917
Anton Korobeynikove060b532007-04-17 19:34:00 +00007918
7919// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7920// Calls to _alloca is needed to probe the stack when allocating more than 4k
7921// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7922// that the guard pages used by the OS virtual memory manager are allocated in
7923// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007924SDValue
7925X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007926 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00007927 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007928 "This should be used only on Windows targets");
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00007929 assert(!Subtarget->isTargetEnvMacho());
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007930 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007931
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007932 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007933 SDValue Chain = Op.getOperand(0);
7934 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007935 // FIXME: Ensure alignment here
7936
Dan Gohman475871a2008-07-27 21:46:04 +00007937 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007938
Owen Anderson825b72b2009-08-11 20:47:22 +00007939 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00007940 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007941
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00007942 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007943 Flag = Chain.getValue(1);
7944
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007945 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007946
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007947 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007948 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007949
Dale Johannesendd64c412009-02-04 00:33:20 +00007950 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007951
Dan Gohman475871a2008-07-27 21:46:04 +00007952 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007953 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007954}
7955
Dan Gohmand858e902010-04-17 15:26:15 +00007956SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007957 MachineFunction &MF = DAG.getMachineFunction();
7958 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7959
Dan Gohman69de1932008-02-06 22:27:42 +00007960 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007961 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007962
Anton Korobeynikove7beda12010-10-03 22:52:07 +00007963 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00007964 // vastart just stores the address of the VarArgsFrameIndex slot into the
7965 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007966 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7967 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007968 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7969 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007970 }
7971
7972 // __va_list_tag:
7973 // gp_offset (0 - 6 * 8)
7974 // fp_offset (48 - 48 + 8 * 16)
7975 // overflow_arg_area (point to parameters coming in memory).
7976 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007977 SmallVector<SDValue, 8> MemOps;
7978 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007979 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007980 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007981 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7982 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007983 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007984 MemOps.push_back(Store);
7985
7986 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007987 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007988 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007989 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007990 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7991 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007992 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007993 MemOps.push_back(Store);
7994
7995 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00007996 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007997 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007998 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7999 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008000 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8001 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008002 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008003 MemOps.push_back(Store);
8004
8005 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008006 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008007 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008008 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8009 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008010 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8011 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008012 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008013 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008014 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008015}
8016
Dan Gohmand858e902010-04-17 15:26:15 +00008017SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00008018 assert(Subtarget->is64Bit() &&
8019 "LowerVAARG only handles 64-bit va_arg!");
8020 assert((Subtarget->isTargetLinux() ||
8021 Subtarget->isTargetDarwin()) &&
8022 "Unhandled target in LowerVAARG");
8023 assert(Op.getNode()->getNumOperands() == 4);
8024 SDValue Chain = Op.getOperand(0);
8025 SDValue SrcPtr = Op.getOperand(1);
8026 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
8027 unsigned Align = Op.getConstantOperandVal(3);
8028 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00008029
Dan Gohman320afb82010-10-12 18:00:49 +00008030 EVT ArgVT = Op.getNode()->getValueType(0);
8031 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
8032 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
8033 uint8_t ArgMode;
8034
8035 // Decide which area this value should be read from.
8036 // TODO: Implement the AMD64 ABI in its entirety. This simple
8037 // selection mechanism works only for the basic types.
8038 if (ArgVT == MVT::f80) {
8039 llvm_unreachable("va_arg for f80 not yet implemented");
8040 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
8041 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
8042 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
8043 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
8044 } else {
8045 llvm_unreachable("Unhandled argument type in LowerVAARG");
8046 }
8047
8048 if (ArgMode == 2) {
8049 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00008050 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00008051 !(DAG.getMachineFunction()
8052 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00008053 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00008054 }
8055
8056 // Insert VAARG_64 node into the DAG
8057 // VAARG_64 returns two values: Variable Argument Address, Chain
8058 SmallVector<SDValue, 11> InstOps;
8059 InstOps.push_back(Chain);
8060 InstOps.push_back(SrcPtr);
8061 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
8062 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
8063 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
8064 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
8065 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
8066 VTs, &InstOps[0], InstOps.size(),
8067 MVT::i64,
8068 MachinePointerInfo(SV),
8069 /*Align=*/0,
8070 /*Volatile=*/false,
8071 /*ReadMem=*/true,
8072 /*WriteMem=*/true);
8073 Chain = VAARG.getValue(1);
8074
8075 // Load the next argument and return it
8076 return DAG.getLoad(ArgVT, dl,
8077 Chain,
8078 VAARG,
8079 MachinePointerInfo(),
8080 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00008081}
8082
Dan Gohmand858e902010-04-17 15:26:15 +00008083SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00008084 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00008085 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00008086 SDValue Chain = Op.getOperand(0);
8087 SDValue DstPtr = Op.getOperand(1);
8088 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00008089 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
8090 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00008091 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00008092
Chris Lattnere72f2022010-09-21 05:40:29 +00008093 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00008094 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008095 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00008096 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00008097}
8098
Dan Gohman475871a2008-07-27 21:46:04 +00008099SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008100X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008101 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008102 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008103 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00008104 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00008105 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00008106 case Intrinsic::x86_sse_comieq_ss:
8107 case Intrinsic::x86_sse_comilt_ss:
8108 case Intrinsic::x86_sse_comile_ss:
8109 case Intrinsic::x86_sse_comigt_ss:
8110 case Intrinsic::x86_sse_comige_ss:
8111 case Intrinsic::x86_sse_comineq_ss:
8112 case Intrinsic::x86_sse_ucomieq_ss:
8113 case Intrinsic::x86_sse_ucomilt_ss:
8114 case Intrinsic::x86_sse_ucomile_ss:
8115 case Intrinsic::x86_sse_ucomigt_ss:
8116 case Intrinsic::x86_sse_ucomige_ss:
8117 case Intrinsic::x86_sse_ucomineq_ss:
8118 case Intrinsic::x86_sse2_comieq_sd:
8119 case Intrinsic::x86_sse2_comilt_sd:
8120 case Intrinsic::x86_sse2_comile_sd:
8121 case Intrinsic::x86_sse2_comigt_sd:
8122 case Intrinsic::x86_sse2_comige_sd:
8123 case Intrinsic::x86_sse2_comineq_sd:
8124 case Intrinsic::x86_sse2_ucomieq_sd:
8125 case Intrinsic::x86_sse2_ucomilt_sd:
8126 case Intrinsic::x86_sse2_ucomile_sd:
8127 case Intrinsic::x86_sse2_ucomigt_sd:
8128 case Intrinsic::x86_sse2_ucomige_sd:
8129 case Intrinsic::x86_sse2_ucomineq_sd: {
8130 unsigned Opc = 0;
8131 ISD::CondCode CC = ISD::SETCC_INVALID;
8132 switch (IntNo) {
8133 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008134 case Intrinsic::x86_sse_comieq_ss:
8135 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008136 Opc = X86ISD::COMI;
8137 CC = ISD::SETEQ;
8138 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008139 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008140 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008141 Opc = X86ISD::COMI;
8142 CC = ISD::SETLT;
8143 break;
8144 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008145 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008146 Opc = X86ISD::COMI;
8147 CC = ISD::SETLE;
8148 break;
8149 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008150 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008151 Opc = X86ISD::COMI;
8152 CC = ISD::SETGT;
8153 break;
8154 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008155 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008156 Opc = X86ISD::COMI;
8157 CC = ISD::SETGE;
8158 break;
8159 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008160 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008161 Opc = X86ISD::COMI;
8162 CC = ISD::SETNE;
8163 break;
8164 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008165 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008166 Opc = X86ISD::UCOMI;
8167 CC = ISD::SETEQ;
8168 break;
8169 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008170 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008171 Opc = X86ISD::UCOMI;
8172 CC = ISD::SETLT;
8173 break;
8174 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008175 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008176 Opc = X86ISD::UCOMI;
8177 CC = ISD::SETLE;
8178 break;
8179 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008180 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008181 Opc = X86ISD::UCOMI;
8182 CC = ISD::SETGT;
8183 break;
8184 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008185 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008186 Opc = X86ISD::UCOMI;
8187 CC = ISD::SETGE;
8188 break;
8189 case Intrinsic::x86_sse_ucomineq_ss:
8190 case Intrinsic::x86_sse2_ucomineq_sd:
8191 Opc = X86ISD::UCOMI;
8192 CC = ISD::SETNE;
8193 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008194 }
Evan Cheng734503b2006-09-11 02:19:56 +00008195
Dan Gohman475871a2008-07-27 21:46:04 +00008196 SDValue LHS = Op.getOperand(1);
8197 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00008198 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008199 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008200 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
8201 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8202 DAG.getConstant(X86CC, MVT::i8), Cond);
8203 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00008204 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008205 // ptest and testp intrinsics. The intrinsic these come from are designed to
8206 // return an integer value, not just an instruction so lower it to the ptest
8207 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00008208 case Intrinsic::x86_sse41_ptestz:
8209 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008210 case Intrinsic::x86_sse41_ptestnzc:
8211 case Intrinsic::x86_avx_ptestz_256:
8212 case Intrinsic::x86_avx_ptestc_256:
8213 case Intrinsic::x86_avx_ptestnzc_256:
8214 case Intrinsic::x86_avx_vtestz_ps:
8215 case Intrinsic::x86_avx_vtestc_ps:
8216 case Intrinsic::x86_avx_vtestnzc_ps:
8217 case Intrinsic::x86_avx_vtestz_pd:
8218 case Intrinsic::x86_avx_vtestc_pd:
8219 case Intrinsic::x86_avx_vtestnzc_pd:
8220 case Intrinsic::x86_avx_vtestz_ps_256:
8221 case Intrinsic::x86_avx_vtestc_ps_256:
8222 case Intrinsic::x86_avx_vtestnzc_ps_256:
8223 case Intrinsic::x86_avx_vtestz_pd_256:
8224 case Intrinsic::x86_avx_vtestc_pd_256:
8225 case Intrinsic::x86_avx_vtestnzc_pd_256: {
8226 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00008227 unsigned X86CC = 0;
8228 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00008229 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008230 case Intrinsic::x86_avx_vtestz_ps:
8231 case Intrinsic::x86_avx_vtestz_pd:
8232 case Intrinsic::x86_avx_vtestz_ps_256:
8233 case Intrinsic::x86_avx_vtestz_pd_256:
8234 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008235 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008236 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008237 // ZF = 1
8238 X86CC = X86::COND_E;
8239 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008240 case Intrinsic::x86_avx_vtestc_ps:
8241 case Intrinsic::x86_avx_vtestc_pd:
8242 case Intrinsic::x86_avx_vtestc_ps_256:
8243 case Intrinsic::x86_avx_vtestc_pd_256:
8244 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008245 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008246 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008247 // CF = 1
8248 X86CC = X86::COND_B;
8249 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008250 case Intrinsic::x86_avx_vtestnzc_ps:
8251 case Intrinsic::x86_avx_vtestnzc_pd:
8252 case Intrinsic::x86_avx_vtestnzc_ps_256:
8253 case Intrinsic::x86_avx_vtestnzc_pd_256:
8254 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00008255 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008256 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008257 // ZF and CF = 0
8258 X86CC = X86::COND_A;
8259 break;
8260 }
Eric Christopherfd179292009-08-27 18:07:15 +00008261
Eric Christopher71c67532009-07-29 00:28:05 +00008262 SDValue LHS = Op.getOperand(1);
8263 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008264 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
8265 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00008266 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
8267 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
8268 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00008269 }
Evan Cheng5759f972008-05-04 09:15:50 +00008270
8271 // Fix vector shift instructions where the last operand is a non-immediate
8272 // i32 value.
8273 case Intrinsic::x86_sse2_pslli_w:
8274 case Intrinsic::x86_sse2_pslli_d:
8275 case Intrinsic::x86_sse2_pslli_q:
8276 case Intrinsic::x86_sse2_psrli_w:
8277 case Intrinsic::x86_sse2_psrli_d:
8278 case Intrinsic::x86_sse2_psrli_q:
8279 case Intrinsic::x86_sse2_psrai_w:
8280 case Intrinsic::x86_sse2_psrai_d:
8281 case Intrinsic::x86_mmx_pslli_w:
8282 case Intrinsic::x86_mmx_pslli_d:
8283 case Intrinsic::x86_mmx_pslli_q:
8284 case Intrinsic::x86_mmx_psrli_w:
8285 case Intrinsic::x86_mmx_psrli_d:
8286 case Intrinsic::x86_mmx_psrli_q:
8287 case Intrinsic::x86_mmx_psrai_w:
8288 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00008289 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00008290 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00008291 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00008292
8293 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008294 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008295 switch (IntNo) {
8296 case Intrinsic::x86_sse2_pslli_w:
8297 NewIntNo = Intrinsic::x86_sse2_psll_w;
8298 break;
8299 case Intrinsic::x86_sse2_pslli_d:
8300 NewIntNo = Intrinsic::x86_sse2_psll_d;
8301 break;
8302 case Intrinsic::x86_sse2_pslli_q:
8303 NewIntNo = Intrinsic::x86_sse2_psll_q;
8304 break;
8305 case Intrinsic::x86_sse2_psrli_w:
8306 NewIntNo = Intrinsic::x86_sse2_psrl_w;
8307 break;
8308 case Intrinsic::x86_sse2_psrli_d:
8309 NewIntNo = Intrinsic::x86_sse2_psrl_d;
8310 break;
8311 case Intrinsic::x86_sse2_psrli_q:
8312 NewIntNo = Intrinsic::x86_sse2_psrl_q;
8313 break;
8314 case Intrinsic::x86_sse2_psrai_w:
8315 NewIntNo = Intrinsic::x86_sse2_psra_w;
8316 break;
8317 case Intrinsic::x86_sse2_psrai_d:
8318 NewIntNo = Intrinsic::x86_sse2_psra_d;
8319 break;
8320 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008321 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008322 switch (IntNo) {
8323 case Intrinsic::x86_mmx_pslli_w:
8324 NewIntNo = Intrinsic::x86_mmx_psll_w;
8325 break;
8326 case Intrinsic::x86_mmx_pslli_d:
8327 NewIntNo = Intrinsic::x86_mmx_psll_d;
8328 break;
8329 case Intrinsic::x86_mmx_pslli_q:
8330 NewIntNo = Intrinsic::x86_mmx_psll_q;
8331 break;
8332 case Intrinsic::x86_mmx_psrli_w:
8333 NewIntNo = Intrinsic::x86_mmx_psrl_w;
8334 break;
8335 case Intrinsic::x86_mmx_psrli_d:
8336 NewIntNo = Intrinsic::x86_mmx_psrl_d;
8337 break;
8338 case Intrinsic::x86_mmx_psrli_q:
8339 NewIntNo = Intrinsic::x86_mmx_psrl_q;
8340 break;
8341 case Intrinsic::x86_mmx_psrai_w:
8342 NewIntNo = Intrinsic::x86_mmx_psra_w;
8343 break;
8344 case Intrinsic::x86_mmx_psrai_d:
8345 NewIntNo = Intrinsic::x86_mmx_psra_d;
8346 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008347 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00008348 }
8349 break;
8350 }
8351 }
Mon P Wangefa42202009-09-03 19:56:25 +00008352
8353 // The vector shift intrinsics with scalars uses 32b shift amounts but
8354 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
8355 // to be zero.
8356 SDValue ShOps[4];
8357 ShOps[0] = ShAmt;
8358 ShOps[1] = DAG.getConstant(0, MVT::i32);
8359 if (ShAmtVT == MVT::v4i32) {
8360 ShOps[2] = DAG.getUNDEF(MVT::i32);
8361 ShOps[3] = DAG.getUNDEF(MVT::i32);
8362 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
8363 } else {
8364 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00008365// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00008366 }
8367
Owen Andersone50ed302009-08-10 22:56:29 +00008368 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008369 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008370 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008371 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00008372 Op.getOperand(1), ShAmt);
8373 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00008374 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008375}
Evan Cheng72261582005-12-20 06:22:03 +00008376
Dan Gohmand858e902010-04-17 15:26:15 +00008377SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
8378 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00008379 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8380 MFI->setReturnAddressIsTaken(true);
8381
Bill Wendling64e87322009-01-16 19:25:27 +00008382 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008383 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00008384
8385 if (Depth > 0) {
8386 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8387 SDValue Offset =
8388 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00008389 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008390 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008391 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008392 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00008393 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00008394 }
8395
8396 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00008397 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008398 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008399 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008400}
8401
Dan Gohmand858e902010-04-17 15:26:15 +00008402SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00008403 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8404 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00008405
Owen Andersone50ed302009-08-10 22:56:29 +00008406 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008407 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00008408 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8409 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008410 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008411 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008412 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8413 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008414 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008415 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008416}
8417
Dan Gohman475871a2008-07-27 21:46:04 +00008418SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008419 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008420 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008421}
8422
Dan Gohmand858e902010-04-17 15:26:15 +00008423SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008424 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008425 SDValue Chain = Op.getOperand(0);
8426 SDValue Offset = Op.getOperand(1);
8427 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008428 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008429
Dan Gohmand8816272010-08-11 18:14:00 +00008430 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8431 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8432 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008433 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008434
Dan Gohmand8816272010-08-11 18:14:00 +00008435 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8436 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008437 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008438 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8439 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008440 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008441 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008442
Dale Johannesene4d209d2009-02-03 20:21:25 +00008443 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008444 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008445 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008446}
8447
Dan Gohman475871a2008-07-27 21:46:04 +00008448SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008449 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008450 SDValue Root = Op.getOperand(0);
8451 SDValue Trmp = Op.getOperand(1); // trampoline
8452 SDValue FPtr = Op.getOperand(2); // nested function
8453 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008454 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008455
Dan Gohman69de1932008-02-06 22:27:42 +00008456 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008457
8458 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008459 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008460
8461 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008462 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8463 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008464
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008465 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
8466 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008467
8468 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8469
8470 // Load the pointer to the nested function into R11.
8471 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008472 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008473 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008474 Addr, MachinePointerInfo(TrmpAddr),
8475 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008476
Owen Anderson825b72b2009-08-11 20:47:22 +00008477 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8478 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008479 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8480 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008481 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008482
8483 // Load the 'nest' parameter value into R10.
8484 // R10 is specified in X86CallingConv.td
8485 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008486 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8487 DAG.getConstant(10, MVT::i64));
8488 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008489 Addr, MachinePointerInfo(TrmpAddr, 10),
8490 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008491
Owen Anderson825b72b2009-08-11 20:47:22 +00008492 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8493 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008494 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8495 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008496 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008497
8498 // Jump to the nested function.
8499 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008500 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8501 DAG.getConstant(20, MVT::i64));
8502 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008503 Addr, MachinePointerInfo(TrmpAddr, 20),
8504 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008505
8506 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008507 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8508 DAG.getConstant(22, MVT::i64));
8509 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008510 MachinePointerInfo(TrmpAddr, 22),
8511 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008512
Dan Gohman475871a2008-07-27 21:46:04 +00008513 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008514 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008515 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008516 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008517 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008518 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008519 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008520 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008521
8522 switch (CC) {
8523 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008524 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008525 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008526 case CallingConv::X86_StdCall: {
8527 // Pass 'nest' parameter in ECX.
8528 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008529 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008530
8531 // Check that ECX wasn't needed by an 'inreg' parameter.
8532 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008533 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008534
Chris Lattner58d74912008-03-12 17:45:29 +00008535 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008536 unsigned InRegCount = 0;
8537 unsigned Idx = 1;
8538
8539 for (FunctionType::param_iterator I = FTy->param_begin(),
8540 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008541 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008542 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008543 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008544
8545 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008546 report_fatal_error("Nest register in use - reduce number of inreg"
8547 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008548 }
8549 }
8550 break;
8551 }
8552 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008553 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008554 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008555 // Pass 'nest' parameter in EAX.
8556 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008557 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008558 break;
8559 }
8560
Dan Gohman475871a2008-07-27 21:46:04 +00008561 SDValue OutChains[4];
8562 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008563
Owen Anderson825b72b2009-08-11 20:47:22 +00008564 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8565 DAG.getConstant(10, MVT::i32));
8566 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008567
Chris Lattnera62fe662010-02-05 19:20:30 +00008568 // This is storing the opcode for MOV32ri.
8569 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008570 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008571 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008572 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008573 Trmp, MachinePointerInfo(TrmpAddr),
8574 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008575
Owen Anderson825b72b2009-08-11 20:47:22 +00008576 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8577 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008578 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8579 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008580 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008581
Chris Lattnera62fe662010-02-05 19:20:30 +00008582 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008583 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8584 DAG.getConstant(5, MVT::i32));
8585 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008586 MachinePointerInfo(TrmpAddr, 5),
8587 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008588
Owen Anderson825b72b2009-08-11 20:47:22 +00008589 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8590 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008591 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8592 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008593 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008594
Dan Gohman475871a2008-07-27 21:46:04 +00008595 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008596 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008597 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008598 }
8599}
8600
Dan Gohmand858e902010-04-17 15:26:15 +00008601SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8602 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008603 /*
8604 The rounding mode is in bits 11:10 of FPSR, and has the following
8605 settings:
8606 00 Round to nearest
8607 01 Round to -inf
8608 10 Round to +inf
8609 11 Round to 0
8610
8611 FLT_ROUNDS, on the other hand, expects the following:
8612 -1 Undefined
8613 0 Round to 0
8614 1 Round to nearest
8615 2 Round to +inf
8616 3 Round to -inf
8617
8618 To perform the conversion, we do:
8619 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8620 */
8621
8622 MachineFunction &MF = DAG.getMachineFunction();
8623 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00008624 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008625 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008626 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008627 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008628
8629 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008630 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008631 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008632
Michael J. Spencerec38de22010-10-10 22:04:20 +00008633
Chris Lattner2156b792010-09-22 01:11:26 +00008634 MachineMemOperand *MMO =
8635 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8636 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008637
Chris Lattner2156b792010-09-22 01:11:26 +00008638 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8639 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8640 DAG.getVTList(MVT::Other),
8641 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008642
8643 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008644 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008645 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008646
8647 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008648 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008649 DAG.getNode(ISD::SRL, DL, MVT::i16,
8650 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008651 CWD, DAG.getConstant(0x800, MVT::i16)),
8652 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008653 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008654 DAG.getNode(ISD::SRL, DL, MVT::i16,
8655 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008656 CWD, DAG.getConstant(0x400, MVT::i16)),
8657 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008658
Dan Gohman475871a2008-07-27 21:46:04 +00008659 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008660 DAG.getNode(ISD::AND, DL, MVT::i16,
8661 DAG.getNode(ISD::ADD, DL, MVT::i16,
8662 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008663 DAG.getConstant(1, MVT::i16)),
8664 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008665
8666
Duncan Sands83ec4b62008-06-06 12:08:01 +00008667 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008668 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008669}
8670
Dan Gohmand858e902010-04-17 15:26:15 +00008671SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008672 EVT VT = Op.getValueType();
8673 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008674 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008675 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008676
8677 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008678 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008679 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008680 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008681 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008682 }
Evan Cheng18efe262007-12-14 02:13:44 +00008683
Evan Cheng152804e2007-12-14 08:30:15 +00008684 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008685 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008686 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008687
8688 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008689 SDValue Ops[] = {
8690 Op,
8691 DAG.getConstant(NumBits+NumBits-1, OpVT),
8692 DAG.getConstant(X86::COND_E, MVT::i8),
8693 Op.getValue(1)
8694 };
8695 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008696
8697 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008698 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008699
Owen Anderson825b72b2009-08-11 20:47:22 +00008700 if (VT == MVT::i8)
8701 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008702 return Op;
8703}
8704
Dan Gohmand858e902010-04-17 15:26:15 +00008705SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008706 EVT VT = Op.getValueType();
8707 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008708 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008709 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008710
8711 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008712 if (VT == MVT::i8) {
8713 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008714 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008715 }
Evan Cheng152804e2007-12-14 08:30:15 +00008716
8717 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008718 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008719 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008720
8721 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008722 SDValue Ops[] = {
8723 Op,
8724 DAG.getConstant(NumBits, OpVT),
8725 DAG.getConstant(X86::COND_E, MVT::i8),
8726 Op.getValue(1)
8727 };
8728 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008729
Owen Anderson825b72b2009-08-11 20:47:22 +00008730 if (VT == MVT::i8)
8731 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008732 return Op;
8733}
8734
Dan Gohmand858e902010-04-17 15:26:15 +00008735SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008736 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008737 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008738 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008739
Mon P Wangaf9b9522008-12-18 21:42:19 +00008740 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8741 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8742 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8743 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8744 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8745 //
8746 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8747 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8748 // return AloBlo + AloBhi + AhiBlo;
8749
8750 SDValue A = Op.getOperand(0);
8751 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008752
Dale Johannesene4d209d2009-02-03 20:21:25 +00008753 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008754 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8755 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008756 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008757 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8758 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008759 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008760 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008761 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008762 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008763 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008764 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008765 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008766 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008767 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008768 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008769 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8770 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008771 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008772 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8773 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008774 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8775 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008776 return Res;
8777}
8778
Nadav Rotem43012222011-05-11 08:12:09 +00008779SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
8780
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008781 EVT VT = Op.getValueType();
8782 DebugLoc dl = Op.getDebugLoc();
8783 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00008784 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008785
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008786 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008787
Nadav Rotem43012222011-05-11 08:12:09 +00008788 // Must have SSE2.
8789 if (!Subtarget->hasSSE2()) return SDValue();
Nate Begeman51409212010-07-28 00:21:48 +00008790
Nadav Rotem43012222011-05-11 08:12:09 +00008791 // Optimize shl/srl/sra with constant shift amount.
8792 if (isSplatVector(Amt.getNode())) {
8793 SDValue SclrAmt = Amt->getOperand(0);
8794 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
8795 uint64_t ShiftAmt = C->getZExtValue();
8796
8797 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
8798 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8799 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8800 R, DAG.getConstant(ShiftAmt, MVT::i32));
8801
8802 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
8803 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8804 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8805 R, DAG.getConstant(ShiftAmt, MVT::i32));
8806
8807 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
8808 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8809 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8810 R, DAG.getConstant(ShiftAmt, MVT::i32));
8811
8812 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
8813 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8814 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8815 R, DAG.getConstant(ShiftAmt, MVT::i32));
8816
8817 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
8818 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8819 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8820 R, DAG.getConstant(ShiftAmt, MVT::i32));
8821
8822 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
8823 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8824 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8825 R, DAG.getConstant(ShiftAmt, MVT::i32));
8826
8827 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
8828 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8829 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8830 R, DAG.getConstant(ShiftAmt, MVT::i32));
8831
8832 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
8833 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8834 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8835 R, DAG.getConstant(ShiftAmt, MVT::i32));
8836 }
8837 }
8838
8839 // Lower SHL with variable shift amount.
8840 // Cannot lower SHL without SSE4.1 or later.
8841 if (!Subtarget->hasSSE41()) return SDValue();
8842
8843 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00008844 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8845 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8846 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8847
8848 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008849
Nate Begeman51409212010-07-28 00:21:48 +00008850 std::vector<Constant*> CV(4, CI);
8851 Constant *C = ConstantVector::get(CV);
8852 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8853 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008854 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008855 false, false, 16);
8856
8857 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008858 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008859 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8860 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8861 }
Nadav Rotem43012222011-05-11 08:12:09 +00008862 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00008863 // a = a << 5;
8864 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8865 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8866 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8867
8868 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8869 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8870
8871 std::vector<Constant*> CVM1(16, CM1);
8872 std::vector<Constant*> CVM2(16, CM2);
8873 Constant *C = ConstantVector::get(CVM1);
8874 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8875 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008876 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008877 false, false, 16);
8878
8879 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8880 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8881 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8882 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8883 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008884 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008885 // a += a
8886 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008887
Nate Begeman51409212010-07-28 00:21:48 +00008888 C = ConstantVector::get(CVM2);
8889 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8890 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008891 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008892 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008893
Nate Begeman51409212010-07-28 00:21:48 +00008894 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8895 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8896 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8897 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8898 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008899 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008900 // a += a
8901 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008902
Nate Begeman51409212010-07-28 00:21:48 +00008903 // return pblendv(r, r+r, a);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008904 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00008905 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8906 return R;
8907 }
8908 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008909}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008910
Dan Gohmand858e902010-04-17 15:26:15 +00008911SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008912 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8913 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008914 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8915 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008916 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008917 SDValue LHS = N->getOperand(0);
8918 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008919 unsigned BaseOp = 0;
8920 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008921 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008922 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008923 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008924 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008925 // A subtract of one will be selected as a INC. Note that INC doesn't
8926 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00008927 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
8928 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00008929 BaseOp = X86ISD::INC;
8930 Cond = X86::COND_O;
8931 break;
8932 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008933 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008934 Cond = X86::COND_O;
8935 break;
8936 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008937 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008938 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008939 break;
8940 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008941 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8942 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00008943 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
8944 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00008945 BaseOp = X86ISD::DEC;
8946 Cond = X86::COND_O;
8947 break;
8948 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008949 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008950 Cond = X86::COND_O;
8951 break;
8952 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008953 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008954 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008955 break;
8956 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008957 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008958 Cond = X86::COND_O;
8959 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008960 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
8961 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
8962 MVT::i32);
8963 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008964
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008965 SDValue SetCC =
8966 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8967 DAG.getConstant(X86::COND_O, MVT::i32),
8968 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008969
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008970 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8971 return Sum;
8972 }
Bill Wendling74c37652008-12-09 22:08:41 +00008973 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008974
Bill Wendling61edeb52008-12-02 01:06:39 +00008975 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008976 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008977 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008978
Bill Wendling61edeb52008-12-02 01:06:39 +00008979 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008980 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
8981 DAG.getConstant(Cond, MVT::i32),
8982 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008983
Bill Wendling61edeb52008-12-02 01:06:39 +00008984 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8985 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008986}
8987
Eric Christopher9a9d2752010-07-22 02:48:34 +00008988SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8989 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008990
Eric Christopherb6729dc2010-08-04 23:03:04 +00008991 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008992 SDValue Chain = Op.getOperand(0);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008993 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008994 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008995 SDValue Ops[] = {
8996 DAG.getRegister(X86::ESP, MVT::i32), // Base
8997 DAG.getTargetConstant(1, MVT::i8), // Scale
8998 DAG.getRegister(0, MVT::i32), // Index
8999 DAG.getTargetConstant(0, MVT::i32), // Disp
9000 DAG.getRegister(0, MVT::i32), // Segment.
9001 Zero,
9002 Chain
9003 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00009004 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00009005 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9006 array_lengthof(Ops));
9007 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00009008 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009009
Eric Christopher9a9d2752010-07-22 02:48:34 +00009010 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00009011 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00009012 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009013
Chris Lattner132929a2010-08-14 17:26:09 +00009014 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9015 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
9016 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
9017 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009018
Chris Lattner132929a2010-08-14 17:26:09 +00009019 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
9020 if (!Op1 && !Op2 && !Op3 && Op4)
9021 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009022
Chris Lattner132929a2010-08-14 17:26:09 +00009023 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
9024 if (Op1 && !Op2 && !Op3 && !Op4)
9025 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009026
9027 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00009028 // (MFENCE)>;
9029 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00009030}
9031
Dan Gohmand858e902010-04-17 15:26:15 +00009032SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009033 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009034 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00009035 unsigned Reg = 0;
9036 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009037 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009038 default:
9039 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009040 case MVT::i8: Reg = X86::AL; size = 1; break;
9041 case MVT::i16: Reg = X86::AX; size = 2; break;
9042 case MVT::i32: Reg = X86::EAX; size = 4; break;
9043 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00009044 assert(Subtarget->is64Bit() && "Node not type legal!");
9045 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00009046 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009047 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009048 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00009049 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00009050 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009051 Op.getOperand(1),
9052 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00009053 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009054 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009055 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009056 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
9057 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
9058 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00009059 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009060 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00009061 return cpOut;
9062}
9063
Duncan Sands1607f052008-12-01 11:39:25 +00009064SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009065 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00009066 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009067 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009068 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009069 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009070 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009071 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
9072 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00009073 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00009074 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
9075 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00009076 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00009077 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00009078 rdx.getValue(1)
9079 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009080 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009081}
9082
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009083SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00009084 SelectionDAG &DAG) const {
9085 EVT SrcVT = Op.getOperand(0).getValueType();
9086 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00009087 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
9088 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009089 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00009090 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009091 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00009092 // i64 <=> MMX conversions are Legal.
9093 if (SrcVT==MVT::i64 && DstVT.isVector())
9094 return Op;
9095 if (DstVT==MVT::i64 && SrcVT.isVector())
9096 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00009097 // MMX <=> MMX conversions are Legal.
9098 if (SrcVT.isVector() && DstVT.isVector())
9099 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00009100 // All other conversions need to be expanded.
9101 return SDValue();
9102}
Chris Lattner5b856542010-12-20 00:59:46 +00009103
Dan Gohmand858e902010-04-17 15:26:15 +00009104SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009105 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009106 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009107 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009108 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00009109 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009110 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009111 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009112 Node->getOperand(0),
9113 Node->getOperand(1), negOp,
9114 cast<AtomicSDNode>(Node)->getSrcValue(),
9115 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00009116}
9117
Chris Lattner5b856542010-12-20 00:59:46 +00009118static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
9119 EVT VT = Op.getNode()->getValueType(0);
9120
9121 // Let legalize expand this if it isn't a legal type yet.
9122 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
9123 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009124
Chris Lattner5b856542010-12-20 00:59:46 +00009125 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009126
Chris Lattner5b856542010-12-20 00:59:46 +00009127 unsigned Opc;
9128 bool ExtraOp = false;
9129 switch (Op.getOpcode()) {
9130 default: assert(0 && "Invalid code");
9131 case ISD::ADDC: Opc = X86ISD::ADD; break;
9132 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
9133 case ISD::SUBC: Opc = X86ISD::SUB; break;
9134 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
9135 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009136
Chris Lattner5b856542010-12-20 00:59:46 +00009137 if (!ExtraOp)
9138 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9139 Op.getOperand(1));
9140 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9141 Op.getOperand(1), Op.getOperand(2));
9142}
9143
Evan Cheng0db9fe62006-04-25 20:13:52 +00009144/// LowerOperation - Provide custom lowering hooks for some operations.
9145///
Dan Gohmand858e902010-04-17 15:26:15 +00009146SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00009147 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009148 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00009149 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009150 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
9151 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009152 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00009153 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009154 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
9155 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
9156 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +00009157 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +00009158 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009159 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
9160 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
9161 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009162 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00009163 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00009164 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009165 case ISD::SHL_PARTS:
9166 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +00009167 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009168 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00009169 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009170 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00009171 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009172 case ISD::FABS: return LowerFABS(Op, DAG);
9173 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009174 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009175 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00009176 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009177 case ISD::SELECT: return LowerSELECT(Op, DAG);
9178 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009179 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009180 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00009181 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00009182 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009183 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009184 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
9185 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009186 case ISD::FRAME_TO_ARGS_OFFSET:
9187 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009188 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009189 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009190 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00009191 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00009192 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
9193 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009194 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +00009195 case ISD::SRA:
9196 case ISD::SRL:
9197 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00009198 case ISD::SADDO:
9199 case ISD::UADDO:
9200 case ISD::SSUBO:
9201 case ISD::USUBO:
9202 case ISD::SMULO:
9203 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00009204 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009205 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00009206 case ISD::ADDC:
9207 case ISD::ADDE:
9208 case ISD::SUBC:
9209 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009210 }
Chris Lattner27a6c732007-11-24 07:07:01 +00009211}
9212
Duncan Sands1607f052008-12-01 11:39:25 +00009213void X86TargetLowering::
9214ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009215 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009216 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009217 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00009218 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00009219
9220 SDValue Chain = Node->getOperand(0);
9221 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009222 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009223 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00009224 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009225 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00009226 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00009227 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00009228 SDValue Result =
9229 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
9230 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00009231 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009232 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009233 Results.push_back(Result.getValue(2));
9234}
9235
Duncan Sands126d9072008-07-04 11:47:58 +00009236/// ReplaceNodeResults - Replace a node with an illegal result type
9237/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00009238void X86TargetLowering::ReplaceNodeResults(SDNode *N,
9239 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009240 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009241 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00009242 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00009243 default:
Duncan Sands1607f052008-12-01 11:39:25 +00009244 assert(false && "Do not know how to custom type legalize this operation!");
9245 return;
Chris Lattner5b856542010-12-20 00:59:46 +00009246 case ISD::ADDC:
9247 case ISD::ADDE:
9248 case ISD::SUBC:
9249 case ISD::SUBE:
9250 // We don't want to expand or promote these.
9251 return;
Duncan Sands1607f052008-12-01 11:39:25 +00009252 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00009253 std::pair<SDValue,SDValue> Vals =
9254 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00009255 SDValue FIST = Vals.first, StackSlot = Vals.second;
9256 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00009257 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00009258 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00009259 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
9260 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00009261 }
9262 return;
9263 }
9264 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009265 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009266 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009267 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009268 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00009269 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009270 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009271 eax.getValue(2));
9272 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
9273 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00009274 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009275 Results.push_back(edx.getValue(1));
9276 return;
9277 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009278 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00009279 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009280 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00009281 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009282 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9283 DAG.getConstant(0, MVT::i32));
9284 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9285 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009286 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
9287 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009288 cpInL.getValue(1));
9289 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009290 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9291 DAG.getConstant(0, MVT::i32));
9292 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9293 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009294 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00009295 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009296 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009297 swapInL.getValue(1));
9298 SDValue Ops[] = { swapInH.getValue(0),
9299 N->getOperand(1),
9300 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009301 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00009302 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
9303 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
9304 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00009305 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009306 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009307 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009308 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00009309 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009310 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009311 Results.push_back(cpOutH.getValue(1));
9312 return;
9313 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009314 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00009315 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
9316 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009317 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00009318 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
9319 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009320 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00009321 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
9322 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009323 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00009324 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
9325 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009326 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00009327 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
9328 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009329 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00009330 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
9331 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009332 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00009333 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
9334 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00009335 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00009336}
9337
Evan Cheng72261582005-12-20 06:22:03 +00009338const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
9339 switch (Opcode) {
9340 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00009341 case X86ISD::BSF: return "X86ISD::BSF";
9342 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00009343 case X86ISD::SHLD: return "X86ISD::SHLD";
9344 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00009345 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009346 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00009347 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009348 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00009349 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00009350 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00009351 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
9352 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
9353 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00009354 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00009355 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00009356 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00009357 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00009358 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00009359 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00009360 case X86ISD::COMI: return "X86ISD::COMI";
9361 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00009362 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00009363 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00009364 case X86ISD::CMOV: return "X86ISD::CMOV";
9365 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00009366 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00009367 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
9368 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00009369 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00009370 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00009371 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009372 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00009373 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009374 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
9375 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00009376 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00009377 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Nate Begemanb65c1752010-12-17 22:55:37 +00009378 case X86ISD::PANDN: return "X86ISD::PANDN";
9379 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
9380 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
9381 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00009382 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00009383 case X86ISD::FMAX: return "X86ISD::FMAX";
9384 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00009385 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
9386 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009387 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00009388 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009389 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00009390 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009391 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00009392 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
9393 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009394 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
9395 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
9396 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
9397 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
9398 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
9399 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00009400 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
9401 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00009402 case X86ISD::VSHL: return "X86ISD::VSHL";
9403 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00009404 case X86ISD::CMPPD: return "X86ISD::CMPPD";
9405 case X86ISD::CMPPS: return "X86ISD::CMPPS";
9406 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
9407 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
9408 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
9409 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
9410 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
9411 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
9412 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
9413 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009414 case X86ISD::ADD: return "X86ISD::ADD";
9415 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +00009416 case X86ISD::ADC: return "X86ISD::ADC";
9417 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +00009418 case X86ISD::SMUL: return "X86ISD::SMUL";
9419 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00009420 case X86ISD::INC: return "X86ISD::INC";
9421 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00009422 case X86ISD::OR: return "X86ISD::OR";
9423 case X86ISD::XOR: return "X86ISD::XOR";
9424 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00009425 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00009426 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009427 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009428 case X86ISD::PALIGN: return "X86ISD::PALIGN";
9429 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
9430 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
9431 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
9432 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
9433 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
9434 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
9435 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
9436 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009437 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00009438 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009439 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00009440 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
9441 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009442 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
9443 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
9444 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
9445 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
9446 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
9447 case X86ISD::MOVSD: return "X86ISD::MOVSD";
9448 case X86ISD::MOVSS: return "X86ISD::MOVSS";
9449 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
9450 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +00009451 case X86ISD::VUNPCKLPS: return "X86ISD::VUNPCKLPS";
9452 case X86ISD::VUNPCKLPD: return "X86ISD::VUNPCKLPD";
9453 case X86ISD::VUNPCKLPSY: return "X86ISD::VUNPCKLPSY";
9454 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009455 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
9456 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
9457 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
9458 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
9459 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
9460 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
9461 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
9462 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
9463 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
9464 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00009465 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00009466 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009467 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00009468 }
9469}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009470
Chris Lattnerc9addb72007-03-30 23:15:24 +00009471// isLegalAddressingMode - Return true if the addressing mode represented
9472// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00009473bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00009474 const Type *Ty) const {
9475 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009476 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00009477 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00009478
Chris Lattnerc9addb72007-03-30 23:15:24 +00009479 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009480 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009481 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009482
Chris Lattnerc9addb72007-03-30 23:15:24 +00009483 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00009484 unsigned GVFlags =
9485 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009486
Chris Lattnerdfed4132009-07-10 07:38:24 +00009487 // If a reference to this global requires an extra load, we can't fold it.
9488 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009489 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009490
Chris Lattnerdfed4132009-07-10 07:38:24 +00009491 // If BaseGV requires a register for the PIC base, we cannot also have a
9492 // BaseReg specified.
9493 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00009494 return false;
Evan Cheng52787842007-08-01 23:46:47 +00009495
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009496 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00009497 if ((M != CodeModel::Small || R != Reloc::Static) &&
9498 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009499 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00009500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009501
Chris Lattnerc9addb72007-03-30 23:15:24 +00009502 switch (AM.Scale) {
9503 case 0:
9504 case 1:
9505 case 2:
9506 case 4:
9507 case 8:
9508 // These scales always work.
9509 break;
9510 case 3:
9511 case 5:
9512 case 9:
9513 // These scales are formed with basereg+scalereg. Only accept if there is
9514 // no basereg yet.
9515 if (AM.HasBaseReg)
9516 return false;
9517 break;
9518 default: // Other stuff never works.
9519 return false;
9520 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009521
Chris Lattnerc9addb72007-03-30 23:15:24 +00009522 return true;
9523}
9524
9525
Evan Cheng2bd122c2007-10-26 01:56:11 +00009526bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009527 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00009528 return false;
Evan Chenge127a732007-10-29 07:57:50 +00009529 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9530 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009531 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00009532 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009533 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00009534}
9535
Owen Andersone50ed302009-08-10 22:56:29 +00009536bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009537 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009538 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009539 unsigned NumBits1 = VT1.getSizeInBits();
9540 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009541 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009542 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009543 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009544}
Evan Cheng2bd122c2007-10-26 01:56:11 +00009545
Dan Gohman97121ba2009-04-08 00:15:30 +00009546bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009547 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009548 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009549}
9550
Owen Andersone50ed302009-08-10 22:56:29 +00009551bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009552 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00009553 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009554}
9555
Owen Andersone50ed302009-08-10 22:56:29 +00009556bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00009557 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00009558 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00009559}
9560
Evan Cheng60c07e12006-07-05 22:17:51 +00009561/// isShuffleMaskLegal - Targets can use this to indicate that they only
9562/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
9563/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
9564/// are assumed to be legal.
9565bool
Eric Christopherfd179292009-08-27 18:07:15 +00009566X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00009567 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00009568 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00009569 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00009570 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00009571
Nate Begemana09008b2009-10-19 02:17:23 +00009572 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00009573 return (VT.getVectorNumElements() == 2 ||
9574 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
9575 isMOVLMask(M, VT) ||
9576 isSHUFPMask(M, VT) ||
9577 isPSHUFDMask(M, VT) ||
9578 isPSHUFHWMask(M, VT) ||
9579 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00009580 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00009581 isUNPCKLMask(M, VT) ||
9582 isUNPCKHMask(M, VT) ||
9583 isUNPCKL_v_undef_Mask(M, VT) ||
9584 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009585}
9586
Dan Gohman7d8143f2008-04-09 20:09:42 +00009587bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00009588X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00009589 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00009590 unsigned NumElts = VT.getVectorNumElements();
9591 // FIXME: This collection of masks seems suspect.
9592 if (NumElts == 2)
9593 return true;
9594 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9595 return (isMOVLMask(Mask, VT) ||
9596 isCommutedMOVLMask(Mask, VT, true) ||
9597 isSHUFPMask(Mask, VT) ||
9598 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009599 }
9600 return false;
9601}
9602
9603//===----------------------------------------------------------------------===//
9604// X86 Scheduler Hooks
9605//===----------------------------------------------------------------------===//
9606
Mon P Wang63307c32008-05-05 19:05:59 +00009607// private utility function
9608MachineBasicBlock *
9609X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9610 MachineBasicBlock *MBB,
9611 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009612 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009613 unsigned LoadOpc,
9614 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009615 unsigned notOpc,
9616 unsigned EAXreg,
9617 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009618 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009619 // For the atomic bitwise operator, we generate
9620 // thisMBB:
9621 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009622 // ld t1 = [bitinstr.addr]
9623 // op t2 = t1, [bitinstr.val]
9624 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009625 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9626 // bz newMBB
9627 // fallthrough -->nextMBB
9628 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9629 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009630 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009631 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009632
Mon P Wang63307c32008-05-05 19:05:59 +00009633 /// First build the CFG
9634 MachineFunction *F = MBB->getParent();
9635 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009636 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9637 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9638 F->insert(MBBIter, newMBB);
9639 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009640
Dan Gohman14152b42010-07-06 20:24:04 +00009641 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9642 nextMBB->splice(nextMBB->begin(), thisMBB,
9643 llvm::next(MachineBasicBlock::iterator(bInstr)),
9644 thisMBB->end());
9645 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009646
Mon P Wang63307c32008-05-05 19:05:59 +00009647 // Update thisMBB to fall through to newMBB
9648 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009649
Mon P Wang63307c32008-05-05 19:05:59 +00009650 // newMBB jumps to itself and fall through to nextMBB
9651 newMBB->addSuccessor(nextMBB);
9652 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009653
Mon P Wang63307c32008-05-05 19:05:59 +00009654 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009655 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009656 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009657 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009658 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009659 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009660 int numArgs = bInstr->getNumOperands() - 1;
9661 for (int i=0; i < numArgs; ++i)
9662 argOpers[i] = &bInstr->getOperand(i+1);
9663
9664 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009665 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009666 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009667
Dale Johannesen140be2d2008-08-19 18:47:28 +00009668 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009669 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009670 for (int i=0; i <= lastAddrIndx; ++i)
9671 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009672
Dale Johannesen140be2d2008-08-19 18:47:28 +00009673 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009674 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009675 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009676 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009677 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009678 tt = t1;
9679
Dale Johannesen140be2d2008-08-19 18:47:28 +00009680 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009681 assert((argOpers[valArgIndx]->isReg() ||
9682 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009683 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009684 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009685 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009686 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009687 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009688 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009689 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009690
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009691 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009692 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009693
Dale Johannesene4d209d2009-02-03 20:21:25 +00009694 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009695 for (int i=0; i <= lastAddrIndx; ++i)
9696 (*MIB).addOperand(*argOpers[i]);
9697 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009698 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009699 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9700 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009701
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009702 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009703 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009704
Mon P Wang63307c32008-05-05 19:05:59 +00009705 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009706 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009707
Dan Gohman14152b42010-07-06 20:24:04 +00009708 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009709 return nextMBB;
9710}
9711
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009712// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009713MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009714X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9715 MachineBasicBlock *MBB,
9716 unsigned regOpcL,
9717 unsigned regOpcH,
9718 unsigned immOpcL,
9719 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009720 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009721 // For the atomic bitwise operator, we generate
9722 // thisMBB (instructions are in pairs, except cmpxchg8b)
9723 // ld t1,t2 = [bitinstr.addr]
9724 // newMBB:
9725 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9726 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009727 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009728 // mov ECX, EBX <- t5, t6
9729 // mov EAX, EDX <- t1, t2
9730 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9731 // mov t3, t4 <- EAX, EDX
9732 // bz newMBB
9733 // result in out1, out2
9734 // fallthrough -->nextMBB
9735
9736 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9737 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009738 const unsigned NotOpc = X86::NOT32r;
9739 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9740 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9741 MachineFunction::iterator MBBIter = MBB;
9742 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009743
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009744 /// First build the CFG
9745 MachineFunction *F = MBB->getParent();
9746 MachineBasicBlock *thisMBB = MBB;
9747 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9748 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9749 F->insert(MBBIter, newMBB);
9750 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009751
Dan Gohman14152b42010-07-06 20:24:04 +00009752 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9753 nextMBB->splice(nextMBB->begin(), thisMBB,
9754 llvm::next(MachineBasicBlock::iterator(bInstr)),
9755 thisMBB->end());
9756 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009757
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009758 // Update thisMBB to fall through to newMBB
9759 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009760
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009761 // newMBB jumps to itself and fall through to nextMBB
9762 newMBB->addSuccessor(nextMBB);
9763 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009764
Dale Johannesene4d209d2009-02-03 20:21:25 +00009765 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009766 // Insert instructions into newMBB based on incoming instruction
9767 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009768 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009769 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009770 MachineOperand& dest1Oper = bInstr->getOperand(0);
9771 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009772 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9773 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009774 argOpers[i] = &bInstr->getOperand(i+2);
9775
Dan Gohman71ea4e52010-05-14 21:01:44 +00009776 // We use some of the operands multiple times, so conservatively just
9777 // clear any kill flags that might be present.
9778 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9779 argOpers[i]->setIsKill(false);
9780 }
9781
Evan Chengad5b52f2010-01-08 19:14:57 +00009782 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009783 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009784
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009785 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009786 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009787 for (int i=0; i <= lastAddrIndx; ++i)
9788 (*MIB).addOperand(*argOpers[i]);
9789 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009790 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009791 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009792 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009793 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009794 MachineOperand newOp3 = *(argOpers[3]);
9795 if (newOp3.isImm())
9796 newOp3.setImm(newOp3.getImm()+4);
9797 else
9798 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009799 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009800 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009801
9802 // t3/4 are defined later, at the bottom of the loop
9803 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9804 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009805 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009806 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009807 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009808 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9809
Evan Cheng306b4ca2010-01-08 23:41:50 +00009810 // The subsequent operations should be using the destination registers of
9811 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009812 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009813 t1 = F->getRegInfo().createVirtualRegister(RC);
9814 t2 = F->getRegInfo().createVirtualRegister(RC);
9815 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9816 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009817 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009818 t1 = dest1Oper.getReg();
9819 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009820 }
9821
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009822 int valArgIndx = lastAddrIndx + 1;
9823 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009824 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009825 "invalid operand");
9826 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9827 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009828 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009829 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009830 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009831 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009832 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009833 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009834 (*MIB).addOperand(*argOpers[valArgIndx]);
9835 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009836 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009837 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009838 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009839 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009840 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009841 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009842 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009843 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009844 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009845 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009846
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009847 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009848 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009849 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009850 MIB.addReg(t2);
9851
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009852 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009853 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009854 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009855 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009856
Dale Johannesene4d209d2009-02-03 20:21:25 +00009857 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009858 for (int i=0; i <= lastAddrIndx; ++i)
9859 (*MIB).addOperand(*argOpers[i]);
9860
9861 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009862 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9863 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009864
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009865 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009866 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009867 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009868 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009869
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009870 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009871 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009872
Dan Gohman14152b42010-07-06 20:24:04 +00009873 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009874 return nextMBB;
9875}
9876
9877// private utility function
9878MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009879X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9880 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009881 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009882 // For the atomic min/max operator, we generate
9883 // thisMBB:
9884 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009885 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009886 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009887 // cmp t1, t2
9888 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009889 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009890 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9891 // bz newMBB
9892 // fallthrough -->nextMBB
9893 //
9894 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9895 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009896 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009897 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009898
Mon P Wang63307c32008-05-05 19:05:59 +00009899 /// First build the CFG
9900 MachineFunction *F = MBB->getParent();
9901 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009902 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9903 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9904 F->insert(MBBIter, newMBB);
9905 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009906
Dan Gohman14152b42010-07-06 20:24:04 +00009907 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9908 nextMBB->splice(nextMBB->begin(), thisMBB,
9909 llvm::next(MachineBasicBlock::iterator(mInstr)),
9910 thisMBB->end());
9911 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009912
Mon P Wang63307c32008-05-05 19:05:59 +00009913 // Update thisMBB to fall through to newMBB
9914 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009915
Mon P Wang63307c32008-05-05 19:05:59 +00009916 // newMBB jumps to newMBB and fall through to nextMBB
9917 newMBB->addSuccessor(nextMBB);
9918 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009919
Dale Johannesene4d209d2009-02-03 20:21:25 +00009920 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009921 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009922 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009923 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009924 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009925 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009926 int numArgs = mInstr->getNumOperands() - 1;
9927 for (int i=0; i < numArgs; ++i)
9928 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009929
Mon P Wang63307c32008-05-05 19:05:59 +00009930 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009931 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009932 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009933
Mon P Wangab3e7472008-05-05 22:56:23 +00009934 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009935 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009936 for (int i=0; i <= lastAddrIndx; ++i)
9937 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009938
Mon P Wang63307c32008-05-05 19:05:59 +00009939 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009940 assert((argOpers[valArgIndx]->isReg() ||
9941 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009942 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009943
9944 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009945 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009946 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009947 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009948 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009949 (*MIB).addOperand(*argOpers[valArgIndx]);
9950
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009951 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009952 MIB.addReg(t1);
9953
Dale Johannesene4d209d2009-02-03 20:21:25 +00009954 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009955 MIB.addReg(t1);
9956 MIB.addReg(t2);
9957
9958 // Generate movc
9959 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009960 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009961 MIB.addReg(t2);
9962 MIB.addReg(t1);
9963
9964 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009965 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009966 for (int i=0; i <= lastAddrIndx; ++i)
9967 (*MIB).addOperand(*argOpers[i]);
9968 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009969 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009970 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9971 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009972
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009973 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009974 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009975
Mon P Wang63307c32008-05-05 19:05:59 +00009976 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009977 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009978
Dan Gohman14152b42010-07-06 20:24:04 +00009979 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009980 return nextMBB;
9981}
9982
Eric Christopherf83a5de2009-08-27 18:08:16 +00009983// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009984// or XMM0_V32I8 in AVX all of this code can be replaced with that
9985// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009986MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009987X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009988 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009989 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9990 "Target must have SSE4.2 or AVX features enabled");
9991
Eric Christopherb120ab42009-08-18 22:50:32 +00009992 DebugLoc dl = MI->getDebugLoc();
9993 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +00009994 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009995 if (!Subtarget->hasAVX()) {
9996 if (memArg)
9997 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9998 else
9999 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
10000 } else {
10001 if (memArg)
10002 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
10003 else
10004 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
10005 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010006
Eric Christopher41c902f2010-11-30 08:20:21 +000010007 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000010008 for (unsigned i = 0; i < numArgs; ++i) {
10009 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000010010 if (!(Op.isReg() && Op.isImplicit()))
10011 MIB.addOperand(Op);
10012 }
Eric Christopher41c902f2010-11-30 08:20:21 +000010013 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000010014 .addReg(X86::XMM0);
10015
Dan Gohman14152b42010-07-06 20:24:04 +000010016 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000010017 return BB;
10018}
10019
10020MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000010021X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010022 DebugLoc dl = MI->getDebugLoc();
10023 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010024
Eric Christopher228232b2010-11-30 07:20:12 +000010025 // Address into RAX/EAX, other two args into ECX, EDX.
10026 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
10027 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
10028 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
10029 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000010030 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010031
Eric Christopher228232b2010-11-30 07:20:12 +000010032 unsigned ValOps = X86::AddrNumOperands;
10033 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10034 .addReg(MI->getOperand(ValOps).getReg());
10035 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
10036 .addReg(MI->getOperand(ValOps+1).getReg());
10037
10038 // The instruction doesn't actually take any operands though.
10039 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010040
Eric Christopher228232b2010-11-30 07:20:12 +000010041 MI->eraseFromParent(); // The pseudo is gone now.
10042 return BB;
10043}
10044
10045MachineBasicBlock *
10046X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010047 DebugLoc dl = MI->getDebugLoc();
10048 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010049
Eric Christopher228232b2010-11-30 07:20:12 +000010050 // First arg in ECX, the second in EAX.
10051 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10052 .addReg(MI->getOperand(0).getReg());
10053 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
10054 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010055
Eric Christopher228232b2010-11-30 07:20:12 +000010056 // The instruction doesn't actually take any operands though.
10057 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010058
Eric Christopher228232b2010-11-30 07:20:12 +000010059 MI->eraseFromParent(); // The pseudo is gone now.
10060 return BB;
10061}
10062
10063MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000010064X86TargetLowering::EmitVAARG64WithCustomInserter(
10065 MachineInstr *MI,
10066 MachineBasicBlock *MBB) const {
10067 // Emit va_arg instruction on X86-64.
10068
10069 // Operands to this pseudo-instruction:
10070 // 0 ) Output : destination address (reg)
10071 // 1-5) Input : va_list address (addr, i64mem)
10072 // 6 ) ArgSize : Size (in bytes) of vararg type
10073 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
10074 // 8 ) Align : Alignment of type
10075 // 9 ) EFLAGS (implicit-def)
10076
10077 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
10078 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
10079
10080 unsigned DestReg = MI->getOperand(0).getReg();
10081 MachineOperand &Base = MI->getOperand(1);
10082 MachineOperand &Scale = MI->getOperand(2);
10083 MachineOperand &Index = MI->getOperand(3);
10084 MachineOperand &Disp = MI->getOperand(4);
10085 MachineOperand &Segment = MI->getOperand(5);
10086 unsigned ArgSize = MI->getOperand(6).getImm();
10087 unsigned ArgMode = MI->getOperand(7).getImm();
10088 unsigned Align = MI->getOperand(8).getImm();
10089
10090 // Memory Reference
10091 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
10092 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
10093 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
10094
10095 // Machine Information
10096 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10097 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
10098 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
10099 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
10100 DebugLoc DL = MI->getDebugLoc();
10101
10102 // struct va_list {
10103 // i32 gp_offset
10104 // i32 fp_offset
10105 // i64 overflow_area (address)
10106 // i64 reg_save_area (address)
10107 // }
10108 // sizeof(va_list) = 24
10109 // alignment(va_list) = 8
10110
10111 unsigned TotalNumIntRegs = 6;
10112 unsigned TotalNumXMMRegs = 8;
10113 bool UseGPOffset = (ArgMode == 1);
10114 bool UseFPOffset = (ArgMode == 2);
10115 unsigned MaxOffset = TotalNumIntRegs * 8 +
10116 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
10117
10118 /* Align ArgSize to a multiple of 8 */
10119 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
10120 bool NeedsAlign = (Align > 8);
10121
10122 MachineBasicBlock *thisMBB = MBB;
10123 MachineBasicBlock *overflowMBB;
10124 MachineBasicBlock *offsetMBB;
10125 MachineBasicBlock *endMBB;
10126
10127 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
10128 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
10129 unsigned OffsetReg = 0;
10130
10131 if (!UseGPOffset && !UseFPOffset) {
10132 // If we only pull from the overflow region, we don't create a branch.
10133 // We don't need to alter control flow.
10134 OffsetDestReg = 0; // unused
10135 OverflowDestReg = DestReg;
10136
10137 offsetMBB = NULL;
10138 overflowMBB = thisMBB;
10139 endMBB = thisMBB;
10140 } else {
10141 // First emit code to check if gp_offset (or fp_offset) is below the bound.
10142 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
10143 // If not, pull from overflow_area. (branch to overflowMBB)
10144 //
10145 // thisMBB
10146 // | .
10147 // | .
10148 // offsetMBB overflowMBB
10149 // | .
10150 // | .
10151 // endMBB
10152
10153 // Registers for the PHI in endMBB
10154 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
10155 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
10156
10157 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10158 MachineFunction *MF = MBB->getParent();
10159 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10160 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10161 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10162
10163 MachineFunction::iterator MBBIter = MBB;
10164 ++MBBIter;
10165
10166 // Insert the new basic blocks
10167 MF->insert(MBBIter, offsetMBB);
10168 MF->insert(MBBIter, overflowMBB);
10169 MF->insert(MBBIter, endMBB);
10170
10171 // Transfer the remainder of MBB and its successor edges to endMBB.
10172 endMBB->splice(endMBB->begin(), thisMBB,
10173 llvm::next(MachineBasicBlock::iterator(MI)),
10174 thisMBB->end());
10175 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
10176
10177 // Make offsetMBB and overflowMBB successors of thisMBB
10178 thisMBB->addSuccessor(offsetMBB);
10179 thisMBB->addSuccessor(overflowMBB);
10180
10181 // endMBB is a successor of both offsetMBB and overflowMBB
10182 offsetMBB->addSuccessor(endMBB);
10183 overflowMBB->addSuccessor(endMBB);
10184
10185 // Load the offset value into a register
10186 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10187 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
10188 .addOperand(Base)
10189 .addOperand(Scale)
10190 .addOperand(Index)
10191 .addDisp(Disp, UseFPOffset ? 4 : 0)
10192 .addOperand(Segment)
10193 .setMemRefs(MMOBegin, MMOEnd);
10194
10195 // Check if there is enough room left to pull this argument.
10196 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
10197 .addReg(OffsetReg)
10198 .addImm(MaxOffset + 8 - ArgSizeA8);
10199
10200 // Branch to "overflowMBB" if offset >= max
10201 // Fall through to "offsetMBB" otherwise
10202 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
10203 .addMBB(overflowMBB);
10204 }
10205
10206 // In offsetMBB, emit code to use the reg_save_area.
10207 if (offsetMBB) {
10208 assert(OffsetReg != 0);
10209
10210 // Read the reg_save_area address.
10211 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
10212 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
10213 .addOperand(Base)
10214 .addOperand(Scale)
10215 .addOperand(Index)
10216 .addDisp(Disp, 16)
10217 .addOperand(Segment)
10218 .setMemRefs(MMOBegin, MMOEnd);
10219
10220 // Zero-extend the offset
10221 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
10222 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
10223 .addImm(0)
10224 .addReg(OffsetReg)
10225 .addImm(X86::sub_32bit);
10226
10227 // Add the offset to the reg_save_area to get the final address.
10228 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
10229 .addReg(OffsetReg64)
10230 .addReg(RegSaveReg);
10231
10232 // Compute the offset for the next argument
10233 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10234 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
10235 .addReg(OffsetReg)
10236 .addImm(UseFPOffset ? 16 : 8);
10237
10238 // Store it back into the va_list.
10239 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
10240 .addOperand(Base)
10241 .addOperand(Scale)
10242 .addOperand(Index)
10243 .addDisp(Disp, UseFPOffset ? 4 : 0)
10244 .addOperand(Segment)
10245 .addReg(NextOffsetReg)
10246 .setMemRefs(MMOBegin, MMOEnd);
10247
10248 // Jump to endMBB
10249 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
10250 .addMBB(endMBB);
10251 }
10252
10253 //
10254 // Emit code to use overflow area
10255 //
10256
10257 // Load the overflow_area address into a register.
10258 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
10259 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
10260 .addOperand(Base)
10261 .addOperand(Scale)
10262 .addOperand(Index)
10263 .addDisp(Disp, 8)
10264 .addOperand(Segment)
10265 .setMemRefs(MMOBegin, MMOEnd);
10266
10267 // If we need to align it, do so. Otherwise, just copy the address
10268 // to OverflowDestReg.
10269 if (NeedsAlign) {
10270 // Align the overflow address
10271 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
10272 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
10273
10274 // aligned_addr = (addr + (align-1)) & ~(align-1)
10275 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
10276 .addReg(OverflowAddrReg)
10277 .addImm(Align-1);
10278
10279 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
10280 .addReg(TmpReg)
10281 .addImm(~(uint64_t)(Align-1));
10282 } else {
10283 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
10284 .addReg(OverflowAddrReg);
10285 }
10286
10287 // Compute the next overflow address after this argument.
10288 // (the overflow address should be kept 8-byte aligned)
10289 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
10290 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
10291 .addReg(OverflowDestReg)
10292 .addImm(ArgSizeA8);
10293
10294 // Store the new overflow address.
10295 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
10296 .addOperand(Base)
10297 .addOperand(Scale)
10298 .addOperand(Index)
10299 .addDisp(Disp, 8)
10300 .addOperand(Segment)
10301 .addReg(NextAddrReg)
10302 .setMemRefs(MMOBegin, MMOEnd);
10303
10304 // If we branched, emit the PHI to the front of endMBB.
10305 if (offsetMBB) {
10306 BuildMI(*endMBB, endMBB->begin(), DL,
10307 TII->get(X86::PHI), DestReg)
10308 .addReg(OffsetDestReg).addMBB(offsetMBB)
10309 .addReg(OverflowDestReg).addMBB(overflowMBB);
10310 }
10311
10312 // Erase the pseudo instruction
10313 MI->eraseFromParent();
10314
10315 return endMBB;
10316}
10317
10318MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000010319X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
10320 MachineInstr *MI,
10321 MachineBasicBlock *MBB) const {
10322 // Emit code to save XMM registers to the stack. The ABI says that the
10323 // number of registers to save is given in %al, so it's theoretically
10324 // possible to do an indirect jump trick to avoid saving all of them,
10325 // however this code takes a simpler approach and just executes all
10326 // of the stores if %al is non-zero. It's less code, and it's probably
10327 // easier on the hardware branch predictor, and stores aren't all that
10328 // expensive anyway.
10329
10330 // Create the new basic blocks. One block contains all the XMM stores,
10331 // and one block is the final destination regardless of whether any
10332 // stores were performed.
10333 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10334 MachineFunction *F = MBB->getParent();
10335 MachineFunction::iterator MBBIter = MBB;
10336 ++MBBIter;
10337 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
10338 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
10339 F->insert(MBBIter, XMMSaveMBB);
10340 F->insert(MBBIter, EndMBB);
10341
Dan Gohman14152b42010-07-06 20:24:04 +000010342 // Transfer the remainder of MBB and its successor edges to EndMBB.
10343 EndMBB->splice(EndMBB->begin(), MBB,
10344 llvm::next(MachineBasicBlock::iterator(MI)),
10345 MBB->end());
10346 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
10347
Dan Gohmand6708ea2009-08-15 01:38:56 +000010348 // The original block will now fall through to the XMM save block.
10349 MBB->addSuccessor(XMMSaveMBB);
10350 // The XMMSaveMBB will fall through to the end block.
10351 XMMSaveMBB->addSuccessor(EndMBB);
10352
10353 // Now add the instructions.
10354 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10355 DebugLoc DL = MI->getDebugLoc();
10356
10357 unsigned CountReg = MI->getOperand(0).getReg();
10358 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
10359 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
10360
10361 if (!Subtarget->isTargetWin64()) {
10362 // If %al is 0, branch around the XMM save block.
10363 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010364 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010365 MBB->addSuccessor(EndMBB);
10366 }
10367
10368 // In the XMM save block, save all the XMM argument registers.
10369 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
10370 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000010371 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000010372 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000010373 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000010374 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000010375 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010376 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
10377 .addFrameIndex(RegSaveFrameIndex)
10378 .addImm(/*Scale=*/1)
10379 .addReg(/*IndexReg=*/0)
10380 .addImm(/*Disp=*/Offset)
10381 .addReg(/*Segment=*/0)
10382 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000010383 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010384 }
10385
Dan Gohman14152b42010-07-06 20:24:04 +000010386 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010387
10388 return EndMBB;
10389}
Mon P Wang63307c32008-05-05 19:05:59 +000010390
Evan Cheng60c07e12006-07-05 22:17:51 +000010391MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000010392X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010393 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000010394 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10395 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000010396
Chris Lattner52600972009-09-02 05:57:00 +000010397 // To "insert" a SELECT_CC instruction, we actually have to insert the
10398 // diamond control-flow pattern. The incoming instruction knows the
10399 // destination vreg to set, the condition code register to branch on, the
10400 // true/false values to select between, and a branch opcode to use.
10401 const BasicBlock *LLVM_BB = BB->getBasicBlock();
10402 MachineFunction::iterator It = BB;
10403 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000010404
Chris Lattner52600972009-09-02 05:57:00 +000010405 // thisMBB:
10406 // ...
10407 // TrueVal = ...
10408 // cmpTY ccX, r1, r2
10409 // bCC copy1MBB
10410 // fallthrough --> copy0MBB
10411 MachineBasicBlock *thisMBB = BB;
10412 MachineFunction *F = BB->getParent();
10413 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
10414 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000010415 F->insert(It, copy0MBB);
10416 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000010417
Bill Wendling730c07e2010-06-25 20:48:10 +000010418 // If the EFLAGS register isn't dead in the terminator, then claim that it's
10419 // live into the sink and copy blocks.
10420 const MachineFunction *MF = BB->getParent();
10421 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
10422 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +000010423
Dan Gohman14152b42010-07-06 20:24:04 +000010424 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
10425 const MachineOperand &MO = MI->getOperand(I);
10426 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +000010427 unsigned Reg = MO.getReg();
10428 if (Reg != X86::EFLAGS) continue;
10429 copy0MBB->addLiveIn(Reg);
10430 sinkMBB->addLiveIn(Reg);
10431 }
10432
Dan Gohman14152b42010-07-06 20:24:04 +000010433 // Transfer the remainder of BB and its successor edges to sinkMBB.
10434 sinkMBB->splice(sinkMBB->begin(), BB,
10435 llvm::next(MachineBasicBlock::iterator(MI)),
10436 BB->end());
10437 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
10438
10439 // Add the true and fallthrough blocks as its successors.
10440 BB->addSuccessor(copy0MBB);
10441 BB->addSuccessor(sinkMBB);
10442
10443 // Create the conditional branch instruction.
10444 unsigned Opc =
10445 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
10446 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
10447
Chris Lattner52600972009-09-02 05:57:00 +000010448 // copy0MBB:
10449 // %FalseValue = ...
10450 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000010451 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000010452
Chris Lattner52600972009-09-02 05:57:00 +000010453 // sinkMBB:
10454 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
10455 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000010456 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
10457 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000010458 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
10459 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
10460
Dan Gohman14152b42010-07-06 20:24:04 +000010461 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000010462 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000010463}
10464
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010465MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010466X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010467 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010468 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10469 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010470
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010471 assert(!Subtarget->isTargetEnvMacho());
10472
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010473 // The lowering is pretty easy: we're just emitting the call to _alloca. The
10474 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010475
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010476 if (Subtarget->isTargetWin64()) {
10477 if (Subtarget->isTargetCygMing()) {
10478 // ___chkstk(Mingw64):
10479 // Clobbers R10, R11, RAX and EFLAGS.
10480 // Updates RSP.
10481 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
10482 .addExternalSymbol("___chkstk")
10483 .addReg(X86::RAX, RegState::Implicit)
10484 .addReg(X86::RSP, RegState::Implicit)
10485 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
10486 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
10487 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
10488 } else {
10489 // __chkstk(MSVCRT): does not update stack pointer.
10490 // Clobbers R10, R11 and EFLAGS.
10491 // FIXME: RAX(allocated size) might be reused and not killed.
10492 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
10493 .addExternalSymbol("__chkstk")
10494 .addReg(X86::RAX, RegState::Implicit)
10495 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
10496 // RAX has the offset to subtracted from RSP.
10497 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
10498 .addReg(X86::RSP)
10499 .addReg(X86::RAX);
10500 }
10501 } else {
10502 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010503 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
10504
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010505 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
10506 .addExternalSymbol(StackProbeSymbol)
10507 .addReg(X86::EAX, RegState::Implicit)
10508 .addReg(X86::ESP, RegState::Implicit)
10509 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
10510 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
10511 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
10512 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010513
Dan Gohman14152b42010-07-06 20:24:04 +000010514 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010515 return BB;
10516}
Chris Lattner52600972009-09-02 05:57:00 +000010517
10518MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000010519X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
10520 MachineBasicBlock *BB) const {
10521 // This is pretty easy. We're taking the value that we received from
10522 // our load from the relocation, sticking it in either RDI (x86-64)
10523 // or EAX and doing an indirect call. The return value will then
10524 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010525 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000010526 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000010527 DebugLoc DL = MI->getDebugLoc();
10528 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000010529
10530 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000010531 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010532
Eric Christopher30ef0e52010-06-03 04:07:48 +000010533 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000010534 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10535 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000010536 .addReg(X86::RIP)
10537 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010538 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010539 MI->getOperand(3).getTargetFlags())
10540 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000010541 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000010542 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000010543 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000010544 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10545 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000010546 .addReg(0)
10547 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010548 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000010549 MI->getOperand(3).getTargetFlags())
10550 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010551 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010552 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010553 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000010554 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10555 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000010556 .addReg(TII->getGlobalBaseReg(F))
10557 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010558 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010559 MI->getOperand(3).getTargetFlags())
10560 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010561 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010562 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010563 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010564
Dan Gohman14152b42010-07-06 20:24:04 +000010565 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000010566 return BB;
10567}
10568
10569MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000010570X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010571 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000010572 switch (MI->getOpcode()) {
10573 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000010574 case X86::TAILJMPd64:
10575 case X86::TAILJMPr64:
10576 case X86::TAILJMPm64:
10577 assert(!"TAILJMP64 would not be touched here.");
10578 case X86::TCRETURNdi64:
10579 case X86::TCRETURNri64:
10580 case X86::TCRETURNmi64:
10581 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
10582 // On AMD64, additional defs should be added before register allocation.
10583 if (!Subtarget->isTargetWin64()) {
10584 MI->addRegisterDefined(X86::RSI);
10585 MI->addRegisterDefined(X86::RDI);
10586 MI->addRegisterDefined(X86::XMM6);
10587 MI->addRegisterDefined(X86::XMM7);
10588 MI->addRegisterDefined(X86::XMM8);
10589 MI->addRegisterDefined(X86::XMM9);
10590 MI->addRegisterDefined(X86::XMM10);
10591 MI->addRegisterDefined(X86::XMM11);
10592 MI->addRegisterDefined(X86::XMM12);
10593 MI->addRegisterDefined(X86::XMM13);
10594 MI->addRegisterDefined(X86::XMM14);
10595 MI->addRegisterDefined(X86::XMM15);
10596 }
10597 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010598 case X86::WIN_ALLOCA:
10599 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010600 case X86::TLSCall_32:
10601 case X86::TLSCall_64:
10602 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000010603 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000010604 case X86::CMOV_FR32:
10605 case X86::CMOV_FR64:
10606 case X86::CMOV_V4F32:
10607 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000010608 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +000010609 case X86::CMOV_GR16:
10610 case X86::CMOV_GR32:
10611 case X86::CMOV_RFP32:
10612 case X86::CMOV_RFP64:
10613 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010614 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010615
Dale Johannesen849f2142007-07-03 00:53:03 +000010616 case X86::FP32_TO_INT16_IN_MEM:
10617 case X86::FP32_TO_INT32_IN_MEM:
10618 case X86::FP32_TO_INT64_IN_MEM:
10619 case X86::FP64_TO_INT16_IN_MEM:
10620 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000010621 case X86::FP64_TO_INT64_IN_MEM:
10622 case X86::FP80_TO_INT16_IN_MEM:
10623 case X86::FP80_TO_INT32_IN_MEM:
10624 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000010625 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10626 DebugLoc DL = MI->getDebugLoc();
10627
Evan Cheng60c07e12006-07-05 22:17:51 +000010628 // Change the floating point control register to use "round towards zero"
10629 // mode when truncating to an integer value.
10630 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000010631 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000010632 addFrameReference(BuildMI(*BB, MI, DL,
10633 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010634
10635 // Load the old value of the high byte of the control word...
10636 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000010637 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000010638 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010639 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010640
10641 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000010642 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010643 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000010644
10645 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000010646 addFrameReference(BuildMI(*BB, MI, DL,
10647 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010648
10649 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000010650 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010651 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000010652
10653 // Get the X86 opcode to use.
10654 unsigned Opc;
10655 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010656 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000010657 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
10658 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
10659 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
10660 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
10661 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
10662 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000010663 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
10664 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
10665 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000010666 }
10667
10668 X86AddressMode AM;
10669 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000010670 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010671 AM.BaseType = X86AddressMode::RegBase;
10672 AM.Base.Reg = Op.getReg();
10673 } else {
10674 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000010675 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000010676 }
10677 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000010678 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010679 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010680 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000010681 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010682 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010683 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000010684 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010685 AM.GV = Op.getGlobal();
10686 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000010687 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010688 }
Dan Gohman14152b42010-07-06 20:24:04 +000010689 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010690 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000010691
10692 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000010693 addFrameReference(BuildMI(*BB, MI, DL,
10694 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010695
Dan Gohman14152b42010-07-06 20:24:04 +000010696 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000010697 return BB;
10698 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010699 // String/text processing lowering.
10700 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010701 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010702 return EmitPCMP(MI, BB, 3, false /* in-mem */);
10703 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010704 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010705 return EmitPCMP(MI, BB, 3, true /* in-mem */);
10706 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010707 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010708 return EmitPCMP(MI, BB, 5, false /* in mem */);
10709 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010710 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010711 return EmitPCMP(MI, BB, 5, true /* in mem */);
10712
Eric Christopher228232b2010-11-30 07:20:12 +000010713 // Thread synchronization.
10714 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010715 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000010716 case X86::MWAIT:
10717 return EmitMwait(MI, BB);
10718
Eric Christopherb120ab42009-08-18 22:50:32 +000010719 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000010720 case X86::ATOMAND32:
10721 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010722 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010723 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010724 X86::NOT32r, X86::EAX,
10725 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010726 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000010727 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
10728 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010729 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010730 X86::NOT32r, X86::EAX,
10731 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010732 case X86::ATOMXOR32:
10733 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010734 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010735 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010736 X86::NOT32r, X86::EAX,
10737 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010738 case X86::ATOMNAND32:
10739 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010740 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010741 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010742 X86::NOT32r, X86::EAX,
10743 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000010744 case X86::ATOMMIN32:
10745 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
10746 case X86::ATOMMAX32:
10747 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
10748 case X86::ATOMUMIN32:
10749 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
10750 case X86::ATOMUMAX32:
10751 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000010752
10753 case X86::ATOMAND16:
10754 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10755 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010756 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010757 X86::NOT16r, X86::AX,
10758 X86::GR16RegisterClass);
10759 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000010760 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010761 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010762 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010763 X86::NOT16r, X86::AX,
10764 X86::GR16RegisterClass);
10765 case X86::ATOMXOR16:
10766 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
10767 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010768 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010769 X86::NOT16r, X86::AX,
10770 X86::GR16RegisterClass);
10771 case X86::ATOMNAND16:
10772 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10773 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010774 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010775 X86::NOT16r, X86::AX,
10776 X86::GR16RegisterClass, true);
10777 case X86::ATOMMIN16:
10778 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
10779 case X86::ATOMMAX16:
10780 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
10781 case X86::ATOMUMIN16:
10782 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
10783 case X86::ATOMUMAX16:
10784 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
10785
10786 case X86::ATOMAND8:
10787 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10788 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010789 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010790 X86::NOT8r, X86::AL,
10791 X86::GR8RegisterClass);
10792 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000010793 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010794 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010795 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010796 X86::NOT8r, X86::AL,
10797 X86::GR8RegisterClass);
10798 case X86::ATOMXOR8:
10799 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
10800 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010801 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010802 X86::NOT8r, X86::AL,
10803 X86::GR8RegisterClass);
10804 case X86::ATOMNAND8:
10805 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10806 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010807 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010808 X86::NOT8r, X86::AL,
10809 X86::GR8RegisterClass, true);
10810 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010811 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000010812 case X86::ATOMAND64:
10813 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010814 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010815 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010816 X86::NOT64r, X86::RAX,
10817 X86::GR64RegisterClass);
10818 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000010819 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
10820 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010821 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010822 X86::NOT64r, X86::RAX,
10823 X86::GR64RegisterClass);
10824 case X86::ATOMXOR64:
10825 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010826 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010827 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010828 X86::NOT64r, X86::RAX,
10829 X86::GR64RegisterClass);
10830 case X86::ATOMNAND64:
10831 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
10832 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010833 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010834 X86::NOT64r, X86::RAX,
10835 X86::GR64RegisterClass, true);
10836 case X86::ATOMMIN64:
10837 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
10838 case X86::ATOMMAX64:
10839 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
10840 case X86::ATOMUMIN64:
10841 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
10842 case X86::ATOMUMAX64:
10843 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010844
10845 // This group does 64-bit operations on a 32-bit host.
10846 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010847 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010848 X86::AND32rr, X86::AND32rr,
10849 X86::AND32ri, X86::AND32ri,
10850 false);
10851 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010852 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010853 X86::OR32rr, X86::OR32rr,
10854 X86::OR32ri, X86::OR32ri,
10855 false);
10856 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010857 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010858 X86::XOR32rr, X86::XOR32rr,
10859 X86::XOR32ri, X86::XOR32ri,
10860 false);
10861 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010862 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010863 X86::AND32rr, X86::AND32rr,
10864 X86::AND32ri, X86::AND32ri,
10865 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010866 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010867 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010868 X86::ADD32rr, X86::ADC32rr,
10869 X86::ADD32ri, X86::ADC32ri,
10870 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010871 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010872 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010873 X86::SUB32rr, X86::SBB32rr,
10874 X86::SUB32ri, X86::SBB32ri,
10875 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000010876 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010877 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000010878 X86::MOV32rr, X86::MOV32rr,
10879 X86::MOV32ri, X86::MOV32ri,
10880 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010881 case X86::VASTART_SAVE_XMM_REGS:
10882 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000010883
10884 case X86::VAARG_64:
10885 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010886 }
10887}
10888
10889//===----------------------------------------------------------------------===//
10890// X86 Optimization Hooks
10891//===----------------------------------------------------------------------===//
10892
Dan Gohman475871a2008-07-27 21:46:04 +000010893void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000010894 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010895 APInt &KnownZero,
10896 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010897 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000010898 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010899 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000010900 assert((Opc >= ISD::BUILTIN_OP_END ||
10901 Opc == ISD::INTRINSIC_WO_CHAIN ||
10902 Opc == ISD::INTRINSIC_W_CHAIN ||
10903 Opc == ISD::INTRINSIC_VOID) &&
10904 "Should use MaskedValueIsZero if you don't know whether Op"
10905 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010906
Dan Gohmanf4f92f52008-02-13 23:07:24 +000010907 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010908 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000010909 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010910 case X86ISD::ADD:
10911 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000010912 case X86ISD::ADC:
10913 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010914 case X86ISD::SMUL:
10915 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000010916 case X86ISD::INC:
10917 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000010918 case X86ISD::OR:
10919 case X86ISD::XOR:
10920 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010921 // These nodes' second result is a boolean.
10922 if (Op.getResNo() == 0)
10923 break;
10924 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010925 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010926 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
10927 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000010928 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010929 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010930}
Chris Lattner259e97c2006-01-31 19:43:35 +000010931
Owen Andersonbc146b02010-09-21 20:42:50 +000010932unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
10933 unsigned Depth) const {
10934 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
10935 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
10936 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010937
Owen Andersonbc146b02010-09-21 20:42:50 +000010938 // Fallback case.
10939 return 1;
10940}
10941
Evan Cheng206ee9d2006-07-07 08:33:52 +000010942/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000010943/// node is a GlobalAddress + offset.
10944bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000010945 const GlobalValue* &GA,
10946 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000010947 if (N->getOpcode() == X86ISD::Wrapper) {
10948 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010949 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000010950 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010951 return true;
10952 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000010953 }
Evan Chengad4196b2008-05-12 19:56:52 +000010954 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010955}
10956
Evan Cheng206ee9d2006-07-07 08:33:52 +000010957/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
10958/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
10959/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +000010960/// order.
Dan Gohman475871a2008-07-27 21:46:04 +000010961static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010962 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010963 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010964 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000010965
Eli Friedman7a5e5552009-06-07 06:52:44 +000010966 if (VT.getSizeInBits() != 128)
10967 return SDValue();
10968
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010969 // Don't create instructions with illegal types after legalize types has run.
10970 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10971 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
10972 return SDValue();
10973
Nate Begemanfdea31a2010-03-24 20:49:50 +000010974 SmallVector<SDValue, 16> Elts;
10975 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010976 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000010977
Nate Begemanfdea31a2010-03-24 20:49:50 +000010978 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010979}
Evan Chengd880b972008-05-09 21:53:03 +000010980
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010981/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10982/// generation and convert it from being a bunch of shuffles and extracts
10983/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010984static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10985 const TargetLowering &TLI) {
10986 SDValue InputVector = N->getOperand(0);
10987
10988 // Only operate on vectors of 4 elements, where the alternative shuffling
10989 // gets to be more expensive.
10990 if (InputVector.getValueType() != MVT::v4i32)
10991 return SDValue();
10992
10993 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10994 // single use which is a sign-extend or zero-extend, and all elements are
10995 // used.
10996 SmallVector<SDNode *, 4> Uses;
10997 unsigned ExtractedElements = 0;
10998 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10999 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
11000 if (UI.getUse().getResNo() != InputVector.getResNo())
11001 return SDValue();
11002
11003 SDNode *Extract = *UI;
11004 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
11005 return SDValue();
11006
11007 if (Extract->getValueType(0) != MVT::i32)
11008 return SDValue();
11009 if (!Extract->hasOneUse())
11010 return SDValue();
11011 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
11012 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
11013 return SDValue();
11014 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
11015 return SDValue();
11016
11017 // Record which element was extracted.
11018 ExtractedElements |=
11019 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
11020
11021 Uses.push_back(Extract);
11022 }
11023
11024 // If not all the elements were used, this may not be worthwhile.
11025 if (ExtractedElements != 15)
11026 return SDValue();
11027
11028 // Ok, we've now decided to do the transformation.
11029 DebugLoc dl = InputVector.getDebugLoc();
11030
11031 // Store the value to a temporary stack slot.
11032 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000011033 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
11034 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011035
11036 // Replace each use (extract) with a load of the appropriate element.
11037 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
11038 UE = Uses.end(); UI != UE; ++UI) {
11039 SDNode *Extract = *UI;
11040
Nadav Rotem86694292011-05-17 08:31:57 +000011041 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011042 SDValue Idx = Extract->getOperand(1);
11043 unsigned EltSize =
11044 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
11045 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
11046 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
11047
Nadav Rotem86694292011-05-17 08:31:57 +000011048 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011049 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011050
11051 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000011052 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000011053 ScalarAddr, MachinePointerInfo(),
11054 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011055
11056 // Replace the exact with the load.
11057 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
11058 }
11059
11060 // The replacement was made in place; don't return anything.
11061 return SDValue();
11062}
11063
Chris Lattner83e6c992006-10-04 06:57:07 +000011064/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011065static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000011066 const X86Subtarget *Subtarget) {
11067 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000011068 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000011069 // Get the LHS/RHS of the select.
11070 SDValue LHS = N->getOperand(1);
11071 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000011072
Dan Gohman670e5392009-09-21 18:03:22 +000011073 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000011074 // instructions match the semantics of the common C idiom x<y?x:y but not
11075 // x<=y?x:y, because of how they handle negative zero (which can be
11076 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000011077 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000011078 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000011079 Cond.getOpcode() == ISD::SETCC) {
11080 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011081
Chris Lattner47b4ce82009-03-11 05:48:52 +000011082 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000011083 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000011084 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
11085 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011086 switch (CC) {
11087 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011088 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011089 // Converting this to a min would handle NaNs incorrectly, and swapping
11090 // the operands would cause it to handle comparisons between positive
11091 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011092 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011093 if (!UnsafeFPMath &&
11094 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11095 break;
11096 std::swap(LHS, RHS);
11097 }
Dan Gohman670e5392009-09-21 18:03:22 +000011098 Opcode = X86ISD::FMIN;
11099 break;
11100 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011101 // Converting this to a min would handle comparisons between positive
11102 // and negative zero incorrectly.
11103 if (!UnsafeFPMath &&
11104 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
11105 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011106 Opcode = X86ISD::FMIN;
11107 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011108 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011109 // Converting this to a min would handle both negative zeros and NaNs
11110 // incorrectly, but we can swap the operands to fix both.
11111 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011112 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011113 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011114 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011115 Opcode = X86ISD::FMIN;
11116 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011117
Dan Gohman670e5392009-09-21 18:03:22 +000011118 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011119 // Converting this to a max would handle comparisons between positive
11120 // and negative zero incorrectly.
11121 if (!UnsafeFPMath &&
11122 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
11123 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011124 Opcode = X86ISD::FMAX;
11125 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011126 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011127 // Converting this to a max would handle NaNs incorrectly, and swapping
11128 // the operands would cause it to handle comparisons between positive
11129 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011130 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011131 if (!UnsafeFPMath &&
11132 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11133 break;
11134 std::swap(LHS, RHS);
11135 }
Dan Gohman670e5392009-09-21 18:03:22 +000011136 Opcode = X86ISD::FMAX;
11137 break;
11138 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011139 // Converting this to a max would handle both negative zeros and NaNs
11140 // incorrectly, but we can swap the operands to fix both.
11141 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011142 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011143 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011144 case ISD::SETGE:
11145 Opcode = X86ISD::FMAX;
11146 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000011147 }
Dan Gohman670e5392009-09-21 18:03:22 +000011148 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000011149 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
11150 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011151 switch (CC) {
11152 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011153 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011154 // Converting this to a min would handle comparisons between positive
11155 // and negative zero incorrectly, and swapping the operands would
11156 // cause it to handle NaNs incorrectly.
11157 if (!UnsafeFPMath &&
11158 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000011159 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011160 break;
11161 std::swap(LHS, RHS);
11162 }
Dan Gohman670e5392009-09-21 18:03:22 +000011163 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000011164 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011165 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011166 // Converting this to a min would handle NaNs incorrectly.
11167 if (!UnsafeFPMath &&
11168 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
11169 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011170 Opcode = X86ISD::FMIN;
11171 break;
11172 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011173 // Converting this to a min would handle both negative zeros and NaNs
11174 // incorrectly, but we can swap the operands to fix both.
11175 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011176 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011177 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011178 case ISD::SETGE:
11179 Opcode = X86ISD::FMIN;
11180 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011181
Dan Gohman670e5392009-09-21 18:03:22 +000011182 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011183 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011184 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011185 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011186 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000011187 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011188 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011189 // Converting this to a max would handle comparisons between positive
11190 // and negative zero incorrectly, and swapping the operands would
11191 // cause it to handle NaNs incorrectly.
11192 if (!UnsafeFPMath &&
11193 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000011194 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011195 break;
11196 std::swap(LHS, RHS);
11197 }
Dan Gohman670e5392009-09-21 18:03:22 +000011198 Opcode = X86ISD::FMAX;
11199 break;
11200 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011201 // Converting this to a max would handle both negative zeros and NaNs
11202 // incorrectly, but we can swap the operands to fix both.
11203 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011204 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011205 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011206 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011207 Opcode = X86ISD::FMAX;
11208 break;
11209 }
Chris Lattner83e6c992006-10-04 06:57:07 +000011210 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011211
Chris Lattner47b4ce82009-03-11 05:48:52 +000011212 if (Opcode)
11213 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000011214 }
Eric Christopherfd179292009-08-27 18:07:15 +000011215
Chris Lattnerd1980a52009-03-12 06:52:53 +000011216 // If this is a select between two integer constants, try to do some
11217 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000011218 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
11219 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000011220 // Don't do this for crazy integer types.
11221 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
11222 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000011223 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011224 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000011225
Chris Lattnercee56e72009-03-13 05:53:31 +000011226 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000011227 // Efficiently invertible.
11228 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
11229 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
11230 isa<ConstantSDNode>(Cond.getOperand(1))))) {
11231 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000011232 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011233 }
Eric Christopherfd179292009-08-27 18:07:15 +000011234
Chris Lattnerd1980a52009-03-12 06:52:53 +000011235 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011236 if (FalseC->getAPIntValue() == 0 &&
11237 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011238 if (NeedsCondInvert) // Invert the condition if needed.
11239 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11240 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011241
Chris Lattnerd1980a52009-03-12 06:52:53 +000011242 // Zero extend the condition if needed.
11243 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011244
Chris Lattnercee56e72009-03-13 05:53:31 +000011245 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000011246 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011247 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011248 }
Eric Christopherfd179292009-08-27 18:07:15 +000011249
Chris Lattner97a29a52009-03-13 05:22:11 +000011250 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000011251 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000011252 if (NeedsCondInvert) // Invert the condition if needed.
11253 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11254 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011255
Chris Lattner97a29a52009-03-13 05:22:11 +000011256 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011257 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11258 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011259 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000011260 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000011261 }
Eric Christopherfd179292009-08-27 18:07:15 +000011262
Chris Lattnercee56e72009-03-13 05:53:31 +000011263 // Optimize cases that will turn into an LEA instruction. This requires
11264 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011265 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011266 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011267 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011268
Chris Lattnercee56e72009-03-13 05:53:31 +000011269 bool isFastMultiplier = false;
11270 if (Diff < 10) {
11271 switch ((unsigned char)Diff) {
11272 default: break;
11273 case 1: // result = add base, cond
11274 case 2: // result = lea base( , cond*2)
11275 case 3: // result = lea base(cond, cond*2)
11276 case 4: // result = lea base( , cond*4)
11277 case 5: // result = lea base(cond, cond*4)
11278 case 8: // result = lea base( , cond*8)
11279 case 9: // result = lea base(cond, cond*8)
11280 isFastMultiplier = true;
11281 break;
11282 }
11283 }
Eric Christopherfd179292009-08-27 18:07:15 +000011284
Chris Lattnercee56e72009-03-13 05:53:31 +000011285 if (isFastMultiplier) {
11286 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
11287 if (NeedsCondInvert) // Invert the condition if needed.
11288 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11289 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011290
Chris Lattnercee56e72009-03-13 05:53:31 +000011291 // Zero extend the condition if needed.
11292 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11293 Cond);
11294 // Scale the condition by the difference.
11295 if (Diff != 1)
11296 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11297 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011298
Chris Lattnercee56e72009-03-13 05:53:31 +000011299 // Add the base if non-zero.
11300 if (FalseC->getAPIntValue() != 0)
11301 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11302 SDValue(FalseC, 0));
11303 return Cond;
11304 }
Eric Christopherfd179292009-08-27 18:07:15 +000011305 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011306 }
11307 }
Eric Christopherfd179292009-08-27 18:07:15 +000011308
Dan Gohman475871a2008-07-27 21:46:04 +000011309 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000011310}
11311
Chris Lattnerd1980a52009-03-12 06:52:53 +000011312/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
11313static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
11314 TargetLowering::DAGCombinerInfo &DCI) {
11315 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000011316
Chris Lattnerd1980a52009-03-12 06:52:53 +000011317 // If the flag operand isn't dead, don't touch this CMOV.
11318 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
11319 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000011320
Chris Lattnerd1980a52009-03-12 06:52:53 +000011321 // If this is a select between two integer constants, try to do some
11322 // optimizations. Note that the operands are ordered the opposite of SELECT
11323 // operands.
11324 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
11325 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
11326 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
11327 // larger than FalseC (the false value).
11328 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000011329
Chris Lattnerd1980a52009-03-12 06:52:53 +000011330 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
11331 CC = X86::GetOppositeBranchCondition(CC);
11332 std::swap(TrueC, FalseC);
11333 }
Eric Christopherfd179292009-08-27 18:07:15 +000011334
Chris Lattnerd1980a52009-03-12 06:52:53 +000011335 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011336 // This is efficient for any integer data type (including i8/i16) and
11337 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011338 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
11339 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000011340 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11341 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011342
Chris Lattnerd1980a52009-03-12 06:52:53 +000011343 // Zero extend the condition if needed.
11344 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011345
Chris Lattnerd1980a52009-03-12 06:52:53 +000011346 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
11347 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011348 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011349 if (N->getNumValues() == 2) // Dead flag value?
11350 return DCI.CombineTo(N, Cond, SDValue());
11351 return Cond;
11352 }
Eric Christopherfd179292009-08-27 18:07:15 +000011353
Chris Lattnercee56e72009-03-13 05:53:31 +000011354 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
11355 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000011356 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
11357 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000011358 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11359 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011360
Chris Lattner97a29a52009-03-13 05:22:11 +000011361 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011362 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11363 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011364 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11365 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000011366
Chris Lattner97a29a52009-03-13 05:22:11 +000011367 if (N->getNumValues() == 2) // Dead flag value?
11368 return DCI.CombineTo(N, Cond, SDValue());
11369 return Cond;
11370 }
Eric Christopherfd179292009-08-27 18:07:15 +000011371
Chris Lattnercee56e72009-03-13 05:53:31 +000011372 // Optimize cases that will turn into an LEA instruction. This requires
11373 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011374 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011375 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011376 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011377
Chris Lattnercee56e72009-03-13 05:53:31 +000011378 bool isFastMultiplier = false;
11379 if (Diff < 10) {
11380 switch ((unsigned char)Diff) {
11381 default: break;
11382 case 1: // result = add base, cond
11383 case 2: // result = lea base( , cond*2)
11384 case 3: // result = lea base(cond, cond*2)
11385 case 4: // result = lea base( , cond*4)
11386 case 5: // result = lea base(cond, cond*4)
11387 case 8: // result = lea base( , cond*8)
11388 case 9: // result = lea base(cond, cond*8)
11389 isFastMultiplier = true;
11390 break;
11391 }
11392 }
Eric Christopherfd179292009-08-27 18:07:15 +000011393
Chris Lattnercee56e72009-03-13 05:53:31 +000011394 if (isFastMultiplier) {
11395 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
11396 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000011397 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11398 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000011399 // Zero extend the condition if needed.
11400 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11401 Cond);
11402 // Scale the condition by the difference.
11403 if (Diff != 1)
11404 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11405 DAG.getConstant(Diff, Cond.getValueType()));
11406
11407 // Add the base if non-zero.
11408 if (FalseC->getAPIntValue() != 0)
11409 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11410 SDValue(FalseC, 0));
11411 if (N->getNumValues() == 2) // Dead flag value?
11412 return DCI.CombineTo(N, Cond, SDValue());
11413 return Cond;
11414 }
Eric Christopherfd179292009-08-27 18:07:15 +000011415 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011416 }
11417 }
11418 return SDValue();
11419}
11420
11421
Evan Cheng0b0cd912009-03-28 05:57:29 +000011422/// PerformMulCombine - Optimize a single multiply with constant into two
11423/// in order to implement it with two cheaper instructions, e.g.
11424/// LEA + SHL, LEA + LEA.
11425static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
11426 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000011427 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
11428 return SDValue();
11429
Owen Andersone50ed302009-08-10 22:56:29 +000011430 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011431 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000011432 return SDValue();
11433
11434 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
11435 if (!C)
11436 return SDValue();
11437 uint64_t MulAmt = C->getZExtValue();
11438 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
11439 return SDValue();
11440
11441 uint64_t MulAmt1 = 0;
11442 uint64_t MulAmt2 = 0;
11443 if ((MulAmt % 9) == 0) {
11444 MulAmt1 = 9;
11445 MulAmt2 = MulAmt / 9;
11446 } else if ((MulAmt % 5) == 0) {
11447 MulAmt1 = 5;
11448 MulAmt2 = MulAmt / 5;
11449 } else if ((MulAmt % 3) == 0) {
11450 MulAmt1 = 3;
11451 MulAmt2 = MulAmt / 3;
11452 }
11453 if (MulAmt2 &&
11454 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
11455 DebugLoc DL = N->getDebugLoc();
11456
11457 if (isPowerOf2_64(MulAmt2) &&
11458 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
11459 // If second multiplifer is pow2, issue it first. We want the multiply by
11460 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
11461 // is an add.
11462 std::swap(MulAmt1, MulAmt2);
11463
11464 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000011465 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000011466 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000011467 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000011468 else
Evan Cheng73f24c92009-03-30 21:36:47 +000011469 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000011470 DAG.getConstant(MulAmt1, VT));
11471
Eric Christopherfd179292009-08-27 18:07:15 +000011472 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000011473 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000011474 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000011475 else
Evan Cheng73f24c92009-03-30 21:36:47 +000011476 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000011477 DAG.getConstant(MulAmt2, VT));
11478
11479 // Do not add new nodes to DAG combiner worklist.
11480 DCI.CombineTo(N, NewMul, false);
11481 }
11482 return SDValue();
11483}
11484
Evan Chengad9c0a32009-12-15 00:53:42 +000011485static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
11486 SDValue N0 = N->getOperand(0);
11487 SDValue N1 = N->getOperand(1);
11488 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
11489 EVT VT = N0.getValueType();
11490
11491 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
11492 // since the result of setcc_c is all zero's or all ones.
11493 if (N1C && N0.getOpcode() == ISD::AND &&
11494 N0.getOperand(1).getOpcode() == ISD::Constant) {
11495 SDValue N00 = N0.getOperand(0);
11496 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
11497 ((N00.getOpcode() == ISD::ANY_EXTEND ||
11498 N00.getOpcode() == ISD::ZERO_EXTEND) &&
11499 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
11500 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
11501 APInt ShAmt = N1C->getAPIntValue();
11502 Mask = Mask.shl(ShAmt);
11503 if (Mask != 0)
11504 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
11505 N00, DAG.getConstant(Mask, VT));
11506 }
11507 }
11508
11509 return SDValue();
11510}
Evan Cheng0b0cd912009-03-28 05:57:29 +000011511
Nate Begeman740ab032009-01-26 00:52:55 +000011512/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
11513/// when possible.
11514static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
11515 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000011516 EVT VT = N->getValueType(0);
11517 if (!VT.isVector() && VT.isInteger() &&
11518 N->getOpcode() == ISD::SHL)
11519 return PerformSHLCombine(N, DAG);
11520
Nate Begeman740ab032009-01-26 00:52:55 +000011521 // On X86 with SSE2 support, we can transform this to a vector shift if
11522 // all elements are shifted by the same amount. We can't do this in legalize
11523 // because the a constant vector is typically transformed to a constant pool
11524 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011525 if (!Subtarget->hasSSE2())
11526 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011527
Owen Anderson825b72b2009-08-11 20:47:22 +000011528 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011529 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011530
Mon P Wang3becd092009-01-28 08:12:05 +000011531 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000011532 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000011533 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000011534 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000011535 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
11536 unsigned NumElts = VT.getVectorNumElements();
11537 unsigned i = 0;
11538 for (; i != NumElts; ++i) {
11539 SDValue Arg = ShAmtOp.getOperand(i);
11540 if (Arg.getOpcode() == ISD::UNDEF) continue;
11541 BaseShAmt = Arg;
11542 break;
11543 }
11544 for (; i != NumElts; ++i) {
11545 SDValue Arg = ShAmtOp.getOperand(i);
11546 if (Arg.getOpcode() == ISD::UNDEF) continue;
11547 if (Arg != BaseShAmt) {
11548 return SDValue();
11549 }
11550 }
11551 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000011552 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000011553 SDValue InVec = ShAmtOp.getOperand(0);
11554 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
11555 unsigned NumElts = InVec.getValueType().getVectorNumElements();
11556 unsigned i = 0;
11557 for (; i != NumElts; ++i) {
11558 SDValue Arg = InVec.getOperand(i);
11559 if (Arg.getOpcode() == ISD::UNDEF) continue;
11560 BaseShAmt = Arg;
11561 break;
11562 }
11563 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
11564 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000011565 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000011566 if (C->getZExtValue() == SplatIdx)
11567 BaseShAmt = InVec.getOperand(1);
11568 }
11569 }
11570 if (BaseShAmt.getNode() == 0)
11571 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
11572 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000011573 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011574 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000011575
Mon P Wangefa42202009-09-03 19:56:25 +000011576 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000011577 if (EltVT.bitsGT(MVT::i32))
11578 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
11579 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000011580 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000011581
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011582 // The shift amount is identical so we can do a vector shift.
11583 SDValue ValOp = N->getOperand(0);
11584 switch (N->getOpcode()) {
11585 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000011586 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011587 break;
11588 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011589 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011590 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011591 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011592 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011593 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011594 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011595 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011596 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011597 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011598 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011599 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011600 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011601 break;
11602 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000011603 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011604 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011605 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011606 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011607 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011608 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011609 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011610 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011611 break;
11612 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011613 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011614 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011615 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011616 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011617 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011618 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011619 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011620 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011621 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011622 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011623 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011624 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011625 break;
Nate Begeman740ab032009-01-26 00:52:55 +000011626 }
11627 return SDValue();
11628}
11629
Nate Begemanb65c1752010-12-17 22:55:37 +000011630
11631static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
11632 TargetLowering::DAGCombinerInfo &DCI,
11633 const X86Subtarget *Subtarget) {
11634 if (DCI.isBeforeLegalizeOps())
11635 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011636
Nate Begemanb65c1752010-12-17 22:55:37 +000011637 // Want to form PANDN nodes, in the hopes of then easily combining them with
11638 // OR and AND nodes to form PBLEND/PSIGN.
11639 EVT VT = N->getValueType(0);
11640 if (VT != MVT::v2i64)
11641 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011642
Nate Begemanb65c1752010-12-17 22:55:37 +000011643 SDValue N0 = N->getOperand(0);
11644 SDValue N1 = N->getOperand(1);
11645 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011646
Nate Begemanb65c1752010-12-17 22:55:37 +000011647 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011648 if (N0.getOpcode() == ISD::XOR &&
Nate Begemanb65c1752010-12-17 22:55:37 +000011649 ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
11650 return DAG.getNode(X86ISD::PANDN, DL, VT, N0.getOperand(0), N1);
11651
11652 // Check RHS for vnot
11653 if (N1.getOpcode() == ISD::XOR &&
11654 ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
11655 return DAG.getNode(X86ISD::PANDN, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011656
Nate Begemanb65c1752010-12-17 22:55:37 +000011657 return SDValue();
11658}
11659
Evan Cheng760d1942010-01-04 21:22:48 +000011660static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000011661 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000011662 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000011663 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000011664 return SDValue();
11665
Evan Cheng760d1942010-01-04 21:22:48 +000011666 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000011667 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000011668 return SDValue();
11669
Evan Cheng760d1942010-01-04 21:22:48 +000011670 SDValue N0 = N->getOperand(0);
11671 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011672
Nate Begemanb65c1752010-12-17 22:55:37 +000011673 // look for psign/blend
11674 if (Subtarget->hasSSSE3()) {
11675 if (VT == MVT::v2i64) {
11676 // Canonicalize pandn to RHS
11677 if (N0.getOpcode() == X86ISD::PANDN)
11678 std::swap(N0, N1);
11679 // or (and (m, x), (pandn m, y))
11680 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::PANDN) {
11681 SDValue Mask = N1.getOperand(0);
11682 SDValue X = N1.getOperand(1);
11683 SDValue Y;
11684 if (N0.getOperand(0) == Mask)
11685 Y = N0.getOperand(1);
11686 if (N0.getOperand(1) == Mask)
11687 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011688
Nate Begemanb65c1752010-12-17 22:55:37 +000011689 // Check to see if the mask appeared in both the AND and PANDN and
11690 if (!Y.getNode())
11691 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011692
Nate Begemanb65c1752010-12-17 22:55:37 +000011693 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
11694 if (Mask.getOpcode() != ISD::BITCAST ||
11695 X.getOpcode() != ISD::BITCAST ||
11696 Y.getOpcode() != ISD::BITCAST)
11697 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011698
Nate Begemanb65c1752010-12-17 22:55:37 +000011699 // Look through mask bitcast.
11700 Mask = Mask.getOperand(0);
11701 EVT MaskVT = Mask.getValueType();
11702
11703 // Validate that the Mask operand is a vector sra node. The sra node
11704 // will be an intrinsic.
11705 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
11706 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011707
Nate Begemanb65c1752010-12-17 22:55:37 +000011708 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
11709 // there is no psrai.b
11710 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
11711 case Intrinsic::x86_sse2_psrai_w:
11712 case Intrinsic::x86_sse2_psrai_d:
11713 break;
11714 default: return SDValue();
11715 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011716
Nate Begemanb65c1752010-12-17 22:55:37 +000011717 // Check that the SRA is all signbits.
11718 SDValue SraC = Mask.getOperand(2);
11719 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
11720 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
11721 if ((SraAmt + 1) != EltBits)
11722 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011723
Nate Begemanb65c1752010-12-17 22:55:37 +000011724 DebugLoc DL = N->getDebugLoc();
11725
11726 // Now we know we at least have a plendvb with the mask val. See if
11727 // we can form a psignb/w/d.
11728 // psign = x.type == y.type == mask.type && y = sub(0, x);
11729 X = X.getOperand(0);
11730 Y = Y.getOperand(0);
11731 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
11732 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
11733 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
11734 unsigned Opc = 0;
11735 switch (EltBits) {
11736 case 8: Opc = X86ISD::PSIGNB; break;
11737 case 16: Opc = X86ISD::PSIGNW; break;
11738 case 32: Opc = X86ISD::PSIGND; break;
11739 default: break;
11740 }
11741 if (Opc) {
11742 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
11743 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
11744 }
11745 }
11746 // PBLENDVB only available on SSE 4.1
11747 if (!Subtarget->hasSSE41())
11748 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011749
Nate Begemanb65c1752010-12-17 22:55:37 +000011750 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
11751 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
11752 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000011753 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000011754 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
11755 }
11756 }
11757 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011758
Nate Begemanb65c1752010-12-17 22:55:37 +000011759 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000011760 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
11761 std::swap(N0, N1);
11762 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
11763 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000011764 if (!N0.hasOneUse() || !N1.hasOneUse())
11765 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000011766
11767 SDValue ShAmt0 = N0.getOperand(1);
11768 if (ShAmt0.getValueType() != MVT::i8)
11769 return SDValue();
11770 SDValue ShAmt1 = N1.getOperand(1);
11771 if (ShAmt1.getValueType() != MVT::i8)
11772 return SDValue();
11773 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
11774 ShAmt0 = ShAmt0.getOperand(0);
11775 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
11776 ShAmt1 = ShAmt1.getOperand(0);
11777
11778 DebugLoc DL = N->getDebugLoc();
11779 unsigned Opc = X86ISD::SHLD;
11780 SDValue Op0 = N0.getOperand(0);
11781 SDValue Op1 = N1.getOperand(0);
11782 if (ShAmt0.getOpcode() == ISD::SUB) {
11783 Opc = X86ISD::SHRD;
11784 std::swap(Op0, Op1);
11785 std::swap(ShAmt0, ShAmt1);
11786 }
11787
Evan Cheng8b1190a2010-04-28 01:18:01 +000011788 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000011789 if (ShAmt1.getOpcode() == ISD::SUB) {
11790 SDValue Sum = ShAmt1.getOperand(0);
11791 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000011792 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
11793 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
11794 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
11795 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000011796 return DAG.getNode(Opc, DL, VT,
11797 Op0, Op1,
11798 DAG.getNode(ISD::TRUNCATE, DL,
11799 MVT::i8, ShAmt0));
11800 }
11801 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
11802 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
11803 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000011804 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000011805 return DAG.getNode(Opc, DL, VT,
11806 N0.getOperand(0), N1.getOperand(0),
11807 DAG.getNode(ISD::TRUNCATE, DL,
11808 MVT::i8, ShAmt0));
11809 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011810
Evan Cheng760d1942010-01-04 21:22:48 +000011811 return SDValue();
11812}
11813
Chris Lattner149a4e52008-02-22 02:09:43 +000011814/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011815static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000011816 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000011817 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
11818 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000011819 // A preferable solution to the general problem is to figure out the right
11820 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000011821
11822 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000011823 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000011824 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000011825 if (VT.getSizeInBits() != 64)
11826 return SDValue();
11827
Devang Patel578efa92009-06-05 21:57:13 +000011828 const Function *F = DAG.getMachineFunction().getFunction();
11829 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000011830 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000011831 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000011832 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000011833 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000011834 isa<LoadSDNode>(St->getValue()) &&
11835 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
11836 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011837 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011838 LoadSDNode *Ld = 0;
11839 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000011840 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000011841 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011842 // Must be a store of a load. We currently handle two cases: the load
11843 // is a direct child, and it's under an intervening TokenFactor. It is
11844 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000011845 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000011846 Ld = cast<LoadSDNode>(St->getChain());
11847 else if (St->getValue().hasOneUse() &&
11848 ChainVal->getOpcode() == ISD::TokenFactor) {
11849 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011850 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000011851 TokenFactorIndex = i;
11852 Ld = cast<LoadSDNode>(St->getValue());
11853 } else
11854 Ops.push_back(ChainVal->getOperand(i));
11855 }
11856 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000011857
Evan Cheng536e6672009-03-12 05:59:15 +000011858 if (!Ld || !ISD::isNormalLoad(Ld))
11859 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011860
Evan Cheng536e6672009-03-12 05:59:15 +000011861 // If this is not the MMX case, i.e. we are just turning i64 load/store
11862 // into f64 load/store, avoid the transformation if there are multiple
11863 // uses of the loaded value.
11864 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
11865 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011866
Evan Cheng536e6672009-03-12 05:59:15 +000011867 DebugLoc LdDL = Ld->getDebugLoc();
11868 DebugLoc StDL = N->getDebugLoc();
11869 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
11870 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
11871 // pair instead.
11872 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011873 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000011874 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
11875 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011876 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011877 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000011878 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000011879 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000011880 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000011881 Ops.size());
11882 }
Evan Cheng536e6672009-03-12 05:59:15 +000011883 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011884 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011885 St->isVolatile(), St->isNonTemporal(),
11886 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000011887 }
Evan Cheng536e6672009-03-12 05:59:15 +000011888
11889 // Otherwise, lower to two pairs of 32-bit loads / stores.
11890 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011891 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
11892 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011893
Owen Anderson825b72b2009-08-11 20:47:22 +000011894 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011895 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011896 Ld->isVolatile(), Ld->isNonTemporal(),
11897 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000011898 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011899 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000011900 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011901 MinAlign(Ld->getAlignment(), 4));
11902
11903 SDValue NewChain = LoLd.getValue(1);
11904 if (TokenFactorIndex != -1) {
11905 Ops.push_back(LoLd);
11906 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000011907 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000011908 Ops.size());
11909 }
11910
11911 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011912 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
11913 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011914
11915 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011916 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011917 St->isVolatile(), St->isNonTemporal(),
11918 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011919 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011920 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000011921 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011922 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011923 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000011924 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000011925 }
Dan Gohman475871a2008-07-27 21:46:04 +000011926 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000011927}
11928
Chris Lattner6cf73262008-01-25 06:14:17 +000011929/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
11930/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011931static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000011932 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
11933 // F[X]OR(0.0, x) -> x
11934 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000011935 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11936 if (C->getValueAPF().isPosZero())
11937 return N->getOperand(1);
11938 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11939 if (C->getValueAPF().isPosZero())
11940 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000011941 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011942}
11943
11944/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011945static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000011946 // FAND(0.0, x) -> 0.0
11947 // FAND(x, 0.0) -> 0.0
11948 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11949 if (C->getValueAPF().isPosZero())
11950 return N->getOperand(0);
11951 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11952 if (C->getValueAPF().isPosZero())
11953 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000011954 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011955}
11956
Dan Gohmane5af2d32009-01-29 01:59:02 +000011957static SDValue PerformBTCombine(SDNode *N,
11958 SelectionDAG &DAG,
11959 TargetLowering::DAGCombinerInfo &DCI) {
11960 // BT ignores high bits in the bit index operand.
11961 SDValue Op1 = N->getOperand(1);
11962 if (Op1.hasOneUse()) {
11963 unsigned BitWidth = Op1.getValueSizeInBits();
11964 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
11965 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011966 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
11967 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000011968 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000011969 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
11970 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
11971 DCI.CommitTargetLoweringOpt(TLO);
11972 }
11973 return SDValue();
11974}
Chris Lattner83e6c992006-10-04 06:57:07 +000011975
Eli Friedman7a5e5552009-06-07 06:52:44 +000011976static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
11977 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011978 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000011979 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000011980 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000011981 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000011982 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000011983 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011984 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011985 }
11986 return SDValue();
11987}
11988
Evan Cheng2e489c42009-12-16 00:53:11 +000011989static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
11990 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
11991 // (and (i32 x86isd::setcc_carry), 1)
11992 // This eliminates the zext. This transformation is necessary because
11993 // ISD::SETCC is always legalized to i8.
11994 DebugLoc dl = N->getDebugLoc();
11995 SDValue N0 = N->getOperand(0);
11996 EVT VT = N->getValueType(0);
11997 if (N0.getOpcode() == ISD::AND &&
11998 N0.hasOneUse() &&
11999 N0.getOperand(0).hasOneUse()) {
12000 SDValue N00 = N0.getOperand(0);
12001 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
12002 return SDValue();
12003 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
12004 if (!C || C->getZExtValue() != 1)
12005 return SDValue();
12006 return DAG.getNode(ISD::AND, dl, VT,
12007 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
12008 N00.getOperand(0), N00.getOperand(1)),
12009 DAG.getConstant(1, VT));
12010 }
12011
12012 return SDValue();
12013}
12014
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012015// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
12016static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
12017 unsigned X86CC = N->getConstantOperandVal(0);
12018 SDValue EFLAG = N->getOperand(1);
12019 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012020
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012021 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
12022 // a zext and produces an all-ones bit which is more useful than 0/1 in some
12023 // cases.
12024 if (X86CC == X86::COND_B)
12025 return DAG.getNode(ISD::AND, DL, MVT::i8,
12026 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
12027 DAG.getConstant(X86CC, MVT::i8), EFLAG),
12028 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012029
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012030 return SDValue();
12031}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012032
Chris Lattner23a01992010-12-20 01:37:09 +000012033// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
12034static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
12035 X86TargetLowering::DAGCombinerInfo &DCI) {
12036 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
12037 // the result is either zero or one (depending on the input carry bit).
12038 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
12039 if (X86::isZeroNode(N->getOperand(0)) &&
12040 X86::isZeroNode(N->getOperand(1)) &&
12041 // We don't have a good way to replace an EFLAGS use, so only do this when
12042 // dead right now.
12043 SDValue(N, 1).use_empty()) {
12044 DebugLoc DL = N->getDebugLoc();
12045 EVT VT = N->getValueType(0);
12046 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
12047 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
12048 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
12049 DAG.getConstant(X86::COND_B,MVT::i8),
12050 N->getOperand(2)),
12051 DAG.getConstant(1, VT));
12052 return DCI.CombineTo(N, Res1, CarryOut);
12053 }
12054
12055 return SDValue();
12056}
12057
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012058// fold (add Y, (sete X, 0)) -> adc 0, Y
12059// (add Y, (setne X, 0)) -> sbb -1, Y
12060// (sub (sete X, 0), Y) -> sbb 0, Y
12061// (sub (setne X, 0), Y) -> adc -1, Y
12062static SDValue OptimizeConditonalInDecrement(SDNode *N, SelectionDAG &DAG) {
12063 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012064
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012065 // Look through ZExts.
12066 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
12067 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
12068 return SDValue();
12069
12070 SDValue SetCC = Ext.getOperand(0);
12071 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
12072 return SDValue();
12073
12074 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
12075 if (CC != X86::COND_E && CC != X86::COND_NE)
12076 return SDValue();
12077
12078 SDValue Cmp = SetCC.getOperand(1);
12079 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000012080 !X86::isZeroNode(Cmp.getOperand(1)) ||
12081 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012082 return SDValue();
12083
12084 SDValue CmpOp0 = Cmp.getOperand(0);
12085 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
12086 DAG.getConstant(1, CmpOp0.getValueType()));
12087
12088 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
12089 if (CC == X86::COND_NE)
12090 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
12091 DL, OtherVal.getValueType(), OtherVal,
12092 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
12093 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
12094 DL, OtherVal.getValueType(), OtherVal,
12095 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
12096}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012097
Dan Gohman475871a2008-07-27 21:46:04 +000012098SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000012099 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012100 SelectionDAG &DAG = DCI.DAG;
12101 switch (N->getOpcode()) {
12102 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012103 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012104 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000012105 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000012106 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012107 case ISD::ADD:
12108 case ISD::SUB: return OptimizeConditonalInDecrement(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000012109 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000012110 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000012111 case ISD::SHL:
12112 case ISD::SRA:
12113 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000012114 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000012115 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000012116 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000012117 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000012118 case X86ISD::FOR: return PerformFORCombine(N, DAG);
12119 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000012120 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000012121 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000012122 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012123 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012124 case X86ISD::SHUFPS: // Handle all target specific shuffles
12125 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000012126 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012127 case X86ISD::PUNPCKHBW:
12128 case X86ISD::PUNPCKHWD:
12129 case X86ISD::PUNPCKHDQ:
12130 case X86ISD::PUNPCKHQDQ:
12131 case X86ISD::UNPCKHPS:
12132 case X86ISD::UNPCKHPD:
12133 case X86ISD::PUNPCKLBW:
12134 case X86ISD::PUNPCKLWD:
12135 case X86ISD::PUNPCKLDQ:
12136 case X86ISD::PUNPCKLQDQ:
12137 case X86ISD::UNPCKLPS:
12138 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000012139 case X86ISD::VUNPCKLPS:
12140 case X86ISD::VUNPCKLPD:
12141 case X86ISD::VUNPCKLPSY:
12142 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012143 case X86ISD::MOVHLPS:
12144 case X86ISD::MOVLHPS:
12145 case X86ISD::PSHUFD:
12146 case X86ISD::PSHUFHW:
12147 case X86ISD::PSHUFLW:
12148 case X86ISD::MOVSS:
12149 case X86ISD::MOVSD:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012150 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012151 }
12152
Dan Gohman475871a2008-07-27 21:46:04 +000012153 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012154}
12155
Evan Chenge5b51ac2010-04-17 06:13:15 +000012156/// isTypeDesirableForOp - Return true if the target has native support for
12157/// the specified value type and it is 'desirable' to use the type for the
12158/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
12159/// instruction encodings are longer and some i16 instructions are slow.
12160bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
12161 if (!isTypeLegal(VT))
12162 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012163 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000012164 return true;
12165
12166 switch (Opc) {
12167 default:
12168 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000012169 case ISD::LOAD:
12170 case ISD::SIGN_EXTEND:
12171 case ISD::ZERO_EXTEND:
12172 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012173 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012174 case ISD::SRL:
12175 case ISD::SUB:
12176 case ISD::ADD:
12177 case ISD::MUL:
12178 case ISD::AND:
12179 case ISD::OR:
12180 case ISD::XOR:
12181 return false;
12182 }
12183}
12184
12185/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000012186/// beneficial for dag combiner to promote the specified node. If true, it
12187/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000012188bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012189 EVT VT = Op.getValueType();
12190 if (VT != MVT::i16)
12191 return false;
12192
Evan Cheng4c26e932010-04-19 19:29:22 +000012193 bool Promote = false;
12194 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012195 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000012196 default: break;
12197 case ISD::LOAD: {
12198 LoadSDNode *LD = cast<LoadSDNode>(Op);
12199 // If the non-extending load has a single use and it's not live out, then it
12200 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012201 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
12202 Op.hasOneUse()*/) {
12203 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
12204 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
12205 // The only case where we'd want to promote LOAD (rather then it being
12206 // promoted as an operand is when it's only use is liveout.
12207 if (UI->getOpcode() != ISD::CopyToReg)
12208 return false;
12209 }
12210 }
Evan Cheng4c26e932010-04-19 19:29:22 +000012211 Promote = true;
12212 break;
12213 }
12214 case ISD::SIGN_EXTEND:
12215 case ISD::ZERO_EXTEND:
12216 case ISD::ANY_EXTEND:
12217 Promote = true;
12218 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012219 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012220 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000012221 SDValue N0 = Op.getOperand(0);
12222 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000012223 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000012224 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012225 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012226 break;
12227 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000012228 case ISD::ADD:
12229 case ISD::MUL:
12230 case ISD::AND:
12231 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000012232 case ISD::XOR:
12233 Commute = true;
12234 // fallthrough
12235 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012236 SDValue N0 = Op.getOperand(0);
12237 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000012238 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012239 return false;
12240 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000012241 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012242 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000012243 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012244 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012245 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012246 }
12247 }
12248
12249 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000012250 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012251}
12252
Evan Cheng60c07e12006-07-05 22:17:51 +000012253//===----------------------------------------------------------------------===//
12254// X86 Inline Assembly Support
12255//===----------------------------------------------------------------------===//
12256
Chris Lattnerb8105652009-07-20 17:51:36 +000012257bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
12258 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000012259
12260 std::string AsmStr = IA->getAsmString();
12261
12262 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000012263 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000012264 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000012265
12266 switch (AsmPieces.size()) {
12267 default: return false;
12268 case 1:
12269 AsmStr = AsmPieces[0];
12270 AsmPieces.clear();
12271 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
12272
Chris Lattner7a2bdde2011-04-15 05:18:47 +000012273 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000012274 // we will turn this bswap into something that will be lowered to logical ops
12275 // instead of emitting the bswap asm. For now, we don't support 486 or lower
12276 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000012277 // bswap $0
12278 if (AsmPieces.size() == 2 &&
12279 (AsmPieces[0] == "bswap" ||
12280 AsmPieces[0] == "bswapq" ||
12281 AsmPieces[0] == "bswapl") &&
12282 (AsmPieces[1] == "$0" ||
12283 AsmPieces[1] == "${0:q}")) {
12284 // No need to check constraints, nothing other than the equivalent of
12285 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000012286 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12287 if (!Ty || Ty->getBitWidth() % 16 != 0)
12288 return false;
12289 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000012290 }
12291 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012292 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000012293 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000012294 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000012295 AsmPieces[1] == "$$8," &&
12296 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000012297 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
12298 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012299 const std::string &ConstraintsStr = IA->getConstraintString();
12300 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000012301 std::sort(AsmPieces.begin(), AsmPieces.end());
12302 if (AsmPieces.size() == 4 &&
12303 AsmPieces[0] == "~{cc}" &&
12304 AsmPieces[1] == "~{dirflag}" &&
12305 AsmPieces[2] == "~{flags}" &&
12306 AsmPieces[3] == "~{fpsr}") {
Evan Cheng55d42002011-01-08 01:24:27 +000012307 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12308 if (!Ty || Ty->getBitWidth() % 16 != 0)
12309 return false;
12310 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000012311 }
Chris Lattnerb8105652009-07-20 17:51:36 +000012312 }
12313 break;
12314 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000012315 if (CI->getType()->isIntegerTy(32) &&
12316 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
12317 SmallVector<StringRef, 4> Words;
12318 SplitString(AsmPieces[0], Words, " \t,");
12319 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
12320 Words[2] == "${0:w}") {
12321 Words.clear();
12322 SplitString(AsmPieces[1], Words, " \t,");
12323 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
12324 Words[2] == "$0") {
12325 Words.clear();
12326 SplitString(AsmPieces[2], Words, " \t,");
12327 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
12328 Words[2] == "${0:w}") {
12329 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012330 const std::string &ConstraintsStr = IA->getConstraintString();
12331 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000012332 std::sort(AsmPieces.begin(), AsmPieces.end());
12333 if (AsmPieces.size() == 4 &&
12334 AsmPieces[0] == "~{cc}" &&
12335 AsmPieces[1] == "~{dirflag}" &&
12336 AsmPieces[2] == "~{flags}" &&
12337 AsmPieces[3] == "~{fpsr}") {
Evan Cheng55d42002011-01-08 01:24:27 +000012338 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12339 if (!Ty || Ty->getBitWidth() % 16 != 0)
12340 return false;
12341 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000012342 }
12343 }
12344 }
12345 }
12346 }
Evan Cheng55d42002011-01-08 01:24:27 +000012347
12348 if (CI->getType()->isIntegerTy(64)) {
12349 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
12350 if (Constraints.size() >= 2 &&
12351 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
12352 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
12353 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
12354 SmallVector<StringRef, 4> Words;
12355 SplitString(AsmPieces[0], Words, " \t");
12356 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000012357 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012358 SplitString(AsmPieces[1], Words, " \t");
12359 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
12360 Words.clear();
12361 SplitString(AsmPieces[2], Words, " \t,");
12362 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
12363 Words[2] == "%edx") {
12364 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12365 if (!Ty || Ty->getBitWidth() % 16 != 0)
12366 return false;
12367 return IntrinsicLowering::LowerToByteSwap(CI);
12368 }
Chris Lattnerb8105652009-07-20 17:51:36 +000012369 }
12370 }
12371 }
12372 }
12373 break;
12374 }
12375 return false;
12376}
12377
12378
12379
Chris Lattnerf4dff842006-07-11 02:54:03 +000012380/// getConstraintType - Given a constraint letter, return the type of
12381/// constraint it is for this target.
12382X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000012383X86TargetLowering::getConstraintType(const std::string &Constraint) const {
12384 if (Constraint.size() == 1) {
12385 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000012386 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000012387 case 'q':
12388 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000012389 case 'f':
12390 case 't':
12391 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000012392 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000012393 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000012394 case 'Y':
12395 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000012396 case 'a':
12397 case 'b':
12398 case 'c':
12399 case 'd':
12400 case 'S':
12401 case 'D':
12402 case 'A':
12403 return C_Register;
12404 case 'I':
12405 case 'J':
12406 case 'K':
12407 case 'L':
12408 case 'M':
12409 case 'N':
12410 case 'G':
12411 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000012412 case 'e':
12413 case 'Z':
12414 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000012415 default:
12416 break;
12417 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000012418 }
Chris Lattner4234f572007-03-25 02:14:49 +000012419 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000012420}
12421
John Thompson44ab89e2010-10-29 17:29:13 +000012422/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000012423/// This object must already have been set up with the operand type
12424/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000012425TargetLowering::ConstraintWeight
12426 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000012427 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000012428 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012429 Value *CallOperandVal = info.CallOperandVal;
12430 // If we don't have a value, we can't do a match,
12431 // but allow it at the lowest weight.
12432 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000012433 return CW_Default;
12434 const Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000012435 // Look at the constraint type.
12436 switch (*constraint) {
12437 default:
John Thompson44ab89e2010-10-29 17:29:13 +000012438 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
12439 case 'R':
12440 case 'q':
12441 case 'Q':
12442 case 'a':
12443 case 'b':
12444 case 'c':
12445 case 'd':
12446 case 'S':
12447 case 'D':
12448 case 'A':
12449 if (CallOperandVal->getType()->isIntegerTy())
12450 weight = CW_SpecificReg;
12451 break;
12452 case 'f':
12453 case 't':
12454 case 'u':
12455 if (type->isFloatingPointTy())
12456 weight = CW_SpecificReg;
12457 break;
12458 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000012459 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000012460 weight = CW_SpecificReg;
12461 break;
12462 case 'x':
12463 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012464 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000012465 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012466 break;
12467 case 'I':
12468 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
12469 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000012470 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012471 }
12472 break;
John Thompson44ab89e2010-10-29 17:29:13 +000012473 case 'J':
12474 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12475 if (C->getZExtValue() <= 63)
12476 weight = CW_Constant;
12477 }
12478 break;
12479 case 'K':
12480 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12481 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
12482 weight = CW_Constant;
12483 }
12484 break;
12485 case 'L':
12486 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12487 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
12488 weight = CW_Constant;
12489 }
12490 break;
12491 case 'M':
12492 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12493 if (C->getZExtValue() <= 3)
12494 weight = CW_Constant;
12495 }
12496 break;
12497 case 'N':
12498 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12499 if (C->getZExtValue() <= 0xff)
12500 weight = CW_Constant;
12501 }
12502 break;
12503 case 'G':
12504 case 'C':
12505 if (dyn_cast<ConstantFP>(CallOperandVal)) {
12506 weight = CW_Constant;
12507 }
12508 break;
12509 case 'e':
12510 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12511 if ((C->getSExtValue() >= -0x80000000LL) &&
12512 (C->getSExtValue() <= 0x7fffffffLL))
12513 weight = CW_Constant;
12514 }
12515 break;
12516 case 'Z':
12517 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12518 if (C->getZExtValue() <= 0xffffffff)
12519 weight = CW_Constant;
12520 }
12521 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012522 }
12523 return weight;
12524}
12525
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012526/// LowerXConstraint - try to replace an X constraint, which matches anything,
12527/// with another that has more specific requirements based on the type of the
12528/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000012529const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000012530LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000012531 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
12532 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000012533 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012534 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000012535 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012536 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000012537 return "x";
12538 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012539
Chris Lattner5e764232008-04-26 23:02:14 +000012540 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012541}
12542
Chris Lattner48884cd2007-08-25 00:47:38 +000012543/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
12544/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000012545void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000012546 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000012547 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000012548 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000012549 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000012550
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012551 switch (Constraint) {
12552 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000012553 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000012554 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012555 if (C->getZExtValue() <= 31) {
12556 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012557 break;
12558 }
Devang Patel84f7fd22007-03-17 00:13:28 +000012559 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012560 return;
Evan Cheng364091e2008-09-22 23:57:37 +000012561 case 'J':
12562 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012563 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000012564 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12565 break;
12566 }
12567 }
12568 return;
12569 case 'K':
12570 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012571 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000012572 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12573 break;
12574 }
12575 }
12576 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000012577 case 'N':
12578 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012579 if (C->getZExtValue() <= 255) {
12580 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012581 break;
12582 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000012583 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012584 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000012585 case 'e': {
12586 // 32-bit signed value
12587 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012588 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12589 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012590 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012591 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000012592 break;
12593 }
12594 // FIXME gcc accepts some relocatable values here too, but only in certain
12595 // memory models; it's complicated.
12596 }
12597 return;
12598 }
12599 case 'Z': {
12600 // 32-bit unsigned value
12601 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012602 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12603 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012604 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12605 break;
12606 }
12607 }
12608 // FIXME gcc accepts some relocatable values here too, but only in certain
12609 // memory models; it's complicated.
12610 return;
12611 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012612 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012613 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000012614 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012615 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012616 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000012617 break;
12618 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012619
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012620 // In any sort of PIC mode addresses need to be computed at runtime by
12621 // adding in a register or some sort of table lookup. These can't
12622 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000012623 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012624 return;
12625
Chris Lattnerdc43a882007-05-03 16:52:29 +000012626 // If we are in non-pic codegen mode, we allow the address of a global (with
12627 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000012628 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012629 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000012630
Chris Lattner49921962009-05-08 18:23:14 +000012631 // Match either (GA), (GA+C), (GA+C1+C2), etc.
12632 while (1) {
12633 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
12634 Offset += GA->getOffset();
12635 break;
12636 } else if (Op.getOpcode() == ISD::ADD) {
12637 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12638 Offset += C->getZExtValue();
12639 Op = Op.getOperand(0);
12640 continue;
12641 }
12642 } else if (Op.getOpcode() == ISD::SUB) {
12643 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12644 Offset += -C->getZExtValue();
12645 Op = Op.getOperand(0);
12646 continue;
12647 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012648 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012649
Chris Lattner49921962009-05-08 18:23:14 +000012650 // Otherwise, this isn't something we can handle, reject it.
12651 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012652 }
Eric Christopherfd179292009-08-27 18:07:15 +000012653
Dan Gohman46510a72010-04-15 01:51:59 +000012654 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012655 // If we require an extra load to get this address, as in PIC mode, we
12656 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000012657 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
12658 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012659 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000012660
Devang Patel0d881da2010-07-06 22:08:15 +000012661 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
12662 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000012663 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012664 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012665 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012666
Gabor Greifba36cb52008-08-28 21:40:38 +000012667 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000012668 Ops.push_back(Result);
12669 return;
12670 }
Dale Johannesen1784d162010-06-25 21:55:36 +000012671 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012672}
12673
Chris Lattner259e97c2006-01-31 19:43:35 +000012674std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000012675getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012676 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000012677 if (Constraint.size() == 1) {
12678 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000012679 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000012680 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000012681 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
12682 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012683 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012684 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
12685 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
12686 X86::R10D,X86::R11D,X86::R12D,
12687 X86::R13D,X86::R14D,X86::R15D,
12688 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012689 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012690 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
12691 X86::SI, X86::DI, X86::R8W,X86::R9W,
12692 X86::R10W,X86::R11W,X86::R12W,
12693 X86::R13W,X86::R14W,X86::R15W,
12694 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012695 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012696 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
12697 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
12698 X86::R10B,X86::R11B,X86::R12B,
12699 X86::R13B,X86::R14B,X86::R15B,
12700 X86::BPL, X86::SPL, 0);
12701
Owen Anderson825b72b2009-08-11 20:47:22 +000012702 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012703 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
12704 X86::RSI, X86::RDI, X86::R8, X86::R9,
12705 X86::R10, X86::R11, X86::R12,
12706 X86::R13, X86::R14, X86::R15,
12707 X86::RBP, X86::RSP, 0);
12708
12709 break;
12710 }
Eric Christopherfd179292009-08-27 18:07:15 +000012711 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000012712 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012713 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012714 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012715 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012716 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012717 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000012718 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012719 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000012720 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
12721 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000012722 }
12723 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012724
Chris Lattner1efa40f2006-02-22 00:56:39 +000012725 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000012726}
Chris Lattnerf76d1802006-07-31 23:26:50 +000012727
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012728std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000012729X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012730 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000012731 // First, see if this is a constraint that directly corresponds to an LLVM
12732 // register class.
12733 if (Constraint.size() == 1) {
12734 // GCC Constraint Letters
12735 switch (Constraint[0]) {
12736 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012737 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000012738 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012739 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000012740 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012741 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000012742 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012743 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000012744 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000012745 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000012746 case 'R': // LEGACY_REGS
12747 if (VT == MVT::i8)
12748 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
12749 if (VT == MVT::i16)
12750 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
12751 if (VT == MVT::i32 || !Subtarget->is64Bit())
12752 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
12753 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012754 case 'f': // FP Stack registers.
12755 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
12756 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000012757 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012758 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012759 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012760 return std::make_pair(0U, X86::RFP64RegisterClass);
12761 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000012762 case 'y': // MMX_REGS if MMX allowed.
12763 if (!Subtarget->hasMMX()) break;
12764 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012765 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012766 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012767 // FALL THROUGH.
12768 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012769 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012770
Owen Anderson825b72b2009-08-11 20:47:22 +000012771 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000012772 default: break;
12773 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012774 case MVT::f32:
12775 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000012776 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012777 case MVT::f64:
12778 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000012779 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012780 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012781 case MVT::v16i8:
12782 case MVT::v8i16:
12783 case MVT::v4i32:
12784 case MVT::v2i64:
12785 case MVT::v4f32:
12786 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000012787 return std::make_pair(0U, X86::VR128RegisterClass);
12788 }
Chris Lattnerad043e82007-04-09 05:11:28 +000012789 break;
12790 }
12791 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012792
Chris Lattnerf76d1802006-07-31 23:26:50 +000012793 // Use the default implementation in TargetLowering to convert the register
12794 // constraint into a member of a register class.
12795 std::pair<unsigned, const TargetRegisterClass*> Res;
12796 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000012797
12798 // Not found as a standard register?
12799 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012800 // Map st(0) -> st(7) -> ST0
12801 if (Constraint.size() == 7 && Constraint[0] == '{' &&
12802 tolower(Constraint[1]) == 's' &&
12803 tolower(Constraint[2]) == 't' &&
12804 Constraint[3] == '(' &&
12805 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
12806 Constraint[5] == ')' &&
12807 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000012808
Chris Lattner56d77c72009-09-13 22:41:48 +000012809 Res.first = X86::ST0+Constraint[4]-'0';
12810 Res.second = X86::RFP80RegisterClass;
12811 return Res;
12812 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012813
Chris Lattner56d77c72009-09-13 22:41:48 +000012814 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012815 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000012816 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000012817 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012818 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000012819 }
Chris Lattner56d77c72009-09-13 22:41:48 +000012820
12821 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012822 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012823 Res.first = X86::EFLAGS;
12824 Res.second = X86::CCRRegisterClass;
12825 return Res;
12826 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012827
Dale Johannesen330169f2008-11-13 21:52:36 +000012828 // 'A' means EAX + EDX.
12829 if (Constraint == "A") {
12830 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000012831 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012832 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000012833 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000012834 return Res;
12835 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012836
Chris Lattnerf76d1802006-07-31 23:26:50 +000012837 // Otherwise, check to see if this is a register class of the wrong value
12838 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
12839 // turn into {ax},{dx}.
12840 if (Res.second->hasType(VT))
12841 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012842
Chris Lattnerf76d1802006-07-31 23:26:50 +000012843 // All of the single-register GCC register classes map their values onto
12844 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
12845 // really want an 8-bit or 32-bit register, map to the appropriate register
12846 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000012847 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012848 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012849 unsigned DestReg = 0;
12850 switch (Res.first) {
12851 default: break;
12852 case X86::AX: DestReg = X86::AL; break;
12853 case X86::DX: DestReg = X86::DL; break;
12854 case X86::CX: DestReg = X86::CL; break;
12855 case X86::BX: DestReg = X86::BL; break;
12856 }
12857 if (DestReg) {
12858 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012859 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012860 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012861 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012862 unsigned DestReg = 0;
12863 switch (Res.first) {
12864 default: break;
12865 case X86::AX: DestReg = X86::EAX; break;
12866 case X86::DX: DestReg = X86::EDX; break;
12867 case X86::CX: DestReg = X86::ECX; break;
12868 case X86::BX: DestReg = X86::EBX; break;
12869 case X86::SI: DestReg = X86::ESI; break;
12870 case X86::DI: DestReg = X86::EDI; break;
12871 case X86::BP: DestReg = X86::EBP; break;
12872 case X86::SP: DestReg = X86::ESP; break;
12873 }
12874 if (DestReg) {
12875 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012876 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012877 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012878 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012879 unsigned DestReg = 0;
12880 switch (Res.first) {
12881 default: break;
12882 case X86::AX: DestReg = X86::RAX; break;
12883 case X86::DX: DestReg = X86::RDX; break;
12884 case X86::CX: DestReg = X86::RCX; break;
12885 case X86::BX: DestReg = X86::RBX; break;
12886 case X86::SI: DestReg = X86::RSI; break;
12887 case X86::DI: DestReg = X86::RDI; break;
12888 case X86::BP: DestReg = X86::RBP; break;
12889 case X86::SP: DestReg = X86::RSP; break;
12890 }
12891 if (DestReg) {
12892 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012893 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012894 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000012895 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000012896 } else if (Res.second == X86::FR32RegisterClass ||
12897 Res.second == X86::FR64RegisterClass ||
12898 Res.second == X86::VR128RegisterClass) {
12899 // Handle references to XMM physical registers that got mapped into the
12900 // wrong class. This can happen with constraints like {xmm0} where the
12901 // target independent register mapper will just pick the first match it can
12902 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000012903 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012904 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000012905 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012906 Res.second = X86::FR64RegisterClass;
12907 else if (X86::VR128RegisterClass->hasType(VT))
12908 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000012909 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012910
Chris Lattnerf76d1802006-07-31 23:26:50 +000012911 return Res;
12912}