blob: f871b5a7701af86b189fdcc7d1caccd064755a42 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Michael J. Spencerec38de22010-10-10 22:04:20 +000063
Eric Christopher62f35a22010-07-05 19:26:33 +000064 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Michael J. Spencerec38de22010-10-10 22:04:20 +000065
Eric Christopher62f35a22010-07-05 19:26:33 +000066 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
Chris Lattnere019ec12010-12-19 20:07:10 +000067 if (is64Bit)
68 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000069 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +000070 }
Chris Lattnere019ec12010-12-19 20:07:10 +000071
72 if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
73 if (is64Bit)
74 return new X8664_ELFTargetObjectFile(TM);
75 return new X8632_ELFTargetObjectFile(TM);
76 }
77 if (TM.getSubtarget<X86Subtarget>().isTargetCOFF())
78 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000079 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000080}
81
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000082X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000083 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000084 Subtarget = &TM.getSubtarget<X86Subtarget>();
Nate Begeman2ea8ee72010-12-10 00:26:57 +000085 X86ScalarSSEf64 = Subtarget->hasXMMInt();
86 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +000087 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000090 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000091
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000092 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +000093 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000094
95 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000096 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000097 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000098 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000099 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000100
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000101 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000102 // Setup Windows compiler runtime calls.
103 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000104 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
105 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000106 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000107 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000108 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000109 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
110 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000111 }
112
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000114 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000115 setUseUnderscoreSetJmp(false);
116 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000117 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000118 // MS runtime is weird: it exports _setjmp, but longjmp!
119 setUseUnderscoreSetJmp(true);
120 setUseUnderscoreLongJmp(false);
121 } else {
122 setUseUnderscoreSetJmp(true);
123 setUseUnderscoreLongJmp(true);
124 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000125
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000128 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000130 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000134
Scott Michelfdc40a02009-02-17 22:15:04 +0000135 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000137 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000139 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
141 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000142
143 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
145 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
146 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
148 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
149 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000150
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000151 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
152 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
155 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000156
Evan Cheng25ab6902006-09-08 06:48:29 +0000157 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
159 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000161 // We have an algorithm for SSE2->double, and we turn this into a
162 // 64-bit FILD followed by conditional FADD for other targets.
163 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000164 // We have an algorithm for SSE2, and we turn this into a 64-bit
165 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000166 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000167 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000168
169 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
170 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
172 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000173
Devang Patel6a784892009-06-05 18:48:29 +0000174 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000175 // SSE has no i16 to fp conversion, only i32
176 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000178 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000183 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000184 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
186 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000187 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000188
Dale Johannesen73328d12007-09-19 23:55:34 +0000189 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
190 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
192 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000193
Evan Cheng02568ff2006-01-30 22:13:22 +0000194 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
195 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
197 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000198
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000199 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000201 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000203 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
205 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000206 }
207
208 // Handle FP_TO_UINT by promoting the destination to a larger signed
209 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Evan Cheng25ab6902006-09-08 06:48:29 +0000214 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
216 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000217 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 // Expand FP_TO_UINT into a select.
220 // FIXME: We would like to use a Custom expander here eventually to do
221 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000224 // With SSE3 we can use fisttpll to convert to a signed i64; without
225 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000227 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000228
Chris Lattner399610a2006-12-05 18:22:22 +0000229 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000230 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000231 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
232 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000233 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000234 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000235 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000236 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000237 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000238 }
Chris Lattner21f66852005-12-23 05:15:23 +0000239
Dan Gohmanb00ee212008-02-18 19:34:53 +0000240 // Scalar integer divide and remainder are lowered to use operations that
241 // produce two results, to match the available instructions. This exposes
242 // the two-result form to trivial CSE, which is able to combine x/y and x%y
243 // into a single instruction.
244 //
245 // Scalar integer multiply-high is also lowered to use two-result
246 // operations, to match the available instructions. However, plain multiply
247 // (low) operations are left as Legal, as there are single-result
248 // instructions for this in x86. Using the two-result multiply instructions
249 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000250 for (unsigned i = 0, e = 4; i != e; ++i) {
251 MVT VT = IntVTs[i];
252 setOperationAction(ISD::MULHS, VT, Expand);
253 setOperationAction(ISD::MULHU, VT, Expand);
254 setOperationAction(ISD::SDIV, VT, Expand);
255 setOperationAction(ISD::UDIV, VT, Expand);
256 setOperationAction(ISD::SREM, VT, Expand);
257 setOperationAction(ISD::UREM, VT, Expand);
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000258
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000259 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000260 setOperationAction(ISD::ADDC, VT, Custom);
261 setOperationAction(ISD::ADDE, VT, Custom);
262 setOperationAction(ISD::SUBC, VT, Custom);
263 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000264 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000283 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
289 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000290 }
291
Benjamin Kramer1292c222010-12-04 20:32:23 +0000292 if (Subtarget->hasPOPCNT()) {
293 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
294 } else {
295 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
296 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
297 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
298 if (Subtarget->is64Bit())
299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 }
301
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
303 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000304
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000306 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000307 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000309 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
311 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
312 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
314 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000315 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
317 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
318 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
322 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000325
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000326 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
330 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000331 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
333 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000334 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000335 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
337 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
338 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
339 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000340 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000341 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000342 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
344 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
345 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000346 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
348 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
349 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000350 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000351
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000352 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000354
Eric Christopher9a9d2752010-07-22 02:48:34 +0000355 // We may not have a libcall for MEMBARRIER so we should lower this.
356 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000357
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000358 // On X86 and X86-64, atomic operations are lowered to locked instructions.
359 // Locked instructions, in turn, have implicit fence semantics (all memory
360 // operations are flushed before issuing the locked instruction, and they
361 // are not buffered), so we can fold away the common pattern of
362 // fence-atomic-fence.
363 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000364
Mon P Wang63307c32008-05-05 19:05:59 +0000365 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000366 for (unsigned i = 0, e = 4; i != e; ++i) {
367 MVT VT = IntVTs[i];
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
370 }
371
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000372 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000380 }
381
Evan Cheng3c992d22006-03-07 02:02:57 +0000382 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000383 if (!Subtarget->isTargetDarwin() &&
384 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000385 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000387 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000388
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
390 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000393 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000394 setExceptionPointerRegister(X86::RAX);
395 setExceptionSelectorRegister(X86::RDX);
396 } else {
397 setExceptionPointerRegister(X86::EAX);
398 setExceptionSelectorRegister(X86::EDX);
399 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
401 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000402
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000406
Nate Begemanacc398c2006-01-25 18:21:52 +0000407 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VASTART , MVT::Other, Custom);
409 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::VAARG , MVT::Other, Custom);
412 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000413 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::VAARG , MVT::Other, Expand);
415 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000416 }
Evan Chengae642192007-03-02 23:16:35 +0000417
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
419 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000422 if (Subtarget->isTargetCygMing() || Subtarget->isTargetWindows())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000426
Evan Chengc7ce29b2009-02-13 22:36:38 +0000427 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000428 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000429 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
431 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000432
Evan Cheng223547a2006-01-31 22:28:30 +0000433 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::FABS , MVT::f64, Custom);
435 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000436
437 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::FNEG , MVT::f64, Custom);
439 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000440
Evan Cheng68c47cb2007-01-05 07:55:56 +0000441 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
443 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000444
Evan Chengd25e9e82006-02-02 00:28:23 +0000445 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::FSIN , MVT::f64, Expand);
447 setOperationAction(ISD::FCOS , MVT::f64, Expand);
448 setOperationAction(ISD::FSIN , MVT::f32, Expand);
449 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000450
Chris Lattnera54aa942006-01-29 06:26:08 +0000451 // Expand FP immediates into loads from the stack, except for the special
452 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453 addLegalFPImmediate(APFloat(+0.0)); // xorpd
454 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000455 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456 // Use SSE for f32, x87 for f64.
457 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
459 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
461 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
471 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472
473 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::FSIN , MVT::f32, Expand);
475 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000476
Nate Begemane1795842008-02-14 08:57:00 +0000477 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 addLegalFPImmediate(APFloat(+0.0f)); // xorps
479 addLegalFPImmediate(APFloat(+0.0)); // FLD0
480 addLegalFPImmediate(APFloat(+1.0)); // FLD1
481 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
482 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
483
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
486 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000487 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000488 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000490 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
492 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000493
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
495 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
496 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
497 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000498
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000499 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
501 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000502 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000503 addLegalFPImmediate(APFloat(+0.0)); // FLD0
504 addLegalFPImmediate(APFloat(+1.0)); // FLD1
505 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
506 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000507 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
508 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
509 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
510 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000511 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000512
Dale Johannesen59a58732007-08-05 18:49:15 +0000513 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000514 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
516 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
517 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000518 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000519 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 addLegalFPImmediate(TmpFlt); // FLD0
521 TmpFlt.changeSign();
522 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000523
524 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000525 APFloat TmpFlt2(+1.0);
526 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt2); // FLD1
529 TmpFlt2.changeSign();
530 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
531 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000532
Evan Chengc7ce29b2009-02-13 22:36:38 +0000533 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
535 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000537 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000538
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
541 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
542 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000543
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::FLOG, MVT::f80, Expand);
545 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
546 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
547 setOperationAction(ISD::FEXP, MVT::f80, Expand);
548 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000549
Mon P Wangf007a8b2008-11-06 05:31:54 +0000550 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000551 // (for widening) or expand (for scalarization). Then we will selectively
552 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
554 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
555 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
570 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
571 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000603 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000604 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
608 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
609 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
610 setTruncStoreAction((MVT::SimpleValueType)VT,
611 (MVT::SimpleValueType)InnerVT, Expand);
612 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
613 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
614 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000615 }
616
Evan Chengc7ce29b2009-02-13 22:36:38 +0000617 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
618 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000619 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000620 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000621 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000622 }
623
Dale Johannesen0488fb62010-09-30 23:57:10 +0000624 // MMX-sized vectors (other than x86mmx) are expected to be expanded
625 // into smaller operations.
626 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
627 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
628 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
629 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
630 setOperationAction(ISD::AND, MVT::v8i8, Expand);
631 setOperationAction(ISD::AND, MVT::v4i16, Expand);
632 setOperationAction(ISD::AND, MVT::v2i32, Expand);
633 setOperationAction(ISD::AND, MVT::v1i64, Expand);
634 setOperationAction(ISD::OR, MVT::v8i8, Expand);
635 setOperationAction(ISD::OR, MVT::v4i16, Expand);
636 setOperationAction(ISD::OR, MVT::v2i32, Expand);
637 setOperationAction(ISD::OR, MVT::v1i64, Expand);
638 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
639 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
640 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
641 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
642 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
643 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
644 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
645 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
646 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
647 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
648 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
649 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
650 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000651 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
652 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
653 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
654 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000655
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000656 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
660 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
661 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
662 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
663 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
664 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
665 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
666 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
667 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
668 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
669 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
670 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000671 }
672
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000673 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000675
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000676 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
677 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
679 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
680 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
681 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
684 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
685 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
686 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
687 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
688 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
689 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
690 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
691 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
692 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
693 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
694 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
695 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
696 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
697 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
698 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000704
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
706 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
707 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
708 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
709 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000710
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000711 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
712 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
713 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
714 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
715 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
716
Evan Cheng2c3ae372006-04-12 21:21:57 +0000717 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
719 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000720 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000721 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000723 // Do not attempt to custom lower non-128-bit vectors
724 if (!VT.is128BitVector())
725 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::BUILD_VECTOR,
727 VT.getSimpleVT().SimpleTy, Custom);
728 setOperationAction(ISD::VECTOR_SHUFFLE,
729 VT.getSimpleVT().SimpleTy, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
731 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000732 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000733
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
735 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
736 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
737 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
739 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000740
Nate Begemancdd1eec2008-02-12 22:51:28 +0000741 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
743 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000744 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000745
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000746 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
748 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000749 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000750
751 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000752 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000753 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000754
Owen Andersond6662ad2009-08-10 20:46:15 +0000755 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000757 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000759 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000761 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000763 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000765 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000766
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000768
Evan Cheng2c3ae372006-04-12 21:21:57 +0000769 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
771 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
772 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
773 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000774
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
776 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000778
Nate Begeman14d12ca2008-02-11 04:19:36 +0000779 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000780 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
781 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
782 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
783 setOperationAction(ISD::FRINT, MVT::f32, Legal);
784 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
785 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
786 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
787 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
788 setOperationAction(ISD::FRINT, MVT::f64, Legal);
789 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
790
Nate Begeman14d12ca2008-02-11 04:19:36 +0000791 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000793
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000794 // Can turn SHL into an integer multiply.
795 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000796 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000797
Nate Begeman14d12ca2008-02-11 04:19:36 +0000798 // i8 and i16 vectors are custom , because the source register and source
799 // source memory operand types are not the same width. f32 vectors are
800 // custom since the immediate controlling the insert encodes additional
801 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
803 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
804 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000806
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
808 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
809 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
810 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000811
812 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
814 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000815 }
816 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000818 if (Subtarget->hasSSE42())
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000820
David Greene9b9838d2009-06-29 16:47:10 +0000821 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
823 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
824 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
825 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000826 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000827
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
829 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
830 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
831 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
832 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
833 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
834 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
835 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
836 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
837 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000838 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
840 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
841 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
842 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000843
844 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
846 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
847 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
848 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
849 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
850 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
851 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
852 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
853 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
854 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
855 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
856 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
857 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
858 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
861 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
862 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
863 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
866 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
867 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
872 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
873 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
874 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
875 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
876 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000877
878#if 0
879 // Not sure we want to do this since there are no 256-bit integer
880 // operations in AVX
881
882 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
883 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
885 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000886
887 // Do not attempt to custom lower non-power-of-2 vectors
888 if (!isPowerOf2_32(VT.getVectorNumElements()))
889 continue;
890
891 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
893 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
894 }
895
896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000899 }
David Greene9b9838d2009-06-29 16:47:10 +0000900#endif
901
902#if 0
903 // Not sure we want to do this since there are no 256-bit integer
904 // operations in AVX
905
906 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
907 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
909 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000910
911 if (!VT.is256BitVector()) {
912 continue;
913 }
914 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000916 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000918 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000920 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000922 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000924 }
925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000927#endif
928 }
929
Evan Cheng6be2c582006-04-05 23:38:46 +0000930 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000932
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000933
Eli Friedman962f5492010-06-02 19:35:46 +0000934 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
935 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000936 //
Eli Friedman962f5492010-06-02 19:35:46 +0000937 // FIXME: We really should do custom legalization for addition and
938 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
939 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000940 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
941 // Add/Sub/Mul with overflow operations are custom lowered.
942 MVT VT = IntVTs[i];
943 setOperationAction(ISD::SADDO, VT, Custom);
944 setOperationAction(ISD::UADDO, VT, Custom);
945 setOperationAction(ISD::SSUBO, VT, Custom);
946 setOperationAction(ISD::USUBO, VT, Custom);
947 setOperationAction(ISD::SMULO, VT, Custom);
948 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +0000949 }
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000950
951 // There are no 8-bit 3-address imul/mul instructions
952 setOperationAction(ISD::SMULO, MVT::i8, Expand);
953 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000954
Evan Chengd54f2d52009-03-31 19:38:51 +0000955 if (!Subtarget->is64Bit()) {
956 // These libcalls are not available in 32-bit.
957 setLibcallName(RTLIB::SHL_I128, 0);
958 setLibcallName(RTLIB::SRL_I128, 0);
959 setLibcallName(RTLIB::SRA_I128, 0);
960 }
961
Evan Cheng206ee9d2006-07-07 08:33:52 +0000962 // We have target-specific dag combine patterns for the following nodes:
963 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000964 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000965 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000966 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000967 setTargetDAGCombine(ISD::SHL);
968 setTargetDAGCombine(ISD::SRA);
969 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000970 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +0000971 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +0000972 setTargetDAGCombine(ISD::ADD);
973 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +0000974 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +0000975 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000976 if (Subtarget->is64Bit())
977 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000978
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000979 computeRegisterProperties();
980
Evan Cheng05219282011-01-06 06:52:41 +0000981 // On Darwin, -Os means optimize for size without hurting performance,
982 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +0000983 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +0000984 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +0000985 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +0000986 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
987 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
988 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +0000989 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000990 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000991}
992
Scott Michel5b8f82e2008-03-10 15:42:14 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
995 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000996}
997
998
Evan Cheng29286502008-01-23 23:17:41 +0000999/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1000/// the desired ByVal argument alignment.
1001static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1002 if (MaxAlign == 16)
1003 return;
1004 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1005 if (VTy->getBitWidth() == 128)
1006 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001007 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1008 unsigned EltAlign = 0;
1009 getMaxByValAlign(ATy->getElementType(), EltAlign);
1010 if (EltAlign > MaxAlign)
1011 MaxAlign = EltAlign;
1012 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1013 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1014 unsigned EltAlign = 0;
1015 getMaxByValAlign(STy->getElementType(i), EltAlign);
1016 if (EltAlign > MaxAlign)
1017 MaxAlign = EltAlign;
1018 if (MaxAlign == 16)
1019 break;
1020 }
1021 }
1022 return;
1023}
1024
1025/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1026/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001027/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1028/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001029unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001030 if (Subtarget->is64Bit()) {
1031 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001032 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001033 if (TyAlign > 8)
1034 return TyAlign;
1035 return 8;
1036 }
1037
Evan Cheng29286502008-01-23 23:17:41 +00001038 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001039 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001040 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001041 return Align;
1042}
Chris Lattner2b02a442007-02-25 08:29:00 +00001043
Evan Chengf0df0312008-05-15 08:39:06 +00001044/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001045/// and store operations as a result of memset, memcpy, and memmove
1046/// lowering. If DstAlign is zero that means it's safe to destination
1047/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1048/// means there isn't a need to check it against alignment requirement,
1049/// probably because the source does not need to be loaded. If
1050/// 'NonScalarIntSafe' is true, that means it's safe to return a
1051/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1052/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1053/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001054/// It returns EVT::Other if the type should be determined using generic
1055/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001056EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001057X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1058 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001059 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001060 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001061 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001062 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1063 // linux. This is because the stack realignment code can't handle certain
1064 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001065 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001066 if (NonScalarIntSafe &&
1067 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001068 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001069 (Subtarget->isUnalignedMemAccessFast() ||
1070 ((DstAlign == 0 || DstAlign >= 16) &&
1071 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001072 Subtarget->getStackAlignment() >= 16) {
1073 if (Subtarget->hasSSE2())
1074 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001075 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001076 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001077 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001078 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001079 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001080 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001081 // Do not use f64 to lower memcpy if source is string constant. It's
1082 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001083 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001084 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 }
Evan Chengf0df0312008-05-15 08:39:06 +00001086 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001087 return MVT::i64;
1088 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001089}
1090
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001091/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1092/// current function. The returned value is a member of the
1093/// MachineJumpTableInfo::JTEntryKind enum.
1094unsigned X86TargetLowering::getJumpTableEncoding() const {
1095 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1096 // symbol.
1097 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1098 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001099 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101 // Otherwise, use the normal jump table encoding heuristics.
1102 return TargetLowering::getJumpTableEncoding();
1103}
1104
Chris Lattnerc64daab2010-01-26 05:02:42 +00001105const MCExpr *
1106X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1107 const MachineBasicBlock *MBB,
1108 unsigned uid,MCContext &Ctx) const{
1109 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1110 Subtarget->isPICStyleGOT());
1111 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1112 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001113 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1114 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001115}
1116
Evan Chengcc415862007-11-09 01:32:10 +00001117/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1118/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001119SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001120 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001121 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001122 // This doesn't have DebugLoc associated with it, but is not really the
1123 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001124 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001125 return Table;
1126}
1127
Chris Lattner589c6f62010-01-26 06:28:43 +00001128/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1129/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1130/// MCExpr.
1131const MCExpr *X86TargetLowering::
1132getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1133 MCContext &Ctx) const {
1134 // X86-64 uses RIP relative addressing based on the jump table label.
1135 if (Subtarget->isPICStyleRIPRel())
1136 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1137
1138 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001139 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001140}
1141
Bill Wendlingb4202b82009-07-01 18:50:55 +00001142/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001143unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001144 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001145}
1146
Evan Chengdee81012010-07-26 21:50:05 +00001147std::pair<const TargetRegisterClass*, uint8_t>
1148X86TargetLowering::findRepresentativeClass(EVT VT) const{
1149 const TargetRegisterClass *RRC = 0;
1150 uint8_t Cost = 1;
1151 switch (VT.getSimpleVT().SimpleTy) {
1152 default:
1153 return TargetLowering::findRepresentativeClass(VT);
1154 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1155 RRC = (Subtarget->is64Bit()
1156 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1157 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001158 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001159 RRC = X86::VR64RegisterClass;
1160 break;
1161 case MVT::f32: case MVT::f64:
1162 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1163 case MVT::v4f32: case MVT::v2f64:
1164 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1165 case MVT::v4f64:
1166 RRC = X86::VR128RegisterClass;
1167 break;
1168 }
1169 return std::make_pair(RRC, Cost);
1170}
1171
Evan Cheng70017e42010-07-24 00:39:05 +00001172unsigned
1173X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1174 MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +00001175 const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo();
1176
1177 unsigned FPDiff = TFI->hasFP(MF) ? 1 : 0;
Evan Cheng70017e42010-07-24 00:39:05 +00001178 switch (RC->getID()) {
1179 default:
1180 return 0;
1181 case X86::GR32RegClassID:
1182 return 4 - FPDiff;
1183 case X86::GR64RegClassID:
1184 return 8 - FPDiff;
1185 case X86::VR128RegClassID:
1186 return Subtarget->is64Bit() ? 10 : 4;
1187 case X86::VR64RegClassID:
1188 return 4;
1189 }
1190}
1191
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001192bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1193 unsigned &Offset) const {
1194 if (!Subtarget->isTargetLinux())
1195 return false;
1196
1197 if (Subtarget->is64Bit()) {
1198 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1199 Offset = 0x28;
1200 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1201 AddressSpace = 256;
1202 else
1203 AddressSpace = 257;
1204 } else {
1205 // %gs:0x14 on i386
1206 Offset = 0x14;
1207 AddressSpace = 256;
1208 }
1209 return true;
1210}
1211
1212
Chris Lattner2b02a442007-02-25 08:29:00 +00001213//===----------------------------------------------------------------------===//
1214// Return Value Calling Convention Implementation
1215//===----------------------------------------------------------------------===//
1216
Chris Lattner59ed56b2007-02-28 04:55:35 +00001217#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001218
Michael J. Spencerec38de22010-10-10 22:04:20 +00001219bool
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001220X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001221 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001222 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001223 SmallVector<CCValAssign, 16> RVLocs;
1224 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001225 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001226 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001227}
1228
Dan Gohman98ca4f22009-08-05 01:29:28 +00001229SDValue
1230X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001231 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001232 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001233 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001234 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001235 MachineFunction &MF = DAG.getMachineFunction();
1236 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001237
Chris Lattner9774c912007-02-27 05:28:59 +00001238 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1240 RVLocs, *DAG.getContext());
1241 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001242
Evan Chengdcea1632010-02-04 02:40:39 +00001243 // Add the regs to the liveout set for the function.
1244 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1245 for (unsigned i = 0; i != RVLocs.size(); ++i)
1246 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1247 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001248
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001250
Dan Gohman475871a2008-07-27 21:46:04 +00001251 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001252 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1253 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001254 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1255 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001256
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001257 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001258 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1259 CCValAssign &VA = RVLocs[i];
1260 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001261 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001262 EVT ValVT = ValToCopy.getValueType();
1263
Dale Johannesenc4510512010-09-24 19:05:48 +00001264 // If this is x86-64, and we disabled SSE, we can't return FP values,
1265 // or SSE or MMX vectors.
1266 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1267 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001268 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001269 report_fatal_error("SSE register return with SSE disabled");
1270 }
1271 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1272 // llvm-gcc has never done it right and no one has noticed, so this
1273 // should be OK for now.
1274 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001275 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001276 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001277
Chris Lattner447ff682008-03-11 03:23:40 +00001278 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1279 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001280 if (VA.getLocReg() == X86::ST0 ||
1281 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001282 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1283 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001284 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001286 RetOps.push_back(ValToCopy);
1287 // Don't emit a copytoreg.
1288 continue;
1289 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001290
Evan Cheng242b38b2009-02-23 09:03:22 +00001291 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1292 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001293 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001294 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001295 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001296 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001297 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1298 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001299 // If we don't have SSE2 available, convert to v4f32 so the generated
1300 // register is legal.
1301 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001302 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001303 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001304 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001305 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001306
Dale Johannesendd64c412009-02-04 00:33:20 +00001307 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001308 Flag = Chain.getValue(1);
1309 }
Dan Gohman61a92132008-04-21 23:59:07 +00001310
1311 // The x86-64 ABI for returning structs by value requires that we copy
1312 // the sret argument into %rax for the return. We saved the argument into
1313 // a virtual register in the entry block, so now we copy the value out
1314 // and into %rax.
1315 if (Subtarget->is64Bit() &&
1316 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1317 MachineFunction &MF = DAG.getMachineFunction();
1318 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1319 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001320 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001321 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001322 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001323
Dale Johannesendd64c412009-02-04 00:33:20 +00001324 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001325 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001326
1327 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001328 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001329 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001330
Chris Lattner447ff682008-03-11 03:23:40 +00001331 RetOps[0] = Chain; // Update chain.
1332
1333 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001334 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001335 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001336
1337 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001338 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001339}
1340
Evan Cheng3d2125c2010-11-30 23:55:39 +00001341bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1342 if (N->getNumValues() != 1)
1343 return false;
1344 if (!N->hasNUsesOfValue(1, 0))
1345 return false;
1346
1347 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001348 if (Copy->getOpcode() != ISD::CopyToReg &&
1349 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001350 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001351
1352 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001353 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001354 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001355 if (UI->getOpcode() != X86ISD::RET_FLAG)
1356 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001357 HasRet = true;
1358 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001359
Evan Cheng1bf891a2010-12-01 22:59:46 +00001360 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001361}
1362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363/// LowerCallResult - Lower the result values of a call into the
1364/// appropriate copies out of appropriate physical registers.
1365///
1366SDValue
1367X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001368 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369 const SmallVectorImpl<ISD::InputArg> &Ins,
1370 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001371 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001372
Chris Lattnere32bbf62007-02-28 07:09:55 +00001373 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001374 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001375 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001376 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001377 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001379
Chris Lattner3085e152007-02-25 08:59:22 +00001380 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001381 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001382 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001383 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001384
Torok Edwin3f142c32009-02-01 18:15:56 +00001385 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001387 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001388 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001389 }
1390
Evan Cheng79fb3b42009-02-20 20:43:02 +00001391 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001392
1393 // If this is a call to a function that returns an fp value on the floating
1394 // point stack, we must guarantee the the value is popped from the stack, so
1395 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1396 // if the return value is not used. We use the FpGET_ST0 instructions
1397 // instead.
1398 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1399 // If we prefer to use the value in xmm registers, copy it out as f80 and
1400 // use a truncate to move it from fp stack reg to xmm reg.
1401 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1402 bool isST0 = VA.getLocReg() == X86::ST0;
1403 unsigned Opc = 0;
1404 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1405 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1406 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1407 SDValue Ops[] = { Chain, InFlag };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001408 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Glue,
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001409 Ops, 2), 1);
1410 Val = Chain.getValue(0);
1411
1412 // Round the f80 to the right size, which also moves it to the appropriate
1413 // xmm register.
1414 if (CopyVT != VA.getValVT())
1415 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1416 // This truncation won't change the value.
1417 DAG.getIntPtrConstant(1));
1418 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001419 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1420 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1421 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001422 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001423 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001424 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1425 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001426 } else {
1427 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001428 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001429 Val = Chain.getValue(0);
1430 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001431 Val = DAG.getNode(ISD::BITCAST, dl, CopyVT, Val);
Evan Cheng79fb3b42009-02-20 20:43:02 +00001432 } else {
1433 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1434 CopyVT, InFlag).getValue(1);
1435 Val = Chain.getValue(0);
1436 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001437 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001438 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001439 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001440
Dan Gohman98ca4f22009-08-05 01:29:28 +00001441 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001442}
1443
1444
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001445//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001446// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001447//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001448// StdCall calling convention seems to be standard for many Windows' API
1449// routines and around. It differs from C calling convention just a little:
1450// callee should clean up the stack, not caller. Symbols should be also
1451// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001452// For info on fast calling convention see Fast Calling Convention (tail call)
1453// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001454
Dan Gohman98ca4f22009-08-05 01:29:28 +00001455/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001456/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1458 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001459 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001460
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001462}
1463
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001464/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001465/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466static bool
1467ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1468 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001469 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001470
Dan Gohman98ca4f22009-08-05 01:29:28 +00001471 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001472}
1473
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001474/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1475/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001476/// the specific parameter attribute. The copy will be passed as a byval
1477/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001478static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001479CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001480 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1481 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001482 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001483
Dale Johannesendd64c412009-02-04 00:33:20 +00001484 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001485 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001486 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001487}
1488
Chris Lattner29689432010-03-11 00:22:57 +00001489/// IsTailCallConvention - Return true if the calling convention is one that
1490/// supports tail call optimization.
1491static bool IsTailCallConvention(CallingConv::ID CC) {
1492 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1493}
1494
Evan Cheng0c439eb2010-01-27 00:07:07 +00001495/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1496/// a tailcall target by changing its ABI.
1497static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001498 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001499}
1500
Dan Gohman98ca4f22009-08-05 01:29:28 +00001501SDValue
1502X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001503 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001504 const SmallVectorImpl<ISD::InputArg> &Ins,
1505 DebugLoc dl, SelectionDAG &DAG,
1506 const CCValAssign &VA,
1507 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001508 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001509 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001510 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001511 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001512 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001513 EVT ValVT;
1514
1515 // If value is passed by pointer we have address passed instead of the value
1516 // itself.
1517 if (VA.getLocInfo() == CCValAssign::Indirect)
1518 ValVT = VA.getLocVT();
1519 else
1520 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001521
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001522 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001523 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001524 // In case of tail call optimization mark all arguments mutable. Since they
1525 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001526 if (Flags.isByVal()) {
1527 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001528 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001529 return DAG.getFrameIndex(FI, getPointerTy());
1530 } else {
1531 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001532 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001533 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1534 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001535 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001536 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001537 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001538}
1539
Dan Gohman475871a2008-07-27 21:46:04 +00001540SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001541X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001542 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001543 bool isVarArg,
1544 const SmallVectorImpl<ISD::InputArg> &Ins,
1545 DebugLoc dl,
1546 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001547 SmallVectorImpl<SDValue> &InVals)
1548 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001549 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001550 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001551
Gordon Henriksen86737662008-01-05 16:56:59 +00001552 const Function* Fn = MF.getFunction();
1553 if (Fn->hasExternalLinkage() &&
1554 Subtarget->isTargetCygMing() &&
1555 Fn->getName() == "main")
1556 FuncInfo->setForceFramePointer(true);
1557
Evan Cheng1bc78042006-04-26 01:20:17 +00001558 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001559 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001560 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001561
Chris Lattner29689432010-03-11 00:22:57 +00001562 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1563 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001564
Chris Lattner638402b2007-02-28 07:00:42 +00001565 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001566 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001567 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1568 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001569 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
Chris Lattnerf39f7712007-02-28 05:46:49 +00001571 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001572 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001573 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1574 CCValAssign &VA = ArgLocs[i];
1575 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1576 // places.
1577 assert(VA.getValNo() != LastVal &&
1578 "Don't support value assigned to multiple locs yet");
1579 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001580
Chris Lattnerf39f7712007-02-28 05:46:49 +00001581 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001582 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001583 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001585 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001587 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001589 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001591 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001592 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1593 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001594 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001595 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001596 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001597 RC = X86::VR64RegisterClass;
1598 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001599 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001600
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001601 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001602 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001603
Chris Lattnerf39f7712007-02-28 05:46:49 +00001604 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1605 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1606 // right size.
1607 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001608 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001609 DAG.getValueType(VA.getValVT()));
1610 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001611 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001612 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001613 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001614 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001615
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001616 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001617 // Handle MMX values passed in XMM regs.
1618 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001619 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1620 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001621 } else
1622 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001623 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001624 } else {
1625 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001627 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001628
1629 // If value is passed via pointer - do a load.
1630 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001631 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1632 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001633
Dan Gohman98ca4f22009-08-05 01:29:28 +00001634 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001635 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001636
Dan Gohman61a92132008-04-21 23:59:07 +00001637 // The x86-64 ABI for returning structs by value requires that we copy
1638 // the sret argument into %rax for the return. Save the argument into
1639 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001640 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001641 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1642 unsigned Reg = FuncInfo->getSRetReturnReg();
1643 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001645 FuncInfo->setSRetReturnReg(Reg);
1646 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001648 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001649 }
1650
Chris Lattnerf39f7712007-02-28 05:46:49 +00001651 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001652 // Align stack specially for tail calls.
1653 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001654 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001655
Evan Cheng1bc78042006-04-26 01:20:17 +00001656 // If the function takes variable number of arguments, make a frame index for
1657 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001658 if (isVarArg) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001659 if (!IsWin64 && (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1660 CallConv != CallingConv::X86_ThisCall))) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001661 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 }
1663 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001664 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1665
1666 // FIXME: We should really autogenerate these arrays
1667 static const unsigned GPR64ArgRegsWin64[] = {
1668 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001669 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001670 static const unsigned GPR64ArgRegs64Bit[] = {
1671 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1672 };
1673 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1675 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1676 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001677 const unsigned *GPR64ArgRegs;
1678 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001679
1680 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001681 // The XMM registers which might contain var arg parameters are shadowed
1682 // in their paired GPR. So we only need to save the GPR to their home
1683 // slots.
1684 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001685 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001686 } else {
1687 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1688 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001689
1690 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001691 }
1692 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1693 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001694
Devang Patel578efa92009-06-05 21:57:13 +00001695 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001696 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001697 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001698 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001699 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001700 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001701 // Kernel mode asks for SSE to be disabled, so don't push them
1702 // on the stack.
1703 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001704
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001705 if (IsWin64) {
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001706 const TargetFrameInfo &TFI = *getTargetMachine().getFrameInfo();
1707 // Get to the caller-allocated home save location. Add 8 to account
1708 // for the return address.
1709 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001710 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001711 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001712 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
1713 } else {
1714 // For X86-64, if there are vararg parameters that are passed via
1715 // registers, then we must store them to their spots on the stack so they
1716 // may be loaded by deferencing the result of va_next.
1717 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1718 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1719 FuncInfo->setRegSaveFrameIndex(
1720 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001721 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001722 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001723
Gordon Henriksen86737662008-01-05 16:56:59 +00001724 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001726 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1727 getPointerTy());
1728 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001729 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001730 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1731 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001732 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1733 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001734 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001735 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001736 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001737 MachinePointerInfo::getFixedStack(
1738 FuncInfo->getRegSaveFrameIndex(), Offset),
1739 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001740 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001741 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001742 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001743
Dan Gohmanface41a2009-08-16 21:24:25 +00001744 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1745 // Now store the XMM (fp + vector) parameter registers.
1746 SmallVector<SDValue, 11> SaveXMMOps;
1747 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001748
Dan Gohmanface41a2009-08-16 21:24:25 +00001749 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1750 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1751 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001752
Dan Gohman1e93df62010-04-17 14:41:14 +00001753 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1754 FuncInfo->getRegSaveFrameIndex()));
1755 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1756 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001757
Dan Gohmanface41a2009-08-16 21:24:25 +00001758 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001759 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Dan Gohmanface41a2009-08-16 21:24:25 +00001760 X86::VR128RegisterClass);
1761 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1762 SaveXMMOps.push_back(Val);
1763 }
1764 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1765 MVT::Other,
1766 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001767 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001768
1769 if (!MemOps.empty())
1770 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1771 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001772 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001773 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001774
Gordon Henriksen86737662008-01-05 16:56:59 +00001775 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001776 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001777 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001778 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001779 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001780 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001781 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001782 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001783 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001784
Gordon Henriksen86737662008-01-05 16:56:59 +00001785 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001786 // RegSaveFrameIndex is X86-64 only.
1787 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001788 if (CallConv == CallingConv::X86_FastCall ||
1789 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001790 // fastcc functions can't have varargs.
1791 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001792 }
Evan Cheng25caf632006-05-23 21:06:34 +00001793
Dan Gohman98ca4f22009-08-05 01:29:28 +00001794 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001795}
1796
Dan Gohman475871a2008-07-27 21:46:04 +00001797SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001798X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1799 SDValue StackPtr, SDValue Arg,
1800 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001801 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001802 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001803 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1804 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001805 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001806 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001807 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001808 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001809
1810 return DAG.getStore(Chain, dl, Arg, PtrOff,
1811 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001812 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001813}
1814
Bill Wendling64e87322009-01-16 19:25:27 +00001815/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001816/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001817SDValue
1818X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001819 SDValue &OutRetAddr, SDValue Chain,
1820 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001821 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001822 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001823 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001824 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001825
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001826 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001827 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1828 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001829 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001830}
1831
1832/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1833/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001834static SDValue
1835EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001836 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001837 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001838 // Store the return address to the appropriate stack slot.
1839 if (!FPDiff) return Chain;
1840 // Calculate the new stack slot for the return address.
1841 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001842 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001843 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001845 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001846 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001847 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001848 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001849 return Chain;
1850}
1851
Dan Gohman98ca4f22009-08-05 01:29:28 +00001852SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001853X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001854 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001855 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001857 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001858 const SmallVectorImpl<ISD::InputArg> &Ins,
1859 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001860 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001861 MachineFunction &MF = DAG.getMachineFunction();
1862 bool Is64Bit = Subtarget->is64Bit();
1863 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001864 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001865
Evan Cheng5f941932010-02-05 02:21:12 +00001866 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001867 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001868 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1869 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001870 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001871
1872 // Sibcalls are automatically detected tailcalls which do not require
1873 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001874 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001875 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001876
1877 if (isTailCall)
1878 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001879 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001880
Chris Lattner29689432010-03-11 00:22:57 +00001881 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1882 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001883
Chris Lattner638402b2007-02-28 07:00:42 +00001884 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001885 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001886 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1887 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001888 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001889
Chris Lattner423c5f42007-02-28 05:31:48 +00001890 // Get a count of how many bytes are to be pushed on the stack.
1891 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001892 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001893 // This is a sibcall. The memory operands are available in caller's
1894 // own caller's stack.
1895 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001896 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001897 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001898
Gordon Henriksen86737662008-01-05 16:56:59 +00001899 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001900 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001901 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001902 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001903 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1904 FPDiff = NumBytesCallerPushed - NumBytes;
1905
1906 // Set the delta of movement of the returnaddr stackslot.
1907 // But only set if delta is greater than previous delta.
1908 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1909 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1910 }
1911
Evan Chengf22f9b32010-02-06 03:28:46 +00001912 if (!IsSibcall)
1913 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001914
Dan Gohman475871a2008-07-27 21:46:04 +00001915 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001916 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001917 if (isTailCall && FPDiff)
1918 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1919 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001920
Dan Gohman475871a2008-07-27 21:46:04 +00001921 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1922 SmallVector<SDValue, 8> MemOpChains;
1923 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001924
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001925 // Walk the register/memloc assignments, inserting copies/loads. In the case
1926 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001927 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1928 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001929 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001930 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001931 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001932 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001933
Chris Lattner423c5f42007-02-28 05:31:48 +00001934 // Promote the value if needed.
1935 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001936 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001937 case CCValAssign::Full: break;
1938 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001939 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001940 break;
1941 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001942 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001943 break;
1944 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001945 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1946 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001947 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001948 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1949 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001950 } else
1951 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1952 break;
1953 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001954 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001955 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001956 case CCValAssign::Indirect: {
1957 // Store the argument.
1958 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001959 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001960 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00001961 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001962 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001963 Arg = SpillSlot;
1964 break;
1965 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001966 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001967
Chris Lattner423c5f42007-02-28 05:31:48 +00001968 if (VA.isRegLoc()) {
1969 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001970 if (isVarArg && Subtarget->isTargetWin64()) {
1971 // Win64 ABI requires argument XMM reg to be copied to the corresponding
1972 // shadow reg if callee is a varargs function.
1973 unsigned ShadowReg = 0;
1974 switch (VA.getLocReg()) {
1975 case X86::XMM0: ShadowReg = X86::RCX; break;
1976 case X86::XMM1: ShadowReg = X86::RDX; break;
1977 case X86::XMM2: ShadowReg = X86::R8; break;
1978 case X86::XMM3: ShadowReg = X86::R9; break;
1979 }
1980 if (ShadowReg)
1981 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
1982 }
Evan Chengf22f9b32010-02-06 03:28:46 +00001983 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001984 assert(VA.isMemLoc());
1985 if (StackPtr.getNode() == 0)
1986 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1987 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1988 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001989 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001990 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001991
Evan Cheng32fe1032006-05-25 00:59:30 +00001992 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001993 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001994 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001995
Evan Cheng347d5f72006-04-28 21:29:37 +00001996 // Build a sequence of copy-to-reg nodes chained together with token chain
1997 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001999 // Tail call byval lowering might overwrite argument registers so in case of
2000 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002001 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002002 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002003 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002004 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002005 InFlag = Chain.getValue(1);
2006 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002007
Chris Lattner88e1fd52009-07-09 04:24:46 +00002008 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002009 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2010 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002012 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2013 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002014 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002015 InFlag);
2016 InFlag = Chain.getValue(1);
2017 } else {
2018 // If we are tail calling and generating PIC/GOT style code load the
2019 // address of the callee into ECX. The value in ecx is used as target of
2020 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2021 // for tail calls on PIC/GOT architectures. Normally we would just put the
2022 // address of GOT into ebx and then call target@PLT. But for tail calls
2023 // ebx would be restored (since ebx is callee saved) before jumping to the
2024 // target@PLT.
2025
2026 // Note: The actual moving to ECX is done further down.
2027 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2028 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2029 !G->getGlobal()->hasProtectedVisibility())
2030 Callee = LowerGlobalAddress(Callee, DAG);
2031 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002032 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002033 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002034 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002035
Nate Begemanc8ea6732010-07-21 20:49:52 +00002036 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002037 // From AMD64 ABI document:
2038 // For calls that may call functions that use varargs or stdargs
2039 // (prototype-less calls or calls to functions containing ellipsis (...) in
2040 // the declaration) %al is used as hidden argument to specify the number
2041 // of SSE registers used. The contents of %al do not need to match exactly
2042 // the number of registers, but must be an ubound on the number of SSE
2043 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002044
Gordon Henriksen86737662008-01-05 16:56:59 +00002045 // Count the number of XMM registers allocated.
2046 static const unsigned XMMArgRegs[] = {
2047 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2048 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2049 };
2050 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002051 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002052 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002053
Dale Johannesendd64c412009-02-04 00:33:20 +00002054 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002055 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002056 InFlag = Chain.getValue(1);
2057 }
2058
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002059
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002060 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002061 if (isTailCall) {
2062 // Force all the incoming stack arguments to be loaded from the stack
2063 // before any new outgoing arguments are stored to the stack, because the
2064 // outgoing stack slots may alias the incoming argument stack slots, and
2065 // the alias isn't otherwise explicit. This is slightly more conservative
2066 // than necessary, because it means that each store effectively depends
2067 // on every argument instead of just those arguments it would clobber.
2068 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2069
Dan Gohman475871a2008-07-27 21:46:04 +00002070 SmallVector<SDValue, 8> MemOpChains2;
2071 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002072 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002073 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002074 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002075 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002076 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2077 CCValAssign &VA = ArgLocs[i];
2078 if (VA.isRegLoc())
2079 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002080 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002081 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002082 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002083 // Create frame index.
2084 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002085 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002086 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002088
Duncan Sands276dcbd2008-03-21 09:14:45 +00002089 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002090 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002091 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002092 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002093 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002094 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002095 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096
Dan Gohman98ca4f22009-08-05 01:29:28 +00002097 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2098 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002099 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002100 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002101 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002102 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002104 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002105 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002106 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002107 }
2108 }
2109
2110 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002112 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002113
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002114 // Copy arguments to their registers.
2115 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002116 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002117 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002118 InFlag = Chain.getValue(1);
2119 }
Dan Gohman475871a2008-07-27 21:46:04 +00002120 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002121
Gordon Henriksen86737662008-01-05 16:56:59 +00002122 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002123 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002124 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002125 }
2126
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002127 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2128 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2129 // In the 64-bit large code model, we have to make all calls
2130 // through a register, since the call instruction's 32-bit
2131 // pc-relative offset may not be large enough to hold the whole
2132 // address.
2133 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002134 // If the callee is a GlobalAddress node (quite common, every direct call
2135 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2136 // it.
2137
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002138 // We should use extra load for direct calls to dllimported functions in
2139 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002140 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002141 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002142 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002143
Chris Lattner48a7d022009-07-09 05:02:21 +00002144 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2145 // external symbols most go through the PLT in PIC mode. If the symbol
2146 // has hidden or protected visibility, or if it is static or local, then
2147 // we don't need to use the PLT - we can directly call it.
2148 if (Subtarget->isTargetELF() &&
2149 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002150 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002151 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002152 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002153 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2154 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002155 // PC-relative references to external symbols should go through $stub,
2156 // unless we're building with the leopard linker or later, which
2157 // automatically synthesizes these stubs.
2158 OpFlags = X86II::MO_DARWIN_STUB;
2159 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002160
Devang Patel0d881da2010-07-06 22:08:15 +00002161 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002162 G->getOffset(), OpFlags);
2163 }
Bill Wendling056292f2008-09-16 21:48:12 +00002164 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002165 unsigned char OpFlags = 0;
2166
Evan Cheng1bf891a2010-12-01 22:59:46 +00002167 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2168 // external symbols should go through the PLT.
2169 if (Subtarget->isTargetELF() &&
2170 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2171 OpFlags = X86II::MO_PLT;
2172 } else if (Subtarget->isPICStyleStubAny() &&
2173 Subtarget->getDarwinVers() < 9) {
2174 // PC-relative references to external symbols should go through $stub,
2175 // unless we're building with the leopard linker or later, which
2176 // automatically synthesizes these stubs.
2177 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002178 }
Eric Christopherfd179292009-08-27 18:07:15 +00002179
Chris Lattner48a7d022009-07-09 05:02:21 +00002180 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2181 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002182 }
2183
Chris Lattnerd96d0722007-02-25 06:40:16 +00002184 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002185 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002186 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002187
Evan Chengf22f9b32010-02-06 03:28:46 +00002188 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002189 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2190 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002191 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002192 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002193
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002194 Ops.push_back(Chain);
2195 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002196
Dan Gohman98ca4f22009-08-05 01:29:28 +00002197 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002198 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002199
Gordon Henriksen86737662008-01-05 16:56:59 +00002200 // Add argument registers to the end of the list so that they are known live
2201 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002202 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2203 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2204 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002205
Evan Cheng586ccac2008-03-18 23:36:35 +00002206 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002207 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002208 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2209
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002210 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2211 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002212 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002213
Gabor Greifba36cb52008-08-28 21:40:38 +00002214 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002215 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002216
Dan Gohman98ca4f22009-08-05 01:29:28 +00002217 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002218 // We used to do:
2219 //// If this is the first return lowered for this function, add the regs
2220 //// to the liveout set for the function.
2221 // This isn't right, although it's probably harmless on x86; liveouts
2222 // should be computed from returns not tail calls. Consider a void
2223 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002224 return DAG.getNode(X86ISD::TC_RETURN, dl,
2225 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002226 }
2227
Dale Johannesenace16102009-02-03 19:33:06 +00002228 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002229 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002230
Chris Lattner2d297092006-05-23 18:50:38 +00002231 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002232 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002233 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002234 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002235 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002236 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002237 // pops the hidden struct pointer, so we have to push it back.
2238 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002239 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002240 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002241 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002242
Gordon Henriksenae636f82008-01-03 16:47:34 +00002243 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002244 if (!IsSibcall) {
2245 Chain = DAG.getCALLSEQ_END(Chain,
2246 DAG.getIntPtrConstant(NumBytes, true),
2247 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2248 true),
2249 InFlag);
2250 InFlag = Chain.getValue(1);
2251 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002252
Chris Lattner3085e152007-02-25 08:59:22 +00002253 // Handle result values, copying them out of physregs into vregs that we
2254 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002255 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2256 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002257}
2258
Evan Cheng25ab6902006-09-08 06:48:29 +00002259
2260//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002261// Fast Calling Convention (tail call) implementation
2262//===----------------------------------------------------------------------===//
2263
2264// Like std call, callee cleans arguments, convention except that ECX is
2265// reserved for storing the tail called function address. Only 2 registers are
2266// free for argument passing (inreg). Tail call optimization is performed
2267// provided:
2268// * tailcallopt is enabled
2269// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002270// On X86_64 architecture with GOT-style position independent code only local
2271// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002272// To keep the stack aligned according to platform abi the function
2273// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2274// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002275// If a tail called function callee has more arguments than the caller the
2276// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002277// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002278// original REtADDR, but before the saved framepointer or the spilled registers
2279// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2280// stack layout:
2281// arg1
2282// arg2
2283// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002284// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002285// move area ]
2286// (possible EBP)
2287// ESI
2288// EDI
2289// local1 ..
2290
2291/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2292/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002293unsigned
2294X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2295 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002296 MachineFunction &MF = DAG.getMachineFunction();
2297 const TargetMachine &TM = MF.getTarget();
2298 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2299 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002300 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002301 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002302 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002303 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2304 // Number smaller than 12 so just add the difference.
2305 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2306 } else {
2307 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002308 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002309 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002310 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002311 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002312}
2313
Evan Cheng5f941932010-02-05 02:21:12 +00002314/// MatchingStackOffset - Return true if the given stack call argument is
2315/// already available in the same position (relatively) of the caller's
2316/// incoming argument stack.
2317static
2318bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2319 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2320 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002321 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2322 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002323 if (Arg.getOpcode() == ISD::CopyFromReg) {
2324 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2325 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2326 return false;
2327 MachineInstr *Def = MRI->getVRegDef(VR);
2328 if (!Def)
2329 return false;
2330 if (!Flags.isByVal()) {
2331 if (!TII->isLoadFromStackSlot(Def, FI))
2332 return false;
2333 } else {
2334 unsigned Opcode = Def->getOpcode();
2335 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2336 Def->getOperand(1).isFI()) {
2337 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002338 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002339 } else
2340 return false;
2341 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002342 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2343 if (Flags.isByVal())
2344 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002345 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002346 // define @foo(%struct.X* %A) {
2347 // tail call @bar(%struct.X* byval %A)
2348 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002349 return false;
2350 SDValue Ptr = Ld->getBasePtr();
2351 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2352 if (!FINode)
2353 return false;
2354 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002355 } else
2356 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002357
Evan Cheng4cae1332010-03-05 08:38:04 +00002358 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002359 if (!MFI->isFixedObjectIndex(FI))
2360 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002361 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002362}
2363
Dan Gohman98ca4f22009-08-05 01:29:28 +00002364/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2365/// for tail call optimization. Targets which want to do tail call
2366/// optimization should implement this function.
2367bool
2368X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002369 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002370 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002371 bool isCalleeStructRet,
2372 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002373 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002374 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002375 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002376 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002377 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002378 CalleeCC != CallingConv::C)
2379 return false;
2380
Evan Cheng7096ae42010-01-29 06:45:59 +00002381 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002382 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002383 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002384 CallingConv::ID CallerCC = CallerF->getCallingConv();
2385 bool CCMatch = CallerCC == CalleeCC;
2386
Dan Gohman1797ed52010-02-08 20:27:50 +00002387 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002388 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002389 return true;
2390 return false;
2391 }
2392
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002393 // Look for obvious safe cases to perform tail call optimization that do not
2394 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002395
Evan Cheng2c12cb42010-03-26 16:26:03 +00002396 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2397 // emit a special epilogue.
2398 if (RegInfo->needsStackRealignment(MF))
2399 return false;
2400
Eric Christopher90eb4022010-07-22 00:26:08 +00002401 // Do not sibcall optimize vararg calls unless the call site is not passing
2402 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002403 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002404 return false;
2405
Evan Chenga375d472010-03-15 18:54:48 +00002406 // Also avoid sibcall optimization if either caller or callee uses struct
2407 // return semantics.
2408 if (isCalleeStructRet || isCallerStructRet)
2409 return false;
2410
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002411 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2412 // Therefore if it's not used by the call it is not safe to optimize this into
2413 // a sibcall.
2414 bool Unused = false;
2415 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2416 if (!Ins[i].Used) {
2417 Unused = true;
2418 break;
2419 }
2420 }
2421 if (Unused) {
2422 SmallVector<CCValAssign, 16> RVLocs;
2423 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2424 RVLocs, *DAG.getContext());
2425 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002426 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002427 CCValAssign &VA = RVLocs[i];
2428 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2429 return false;
2430 }
2431 }
2432
Evan Cheng13617962010-04-30 01:12:32 +00002433 // If the calling conventions do not match, then we'd better make sure the
2434 // results are returned in the same way as what the caller expects.
2435 if (!CCMatch) {
2436 SmallVector<CCValAssign, 16> RVLocs1;
2437 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2438 RVLocs1, *DAG.getContext());
2439 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2440
2441 SmallVector<CCValAssign, 16> RVLocs2;
2442 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2443 RVLocs2, *DAG.getContext());
2444 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2445
2446 if (RVLocs1.size() != RVLocs2.size())
2447 return false;
2448 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2449 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2450 return false;
2451 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2452 return false;
2453 if (RVLocs1[i].isRegLoc()) {
2454 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2455 return false;
2456 } else {
2457 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2458 return false;
2459 }
2460 }
2461 }
2462
Evan Chenga6bff982010-01-30 01:22:00 +00002463 // If the callee takes no arguments then go on to check the results of the
2464 // call.
2465 if (!Outs.empty()) {
2466 // Check if stack adjustment is needed. For now, do not do this if any
2467 // argument is passed on the stack.
2468 SmallVector<CCValAssign, 16> ArgLocs;
2469 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2470 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00002471 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Evan Chengb2c92902010-02-02 02:22:50 +00002472 if (CCInfo.getNextStackOffset()) {
2473 MachineFunction &MF = DAG.getMachineFunction();
2474 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2475 return false;
2476 if (Subtarget->isTargetWin64())
2477 // Win64 ABI has additional complications.
2478 return false;
2479
2480 // Check if the arguments are already laid out in the right way as
2481 // the caller's fixed stack objects.
2482 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002483 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2484 const X86InstrInfo *TII =
2485 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002486 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2487 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002488 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002489 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002490 if (VA.getLocInfo() == CCValAssign::Indirect)
2491 return false;
2492 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002493 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2494 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002495 return false;
2496 }
2497 }
2498 }
Evan Cheng9c044672010-05-29 01:35:22 +00002499
2500 // If the tailcall address may be in a register, then make sure it's
2501 // possible to register allocate for it. In 32-bit, the call address can
2502 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002503 // callee-saved registers are restored. These happen to be the same
2504 // registers used to pass 'inreg' arguments so watch out for those.
2505 if (!Subtarget->is64Bit() &&
2506 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002507 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002508 unsigned NumInRegs = 0;
2509 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2510 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002511 if (!VA.isRegLoc())
2512 continue;
2513 unsigned Reg = VA.getLocReg();
2514 switch (Reg) {
2515 default: break;
2516 case X86::EAX: case X86::EDX: case X86::ECX:
2517 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002518 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002519 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002520 }
2521 }
2522 }
Evan Chenga6bff982010-01-30 01:22:00 +00002523 }
Evan Chengb1712452010-01-27 06:25:16 +00002524
Dale Johannesend155d7e2010-10-25 22:17:05 +00002525 // An stdcall caller is expected to clean up its arguments; the callee
Dale Johannesen0e034562010-11-12 00:43:18 +00002526 // isn't going to do that.
Dale Johannesend155d7e2010-10-25 22:17:05 +00002527 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2528 return false;
2529
Evan Cheng86809cc2010-02-03 03:28:02 +00002530 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002531}
2532
Dan Gohman3df24e62008-09-03 23:12:08 +00002533FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002534X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2535 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002536}
2537
2538
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002539//===----------------------------------------------------------------------===//
2540// Other Lowering Hooks
2541//===----------------------------------------------------------------------===//
2542
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002543static bool MayFoldLoad(SDValue Op) {
2544 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2545}
2546
2547static bool MayFoldIntoStore(SDValue Op) {
2548 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2549}
2550
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002551static bool isTargetShuffle(unsigned Opcode) {
2552 switch(Opcode) {
2553 default: return false;
2554 case X86ISD::PSHUFD:
2555 case X86ISD::PSHUFHW:
2556 case X86ISD::PSHUFLW:
2557 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002558 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002559 case X86ISD::SHUFPS:
2560 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002561 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002562 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002563 case X86ISD::MOVLPS:
2564 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002565 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002566 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002567 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002568 case X86ISD::MOVSS:
2569 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002570 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002571 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002572 case X86ISD::PUNPCKLWD:
2573 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002574 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002575 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002576 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002577 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002578 case X86ISD::PUNPCKHWD:
2579 case X86ISD::PUNPCKHBW:
2580 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002581 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002582 return true;
2583 }
2584 return false;
2585}
2586
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002587static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002588 SDValue V1, SelectionDAG &DAG) {
2589 switch(Opc) {
2590 default: llvm_unreachable("Unknown x86 shuffle node");
2591 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002592 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002593 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002594 return DAG.getNode(Opc, dl, VT, V1);
2595 }
2596
2597 return SDValue();
2598}
2599
2600static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002601 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002602 switch(Opc) {
2603 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002604 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002605 case X86ISD::PSHUFHW:
2606 case X86ISD::PSHUFLW:
2607 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2608 }
2609
2610 return SDValue();
2611}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002612
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002613static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2614 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2615 switch(Opc) {
2616 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002617 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002618 case X86ISD::SHUFPD:
2619 case X86ISD::SHUFPS:
2620 return DAG.getNode(Opc, dl, VT, V1, V2,
2621 DAG.getConstant(TargetMask, MVT::i8));
2622 }
2623 return SDValue();
2624}
2625
2626static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2627 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2628 switch(Opc) {
2629 default: llvm_unreachable("Unknown x86 shuffle node");
2630 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002631 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002632 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002633 case X86ISD::MOVLPS:
2634 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002635 case X86ISD::MOVSS:
2636 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002637 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002638 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002639 case X86ISD::PUNPCKLWD:
2640 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002641 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002642 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002643 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002644 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002645 case X86ISD::PUNPCKHWD:
2646 case X86ISD::PUNPCKHBW:
2647 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002648 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002649 return DAG.getNode(Opc, dl, VT, V1, V2);
2650 }
2651 return SDValue();
2652}
2653
Dan Gohmand858e902010-04-17 15:26:15 +00002654SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002655 MachineFunction &MF = DAG.getMachineFunction();
2656 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2657 int ReturnAddrIndex = FuncInfo->getRAIndex();
2658
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002659 if (ReturnAddrIndex == 0) {
2660 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002661 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002662 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002663 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002664 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002665 }
2666
Evan Cheng25ab6902006-09-08 06:48:29 +00002667 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002668}
2669
2670
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002671bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2672 bool hasSymbolicDisplacement) {
2673 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002674 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002675 return false;
2676
2677 // If we don't have a symbolic displacement - we don't have any extra
2678 // restrictions.
2679 if (!hasSymbolicDisplacement)
2680 return true;
2681
2682 // FIXME: Some tweaks might be needed for medium code model.
2683 if (M != CodeModel::Small && M != CodeModel::Kernel)
2684 return false;
2685
2686 // For small code model we assume that latest object is 16MB before end of 31
2687 // bits boundary. We may also accept pretty large negative constants knowing
2688 // that all objects are in the positive half of address space.
2689 if (M == CodeModel::Small && Offset < 16*1024*1024)
2690 return true;
2691
2692 // For kernel code model we know that all object resist in the negative half
2693 // of 32bits address space. We may not accept negative offsets, since they may
2694 // be just off and we may accept pretty large positive ones.
2695 if (M == CodeModel::Kernel && Offset > 0)
2696 return true;
2697
2698 return false;
2699}
2700
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002701/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2702/// specific condition code, returning the condition code and the LHS/RHS of the
2703/// comparison to make.
2704static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2705 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002706 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002707 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2708 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2709 // X > -1 -> X == 0, jump !sign.
2710 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002711 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002712 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2713 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002714 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002715 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002716 // X < 1 -> X <= 0
2717 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002718 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002719 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002720 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002721
Evan Chengd9558e02006-01-06 00:43:03 +00002722 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002723 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002724 case ISD::SETEQ: return X86::COND_E;
2725 case ISD::SETGT: return X86::COND_G;
2726 case ISD::SETGE: return X86::COND_GE;
2727 case ISD::SETLT: return X86::COND_L;
2728 case ISD::SETLE: return X86::COND_LE;
2729 case ISD::SETNE: return X86::COND_NE;
2730 case ISD::SETULT: return X86::COND_B;
2731 case ISD::SETUGT: return X86::COND_A;
2732 case ISD::SETULE: return X86::COND_BE;
2733 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002734 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002735 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002736
Chris Lattner4c78e022008-12-23 23:42:27 +00002737 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002738
Chris Lattner4c78e022008-12-23 23:42:27 +00002739 // If LHS is a foldable load, but RHS is not, flip the condition.
2740 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2741 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2742 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2743 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002744 }
2745
Chris Lattner4c78e022008-12-23 23:42:27 +00002746 switch (SetCCOpcode) {
2747 default: break;
2748 case ISD::SETOLT:
2749 case ISD::SETOLE:
2750 case ISD::SETUGT:
2751 case ISD::SETUGE:
2752 std::swap(LHS, RHS);
2753 break;
2754 }
2755
2756 // On a floating point condition, the flags are set as follows:
2757 // ZF PF CF op
2758 // 0 | 0 | 0 | X > Y
2759 // 0 | 0 | 1 | X < Y
2760 // 1 | 0 | 0 | X == Y
2761 // 1 | 1 | 1 | unordered
2762 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002763 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002764 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002765 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002766 case ISD::SETOLT: // flipped
2767 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002768 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002769 case ISD::SETOLE: // flipped
2770 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002771 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002772 case ISD::SETUGT: // flipped
2773 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002774 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002775 case ISD::SETUGE: // flipped
2776 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002777 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002778 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002779 case ISD::SETNE: return X86::COND_NE;
2780 case ISD::SETUO: return X86::COND_P;
2781 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002782 case ISD::SETOEQ:
2783 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002784 }
Evan Chengd9558e02006-01-06 00:43:03 +00002785}
2786
Evan Cheng4a460802006-01-11 00:33:36 +00002787/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2788/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002789/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002790static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002791 switch (X86CC) {
2792 default:
2793 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002794 case X86::COND_B:
2795 case X86::COND_BE:
2796 case X86::COND_E:
2797 case X86::COND_P:
2798 case X86::COND_A:
2799 case X86::COND_AE:
2800 case X86::COND_NE:
2801 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002802 return true;
2803 }
2804}
2805
Evan Chengeb2f9692009-10-27 19:56:55 +00002806/// isFPImmLegal - Returns true if the target can instruction select the
2807/// specified FP immediate natively. If false, the legalizer will
2808/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002809bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002810 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2811 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2812 return true;
2813 }
2814 return false;
2815}
2816
Nate Begeman9008ca62009-04-27 18:41:29 +00002817/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2818/// the specified range (L, H].
2819static bool isUndefOrInRange(int Val, int Low, int Hi) {
2820 return (Val < 0) || (Val >= Low && Val < Hi);
2821}
2822
2823/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2824/// specified value.
2825static bool isUndefOrEqual(int Val, int CmpVal) {
2826 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002827 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002828 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002829}
2830
Nate Begeman9008ca62009-04-27 18:41:29 +00002831/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2832/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2833/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002834static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00002835 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00002836 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002837 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002838 return (Mask[0] < 2 && Mask[1] < 2);
2839 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002840}
2841
Nate Begeman9008ca62009-04-27 18:41:29 +00002842bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002843 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002844 N->getMask(M);
2845 return ::isPSHUFDMask(M, N->getValueType(0));
2846}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002847
Nate Begeman9008ca62009-04-27 18:41:29 +00002848/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2849/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002850static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002851 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002852 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002853
Nate Begeman9008ca62009-04-27 18:41:29 +00002854 // Lower quadword copied in order or undef.
2855 for (int i = 0; i != 4; ++i)
2856 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002857 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002858
Evan Cheng506d3df2006-03-29 23:07:14 +00002859 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002860 for (int i = 4; i != 8; ++i)
2861 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002862 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002863
Evan Cheng506d3df2006-03-29 23:07:14 +00002864 return true;
2865}
2866
Nate Begeman9008ca62009-04-27 18:41:29 +00002867bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002868 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002869 N->getMask(M);
2870 return ::isPSHUFHWMask(M, N->getValueType(0));
2871}
Evan Cheng506d3df2006-03-29 23:07:14 +00002872
Nate Begeman9008ca62009-04-27 18:41:29 +00002873/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2874/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002875static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002876 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002877 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002878
Rafael Espindola15684b22009-04-24 12:40:33 +00002879 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002880 for (int i = 4; i != 8; ++i)
2881 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002882 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002883
Rafael Espindola15684b22009-04-24 12:40:33 +00002884 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002885 for (int i = 0; i != 4; ++i)
2886 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002887 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002888
Rafael Espindola15684b22009-04-24 12:40:33 +00002889 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002890}
2891
Nate Begeman9008ca62009-04-27 18:41:29 +00002892bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002893 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002894 N->getMask(M);
2895 return ::isPSHUFLWMask(M, N->getValueType(0));
2896}
2897
Nate Begemana09008b2009-10-19 02:17:23 +00002898/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2899/// is suitable for input to PALIGNR.
2900static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2901 bool hasSSSE3) {
2902 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00002903
Nate Begemana09008b2009-10-19 02:17:23 +00002904 // Do not handle v2i64 / v2f64 shuffles with palignr.
2905 if (e < 4 || !hasSSSE3)
2906 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002907
Nate Begemana09008b2009-10-19 02:17:23 +00002908 for (i = 0; i != e; ++i)
2909 if (Mask[i] >= 0)
2910 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002911
Nate Begemana09008b2009-10-19 02:17:23 +00002912 // All undef, not a palignr.
2913 if (i == e)
2914 return false;
2915
2916 // Determine if it's ok to perform a palignr with only the LHS, since we
2917 // don't have access to the actual shuffle elements to see if RHS is undef.
2918 bool Unary = Mask[i] < (int)e;
2919 bool NeedsUnary = false;
2920
2921 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002922
Nate Begemana09008b2009-10-19 02:17:23 +00002923 // Check the rest of the elements to see if they are consecutive.
2924 for (++i; i != e; ++i) {
2925 int m = Mask[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00002926 if (m < 0)
Nate Begemana09008b2009-10-19 02:17:23 +00002927 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002928
Nate Begemana09008b2009-10-19 02:17:23 +00002929 Unary = Unary && (m < (int)e);
2930 NeedsUnary = NeedsUnary || (m < s);
2931
2932 if (NeedsUnary && !Unary)
2933 return false;
2934 if (Unary && m != ((s+i) & (e-1)))
2935 return false;
2936 if (!Unary && m != (s+i))
2937 return false;
2938 }
2939 return true;
2940}
2941
2942bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2943 SmallVector<int, 8> M;
2944 N->getMask(M);
2945 return ::isPALIGNRMask(M, N->getValueType(0), true);
2946}
2947
Evan Cheng14aed5e2006-03-24 01:18:28 +00002948/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2949/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002950static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 int NumElems = VT.getVectorNumElements();
2952 if (NumElems != 2 && NumElems != 4)
2953 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002954
Nate Begeman9008ca62009-04-27 18:41:29 +00002955 int Half = NumElems / 2;
2956 for (int i = 0; i < Half; ++i)
2957 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002958 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002959 for (int i = Half; i < NumElems; ++i)
2960 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002961 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002962
Evan Cheng14aed5e2006-03-24 01:18:28 +00002963 return true;
2964}
2965
Nate Begeman9008ca62009-04-27 18:41:29 +00002966bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2967 SmallVector<int, 8> M;
2968 N->getMask(M);
2969 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002970}
2971
Evan Cheng213d2cf2007-05-17 18:45:50 +00002972/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002973/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2974/// half elements to come from vector 1 (which would equal the dest.) and
2975/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002976static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002977 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002978
2979 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002981
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 int Half = NumElems / 2;
2983 for (int i = 0; i < Half; ++i)
2984 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002985 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002986 for (int i = Half; i < NumElems; ++i)
2987 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002988 return false;
2989 return true;
2990}
2991
Nate Begeman9008ca62009-04-27 18:41:29 +00002992static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2993 SmallVector<int, 8> M;
2994 N->getMask(M);
2995 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002996}
2997
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002998/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2999/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003000bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3001 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003002 return false;
3003
Evan Cheng2064a2b2006-03-28 06:50:32 +00003004 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003005 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3006 isUndefOrEqual(N->getMaskElt(1), 7) &&
3007 isUndefOrEqual(N->getMaskElt(2), 2) &&
3008 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003009}
3010
Nate Begeman0b10b912009-11-07 23:17:15 +00003011/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3012/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3013/// <2, 3, 2, 3>
3014bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3015 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003016
Nate Begeman0b10b912009-11-07 23:17:15 +00003017 if (NumElems != 4)
3018 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003019
Nate Begeman0b10b912009-11-07 23:17:15 +00003020 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3021 isUndefOrEqual(N->getMaskElt(1), 3) &&
3022 isUndefOrEqual(N->getMaskElt(2), 2) &&
3023 isUndefOrEqual(N->getMaskElt(3), 3);
3024}
3025
Evan Cheng5ced1d82006-04-06 23:23:56 +00003026/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3027/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003028bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3029 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003030
Evan Cheng5ced1d82006-04-06 23:23:56 +00003031 if (NumElems != 2 && NumElems != 4)
3032 return false;
3033
Evan Chengc5cdff22006-04-07 21:53:05 +00003034 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003035 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003036 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003037
Evan Chengc5cdff22006-04-07 21:53:05 +00003038 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003039 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003040 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003041
3042 return true;
3043}
3044
Nate Begeman0b10b912009-11-07 23:17:15 +00003045/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3046/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3047bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003048 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003049
Evan Cheng5ced1d82006-04-06 23:23:56 +00003050 if (NumElems != 2 && NumElems != 4)
3051 return false;
3052
Evan Chengc5cdff22006-04-07 21:53:05 +00003053 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003054 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003055 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003056
Nate Begeman9008ca62009-04-27 18:41:29 +00003057 for (unsigned i = 0; i < NumElems/2; ++i)
3058 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003059 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003060
3061 return true;
3062}
3063
Evan Cheng0038e592006-03-28 00:39:58 +00003064/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3065/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003066static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003067 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003068 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003069 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003070 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003071
Nate Begeman9008ca62009-04-27 18:41:29 +00003072 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3073 int BitI = Mask[i];
3074 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003075 if (!isUndefOrEqual(BitI, j))
3076 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003077 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003078 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003079 return false;
3080 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003081 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003082 return false;
3083 }
Evan Cheng0038e592006-03-28 00:39:58 +00003084 }
Evan Cheng0038e592006-03-28 00:39:58 +00003085 return true;
3086}
3087
Nate Begeman9008ca62009-04-27 18:41:29 +00003088bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3089 SmallVector<int, 8> M;
3090 N->getMask(M);
3091 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003092}
3093
Evan Cheng4fcb9222006-03-28 02:43:26 +00003094/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3095/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003096static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003097 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003099 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003100 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003101
Nate Begeman9008ca62009-04-27 18:41:29 +00003102 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3103 int BitI = Mask[i];
3104 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003105 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003106 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003107 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003108 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003109 return false;
3110 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003111 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003112 return false;
3113 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003114 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003115 return true;
3116}
3117
Nate Begeman9008ca62009-04-27 18:41:29 +00003118bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3119 SmallVector<int, 8> M;
3120 N->getMask(M);
3121 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003122}
3123
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003124/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3125/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3126/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003127static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003129 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003130 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003131
Nate Begeman9008ca62009-04-27 18:41:29 +00003132 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3133 int BitI = Mask[i];
3134 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003135 if (!isUndefOrEqual(BitI, j))
3136 return false;
3137 if (!isUndefOrEqual(BitI1, j))
3138 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003139 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003140 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003141}
3142
Nate Begeman9008ca62009-04-27 18:41:29 +00003143bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3144 SmallVector<int, 8> M;
3145 N->getMask(M);
3146 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3147}
3148
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003149/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3150/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3151/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003152static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003154 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3155 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003156
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3158 int BitI = Mask[i];
3159 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003160 if (!isUndefOrEqual(BitI, j))
3161 return false;
3162 if (!isUndefOrEqual(BitI1, j))
3163 return false;
3164 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003165 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003166}
3167
Nate Begeman9008ca62009-04-27 18:41:29 +00003168bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3169 SmallVector<int, 8> M;
3170 N->getMask(M);
3171 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3172}
3173
Evan Cheng017dcc62006-04-21 01:05:10 +00003174/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3175/// specifies a shuffle of elements that is suitable for input to MOVSS,
3176/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003177static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003178 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003179 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003180
3181 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003182
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003184 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 for (int i = 1; i < NumElts; ++i)
3187 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003188 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003189
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003190 return true;
3191}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003192
Nate Begeman9008ca62009-04-27 18:41:29 +00003193bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3194 SmallVector<int, 8> M;
3195 N->getMask(M);
3196 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003197}
3198
Evan Cheng017dcc62006-04-21 01:05:10 +00003199/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3200/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003201/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003202static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 bool V2IsSplat = false, bool V2IsUndef = false) {
3204 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003205 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003206 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003207
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003209 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003210
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 for (int i = 1; i < NumOps; ++i)
3212 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3213 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3214 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003215 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003216
Evan Cheng39623da2006-04-20 08:58:49 +00003217 return true;
3218}
3219
Nate Begeman9008ca62009-04-27 18:41:29 +00003220static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003221 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 SmallVector<int, 8> M;
3223 N->getMask(M);
3224 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003225}
3226
Evan Chengd9539472006-04-14 21:59:03 +00003227/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3228/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003229bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3230 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003231 return false;
3232
3233 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003234 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003235 int Elt = N->getMaskElt(i);
3236 if (Elt >= 0 && Elt != 1)
3237 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003238 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003239
3240 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003241 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003242 int Elt = N->getMaskElt(i);
3243 if (Elt >= 0 && Elt != 3)
3244 return false;
3245 if (Elt == 3)
3246 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003247 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003248 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003249 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003250 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003251}
3252
3253/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3254/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003255bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3256 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003257 return false;
3258
3259 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003260 for (unsigned i = 0; i < 2; ++i)
3261 if (N->getMaskElt(i) > 0)
3262 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003263
3264 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003265 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003266 int Elt = N->getMaskElt(i);
3267 if (Elt >= 0 && Elt != 2)
3268 return false;
3269 if (Elt == 2)
3270 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003271 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003272 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003273 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003274}
3275
Evan Cheng0b457f02008-09-25 20:50:48 +00003276/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3277/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003278bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3279 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003280
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 for (int i = 0; i < e; ++i)
3282 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003283 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 for (int i = 0; i < e; ++i)
3285 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003286 return false;
3287 return true;
3288}
3289
Evan Cheng63d33002006-03-22 08:01:21 +00003290/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003291/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003292unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003293 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3294 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3295
Evan Chengb9df0ca2006-03-22 02:53:00 +00003296 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3297 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003298 for (int i = 0; i < NumOperands; ++i) {
3299 int Val = SVOp->getMaskElt(NumOperands-i-1);
3300 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003301 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003302 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003303 if (i != NumOperands - 1)
3304 Mask <<= Shift;
3305 }
Evan Cheng63d33002006-03-22 08:01:21 +00003306 return Mask;
3307}
3308
Evan Cheng506d3df2006-03-29 23:07:14 +00003309/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003310/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003311unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003313 unsigned Mask = 0;
3314 // 8 nodes, but we only care about the last 4.
3315 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003316 int Val = SVOp->getMaskElt(i);
3317 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003318 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003319 if (i != 4)
3320 Mask <<= 2;
3321 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003322 return Mask;
3323}
3324
3325/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003326/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003327unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003328 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003329 unsigned Mask = 0;
3330 // 8 nodes, but we only care about the first 4.
3331 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003332 int Val = SVOp->getMaskElt(i);
3333 if (Val >= 0)
3334 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003335 if (i != 0)
3336 Mask <<= 2;
3337 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003338 return Mask;
3339}
3340
Nate Begemana09008b2009-10-19 02:17:23 +00003341/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3342/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3343unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3344 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3345 EVT VVT = N->getValueType(0);
3346 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3347 int Val = 0;
3348
3349 unsigned i, e;
3350 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3351 Val = SVOp->getMaskElt(i);
3352 if (Val >= 0)
3353 break;
3354 }
3355 return (Val - i) * EltSize;
3356}
3357
Evan Cheng37b73872009-07-30 08:33:02 +00003358/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3359/// constant +0.0.
3360bool X86::isZeroNode(SDValue Elt) {
3361 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003362 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003363 (isa<ConstantFPSDNode>(Elt) &&
3364 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3365}
3366
Nate Begeman9008ca62009-04-27 18:41:29 +00003367/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3368/// their permute mask.
3369static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3370 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003371 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003372 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003374
Nate Begeman5a5ca152009-04-29 05:20:52 +00003375 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 int idx = SVOp->getMaskElt(i);
3377 if (idx < 0)
3378 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003379 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003381 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003382 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003383 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3385 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003386}
3387
Evan Cheng779ccea2007-12-07 21:30:01 +00003388/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3389/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003390static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003391 unsigned NumElems = VT.getVectorNumElements();
3392 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003393 int idx = Mask[i];
3394 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003395 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003396 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003397 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003398 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003399 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003400 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003401}
3402
Evan Cheng533a0aa2006-04-19 20:35:22 +00003403/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3404/// match movhlps. The lower half elements should come from upper half of
3405/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003406/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003407static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3408 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003409 return false;
3410 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003412 return false;
3413 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003415 return false;
3416 return true;
3417}
3418
Evan Cheng5ced1d82006-04-06 23:23:56 +00003419/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003420/// is promoted to a vector. It also returns the LoadSDNode by reference if
3421/// required.
3422static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003423 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3424 return false;
3425 N = N->getOperand(0).getNode();
3426 if (!ISD::isNON_EXTLoad(N))
3427 return false;
3428 if (LD)
3429 *LD = cast<LoadSDNode>(N);
3430 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003431}
3432
Evan Cheng533a0aa2006-04-19 20:35:22 +00003433/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3434/// match movlp{s|d}. The lower half elements should come from lower half of
3435/// V1 (and in order), and the upper half elements should come from the upper
3436/// half of V2 (and in order). And since V1 will become the source of the
3437/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003438static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3439 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003440 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003441 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003442 // Is V2 is a vector load, don't do this transformation. We will try to use
3443 // load folding shufps op.
3444 if (ISD::isNON_EXTLoad(V2))
3445 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003446
Nate Begeman5a5ca152009-04-29 05:20:52 +00003447 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003448
Evan Cheng533a0aa2006-04-19 20:35:22 +00003449 if (NumElems != 2 && NumElems != 4)
3450 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003451 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003452 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003453 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003454 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003456 return false;
3457 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003458}
3459
Evan Cheng39623da2006-04-20 08:58:49 +00003460/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3461/// all the same.
3462static bool isSplatVector(SDNode *N) {
3463 if (N->getOpcode() != ISD::BUILD_VECTOR)
3464 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003465
Dan Gohman475871a2008-07-27 21:46:04 +00003466 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003467 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3468 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003469 return false;
3470 return true;
3471}
3472
Evan Cheng213d2cf2007-05-17 18:45:50 +00003473/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003474/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003475/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003476static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003477 SDValue V1 = N->getOperand(0);
3478 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003479 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3480 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003481 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003482 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003483 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003484 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3485 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003486 if (Opc != ISD::BUILD_VECTOR ||
3487 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003488 return false;
3489 } else if (Idx >= 0) {
3490 unsigned Opc = V1.getOpcode();
3491 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3492 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003493 if (Opc != ISD::BUILD_VECTOR ||
3494 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003495 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003496 }
3497 }
3498 return true;
3499}
3500
3501/// getZeroVector - Returns a vector of specified type with all zero elements.
3502///
Owen Andersone50ed302009-08-10 22:56:29 +00003503static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003504 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003505 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003506
Dale Johannesen0488fb62010-09-30 23:57:10 +00003507 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003508 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003509 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003510 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003511 if (HasSSE2) { // SSE2
3512 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3513 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3514 } else { // SSE1
3515 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3516 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3517 }
3518 } else if (VT.getSizeInBits() == 256) { // AVX
3519 // 256-bit logic and arithmetic instructions in AVX are
3520 // all floating-point, no support for integer ops. Default
3521 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003523 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3524 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003525 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003526 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003527}
3528
Chris Lattner8a594482007-11-25 00:24:49 +00003529/// getOnesVector - Returns a vector of specified type with all bits set.
3530///
Owen Andersone50ed302009-08-10 22:56:29 +00003531static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003532 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003533
Chris Lattner8a594482007-11-25 00:24:49 +00003534 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3535 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003536 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003537 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003538 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003539 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003540}
3541
3542
Evan Cheng39623da2006-04-20 08:58:49 +00003543/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3544/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003545static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003546 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003547 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003548
Evan Cheng39623da2006-04-20 08:58:49 +00003549 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003550 SmallVector<int, 8> MaskVec;
3551 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003552
Nate Begeman5a5ca152009-04-29 05:20:52 +00003553 for (unsigned i = 0; i != NumElems; ++i) {
3554 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003555 MaskVec[i] = NumElems;
3556 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003557 }
Evan Cheng39623da2006-04-20 08:58:49 +00003558 }
Evan Cheng39623da2006-04-20 08:58:49 +00003559 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003560 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3561 SVOp->getOperand(1), &MaskVec[0]);
3562 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003563}
3564
Evan Cheng017dcc62006-04-21 01:05:10 +00003565/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3566/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003567static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003568 SDValue V2) {
3569 unsigned NumElems = VT.getVectorNumElements();
3570 SmallVector<int, 8> Mask;
3571 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003572 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003573 Mask.push_back(i);
3574 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003575}
3576
Nate Begeman9008ca62009-04-27 18:41:29 +00003577/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003578static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003579 SDValue V2) {
3580 unsigned NumElems = VT.getVectorNumElements();
3581 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003582 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003583 Mask.push_back(i);
3584 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003585 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003586 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003587}
3588
Nate Begeman9008ca62009-04-27 18:41:29 +00003589/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003590static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003591 SDValue V2) {
3592 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003593 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003594 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003595 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003596 Mask.push_back(i + Half);
3597 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003598 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003599 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003600}
3601
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003602/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3603static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003605 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003606 DebugLoc dl = SV->getDebugLoc();
3607 SDValue V1 = SV->getOperand(0);
3608 int NumElems = VT.getVectorNumElements();
3609 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003610
Nate Begeman9008ca62009-04-27 18:41:29 +00003611 // unpack elements to the correct location
3612 while (NumElems > 4) {
3613 if (EltNo < NumElems/2) {
3614 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3615 } else {
3616 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3617 EltNo -= NumElems/2;
3618 }
3619 NumElems >>= 1;
3620 }
Eric Christopherfd179292009-08-27 18:07:15 +00003621
Nate Begeman9008ca62009-04-27 18:41:29 +00003622 // Perform the splat.
3623 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003624 V1 = DAG.getNode(ISD::BITCAST, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003625 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003626 return DAG.getNode(ISD::BITCAST, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003627}
3628
Evan Chengba05f722006-04-21 23:03:30 +00003629/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003630/// vector of zero or undef vector. This produces a shuffle where the low
3631/// element of V2 is swizzled into the zero/undef vector, landing at element
3632/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003633static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003634 bool isZero, bool HasSSE2,
3635 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003636 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003637 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003638 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3639 unsigned NumElems = VT.getVectorNumElements();
3640 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003641 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 // If this is the insertion idx, put the low elt of V2 here.
3643 MaskVec.push_back(i == Idx ? NumElems : i);
3644 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003645}
3646
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003647/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3648/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003649SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3650 unsigned Depth) {
3651 if (Depth == 6)
3652 return SDValue(); // Limit search depth.
3653
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003654 SDValue V = SDValue(N, 0);
3655 EVT VT = V.getValueType();
3656 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003657
3658 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3659 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3660 Index = SV->getMaskElt(Index);
3661
3662 if (Index < 0)
3663 return DAG.getUNDEF(VT.getVectorElementType());
3664
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003665 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003666 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003667 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003668 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003669
3670 // Recurse into target specific vector shuffles to find scalars.
3671 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003672 int NumElems = VT.getVectorNumElements();
3673 SmallVector<unsigned, 16> ShuffleMask;
3674 SDValue ImmN;
3675
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003676 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003677 case X86ISD::SHUFPS:
3678 case X86ISD::SHUFPD:
3679 ImmN = N->getOperand(N->getNumOperands()-1);
3680 DecodeSHUFPSMask(NumElems,
3681 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3682 ShuffleMask);
3683 break;
3684 case X86ISD::PUNPCKHBW:
3685 case X86ISD::PUNPCKHWD:
3686 case X86ISD::PUNPCKHDQ:
3687 case X86ISD::PUNPCKHQDQ:
3688 DecodePUNPCKHMask(NumElems, ShuffleMask);
3689 break;
3690 case X86ISD::UNPCKHPS:
3691 case X86ISD::UNPCKHPD:
3692 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3693 break;
3694 case X86ISD::PUNPCKLBW:
3695 case X86ISD::PUNPCKLWD:
3696 case X86ISD::PUNPCKLDQ:
3697 case X86ISD::PUNPCKLQDQ:
3698 DecodePUNPCKLMask(NumElems, ShuffleMask);
3699 break;
3700 case X86ISD::UNPCKLPS:
3701 case X86ISD::UNPCKLPD:
3702 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3703 break;
3704 case X86ISD::MOVHLPS:
3705 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3706 break;
3707 case X86ISD::MOVLHPS:
3708 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3709 break;
3710 case X86ISD::PSHUFD:
3711 ImmN = N->getOperand(N->getNumOperands()-1);
3712 DecodePSHUFMask(NumElems,
3713 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3714 ShuffleMask);
3715 break;
3716 case X86ISD::PSHUFHW:
3717 ImmN = N->getOperand(N->getNumOperands()-1);
3718 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3719 ShuffleMask);
3720 break;
3721 case X86ISD::PSHUFLW:
3722 ImmN = N->getOperand(N->getNumOperands()-1);
3723 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3724 ShuffleMask);
3725 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003726 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003727 case X86ISD::MOVSD: {
3728 // The index 0 always comes from the first element of the second source,
3729 // this is why MOVSS and MOVSD are used in the first place. The other
3730 // elements come from the other positions of the first source vector.
3731 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003732 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3733 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003734 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003735 default:
3736 assert("not implemented for target shuffle node");
3737 return SDValue();
3738 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003739
3740 Index = ShuffleMask[Index];
3741 if (Index < 0)
3742 return DAG.getUNDEF(VT.getVectorElementType());
3743
3744 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3745 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3746 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003747 }
3748
3749 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003750 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003751 V = V.getOperand(0);
3752 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003753 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003754
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003755 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003756 return SDValue();
3757 }
3758
3759 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3760 return (Index == 0) ? V.getOperand(0)
3761 : DAG.getUNDEF(VT.getVectorElementType());
3762
3763 if (V.getOpcode() == ISD::BUILD_VECTOR)
3764 return V.getOperand(Index);
3765
3766 return SDValue();
3767}
3768
3769/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3770/// shuffle operation which come from a consecutively from a zero. The
3771/// search can start in two diferent directions, from left or right.
3772static
3773unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3774 bool ZerosFromLeft, SelectionDAG &DAG) {
3775 int i = 0;
3776
3777 while (i < NumElems) {
3778 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003779 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003780 if (!(Elt.getNode() &&
3781 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3782 break;
3783 ++i;
3784 }
3785
3786 return i;
3787}
3788
3789/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3790/// MaskE correspond consecutively to elements from one of the vector operands,
3791/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3792static
3793bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3794 int OpIdx, int NumElems, unsigned &OpNum) {
3795 bool SeenV1 = false;
3796 bool SeenV2 = false;
3797
3798 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3799 int Idx = SVOp->getMaskElt(i);
3800 // Ignore undef indicies
3801 if (Idx < 0)
3802 continue;
3803
3804 if (Idx < NumElems)
3805 SeenV1 = true;
3806 else
3807 SeenV2 = true;
3808
3809 // Only accept consecutive elements from the same vector
3810 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3811 return false;
3812 }
3813
3814 OpNum = SeenV1 ? 0 : 1;
3815 return true;
3816}
3817
3818/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3819/// logical left shift of a vector.
3820static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3821 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3822 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3823 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3824 false /* check zeros from right */, DAG);
3825 unsigned OpSrc;
3826
3827 if (!NumZeros)
3828 return false;
3829
3830 // Considering the elements in the mask that are not consecutive zeros,
3831 // check if they consecutively come from only one of the source vectors.
3832 //
3833 // V1 = {X, A, B, C} 0
3834 // \ \ \ /
3835 // vector_shuffle V1, V2 <1, 2, 3, X>
3836 //
3837 if (!isShuffleMaskConsecutive(SVOp,
3838 0, // Mask Start Index
3839 NumElems-NumZeros-1, // Mask End Index
3840 NumZeros, // Where to start looking in the src vector
3841 NumElems, // Number of elements in vector
3842 OpSrc)) // Which source operand ?
3843 return false;
3844
3845 isLeft = false;
3846 ShAmt = NumZeros;
3847 ShVal = SVOp->getOperand(OpSrc);
3848 return true;
3849}
3850
3851/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3852/// logical left shift of a vector.
3853static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3854 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3855 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3856 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3857 true /* check zeros from left */, DAG);
3858 unsigned OpSrc;
3859
3860 if (!NumZeros)
3861 return false;
3862
3863 // Considering the elements in the mask that are not consecutive zeros,
3864 // check if they consecutively come from only one of the source vectors.
3865 //
3866 // 0 { A, B, X, X } = V2
3867 // / \ / /
3868 // vector_shuffle V1, V2 <X, X, 4, 5>
3869 //
3870 if (!isShuffleMaskConsecutive(SVOp,
3871 NumZeros, // Mask Start Index
3872 NumElems-1, // Mask End Index
3873 0, // Where to start looking in the src vector
3874 NumElems, // Number of elements in vector
3875 OpSrc)) // Which source operand ?
3876 return false;
3877
3878 isLeft = true;
3879 ShAmt = NumZeros;
3880 ShVal = SVOp->getOperand(OpSrc);
3881 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003882}
3883
3884/// isVectorShift - Returns true if the shuffle can be implemented as a
3885/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003886static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003887 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003888 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3889 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3890 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003891
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003892 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003893}
3894
Evan Chengc78d3b42006-04-24 18:01:45 +00003895/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3896///
Dan Gohman475871a2008-07-27 21:46:04 +00003897static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003898 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003899 SelectionDAG &DAG,
3900 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003901 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003902 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003903
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003904 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003905 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003906 bool First = true;
3907 for (unsigned i = 0; i < 16; ++i) {
3908 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3909 if (ThisIsNonZero && First) {
3910 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003912 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003913 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003914 First = false;
3915 }
3916
3917 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003918 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003919 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3920 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003921 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003923 }
3924 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3926 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3927 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003928 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003930 } else
3931 ThisElt = LastElt;
3932
Gabor Greifba36cb52008-08-28 21:40:38 +00003933 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003935 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003936 }
3937 }
3938
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003939 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003940}
3941
Bill Wendlinga348c562007-03-22 18:42:45 +00003942/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003943///
Dan Gohman475871a2008-07-27 21:46:04 +00003944static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003945 unsigned NumNonZero, unsigned NumZero,
3946 SelectionDAG &DAG,
3947 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003948 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003949 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003950
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003951 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003952 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003953 bool First = true;
3954 for (unsigned i = 0; i < 8; ++i) {
3955 bool isNonZero = (NonZeros & (1 << i)) != 0;
3956 if (isNonZero) {
3957 if (First) {
3958 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003960 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003962 First = false;
3963 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003964 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003966 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003967 }
3968 }
3969
3970 return V;
3971}
3972
Evan Chengf26ffe92008-05-29 08:22:04 +00003973/// getVShift - Return a vector logical shift node.
3974///
Owen Andersone50ed302009-08-10 22:56:29 +00003975static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003976 unsigned NumBits, SelectionDAG &DAG,
3977 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003978 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003979 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003980 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
3981 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00003982 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003983 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003984}
3985
Dan Gohman475871a2008-07-27 21:46:04 +00003986SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003987X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003988 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00003989
Evan Chengc3630942009-12-09 21:00:30 +00003990 // Check if the scalar load can be widened into a vector load. And if
3991 // the address is "base + cst" see if the cst can be "absorbed" into
3992 // the shuffle mask.
3993 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3994 SDValue Ptr = LD->getBasePtr();
3995 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3996 return SDValue();
3997 EVT PVT = LD->getValueType(0);
3998 if (PVT != MVT::i32 && PVT != MVT::f32)
3999 return SDValue();
4000
4001 int FI = -1;
4002 int64_t Offset = 0;
4003 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4004 FI = FINode->getIndex();
4005 Offset = 0;
4006 } else if (Ptr.getOpcode() == ISD::ADD &&
4007 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4008 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4009 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4010 Offset = Ptr.getConstantOperandVal(1);
4011 Ptr = Ptr.getOperand(0);
4012 } else {
4013 return SDValue();
4014 }
4015
4016 SDValue Chain = LD->getChain();
4017 // Make sure the stack object alignment is at least 16.
4018 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4019 if (DAG.InferPtrAlignment(Ptr) < 16) {
4020 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004021 // Can't change the alignment. FIXME: It's possible to compute
4022 // the exact stack offset and reference FI + adjust offset instead.
4023 // If someone *really* cares about this. That's the way to implement it.
4024 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004025 } else {
4026 MFI->setObjectAlignment(FI, 16);
4027 }
4028 }
4029
4030 // (Offset % 16) must be multiple of 4. Then address is then
4031 // Ptr + (Offset & ~15).
4032 if (Offset < 0)
4033 return SDValue();
4034 if ((Offset % 16) & 3)
4035 return SDValue();
4036 int64_t StartOffset = Offset & ~15;
4037 if (StartOffset)
4038 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4039 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4040
4041 int EltNo = (Offset - StartOffset) >> 2;
4042 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4043 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004044 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4045 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004046 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004047 // Canonicalize it to a v4i32 shuffle.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004048 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
4049 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Chengc3630942009-12-09 21:00:30 +00004050 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004051 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004052 }
4053
4054 return SDValue();
4055}
4056
Michael J. Spencerec38de22010-10-10 22:04:20 +00004057/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4058/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004059/// load which has the same value as a build_vector whose operands are 'elts'.
4060///
4061/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004062///
Nate Begeman1449f292010-03-24 22:19:06 +00004063/// FIXME: we'd also like to handle the case where the last elements are zero
4064/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4065/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004066static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004067 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004068 EVT EltVT = VT.getVectorElementType();
4069 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004070
Nate Begemanfdea31a2010-03-24 20:49:50 +00004071 LoadSDNode *LDBase = NULL;
4072 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004073
Nate Begeman1449f292010-03-24 22:19:06 +00004074 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004075 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004076 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004077 for (unsigned i = 0; i < NumElems; ++i) {
4078 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004079
Nate Begemanfdea31a2010-03-24 20:49:50 +00004080 if (!Elt.getNode() ||
4081 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4082 return SDValue();
4083 if (!LDBase) {
4084 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4085 return SDValue();
4086 LDBase = cast<LoadSDNode>(Elt.getNode());
4087 LastLoadedElt = i;
4088 continue;
4089 }
4090 if (Elt.getOpcode() == ISD::UNDEF)
4091 continue;
4092
4093 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4094 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4095 return SDValue();
4096 LastLoadedElt = i;
4097 }
Nate Begeman1449f292010-03-24 22:19:06 +00004098
4099 // If we have found an entire vector of loads and undefs, then return a large
4100 // load of the entire vector width starting at the base pointer. If we found
4101 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004102 if (LastLoadedElt == NumElems - 1) {
4103 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004104 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004105 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004106 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004107 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004108 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004109 LDBase->isVolatile(), LDBase->isNonTemporal(),
4110 LDBase->getAlignment());
4111 } else if (NumElems == 4 && LastLoadedElt == 1) {
4112 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4113 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004114 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4115 Ops, 2, MVT::i32,
4116 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004117 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004118 }
4119 return SDValue();
4120}
4121
Evan Chengc3630942009-12-09 21:00:30 +00004122SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004123X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004124 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004125 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4126 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004127 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4128 // is present, so AllOnes is ignored.
4129 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4130 (Op.getValueType().getSizeInBits() != 256 &&
4131 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004132 // Canonicalize this to <4 x i32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004133 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4134 // eliminated on x86-32 hosts.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004135 if (Op.getValueType() == MVT::v4i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004136 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004137
Gabor Greifba36cb52008-08-28 21:40:38 +00004138 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004139 return getOnesVector(Op.getValueType(), DAG, dl);
4140 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004141 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004142
Owen Andersone50ed302009-08-10 22:56:29 +00004143 EVT VT = Op.getValueType();
4144 EVT ExtVT = VT.getVectorElementType();
4145 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004146
4147 unsigned NumElems = Op.getNumOperands();
4148 unsigned NumZero = 0;
4149 unsigned NumNonZero = 0;
4150 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004151 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004152 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004153 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004154 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004155 if (Elt.getOpcode() == ISD::UNDEF)
4156 continue;
4157 Values.insert(Elt);
4158 if (Elt.getOpcode() != ISD::Constant &&
4159 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004160 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004161 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004162 NumZero++;
4163 else {
4164 NonZeros |= (1 << i);
4165 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004166 }
4167 }
4168
Chris Lattner97a2a562010-08-26 05:24:29 +00004169 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4170 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004171 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004172
Chris Lattner67f453a2008-03-09 05:42:06 +00004173 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004174 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004175 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004176 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004177
Chris Lattner62098042008-03-09 01:05:04 +00004178 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4179 // the value are obviously zero, truncate the value to i32 and do the
4180 // insertion that way. Only do this if the value is non-constant or if the
4181 // value is a constant being inserted into element 0. It is cheaper to do
4182 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004184 (!IsAllConstants || Idx == 0)) {
4185 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004186 // Handle SSE only.
4187 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4188 EVT VecVT = MVT::v4i32;
4189 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004190
Chris Lattner62098042008-03-09 01:05:04 +00004191 // Truncate the value (which may itself be a constant) to i32, and
4192 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004194 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004195 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4196 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004197
Chris Lattner62098042008-03-09 01:05:04 +00004198 // Now we have our 32-bit value zero extended in the low element of
4199 // a vector. If Idx != 0, swizzle it into place.
4200 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004201 SmallVector<int, 4> Mask;
4202 Mask.push_back(Idx);
4203 for (unsigned i = 1; i != VecElts; ++i)
4204 Mask.push_back(i);
4205 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004206 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004207 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004208 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004209 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004210 }
4211 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004212
Chris Lattner19f79692008-03-08 22:59:52 +00004213 // If we have a constant or non-constant insertion into the low element of
4214 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4215 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004216 // depending on what the source datatype is.
4217 if (Idx == 0) {
4218 if (NumZero == 0) {
4219 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4221 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004222 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4223 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4224 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4225 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004226 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4227 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004228 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4229 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004230 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4231 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4232 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004233 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004234 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004235 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004236
4237 // Is it a vector logical left shift?
4238 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004239 X86::isZeroNode(Op.getOperand(0)) &&
4240 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004241 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004242 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004243 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004244 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004245 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004246 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004247
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004248 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004249 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004250
Chris Lattner19f79692008-03-08 22:59:52 +00004251 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4252 // is a non-constant being inserted into an element other than the low one,
4253 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4254 // movd/movss) to move this into the low element, then shuffle it into
4255 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004256 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004257 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004258
Evan Cheng0db9fe62006-04-25 20:13:52 +00004259 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004260 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4261 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004263 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004264 MaskVec.push_back(i == Idx ? 0 : 1);
4265 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004266 }
4267 }
4268
Chris Lattner67f453a2008-03-09 05:42:06 +00004269 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004270 if (Values.size() == 1) {
4271 if (EVTBits == 32) {
4272 // Instead of a shuffle like this:
4273 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4274 // Check if it's possible to issue this instead.
4275 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4276 unsigned Idx = CountTrailingZeros_32(NonZeros);
4277 SDValue Item = Op.getOperand(Idx);
4278 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4279 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4280 }
Dan Gohman475871a2008-07-27 21:46:04 +00004281 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004282 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004283
Dan Gohmana3941172007-07-24 22:55:08 +00004284 // A vector full of immediates; various special cases are already
4285 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004286 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004287 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004288
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004289 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004290 if (EVTBits == 64) {
4291 if (NumNonZero == 1) {
4292 // One half is zero or undef.
4293 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004294 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004295 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004296 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4297 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004298 }
Dan Gohman475871a2008-07-27 21:46:04 +00004299 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004300 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004301
4302 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004303 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004304 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004305 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004306 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004307 }
4308
Bill Wendling826f36f2007-03-28 00:57:11 +00004309 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004310 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004311 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004312 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004313 }
4314
4315 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004316 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004317 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004318 if (NumElems == 4 && NumZero > 0) {
4319 for (unsigned i = 0; i < 4; ++i) {
4320 bool isZero = !(NonZeros & (1 << i));
4321 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004322 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004323 else
Dale Johannesenace16102009-02-03 19:33:06 +00004324 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004325 }
4326
4327 for (unsigned i = 0; i < 2; ++i) {
4328 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4329 default: break;
4330 case 0:
4331 V[i] = V[i*2]; // Must be a zero vector.
4332 break;
4333 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004334 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004335 break;
4336 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004338 break;
4339 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004341 break;
4342 }
4343 }
4344
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004346 bool Reverse = (NonZeros & 0x3) == 2;
4347 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004349 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4350 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004351 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4352 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004353 }
4354
Nate Begemanfdea31a2010-03-24 20:49:50 +00004355 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4356 // Check for a build vector of consecutive loads.
4357 for (unsigned i = 0; i < NumElems; ++i)
4358 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004359
Nate Begemanfdea31a2010-03-24 20:49:50 +00004360 // Check for elements which are consecutive loads.
4361 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4362 if (LD.getNode())
4363 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004364
4365 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004366 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004367 SDValue Result;
4368 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4369 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4370 else
4371 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004372
Chris Lattner24faf612010-08-28 17:59:08 +00004373 for (unsigned i = 1; i < NumElems; ++i) {
4374 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4375 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004377 }
4378 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004380
Chris Lattner6e80e442010-08-28 17:15:43 +00004381 // Otherwise, expand into a number of unpckl*, start by extending each of
4382 // our (non-undef) elements to the full vector width with the element in the
4383 // bottom slot of the vector (which generates no code for SSE).
4384 for (unsigned i = 0; i < NumElems; ++i) {
4385 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4386 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4387 else
4388 V[i] = DAG.getUNDEF(VT);
4389 }
4390
4391 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004392 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4393 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4394 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004395 unsigned EltStride = NumElems >> 1;
4396 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004397 for (unsigned i = 0; i < EltStride; ++i) {
4398 // If V[i+EltStride] is undef and this is the first round of mixing,
4399 // then it is safe to just drop this shuffle: V[i] is already in the
4400 // right place, the one element (since it's the first round) being
4401 // inserted as undef can be dropped. This isn't safe for successive
4402 // rounds because they will permute elements within both vectors.
4403 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4404 EltStride == NumElems/2)
4405 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004406
Chris Lattner6e80e442010-08-28 17:15:43 +00004407 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004408 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004409 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004410 }
4411 return V[0];
4412 }
Dan Gohman475871a2008-07-27 21:46:04 +00004413 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004414}
4415
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004416SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004417X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004418 // We support concatenate two MMX registers and place them in a MMX
4419 // register. This is better than doing a stack convert.
4420 DebugLoc dl = Op.getDebugLoc();
4421 EVT ResVT = Op.getValueType();
4422 assert(Op.getNumOperands() == 2);
4423 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4424 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4425 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004426 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004427 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4428 InVec = Op.getOperand(1);
4429 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4430 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004431 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004432 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4433 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4434 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004435 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004436 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4437 Mask[0] = 0; Mask[1] = 2;
4438 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4439 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004440 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004441}
4442
Nate Begemanb9a47b82009-02-23 08:49:38 +00004443// v8i16 shuffles - Prefer shuffles in the following order:
4444// 1. [all] pshuflw, pshufhw, optional move
4445// 2. [ssse3] 1 x pshufb
4446// 3. [ssse3] 2 x pshufb + 1 x por
4447// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004448SDValue
4449X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4450 SelectionDAG &DAG) const {
4451 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004452 SDValue V1 = SVOp->getOperand(0);
4453 SDValue V2 = SVOp->getOperand(1);
4454 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004455 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004456
Nate Begemanb9a47b82009-02-23 08:49:38 +00004457 // Determine if more than 1 of the words in each of the low and high quadwords
4458 // of the result come from the same quadword of one of the two inputs. Undef
4459 // mask values count as coming from any quadword, for better codegen.
4460 SmallVector<unsigned, 4> LoQuad(4);
4461 SmallVector<unsigned, 4> HiQuad(4);
4462 BitVector InputQuads(4);
4463 for (unsigned i = 0; i < 8; ++i) {
4464 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004465 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004466 MaskVals.push_back(EltIdx);
4467 if (EltIdx < 0) {
4468 ++Quad[0];
4469 ++Quad[1];
4470 ++Quad[2];
4471 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004472 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004473 }
4474 ++Quad[EltIdx / 4];
4475 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004476 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004477
Nate Begemanb9a47b82009-02-23 08:49:38 +00004478 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004479 unsigned MaxQuad = 1;
4480 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004481 if (LoQuad[i] > MaxQuad) {
4482 BestLoQuad = i;
4483 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004484 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004485 }
4486
Nate Begemanb9a47b82009-02-23 08:49:38 +00004487 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004488 MaxQuad = 1;
4489 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004490 if (HiQuad[i] > MaxQuad) {
4491 BestHiQuad = i;
4492 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004493 }
4494 }
4495
Nate Begemanb9a47b82009-02-23 08:49:38 +00004496 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004497 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004498 // single pshufb instruction is necessary. If There are more than 2 input
4499 // quads, disable the next transformation since it does not help SSSE3.
4500 bool V1Used = InputQuads[0] || InputQuads[1];
4501 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004502 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004503 if (InputQuads.count() == 2 && V1Used && V2Used) {
4504 BestLoQuad = InputQuads.find_first();
4505 BestHiQuad = InputQuads.find_next(BestLoQuad);
4506 }
4507 if (InputQuads.count() > 2) {
4508 BestLoQuad = -1;
4509 BestHiQuad = -1;
4510 }
4511 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004512
Nate Begemanb9a47b82009-02-23 08:49:38 +00004513 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4514 // the shuffle mask. If a quad is scored as -1, that means that it contains
4515 // words from all 4 input quadwords.
4516 SDValue NewV;
4517 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004518 SmallVector<int, 8> MaskV;
4519 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4520 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004521 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004522 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
4523 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
4524 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004525
Nate Begemanb9a47b82009-02-23 08:49:38 +00004526 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4527 // source words for the shuffle, to aid later transformations.
4528 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004529 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004530 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004531 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004532 if (idx != (int)i)
4533 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004534 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004535 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004536 AllWordsInNewV = false;
4537 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004538 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004539
Nate Begemanb9a47b82009-02-23 08:49:38 +00004540 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4541 if (AllWordsInNewV) {
4542 for (int i = 0; i != 8; ++i) {
4543 int idx = MaskVals[i];
4544 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004545 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004546 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004547 if ((idx != i) && idx < 4)
4548 pshufhw = false;
4549 if ((idx != i) && idx > 3)
4550 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004551 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004552 V1 = NewV;
4553 V2Used = false;
4554 BestLoQuad = 0;
4555 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004556 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004557
Nate Begemanb9a47b82009-02-23 08:49:38 +00004558 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4559 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004560 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004561 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4562 unsigned TargetMask = 0;
4563 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004564 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004565 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4566 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4567 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004568 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004569 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004570 }
Eric Christopherfd179292009-08-27 18:07:15 +00004571
Nate Begemanb9a47b82009-02-23 08:49:38 +00004572 // If we have SSSE3, and all words of the result are from 1 input vector,
4573 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4574 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004575 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004576 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004577
Nate Begemanb9a47b82009-02-23 08:49:38 +00004578 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004579 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004580 // mask, and elements that come from V1 in the V2 mask, so that the two
4581 // results can be OR'd together.
4582 bool TwoInputs = V1Used && V2Used;
4583 for (unsigned i = 0; i != 8; ++i) {
4584 int EltIdx = MaskVals[i] * 2;
4585 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004586 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4587 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004588 continue;
4589 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004590 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4591 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004592 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004593 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004594 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004595 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004596 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004597 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004598 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004599
Nate Begemanb9a47b82009-02-23 08:49:38 +00004600 // Calculate the shuffle mask for the second input, shuffle it, and
4601 // OR it with the first shuffled input.
4602 pshufbMask.clear();
4603 for (unsigned i = 0; i != 8; ++i) {
4604 int EltIdx = MaskVals[i] * 2;
4605 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004606 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4607 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004608 continue;
4609 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004610 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4611 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004612 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004613 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004614 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004615 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004616 MVT::v16i8, &pshufbMask[0], 16));
4617 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004618 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004619 }
4620
4621 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4622 // and update MaskVals with new element order.
4623 BitVector InOrder(8);
4624 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004625 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004626 for (int i = 0; i != 4; ++i) {
4627 int idx = MaskVals[i];
4628 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004629 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004630 InOrder.set(i);
4631 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004632 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004633 InOrder.set(i);
4634 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004635 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004636 }
4637 }
4638 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004639 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004640 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004641 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004642
4643 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4644 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4645 NewV.getOperand(0),
4646 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4647 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004648 }
Eric Christopherfd179292009-08-27 18:07:15 +00004649
Nate Begemanb9a47b82009-02-23 08:49:38 +00004650 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4651 // and update MaskVals with the new element order.
4652 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004653 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004654 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004655 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004656 for (unsigned i = 4; i != 8; ++i) {
4657 int idx = MaskVals[i];
4658 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004660 InOrder.set(i);
4661 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004662 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004663 InOrder.set(i);
4664 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004665 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004666 }
4667 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004668 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004669 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004670
4671 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4672 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4673 NewV.getOperand(0),
4674 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4675 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004676 }
Eric Christopherfd179292009-08-27 18:07:15 +00004677
Nate Begemanb9a47b82009-02-23 08:49:38 +00004678 // In case BestHi & BestLo were both -1, which means each quadword has a word
4679 // from each of the four input quadwords, calculate the InOrder bitvector now
4680 // before falling through to the insert/extract cleanup.
4681 if (BestLoQuad == -1 && BestHiQuad == -1) {
4682 NewV = V1;
4683 for (int i = 0; i != 8; ++i)
4684 if (MaskVals[i] < 0 || MaskVals[i] == i)
4685 InOrder.set(i);
4686 }
Eric Christopherfd179292009-08-27 18:07:15 +00004687
Nate Begemanb9a47b82009-02-23 08:49:38 +00004688 // The other elements are put in the right place using pextrw and pinsrw.
4689 for (unsigned i = 0; i != 8; ++i) {
4690 if (InOrder[i])
4691 continue;
4692 int EltIdx = MaskVals[i];
4693 if (EltIdx < 0)
4694 continue;
4695 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004697 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004698 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004699 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004700 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004701 DAG.getIntPtrConstant(i));
4702 }
4703 return NewV;
4704}
4705
4706// v16i8 shuffles - Prefer shuffles in the following order:
4707// 1. [ssse3] 1 x pshufb
4708// 2. [ssse3] 2 x pshufb + 1 x por
4709// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4710static
Nate Begeman9008ca62009-04-27 18:41:29 +00004711SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004712 SelectionDAG &DAG,
4713 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004714 SDValue V1 = SVOp->getOperand(0);
4715 SDValue V2 = SVOp->getOperand(1);
4716 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004717 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004718 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004719
Nate Begemanb9a47b82009-02-23 08:49:38 +00004720 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004721 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004722 // present, fall back to case 3.
4723 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4724 bool V1Only = true;
4725 bool V2Only = true;
4726 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004727 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004728 if (EltIdx < 0)
4729 continue;
4730 if (EltIdx < 16)
4731 V2Only = false;
4732 else
4733 V1Only = false;
4734 }
Eric Christopherfd179292009-08-27 18:07:15 +00004735
Nate Begemanb9a47b82009-02-23 08:49:38 +00004736 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4737 if (TLI.getSubtarget()->hasSSSE3()) {
4738 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004739
Nate Begemanb9a47b82009-02-23 08:49:38 +00004740 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004741 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004742 //
4743 // Otherwise, we have elements from both input vectors, and must zero out
4744 // elements that come from V2 in the first mask, and V1 in the second mask
4745 // so that we can OR them together.
4746 bool TwoInputs = !(V1Only || V2Only);
4747 for (unsigned i = 0; i != 16; ++i) {
4748 int EltIdx = MaskVals[i];
4749 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004750 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004751 continue;
4752 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004753 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004754 }
4755 // If all the elements are from V2, assign it to V1 and return after
4756 // building the first pshufb.
4757 if (V2Only)
4758 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004759 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004760 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004762 if (!TwoInputs)
4763 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004764
Nate Begemanb9a47b82009-02-23 08:49:38 +00004765 // Calculate the shuffle mask for the second input, shuffle it, and
4766 // OR it with the first shuffled input.
4767 pshufbMask.clear();
4768 for (unsigned i = 0; i != 16; ++i) {
4769 int EltIdx = MaskVals[i];
4770 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004771 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004772 continue;
4773 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004774 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004775 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004776 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004777 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 MVT::v16i8, &pshufbMask[0], 16));
4779 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004780 }
Eric Christopherfd179292009-08-27 18:07:15 +00004781
Nate Begemanb9a47b82009-02-23 08:49:38 +00004782 // No SSSE3 - Calculate in place words and then fix all out of place words
4783 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4784 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004785 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
4786 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004787 SDValue NewV = V2Only ? V2 : V1;
4788 for (int i = 0; i != 8; ++i) {
4789 int Elt0 = MaskVals[i*2];
4790 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004791
Nate Begemanb9a47b82009-02-23 08:49:38 +00004792 // This word of the result is all undef, skip it.
4793 if (Elt0 < 0 && Elt1 < 0)
4794 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004795
Nate Begemanb9a47b82009-02-23 08:49:38 +00004796 // This word of the result is already in the correct place, skip it.
4797 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4798 continue;
4799 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4800 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004801
Nate Begemanb9a47b82009-02-23 08:49:38 +00004802 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4803 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4804 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004805
4806 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4807 // using a single extract together, load it and store it.
4808 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004809 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004810 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004811 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004812 DAG.getIntPtrConstant(i));
4813 continue;
4814 }
4815
Nate Begemanb9a47b82009-02-23 08:49:38 +00004816 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004817 // source byte is not also odd, shift the extracted word left 8 bits
4818 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004819 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004821 DAG.getIntPtrConstant(Elt1 / 2));
4822 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004824 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004825 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4827 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004828 }
4829 // If Elt0 is defined, extract it from the appropriate source. If the
4830 // source byte is not also even, shift the extracted word right 8 bits. If
4831 // Elt1 was also defined, OR the extracted values together before
4832 // inserting them in the result.
4833 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004834 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004835 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4836 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004837 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004838 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004839 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004840 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4841 DAG.getConstant(0x00FF, MVT::i16));
4842 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004843 : InsElt0;
4844 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004845 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004846 DAG.getIntPtrConstant(i));
4847 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004848 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004849}
4850
Evan Cheng7a831ce2007-12-15 03:00:47 +00004851/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004852/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004853/// done when every pair / quad of shuffle mask elements point to elements in
4854/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004855/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00004856static
Nate Begeman9008ca62009-04-27 18:41:29 +00004857SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00004858 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004859 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004860 SDValue V1 = SVOp->getOperand(0);
4861 SDValue V2 = SVOp->getOperand(1);
4862 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004863 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004864 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004865 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004866 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004867 case MVT::v4f32: NewVT = MVT::v2f64; break;
4868 case MVT::v4i32: NewVT = MVT::v2i64; break;
4869 case MVT::v8i16: NewVT = MVT::v4i32; break;
4870 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004871 }
4872
Nate Begeman9008ca62009-04-27 18:41:29 +00004873 int Scale = NumElems / NewWidth;
4874 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004875 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004876 int StartIdx = -1;
4877 for (int j = 0; j < Scale; ++j) {
4878 int EltIdx = SVOp->getMaskElt(i+j);
4879 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004880 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004881 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004882 StartIdx = EltIdx - (EltIdx % Scale);
4883 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004884 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004885 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004886 if (StartIdx == -1)
4887 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004888 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004889 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004890 }
4891
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004892 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
4893 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004894 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004895}
4896
Evan Chengd880b972008-05-09 21:53:03 +00004897/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004898///
Owen Andersone50ed302009-08-10 22:56:29 +00004899static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004900 SDValue SrcOp, SelectionDAG &DAG,
4901 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004902 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004903 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004904 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004905 LD = dyn_cast<LoadSDNode>(SrcOp);
4906 if (!LD) {
4907 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4908 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004909 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00004910 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004911 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004912 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004913 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004914 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004915 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004916 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004917 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4918 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4919 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004920 SrcOp.getOperand(0)
4921 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004922 }
4923 }
4924 }
4925
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004926 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004927 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004928 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004929 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004930}
4931
Evan Chengace3c172008-07-22 21:13:36 +00004932/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4933/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004934static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004935LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4936 SDValue V1 = SVOp->getOperand(0);
4937 SDValue V2 = SVOp->getOperand(1);
4938 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004939 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004940
Evan Chengace3c172008-07-22 21:13:36 +00004941 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004942 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004943 SmallVector<int, 8> Mask1(4U, -1);
4944 SmallVector<int, 8> PermMask;
4945 SVOp->getMask(PermMask);
4946
Evan Chengace3c172008-07-22 21:13:36 +00004947 unsigned NumHi = 0;
4948 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004949 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004950 int Idx = PermMask[i];
4951 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004952 Locs[i] = std::make_pair(-1, -1);
4953 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004954 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4955 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004956 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004957 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004958 NumLo++;
4959 } else {
4960 Locs[i] = std::make_pair(1, NumHi);
4961 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004962 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004963 NumHi++;
4964 }
4965 }
4966 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004967
Evan Chengace3c172008-07-22 21:13:36 +00004968 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004969 // If no more than two elements come from either vector. This can be
4970 // implemented with two shuffles. First shuffle gather the elements.
4971 // The second shuffle, which takes the first shuffle as both of its
4972 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004973 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004974
Nate Begeman9008ca62009-04-27 18:41:29 +00004975 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004976
Evan Chengace3c172008-07-22 21:13:36 +00004977 for (unsigned i = 0; i != 4; ++i) {
4978 if (Locs[i].first == -1)
4979 continue;
4980 else {
4981 unsigned Idx = (i < 2) ? 0 : 4;
4982 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004983 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004984 }
4985 }
4986
Nate Begeman9008ca62009-04-27 18:41:29 +00004987 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004988 } else if (NumLo == 3 || NumHi == 3) {
4989 // Otherwise, we must have three elements from one vector, call it X, and
4990 // one element from the other, call it Y. First, use a shufps to build an
4991 // intermediate vector with the one element from Y and the element from X
4992 // that will be in the same half in the final destination (the indexes don't
4993 // matter). Then, use a shufps to build the final vector, taking the half
4994 // containing the element from Y from the intermediate, and the other half
4995 // from X.
4996 if (NumHi == 3) {
4997 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004998 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004999 std::swap(V1, V2);
5000 }
5001
5002 // Find the element from V2.
5003 unsigned HiIndex;
5004 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005005 int Val = PermMask[HiIndex];
5006 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005007 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005008 if (Val >= 4)
5009 break;
5010 }
5011
Nate Begeman9008ca62009-04-27 18:41:29 +00005012 Mask1[0] = PermMask[HiIndex];
5013 Mask1[1] = -1;
5014 Mask1[2] = PermMask[HiIndex^1];
5015 Mask1[3] = -1;
5016 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005017
5018 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005019 Mask1[0] = PermMask[0];
5020 Mask1[1] = PermMask[1];
5021 Mask1[2] = HiIndex & 1 ? 6 : 4;
5022 Mask1[3] = HiIndex & 1 ? 4 : 6;
5023 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005024 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005025 Mask1[0] = HiIndex & 1 ? 2 : 0;
5026 Mask1[1] = HiIndex & 1 ? 0 : 2;
5027 Mask1[2] = PermMask[2];
5028 Mask1[3] = PermMask[3];
5029 if (Mask1[2] >= 0)
5030 Mask1[2] += 4;
5031 if (Mask1[3] >= 0)
5032 Mask1[3] += 4;
5033 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005034 }
Evan Chengace3c172008-07-22 21:13:36 +00005035 }
5036
5037 // Break it into (shuffle shuffle_hi, shuffle_lo).
5038 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005039 SmallVector<int,8> LoMask(4U, -1);
5040 SmallVector<int,8> HiMask(4U, -1);
5041
5042 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005043 unsigned MaskIdx = 0;
5044 unsigned LoIdx = 0;
5045 unsigned HiIdx = 2;
5046 for (unsigned i = 0; i != 4; ++i) {
5047 if (i == 2) {
5048 MaskPtr = &HiMask;
5049 MaskIdx = 1;
5050 LoIdx = 0;
5051 HiIdx = 2;
5052 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005053 int Idx = PermMask[i];
5054 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005055 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005056 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005057 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005058 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005059 LoIdx++;
5060 } else {
5061 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005062 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005063 HiIdx++;
5064 }
5065 }
5066
Nate Begeman9008ca62009-04-27 18:41:29 +00005067 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5068 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5069 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005070 for (unsigned i = 0; i != 4; ++i) {
5071 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005072 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005073 } else {
5074 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005075 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005076 }
5077 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005078 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005079}
5080
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005081static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005082 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005083 V = V.getOperand(0);
5084 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5085 V = V.getOperand(0);
5086 if (MayFoldLoad(V))
5087 return true;
5088 return false;
5089}
5090
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005091// FIXME: the version above should always be used. Since there's
5092// a bug where several vector shuffles can't be folded because the
5093// DAG is not updated during lowering and a node claims to have two
5094// uses while it only has one, use this version, and let isel match
5095// another instruction if the load really happens to have more than
5096// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005097// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005098static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005099 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005100 V = V.getOperand(0);
5101 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5102 V = V.getOperand(0);
5103 if (ISD::isNormalLoad(V.getNode()))
5104 return true;
5105 return false;
5106}
5107
5108/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5109/// a vector extract, and if both can be later optimized into a single load.
5110/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5111/// here because otherwise a target specific shuffle node is going to be
5112/// emitted for this shuffle, and the optimization not done.
5113/// FIXME: This is probably not the best approach, but fix the problem
5114/// until the right path is decided.
5115static
5116bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5117 const TargetLowering &TLI) {
5118 EVT VT = V.getValueType();
5119 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5120
5121 // Be sure that the vector shuffle is present in a pattern like this:
5122 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5123 if (!V.hasOneUse())
5124 return false;
5125
5126 SDNode *N = *V.getNode()->use_begin();
5127 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5128 return false;
5129
5130 SDValue EltNo = N->getOperand(1);
5131 if (!isa<ConstantSDNode>(EltNo))
5132 return false;
5133
5134 // If the bit convert changed the number of elements, it is unsafe
5135 // to examine the mask.
5136 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005137 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005138 EVT SrcVT = V.getOperand(0).getValueType();
5139 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5140 return false;
5141 V = V.getOperand(0);
5142 HasShuffleIntoBitcast = true;
5143 }
5144
5145 // Select the input vector, guarding against out of range extract vector.
5146 unsigned NumElems = VT.getVectorNumElements();
5147 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5148 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5149 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5150
5151 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005152 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005153 V = V.getOperand(0);
5154
5155 if (ISD::isNormalLoad(V.getNode())) {
5156 // Is the original load suitable?
5157 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5158
5159 // FIXME: avoid the multi-use bug that is preventing lots of
5160 // of foldings to be detected, this is still wrong of course, but
5161 // give the temporary desired behavior, and if it happens that
5162 // the load has real more uses, during isel it will not fold, and
5163 // will generate poor code.
5164 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5165 return false;
5166
5167 if (!HasShuffleIntoBitcast)
5168 return true;
5169
5170 // If there's a bitcast before the shuffle, check if the load type and
5171 // alignment is valid.
5172 unsigned Align = LN0->getAlignment();
5173 unsigned NewAlign =
5174 TLI.getTargetData()->getABITypeAlignment(
5175 VT.getTypeForEVT(*DAG.getContext()));
5176
5177 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5178 return false;
5179 }
5180
5181 return true;
5182}
5183
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005184static
Evan Cheng835580f2010-10-07 20:50:20 +00005185SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5186 EVT VT = Op.getValueType();
5187
5188 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005189 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5190 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005191 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5192 V1, DAG));
5193}
5194
5195static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005196SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5197 bool HasSSE2) {
5198 SDValue V1 = Op.getOperand(0);
5199 SDValue V2 = Op.getOperand(1);
5200 EVT VT = Op.getValueType();
5201
5202 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5203
5204 if (HasSSE2 && VT == MVT::v2f64)
5205 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5206
5207 // v4f32 or v4i32
5208 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5209}
5210
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005211static
5212SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5213 SDValue V1 = Op.getOperand(0);
5214 SDValue V2 = Op.getOperand(1);
5215 EVT VT = Op.getValueType();
5216
5217 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5218 "unsupported shuffle type");
5219
5220 if (V2.getOpcode() == ISD::UNDEF)
5221 V2 = V1;
5222
5223 // v4i32 or v4f32
5224 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5225}
5226
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005227static
5228SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5229 SDValue V1 = Op.getOperand(0);
5230 SDValue V2 = Op.getOperand(1);
5231 EVT VT = Op.getValueType();
5232 unsigned NumElems = VT.getVectorNumElements();
5233
5234 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5235 // operand of these instructions is only memory, so check if there's a
5236 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5237 // same masks.
5238 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005239
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005240 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005241 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005242 CanFoldLoad = true;
5243
5244 // When V1 is a load, it can be folded later into a store in isel, example:
5245 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5246 // turns into:
5247 // (MOVLPSmr addr:$src1, VR128:$src2)
5248 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005249 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005250 CanFoldLoad = true;
5251
5252 if (CanFoldLoad) {
5253 if (HasSSE2 && NumElems == 2)
5254 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5255
5256 if (NumElems == 4)
5257 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5258 }
5259
5260 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5261 // movl and movlp will both match v2i64, but v2i64 is never matched by
5262 // movl earlier because we make it strict to avoid messing with the movlp load
5263 // folding logic (see the code above getMOVLP call). Match it here then,
5264 // this is horrible, but will stay like this until we move all shuffle
5265 // matching to x86 specific nodes. Note that for the 1st condition all
5266 // types are matched with movsd.
5267 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5268 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5269 else if (HasSSE2)
5270 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5271
5272
5273 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5274
5275 // Invert the operand order and use SHUFPS to match it.
5276 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5277 X86::getShuffleSHUFImmediate(SVOp), DAG);
5278}
5279
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005280static inline unsigned getUNPCKLOpcode(EVT VT) {
5281 switch(VT.getSimpleVT().SimpleTy) {
5282 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5283 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5284 case MVT::v4f32: return X86ISD::UNPCKLPS;
5285 case MVT::v2f64: return X86ISD::UNPCKLPD;
5286 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5287 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5288 default:
5289 llvm_unreachable("Unknow type for unpckl");
5290 }
5291 return 0;
5292}
5293
5294static inline unsigned getUNPCKHOpcode(EVT VT) {
5295 switch(VT.getSimpleVT().SimpleTy) {
5296 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5297 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5298 case MVT::v4f32: return X86ISD::UNPCKHPS;
5299 case MVT::v2f64: return X86ISD::UNPCKHPD;
5300 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5301 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5302 default:
5303 llvm_unreachable("Unknow type for unpckh");
5304 }
5305 return 0;
5306}
5307
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005308static
5309SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005310 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005311 const X86Subtarget *Subtarget) {
5312 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5313 EVT VT = Op.getValueType();
5314 DebugLoc dl = Op.getDebugLoc();
5315 SDValue V1 = Op.getOperand(0);
5316 SDValue V2 = Op.getOperand(1);
5317
5318 if (isZeroShuffle(SVOp))
5319 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5320
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005321 // Handle splat operations
5322 if (SVOp->isSplat()) {
5323 // Special case, this is the only place now where it's
5324 // allowed to return a vector_shuffle operation without
5325 // using a target specific node, because *hopefully* it
5326 // will be optimized away by the dag combiner.
5327 if (VT.getVectorNumElements() <= 4 &&
5328 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5329 return Op;
5330
5331 // Handle splats by matching through known masks
5332 if (VT.getVectorNumElements() <= 4)
5333 return SDValue();
5334
Evan Cheng835580f2010-10-07 20:50:20 +00005335 // Canonicalize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005336 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005337 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005338
5339 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5340 // do it!
5341 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5342 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5343 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005344 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005345 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5346 // FIXME: Figure out a cleaner way to do this.
5347 // Try to make use of movq to zero out the top part.
5348 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5349 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5350 if (NewOp.getNode()) {
5351 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5352 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5353 DAG, Subtarget, dl);
5354 }
5355 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5356 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5357 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5358 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5359 DAG, Subtarget, dl);
5360 }
5361 }
5362 return SDValue();
5363}
5364
Dan Gohman475871a2008-07-27 21:46:04 +00005365SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005366X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005367 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005368 SDValue V1 = Op.getOperand(0);
5369 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005370 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005371 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005372 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005373 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005374 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5375 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005376 bool V1IsSplat = false;
5377 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005378 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005379 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005380 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005381 MachineFunction &MF = DAG.getMachineFunction();
5382 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005383
Dale Johannesen0488fb62010-09-30 23:57:10 +00005384 // Shuffle operations on MMX not supported.
5385 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005386 return Op;
5387
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005388 // Vector shuffle lowering takes 3 steps:
5389 //
5390 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5391 // narrowing and commutation of operands should be handled.
5392 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5393 // shuffle nodes.
5394 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5395 // so the shuffle can be broken into other shuffles and the legalizer can
5396 // try the lowering again.
5397 //
5398 // The general ideia is that no vector_shuffle operation should be left to
5399 // be matched during isel, all of them must be converted to a target specific
5400 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005401
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005402 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5403 // narrowing and commutation of operands should be handled. The actual code
5404 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005405 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005406 if (NewOp.getNode())
5407 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005408
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005409 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5410 // unpckh_undef). Only use pshufd if speed is more important than size.
5411 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5412 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5413 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5414 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5415 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5416 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005417
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005418 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005419 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005420 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005421
Dale Johannesen0488fb62010-09-30 23:57:10 +00005422 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005423 return getMOVHighToLow(Op, dl, DAG);
5424
5425 // Use to match splats
5426 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5427 (VT == MVT::v2f64 || VT == MVT::v2i64))
5428 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5429
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005430 if (X86::isPSHUFDMask(SVOp)) {
5431 // The actual implementation will match the mask in the if above and then
5432 // during isel it can match several different instructions, not only pshufd
5433 // as its name says, sad but true, emulate the behavior for now...
5434 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5435 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5436
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005437 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5438
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005439 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005440 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5441
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005442 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005443 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5444 TargetMask, DAG);
5445
5446 if (VT == MVT::v4f32)
5447 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5448 TargetMask, DAG);
5449 }
Eric Christopherfd179292009-08-27 18:07:15 +00005450
Evan Chengf26ffe92008-05-29 08:22:04 +00005451 // Check if this can be converted into a logical shift.
5452 bool isLeft = false;
5453 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005454 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005455 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005456 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005457 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005458 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005459 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005460 EVT EltVT = VT.getVectorElementType();
5461 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005462 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005463 }
Eric Christopherfd179292009-08-27 18:07:15 +00005464
Nate Begeman9008ca62009-04-27 18:41:29 +00005465 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005466 if (V1IsUndef)
5467 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005468 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005469 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005470 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005471 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005472 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5473
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005474 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005475 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5476 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005477 }
Eric Christopherfd179292009-08-27 18:07:15 +00005478
Nate Begeman9008ca62009-04-27 18:41:29 +00005479 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00005480 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5481 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005482
Dale Johannesen0488fb62010-09-30 23:57:10 +00005483 if (X86::isMOVHLPSMask(SVOp))
5484 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005485
Dale Johannesen0488fb62010-09-30 23:57:10 +00005486 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5487 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005488
Dale Johannesen0488fb62010-09-30 23:57:10 +00005489 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5490 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005491
Dale Johannesen0488fb62010-09-30 23:57:10 +00005492 if (X86::isMOVLPMask(SVOp))
5493 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005494
Nate Begeman9008ca62009-04-27 18:41:29 +00005495 if (ShouldXformToMOVHLPS(SVOp) ||
5496 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5497 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005498
Evan Chengf26ffe92008-05-29 08:22:04 +00005499 if (isShift) {
5500 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005501 EVT EltVT = VT.getVectorElementType();
5502 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005503 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005504 }
Eric Christopherfd179292009-08-27 18:07:15 +00005505
Evan Cheng9eca5e82006-10-25 21:49:50 +00005506 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005507 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5508 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005509 V1IsSplat = isSplatVector(V1.getNode());
5510 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005511
Chris Lattner8a594482007-11-25 00:24:49 +00005512 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005513 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005514 Op = CommuteVectorShuffle(SVOp, DAG);
5515 SVOp = cast<ShuffleVectorSDNode>(Op);
5516 V1 = SVOp->getOperand(0);
5517 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005518 std::swap(V1IsSplat, V2IsSplat);
5519 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005520 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005521 }
5522
Nate Begeman9008ca62009-04-27 18:41:29 +00005523 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5524 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005525 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005526 return V1;
5527 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5528 // the instruction selector will not match, so get a canonical MOVL with
5529 // swapped operands to undo the commute.
5530 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005531 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005532
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005533 if (X86::isUNPCKLMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005534 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005535
5536 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005537 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005538
Evan Cheng9bbbb982006-10-25 20:48:19 +00005539 if (V2IsSplat) {
5540 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005541 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005542 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005543 SDValue NewMask = NormalizeMask(SVOp, DAG);
5544 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5545 if (NSVOp != SVOp) {
5546 if (X86::isUNPCKLMask(NSVOp, true)) {
5547 return NewMask;
5548 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5549 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005550 }
5551 }
5552 }
5553
Evan Cheng9eca5e82006-10-25 21:49:50 +00005554 if (Commuted) {
5555 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005556 // FIXME: this seems wrong.
5557 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5558 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005559
5560 if (X86::isUNPCKLMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005561 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005562
5563 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005564 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005565 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005566
Nate Begeman9008ca62009-04-27 18:41:29 +00005567 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00005568 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00005569 return CommuteVectorShuffle(SVOp, DAG);
5570
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005571 // The checks below are all present in isShuffleMaskLegal, but they are
5572 // inlined here right now to enable us to directly emit target specific
5573 // nodes, and remove one by one until they don't return Op anymore.
5574 SmallVector<int, 16> M;
5575 SVOp->getMask(M);
5576
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005577 if (isPALIGNRMask(M, VT, HasSSSE3))
5578 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5579 X86::getShufflePALIGNRImmediate(SVOp),
5580 DAG);
5581
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005582 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5583 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5584 if (VT == MVT::v2f64)
5585 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5586 if (VT == MVT::v2i64)
5587 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5588 }
5589
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005590 if (isPSHUFHWMask(M, VT))
5591 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5592 X86::getShufflePSHUFHWImmediate(SVOp),
5593 DAG);
5594
5595 if (isPSHUFLWMask(M, VT))
5596 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5597 X86::getShufflePSHUFLWImmediate(SVOp),
5598 DAG);
5599
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005600 if (isSHUFPMask(M, VT)) {
5601 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5602 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5603 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5604 TargetMask, DAG);
5605 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5606 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5607 TargetMask, DAG);
5608 }
5609
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005610 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5611 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5612 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5613 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5614 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5615 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5616
Evan Cheng14b32e12007-12-11 01:46:18 +00005617 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005619 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005620 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005621 return NewOp;
5622 }
5623
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005625 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005626 if (NewOp.getNode())
5627 return NewOp;
5628 }
Eric Christopherfd179292009-08-27 18:07:15 +00005629
Dale Johannesen0488fb62010-09-30 23:57:10 +00005630 // Handle all 4 wide cases with a number of shuffles.
5631 if (NumElems == 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005632 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005633
Dan Gohman475871a2008-07-27 21:46:04 +00005634 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005635}
5636
Dan Gohman475871a2008-07-27 21:46:04 +00005637SDValue
5638X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005639 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005640 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005641 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005642 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005644 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005646 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005647 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005648 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005649 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5650 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5651 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5653 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005654 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005656 Op.getOperand(0)),
5657 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005659 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005660 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005661 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005662 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005664 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5665 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005666 // result has a single use which is a store or a bitcast to i32. And in
5667 // the case of a store, it's not worth it if the index is a constant 0,
5668 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005669 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005670 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005671 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005672 if ((User->getOpcode() != ISD::STORE ||
5673 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5674 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005675 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005676 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005677 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005679 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005680 Op.getOperand(0)),
5681 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005682 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00005683 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005684 // ExtractPS works with constant index.
5685 if (isa<ConstantSDNode>(Op.getOperand(1)))
5686 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005687 }
Dan Gohman475871a2008-07-27 21:46:04 +00005688 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005689}
5690
5691
Dan Gohman475871a2008-07-27 21:46:04 +00005692SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005693X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5694 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005695 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005696 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005697
Evan Cheng62a3f152008-03-24 21:52:23 +00005698 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005699 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005700 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005701 return Res;
5702 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005703
Owen Andersone50ed302009-08-10 22:56:29 +00005704 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005705 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005706 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005707 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005708 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005709 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005710 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005711 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5712 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005713 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005715 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005716 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005717 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005718 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005719 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005720 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005721 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005722 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005723 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005724 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005725 if (Idx == 0)
5726 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005727
Evan Cheng0db9fe62006-04-25 20:13:52 +00005728 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005729 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005730 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005731 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005732 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005733 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005734 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005735 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005736 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5737 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5738 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005739 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005740 if (Idx == 0)
5741 return Op;
5742
5743 // UNPCKHPD the element to the lowest double word, then movsd.
5744 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5745 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005746 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005747 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005748 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005749 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005750 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005751 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005752 }
5753
Dan Gohman475871a2008-07-27 21:46:04 +00005754 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005755}
5756
Dan Gohman475871a2008-07-27 21:46:04 +00005757SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005758X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5759 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005760 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005761 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005762 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005763
Dan Gohman475871a2008-07-27 21:46:04 +00005764 SDValue N0 = Op.getOperand(0);
5765 SDValue N1 = Op.getOperand(1);
5766 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005767
Dan Gohman8a55ce42009-09-23 21:02:20 +00005768 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005769 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005770 unsigned Opc;
5771 if (VT == MVT::v8i16)
5772 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005773 else if (VT == MVT::v16i8)
5774 Opc = X86ISD::PINSRB;
5775 else
5776 Opc = X86ISD::PINSRB;
5777
Nate Begeman14d12ca2008-02-11 04:19:36 +00005778 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5779 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 if (N1.getValueType() != MVT::i32)
5781 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5782 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005783 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005784 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005785 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005786 // Bits [7:6] of the constant are the source select. This will always be
5787 // zero here. The DAG Combiner may combine an extract_elt index into these
5788 // bits. For example (insert (extract, 3), 2) could be matched by putting
5789 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005790 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005791 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005792 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005793 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005794 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005795 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005797 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005798 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005799 // PINSR* works with constant index.
5800 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005801 }
Dan Gohman475871a2008-07-27 21:46:04 +00005802 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005803}
5804
Dan Gohman475871a2008-07-27 21:46:04 +00005805SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005806X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005807 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005808 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005809
5810 if (Subtarget->hasSSE41())
5811 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5812
Dan Gohman8a55ce42009-09-23 21:02:20 +00005813 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005814 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005815
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005816 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005817 SDValue N0 = Op.getOperand(0);
5818 SDValue N1 = Op.getOperand(1);
5819 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005820
Dan Gohman8a55ce42009-09-23 21:02:20 +00005821 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005822 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5823 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 if (N1.getValueType() != MVT::i32)
5825 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5826 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005827 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00005828 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005829 }
Dan Gohman475871a2008-07-27 21:46:04 +00005830 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005831}
5832
Dan Gohman475871a2008-07-27 21:46:04 +00005833SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005834X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005835 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005836
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005837 if (Op.getValueType() == MVT::v1i64 &&
5838 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005839 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005840
Owen Anderson825b72b2009-08-11 20:47:22 +00005841 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00005842 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
5843 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005844 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00005845 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005846}
5847
Bill Wendling056292f2008-09-16 21:48:12 +00005848// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5849// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5850// one of the above mentioned nodes. It has to be wrapped because otherwise
5851// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5852// be used to form addressing mode. These wrapped nodes will be selected
5853// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005854SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005855X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005856 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005857
Chris Lattner41621a22009-06-26 19:22:52 +00005858 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5859 // global base reg.
5860 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005861 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005862 CodeModel::Model M = getTargetMachine().getCodeModel();
5863
Chris Lattner4f066492009-07-11 20:29:19 +00005864 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005865 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005866 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005867 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005868 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005869 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005870 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005871
Evan Cheng1606e8e2009-03-13 07:51:59 +00005872 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005873 CP->getAlignment(),
5874 CP->getOffset(), OpFlag);
5875 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005876 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005877 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005878 if (OpFlag) {
5879 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005880 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005881 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005882 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005883 }
5884
5885 return Result;
5886}
5887
Dan Gohmand858e902010-04-17 15:26:15 +00005888SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005889 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005890
Chris Lattner18c59872009-06-27 04:16:01 +00005891 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5892 // global base reg.
5893 unsigned char OpFlag = 0;
5894 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005895 CodeModel::Model M = getTargetMachine().getCodeModel();
5896
Chris Lattner4f066492009-07-11 20:29:19 +00005897 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005898 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005899 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005900 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005901 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005902 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005903 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005904
Chris Lattner18c59872009-06-27 04:16:01 +00005905 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5906 OpFlag);
5907 DebugLoc DL = JT->getDebugLoc();
5908 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005909
Chris Lattner18c59872009-06-27 04:16:01 +00005910 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00005911 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00005912 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5913 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005914 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005915 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005916
Chris Lattner18c59872009-06-27 04:16:01 +00005917 return Result;
5918}
5919
5920SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005921X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005922 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005923
Chris Lattner18c59872009-06-27 04:16:01 +00005924 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5925 // global base reg.
5926 unsigned char OpFlag = 0;
5927 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005928 CodeModel::Model M = getTargetMachine().getCodeModel();
5929
Chris Lattner4f066492009-07-11 20:29:19 +00005930 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005931 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005932 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005933 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005934 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005935 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005936 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005937
Chris Lattner18c59872009-06-27 04:16:01 +00005938 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005939
Chris Lattner18c59872009-06-27 04:16:01 +00005940 DebugLoc DL = Op.getDebugLoc();
5941 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005942
5943
Chris Lattner18c59872009-06-27 04:16:01 +00005944 // With PIC, the address is actually $g + Offset.
5945 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005946 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005947 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5948 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005949 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005950 Result);
5951 }
Eric Christopherfd179292009-08-27 18:07:15 +00005952
Chris Lattner18c59872009-06-27 04:16:01 +00005953 return Result;
5954}
5955
Dan Gohman475871a2008-07-27 21:46:04 +00005956SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005957X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005958 // Create the TargetBlockAddressAddress node.
5959 unsigned char OpFlags =
5960 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005961 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005962 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005963 DebugLoc dl = Op.getDebugLoc();
5964 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5965 /*isTarget=*/true, OpFlags);
5966
Dan Gohmanf705adb2009-10-30 01:28:02 +00005967 if (Subtarget->isPICStyleRIPRel() &&
5968 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005969 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5970 else
5971 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005972
Dan Gohman29cbade2009-11-20 23:18:13 +00005973 // With PIC, the address is actually $g + Offset.
5974 if (isGlobalRelativeToPICBase(OpFlags)) {
5975 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5976 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5977 Result);
5978 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005979
5980 return Result;
5981}
5982
5983SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005984X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005985 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005986 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005987 // Create the TargetGlobalAddress node, folding in the constant
5988 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005989 unsigned char OpFlags =
5990 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005991 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005992 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005993 if (OpFlags == X86II::MO_NO_FLAG &&
5994 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005995 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005996 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005997 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005998 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005999 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006000 }
Eric Christopherfd179292009-08-27 18:07:15 +00006001
Chris Lattner4f066492009-07-11 20:29:19 +00006002 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006003 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006004 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6005 else
6006 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006007
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006008 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006009 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006010 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6011 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006012 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006013 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006014
Chris Lattner36c25012009-07-10 07:34:39 +00006015 // For globals that require a load from a stub to get the address, emit the
6016 // load.
6017 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006018 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006019 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006020
Dan Gohman6520e202008-10-18 02:06:02 +00006021 // If there was a non-zero offset that we didn't fold, create an explicit
6022 // addition for it.
6023 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006024 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006025 DAG.getConstant(Offset, getPointerTy()));
6026
Evan Cheng0db9fe62006-04-25 20:13:52 +00006027 return Result;
6028}
6029
Evan Chengda43bcf2008-09-24 00:05:32 +00006030SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006031X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006032 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006033 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006034 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006035}
6036
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006037static SDValue
6038GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006039 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006040 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006041 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006042 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006043 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006044 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006045 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006046 GA->getOffset(),
6047 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006048 if (InFlag) {
6049 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006050 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006051 } else {
6052 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006053 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006054 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006055
6056 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006057 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006058
Rafael Espindola15f1b662009-04-24 12:59:40 +00006059 SDValue Flag = Chain.getValue(1);
6060 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006061}
6062
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006063// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006064static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006065LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006066 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006067 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006068 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6069 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006070 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006071 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006072 InFlag = Chain.getValue(1);
6073
Chris Lattnerb903bed2009-06-26 21:20:29 +00006074 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006075}
6076
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006077// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006078static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006079LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006080 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006081 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6082 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006083}
6084
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006085// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6086// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006087static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006088 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006089 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006090 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006091
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006092 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6093 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6094 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006095
Michael J. Spencerec38de22010-10-10 22:04:20 +00006096 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006097 DAG.getIntPtrConstant(0),
6098 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006099
Chris Lattnerb903bed2009-06-26 21:20:29 +00006100 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006101 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6102 // initialexec.
6103 unsigned WrapperKind = X86ISD::Wrapper;
6104 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006105 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006106 } else if (is64Bit) {
6107 assert(model == TLSModel::InitialExec);
6108 OperandFlags = X86II::MO_GOTTPOFF;
6109 WrapperKind = X86ISD::WrapperRIP;
6110 } else {
6111 assert(model == TLSModel::InitialExec);
6112 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006113 }
Eric Christopherfd179292009-08-27 18:07:15 +00006114
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006115 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6116 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006117 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006118 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006119 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006120 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006121
Rafael Espindola9a580232009-02-27 13:37:18 +00006122 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006123 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006124 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006125
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006126 // The address of the thread local variable is the add of the thread
6127 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006128 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006129}
6130
Dan Gohman475871a2008-07-27 21:46:04 +00006131SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006132X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006133
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006134 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006135 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006136
Eric Christopher30ef0e52010-06-03 04:07:48 +00006137 if (Subtarget->isTargetELF()) {
6138 // TODO: implement the "local dynamic" model
6139 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006140
Eric Christopher30ef0e52010-06-03 04:07:48 +00006141 // If GV is an alias then use the aliasee for determining
6142 // thread-localness.
6143 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6144 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006145
6146 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006147 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006148
Eric Christopher30ef0e52010-06-03 04:07:48 +00006149 switch (model) {
6150 case TLSModel::GeneralDynamic:
6151 case TLSModel::LocalDynamic: // not implemented
6152 if (Subtarget->is64Bit())
6153 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6154 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006155
Eric Christopher30ef0e52010-06-03 04:07:48 +00006156 case TLSModel::InitialExec:
6157 case TLSModel::LocalExec:
6158 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6159 Subtarget->is64Bit());
6160 }
6161 } else if (Subtarget->isTargetDarwin()) {
6162 // Darwin only has one model of TLS. Lower to that.
6163 unsigned char OpFlag = 0;
6164 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6165 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006166
Eric Christopher30ef0e52010-06-03 04:07:48 +00006167 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6168 // global base reg.
6169 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6170 !Subtarget->is64Bit();
6171 if (PIC32)
6172 OpFlag = X86II::MO_TLVP_PIC_BASE;
6173 else
6174 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006175 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006176 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00006177 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00006178 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006179 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006180
Eric Christopher30ef0e52010-06-03 04:07:48 +00006181 // With PIC32, the address is actually $g + Offset.
6182 if (PIC32)
6183 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6184 DAG.getNode(X86ISD::GlobalBaseReg,
6185 DebugLoc(), getPointerTy()),
6186 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006187
Eric Christopher30ef0e52010-06-03 04:07:48 +00006188 // Lowering the machine isd will make sure everything is in the right
6189 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006190 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006191 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00006192 SDValue Args[] = { Chain, Offset };
6193 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006194
Eric Christopher30ef0e52010-06-03 04:07:48 +00006195 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6196 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6197 MFI->setAdjustsStack(true);
Eric Christopher8bce7cc2010-12-09 00:27:58 +00006198
Eric Christopher30ef0e52010-06-03 04:07:48 +00006199 // And our return value (tls address) is in the standard call return value
6200 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006201 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6202 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006203 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006204
Eric Christopher30ef0e52010-06-03 04:07:48 +00006205 assert(false &&
6206 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006207
Torok Edwinc23197a2009-07-14 16:55:14 +00006208 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006209 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006210}
6211
Evan Cheng0db9fe62006-04-25 20:13:52 +00006212
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006213/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006214/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006215SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006216 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006217 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006218 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006219 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006220 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006221 SDValue ShOpLo = Op.getOperand(0);
6222 SDValue ShOpHi = Op.getOperand(1);
6223 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006224 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006225 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006226 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006227
Dan Gohman475871a2008-07-27 21:46:04 +00006228 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006229 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006230 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6231 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006232 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006233 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6234 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006235 }
Evan Chenge3413162006-01-09 18:33:28 +00006236
Owen Anderson825b72b2009-08-11 20:47:22 +00006237 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6238 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006239 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006240 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006241
Dan Gohman475871a2008-07-27 21:46:04 +00006242 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006243 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006244 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6245 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006246
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006247 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006248 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6249 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006250 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006251 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6252 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006253 }
6254
Dan Gohman475871a2008-07-27 21:46:04 +00006255 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006256 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006257}
Evan Chenga3195e82006-01-12 22:54:21 +00006258
Dan Gohmand858e902010-04-17 15:26:15 +00006259SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6260 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006261 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006262
Dale Johannesen0488fb62010-09-30 23:57:10 +00006263 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006264 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006265
Owen Anderson825b72b2009-08-11 20:47:22 +00006266 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006267 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006268
Eli Friedman36df4992009-05-27 00:47:34 +00006269 // These are really Legal; return the operand so the caller accepts it as
6270 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006271 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006272 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006273 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006274 Subtarget->is64Bit()) {
6275 return Op;
6276 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006277
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006278 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006279 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006280 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006281 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006282 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006283 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006284 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006285 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006286 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006287 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6288}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006289
Owen Andersone50ed302009-08-10 22:56:29 +00006290SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006291 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006292 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006293 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006294 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006295 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006296 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006297 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006298 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00006299 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006300 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006301
Chris Lattner492a43e2010-09-22 01:28:21 +00006302 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006303
Chris Lattner492a43e2010-09-22 01:28:21 +00006304 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6305 MachineMemOperand *MMO =
6306 DAG.getMachineFunction()
6307 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6308 MachineMemOperand::MOLoad, ByteSize, ByteSize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006309
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006310 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006311 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
6312 X86ISD::FILD, DL,
6313 Tys, Ops, array_lengthof(Ops),
6314 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006315
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006316 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006317 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006318 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006319
6320 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6321 // shouldn't be necessary except that RFP cannot be live across
6322 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006323 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006324 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
6325 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006326 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006327 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006328 SDValue Ops[] = {
6329 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6330 };
Chris Lattner492a43e2010-09-22 01:28:21 +00006331 MachineMemOperand *MMO =
6332 DAG.getMachineFunction()
6333 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006334 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006335
Chris Lattner492a43e2010-09-22 01:28:21 +00006336 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
6337 Ops, array_lengthof(Ops),
6338 Op.getValueType(), MMO);
6339 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006340 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006341 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006342 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006343
Evan Cheng0db9fe62006-04-25 20:13:52 +00006344 return Result;
6345}
6346
Bill Wendling8b8a6362009-01-17 03:56:04 +00006347// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006348SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6349 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006350 // This algorithm is not obvious. Here it is in C code, more or less:
6351 /*
6352 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6353 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6354 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006355
Bill Wendling8b8a6362009-01-17 03:56:04 +00006356 // Copy ints to xmm registers.
6357 __m128i xh = _mm_cvtsi32_si128( hi );
6358 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006359
Bill Wendling8b8a6362009-01-17 03:56:04 +00006360 // Combine into low half of a single xmm register.
6361 __m128i x = _mm_unpacklo_epi32( xh, xl );
6362 __m128d d;
6363 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006364
Bill Wendling8b8a6362009-01-17 03:56:04 +00006365 // Merge in appropriate exponents to give the integer bits the right
6366 // magnitude.
6367 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006368
Bill Wendling8b8a6362009-01-17 03:56:04 +00006369 // Subtract away the biases to deal with the IEEE-754 double precision
6370 // implicit 1.
6371 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006372
Bill Wendling8b8a6362009-01-17 03:56:04 +00006373 // All conversions up to here are exact. The correctly rounded result is
6374 // calculated using the current rounding mode using the following
6375 // horizontal add.
6376 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6377 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6378 // store doesn't really need to be here (except
6379 // maybe to zero the other double)
6380 return sd;
6381 }
6382 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006383
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006384 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006385 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006386
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006387 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006388 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006389 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6390 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6391 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6392 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006393 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006394 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006395
Bill Wendling8b8a6362009-01-17 03:56:04 +00006396 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006397 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006398 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006399 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006400 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006401 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006402 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006403
Owen Anderson825b72b2009-08-11 20:47:22 +00006404 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6405 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006406 Op.getOperand(0),
6407 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006408 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6409 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006410 Op.getOperand(0),
6411 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006412 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6413 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006414 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006415 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006416 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006417 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006418 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006419 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006420 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006421 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006422
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006423 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006424 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006425 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6426 DAG.getUNDEF(MVT::v2f64), ShufMask);
6427 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6428 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006429 DAG.getIntPtrConstant(0));
6430}
6431
Bill Wendling8b8a6362009-01-17 03:56:04 +00006432// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006433SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6434 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006435 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006436 // FP constant to bias correct the final result.
6437 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006438 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006439
6440 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006441 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6442 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006443 Op.getOperand(0),
6444 DAG.getIntPtrConstant(0)));
6445
Owen Anderson825b72b2009-08-11 20:47:22 +00006446 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006447 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006448 DAG.getIntPtrConstant(0));
6449
6450 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006451 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006452 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006453 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006454 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006455 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006456 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006457 MVT::v2f64, Bias)));
6458 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006459 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006460 DAG.getIntPtrConstant(0));
6461
6462 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006463 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006464
6465 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006466 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006467
Owen Anderson825b72b2009-08-11 20:47:22 +00006468 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006469 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006470 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006471 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006472 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006473 }
6474
6475 // Handle final rounding.
6476 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006477}
6478
Dan Gohmand858e902010-04-17 15:26:15 +00006479SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6480 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006481 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006482 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006483
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006484 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006485 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6486 // the optimization here.
6487 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006488 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006489
Owen Andersone50ed302009-08-10 22:56:29 +00006490 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006491 EVT DstVT = Op.getValueType();
6492 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006493 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006494 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006495 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006496
6497 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006498 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006499 if (SrcVT == MVT::i32) {
6500 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6501 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6502 getPointerTy(), StackSlot, WordOff);
6503 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006504 StackSlot, MachinePointerInfo(),
6505 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006506 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006507 OffsetSlot, MachinePointerInfo(),
6508 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006509 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6510 return Fild;
6511 }
6512
6513 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6514 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006515 StackSlot, MachinePointerInfo(),
6516 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006517 // For i64 source, we need to add the appropriate power of 2 if the input
6518 // was negative. This is the same as the optimization in
6519 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6520 // we must be careful to do the computation in x87 extended precision, not
6521 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00006522 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6523 MachineMemOperand *MMO =
6524 DAG.getMachineFunction()
6525 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6526 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006527
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006528 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6529 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006530 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
6531 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006532
6533 APInt FF(32, 0x5F800000ULL);
6534
6535 // Check whether the sign bit is set.
6536 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6537 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6538 ISD::SETLT);
6539
6540 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6541 SDValue FudgePtr = DAG.getConstantPool(
6542 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6543 getPointerTy());
6544
6545 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6546 SDValue Zero = DAG.getIntPtrConstant(0);
6547 SDValue Four = DAG.getIntPtrConstant(4);
6548 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6549 Zero, Four);
6550 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6551
6552 // Load the value out, extending it from f32 to f80.
6553 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006554 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006555 FudgePtr, MachinePointerInfo::getConstantPool(),
6556 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006557 // Extend everything to 80 bits to force it to be done on x87.
6558 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6559 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006560}
6561
Dan Gohman475871a2008-07-27 21:46:04 +00006562std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006563FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00006564 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006565
Owen Andersone50ed302009-08-10 22:56:29 +00006566 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006567
6568 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006569 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6570 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006571 }
6572
Owen Anderson825b72b2009-08-11 20:47:22 +00006573 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6574 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006575 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006576
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006577 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006578 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006579 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006580 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006581 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006582 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006583 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006584 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006585
Evan Cheng87c89352007-10-15 20:11:21 +00006586 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6587 // stack slot.
6588 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006589 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006590 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006591 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006592
Michael J. Spencerec38de22010-10-10 22:04:20 +00006593
6594
Evan Cheng0db9fe62006-04-25 20:13:52 +00006595 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006596 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006597 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006598 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6599 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6600 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006601 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006602
Dan Gohman475871a2008-07-27 21:46:04 +00006603 SDValue Chain = DAG.getEntryNode();
6604 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00006605 EVT TheVT = Op.getOperand(0).getValueType();
6606 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006607 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00006608 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006609 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006610 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006611 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006612 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00006613 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00006614 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00006615
Chris Lattner492a43e2010-09-22 01:28:21 +00006616 MachineMemOperand *MMO =
6617 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6618 MachineMemOperand::MOLoad, MemSize, MemSize);
6619 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
6620 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006621 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006622 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006623 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6624 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006625
Chris Lattner07290932010-09-22 01:05:16 +00006626 MachineMemOperand *MMO =
6627 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6628 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006629
Evan Cheng0db9fe62006-04-25 20:13:52 +00006630 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006631 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00006632 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
6633 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00006634
Chris Lattner27a6c732007-11-24 07:07:01 +00006635 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006636}
6637
Dan Gohmand858e902010-04-17 15:26:15 +00006638SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6639 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00006640 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006641 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006642
Eli Friedman948e95a2009-05-23 09:59:16 +00006643 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006644 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006645 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6646 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006647
Chris Lattner27a6c732007-11-24 07:07:01 +00006648 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006649 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006650 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006651}
6652
Dan Gohmand858e902010-04-17 15:26:15 +00006653SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6654 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006655 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6656 SDValue FIST = Vals.first, StackSlot = Vals.second;
6657 assert(FIST.getNode() && "Unexpected failure");
6658
6659 // Load the result.
6660 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006661 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006662}
6663
Dan Gohmand858e902010-04-17 15:26:15 +00006664SDValue X86TargetLowering::LowerFABS(SDValue Op,
6665 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006666 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006667 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006668 EVT VT = Op.getValueType();
6669 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006670 if (VT.isVector())
6671 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006672 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006673 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006674 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006675 CV.push_back(C);
6676 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006677 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006678 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006679 CV.push_back(C);
6680 CV.push_back(C);
6681 CV.push_back(C);
6682 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006683 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006684 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006685 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006686 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006687 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006688 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006689 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006690}
6691
Dan Gohmand858e902010-04-17 15:26:15 +00006692SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006693 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006694 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006695 EVT VT = Op.getValueType();
6696 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006697 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006698 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006699 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006700 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006701 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006702 CV.push_back(C);
6703 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006704 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006705 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006706 CV.push_back(C);
6707 CV.push_back(C);
6708 CV.push_back(C);
6709 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006710 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006711 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006712 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006713 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006714 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006715 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006716 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006717 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006718 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006719 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006720 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006721 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006722 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006723 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006724 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006725}
6726
Dan Gohmand858e902010-04-17 15:26:15 +00006727SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006728 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006729 SDValue Op0 = Op.getOperand(0);
6730 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006731 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006732 EVT VT = Op.getValueType();
6733 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006734
6735 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006736 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006737 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006738 SrcVT = VT;
6739 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006740 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006741 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006742 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006743 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006744 }
6745
6746 // At this point the operands and the result should have the same
6747 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006748
Evan Cheng68c47cb2007-01-05 07:55:56 +00006749 // First get the sign bit of second operand.
6750 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006751 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006752 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6753 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006754 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006755 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6756 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6757 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6758 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006759 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006760 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006761 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006762 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006763 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006764 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006765 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006766
6767 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006768 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006769 // Op0 is MVT::f32, Op1 is MVT::f64.
6770 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6771 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6772 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006773 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00006774 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006775 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006776 }
6777
Evan Cheng73d6cf12007-01-05 21:37:56 +00006778 // Clear first operand sign bit.
6779 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006780 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006781 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6782 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006783 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006784 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6785 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6786 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6787 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006788 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006789 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006790 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006791 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006792 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006793 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006794 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006795
6796 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006797 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006798}
6799
Dan Gohman076aee32009-03-04 19:44:21 +00006800/// Emit nodes that will be selected as "test Op0,Op0", or something
6801/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006802SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006803 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006804 DebugLoc dl = Op.getDebugLoc();
6805
Dan Gohman31125812009-03-07 01:58:32 +00006806 // CF and OF aren't always set the way we want. Determine which
6807 // of these we need.
6808 bool NeedCF = false;
6809 bool NeedOF = false;
6810 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006811 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006812 case X86::COND_A: case X86::COND_AE:
6813 case X86::COND_B: case X86::COND_BE:
6814 NeedCF = true;
6815 break;
6816 case X86::COND_G: case X86::COND_GE:
6817 case X86::COND_L: case X86::COND_LE:
6818 case X86::COND_O: case X86::COND_NO:
6819 NeedOF = true;
6820 break;
Dan Gohman31125812009-03-07 01:58:32 +00006821 }
6822
Dan Gohman076aee32009-03-04 19:44:21 +00006823 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006824 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6825 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006826 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6827 // Emit a CMP with 0, which is the TEST pattern.
6828 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6829 DAG.getConstant(0, Op.getValueType()));
6830
6831 unsigned Opcode = 0;
6832 unsigned NumOperands = 0;
6833 switch (Op.getNode()->getOpcode()) {
6834 case ISD::ADD:
6835 // Due to an isel shortcoming, be conservative if this add is likely to be
6836 // selected as part of a load-modify-store instruction. When the root node
6837 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6838 // uses of other nodes in the match, such as the ADD in this case. This
6839 // leads to the ADD being left around and reselected, with the result being
6840 // two adds in the output. Alas, even if none our users are stores, that
6841 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6842 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6843 // climbing the DAG back to the root, and it doesn't seem to be worth the
6844 // effort.
6845 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006846 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006847 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6848 goto default_case;
6849
6850 if (ConstantSDNode *C =
6851 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6852 // An add of one will be selected as an INC.
6853 if (C->getAPIntValue() == 1) {
6854 Opcode = X86ISD::INC;
6855 NumOperands = 1;
6856 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006857 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006858
6859 // An add of negative one (subtract of one) will be selected as a DEC.
6860 if (C->getAPIntValue().isAllOnesValue()) {
6861 Opcode = X86ISD::DEC;
6862 NumOperands = 1;
6863 break;
6864 }
Dan Gohman076aee32009-03-04 19:44:21 +00006865 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006866
6867 // Otherwise use a regular EFLAGS-setting add.
6868 Opcode = X86ISD::ADD;
6869 NumOperands = 2;
6870 break;
6871 case ISD::AND: {
6872 // If the primary and result isn't used, don't bother using X86ISD::AND,
6873 // because a TEST instruction will be better.
6874 bool NonFlagUse = false;
6875 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6876 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6877 SDNode *User = *UI;
6878 unsigned UOpNo = UI.getOperandNo();
6879 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6880 // Look pass truncate.
6881 UOpNo = User->use_begin().getOperandNo();
6882 User = *User->use_begin();
6883 }
6884
6885 if (User->getOpcode() != ISD::BRCOND &&
6886 User->getOpcode() != ISD::SETCC &&
6887 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6888 NonFlagUse = true;
6889 break;
6890 }
Dan Gohman076aee32009-03-04 19:44:21 +00006891 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006892
6893 if (!NonFlagUse)
6894 break;
6895 }
6896 // FALL THROUGH
6897 case ISD::SUB:
6898 case ISD::OR:
6899 case ISD::XOR:
6900 // Due to the ISEL shortcoming noted above, be conservative if this op is
6901 // likely to be selected as part of a load-modify-store instruction.
6902 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6903 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6904 if (UI->getOpcode() == ISD::STORE)
6905 goto default_case;
6906
6907 // Otherwise use a regular EFLAGS-setting instruction.
6908 switch (Op.getNode()->getOpcode()) {
6909 default: llvm_unreachable("unexpected operator!");
6910 case ISD::SUB: Opcode = X86ISD::SUB; break;
6911 case ISD::OR: Opcode = X86ISD::OR; break;
6912 case ISD::XOR: Opcode = X86ISD::XOR; break;
6913 case ISD::AND: Opcode = X86ISD::AND; break;
6914 }
6915
6916 NumOperands = 2;
6917 break;
6918 case X86ISD::ADD:
6919 case X86ISD::SUB:
6920 case X86ISD::INC:
6921 case X86ISD::DEC:
6922 case X86ISD::OR:
6923 case X86ISD::XOR:
6924 case X86ISD::AND:
6925 return SDValue(Op.getNode(), 1);
6926 default:
6927 default_case:
6928 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006929 }
6930
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006931 if (Opcode == 0)
6932 // Emit a CMP with 0, which is the TEST pattern.
6933 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6934 DAG.getConstant(0, Op.getValueType()));
6935
6936 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6937 SmallVector<SDValue, 4> Ops;
6938 for (unsigned i = 0; i != NumOperands; ++i)
6939 Ops.push_back(Op.getOperand(i));
6940
6941 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6942 DAG.ReplaceAllUsesWith(Op, New);
6943 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006944}
6945
6946/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6947/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006948SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006949 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006950 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6951 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006952 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006953
6954 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006955 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006956}
6957
Evan Chengd40d03e2010-01-06 19:38:29 +00006958/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6959/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006960SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6961 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006962 SDValue Op0 = And.getOperand(0);
6963 SDValue Op1 = And.getOperand(1);
6964 if (Op0.getOpcode() == ISD::TRUNCATE)
6965 Op0 = Op0.getOperand(0);
6966 if (Op1.getOpcode() == ISD::TRUNCATE)
6967 Op1 = Op1.getOperand(0);
6968
Evan Chengd40d03e2010-01-06 19:38:29 +00006969 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006970 if (Op1.getOpcode() == ISD::SHL)
6971 std::swap(Op0, Op1);
6972 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006973 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6974 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006975 // If we looked past a truncate, check that it's only truncating away
6976 // known zeros.
6977 unsigned BitWidth = Op0.getValueSizeInBits();
6978 unsigned AndBitWidth = And.getValueSizeInBits();
6979 if (BitWidth > AndBitWidth) {
6980 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6981 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6982 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6983 return SDValue();
6984 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006985 LHS = Op1;
6986 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006987 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006988 } else if (Op1.getOpcode() == ISD::Constant) {
6989 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6990 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006991 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6992 LHS = AndLHS.getOperand(0);
6993 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006994 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006995 }
Evan Cheng0488db92007-09-25 01:57:46 +00006996
Evan Chengd40d03e2010-01-06 19:38:29 +00006997 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006998 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006999 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007000 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007001 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007002 // Also promote i16 to i32 for performance / code size reason.
7003 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007004 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007005 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007006
Evan Chengd40d03e2010-01-06 19:38:29 +00007007 // If the operand types disagree, extend the shift amount to match. Since
7008 // BT ignores high bits (like shifts) we can use anyextend.
7009 if (LHS.getValueType() != RHS.getValueType())
7010 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007011
Evan Chengd40d03e2010-01-06 19:38:29 +00007012 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7013 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7014 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7015 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007016 }
7017
Evan Cheng54de3ea2010-01-05 06:52:31 +00007018 return SDValue();
7019}
7020
Dan Gohmand858e902010-04-17 15:26:15 +00007021SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007022 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7023 SDValue Op0 = Op.getOperand(0);
7024 SDValue Op1 = Op.getOperand(1);
7025 DebugLoc dl = Op.getDebugLoc();
7026 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7027
7028 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007029 // Lower (X & (1 << N)) == 0 to BT(X, N).
7030 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7031 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Chris Lattner481eebc2010-12-19 21:23:48 +00007032 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007033 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007034 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007035 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7036 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7037 if (NewSetCC.getNode())
7038 return NewSetCC;
7039 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007040
Chris Lattner481eebc2010-12-19 21:23:48 +00007041 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7042 // these.
7043 if (Op1.getOpcode() == ISD::Constant &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00007044 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7045 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7046 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Chris Lattner481eebc2010-12-19 21:23:48 +00007047
7048 // If the input is a setcc, then reuse the input setcc or use a new one with
7049 // the inverted condition.
7050 if (Op0.getOpcode() == X86ISD::SETCC) {
7051 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7052 bool Invert = (CC == ISD::SETNE) ^
7053 cast<ConstantSDNode>(Op1)->isNullValue();
7054 if (!Invert) return Op0;
7055
Evan Cheng2c755ba2010-02-27 07:36:59 +00007056 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007057 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7058 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7059 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007060 }
7061
Evan Chenge5b51ac2010-04-17 06:13:15 +00007062 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007063 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007064 if (X86CC == X86::COND_INVALID)
7065 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007066
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007067 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007068 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007069 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007070}
7071
Dan Gohmand858e902010-04-17 15:26:15 +00007072SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007073 SDValue Cond;
7074 SDValue Op0 = Op.getOperand(0);
7075 SDValue Op1 = Op.getOperand(1);
7076 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007077 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007078 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7079 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007080 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007081
7082 if (isFP) {
7083 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007084 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007085 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7086 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007087 bool Swap = false;
7088
7089 switch (SetCCOpcode) {
7090 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007091 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007092 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007093 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007094 case ISD::SETGT: Swap = true; // Fallthrough
7095 case ISD::SETLT:
7096 case ISD::SETOLT: SSECC = 1; break;
7097 case ISD::SETOGE:
7098 case ISD::SETGE: Swap = true; // Fallthrough
7099 case ISD::SETLE:
7100 case ISD::SETOLE: SSECC = 2; break;
7101 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007102 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007103 case ISD::SETNE: SSECC = 4; break;
7104 case ISD::SETULE: Swap = true;
7105 case ISD::SETUGE: SSECC = 5; break;
7106 case ISD::SETULT: Swap = true;
7107 case ISD::SETUGT: SSECC = 6; break;
7108 case ISD::SETO: SSECC = 7; break;
7109 }
7110 if (Swap)
7111 std::swap(Op0, Op1);
7112
Nate Begemanfb8ead02008-07-25 19:05:58 +00007113 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007114 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007115 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007116 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007117 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7118 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007119 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007120 }
7121 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007122 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007123 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7124 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007125 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007126 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007127 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007128 }
7129 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007130 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007131 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007132
Nate Begeman30a0de92008-07-17 16:51:19 +00007133 // We are handling one of the integer comparisons here. Since SSE only has
7134 // GT and EQ comparisons for integer, swapping operands and multiple
7135 // operations may be required for some comparisons.
7136 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7137 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007138
Owen Anderson825b72b2009-08-11 20:47:22 +00007139 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007140 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007141 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007142 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7144 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007145 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007146
Nate Begeman30a0de92008-07-17 16:51:19 +00007147 switch (SetCCOpcode) {
7148 default: break;
7149 case ISD::SETNE: Invert = true;
7150 case ISD::SETEQ: Opc = EQOpc; break;
7151 case ISD::SETLT: Swap = true;
7152 case ISD::SETGT: Opc = GTOpc; break;
7153 case ISD::SETGE: Swap = true;
7154 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7155 case ISD::SETULT: Swap = true;
7156 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7157 case ISD::SETUGE: Swap = true;
7158 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7159 }
7160 if (Swap)
7161 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007162
Nate Begeman30a0de92008-07-17 16:51:19 +00007163 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7164 // bits of the inputs before performing those operations.
7165 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007166 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007167 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7168 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007169 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007170 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7171 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007172 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7173 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007174 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007175
Dale Johannesenace16102009-02-03 19:33:06 +00007176 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007177
7178 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007179 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007180 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007181
Nate Begeman30a0de92008-07-17 16:51:19 +00007182 return Result;
7183}
Evan Cheng0488db92007-09-25 01:57:46 +00007184
Evan Cheng370e5342008-12-03 08:38:43 +00007185// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007186static bool isX86LogicalCmp(SDValue Op) {
7187 unsigned Opc = Op.getNode()->getOpcode();
7188 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7189 return true;
7190 if (Op.getResNo() == 1 &&
7191 (Opc == X86ISD::ADD ||
7192 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00007193 Opc == X86ISD::ADC ||
7194 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00007195 Opc == X86ISD::SMUL ||
7196 Opc == X86ISD::UMUL ||
7197 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007198 Opc == X86ISD::DEC ||
7199 Opc == X86ISD::OR ||
7200 Opc == X86ISD::XOR ||
7201 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007202 return true;
7203
Chris Lattner9637d5b2010-12-05 07:49:54 +00007204 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
7205 return true;
7206
Dan Gohman076aee32009-03-04 19:44:21 +00007207 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007208}
7209
Chris Lattnera2b56002010-12-05 01:23:24 +00007210static bool isZero(SDValue V) {
7211 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7212 return C && C->isNullValue();
7213}
7214
Chris Lattner96908b12010-12-05 02:00:51 +00007215static bool isAllOnes(SDValue V) {
7216 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7217 return C && C->isAllOnesValue();
7218}
7219
Dan Gohmand858e902010-04-17 15:26:15 +00007220SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007221 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007222 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00007223 SDValue Op1 = Op.getOperand(1);
7224 SDValue Op2 = Op.getOperand(2);
7225 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007226 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007227
Dan Gohman1a492952009-10-20 16:22:37 +00007228 if (Cond.getOpcode() == ISD::SETCC) {
7229 SDValue NewCond = LowerSETCC(Cond, DAG);
7230 if (NewCond.getNode())
7231 Cond = NewCond;
7232 }
Evan Cheng734503b2006-09-11 02:19:56 +00007233
Chris Lattnera2b56002010-12-05 01:23:24 +00007234 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007235 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00007236 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007237 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007238 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00007239 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
7240 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007241 SDValue Cmp = Cond.getOperand(1);
Chris Lattnera2b56002010-12-05 01:23:24 +00007242
7243 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
7244
Chris Lattner96908b12010-12-05 02:00:51 +00007245 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
7246 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
7247 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00007248
7249 SDValue CmpOp0 = Cmp.getOperand(0);
7250 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
7251 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7252
Chris Lattner96908b12010-12-05 02:00:51 +00007253 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00007254 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7255 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
Chris Lattner96908b12010-12-05 02:00:51 +00007256
7257 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
7258 Res = DAG.getNOT(DL, Res, Res.getValueType());
7259
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007260 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00007261 if (N2C == 0 || !N2C->isNullValue())
7262 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
7263 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007264 }
7265 }
7266
Chris Lattnera2b56002010-12-05 01:23:24 +00007267 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00007268 if (Cond.getOpcode() == ISD::AND &&
7269 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7270 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007271 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007272 Cond = Cond.getOperand(0);
7273 }
7274
Evan Cheng3f41d662007-10-08 22:16:29 +00007275 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7276 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007277 if (Cond.getOpcode() == X86ISD::SETCC ||
7278 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007279 CC = Cond.getOperand(0);
7280
Dan Gohman475871a2008-07-27 21:46:04 +00007281 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007282 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007283 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007284
Evan Cheng3f41d662007-10-08 22:16:29 +00007285 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007286 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007287 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007288 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007289
Chris Lattnerd1980a52009-03-12 06:52:53 +00007290 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7291 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007292 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007293 addTest = false;
7294 }
7295 }
7296
7297 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007298 // Look pass the truncate.
7299 if (Cond.getOpcode() == ISD::TRUNCATE)
7300 Cond = Cond.getOperand(0);
7301
7302 // We know the result of AND is compared against zero. Try to match
7303 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007304 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00007305 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00007306 if (NewSetCC.getNode()) {
7307 CC = NewSetCC.getOperand(0);
7308 Cond = NewSetCC.getOperand(1);
7309 addTest = false;
7310 }
7311 }
7312 }
7313
7314 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007315 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007316 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007317 }
7318
Benjamin Kramere915ff32010-12-22 23:09:28 +00007319 // a < b ? -1 : 0 -> RES = ~setcc_carry
7320 // a < b ? 0 : -1 -> RES = setcc_carry
7321 // a >= b ? -1 : 0 -> RES = setcc_carry
7322 // a >= b ? 0 : -1 -> RES = ~setcc_carry
7323 if (Cond.getOpcode() == X86ISD::CMP) {
7324 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
7325
7326 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
7327 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
7328 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7329 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
7330 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
7331 return DAG.getNOT(DL, Res, Res.getValueType());
7332 return Res;
7333 }
7334 }
7335
Evan Cheng0488db92007-09-25 01:57:46 +00007336 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7337 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007338 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007339 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00007340 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007341}
7342
Evan Cheng370e5342008-12-03 08:38:43 +00007343// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7344// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7345// from the AND / OR.
7346static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7347 Opc = Op.getOpcode();
7348 if (Opc != ISD::OR && Opc != ISD::AND)
7349 return false;
7350 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7351 Op.getOperand(0).hasOneUse() &&
7352 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7353 Op.getOperand(1).hasOneUse());
7354}
7355
Evan Cheng961d6d42009-02-02 08:19:07 +00007356// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7357// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007358static bool isXor1OfSetCC(SDValue Op) {
7359 if (Op.getOpcode() != ISD::XOR)
7360 return false;
7361 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7362 if (N1C && N1C->getAPIntValue() == 1) {
7363 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7364 Op.getOperand(0).hasOneUse();
7365 }
7366 return false;
7367}
7368
Dan Gohmand858e902010-04-17 15:26:15 +00007369SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007370 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007371 SDValue Chain = Op.getOperand(0);
7372 SDValue Cond = Op.getOperand(1);
7373 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007374 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007375 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007376
Dan Gohman1a492952009-10-20 16:22:37 +00007377 if (Cond.getOpcode() == ISD::SETCC) {
7378 SDValue NewCond = LowerSETCC(Cond, DAG);
7379 if (NewCond.getNode())
7380 Cond = NewCond;
7381 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007382#if 0
7383 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007384 else if (Cond.getOpcode() == X86ISD::ADD ||
7385 Cond.getOpcode() == X86ISD::SUB ||
7386 Cond.getOpcode() == X86ISD::SMUL ||
7387 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007388 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007389#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007390
Evan Chengad9c0a32009-12-15 00:53:42 +00007391 // Look pass (and (setcc_carry (cmp ...)), 1).
7392 if (Cond.getOpcode() == ISD::AND &&
7393 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7394 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007395 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007396 Cond = Cond.getOperand(0);
7397 }
7398
Evan Cheng3f41d662007-10-08 22:16:29 +00007399 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7400 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007401 if (Cond.getOpcode() == X86ISD::SETCC ||
7402 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007403 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007404
Dan Gohman475871a2008-07-27 21:46:04 +00007405 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007406 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007407 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007408 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007409 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007410 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007411 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007412 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007413 default: break;
7414 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007415 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007416 // These can only come from an arithmetic instruction with overflow,
7417 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007418 Cond = Cond.getNode()->getOperand(1);
7419 addTest = false;
7420 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007421 }
Evan Cheng0488db92007-09-25 01:57:46 +00007422 }
Evan Cheng370e5342008-12-03 08:38:43 +00007423 } else {
7424 unsigned CondOpc;
7425 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7426 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007427 if (CondOpc == ISD::OR) {
7428 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7429 // two branches instead of an explicit OR instruction with a
7430 // separate test.
7431 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007432 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007433 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007434 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007435 Chain, Dest, CC, Cmp);
7436 CC = Cond.getOperand(1).getOperand(0);
7437 Cond = Cmp;
7438 addTest = false;
7439 }
7440 } else { // ISD::AND
7441 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7442 // two branches instead of an explicit AND instruction with a
7443 // separate test. However, we only do this if this block doesn't
7444 // have a fall-through edge, because this requires an explicit
7445 // jmp when the condition is false.
7446 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007447 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007448 Op.getNode()->hasOneUse()) {
7449 X86::CondCode CCode =
7450 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7451 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007452 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007453 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007454 // Look for an unconditional branch following this conditional branch.
7455 // We need this because we need to reverse the successors in order
7456 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007457 if (User->getOpcode() == ISD::BR) {
7458 SDValue FalseBB = User->getOperand(1);
7459 SDNode *NewBR =
7460 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007461 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007462 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007463 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007464
Dale Johannesene4d209d2009-02-03 20:21:25 +00007465 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007466 Chain, Dest, CC, Cmp);
7467 X86::CondCode CCode =
7468 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7469 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007470 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007471 Cond = Cmp;
7472 addTest = false;
7473 }
7474 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007475 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007476 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7477 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7478 // It should be transformed during dag combiner except when the condition
7479 // is set by a arithmetics with overflow node.
7480 X86::CondCode CCode =
7481 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7482 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007483 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007484 Cond = Cond.getOperand(0).getOperand(1);
7485 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007486 }
Evan Cheng0488db92007-09-25 01:57:46 +00007487 }
7488
7489 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007490 // Look pass the truncate.
7491 if (Cond.getOpcode() == ISD::TRUNCATE)
7492 Cond = Cond.getOperand(0);
7493
7494 // We know the result of AND is compared against zero. Try to match
7495 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007496 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007497 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7498 if (NewSetCC.getNode()) {
7499 CC = NewSetCC.getOperand(0);
7500 Cond = NewSetCC.getOperand(1);
7501 addTest = false;
7502 }
7503 }
7504 }
7505
7506 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007507 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007508 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007509 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007510 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007511 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007512}
7513
Anton Korobeynikove060b532007-04-17 19:34:00 +00007514
7515// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7516// Calls to _alloca is needed to probe the stack when allocating more than 4k
7517// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7518// that the guard pages used by the OS virtual memory manager are allocated in
7519// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007520SDValue
7521X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007522 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00007523 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007524 "This should be used only on Windows targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007525 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007526
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007527 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007528 SDValue Chain = Op.getOperand(0);
7529 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007530 // FIXME: Ensure alignment here
7531
Dan Gohman475871a2008-07-27 21:46:04 +00007532 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007533
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007535
Dale Johannesendd64c412009-02-04 00:33:20 +00007536 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007537 Flag = Chain.getValue(1);
7538
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007539 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007540
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007541 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007542 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007543
Dale Johannesendd64c412009-02-04 00:33:20 +00007544 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007545
Dan Gohman475871a2008-07-27 21:46:04 +00007546 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007547 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007548}
7549
Dan Gohmand858e902010-04-17 15:26:15 +00007550SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007551 MachineFunction &MF = DAG.getMachineFunction();
7552 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7553
Dan Gohman69de1932008-02-06 22:27:42 +00007554 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007555 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007556
Anton Korobeynikove7beda12010-10-03 22:52:07 +00007557 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00007558 // vastart just stores the address of the VarArgsFrameIndex slot into the
7559 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007560 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7561 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007562 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7563 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007564 }
7565
7566 // __va_list_tag:
7567 // gp_offset (0 - 6 * 8)
7568 // fp_offset (48 - 48 + 8 * 16)
7569 // overflow_arg_area (point to parameters coming in memory).
7570 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007571 SmallVector<SDValue, 8> MemOps;
7572 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007573 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007574 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007575 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7576 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007577 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007578 MemOps.push_back(Store);
7579
7580 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007581 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007582 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007583 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007584 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7585 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007586 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007587 MemOps.push_back(Store);
7588
7589 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00007590 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007591 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007592 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7593 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007594 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
7595 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00007596 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007597 MemOps.push_back(Store);
7598
7599 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00007600 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007601 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007602 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7603 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007604 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
7605 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007606 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007607 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007608 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007609}
7610
Dan Gohmand858e902010-04-17 15:26:15 +00007611SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00007612 assert(Subtarget->is64Bit() &&
7613 "LowerVAARG only handles 64-bit va_arg!");
7614 assert((Subtarget->isTargetLinux() ||
7615 Subtarget->isTargetDarwin()) &&
7616 "Unhandled target in LowerVAARG");
7617 assert(Op.getNode()->getNumOperands() == 4);
7618 SDValue Chain = Op.getOperand(0);
7619 SDValue SrcPtr = Op.getOperand(1);
7620 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
7621 unsigned Align = Op.getConstantOperandVal(3);
7622 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00007623
Dan Gohman320afb82010-10-12 18:00:49 +00007624 EVT ArgVT = Op.getNode()->getValueType(0);
7625 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
7626 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
7627 uint8_t ArgMode;
7628
7629 // Decide which area this value should be read from.
7630 // TODO: Implement the AMD64 ABI in its entirety. This simple
7631 // selection mechanism works only for the basic types.
7632 if (ArgVT == MVT::f80) {
7633 llvm_unreachable("va_arg for f80 not yet implemented");
7634 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
7635 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
7636 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
7637 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
7638 } else {
7639 llvm_unreachable("Unhandled argument type in LowerVAARG");
7640 }
7641
7642 if (ArgMode == 2) {
7643 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00007644 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00007645 !(DAG.getMachineFunction()
7646 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00007647 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00007648 }
7649
7650 // Insert VAARG_64 node into the DAG
7651 // VAARG_64 returns two values: Variable Argument Address, Chain
7652 SmallVector<SDValue, 11> InstOps;
7653 InstOps.push_back(Chain);
7654 InstOps.push_back(SrcPtr);
7655 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
7656 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
7657 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
7658 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
7659 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
7660 VTs, &InstOps[0], InstOps.size(),
7661 MVT::i64,
7662 MachinePointerInfo(SV),
7663 /*Align=*/0,
7664 /*Volatile=*/false,
7665 /*ReadMem=*/true,
7666 /*WriteMem=*/true);
7667 Chain = VAARG.getValue(1);
7668
7669 // Load the next argument and return it
7670 return DAG.getLoad(ArgVT, dl,
7671 Chain,
7672 VAARG,
7673 MachinePointerInfo(),
7674 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00007675}
7676
Dan Gohmand858e902010-04-17 15:26:15 +00007677SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007678 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007679 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007680 SDValue Chain = Op.getOperand(0);
7681 SDValue DstPtr = Op.getOperand(1);
7682 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007683 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7684 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00007685 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007686
Chris Lattnere72f2022010-09-21 05:40:29 +00007687 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007688 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007689 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00007690 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00007691}
7692
Dan Gohman475871a2008-07-27 21:46:04 +00007693SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007694X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007695 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007696 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007697 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007698 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007699 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007700 case Intrinsic::x86_sse_comieq_ss:
7701 case Intrinsic::x86_sse_comilt_ss:
7702 case Intrinsic::x86_sse_comile_ss:
7703 case Intrinsic::x86_sse_comigt_ss:
7704 case Intrinsic::x86_sse_comige_ss:
7705 case Intrinsic::x86_sse_comineq_ss:
7706 case Intrinsic::x86_sse_ucomieq_ss:
7707 case Intrinsic::x86_sse_ucomilt_ss:
7708 case Intrinsic::x86_sse_ucomile_ss:
7709 case Intrinsic::x86_sse_ucomigt_ss:
7710 case Intrinsic::x86_sse_ucomige_ss:
7711 case Intrinsic::x86_sse_ucomineq_ss:
7712 case Intrinsic::x86_sse2_comieq_sd:
7713 case Intrinsic::x86_sse2_comilt_sd:
7714 case Intrinsic::x86_sse2_comile_sd:
7715 case Intrinsic::x86_sse2_comigt_sd:
7716 case Intrinsic::x86_sse2_comige_sd:
7717 case Intrinsic::x86_sse2_comineq_sd:
7718 case Intrinsic::x86_sse2_ucomieq_sd:
7719 case Intrinsic::x86_sse2_ucomilt_sd:
7720 case Intrinsic::x86_sse2_ucomile_sd:
7721 case Intrinsic::x86_sse2_ucomigt_sd:
7722 case Intrinsic::x86_sse2_ucomige_sd:
7723 case Intrinsic::x86_sse2_ucomineq_sd: {
7724 unsigned Opc = 0;
7725 ISD::CondCode CC = ISD::SETCC_INVALID;
7726 switch (IntNo) {
7727 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007728 case Intrinsic::x86_sse_comieq_ss:
7729 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007730 Opc = X86ISD::COMI;
7731 CC = ISD::SETEQ;
7732 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007733 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007734 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007735 Opc = X86ISD::COMI;
7736 CC = ISD::SETLT;
7737 break;
7738 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007739 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007740 Opc = X86ISD::COMI;
7741 CC = ISD::SETLE;
7742 break;
7743 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007744 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007745 Opc = X86ISD::COMI;
7746 CC = ISD::SETGT;
7747 break;
7748 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007749 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007750 Opc = X86ISD::COMI;
7751 CC = ISD::SETGE;
7752 break;
7753 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007754 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007755 Opc = X86ISD::COMI;
7756 CC = ISD::SETNE;
7757 break;
7758 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007759 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007760 Opc = X86ISD::UCOMI;
7761 CC = ISD::SETEQ;
7762 break;
7763 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007764 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007765 Opc = X86ISD::UCOMI;
7766 CC = ISD::SETLT;
7767 break;
7768 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007769 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007770 Opc = X86ISD::UCOMI;
7771 CC = ISD::SETLE;
7772 break;
7773 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007774 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007775 Opc = X86ISD::UCOMI;
7776 CC = ISD::SETGT;
7777 break;
7778 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007779 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007780 Opc = X86ISD::UCOMI;
7781 CC = ISD::SETGE;
7782 break;
7783 case Intrinsic::x86_sse_ucomineq_ss:
7784 case Intrinsic::x86_sse2_ucomineq_sd:
7785 Opc = X86ISD::UCOMI;
7786 CC = ISD::SETNE;
7787 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007788 }
Evan Cheng734503b2006-09-11 02:19:56 +00007789
Dan Gohman475871a2008-07-27 21:46:04 +00007790 SDValue LHS = Op.getOperand(1);
7791 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007792 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007793 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007794 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7795 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7796 DAG.getConstant(X86CC, MVT::i8), Cond);
7797 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007798 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007799 // ptest and testp intrinsics. The intrinsic these come from are designed to
7800 // return an integer value, not just an instruction so lower it to the ptest
7801 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007802 case Intrinsic::x86_sse41_ptestz:
7803 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007804 case Intrinsic::x86_sse41_ptestnzc:
7805 case Intrinsic::x86_avx_ptestz_256:
7806 case Intrinsic::x86_avx_ptestc_256:
7807 case Intrinsic::x86_avx_ptestnzc_256:
7808 case Intrinsic::x86_avx_vtestz_ps:
7809 case Intrinsic::x86_avx_vtestc_ps:
7810 case Intrinsic::x86_avx_vtestnzc_ps:
7811 case Intrinsic::x86_avx_vtestz_pd:
7812 case Intrinsic::x86_avx_vtestc_pd:
7813 case Intrinsic::x86_avx_vtestnzc_pd:
7814 case Intrinsic::x86_avx_vtestz_ps_256:
7815 case Intrinsic::x86_avx_vtestc_ps_256:
7816 case Intrinsic::x86_avx_vtestnzc_ps_256:
7817 case Intrinsic::x86_avx_vtestz_pd_256:
7818 case Intrinsic::x86_avx_vtestc_pd_256:
7819 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7820 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007821 unsigned X86CC = 0;
7822 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007823 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007824 case Intrinsic::x86_avx_vtestz_ps:
7825 case Intrinsic::x86_avx_vtestz_pd:
7826 case Intrinsic::x86_avx_vtestz_ps_256:
7827 case Intrinsic::x86_avx_vtestz_pd_256:
7828 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007829 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007830 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007831 // ZF = 1
7832 X86CC = X86::COND_E;
7833 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007834 case Intrinsic::x86_avx_vtestc_ps:
7835 case Intrinsic::x86_avx_vtestc_pd:
7836 case Intrinsic::x86_avx_vtestc_ps_256:
7837 case Intrinsic::x86_avx_vtestc_pd_256:
7838 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007839 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007840 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007841 // CF = 1
7842 X86CC = X86::COND_B;
7843 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007844 case Intrinsic::x86_avx_vtestnzc_ps:
7845 case Intrinsic::x86_avx_vtestnzc_pd:
7846 case Intrinsic::x86_avx_vtestnzc_ps_256:
7847 case Intrinsic::x86_avx_vtestnzc_pd_256:
7848 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007849 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007850 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007851 // ZF and CF = 0
7852 X86CC = X86::COND_A;
7853 break;
7854 }
Eric Christopherfd179292009-08-27 18:07:15 +00007855
Eric Christopher71c67532009-07-29 00:28:05 +00007856 SDValue LHS = Op.getOperand(1);
7857 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007858 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7859 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007860 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7861 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7862 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007863 }
Evan Cheng5759f972008-05-04 09:15:50 +00007864
7865 // Fix vector shift instructions where the last operand is a non-immediate
7866 // i32 value.
7867 case Intrinsic::x86_sse2_pslli_w:
7868 case Intrinsic::x86_sse2_pslli_d:
7869 case Intrinsic::x86_sse2_pslli_q:
7870 case Intrinsic::x86_sse2_psrli_w:
7871 case Intrinsic::x86_sse2_psrli_d:
7872 case Intrinsic::x86_sse2_psrli_q:
7873 case Intrinsic::x86_sse2_psrai_w:
7874 case Intrinsic::x86_sse2_psrai_d:
7875 case Intrinsic::x86_mmx_pslli_w:
7876 case Intrinsic::x86_mmx_pslli_d:
7877 case Intrinsic::x86_mmx_pslli_q:
7878 case Intrinsic::x86_mmx_psrli_w:
7879 case Intrinsic::x86_mmx_psrli_d:
7880 case Intrinsic::x86_mmx_psrli_q:
7881 case Intrinsic::x86_mmx_psrai_w:
7882 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007883 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007884 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007885 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007886
7887 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007888 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007889 switch (IntNo) {
7890 case Intrinsic::x86_sse2_pslli_w:
7891 NewIntNo = Intrinsic::x86_sse2_psll_w;
7892 break;
7893 case Intrinsic::x86_sse2_pslli_d:
7894 NewIntNo = Intrinsic::x86_sse2_psll_d;
7895 break;
7896 case Intrinsic::x86_sse2_pslli_q:
7897 NewIntNo = Intrinsic::x86_sse2_psll_q;
7898 break;
7899 case Intrinsic::x86_sse2_psrli_w:
7900 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7901 break;
7902 case Intrinsic::x86_sse2_psrli_d:
7903 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7904 break;
7905 case Intrinsic::x86_sse2_psrli_q:
7906 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7907 break;
7908 case Intrinsic::x86_sse2_psrai_w:
7909 NewIntNo = Intrinsic::x86_sse2_psra_w;
7910 break;
7911 case Intrinsic::x86_sse2_psrai_d:
7912 NewIntNo = Intrinsic::x86_sse2_psra_d;
7913 break;
7914 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007915 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007916 switch (IntNo) {
7917 case Intrinsic::x86_mmx_pslli_w:
7918 NewIntNo = Intrinsic::x86_mmx_psll_w;
7919 break;
7920 case Intrinsic::x86_mmx_pslli_d:
7921 NewIntNo = Intrinsic::x86_mmx_psll_d;
7922 break;
7923 case Intrinsic::x86_mmx_pslli_q:
7924 NewIntNo = Intrinsic::x86_mmx_psll_q;
7925 break;
7926 case Intrinsic::x86_mmx_psrli_w:
7927 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7928 break;
7929 case Intrinsic::x86_mmx_psrli_d:
7930 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7931 break;
7932 case Intrinsic::x86_mmx_psrli_q:
7933 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7934 break;
7935 case Intrinsic::x86_mmx_psrai_w:
7936 NewIntNo = Intrinsic::x86_mmx_psra_w;
7937 break;
7938 case Intrinsic::x86_mmx_psrai_d:
7939 NewIntNo = Intrinsic::x86_mmx_psra_d;
7940 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007941 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007942 }
7943 break;
7944 }
7945 }
Mon P Wangefa42202009-09-03 19:56:25 +00007946
7947 // The vector shift intrinsics with scalars uses 32b shift amounts but
7948 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7949 // to be zero.
7950 SDValue ShOps[4];
7951 ShOps[0] = ShAmt;
7952 ShOps[1] = DAG.getConstant(0, MVT::i32);
7953 if (ShAmtVT == MVT::v4i32) {
7954 ShOps[2] = DAG.getUNDEF(MVT::i32);
7955 ShOps[3] = DAG.getUNDEF(MVT::i32);
7956 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7957 } else {
7958 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00007959// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00007960 }
7961
Owen Andersone50ed302009-08-10 22:56:29 +00007962 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007963 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007964 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007965 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007966 Op.getOperand(1), ShAmt);
7967 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007968 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007969}
Evan Cheng72261582005-12-20 06:22:03 +00007970
Dan Gohmand858e902010-04-17 15:26:15 +00007971SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7972 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007973 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7974 MFI->setReturnAddressIsTaken(true);
7975
Bill Wendling64e87322009-01-16 19:25:27 +00007976 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007977 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007978
7979 if (Depth > 0) {
7980 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7981 SDValue Offset =
7982 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007983 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007984 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007985 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007986 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00007987 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007988 }
7989
7990 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007991 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007992 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007993 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007994}
7995
Dan Gohmand858e902010-04-17 15:26:15 +00007996SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007997 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7998 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007999
Owen Andersone50ed302009-08-10 22:56:29 +00008000 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008001 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00008002 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8003 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008004 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008005 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008006 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8007 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008008 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008009 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008010}
8011
Dan Gohman475871a2008-07-27 21:46:04 +00008012SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008013 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008014 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008015}
8016
Dan Gohmand858e902010-04-17 15:26:15 +00008017SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008018 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008019 SDValue Chain = Op.getOperand(0);
8020 SDValue Offset = Op.getOperand(1);
8021 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008022 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008023
Dan Gohmand8816272010-08-11 18:14:00 +00008024 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8025 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8026 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008027 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008028
Dan Gohmand8816272010-08-11 18:14:00 +00008029 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8030 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008031 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008032 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8033 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008034 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008035 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008036
Dale Johannesene4d209d2009-02-03 20:21:25 +00008037 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008038 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008039 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008040}
8041
Dan Gohman475871a2008-07-27 21:46:04 +00008042SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008043 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008044 SDValue Root = Op.getOperand(0);
8045 SDValue Trmp = Op.getOperand(1); // trampoline
8046 SDValue FPtr = Op.getOperand(2); // nested function
8047 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008048 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008049
Dan Gohman69de1932008-02-06 22:27:42 +00008050 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008051
8052 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008053 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008054
8055 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008056 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8057 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008058
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008059 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
8060 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008061
8062 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8063
8064 // Load the pointer to the nested function into R11.
8065 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008066 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008067 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008068 Addr, MachinePointerInfo(TrmpAddr),
8069 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008070
Owen Anderson825b72b2009-08-11 20:47:22 +00008071 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8072 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008073 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8074 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008075 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008076
8077 // Load the 'nest' parameter value into R10.
8078 // R10 is specified in X86CallingConv.td
8079 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008080 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8081 DAG.getConstant(10, MVT::i64));
8082 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008083 Addr, MachinePointerInfo(TrmpAddr, 10),
8084 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008085
Owen Anderson825b72b2009-08-11 20:47:22 +00008086 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8087 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008088 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8089 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008090 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008091
8092 // Jump to the nested function.
8093 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008094 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8095 DAG.getConstant(20, MVT::i64));
8096 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008097 Addr, MachinePointerInfo(TrmpAddr, 20),
8098 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008099
8100 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008101 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8102 DAG.getConstant(22, MVT::i64));
8103 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008104 MachinePointerInfo(TrmpAddr, 22),
8105 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008106
Dan Gohman475871a2008-07-27 21:46:04 +00008107 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008108 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008109 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008110 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008111 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008112 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008113 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008114 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008115
8116 switch (CC) {
8117 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008118 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008119 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008120 case CallingConv::X86_StdCall: {
8121 // Pass 'nest' parameter in ECX.
8122 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008123 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008124
8125 // Check that ECX wasn't needed by an 'inreg' parameter.
8126 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008127 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008128
Chris Lattner58d74912008-03-12 17:45:29 +00008129 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008130 unsigned InRegCount = 0;
8131 unsigned Idx = 1;
8132
8133 for (FunctionType::param_iterator I = FTy->param_begin(),
8134 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008135 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008136 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008137 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008138
8139 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008140 report_fatal_error("Nest register in use - reduce number of inreg"
8141 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008142 }
8143 }
8144 break;
8145 }
8146 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008147 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008148 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008149 // Pass 'nest' parameter in EAX.
8150 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008151 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008152 break;
8153 }
8154
Dan Gohman475871a2008-07-27 21:46:04 +00008155 SDValue OutChains[4];
8156 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008157
Owen Anderson825b72b2009-08-11 20:47:22 +00008158 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8159 DAG.getConstant(10, MVT::i32));
8160 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008161
Chris Lattnera62fe662010-02-05 19:20:30 +00008162 // This is storing the opcode for MOV32ri.
8163 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008164 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008165 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008166 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008167 Trmp, MachinePointerInfo(TrmpAddr),
8168 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008169
Owen Anderson825b72b2009-08-11 20:47:22 +00008170 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8171 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008172 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8173 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008174 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008175
Chris Lattnera62fe662010-02-05 19:20:30 +00008176 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008177 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8178 DAG.getConstant(5, MVT::i32));
8179 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008180 MachinePointerInfo(TrmpAddr, 5),
8181 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008182
Owen Anderson825b72b2009-08-11 20:47:22 +00008183 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8184 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008185 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8186 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008187 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008188
Dan Gohman475871a2008-07-27 21:46:04 +00008189 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008190 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008191 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008192 }
8193}
8194
Dan Gohmand858e902010-04-17 15:26:15 +00008195SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8196 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008197 /*
8198 The rounding mode is in bits 11:10 of FPSR, and has the following
8199 settings:
8200 00 Round to nearest
8201 01 Round to -inf
8202 10 Round to +inf
8203 11 Round to 0
8204
8205 FLT_ROUNDS, on the other hand, expects the following:
8206 -1 Undefined
8207 0 Round to 0
8208 1 Round to nearest
8209 2 Round to +inf
8210 3 Round to -inf
8211
8212 To perform the conversion, we do:
8213 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8214 */
8215
8216 MachineFunction &MF = DAG.getMachineFunction();
8217 const TargetMachine &TM = MF.getTarget();
8218 const TargetFrameInfo &TFI = *TM.getFrameInfo();
8219 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008220 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008221 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008222
8223 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008224 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008225 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008226
Michael J. Spencerec38de22010-10-10 22:04:20 +00008227
Chris Lattner2156b792010-09-22 01:11:26 +00008228 MachineMemOperand *MMO =
8229 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8230 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008231
Chris Lattner2156b792010-09-22 01:11:26 +00008232 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8233 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8234 DAG.getVTList(MVT::Other),
8235 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008236
8237 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008238 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008239 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008240
8241 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008242 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008243 DAG.getNode(ISD::SRL, DL, MVT::i16,
8244 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008245 CWD, DAG.getConstant(0x800, MVT::i16)),
8246 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008247 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008248 DAG.getNode(ISD::SRL, DL, MVT::i16,
8249 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008250 CWD, DAG.getConstant(0x400, MVT::i16)),
8251 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008252
Dan Gohman475871a2008-07-27 21:46:04 +00008253 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008254 DAG.getNode(ISD::AND, DL, MVT::i16,
8255 DAG.getNode(ISD::ADD, DL, MVT::i16,
8256 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008257 DAG.getConstant(1, MVT::i16)),
8258 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008259
8260
Duncan Sands83ec4b62008-06-06 12:08:01 +00008261 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008262 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008263}
8264
Dan Gohmand858e902010-04-17 15:26:15 +00008265SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008266 EVT VT = Op.getValueType();
8267 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008268 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008269 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008270
8271 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008272 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008273 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008274 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008275 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008276 }
Evan Cheng18efe262007-12-14 02:13:44 +00008277
Evan Cheng152804e2007-12-14 08:30:15 +00008278 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008279 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008280 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008281
8282 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008283 SDValue Ops[] = {
8284 Op,
8285 DAG.getConstant(NumBits+NumBits-1, OpVT),
8286 DAG.getConstant(X86::COND_E, MVT::i8),
8287 Op.getValue(1)
8288 };
8289 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008290
8291 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008292 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008293
Owen Anderson825b72b2009-08-11 20:47:22 +00008294 if (VT == MVT::i8)
8295 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008296 return Op;
8297}
8298
Dan Gohmand858e902010-04-17 15:26:15 +00008299SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008300 EVT VT = Op.getValueType();
8301 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008302 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008303 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008304
8305 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008306 if (VT == MVT::i8) {
8307 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008308 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008309 }
Evan Cheng152804e2007-12-14 08:30:15 +00008310
8311 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008312 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008313 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008314
8315 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008316 SDValue Ops[] = {
8317 Op,
8318 DAG.getConstant(NumBits, OpVT),
8319 DAG.getConstant(X86::COND_E, MVT::i8),
8320 Op.getValue(1)
8321 };
8322 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008323
Owen Anderson825b72b2009-08-11 20:47:22 +00008324 if (VT == MVT::i8)
8325 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008326 return Op;
8327}
8328
Dan Gohmand858e902010-04-17 15:26:15 +00008329SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008330 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008331 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008332 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008333
Mon P Wangaf9b9522008-12-18 21:42:19 +00008334 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8335 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8336 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8337 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8338 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8339 //
8340 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8341 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8342 // return AloBlo + AloBhi + AhiBlo;
8343
8344 SDValue A = Op.getOperand(0);
8345 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008346
Dale Johannesene4d209d2009-02-03 20:21:25 +00008347 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008348 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8349 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008350 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008351 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8352 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008353 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008354 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008355 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008356 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008357 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008358 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008359 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008360 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008361 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008362 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008363 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8364 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008365 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008366 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8367 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008368 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8369 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008370 return Res;
8371}
8372
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008373SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8374 EVT VT = Op.getValueType();
8375 DebugLoc dl = Op.getDebugLoc();
8376 SDValue R = Op.getOperand(0);
8377
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008378 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008379
Nate Begeman51409212010-07-28 00:21:48 +00008380 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8381
8382 if (VT == MVT::v4i32) {
8383 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8384 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8385 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8386
8387 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008388
Nate Begeman51409212010-07-28 00:21:48 +00008389 std::vector<Constant*> CV(4, CI);
8390 Constant *C = ConstantVector::get(CV);
8391 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8392 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008393 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008394 false, false, 16);
8395
8396 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008397 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008398 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8399 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8400 }
8401 if (VT == MVT::v16i8) {
8402 // a = a << 5;
8403 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8404 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8405 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8406
8407 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8408 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8409
8410 std::vector<Constant*> CVM1(16, CM1);
8411 std::vector<Constant*> CVM2(16, CM2);
8412 Constant *C = ConstantVector::get(CVM1);
8413 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8414 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008415 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008416 false, false, 16);
8417
8418 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8419 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8420 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8421 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8422 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008423 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008424 // a += a
8425 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008426
Nate Begeman51409212010-07-28 00:21:48 +00008427 C = ConstantVector::get(CVM2);
8428 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8429 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008430 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008431 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008432
Nate Begeman51409212010-07-28 00:21:48 +00008433 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8434 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8435 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8436 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8437 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008438 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008439 // a += a
8440 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008441
Nate Begeman51409212010-07-28 00:21:48 +00008442 // return pblendv(r, r+r, a);
Nate Begeman672fb622010-12-20 22:04:24 +00008443 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00008444 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8445 return R;
8446 }
8447 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008448}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008449
Dan Gohmand858e902010-04-17 15:26:15 +00008450SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008451 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8452 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008453 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8454 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008455 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008456 SDValue LHS = N->getOperand(0);
8457 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008458 unsigned BaseOp = 0;
8459 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008460 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008461 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008462 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008463 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008464 // A subtract of one will be selected as a INC. Note that INC doesn't
8465 // set CF, so we can't do this for UADDO.
8466 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8467 if (C->getAPIntValue() == 1) {
8468 BaseOp = X86ISD::INC;
8469 Cond = X86::COND_O;
8470 break;
8471 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008472 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008473 Cond = X86::COND_O;
8474 break;
8475 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008476 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008477 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008478 break;
8479 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008480 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8481 // set CF, so we can't do this for USUBO.
8482 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8483 if (C->getAPIntValue() == 1) {
8484 BaseOp = X86ISD::DEC;
8485 Cond = X86::COND_O;
8486 break;
8487 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008488 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008489 Cond = X86::COND_O;
8490 break;
8491 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008492 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008493 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008494 break;
8495 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008496 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008497 Cond = X86::COND_O;
8498 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008499 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
8500 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
8501 MVT::i32);
8502 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
8503
8504 SDValue SetCC =
8505 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8506 DAG.getConstant(X86::COND_O, MVT::i32),
8507 SDValue(Sum.getNode(), 2));
8508
8509 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8510 return Sum;
8511 }
Bill Wendling74c37652008-12-09 22:08:41 +00008512 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008513
Bill Wendling61edeb52008-12-02 01:06:39 +00008514 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008515 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008516 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008517
Bill Wendling61edeb52008-12-02 01:06:39 +00008518 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008519 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
8520 DAG.getConstant(Cond, MVT::i32),
8521 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008522
Bill Wendling61edeb52008-12-02 01:06:39 +00008523 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8524 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008525}
8526
Eric Christopher9a9d2752010-07-22 02:48:34 +00008527SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8528 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008529
Eric Christopherb6729dc2010-08-04 23:03:04 +00008530 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008531 SDValue Chain = Op.getOperand(0);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008532 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008533 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008534 SDValue Ops[] = {
8535 DAG.getRegister(X86::ESP, MVT::i32), // Base
8536 DAG.getTargetConstant(1, MVT::i8), // Scale
8537 DAG.getRegister(0, MVT::i32), // Index
8538 DAG.getTargetConstant(0, MVT::i32), // Disp
8539 DAG.getRegister(0, MVT::i32), // Segment.
8540 Zero,
8541 Chain
8542 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008543 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00008544 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8545 array_lengthof(Ops));
8546 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008547 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008548
Eric Christopher9a9d2752010-07-22 02:48:34 +00008549 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008550 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008551 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008552
Chris Lattner132929a2010-08-14 17:26:09 +00008553 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8554 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8555 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8556 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008557
Chris Lattner132929a2010-08-14 17:26:09 +00008558 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8559 if (!Op1 && !Op2 && !Op3 && Op4)
8560 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008561
Chris Lattner132929a2010-08-14 17:26:09 +00008562 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8563 if (Op1 && !Op2 && !Op3 && !Op4)
8564 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008565
8566 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00008567 // (MFENCE)>;
8568 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008569}
8570
Dan Gohmand858e902010-04-17 15:26:15 +00008571SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008572 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008573 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008574 unsigned Reg = 0;
8575 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008576 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008577 default:
8578 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008579 case MVT::i8: Reg = X86::AL; size = 1; break;
8580 case MVT::i16: Reg = X86::AX; size = 2; break;
8581 case MVT::i32: Reg = X86::EAX; size = 4; break;
8582 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008583 assert(Subtarget->is64Bit() && "Node not type legal!");
8584 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008585 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008586 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008587 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008588 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008589 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008590 Op.getOperand(1),
8591 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008592 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008593 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008594 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008595 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
8596 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
8597 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00008598 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008599 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008600 return cpOut;
8601}
8602
Duncan Sands1607f052008-12-01 11:39:25 +00008603SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008604 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008605 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008606 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00008607 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008608 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008609 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008610 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8611 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008612 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008613 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8614 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008615 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008616 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008617 rdx.getValue(1)
8618 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008619 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008620}
8621
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008622SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00008623 SelectionDAG &DAG) const {
8624 EVT SrcVT = Op.getOperand(0).getValueType();
8625 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00008626 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8627 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00008628 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00008629 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008630 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00008631 // i64 <=> MMX conversions are Legal.
8632 if (SrcVT==MVT::i64 && DstVT.isVector())
8633 return Op;
8634 if (DstVT==MVT::i64 && SrcVT.isVector())
8635 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008636 // MMX <=> MMX conversions are Legal.
8637 if (SrcVT.isVector() && DstVT.isVector())
8638 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008639 // All other conversions need to be expanded.
8640 return SDValue();
8641}
Chris Lattner5b856542010-12-20 00:59:46 +00008642
Dan Gohmand858e902010-04-17 15:26:15 +00008643SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008644 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008645 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008646 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008647 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008648 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008649 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008650 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008651 Node->getOperand(0),
8652 Node->getOperand(1), negOp,
8653 cast<AtomicSDNode>(Node)->getSrcValue(),
8654 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008655}
8656
Chris Lattner5b856542010-12-20 00:59:46 +00008657static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
8658 EVT VT = Op.getNode()->getValueType(0);
8659
8660 // Let legalize expand this if it isn't a legal type yet.
8661 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8662 return SDValue();
8663
8664 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
8665
8666 unsigned Opc;
8667 bool ExtraOp = false;
8668 switch (Op.getOpcode()) {
8669 default: assert(0 && "Invalid code");
8670 case ISD::ADDC: Opc = X86ISD::ADD; break;
8671 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
8672 case ISD::SUBC: Opc = X86ISD::SUB; break;
8673 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
8674 }
8675
8676 if (!ExtraOp)
8677 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
8678 Op.getOperand(1));
8679 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
8680 Op.getOperand(1), Op.getOperand(2));
8681}
8682
Evan Cheng0db9fe62006-04-25 20:13:52 +00008683/// LowerOperation - Provide custom lowering hooks for some operations.
8684///
Dan Gohmand858e902010-04-17 15:26:15 +00008685SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008686 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008687 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008688 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008689 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8690 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008691 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008692 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008693 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8694 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8695 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8696 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8697 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8698 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008699 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008700 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008701 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008702 case ISD::SHL_PARTS:
8703 case ISD::SRA_PARTS:
8704 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8705 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008706 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008707 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008708 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008709 case ISD::FABS: return LowerFABS(Op, DAG);
8710 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008711 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008712 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008713 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008714 case ISD::SELECT: return LowerSELECT(Op, DAG);
8715 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008716 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008717 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008718 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008719 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008720 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008721 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8722 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008723 case ISD::FRAME_TO_ARGS_OFFSET:
8724 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008725 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008726 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008727 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008728 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008729 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8730 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008731 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008732 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008733 case ISD::SADDO:
8734 case ISD::UADDO:
8735 case ISD::SSUBO:
8736 case ISD::USUBO:
8737 case ISD::SMULO:
8738 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008739 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008740 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00008741 case ISD::ADDC:
8742 case ISD::ADDE:
8743 case ISD::SUBC:
8744 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008745 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008746}
8747
Duncan Sands1607f052008-12-01 11:39:25 +00008748void X86TargetLowering::
8749ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008750 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008751 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008752 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008753 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008754
8755 SDValue Chain = Node->getOperand(0);
8756 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008757 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008758 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008759 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008760 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008761 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008762 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008763 SDValue Result =
8764 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8765 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008766 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008767 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008768 Results.push_back(Result.getValue(2));
8769}
8770
Duncan Sands126d9072008-07-04 11:47:58 +00008771/// ReplaceNodeResults - Replace a node with an illegal result type
8772/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008773void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8774 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008775 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008776 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008777 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008778 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008779 assert(false && "Do not know how to custom type legalize this operation!");
8780 return;
Chris Lattner5b856542010-12-20 00:59:46 +00008781 case ISD::ADDC:
8782 case ISD::ADDE:
8783 case ISD::SUBC:
8784 case ISD::SUBE:
8785 // We don't want to expand or promote these.
8786 return;
Duncan Sands1607f052008-12-01 11:39:25 +00008787 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008788 std::pair<SDValue,SDValue> Vals =
8789 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008790 SDValue FIST = Vals.first, StackSlot = Vals.second;
8791 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008792 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008793 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00008794 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
8795 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008796 }
8797 return;
8798 }
8799 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008800 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00008801 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008802 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008803 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008804 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008805 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008806 eax.getValue(2));
8807 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8808 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008809 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008810 Results.push_back(edx.getValue(1));
8811 return;
8812 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008813 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008814 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008815 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008816 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008817 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8818 DAG.getConstant(0, MVT::i32));
8819 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8820 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008821 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8822 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008823 cpInL.getValue(1));
8824 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008825 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8826 DAG.getConstant(0, MVT::i32));
8827 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8828 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008829 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008830 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008831 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008832 swapInL.getValue(1));
8833 SDValue Ops[] = { swapInH.getValue(0),
8834 N->getOperand(1),
8835 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008836 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00008837 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
8838 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
8839 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00008840 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008841 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008842 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008843 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008844 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008845 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008846 Results.push_back(cpOutH.getValue(1));
8847 return;
8848 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008849 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008850 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8851 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008852 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008853 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8854 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008855 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008856 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8857 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008858 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008859 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8860 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008861 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008862 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8863 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008864 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008865 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8866 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008867 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008868 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8869 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008870 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008871}
8872
Evan Cheng72261582005-12-20 06:22:03 +00008873const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8874 switch (Opcode) {
8875 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008876 case X86ISD::BSF: return "X86ISD::BSF";
8877 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008878 case X86ISD::SHLD: return "X86ISD::SHLD";
8879 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008880 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008881 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008882 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008883 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008884 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008885 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008886 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8887 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8888 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008889 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008890 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008891 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008892 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008893 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008894 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008895 case X86ISD::COMI: return "X86ISD::COMI";
8896 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008897 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008898 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008899 case X86ISD::CMOV: return "X86ISD::CMOV";
8900 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008901 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008902 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8903 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008904 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008905 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008906 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008907 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008908 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008909 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8910 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008911 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008912 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Nate Begemanb65c1752010-12-17 22:55:37 +00008913 case X86ISD::PANDN: return "X86ISD::PANDN";
8914 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
8915 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
8916 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00008917 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008918 case X86ISD::FMAX: return "X86ISD::FMAX";
8919 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008920 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8921 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008922 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008923 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008924 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008925 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008926 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008927 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8928 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008929 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8930 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8931 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8932 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8933 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8934 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008935 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8936 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008937 case X86ISD::VSHL: return "X86ISD::VSHL";
8938 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008939 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8940 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8941 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8942 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8943 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8944 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8945 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8946 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8947 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8948 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008949 case X86ISD::ADD: return "X86ISD::ADD";
8950 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +00008951 case X86ISD::ADC: return "X86ISD::ADC";
8952 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008953 case X86ISD::SMUL: return "X86ISD::SMUL";
8954 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008955 case X86ISD::INC: return "X86ISD::INC";
8956 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008957 case X86ISD::OR: return "X86ISD::OR";
8958 case X86ISD::XOR: return "X86ISD::XOR";
8959 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008960 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008961 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008962 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008963 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8964 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8965 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8966 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8967 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8968 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8969 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8970 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8971 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008972 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008973 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008974 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008975 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8976 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008977 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8978 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8979 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8980 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8981 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8982 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8983 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8984 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8985 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8986 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8987 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8988 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8989 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8990 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8991 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8992 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8993 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8994 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8995 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008996 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00008997 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008998 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008999 }
9000}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009001
Chris Lattnerc9addb72007-03-30 23:15:24 +00009002// isLegalAddressingMode - Return true if the addressing mode represented
9003// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00009004bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00009005 const Type *Ty) const {
9006 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009007 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00009008 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00009009
Chris Lattnerc9addb72007-03-30 23:15:24 +00009010 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009011 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009012 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009013
Chris Lattnerc9addb72007-03-30 23:15:24 +00009014 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00009015 unsigned GVFlags =
9016 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009017
Chris Lattnerdfed4132009-07-10 07:38:24 +00009018 // If a reference to this global requires an extra load, we can't fold it.
9019 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009020 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009021
Chris Lattnerdfed4132009-07-10 07:38:24 +00009022 // If BaseGV requires a register for the PIC base, we cannot also have a
9023 // BaseReg specified.
9024 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00009025 return false;
Evan Cheng52787842007-08-01 23:46:47 +00009026
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009027 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00009028 if ((M != CodeModel::Small || R != Reloc::Static) &&
9029 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009030 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00009031 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009032
Chris Lattnerc9addb72007-03-30 23:15:24 +00009033 switch (AM.Scale) {
9034 case 0:
9035 case 1:
9036 case 2:
9037 case 4:
9038 case 8:
9039 // These scales always work.
9040 break;
9041 case 3:
9042 case 5:
9043 case 9:
9044 // These scales are formed with basereg+scalereg. Only accept if there is
9045 // no basereg yet.
9046 if (AM.HasBaseReg)
9047 return false;
9048 break;
9049 default: // Other stuff never works.
9050 return false;
9051 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009052
Chris Lattnerc9addb72007-03-30 23:15:24 +00009053 return true;
9054}
9055
9056
Evan Cheng2bd122c2007-10-26 01:56:11 +00009057bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009058 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00009059 return false;
Evan Chenge127a732007-10-29 07:57:50 +00009060 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9061 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009062 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00009063 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009064 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00009065}
9066
Owen Andersone50ed302009-08-10 22:56:29 +00009067bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009068 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009069 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009070 unsigned NumBits1 = VT1.getSizeInBits();
9071 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009072 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009073 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009074 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009075}
Evan Cheng2bd122c2007-10-26 01:56:11 +00009076
Dan Gohman97121ba2009-04-08 00:15:30 +00009077bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009078 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009079 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009080}
9081
Owen Andersone50ed302009-08-10 22:56:29 +00009082bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009083 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00009084 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009085}
9086
Owen Andersone50ed302009-08-10 22:56:29 +00009087bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00009088 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00009089 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00009090}
9091
Evan Cheng60c07e12006-07-05 22:17:51 +00009092/// isShuffleMaskLegal - Targets can use this to indicate that they only
9093/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
9094/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
9095/// are assumed to be legal.
9096bool
Eric Christopherfd179292009-08-27 18:07:15 +00009097X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00009098 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00009099 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00009100 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00009101 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00009102
Nate Begemana09008b2009-10-19 02:17:23 +00009103 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00009104 return (VT.getVectorNumElements() == 2 ||
9105 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
9106 isMOVLMask(M, VT) ||
9107 isSHUFPMask(M, VT) ||
9108 isPSHUFDMask(M, VT) ||
9109 isPSHUFHWMask(M, VT) ||
9110 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00009111 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00009112 isUNPCKLMask(M, VT) ||
9113 isUNPCKHMask(M, VT) ||
9114 isUNPCKL_v_undef_Mask(M, VT) ||
9115 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009116}
9117
Dan Gohman7d8143f2008-04-09 20:09:42 +00009118bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00009119X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00009120 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00009121 unsigned NumElts = VT.getVectorNumElements();
9122 // FIXME: This collection of masks seems suspect.
9123 if (NumElts == 2)
9124 return true;
9125 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9126 return (isMOVLMask(Mask, VT) ||
9127 isCommutedMOVLMask(Mask, VT, true) ||
9128 isSHUFPMask(Mask, VT) ||
9129 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009130 }
9131 return false;
9132}
9133
9134//===----------------------------------------------------------------------===//
9135// X86 Scheduler Hooks
9136//===----------------------------------------------------------------------===//
9137
Mon P Wang63307c32008-05-05 19:05:59 +00009138// private utility function
9139MachineBasicBlock *
9140X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9141 MachineBasicBlock *MBB,
9142 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009143 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009144 unsigned LoadOpc,
9145 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009146 unsigned notOpc,
9147 unsigned EAXreg,
9148 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009149 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009150 // For the atomic bitwise operator, we generate
9151 // thisMBB:
9152 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009153 // ld t1 = [bitinstr.addr]
9154 // op t2 = t1, [bitinstr.val]
9155 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009156 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9157 // bz newMBB
9158 // fallthrough -->nextMBB
9159 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9160 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009161 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009162 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009163
Mon P Wang63307c32008-05-05 19:05:59 +00009164 /// First build the CFG
9165 MachineFunction *F = MBB->getParent();
9166 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009167 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9168 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9169 F->insert(MBBIter, newMBB);
9170 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009171
Dan Gohman14152b42010-07-06 20:24:04 +00009172 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9173 nextMBB->splice(nextMBB->begin(), thisMBB,
9174 llvm::next(MachineBasicBlock::iterator(bInstr)),
9175 thisMBB->end());
9176 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009177
Mon P Wang63307c32008-05-05 19:05:59 +00009178 // Update thisMBB to fall through to newMBB
9179 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009180
Mon P Wang63307c32008-05-05 19:05:59 +00009181 // newMBB jumps to itself and fall through to nextMBB
9182 newMBB->addSuccessor(nextMBB);
9183 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009184
Mon P Wang63307c32008-05-05 19:05:59 +00009185 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009186 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009187 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009188 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009189 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009190 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009191 int numArgs = bInstr->getNumOperands() - 1;
9192 for (int i=0; i < numArgs; ++i)
9193 argOpers[i] = &bInstr->getOperand(i+1);
9194
9195 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009196 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009197 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009198
Dale Johannesen140be2d2008-08-19 18:47:28 +00009199 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009200 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009201 for (int i=0; i <= lastAddrIndx; ++i)
9202 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009203
Dale Johannesen140be2d2008-08-19 18:47:28 +00009204 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009205 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009206 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009207 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009208 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009209 tt = t1;
9210
Dale Johannesen140be2d2008-08-19 18:47:28 +00009211 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009212 assert((argOpers[valArgIndx]->isReg() ||
9213 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009214 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009215 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009216 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009217 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009218 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009219 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009220 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009221
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009222 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009223 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009224
Dale Johannesene4d209d2009-02-03 20:21:25 +00009225 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009226 for (int i=0; i <= lastAddrIndx; ++i)
9227 (*MIB).addOperand(*argOpers[i]);
9228 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009229 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009230 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9231 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009232
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009233 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009234 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009235
Mon P Wang63307c32008-05-05 19:05:59 +00009236 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009237 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009238
Dan Gohman14152b42010-07-06 20:24:04 +00009239 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009240 return nextMBB;
9241}
9242
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009243// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009244MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009245X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9246 MachineBasicBlock *MBB,
9247 unsigned regOpcL,
9248 unsigned regOpcH,
9249 unsigned immOpcL,
9250 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009251 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009252 // For the atomic bitwise operator, we generate
9253 // thisMBB (instructions are in pairs, except cmpxchg8b)
9254 // ld t1,t2 = [bitinstr.addr]
9255 // newMBB:
9256 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9257 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009258 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009259 // mov ECX, EBX <- t5, t6
9260 // mov EAX, EDX <- t1, t2
9261 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9262 // mov t3, t4 <- EAX, EDX
9263 // bz newMBB
9264 // result in out1, out2
9265 // fallthrough -->nextMBB
9266
9267 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9268 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009269 const unsigned NotOpc = X86::NOT32r;
9270 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9271 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9272 MachineFunction::iterator MBBIter = MBB;
9273 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009274
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009275 /// First build the CFG
9276 MachineFunction *F = MBB->getParent();
9277 MachineBasicBlock *thisMBB = MBB;
9278 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9279 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9280 F->insert(MBBIter, newMBB);
9281 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009282
Dan Gohman14152b42010-07-06 20:24:04 +00009283 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9284 nextMBB->splice(nextMBB->begin(), thisMBB,
9285 llvm::next(MachineBasicBlock::iterator(bInstr)),
9286 thisMBB->end());
9287 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009288
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009289 // Update thisMBB to fall through to newMBB
9290 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009291
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009292 // newMBB jumps to itself and fall through to nextMBB
9293 newMBB->addSuccessor(nextMBB);
9294 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009295
Dale Johannesene4d209d2009-02-03 20:21:25 +00009296 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009297 // Insert instructions into newMBB based on incoming instruction
9298 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009299 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009300 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009301 MachineOperand& dest1Oper = bInstr->getOperand(0);
9302 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009303 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9304 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009305 argOpers[i] = &bInstr->getOperand(i+2);
9306
Dan Gohman71ea4e52010-05-14 21:01:44 +00009307 // We use some of the operands multiple times, so conservatively just
9308 // clear any kill flags that might be present.
9309 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9310 argOpers[i]->setIsKill(false);
9311 }
9312
Evan Chengad5b52f2010-01-08 19:14:57 +00009313 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009314 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009315
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009316 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009317 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009318 for (int i=0; i <= lastAddrIndx; ++i)
9319 (*MIB).addOperand(*argOpers[i]);
9320 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009321 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009322 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009323 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009324 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009325 MachineOperand newOp3 = *(argOpers[3]);
9326 if (newOp3.isImm())
9327 newOp3.setImm(newOp3.getImm()+4);
9328 else
9329 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009330 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009331 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009332
9333 // t3/4 are defined later, at the bottom of the loop
9334 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9335 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009336 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009337 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009338 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009339 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9340
Evan Cheng306b4ca2010-01-08 23:41:50 +00009341 // The subsequent operations should be using the destination registers of
9342 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009343 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009344 t1 = F->getRegInfo().createVirtualRegister(RC);
9345 t2 = F->getRegInfo().createVirtualRegister(RC);
9346 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9347 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009348 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009349 t1 = dest1Oper.getReg();
9350 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009351 }
9352
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009353 int valArgIndx = lastAddrIndx + 1;
9354 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009355 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009356 "invalid operand");
9357 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9358 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009359 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009360 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009361 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009362 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009363 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009364 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009365 (*MIB).addOperand(*argOpers[valArgIndx]);
9366 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009367 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009368 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009369 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009370 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009371 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009372 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009373 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009374 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009375 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009376 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009377
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009378 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009379 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009380 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009381 MIB.addReg(t2);
9382
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009383 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009384 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009385 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009386 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009387
Dale Johannesene4d209d2009-02-03 20:21:25 +00009388 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009389 for (int i=0; i <= lastAddrIndx; ++i)
9390 (*MIB).addOperand(*argOpers[i]);
9391
9392 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009393 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9394 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009395
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009396 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009397 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009398 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009399 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009400
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009401 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009402 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009403
Dan Gohman14152b42010-07-06 20:24:04 +00009404 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009405 return nextMBB;
9406}
9407
9408// private utility function
9409MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009410X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9411 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009412 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009413 // For the atomic min/max operator, we generate
9414 // thisMBB:
9415 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009416 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009417 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009418 // cmp t1, t2
9419 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009420 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009421 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9422 // bz newMBB
9423 // fallthrough -->nextMBB
9424 //
9425 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9426 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009427 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009428 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009429
Mon P Wang63307c32008-05-05 19:05:59 +00009430 /// First build the CFG
9431 MachineFunction *F = MBB->getParent();
9432 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009433 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9434 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9435 F->insert(MBBIter, newMBB);
9436 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009437
Dan Gohman14152b42010-07-06 20:24:04 +00009438 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9439 nextMBB->splice(nextMBB->begin(), thisMBB,
9440 llvm::next(MachineBasicBlock::iterator(mInstr)),
9441 thisMBB->end());
9442 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009443
Mon P Wang63307c32008-05-05 19:05:59 +00009444 // Update thisMBB to fall through to newMBB
9445 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009446
Mon P Wang63307c32008-05-05 19:05:59 +00009447 // newMBB jumps to newMBB and fall through to nextMBB
9448 newMBB->addSuccessor(nextMBB);
9449 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009450
Dale Johannesene4d209d2009-02-03 20:21:25 +00009451 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009452 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009453 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009454 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009455 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009456 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009457 int numArgs = mInstr->getNumOperands() - 1;
9458 for (int i=0; i < numArgs; ++i)
9459 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009460
Mon P Wang63307c32008-05-05 19:05:59 +00009461 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009462 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009463 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009464
Mon P Wangab3e7472008-05-05 22:56:23 +00009465 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009466 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009467 for (int i=0; i <= lastAddrIndx; ++i)
9468 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009469
Mon P Wang63307c32008-05-05 19:05:59 +00009470 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009471 assert((argOpers[valArgIndx]->isReg() ||
9472 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009473 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009474
9475 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009476 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009477 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009478 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009479 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009480 (*MIB).addOperand(*argOpers[valArgIndx]);
9481
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009482 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009483 MIB.addReg(t1);
9484
Dale Johannesene4d209d2009-02-03 20:21:25 +00009485 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009486 MIB.addReg(t1);
9487 MIB.addReg(t2);
9488
9489 // Generate movc
9490 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009491 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009492 MIB.addReg(t2);
9493 MIB.addReg(t1);
9494
9495 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009496 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009497 for (int i=0; i <= lastAddrIndx; ++i)
9498 (*MIB).addOperand(*argOpers[i]);
9499 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009500 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009501 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9502 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009503
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009504 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009505 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009506
Mon P Wang63307c32008-05-05 19:05:59 +00009507 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009508 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009509
Dan Gohman14152b42010-07-06 20:24:04 +00009510 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009511 return nextMBB;
9512}
9513
Eric Christopherf83a5de2009-08-27 18:08:16 +00009514// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009515// or XMM0_V32I8 in AVX all of this code can be replaced with that
9516// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009517MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009518X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009519 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009520 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9521 "Target must have SSE4.2 or AVX features enabled");
9522
Eric Christopherb120ab42009-08-18 22:50:32 +00009523 DebugLoc dl = MI->getDebugLoc();
9524 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +00009525 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009526 if (!Subtarget->hasAVX()) {
9527 if (memArg)
9528 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9529 else
9530 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9531 } else {
9532 if (memArg)
9533 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9534 else
9535 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9536 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009537
Eric Christopher41c902f2010-11-30 08:20:21 +00009538 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +00009539 for (unsigned i = 0; i < numArgs; ++i) {
9540 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +00009541 if (!(Op.isReg() && Op.isImplicit()))
9542 MIB.addOperand(Op);
9543 }
Eric Christopher41c902f2010-11-30 08:20:21 +00009544 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +00009545 .addReg(X86::XMM0);
9546
Dan Gohman14152b42010-07-06 20:24:04 +00009547 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009548 return BB;
9549}
9550
9551MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +00009552X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +00009553 DebugLoc dl = MI->getDebugLoc();
9554 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9555
9556 // Address into RAX/EAX, other two args into ECX, EDX.
9557 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
9558 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
9559 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
9560 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +00009561 MIB.addOperand(MI->getOperand(i));
Eric Christopher228232b2010-11-30 07:20:12 +00009562
9563 unsigned ValOps = X86::AddrNumOperands;
9564 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9565 .addReg(MI->getOperand(ValOps).getReg());
9566 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
9567 .addReg(MI->getOperand(ValOps+1).getReg());
9568
9569 // The instruction doesn't actually take any operands though.
9570 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
9571
9572 MI->eraseFromParent(); // The pseudo is gone now.
9573 return BB;
9574}
9575
9576MachineBasicBlock *
9577X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +00009578 DebugLoc dl = MI->getDebugLoc();
9579 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9580
9581 // First arg in ECX, the second in EAX.
9582 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9583 .addReg(MI->getOperand(0).getReg());
9584 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
9585 .addReg(MI->getOperand(1).getReg());
9586
9587 // The instruction doesn't actually take any operands though.
9588 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
9589
9590 MI->eraseFromParent(); // The pseudo is gone now.
9591 return BB;
9592}
9593
9594MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +00009595X86TargetLowering::EmitVAARG64WithCustomInserter(
9596 MachineInstr *MI,
9597 MachineBasicBlock *MBB) const {
9598 // Emit va_arg instruction on X86-64.
9599
9600 // Operands to this pseudo-instruction:
9601 // 0 ) Output : destination address (reg)
9602 // 1-5) Input : va_list address (addr, i64mem)
9603 // 6 ) ArgSize : Size (in bytes) of vararg type
9604 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
9605 // 8 ) Align : Alignment of type
9606 // 9 ) EFLAGS (implicit-def)
9607
9608 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
9609 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
9610
9611 unsigned DestReg = MI->getOperand(0).getReg();
9612 MachineOperand &Base = MI->getOperand(1);
9613 MachineOperand &Scale = MI->getOperand(2);
9614 MachineOperand &Index = MI->getOperand(3);
9615 MachineOperand &Disp = MI->getOperand(4);
9616 MachineOperand &Segment = MI->getOperand(5);
9617 unsigned ArgSize = MI->getOperand(6).getImm();
9618 unsigned ArgMode = MI->getOperand(7).getImm();
9619 unsigned Align = MI->getOperand(8).getImm();
9620
9621 // Memory Reference
9622 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
9623 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
9624 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
9625
9626 // Machine Information
9627 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9628 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
9629 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
9630 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
9631 DebugLoc DL = MI->getDebugLoc();
9632
9633 // struct va_list {
9634 // i32 gp_offset
9635 // i32 fp_offset
9636 // i64 overflow_area (address)
9637 // i64 reg_save_area (address)
9638 // }
9639 // sizeof(va_list) = 24
9640 // alignment(va_list) = 8
9641
9642 unsigned TotalNumIntRegs = 6;
9643 unsigned TotalNumXMMRegs = 8;
9644 bool UseGPOffset = (ArgMode == 1);
9645 bool UseFPOffset = (ArgMode == 2);
9646 unsigned MaxOffset = TotalNumIntRegs * 8 +
9647 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
9648
9649 /* Align ArgSize to a multiple of 8 */
9650 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
9651 bool NeedsAlign = (Align > 8);
9652
9653 MachineBasicBlock *thisMBB = MBB;
9654 MachineBasicBlock *overflowMBB;
9655 MachineBasicBlock *offsetMBB;
9656 MachineBasicBlock *endMBB;
9657
9658 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
9659 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
9660 unsigned OffsetReg = 0;
9661
9662 if (!UseGPOffset && !UseFPOffset) {
9663 // If we only pull from the overflow region, we don't create a branch.
9664 // We don't need to alter control flow.
9665 OffsetDestReg = 0; // unused
9666 OverflowDestReg = DestReg;
9667
9668 offsetMBB = NULL;
9669 overflowMBB = thisMBB;
9670 endMBB = thisMBB;
9671 } else {
9672 // First emit code to check if gp_offset (or fp_offset) is below the bound.
9673 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
9674 // If not, pull from overflow_area. (branch to overflowMBB)
9675 //
9676 // thisMBB
9677 // | .
9678 // | .
9679 // offsetMBB overflowMBB
9680 // | .
9681 // | .
9682 // endMBB
9683
9684 // Registers for the PHI in endMBB
9685 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
9686 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
9687
9688 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9689 MachineFunction *MF = MBB->getParent();
9690 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9691 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9692 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9693
9694 MachineFunction::iterator MBBIter = MBB;
9695 ++MBBIter;
9696
9697 // Insert the new basic blocks
9698 MF->insert(MBBIter, offsetMBB);
9699 MF->insert(MBBIter, overflowMBB);
9700 MF->insert(MBBIter, endMBB);
9701
9702 // Transfer the remainder of MBB and its successor edges to endMBB.
9703 endMBB->splice(endMBB->begin(), thisMBB,
9704 llvm::next(MachineBasicBlock::iterator(MI)),
9705 thisMBB->end());
9706 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
9707
9708 // Make offsetMBB and overflowMBB successors of thisMBB
9709 thisMBB->addSuccessor(offsetMBB);
9710 thisMBB->addSuccessor(overflowMBB);
9711
9712 // endMBB is a successor of both offsetMBB and overflowMBB
9713 offsetMBB->addSuccessor(endMBB);
9714 overflowMBB->addSuccessor(endMBB);
9715
9716 // Load the offset value into a register
9717 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9718 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
9719 .addOperand(Base)
9720 .addOperand(Scale)
9721 .addOperand(Index)
9722 .addDisp(Disp, UseFPOffset ? 4 : 0)
9723 .addOperand(Segment)
9724 .setMemRefs(MMOBegin, MMOEnd);
9725
9726 // Check if there is enough room left to pull this argument.
9727 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
9728 .addReg(OffsetReg)
9729 .addImm(MaxOffset + 8 - ArgSizeA8);
9730
9731 // Branch to "overflowMBB" if offset >= max
9732 // Fall through to "offsetMBB" otherwise
9733 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
9734 .addMBB(overflowMBB);
9735 }
9736
9737 // In offsetMBB, emit code to use the reg_save_area.
9738 if (offsetMBB) {
9739 assert(OffsetReg != 0);
9740
9741 // Read the reg_save_area address.
9742 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
9743 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
9744 .addOperand(Base)
9745 .addOperand(Scale)
9746 .addOperand(Index)
9747 .addDisp(Disp, 16)
9748 .addOperand(Segment)
9749 .setMemRefs(MMOBegin, MMOEnd);
9750
9751 // Zero-extend the offset
9752 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
9753 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
9754 .addImm(0)
9755 .addReg(OffsetReg)
9756 .addImm(X86::sub_32bit);
9757
9758 // Add the offset to the reg_save_area to get the final address.
9759 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
9760 .addReg(OffsetReg64)
9761 .addReg(RegSaveReg);
9762
9763 // Compute the offset for the next argument
9764 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9765 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
9766 .addReg(OffsetReg)
9767 .addImm(UseFPOffset ? 16 : 8);
9768
9769 // Store it back into the va_list.
9770 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
9771 .addOperand(Base)
9772 .addOperand(Scale)
9773 .addOperand(Index)
9774 .addDisp(Disp, UseFPOffset ? 4 : 0)
9775 .addOperand(Segment)
9776 .addReg(NextOffsetReg)
9777 .setMemRefs(MMOBegin, MMOEnd);
9778
9779 // Jump to endMBB
9780 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
9781 .addMBB(endMBB);
9782 }
9783
9784 //
9785 // Emit code to use overflow area
9786 //
9787
9788 // Load the overflow_area address into a register.
9789 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
9790 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
9791 .addOperand(Base)
9792 .addOperand(Scale)
9793 .addOperand(Index)
9794 .addDisp(Disp, 8)
9795 .addOperand(Segment)
9796 .setMemRefs(MMOBegin, MMOEnd);
9797
9798 // If we need to align it, do so. Otherwise, just copy the address
9799 // to OverflowDestReg.
9800 if (NeedsAlign) {
9801 // Align the overflow address
9802 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
9803 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
9804
9805 // aligned_addr = (addr + (align-1)) & ~(align-1)
9806 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
9807 .addReg(OverflowAddrReg)
9808 .addImm(Align-1);
9809
9810 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
9811 .addReg(TmpReg)
9812 .addImm(~(uint64_t)(Align-1));
9813 } else {
9814 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
9815 .addReg(OverflowAddrReg);
9816 }
9817
9818 // Compute the next overflow address after this argument.
9819 // (the overflow address should be kept 8-byte aligned)
9820 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
9821 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
9822 .addReg(OverflowDestReg)
9823 .addImm(ArgSizeA8);
9824
9825 // Store the new overflow address.
9826 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
9827 .addOperand(Base)
9828 .addOperand(Scale)
9829 .addOperand(Index)
9830 .addDisp(Disp, 8)
9831 .addOperand(Segment)
9832 .addReg(NextAddrReg)
9833 .setMemRefs(MMOBegin, MMOEnd);
9834
9835 // If we branched, emit the PHI to the front of endMBB.
9836 if (offsetMBB) {
9837 BuildMI(*endMBB, endMBB->begin(), DL,
9838 TII->get(X86::PHI), DestReg)
9839 .addReg(OffsetDestReg).addMBB(offsetMBB)
9840 .addReg(OverflowDestReg).addMBB(overflowMBB);
9841 }
9842
9843 // Erase the pseudo instruction
9844 MI->eraseFromParent();
9845
9846 return endMBB;
9847}
9848
9849MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009850X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9851 MachineInstr *MI,
9852 MachineBasicBlock *MBB) const {
9853 // Emit code to save XMM registers to the stack. The ABI says that the
9854 // number of registers to save is given in %al, so it's theoretically
9855 // possible to do an indirect jump trick to avoid saving all of them,
9856 // however this code takes a simpler approach and just executes all
9857 // of the stores if %al is non-zero. It's less code, and it's probably
9858 // easier on the hardware branch predictor, and stores aren't all that
9859 // expensive anyway.
9860
9861 // Create the new basic blocks. One block contains all the XMM stores,
9862 // and one block is the final destination regardless of whether any
9863 // stores were performed.
9864 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9865 MachineFunction *F = MBB->getParent();
9866 MachineFunction::iterator MBBIter = MBB;
9867 ++MBBIter;
9868 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9869 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9870 F->insert(MBBIter, XMMSaveMBB);
9871 F->insert(MBBIter, EndMBB);
9872
Dan Gohman14152b42010-07-06 20:24:04 +00009873 // Transfer the remainder of MBB and its successor edges to EndMBB.
9874 EndMBB->splice(EndMBB->begin(), MBB,
9875 llvm::next(MachineBasicBlock::iterator(MI)),
9876 MBB->end());
9877 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9878
Dan Gohmand6708ea2009-08-15 01:38:56 +00009879 // The original block will now fall through to the XMM save block.
9880 MBB->addSuccessor(XMMSaveMBB);
9881 // The XMMSaveMBB will fall through to the end block.
9882 XMMSaveMBB->addSuccessor(EndMBB);
9883
9884 // Now add the instructions.
9885 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9886 DebugLoc DL = MI->getDebugLoc();
9887
9888 unsigned CountReg = MI->getOperand(0).getReg();
9889 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9890 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9891
9892 if (!Subtarget->isTargetWin64()) {
9893 // If %al is 0, branch around the XMM save block.
9894 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009895 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009896 MBB->addSuccessor(EndMBB);
9897 }
9898
9899 // In the XMM save block, save all the XMM argument registers.
9900 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9901 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009902 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009903 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +00009904 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +00009905 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +00009906 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009907 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9908 .addFrameIndex(RegSaveFrameIndex)
9909 .addImm(/*Scale=*/1)
9910 .addReg(/*IndexReg=*/0)
9911 .addImm(/*Disp=*/Offset)
9912 .addReg(/*Segment=*/0)
9913 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009914 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009915 }
9916
Dan Gohman14152b42010-07-06 20:24:04 +00009917 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009918
9919 return EndMBB;
9920}
Mon P Wang63307c32008-05-05 19:05:59 +00009921
Evan Cheng60c07e12006-07-05 22:17:51 +00009922MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009923X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009924 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009925 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9926 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009927
Chris Lattner52600972009-09-02 05:57:00 +00009928 // To "insert" a SELECT_CC instruction, we actually have to insert the
9929 // diamond control-flow pattern. The incoming instruction knows the
9930 // destination vreg to set, the condition code register to branch on, the
9931 // true/false values to select between, and a branch opcode to use.
9932 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9933 MachineFunction::iterator It = BB;
9934 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009935
Chris Lattner52600972009-09-02 05:57:00 +00009936 // thisMBB:
9937 // ...
9938 // TrueVal = ...
9939 // cmpTY ccX, r1, r2
9940 // bCC copy1MBB
9941 // fallthrough --> copy0MBB
9942 MachineBasicBlock *thisMBB = BB;
9943 MachineFunction *F = BB->getParent();
9944 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9945 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009946 F->insert(It, copy0MBB);
9947 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009948
Bill Wendling730c07e2010-06-25 20:48:10 +00009949 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9950 // live into the sink and copy blocks.
9951 const MachineFunction *MF = BB->getParent();
9952 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9953 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009954
Dan Gohman14152b42010-07-06 20:24:04 +00009955 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9956 const MachineOperand &MO = MI->getOperand(I);
9957 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009958 unsigned Reg = MO.getReg();
9959 if (Reg != X86::EFLAGS) continue;
9960 copy0MBB->addLiveIn(Reg);
9961 sinkMBB->addLiveIn(Reg);
9962 }
9963
Dan Gohman14152b42010-07-06 20:24:04 +00009964 // Transfer the remainder of BB and its successor edges to sinkMBB.
9965 sinkMBB->splice(sinkMBB->begin(), BB,
9966 llvm::next(MachineBasicBlock::iterator(MI)),
9967 BB->end());
9968 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9969
9970 // Add the true and fallthrough blocks as its successors.
9971 BB->addSuccessor(copy0MBB);
9972 BB->addSuccessor(sinkMBB);
9973
9974 // Create the conditional branch instruction.
9975 unsigned Opc =
9976 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9977 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9978
Chris Lattner52600972009-09-02 05:57:00 +00009979 // copy0MBB:
9980 // %FalseValue = ...
9981 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009982 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009983
Chris Lattner52600972009-09-02 05:57:00 +00009984 // sinkMBB:
9985 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9986 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009987 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9988 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009989 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9990 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9991
Dan Gohman14152b42010-07-06 20:24:04 +00009992 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009993 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009994}
9995
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009996MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009997X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009998 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009999 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10000 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010001
10002 // The lowering is pretty easy: we're just emitting the call to _alloca. The
10003 // non-trivial part is impdef of ESP.
10004 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
10005 // mingw-w64.
10006
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010007 const char *StackProbeSymbol =
10008 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
10009
Dan Gohman14152b42010-07-06 20:24:04 +000010010 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010011 .addExternalSymbol(StackProbeSymbol)
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010012 .addReg(X86::EAX, RegState::Implicit)
10013 .addReg(X86::ESP, RegState::Implicit)
10014 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +000010015 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
10016 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010017
Dan Gohman14152b42010-07-06 20:24:04 +000010018 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010019 return BB;
10020}
Chris Lattner52600972009-09-02 05:57:00 +000010021
10022MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000010023X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
10024 MachineBasicBlock *BB) const {
10025 // This is pretty easy. We're taking the value that we received from
10026 // our load from the relocation, sticking it in either RDI (x86-64)
10027 // or EAX and doing an indirect call. The return value will then
10028 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010029 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000010030 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000010031 DebugLoc DL = MI->getDebugLoc();
10032 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000010033
10034 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000010035 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010036
Eric Christopher30ef0e52010-06-03 04:07:48 +000010037 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000010038 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10039 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000010040 .addReg(X86::RIP)
10041 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010042 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010043 MI->getOperand(3).getTargetFlags())
10044 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000010045 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000010046 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000010047 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000010048 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10049 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000010050 .addReg(0)
10051 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010052 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000010053 MI->getOperand(3).getTargetFlags())
10054 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010055 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010056 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010057 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000010058 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10059 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000010060 .addReg(TII->getGlobalBaseReg(F))
10061 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010062 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010063 MI->getOperand(3).getTargetFlags())
10064 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010065 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010066 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010067 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010068
Dan Gohman14152b42010-07-06 20:24:04 +000010069 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000010070 return BB;
10071}
10072
10073MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000010074X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010075 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000010076 switch (MI->getOpcode()) {
10077 default: assert(false && "Unexpected instr type to insert");
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010078 case X86::WIN_ALLOCA:
10079 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010080 case X86::TLSCall_32:
10081 case X86::TLSCall_64:
10082 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000010083 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000010084 case X86::CMOV_FR32:
10085 case X86::CMOV_FR64:
10086 case X86::CMOV_V4F32:
10087 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000010088 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +000010089 case X86::CMOV_GR16:
10090 case X86::CMOV_GR32:
10091 case X86::CMOV_RFP32:
10092 case X86::CMOV_RFP64:
10093 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010094 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010095
Dale Johannesen849f2142007-07-03 00:53:03 +000010096 case X86::FP32_TO_INT16_IN_MEM:
10097 case X86::FP32_TO_INT32_IN_MEM:
10098 case X86::FP32_TO_INT64_IN_MEM:
10099 case X86::FP64_TO_INT16_IN_MEM:
10100 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000010101 case X86::FP64_TO_INT64_IN_MEM:
10102 case X86::FP80_TO_INT16_IN_MEM:
10103 case X86::FP80_TO_INT32_IN_MEM:
10104 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000010105 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10106 DebugLoc DL = MI->getDebugLoc();
10107
Evan Cheng60c07e12006-07-05 22:17:51 +000010108 // Change the floating point control register to use "round towards zero"
10109 // mode when truncating to an integer value.
10110 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000010111 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000010112 addFrameReference(BuildMI(*BB, MI, DL,
10113 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010114
10115 // Load the old value of the high byte of the control word...
10116 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000010117 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000010118 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010119 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010120
10121 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000010122 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010123 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000010124
10125 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000010126 addFrameReference(BuildMI(*BB, MI, DL,
10127 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010128
10129 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000010130 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010131 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000010132
10133 // Get the X86 opcode to use.
10134 unsigned Opc;
10135 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010136 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000010137 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
10138 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
10139 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
10140 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
10141 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
10142 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000010143 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
10144 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
10145 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000010146 }
10147
10148 X86AddressMode AM;
10149 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000010150 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010151 AM.BaseType = X86AddressMode::RegBase;
10152 AM.Base.Reg = Op.getReg();
10153 } else {
10154 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000010155 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000010156 }
10157 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000010158 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010159 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010160 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000010161 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010162 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010163 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000010164 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010165 AM.GV = Op.getGlobal();
10166 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000010167 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010168 }
Dan Gohman14152b42010-07-06 20:24:04 +000010169 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010170 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000010171
10172 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000010173 addFrameReference(BuildMI(*BB, MI, DL,
10174 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010175
Dan Gohman14152b42010-07-06 20:24:04 +000010176 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000010177 return BB;
10178 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010179 // String/text processing lowering.
10180 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010181 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010182 return EmitPCMP(MI, BB, 3, false /* in-mem */);
10183 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010184 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010185 return EmitPCMP(MI, BB, 3, true /* in-mem */);
10186 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010187 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010188 return EmitPCMP(MI, BB, 5, false /* in mem */);
10189 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010190 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010191 return EmitPCMP(MI, BB, 5, true /* in mem */);
10192
Eric Christopher228232b2010-11-30 07:20:12 +000010193 // Thread synchronization.
10194 case X86::MONITOR:
10195 return EmitMonitor(MI, BB);
10196 case X86::MWAIT:
10197 return EmitMwait(MI, BB);
10198
Eric Christopherb120ab42009-08-18 22:50:32 +000010199 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000010200 case X86::ATOMAND32:
10201 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010202 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010203 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010204 X86::NOT32r, X86::EAX,
10205 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010206 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000010207 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
10208 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010209 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010210 X86::NOT32r, X86::EAX,
10211 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010212 case X86::ATOMXOR32:
10213 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010214 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010215 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010216 X86::NOT32r, X86::EAX,
10217 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010218 case X86::ATOMNAND32:
10219 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010220 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010221 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010222 X86::NOT32r, X86::EAX,
10223 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000010224 case X86::ATOMMIN32:
10225 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
10226 case X86::ATOMMAX32:
10227 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
10228 case X86::ATOMUMIN32:
10229 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
10230 case X86::ATOMUMAX32:
10231 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000010232
10233 case X86::ATOMAND16:
10234 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10235 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010236 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010237 X86::NOT16r, X86::AX,
10238 X86::GR16RegisterClass);
10239 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000010240 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010241 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010242 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010243 X86::NOT16r, X86::AX,
10244 X86::GR16RegisterClass);
10245 case X86::ATOMXOR16:
10246 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
10247 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010248 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010249 X86::NOT16r, X86::AX,
10250 X86::GR16RegisterClass);
10251 case X86::ATOMNAND16:
10252 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10253 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010254 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010255 X86::NOT16r, X86::AX,
10256 X86::GR16RegisterClass, true);
10257 case X86::ATOMMIN16:
10258 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
10259 case X86::ATOMMAX16:
10260 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
10261 case X86::ATOMUMIN16:
10262 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
10263 case X86::ATOMUMAX16:
10264 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
10265
10266 case X86::ATOMAND8:
10267 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10268 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010269 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010270 X86::NOT8r, X86::AL,
10271 X86::GR8RegisterClass);
10272 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000010273 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010274 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010275 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010276 X86::NOT8r, X86::AL,
10277 X86::GR8RegisterClass);
10278 case X86::ATOMXOR8:
10279 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
10280 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010281 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010282 X86::NOT8r, X86::AL,
10283 X86::GR8RegisterClass);
10284 case X86::ATOMNAND8:
10285 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10286 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010287 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010288 X86::NOT8r, X86::AL,
10289 X86::GR8RegisterClass, true);
10290 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010291 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000010292 case X86::ATOMAND64:
10293 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010294 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010295 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010296 X86::NOT64r, X86::RAX,
10297 X86::GR64RegisterClass);
10298 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000010299 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
10300 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010301 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010302 X86::NOT64r, X86::RAX,
10303 X86::GR64RegisterClass);
10304 case X86::ATOMXOR64:
10305 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010306 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010307 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010308 X86::NOT64r, X86::RAX,
10309 X86::GR64RegisterClass);
10310 case X86::ATOMNAND64:
10311 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
10312 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010313 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010314 X86::NOT64r, X86::RAX,
10315 X86::GR64RegisterClass, true);
10316 case X86::ATOMMIN64:
10317 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
10318 case X86::ATOMMAX64:
10319 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
10320 case X86::ATOMUMIN64:
10321 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
10322 case X86::ATOMUMAX64:
10323 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010324
10325 // This group does 64-bit operations on a 32-bit host.
10326 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010327 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010328 X86::AND32rr, X86::AND32rr,
10329 X86::AND32ri, X86::AND32ri,
10330 false);
10331 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010332 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010333 X86::OR32rr, X86::OR32rr,
10334 X86::OR32ri, X86::OR32ri,
10335 false);
10336 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010337 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010338 X86::XOR32rr, X86::XOR32rr,
10339 X86::XOR32ri, X86::XOR32ri,
10340 false);
10341 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010342 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010343 X86::AND32rr, X86::AND32rr,
10344 X86::AND32ri, X86::AND32ri,
10345 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010346 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010347 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010348 X86::ADD32rr, X86::ADC32rr,
10349 X86::ADD32ri, X86::ADC32ri,
10350 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010351 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010352 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010353 X86::SUB32rr, X86::SBB32rr,
10354 X86::SUB32ri, X86::SBB32ri,
10355 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000010356 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010357 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000010358 X86::MOV32rr, X86::MOV32rr,
10359 X86::MOV32ri, X86::MOV32ri,
10360 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010361 case X86::VASTART_SAVE_XMM_REGS:
10362 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000010363
10364 case X86::VAARG_64:
10365 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010366 }
10367}
10368
10369//===----------------------------------------------------------------------===//
10370// X86 Optimization Hooks
10371//===----------------------------------------------------------------------===//
10372
Dan Gohman475871a2008-07-27 21:46:04 +000010373void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000010374 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010375 APInt &KnownZero,
10376 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010377 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000010378 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010379 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000010380 assert((Opc >= ISD::BUILTIN_OP_END ||
10381 Opc == ISD::INTRINSIC_WO_CHAIN ||
10382 Opc == ISD::INTRINSIC_W_CHAIN ||
10383 Opc == ISD::INTRINSIC_VOID) &&
10384 "Should use MaskedValueIsZero if you don't know whether Op"
10385 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010386
Dan Gohmanf4f92f52008-02-13 23:07:24 +000010387 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010388 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000010389 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010390 case X86ISD::ADD:
10391 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000010392 case X86ISD::ADC:
10393 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010394 case X86ISD::SMUL:
10395 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000010396 case X86ISD::INC:
10397 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000010398 case X86ISD::OR:
10399 case X86ISD::XOR:
10400 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010401 // These nodes' second result is a boolean.
10402 if (Op.getResNo() == 0)
10403 break;
10404 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010405 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010406 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
10407 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000010408 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010409 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010410}
Chris Lattner259e97c2006-01-31 19:43:35 +000010411
Owen Andersonbc146b02010-09-21 20:42:50 +000010412unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
10413 unsigned Depth) const {
10414 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
10415 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
10416 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010417
Owen Andersonbc146b02010-09-21 20:42:50 +000010418 // Fallback case.
10419 return 1;
10420}
10421
Evan Cheng206ee9d2006-07-07 08:33:52 +000010422/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000010423/// node is a GlobalAddress + offset.
10424bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000010425 const GlobalValue* &GA,
10426 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000010427 if (N->getOpcode() == X86ISD::Wrapper) {
10428 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010429 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000010430 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010431 return true;
10432 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000010433 }
Evan Chengad4196b2008-05-12 19:56:52 +000010434 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010435}
10436
Evan Cheng206ee9d2006-07-07 08:33:52 +000010437/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
10438/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
10439/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +000010440/// order.
Dan Gohman475871a2008-07-27 21:46:04 +000010441static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010442 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010443 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010444 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000010445
Eli Friedman7a5e5552009-06-07 06:52:44 +000010446 if (VT.getSizeInBits() != 128)
10447 return SDValue();
10448
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010449 // Don't create instructions with illegal types after legalize types has run.
10450 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10451 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
10452 return SDValue();
10453
Nate Begemanfdea31a2010-03-24 20:49:50 +000010454 SmallVector<SDValue, 16> Elts;
10455 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010456 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000010457
Nate Begemanfdea31a2010-03-24 20:49:50 +000010458 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010459}
Evan Chengd880b972008-05-09 21:53:03 +000010460
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010461/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10462/// generation and convert it from being a bunch of shuffles and extracts
10463/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010464static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10465 const TargetLowering &TLI) {
10466 SDValue InputVector = N->getOperand(0);
10467
10468 // Only operate on vectors of 4 elements, where the alternative shuffling
10469 // gets to be more expensive.
10470 if (InputVector.getValueType() != MVT::v4i32)
10471 return SDValue();
10472
10473 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10474 // single use which is a sign-extend or zero-extend, and all elements are
10475 // used.
10476 SmallVector<SDNode *, 4> Uses;
10477 unsigned ExtractedElements = 0;
10478 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10479 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10480 if (UI.getUse().getResNo() != InputVector.getResNo())
10481 return SDValue();
10482
10483 SDNode *Extract = *UI;
10484 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10485 return SDValue();
10486
10487 if (Extract->getValueType(0) != MVT::i32)
10488 return SDValue();
10489 if (!Extract->hasOneUse())
10490 return SDValue();
10491 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10492 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10493 return SDValue();
10494 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10495 return SDValue();
10496
10497 // Record which element was extracted.
10498 ExtractedElements |=
10499 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10500
10501 Uses.push_back(Extract);
10502 }
10503
10504 // If not all the elements were used, this may not be worthwhile.
10505 if (ExtractedElements != 15)
10506 return SDValue();
10507
10508 // Ok, we've now decided to do the transformation.
10509 DebugLoc dl = InputVector.getDebugLoc();
10510
10511 // Store the value to a temporary stack slot.
10512 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010513 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
10514 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010515
10516 // Replace each use (extract) with a load of the appropriate element.
10517 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10518 UE = Uses.end(); UI != UE; ++UI) {
10519 SDNode *Extract = *UI;
10520
10521 // Compute the element's address.
10522 SDValue Idx = Extract->getOperand(1);
10523 unsigned EltSize =
10524 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10525 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10526 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10527
Eric Christopher90eb4022010-07-22 00:26:08 +000010528 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010529 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010530
10531 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010532 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000010533 ScalarAddr, MachinePointerInfo(),
10534 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010535
10536 // Replace the exact with the load.
10537 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10538 }
10539
10540 // The replacement was made in place; don't return anything.
10541 return SDValue();
10542}
10543
Chris Lattner83e6c992006-10-04 06:57:07 +000010544/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010545static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010546 const X86Subtarget *Subtarget) {
10547 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010548 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010549 // Get the LHS/RHS of the select.
10550 SDValue LHS = N->getOperand(1);
10551 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010552
Dan Gohman670e5392009-09-21 18:03:22 +000010553 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010554 // instructions match the semantics of the common C idiom x<y?x:y but not
10555 // x<=y?x:y, because of how they handle negative zero (which can be
10556 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010557 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010558 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010559 Cond.getOpcode() == ISD::SETCC) {
10560 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010561
Chris Lattner47b4ce82009-03-11 05:48:52 +000010562 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010563 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010564 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10565 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010566 switch (CC) {
10567 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010568 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010569 // Converting this to a min would handle NaNs incorrectly, and swapping
10570 // the operands would cause it to handle comparisons between positive
10571 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010572 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010573 if (!UnsafeFPMath &&
10574 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10575 break;
10576 std::swap(LHS, RHS);
10577 }
Dan Gohman670e5392009-09-21 18:03:22 +000010578 Opcode = X86ISD::FMIN;
10579 break;
10580 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010581 // Converting this to a min would handle comparisons between positive
10582 // and negative zero incorrectly.
10583 if (!UnsafeFPMath &&
10584 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10585 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010586 Opcode = X86ISD::FMIN;
10587 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010588 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010589 // Converting this to a min would handle both negative zeros and NaNs
10590 // incorrectly, but we can swap the operands to fix both.
10591 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010592 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010593 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010594 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010595 Opcode = X86ISD::FMIN;
10596 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010597
Dan Gohman670e5392009-09-21 18:03:22 +000010598 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010599 // Converting this to a max would handle comparisons between positive
10600 // and negative zero incorrectly.
10601 if (!UnsafeFPMath &&
10602 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10603 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010604 Opcode = X86ISD::FMAX;
10605 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010606 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010607 // Converting this to a max would handle NaNs incorrectly, and swapping
10608 // the operands would cause it to handle comparisons between positive
10609 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010610 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010611 if (!UnsafeFPMath &&
10612 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10613 break;
10614 std::swap(LHS, RHS);
10615 }
Dan Gohman670e5392009-09-21 18:03:22 +000010616 Opcode = X86ISD::FMAX;
10617 break;
10618 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010619 // Converting this to a max would handle both negative zeros and NaNs
10620 // incorrectly, but we can swap the operands to fix both.
10621 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010622 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010623 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010624 case ISD::SETGE:
10625 Opcode = X86ISD::FMAX;
10626 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010627 }
Dan Gohman670e5392009-09-21 18:03:22 +000010628 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010629 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10630 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010631 switch (CC) {
10632 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010633 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010634 // Converting this to a min would handle comparisons between positive
10635 // and negative zero incorrectly, and swapping the operands would
10636 // cause it to handle NaNs incorrectly.
10637 if (!UnsafeFPMath &&
10638 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010639 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010640 break;
10641 std::swap(LHS, RHS);
10642 }
Dan Gohman670e5392009-09-21 18:03:22 +000010643 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010644 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010645 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010646 // Converting this to a min would handle NaNs incorrectly.
10647 if (!UnsafeFPMath &&
10648 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10649 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010650 Opcode = X86ISD::FMIN;
10651 break;
10652 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010653 // Converting this to a min would handle both negative zeros and NaNs
10654 // incorrectly, but we can swap the operands to fix both.
10655 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010656 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010657 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010658 case ISD::SETGE:
10659 Opcode = X86ISD::FMIN;
10660 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010661
Dan Gohman670e5392009-09-21 18:03:22 +000010662 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010663 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010664 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010665 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010666 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010667 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010668 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010669 // Converting this to a max would handle comparisons between positive
10670 // and negative zero incorrectly, and swapping the operands would
10671 // cause it to handle NaNs incorrectly.
10672 if (!UnsafeFPMath &&
10673 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010674 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010675 break;
10676 std::swap(LHS, RHS);
10677 }
Dan Gohman670e5392009-09-21 18:03:22 +000010678 Opcode = X86ISD::FMAX;
10679 break;
10680 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010681 // Converting this to a max would handle both negative zeros and NaNs
10682 // incorrectly, but we can swap the operands to fix both.
10683 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010684 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010685 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010686 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010687 Opcode = X86ISD::FMAX;
10688 break;
10689 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010690 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010691
Chris Lattner47b4ce82009-03-11 05:48:52 +000010692 if (Opcode)
10693 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010694 }
Eric Christopherfd179292009-08-27 18:07:15 +000010695
Chris Lattnerd1980a52009-03-12 06:52:53 +000010696 // If this is a select between two integer constants, try to do some
10697 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010698 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10699 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010700 // Don't do this for crazy integer types.
10701 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10702 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010703 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010704 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010705
Chris Lattnercee56e72009-03-13 05:53:31 +000010706 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010707 // Efficiently invertible.
10708 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10709 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10710 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10711 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010712 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010713 }
Eric Christopherfd179292009-08-27 18:07:15 +000010714
Chris Lattnerd1980a52009-03-12 06:52:53 +000010715 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010716 if (FalseC->getAPIntValue() == 0 &&
10717 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010718 if (NeedsCondInvert) // Invert the condition if needed.
10719 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10720 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010721
Chris Lattnerd1980a52009-03-12 06:52:53 +000010722 // Zero extend the condition if needed.
10723 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010724
Chris Lattnercee56e72009-03-13 05:53:31 +000010725 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010726 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010727 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010728 }
Eric Christopherfd179292009-08-27 18:07:15 +000010729
Chris Lattner97a29a52009-03-13 05:22:11 +000010730 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010731 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010732 if (NeedsCondInvert) // Invert the condition if needed.
10733 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10734 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010735
Chris Lattner97a29a52009-03-13 05:22:11 +000010736 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010737 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10738 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010739 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010740 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010741 }
Eric Christopherfd179292009-08-27 18:07:15 +000010742
Chris Lattnercee56e72009-03-13 05:53:31 +000010743 // Optimize cases that will turn into an LEA instruction. This requires
10744 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010745 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010746 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010747 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010748
Chris Lattnercee56e72009-03-13 05:53:31 +000010749 bool isFastMultiplier = false;
10750 if (Diff < 10) {
10751 switch ((unsigned char)Diff) {
10752 default: break;
10753 case 1: // result = add base, cond
10754 case 2: // result = lea base( , cond*2)
10755 case 3: // result = lea base(cond, cond*2)
10756 case 4: // result = lea base( , cond*4)
10757 case 5: // result = lea base(cond, cond*4)
10758 case 8: // result = lea base( , cond*8)
10759 case 9: // result = lea base(cond, cond*8)
10760 isFastMultiplier = true;
10761 break;
10762 }
10763 }
Eric Christopherfd179292009-08-27 18:07:15 +000010764
Chris Lattnercee56e72009-03-13 05:53:31 +000010765 if (isFastMultiplier) {
10766 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10767 if (NeedsCondInvert) // Invert the condition if needed.
10768 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10769 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010770
Chris Lattnercee56e72009-03-13 05:53:31 +000010771 // Zero extend the condition if needed.
10772 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10773 Cond);
10774 // Scale the condition by the difference.
10775 if (Diff != 1)
10776 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10777 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010778
Chris Lattnercee56e72009-03-13 05:53:31 +000010779 // Add the base if non-zero.
10780 if (FalseC->getAPIntValue() != 0)
10781 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10782 SDValue(FalseC, 0));
10783 return Cond;
10784 }
Eric Christopherfd179292009-08-27 18:07:15 +000010785 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010786 }
10787 }
Eric Christopherfd179292009-08-27 18:07:15 +000010788
Dan Gohman475871a2008-07-27 21:46:04 +000010789 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010790}
10791
Chris Lattnerd1980a52009-03-12 06:52:53 +000010792/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10793static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10794 TargetLowering::DAGCombinerInfo &DCI) {
10795 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010796
Chris Lattnerd1980a52009-03-12 06:52:53 +000010797 // If the flag operand isn't dead, don't touch this CMOV.
10798 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10799 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010800
Chris Lattnerd1980a52009-03-12 06:52:53 +000010801 // If this is a select between two integer constants, try to do some
10802 // optimizations. Note that the operands are ordered the opposite of SELECT
10803 // operands.
10804 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10805 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10806 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10807 // larger than FalseC (the false value).
10808 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010809
Chris Lattnerd1980a52009-03-12 06:52:53 +000010810 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10811 CC = X86::GetOppositeBranchCondition(CC);
10812 std::swap(TrueC, FalseC);
10813 }
Eric Christopherfd179292009-08-27 18:07:15 +000010814
Chris Lattnerd1980a52009-03-12 06:52:53 +000010815 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010816 // This is efficient for any integer data type (including i8/i16) and
10817 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010818 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10819 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010820 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10821 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010822
Chris Lattnerd1980a52009-03-12 06:52:53 +000010823 // Zero extend the condition if needed.
10824 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010825
Chris Lattnerd1980a52009-03-12 06:52:53 +000010826 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10827 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010828 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010829 if (N->getNumValues() == 2) // Dead flag value?
10830 return DCI.CombineTo(N, Cond, SDValue());
10831 return Cond;
10832 }
Eric Christopherfd179292009-08-27 18:07:15 +000010833
Chris Lattnercee56e72009-03-13 05:53:31 +000010834 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10835 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010836 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10837 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010838 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10839 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010840
Chris Lattner97a29a52009-03-13 05:22:11 +000010841 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010842 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10843 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010844 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10845 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010846
Chris Lattner97a29a52009-03-13 05:22:11 +000010847 if (N->getNumValues() == 2) // Dead flag value?
10848 return DCI.CombineTo(N, Cond, SDValue());
10849 return Cond;
10850 }
Eric Christopherfd179292009-08-27 18:07:15 +000010851
Chris Lattnercee56e72009-03-13 05:53:31 +000010852 // Optimize cases that will turn into an LEA instruction. This requires
10853 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010854 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010855 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010856 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010857
Chris Lattnercee56e72009-03-13 05:53:31 +000010858 bool isFastMultiplier = false;
10859 if (Diff < 10) {
10860 switch ((unsigned char)Diff) {
10861 default: break;
10862 case 1: // result = add base, cond
10863 case 2: // result = lea base( , cond*2)
10864 case 3: // result = lea base(cond, cond*2)
10865 case 4: // result = lea base( , cond*4)
10866 case 5: // result = lea base(cond, cond*4)
10867 case 8: // result = lea base( , cond*8)
10868 case 9: // result = lea base(cond, cond*8)
10869 isFastMultiplier = true;
10870 break;
10871 }
10872 }
Eric Christopherfd179292009-08-27 18:07:15 +000010873
Chris Lattnercee56e72009-03-13 05:53:31 +000010874 if (isFastMultiplier) {
10875 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10876 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010877 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10878 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010879 // Zero extend the condition if needed.
10880 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10881 Cond);
10882 // Scale the condition by the difference.
10883 if (Diff != 1)
10884 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10885 DAG.getConstant(Diff, Cond.getValueType()));
10886
10887 // Add the base if non-zero.
10888 if (FalseC->getAPIntValue() != 0)
10889 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10890 SDValue(FalseC, 0));
10891 if (N->getNumValues() == 2) // Dead flag value?
10892 return DCI.CombineTo(N, Cond, SDValue());
10893 return Cond;
10894 }
Eric Christopherfd179292009-08-27 18:07:15 +000010895 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010896 }
10897 }
10898 return SDValue();
10899}
10900
10901
Evan Cheng0b0cd912009-03-28 05:57:29 +000010902/// PerformMulCombine - Optimize a single multiply with constant into two
10903/// in order to implement it with two cheaper instructions, e.g.
10904/// LEA + SHL, LEA + LEA.
10905static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10906 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010907 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10908 return SDValue();
10909
Owen Andersone50ed302009-08-10 22:56:29 +000010910 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010911 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010912 return SDValue();
10913
10914 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10915 if (!C)
10916 return SDValue();
10917 uint64_t MulAmt = C->getZExtValue();
10918 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10919 return SDValue();
10920
10921 uint64_t MulAmt1 = 0;
10922 uint64_t MulAmt2 = 0;
10923 if ((MulAmt % 9) == 0) {
10924 MulAmt1 = 9;
10925 MulAmt2 = MulAmt / 9;
10926 } else if ((MulAmt % 5) == 0) {
10927 MulAmt1 = 5;
10928 MulAmt2 = MulAmt / 5;
10929 } else if ((MulAmt % 3) == 0) {
10930 MulAmt1 = 3;
10931 MulAmt2 = MulAmt / 3;
10932 }
10933 if (MulAmt2 &&
10934 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10935 DebugLoc DL = N->getDebugLoc();
10936
10937 if (isPowerOf2_64(MulAmt2) &&
10938 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10939 // If second multiplifer is pow2, issue it first. We want the multiply by
10940 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10941 // is an add.
10942 std::swap(MulAmt1, MulAmt2);
10943
10944 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010945 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010946 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010947 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010948 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010949 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010950 DAG.getConstant(MulAmt1, VT));
10951
Eric Christopherfd179292009-08-27 18:07:15 +000010952 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010953 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010954 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010955 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010956 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010957 DAG.getConstant(MulAmt2, VT));
10958
10959 // Do not add new nodes to DAG combiner worklist.
10960 DCI.CombineTo(N, NewMul, false);
10961 }
10962 return SDValue();
10963}
10964
Evan Chengad9c0a32009-12-15 00:53:42 +000010965static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10966 SDValue N0 = N->getOperand(0);
10967 SDValue N1 = N->getOperand(1);
10968 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10969 EVT VT = N0.getValueType();
10970
10971 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10972 // since the result of setcc_c is all zero's or all ones.
10973 if (N1C && N0.getOpcode() == ISD::AND &&
10974 N0.getOperand(1).getOpcode() == ISD::Constant) {
10975 SDValue N00 = N0.getOperand(0);
10976 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10977 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10978 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10979 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10980 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10981 APInt ShAmt = N1C->getAPIntValue();
10982 Mask = Mask.shl(ShAmt);
10983 if (Mask != 0)
10984 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10985 N00, DAG.getConstant(Mask, VT));
10986 }
10987 }
10988
10989 return SDValue();
10990}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010991
Nate Begeman740ab032009-01-26 00:52:55 +000010992/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10993/// when possible.
10994static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10995 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010996 EVT VT = N->getValueType(0);
10997 if (!VT.isVector() && VT.isInteger() &&
10998 N->getOpcode() == ISD::SHL)
10999 return PerformSHLCombine(N, DAG);
11000
Nate Begeman740ab032009-01-26 00:52:55 +000011001 // On X86 with SSE2 support, we can transform this to a vector shift if
11002 // all elements are shifted by the same amount. We can't do this in legalize
11003 // because the a constant vector is typically transformed to a constant pool
11004 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011005 if (!Subtarget->hasSSE2())
11006 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011007
Owen Anderson825b72b2009-08-11 20:47:22 +000011008 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011009 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011010
Mon P Wang3becd092009-01-28 08:12:05 +000011011 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000011012 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000011013 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000011014 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000011015 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
11016 unsigned NumElts = VT.getVectorNumElements();
11017 unsigned i = 0;
11018 for (; i != NumElts; ++i) {
11019 SDValue Arg = ShAmtOp.getOperand(i);
11020 if (Arg.getOpcode() == ISD::UNDEF) continue;
11021 BaseShAmt = Arg;
11022 break;
11023 }
11024 for (; i != NumElts; ++i) {
11025 SDValue Arg = ShAmtOp.getOperand(i);
11026 if (Arg.getOpcode() == ISD::UNDEF) continue;
11027 if (Arg != BaseShAmt) {
11028 return SDValue();
11029 }
11030 }
11031 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000011032 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000011033 SDValue InVec = ShAmtOp.getOperand(0);
11034 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
11035 unsigned NumElts = InVec.getValueType().getVectorNumElements();
11036 unsigned i = 0;
11037 for (; i != NumElts; ++i) {
11038 SDValue Arg = InVec.getOperand(i);
11039 if (Arg.getOpcode() == ISD::UNDEF) continue;
11040 BaseShAmt = Arg;
11041 break;
11042 }
11043 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
11044 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000011045 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000011046 if (C->getZExtValue() == SplatIdx)
11047 BaseShAmt = InVec.getOperand(1);
11048 }
11049 }
11050 if (BaseShAmt.getNode() == 0)
11051 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
11052 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000011053 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011054 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000011055
Mon P Wangefa42202009-09-03 19:56:25 +000011056 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000011057 if (EltVT.bitsGT(MVT::i32))
11058 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
11059 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000011060 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000011061
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011062 // The shift amount is identical so we can do a vector shift.
11063 SDValue ValOp = N->getOperand(0);
11064 switch (N->getOpcode()) {
11065 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000011066 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011067 break;
11068 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011069 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011070 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011071 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011072 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011073 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011074 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011075 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011076 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011077 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011078 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011079 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011080 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011081 break;
11082 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000011083 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011084 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011085 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011086 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011087 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011088 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011089 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011090 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011091 break;
11092 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011093 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011094 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011095 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011096 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011097 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011098 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011099 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011100 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011101 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011102 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011103 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011104 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011105 break;
Nate Begeman740ab032009-01-26 00:52:55 +000011106 }
11107 return SDValue();
11108}
11109
Nate Begemanb65c1752010-12-17 22:55:37 +000011110
11111static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
11112 TargetLowering::DAGCombinerInfo &DCI,
11113 const X86Subtarget *Subtarget) {
11114 if (DCI.isBeforeLegalizeOps())
11115 return SDValue();
11116
11117 // Want to form PANDN nodes, in the hopes of then easily combining them with
11118 // OR and AND nodes to form PBLEND/PSIGN.
11119 EVT VT = N->getValueType(0);
11120 if (VT != MVT::v2i64)
11121 return SDValue();
11122
11123 SDValue N0 = N->getOperand(0);
11124 SDValue N1 = N->getOperand(1);
11125 DebugLoc DL = N->getDebugLoc();
11126
11127 // Check LHS for vnot
11128 if (N0.getOpcode() == ISD::XOR &&
11129 ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
11130 return DAG.getNode(X86ISD::PANDN, DL, VT, N0.getOperand(0), N1);
11131
11132 // Check RHS for vnot
11133 if (N1.getOpcode() == ISD::XOR &&
11134 ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
11135 return DAG.getNode(X86ISD::PANDN, DL, VT, N1.getOperand(0), N0);
11136
11137 return SDValue();
11138}
11139
Evan Cheng760d1942010-01-04 21:22:48 +000011140static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000011141 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000011142 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000011143 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000011144 return SDValue();
11145
Evan Cheng760d1942010-01-04 21:22:48 +000011146 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000011147 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000011148 return SDValue();
11149
Evan Cheng760d1942010-01-04 21:22:48 +000011150 SDValue N0 = N->getOperand(0);
11151 SDValue N1 = N->getOperand(1);
Nate Begemanb65c1752010-12-17 22:55:37 +000011152
11153 // look for psign/blend
11154 if (Subtarget->hasSSSE3()) {
11155 if (VT == MVT::v2i64) {
11156 // Canonicalize pandn to RHS
11157 if (N0.getOpcode() == X86ISD::PANDN)
11158 std::swap(N0, N1);
11159 // or (and (m, x), (pandn m, y))
11160 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::PANDN) {
11161 SDValue Mask = N1.getOperand(0);
11162 SDValue X = N1.getOperand(1);
11163 SDValue Y;
11164 if (N0.getOperand(0) == Mask)
11165 Y = N0.getOperand(1);
11166 if (N0.getOperand(1) == Mask)
11167 Y = N0.getOperand(0);
11168
11169 // Check to see if the mask appeared in both the AND and PANDN and
11170 if (!Y.getNode())
11171 return SDValue();
11172
11173 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
11174 if (Mask.getOpcode() != ISD::BITCAST ||
11175 X.getOpcode() != ISD::BITCAST ||
11176 Y.getOpcode() != ISD::BITCAST)
11177 return SDValue();
11178
11179 // Look through mask bitcast.
11180 Mask = Mask.getOperand(0);
11181 EVT MaskVT = Mask.getValueType();
11182
11183 // Validate that the Mask operand is a vector sra node. The sra node
11184 // will be an intrinsic.
11185 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
11186 return SDValue();
11187
11188 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
11189 // there is no psrai.b
11190 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
11191 case Intrinsic::x86_sse2_psrai_w:
11192 case Intrinsic::x86_sse2_psrai_d:
11193 break;
11194 default: return SDValue();
11195 }
11196
11197 // Check that the SRA is all signbits.
11198 SDValue SraC = Mask.getOperand(2);
11199 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
11200 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
11201 if ((SraAmt + 1) != EltBits)
11202 return SDValue();
11203
11204 DebugLoc DL = N->getDebugLoc();
11205
11206 // Now we know we at least have a plendvb with the mask val. See if
11207 // we can form a psignb/w/d.
11208 // psign = x.type == y.type == mask.type && y = sub(0, x);
11209 X = X.getOperand(0);
11210 Y = Y.getOperand(0);
11211 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
11212 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
11213 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
11214 unsigned Opc = 0;
11215 switch (EltBits) {
11216 case 8: Opc = X86ISD::PSIGNB; break;
11217 case 16: Opc = X86ISD::PSIGNW; break;
11218 case 32: Opc = X86ISD::PSIGND; break;
11219 default: break;
11220 }
11221 if (Opc) {
11222 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
11223 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
11224 }
11225 }
11226 // PBLENDVB only available on SSE 4.1
11227 if (!Subtarget->hasSSE41())
11228 return SDValue();
11229
Nate Begemanb65c1752010-12-17 22:55:37 +000011230 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
11231 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
11232 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000011233 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000011234 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
11235 }
11236 }
11237 }
11238
11239 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000011240 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
11241 std::swap(N0, N1);
11242 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
11243 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000011244 if (!N0.hasOneUse() || !N1.hasOneUse())
11245 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000011246
11247 SDValue ShAmt0 = N0.getOperand(1);
11248 if (ShAmt0.getValueType() != MVT::i8)
11249 return SDValue();
11250 SDValue ShAmt1 = N1.getOperand(1);
11251 if (ShAmt1.getValueType() != MVT::i8)
11252 return SDValue();
11253 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
11254 ShAmt0 = ShAmt0.getOperand(0);
11255 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
11256 ShAmt1 = ShAmt1.getOperand(0);
11257
11258 DebugLoc DL = N->getDebugLoc();
11259 unsigned Opc = X86ISD::SHLD;
11260 SDValue Op0 = N0.getOperand(0);
11261 SDValue Op1 = N1.getOperand(0);
11262 if (ShAmt0.getOpcode() == ISD::SUB) {
11263 Opc = X86ISD::SHRD;
11264 std::swap(Op0, Op1);
11265 std::swap(ShAmt0, ShAmt1);
11266 }
11267
Evan Cheng8b1190a2010-04-28 01:18:01 +000011268 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000011269 if (ShAmt1.getOpcode() == ISD::SUB) {
11270 SDValue Sum = ShAmt1.getOperand(0);
11271 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000011272 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
11273 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
11274 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
11275 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000011276 return DAG.getNode(Opc, DL, VT,
11277 Op0, Op1,
11278 DAG.getNode(ISD::TRUNCATE, DL,
11279 MVT::i8, ShAmt0));
11280 }
11281 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
11282 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
11283 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000011284 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000011285 return DAG.getNode(Opc, DL, VT,
11286 N0.getOperand(0), N1.getOperand(0),
11287 DAG.getNode(ISD::TRUNCATE, DL,
11288 MVT::i8, ShAmt0));
11289 }
Nate Begemanb65c1752010-12-17 22:55:37 +000011290
Evan Cheng760d1942010-01-04 21:22:48 +000011291 return SDValue();
11292}
11293
Chris Lattner149a4e52008-02-22 02:09:43 +000011294/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011295static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000011296 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000011297 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
11298 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000011299 // A preferable solution to the general problem is to figure out the right
11300 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000011301
11302 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000011303 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000011304 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000011305 if (VT.getSizeInBits() != 64)
11306 return SDValue();
11307
Devang Patel578efa92009-06-05 21:57:13 +000011308 const Function *F = DAG.getMachineFunction().getFunction();
11309 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000011310 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000011311 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000011312 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000011313 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000011314 isa<LoadSDNode>(St->getValue()) &&
11315 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
11316 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011317 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011318 LoadSDNode *Ld = 0;
11319 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000011320 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000011321 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011322 // Must be a store of a load. We currently handle two cases: the load
11323 // is a direct child, and it's under an intervening TokenFactor. It is
11324 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000011325 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000011326 Ld = cast<LoadSDNode>(St->getChain());
11327 else if (St->getValue().hasOneUse() &&
11328 ChainVal->getOpcode() == ISD::TokenFactor) {
11329 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011330 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000011331 TokenFactorIndex = i;
11332 Ld = cast<LoadSDNode>(St->getValue());
11333 } else
11334 Ops.push_back(ChainVal->getOperand(i));
11335 }
11336 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000011337
Evan Cheng536e6672009-03-12 05:59:15 +000011338 if (!Ld || !ISD::isNormalLoad(Ld))
11339 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011340
Evan Cheng536e6672009-03-12 05:59:15 +000011341 // If this is not the MMX case, i.e. we are just turning i64 load/store
11342 // into f64 load/store, avoid the transformation if there are multiple
11343 // uses of the loaded value.
11344 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
11345 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011346
Evan Cheng536e6672009-03-12 05:59:15 +000011347 DebugLoc LdDL = Ld->getDebugLoc();
11348 DebugLoc StDL = N->getDebugLoc();
11349 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
11350 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
11351 // pair instead.
11352 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011353 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000011354 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
11355 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011356 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011357 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000011358 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000011359 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000011360 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000011361 Ops.size());
11362 }
Evan Cheng536e6672009-03-12 05:59:15 +000011363 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011364 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011365 St->isVolatile(), St->isNonTemporal(),
11366 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000011367 }
Evan Cheng536e6672009-03-12 05:59:15 +000011368
11369 // Otherwise, lower to two pairs of 32-bit loads / stores.
11370 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011371 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
11372 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011373
Owen Anderson825b72b2009-08-11 20:47:22 +000011374 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011375 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011376 Ld->isVolatile(), Ld->isNonTemporal(),
11377 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000011378 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011379 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000011380 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011381 MinAlign(Ld->getAlignment(), 4));
11382
11383 SDValue NewChain = LoLd.getValue(1);
11384 if (TokenFactorIndex != -1) {
11385 Ops.push_back(LoLd);
11386 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000011387 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000011388 Ops.size());
11389 }
11390
11391 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011392 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
11393 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011394
11395 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011396 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011397 St->isVolatile(), St->isNonTemporal(),
11398 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011399 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011400 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000011401 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011402 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011403 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000011404 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000011405 }
Dan Gohman475871a2008-07-27 21:46:04 +000011406 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000011407}
11408
Chris Lattner6cf73262008-01-25 06:14:17 +000011409/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
11410/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011411static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000011412 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
11413 // F[X]OR(0.0, x) -> x
11414 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000011415 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11416 if (C->getValueAPF().isPosZero())
11417 return N->getOperand(1);
11418 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11419 if (C->getValueAPF().isPosZero())
11420 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000011421 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011422}
11423
11424/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011425static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000011426 // FAND(0.0, x) -> 0.0
11427 // FAND(x, 0.0) -> 0.0
11428 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11429 if (C->getValueAPF().isPosZero())
11430 return N->getOperand(0);
11431 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11432 if (C->getValueAPF().isPosZero())
11433 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000011434 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011435}
11436
Dan Gohmane5af2d32009-01-29 01:59:02 +000011437static SDValue PerformBTCombine(SDNode *N,
11438 SelectionDAG &DAG,
11439 TargetLowering::DAGCombinerInfo &DCI) {
11440 // BT ignores high bits in the bit index operand.
11441 SDValue Op1 = N->getOperand(1);
11442 if (Op1.hasOneUse()) {
11443 unsigned BitWidth = Op1.getValueSizeInBits();
11444 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
11445 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011446 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
11447 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000011448 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000011449 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
11450 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
11451 DCI.CommitTargetLoweringOpt(TLO);
11452 }
11453 return SDValue();
11454}
Chris Lattner83e6c992006-10-04 06:57:07 +000011455
Eli Friedman7a5e5552009-06-07 06:52:44 +000011456static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
11457 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011458 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000011459 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000011460 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000011461 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000011462 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000011463 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011464 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011465 }
11466 return SDValue();
11467}
11468
Evan Cheng2e489c42009-12-16 00:53:11 +000011469static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
11470 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
11471 // (and (i32 x86isd::setcc_carry), 1)
11472 // This eliminates the zext. This transformation is necessary because
11473 // ISD::SETCC is always legalized to i8.
11474 DebugLoc dl = N->getDebugLoc();
11475 SDValue N0 = N->getOperand(0);
11476 EVT VT = N->getValueType(0);
11477 if (N0.getOpcode() == ISD::AND &&
11478 N0.hasOneUse() &&
11479 N0.getOperand(0).hasOneUse()) {
11480 SDValue N00 = N0.getOperand(0);
11481 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
11482 return SDValue();
11483 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
11484 if (!C || C->getZExtValue() != 1)
11485 return SDValue();
11486 return DAG.getNode(ISD::AND, dl, VT,
11487 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
11488 N00.getOperand(0), N00.getOperand(1)),
11489 DAG.getConstant(1, VT));
11490 }
11491
11492 return SDValue();
11493}
11494
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011495// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
11496static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
11497 unsigned X86CC = N->getConstantOperandVal(0);
11498 SDValue EFLAG = N->getOperand(1);
11499 DebugLoc DL = N->getDebugLoc();
11500
11501 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
11502 // a zext and produces an all-ones bit which is more useful than 0/1 in some
11503 // cases.
11504 if (X86CC == X86::COND_B)
11505 return DAG.getNode(ISD::AND, DL, MVT::i8,
11506 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
11507 DAG.getConstant(X86CC, MVT::i8), EFLAG),
11508 DAG.getConstant(1, MVT::i8));
11509
11510 return SDValue();
11511}
Chris Lattner23a01992010-12-20 01:37:09 +000011512
11513// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
11514static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
11515 X86TargetLowering::DAGCombinerInfo &DCI) {
11516 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
11517 // the result is either zero or one (depending on the input carry bit).
11518 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
11519 if (X86::isZeroNode(N->getOperand(0)) &&
11520 X86::isZeroNode(N->getOperand(1)) &&
11521 // We don't have a good way to replace an EFLAGS use, so only do this when
11522 // dead right now.
11523 SDValue(N, 1).use_empty()) {
11524 DebugLoc DL = N->getDebugLoc();
11525 EVT VT = N->getValueType(0);
11526 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
11527 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
11528 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
11529 DAG.getConstant(X86::COND_B,MVT::i8),
11530 N->getOperand(2)),
11531 DAG.getConstant(1, VT));
11532 return DCI.CombineTo(N, Res1, CarryOut);
11533 }
11534
11535 return SDValue();
11536}
11537
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011538// fold (add Y, (sete X, 0)) -> adc 0, Y
11539// (add Y, (setne X, 0)) -> sbb -1, Y
11540// (sub (sete X, 0), Y) -> sbb 0, Y
11541// (sub (setne X, 0), Y) -> adc -1, Y
11542static SDValue OptimizeConditonalInDecrement(SDNode *N, SelectionDAG &DAG) {
11543 DebugLoc DL = N->getDebugLoc();
11544
11545 // Look through ZExts.
11546 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
11547 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
11548 return SDValue();
11549
11550 SDValue SetCC = Ext.getOperand(0);
11551 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
11552 return SDValue();
11553
11554 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
11555 if (CC != X86::COND_E && CC != X86::COND_NE)
11556 return SDValue();
11557
11558 SDValue Cmp = SetCC.getOperand(1);
11559 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
11560 !X86::isZeroNode(Cmp.getOperand(1)))
11561 return SDValue();
11562
11563 SDValue CmpOp0 = Cmp.getOperand(0);
11564 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
11565 DAG.getConstant(1, CmpOp0.getValueType()));
11566
11567 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
11568 if (CC == X86::COND_NE)
11569 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
11570 DL, OtherVal.getValueType(), OtherVal,
11571 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
11572 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
11573 DL, OtherVal.getValueType(), OtherVal,
11574 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
11575}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011576
Dan Gohman475871a2008-07-27 21:46:04 +000011577SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000011578 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011579 SelectionDAG &DAG = DCI.DAG;
11580 switch (N->getOpcode()) {
11581 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011582 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011583 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000011584 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011585 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011586 case ISD::ADD:
11587 case ISD::SUB: return OptimizeConditonalInDecrement(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000011588 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000011589 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000011590 case ISD::SHL:
11591 case ISD::SRA:
11592 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000011593 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000011594 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000011595 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000011596 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000011597 case X86ISD::FOR: return PerformFORCombine(N, DAG);
11598 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000011599 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011600 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000011601 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011602 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011603 case X86ISD::SHUFPS: // Handle all target specific shuffles
11604 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000011605 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011606 case X86ISD::PUNPCKHBW:
11607 case X86ISD::PUNPCKHWD:
11608 case X86ISD::PUNPCKHDQ:
11609 case X86ISD::PUNPCKHQDQ:
11610 case X86ISD::UNPCKHPS:
11611 case X86ISD::UNPCKHPD:
11612 case X86ISD::PUNPCKLBW:
11613 case X86ISD::PUNPCKLWD:
11614 case X86ISD::PUNPCKLDQ:
11615 case X86ISD::PUNPCKLQDQ:
11616 case X86ISD::UNPCKLPS:
11617 case X86ISD::UNPCKLPD:
11618 case X86ISD::MOVHLPS:
11619 case X86ISD::MOVLHPS:
11620 case X86ISD::PSHUFD:
11621 case X86ISD::PSHUFHW:
11622 case X86ISD::PSHUFLW:
11623 case X86ISD::MOVSS:
11624 case X86ISD::MOVSD:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011625 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011626 }
11627
Dan Gohman475871a2008-07-27 21:46:04 +000011628 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011629}
11630
Evan Chenge5b51ac2010-04-17 06:13:15 +000011631/// isTypeDesirableForOp - Return true if the target has native support for
11632/// the specified value type and it is 'desirable' to use the type for the
11633/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
11634/// instruction encodings are longer and some i16 instructions are slow.
11635bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
11636 if (!isTypeLegal(VT))
11637 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011638 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000011639 return true;
11640
11641 switch (Opc) {
11642 default:
11643 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000011644 case ISD::LOAD:
11645 case ISD::SIGN_EXTEND:
11646 case ISD::ZERO_EXTEND:
11647 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011648 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011649 case ISD::SRL:
11650 case ISD::SUB:
11651 case ISD::ADD:
11652 case ISD::MUL:
11653 case ISD::AND:
11654 case ISD::OR:
11655 case ISD::XOR:
11656 return false;
11657 }
11658}
11659
11660/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000011661/// beneficial for dag combiner to promote the specified node. If true, it
11662/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000011663bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011664 EVT VT = Op.getValueType();
11665 if (VT != MVT::i16)
11666 return false;
11667
Evan Cheng4c26e932010-04-19 19:29:22 +000011668 bool Promote = false;
11669 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011670 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000011671 default: break;
11672 case ISD::LOAD: {
11673 LoadSDNode *LD = cast<LoadSDNode>(Op);
11674 // If the non-extending load has a single use and it's not live out, then it
11675 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011676 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
11677 Op.hasOneUse()*/) {
11678 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
11679 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
11680 // The only case where we'd want to promote LOAD (rather then it being
11681 // promoted as an operand is when it's only use is liveout.
11682 if (UI->getOpcode() != ISD::CopyToReg)
11683 return false;
11684 }
11685 }
Evan Cheng4c26e932010-04-19 19:29:22 +000011686 Promote = true;
11687 break;
11688 }
11689 case ISD::SIGN_EXTEND:
11690 case ISD::ZERO_EXTEND:
11691 case ISD::ANY_EXTEND:
11692 Promote = true;
11693 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011694 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011695 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000011696 SDValue N0 = Op.getOperand(0);
11697 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000011698 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000011699 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011700 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011701 break;
11702 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000011703 case ISD::ADD:
11704 case ISD::MUL:
11705 case ISD::AND:
11706 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000011707 case ISD::XOR:
11708 Commute = true;
11709 // fallthrough
11710 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011711 SDValue N0 = Op.getOperand(0);
11712 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000011713 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011714 return false;
11715 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000011716 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011717 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000011718 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011719 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011720 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011721 }
11722 }
11723
11724 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000011725 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011726}
11727
Evan Cheng60c07e12006-07-05 22:17:51 +000011728//===----------------------------------------------------------------------===//
11729// X86 Inline Assembly Support
11730//===----------------------------------------------------------------------===//
11731
Chris Lattnerb8105652009-07-20 17:51:36 +000011732static bool LowerToBSwap(CallInst *CI) {
11733 // FIXME: this should verify that we are targetting a 486 or better. If not,
11734 // we will turn this bswap into something that will be lowered to logical ops
11735 // instead of emitting the bswap asm. For now, we don't support 486 or lower
11736 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000011737
Chris Lattnerb8105652009-07-20 17:51:36 +000011738 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000011739 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011740 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011741 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000011742 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011743
Chris Lattnerb8105652009-07-20 17:51:36 +000011744 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11745 if (!Ty || Ty->getBitWidth() % 16 != 0)
11746 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011747
Chris Lattnerb8105652009-07-20 17:51:36 +000011748 // Okay, we can do this xform, do so now.
11749 const Type *Tys[] = { Ty };
11750 Module *M = CI->getParent()->getParent()->getParent();
11751 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000011752
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011753 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000011754 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000011755
Chris Lattnerb8105652009-07-20 17:51:36 +000011756 CI->replaceAllUsesWith(Op);
11757 CI->eraseFromParent();
11758 return true;
11759}
11760
11761bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
11762 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
John Thompson44ab89e2010-10-29 17:29:13 +000011763 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
Chris Lattnerb8105652009-07-20 17:51:36 +000011764
11765 std::string AsmStr = IA->getAsmString();
11766
11767 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011768 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000011769 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000011770
11771 switch (AsmPieces.size()) {
11772 default: return false;
11773 case 1:
11774 AsmStr = AsmPieces[0];
11775 AsmPieces.clear();
11776 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
11777
11778 // bswap $0
11779 if (AsmPieces.size() == 2 &&
11780 (AsmPieces[0] == "bswap" ||
11781 AsmPieces[0] == "bswapq" ||
11782 AsmPieces[0] == "bswapl") &&
11783 (AsmPieces[1] == "$0" ||
11784 AsmPieces[1] == "${0:q}")) {
11785 // No need to check constraints, nothing other than the equivalent of
11786 // "=r,0" would be valid here.
11787 return LowerToBSwap(CI);
11788 }
11789 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011790 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011791 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011792 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011793 AsmPieces[1] == "$$8," &&
11794 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011795 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11796 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000011797 const std::string &Constraints = IA->getConstraintString();
11798 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000011799 std::sort(AsmPieces.begin(), AsmPieces.end());
11800 if (AsmPieces.size() == 4 &&
11801 AsmPieces[0] == "~{cc}" &&
11802 AsmPieces[1] == "~{dirflag}" &&
11803 AsmPieces[2] == "~{flags}" &&
11804 AsmPieces[3] == "~{fpsr}") {
11805 return LowerToBSwap(CI);
11806 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011807 }
11808 break;
11809 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000011810 if (CI->getType()->isIntegerTy(32) &&
11811 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11812 SmallVector<StringRef, 4> Words;
11813 SplitString(AsmPieces[0], Words, " \t,");
11814 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11815 Words[2] == "${0:w}") {
11816 Words.clear();
11817 SplitString(AsmPieces[1], Words, " \t,");
11818 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
11819 Words[2] == "$0") {
11820 Words.clear();
11821 SplitString(AsmPieces[2], Words, " \t,");
11822 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11823 Words[2] == "${0:w}") {
11824 AsmPieces.clear();
11825 const std::string &Constraints = IA->getConstraintString();
11826 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
11827 std::sort(AsmPieces.begin(), AsmPieces.end());
11828 if (AsmPieces.size() == 4 &&
11829 AsmPieces[0] == "~{cc}" &&
11830 AsmPieces[1] == "~{dirflag}" &&
11831 AsmPieces[2] == "~{flags}" &&
11832 AsmPieces[3] == "~{fpsr}") {
11833 return LowerToBSwap(CI);
11834 }
11835 }
11836 }
11837 }
11838 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011839 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000011840 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011841 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
11842 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
11843 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011844 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000011845 SplitString(AsmPieces[0], Words, " \t");
11846 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
11847 Words.clear();
11848 SplitString(AsmPieces[1], Words, " \t");
11849 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11850 Words.clear();
11851 SplitString(AsmPieces[2], Words, " \t,");
11852 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11853 Words[2] == "%edx") {
11854 return LowerToBSwap(CI);
11855 }
11856 }
11857 }
11858 }
11859 break;
11860 }
11861 return false;
11862}
11863
11864
11865
Chris Lattnerf4dff842006-07-11 02:54:03 +000011866/// getConstraintType - Given a constraint letter, return the type of
11867/// constraint it is for this target.
11868X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011869X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11870 if (Constraint.size() == 1) {
11871 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000011872 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000011873 case 'q':
11874 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000011875 case 'f':
11876 case 't':
11877 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011878 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000011879 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000011880 case 'Y':
11881 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000011882 case 'a':
11883 case 'b':
11884 case 'c':
11885 case 'd':
11886 case 'S':
11887 case 'D':
11888 case 'A':
11889 return C_Register;
11890 case 'I':
11891 case 'J':
11892 case 'K':
11893 case 'L':
11894 case 'M':
11895 case 'N':
11896 case 'G':
11897 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000011898 case 'e':
11899 case 'Z':
11900 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011901 default:
11902 break;
11903 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011904 }
Chris Lattner4234f572007-03-25 02:14:49 +000011905 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011906}
11907
John Thompson44ab89e2010-10-29 17:29:13 +000011908/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000011909/// This object must already have been set up with the operand type
11910/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000011911TargetLowering::ConstraintWeight
11912 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000011913 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000011914 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011915 Value *CallOperandVal = info.CallOperandVal;
11916 // If we don't have a value, we can't do a match,
11917 // but allow it at the lowest weight.
11918 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000011919 return CW_Default;
11920 const Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000011921 // Look at the constraint type.
11922 switch (*constraint) {
11923 default:
John Thompson44ab89e2010-10-29 17:29:13 +000011924 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
11925 case 'R':
11926 case 'q':
11927 case 'Q':
11928 case 'a':
11929 case 'b':
11930 case 'c':
11931 case 'd':
11932 case 'S':
11933 case 'D':
11934 case 'A':
11935 if (CallOperandVal->getType()->isIntegerTy())
11936 weight = CW_SpecificReg;
11937 break;
11938 case 'f':
11939 case 't':
11940 case 'u':
11941 if (type->isFloatingPointTy())
11942 weight = CW_SpecificReg;
11943 break;
11944 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000011945 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000011946 weight = CW_SpecificReg;
11947 break;
11948 case 'x':
11949 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000011950 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000011951 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011952 break;
11953 case 'I':
11954 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
11955 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000011956 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011957 }
11958 break;
John Thompson44ab89e2010-10-29 17:29:13 +000011959 case 'J':
11960 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11961 if (C->getZExtValue() <= 63)
11962 weight = CW_Constant;
11963 }
11964 break;
11965 case 'K':
11966 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11967 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
11968 weight = CW_Constant;
11969 }
11970 break;
11971 case 'L':
11972 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11973 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
11974 weight = CW_Constant;
11975 }
11976 break;
11977 case 'M':
11978 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11979 if (C->getZExtValue() <= 3)
11980 weight = CW_Constant;
11981 }
11982 break;
11983 case 'N':
11984 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11985 if (C->getZExtValue() <= 0xff)
11986 weight = CW_Constant;
11987 }
11988 break;
11989 case 'G':
11990 case 'C':
11991 if (dyn_cast<ConstantFP>(CallOperandVal)) {
11992 weight = CW_Constant;
11993 }
11994 break;
11995 case 'e':
11996 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11997 if ((C->getSExtValue() >= -0x80000000LL) &&
11998 (C->getSExtValue() <= 0x7fffffffLL))
11999 weight = CW_Constant;
12000 }
12001 break;
12002 case 'Z':
12003 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12004 if (C->getZExtValue() <= 0xffffffff)
12005 weight = CW_Constant;
12006 }
12007 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012008 }
12009 return weight;
12010}
12011
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012012/// LowerXConstraint - try to replace an X constraint, which matches anything,
12013/// with another that has more specific requirements based on the type of the
12014/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000012015const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000012016LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000012017 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
12018 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000012019 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012020 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000012021 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012022 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000012023 return "x";
12024 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012025
Chris Lattner5e764232008-04-26 23:02:14 +000012026 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012027}
12028
Chris Lattner48884cd2007-08-25 00:47:38 +000012029/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
12030/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000012031void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000012032 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000012033 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000012034 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000012035 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000012036
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012037 switch (Constraint) {
12038 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000012039 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000012040 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012041 if (C->getZExtValue() <= 31) {
12042 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012043 break;
12044 }
Devang Patel84f7fd22007-03-17 00:13:28 +000012045 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012046 return;
Evan Cheng364091e2008-09-22 23:57:37 +000012047 case 'J':
12048 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012049 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000012050 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12051 break;
12052 }
12053 }
12054 return;
12055 case 'K':
12056 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012057 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000012058 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12059 break;
12060 }
12061 }
12062 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000012063 case 'N':
12064 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012065 if (C->getZExtValue() <= 255) {
12066 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012067 break;
12068 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000012069 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012070 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000012071 case 'e': {
12072 // 32-bit signed value
12073 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012074 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12075 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012076 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012077 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000012078 break;
12079 }
12080 // FIXME gcc accepts some relocatable values here too, but only in certain
12081 // memory models; it's complicated.
12082 }
12083 return;
12084 }
12085 case 'Z': {
12086 // 32-bit unsigned value
12087 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012088 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12089 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012090 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12091 break;
12092 }
12093 }
12094 // FIXME gcc accepts some relocatable values here too, but only in certain
12095 // memory models; it's complicated.
12096 return;
12097 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012098 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012099 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000012100 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012101 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012102 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000012103 break;
12104 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012105
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012106 // In any sort of PIC mode addresses need to be computed at runtime by
12107 // adding in a register or some sort of table lookup. These can't
12108 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000012109 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012110 return;
12111
Chris Lattnerdc43a882007-05-03 16:52:29 +000012112 // If we are in non-pic codegen mode, we allow the address of a global (with
12113 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000012114 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012115 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000012116
Chris Lattner49921962009-05-08 18:23:14 +000012117 // Match either (GA), (GA+C), (GA+C1+C2), etc.
12118 while (1) {
12119 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
12120 Offset += GA->getOffset();
12121 break;
12122 } else if (Op.getOpcode() == ISD::ADD) {
12123 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12124 Offset += C->getZExtValue();
12125 Op = Op.getOperand(0);
12126 continue;
12127 }
12128 } else if (Op.getOpcode() == ISD::SUB) {
12129 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12130 Offset += -C->getZExtValue();
12131 Op = Op.getOperand(0);
12132 continue;
12133 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012134 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012135
Chris Lattner49921962009-05-08 18:23:14 +000012136 // Otherwise, this isn't something we can handle, reject it.
12137 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012138 }
Eric Christopherfd179292009-08-27 18:07:15 +000012139
Dan Gohman46510a72010-04-15 01:51:59 +000012140 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012141 // If we require an extra load to get this address, as in PIC mode, we
12142 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000012143 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
12144 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012145 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000012146
Devang Patel0d881da2010-07-06 22:08:15 +000012147 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
12148 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000012149 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012150 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012151 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012152
Gabor Greifba36cb52008-08-28 21:40:38 +000012153 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000012154 Ops.push_back(Result);
12155 return;
12156 }
Dale Johannesen1784d162010-06-25 21:55:36 +000012157 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012158}
12159
Chris Lattner259e97c2006-01-31 19:43:35 +000012160std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000012161getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012162 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000012163 if (Constraint.size() == 1) {
12164 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000012165 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000012166 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000012167 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
12168 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012169 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012170 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
12171 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
12172 X86::R10D,X86::R11D,X86::R12D,
12173 X86::R13D,X86::R14D,X86::R15D,
12174 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012175 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012176 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
12177 X86::SI, X86::DI, X86::R8W,X86::R9W,
12178 X86::R10W,X86::R11W,X86::R12W,
12179 X86::R13W,X86::R14W,X86::R15W,
12180 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012181 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012182 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
12183 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
12184 X86::R10B,X86::R11B,X86::R12B,
12185 X86::R13B,X86::R14B,X86::R15B,
12186 X86::BPL, X86::SPL, 0);
12187
Owen Anderson825b72b2009-08-11 20:47:22 +000012188 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012189 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
12190 X86::RSI, X86::RDI, X86::R8, X86::R9,
12191 X86::R10, X86::R11, X86::R12,
12192 X86::R13, X86::R14, X86::R15,
12193 X86::RBP, X86::RSP, 0);
12194
12195 break;
12196 }
Eric Christopherfd179292009-08-27 18:07:15 +000012197 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000012198 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012199 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012200 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012201 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012202 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012203 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000012204 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012205 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000012206 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
12207 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000012208 }
12209 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012210
Chris Lattner1efa40f2006-02-22 00:56:39 +000012211 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000012212}
Chris Lattnerf76d1802006-07-31 23:26:50 +000012213
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012214std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000012215X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012216 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000012217 // First, see if this is a constraint that directly corresponds to an LLVM
12218 // register class.
12219 if (Constraint.size() == 1) {
12220 // GCC Constraint Letters
12221 switch (Constraint[0]) {
12222 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012223 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000012224 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012225 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000012226 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012227 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000012228 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012229 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000012230 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000012231 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000012232 case 'R': // LEGACY_REGS
12233 if (VT == MVT::i8)
12234 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
12235 if (VT == MVT::i16)
12236 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
12237 if (VT == MVT::i32 || !Subtarget->is64Bit())
12238 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
12239 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012240 case 'f': // FP Stack registers.
12241 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
12242 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000012243 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012244 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012245 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012246 return std::make_pair(0U, X86::RFP64RegisterClass);
12247 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000012248 case 'y': // MMX_REGS if MMX allowed.
12249 if (!Subtarget->hasMMX()) break;
12250 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012251 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012252 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012253 // FALL THROUGH.
12254 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012255 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012256
Owen Anderson825b72b2009-08-11 20:47:22 +000012257 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000012258 default: break;
12259 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012260 case MVT::f32:
12261 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000012262 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012263 case MVT::f64:
12264 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000012265 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012266 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012267 case MVT::v16i8:
12268 case MVT::v8i16:
12269 case MVT::v4i32:
12270 case MVT::v2i64:
12271 case MVT::v4f32:
12272 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000012273 return std::make_pair(0U, X86::VR128RegisterClass);
12274 }
Chris Lattnerad043e82007-04-09 05:11:28 +000012275 break;
12276 }
12277 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012278
Chris Lattnerf76d1802006-07-31 23:26:50 +000012279 // Use the default implementation in TargetLowering to convert the register
12280 // constraint into a member of a register class.
12281 std::pair<unsigned, const TargetRegisterClass*> Res;
12282 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000012283
12284 // Not found as a standard register?
12285 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012286 // Map st(0) -> st(7) -> ST0
12287 if (Constraint.size() == 7 && Constraint[0] == '{' &&
12288 tolower(Constraint[1]) == 's' &&
12289 tolower(Constraint[2]) == 't' &&
12290 Constraint[3] == '(' &&
12291 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
12292 Constraint[5] == ')' &&
12293 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000012294
Chris Lattner56d77c72009-09-13 22:41:48 +000012295 Res.first = X86::ST0+Constraint[4]-'0';
12296 Res.second = X86::RFP80RegisterClass;
12297 return Res;
12298 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012299
Chris Lattner56d77c72009-09-13 22:41:48 +000012300 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012301 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000012302 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000012303 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012304 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000012305 }
Chris Lattner56d77c72009-09-13 22:41:48 +000012306
12307 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012308 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012309 Res.first = X86::EFLAGS;
12310 Res.second = X86::CCRRegisterClass;
12311 return Res;
12312 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012313
Dale Johannesen330169f2008-11-13 21:52:36 +000012314 // 'A' means EAX + EDX.
12315 if (Constraint == "A") {
12316 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000012317 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012318 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000012319 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000012320 return Res;
12321 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012322
Chris Lattnerf76d1802006-07-31 23:26:50 +000012323 // Otherwise, check to see if this is a register class of the wrong value
12324 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
12325 // turn into {ax},{dx}.
12326 if (Res.second->hasType(VT))
12327 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012328
Chris Lattnerf76d1802006-07-31 23:26:50 +000012329 // All of the single-register GCC register classes map their values onto
12330 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
12331 // really want an 8-bit or 32-bit register, map to the appropriate register
12332 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000012333 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012334 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012335 unsigned DestReg = 0;
12336 switch (Res.first) {
12337 default: break;
12338 case X86::AX: DestReg = X86::AL; break;
12339 case X86::DX: DestReg = X86::DL; break;
12340 case X86::CX: DestReg = X86::CL; break;
12341 case X86::BX: DestReg = X86::BL; break;
12342 }
12343 if (DestReg) {
12344 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012345 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012346 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012347 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012348 unsigned DestReg = 0;
12349 switch (Res.first) {
12350 default: break;
12351 case X86::AX: DestReg = X86::EAX; break;
12352 case X86::DX: DestReg = X86::EDX; break;
12353 case X86::CX: DestReg = X86::ECX; break;
12354 case X86::BX: DestReg = X86::EBX; break;
12355 case X86::SI: DestReg = X86::ESI; break;
12356 case X86::DI: DestReg = X86::EDI; break;
12357 case X86::BP: DestReg = X86::EBP; break;
12358 case X86::SP: DestReg = X86::ESP; break;
12359 }
12360 if (DestReg) {
12361 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012362 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012363 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012364 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012365 unsigned DestReg = 0;
12366 switch (Res.first) {
12367 default: break;
12368 case X86::AX: DestReg = X86::RAX; break;
12369 case X86::DX: DestReg = X86::RDX; break;
12370 case X86::CX: DestReg = X86::RCX; break;
12371 case X86::BX: DestReg = X86::RBX; break;
12372 case X86::SI: DestReg = X86::RSI; break;
12373 case X86::DI: DestReg = X86::RDI; break;
12374 case X86::BP: DestReg = X86::RBP; break;
12375 case X86::SP: DestReg = X86::RSP; break;
12376 }
12377 if (DestReg) {
12378 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012379 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012380 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000012381 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000012382 } else if (Res.second == X86::FR32RegisterClass ||
12383 Res.second == X86::FR64RegisterClass ||
12384 Res.second == X86::VR128RegisterClass) {
12385 // Handle references to XMM physical registers that got mapped into the
12386 // wrong class. This can happen with constraints like {xmm0} where the
12387 // target independent register mapper will just pick the first match it can
12388 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000012389 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012390 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000012391 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012392 Res.second = X86::FR64RegisterClass;
12393 else if (X86::VR128RegisterClass->hasType(VT))
12394 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000012395 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012396
Chris Lattnerf76d1802006-07-31 23:26:50 +000012397 return Res;
12398}