| Arnold Schwaighofer | 92226dd | 2007-10-12 21:53:12 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===// | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file defines the interfaces that X86 uses to lower LLVM code into a | 
|  | 11 | // selection DAG. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
| Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "x86-isel" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 16 | #include "X86.h" | 
| Evan Cheng | 0cc3945 | 2006-01-16 21:21:29 +0000 | [diff] [blame] | 17 | #include "X86InstrBuilder.h" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 18 | #include "X86ISelLowering.h" | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 19 | #include "X86ShuffleDecode.h" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 20 | #include "X86TargetMachine.h" | 
| Chris Lattner | 8c6ed05 | 2009-09-16 01:46:41 +0000 | [diff] [blame] | 21 | #include "X86TargetObjectFile.h" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 22 | #include "llvm/CallingConv.h" | 
| Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 23 | #include "llvm/Constants.h" | 
| Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 24 | #include "llvm/DerivedTypes.h" | 
| Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 25 | #include "llvm/GlobalAlias.h" | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 26 | #include "llvm/GlobalVariable.h" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 27 | #include "llvm/Function.h" | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 28 | #include "llvm/Instructions.h" | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 29 | #include "llvm/Intrinsics.h" | 
| Owen Anderson | a90b3dc | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 30 | #include "llvm/LLVMContext.h" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineFrameInfo.h" | 
| Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineFunction.h" | 
|  | 33 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
| Chris Lattner | 5e1df8d | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/MachineJumpTableInfo.h" | 
| Evan Cheng | a844bde | 2008-02-02 04:07:54 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/MachineModuleInfo.h" | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 37 | #include "llvm/CodeGen/PseudoSourceValue.h" | 
| Chris Lattner | 589c6f6 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 38 | #include "llvm/MC/MCAsmInfo.h" | 
| Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 39 | #include "llvm/MC/MCContext.h" | 
| Daniel Dunbar | 4e815f8 | 2010-03-15 23:51:06 +0000 | [diff] [blame] | 40 | #include "llvm/MC/MCExpr.h" | 
| Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 41 | #include "llvm/MC/MCSymbol.h" | 
| Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 42 | #include "llvm/ADT/BitVector.h" | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 43 | #include "llvm/ADT/SmallSet.h" | 
| Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 44 | #include "llvm/ADT/Statistic.h" | 
| Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 45 | #include "llvm/ADT/StringExtras.h" | 
| Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 46 | #include "llvm/ADT/VectorExtras.h" | 
| Mon P Wang | 3c81d35 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 47 | #include "llvm/Support/CommandLine.h" | 
| Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 48 | #include "llvm/Support/Debug.h" | 
| Bill Wendling | ec041eb | 2010-03-12 19:20:40 +0000 | [diff] [blame] | 49 | #include "llvm/Support/Dwarf.h" | 
| Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 50 | #include "llvm/Support/ErrorHandling.h" | 
|  | 51 | #include "llvm/Support/MathExtras.h" | 
| Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 52 | #include "llvm/Support/raw_ostream.h" | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 53 | using namespace llvm; | 
| Bill Wendling | ec041eb | 2010-03-12 19:20:40 +0000 | [diff] [blame] | 54 | using namespace dwarf; | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 55 |  | 
| Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 56 | STATISTIC(NumTailCalls, "Number of tail calls"); | 
|  | 57 |  | 
| Mon P Wang | 3c81d35 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 58 | static cl::opt<bool> | 
| Mon P Wang | 9f22a4a | 2008-11-24 02:10:43 +0000 | [diff] [blame] | 59 | DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX")); | 
| Mon P Wang | 3c81d35 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 60 |  | 
| Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 61 | // Forward declarations. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 62 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 63 | SDValue V2); | 
| Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 64 |  | 
| Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 65 | static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) { | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 66 |  | 
| Eric Christopher | 62f35a2 | 2010-07-05 19:26:33 +0000 | [diff] [blame] | 67 | bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit(); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 68 |  | 
| Eric Christopher | 62f35a2 | 2010-07-05 19:26:33 +0000 | [diff] [blame] | 69 | if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) { | 
|  | 70 | if (is64Bit) return new X8664_MachoTargetObjectFile(); | 
| Anton Korobeynikov | 293d592 | 2010-02-21 20:28:15 +0000 | [diff] [blame] | 71 | return new TargetLoweringObjectFileMachO(); | 
| Eric Christopher | 62f35a2 | 2010-07-05 19:26:33 +0000 | [diff] [blame] | 72 | } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){ | 
|  | 73 | if (is64Bit) return new X8664_ELFTargetObjectFile(TM); | 
| Anton Korobeynikov | 9184b25 | 2010-02-15 22:35:59 +0000 | [diff] [blame] | 74 | return new X8632_ELFTargetObjectFile(TM); | 
| Eric Christopher | 62f35a2 | 2010-07-05 19:26:33 +0000 | [diff] [blame] | 75 | } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) { | 
| Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 76 | return new TargetLoweringObjectFileCOFF(); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 77 | } | 
| Eric Christopher | 62f35a2 | 2010-07-05 19:26:33 +0000 | [diff] [blame] | 78 | llvm_unreachable("unknown subtarget type"); | 
| Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 79 | } | 
|  | 80 |  | 
| Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 81 | X86TargetLowering::X86TargetLowering(X86TargetMachine &TM) | 
| Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 82 | : TargetLowering(TM, createTLOF(TM)) { | 
| Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 83 | Subtarget = &TM.getSubtarget<X86Subtarget>(); | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 84 | X86ScalarSSEf64 = Subtarget->hasSSE2(); | 
|  | 85 | X86ScalarSSEf32 = Subtarget->hasSSE1(); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 86 | X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP; | 
| Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 87 |  | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 88 | RegInfo = TM.getRegisterInfo(); | 
| Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 89 | TD = getTargetData(); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 90 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 91 | // Set up the TargetLowering object. | 
|  | 92 |  | 
|  | 93 | // X86 is weird, it always uses i8 for shift amounts and setcc results. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 94 | setShiftAmountType(MVT::i8); | 
| Duncan Sands | 0322808 | 2008-11-23 15:47:28 +0000 | [diff] [blame] | 95 | setBooleanContents(ZeroOrOneBooleanContent); | 
| Evan Cheng | 211ffa1 | 2010-05-19 20:19:50 +0000 | [diff] [blame] | 96 | setSchedulingPreference(Sched::RegPressure); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 97 | setStackPointerRegisterToSaveRestore(X86StackPtr); | 
| Evan Cheng | 714554d | 2006-03-16 21:47:42 +0000 | [diff] [blame] | 98 |  | 
| Michael J. Spencer | 92bf38c | 2010-10-10 23:11:06 +0000 | [diff] [blame] | 99 | if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) { | 
| Michael J. Spencer | 1802a9f | 2010-10-10 22:04:34 +0000 | [diff] [blame] | 100 | // Setup Windows compiler runtime calls. | 
|  | 101 | setLibcallName(RTLIB::SDIV_I64, "_alldiv"); | 
| Michael J. Spencer | 335b806 | 2010-10-11 05:29:15 +0000 | [diff] [blame] | 102 | setLibcallName(RTLIB::UDIV_I64, "_aulldiv"); | 
|  | 103 | setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2"); | 
| Michael J. Spencer | 94f7eeb | 2010-10-19 07:32:52 +0000 | [diff] [blame] | 104 | setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2"); | 
| Michael J. Spencer | 1802a9f | 2010-10-10 22:04:34 +0000 | [diff] [blame] | 105 | setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall); | 
| Michael J. Spencer | 335b806 | 2010-10-11 05:29:15 +0000 | [diff] [blame] | 106 | setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall); | 
| Michael J. Spencer | 6dad10e | 2010-10-27 18:52:38 +0000 | [diff] [blame] | 107 | setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C); | 
|  | 108 | setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C); | 
| Michael J. Spencer | 1802a9f | 2010-10-10 22:04:34 +0000 | [diff] [blame] | 109 | } | 
|  | 110 |  | 
| Anton Korobeynikov | d27a258 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 111 | if (Subtarget->isTargetDarwin()) { | 
| Evan Cheng | df57fa0 | 2006-03-17 20:31:41 +0000 | [diff] [blame] | 112 | // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp. | 
| Anton Korobeynikov | d27a258 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 113 | setUseUnderscoreSetJmp(false); | 
|  | 114 | setUseUnderscoreLongJmp(false); | 
| Anton Korobeynikov | 317848f | 2007-01-03 11:43:14 +0000 | [diff] [blame] | 115 | } else if (Subtarget->isTargetMingw()) { | 
| Anton Korobeynikov | d27a258 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 116 | // MS runtime is weird: it exports _setjmp, but longjmp! | 
|  | 117 | setUseUnderscoreSetJmp(true); | 
|  | 118 | setUseUnderscoreLongJmp(false); | 
|  | 119 | } else { | 
|  | 120 | setUseUnderscoreSetJmp(true); | 
|  | 121 | setUseUnderscoreLongJmp(true); | 
|  | 122 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 123 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 124 | // Set up the register classes. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 125 | addRegisterClass(MVT::i8, X86::GR8RegisterClass); | 
| Dan Gohman | 71edb24 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 126 | addRegisterClass(MVT::i16, X86::GR16RegisterClass); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 127 | addRegisterClass(MVT::i32, X86::GR32RegisterClass); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 128 | if (Subtarget->is64Bit()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 129 | addRegisterClass(MVT::i64, X86::GR64RegisterClass); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 130 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 131 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); | 
| Evan Cheng | c548428 | 2006-10-04 00:56:09 +0000 | [diff] [blame] | 132 |  | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 133 | // We don't accept any truncstore of integer registers. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 134 | setTruncStoreAction(MVT::i64, MVT::i32, Expand); | 
| Dan Gohman | 71edb24 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 135 | setTruncStoreAction(MVT::i64, MVT::i16, Expand); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 136 | setTruncStoreAction(MVT::i64, MVT::i8 , Expand); | 
| Dan Gohman | 71edb24 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 137 | setTruncStoreAction(MVT::i32, MVT::i16, Expand); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 138 | setTruncStoreAction(MVT::i32, MVT::i8 , Expand); | 
|  | 139 | setTruncStoreAction(MVT::i16, MVT::i8,  Expand); | 
| Evan Cheng | 7f04268 | 2008-10-15 02:05:31 +0000 | [diff] [blame] | 140 |  | 
|  | 141 | // SETOEQ and SETUNE require checking two conditions. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 142 | setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand); | 
|  | 143 | setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand); | 
|  | 144 | setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand); | 
|  | 145 | setCondCodeAction(ISD::SETUNE, MVT::f32, Expand); | 
|  | 146 | setCondCodeAction(ISD::SETUNE, MVT::f64, Expand); | 
|  | 147 | setCondCodeAction(ISD::SETUNE, MVT::f80, Expand); | 
| Chris Lattner | ddf8956 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 148 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 149 | // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this | 
|  | 150 | // operation. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 151 | setOperationAction(ISD::UINT_TO_FP       , MVT::i1   , Promote); | 
|  | 152 | setOperationAction(ISD::UINT_TO_FP       , MVT::i8   , Promote); | 
|  | 153 | setOperationAction(ISD::UINT_TO_FP       , MVT::i16  , Promote); | 
| Evan Cheng | 6892f28 | 2006-01-17 02:32:49 +0000 | [diff] [blame] | 154 |  | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 155 | if (Subtarget->is64Bit()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 156 | setOperationAction(ISD::UINT_TO_FP     , MVT::i32  , Promote); | 
|  | 157 | setOperationAction(ISD::UINT_TO_FP     , MVT::i64  , Expand); | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 158 | } else if (!UseSoftFloat) { | 
| Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 159 | // We have an algorithm for SSE2->double, and we turn this into a | 
|  | 160 | // 64-bit FILD followed by conditional FADD for other targets. | 
|  | 161 | setOperationAction(ISD::UINT_TO_FP     , MVT::i64  , Custom); | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 162 | // We have an algorithm for SSE2, and we turn this into a 64-bit | 
|  | 163 | // FILD for other targets. | 
| Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 164 | setOperationAction(ISD::UINT_TO_FP     , MVT::i32  , Custom); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 165 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 166 |  | 
|  | 167 | // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have | 
|  | 168 | // this operation. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 169 | setOperationAction(ISD::SINT_TO_FP       , MVT::i1   , Promote); | 
|  | 170 | setOperationAction(ISD::SINT_TO_FP       , MVT::i8   , Promote); | 
| Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 171 |  | 
| Devang Patel | 6a78489 | 2009-06-05 18:48:29 +0000 | [diff] [blame] | 172 | if (!UseSoftFloat) { | 
| Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 173 | // SSE has no i16 to fp conversion, only i32 | 
|  | 174 | if (X86ScalarSSEf32) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 175 | setOperationAction(ISD::SINT_TO_FP     , MVT::i16  , Promote); | 
| Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 176 | // f32 and f64 cases are Legal, f80 case is not | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 177 | setOperationAction(ISD::SINT_TO_FP     , MVT::i32  , Custom); | 
| Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 178 | } else { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 179 | setOperationAction(ISD::SINT_TO_FP     , MVT::i16  , Custom); | 
|  | 180 | setOperationAction(ISD::SINT_TO_FP     , MVT::i32  , Custom); | 
| Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 181 | } | 
| Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 182 | } else { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 183 | setOperationAction(ISD::SINT_TO_FP     , MVT::i16  , Promote); | 
|  | 184 | setOperationAction(ISD::SINT_TO_FP     , MVT::i32  , Promote); | 
| Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 185 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 186 |  | 
| Dale Johannesen | 73328d1 | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 187 | // In 32-bit mode these are custom lowered.  In 64-bit mode F32 and F64 | 
|  | 188 | // are Legal, f80 is custom lowered. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 189 | setOperationAction(ISD::FP_TO_SINT     , MVT::i64  , Custom); | 
|  | 190 | setOperationAction(ISD::SINT_TO_FP     , MVT::i64  , Custom); | 
| Evan Cheng | 6dab053 | 2006-01-30 08:02:57 +0000 | [diff] [blame] | 191 |  | 
| Evan Cheng | 02568ff | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 192 | // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have | 
|  | 193 | // this operation. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 194 | setOperationAction(ISD::FP_TO_SINT       , MVT::i1   , Promote); | 
|  | 195 | setOperationAction(ISD::FP_TO_SINT       , MVT::i8   , Promote); | 
| Evan Cheng | 02568ff | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 196 |  | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 197 | if (X86ScalarSSEf32) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 198 | setOperationAction(ISD::FP_TO_SINT     , MVT::i16  , Promote); | 
| Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 199 | // f32 and f64 cases are Legal, f80 case is not | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 200 | setOperationAction(ISD::FP_TO_SINT     , MVT::i32  , Custom); | 
| Evan Cheng | 02568ff | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 201 | } else { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 202 | setOperationAction(ISD::FP_TO_SINT     , MVT::i16  , Custom); | 
|  | 203 | setOperationAction(ISD::FP_TO_SINT     , MVT::i32  , Custom); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 204 | } | 
|  | 205 |  | 
|  | 206 | // Handle FP_TO_UINT by promoting the destination to a larger signed | 
|  | 207 | // conversion. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 208 | setOperationAction(ISD::FP_TO_UINT       , MVT::i1   , Promote); | 
|  | 209 | setOperationAction(ISD::FP_TO_UINT       , MVT::i8   , Promote); | 
|  | 210 | setOperationAction(ISD::FP_TO_UINT       , MVT::i16  , Promote); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 211 |  | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 212 | if (Subtarget->is64Bit()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 213 | setOperationAction(ISD::FP_TO_UINT     , MVT::i64  , Expand); | 
|  | 214 | setOperationAction(ISD::FP_TO_UINT     , MVT::i32  , Promote); | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 215 | } else if (!UseSoftFloat) { | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 216 | if (X86ScalarSSEf32 && !Subtarget->hasSSE3()) | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 217 | // Expand FP_TO_UINT into a select. | 
|  | 218 | // FIXME: We would like to use a Custom expander here eventually to do | 
|  | 219 | // the optimal thing for SSE vs. the default expansion in the legalizer. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 220 | setOperationAction(ISD::FP_TO_UINT   , MVT::i32  , Expand); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 221 | else | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 222 | // With SSE3 we can use fisttpll to convert to a signed i64; without | 
|  | 223 | // SSE, we're stuck with a fistpll. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 224 | setOperationAction(ISD::FP_TO_UINT   , MVT::i32  , Custom); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 225 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 226 |  | 
| Chris Lattner | 399610a | 2006-12-05 18:22:22 +0000 | [diff] [blame] | 227 | // TODO: when we have SSE, these could be more efficient, by using movd/movq. | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 228 | if (!X86ScalarSSEf64) { | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 229 | setOperationAction(ISD::BITCAST        , MVT::f32  , Expand); | 
|  | 230 | setOperationAction(ISD::BITCAST        , MVT::i32  , Expand); | 
| Dale Johannesen | e39859a | 2010-05-21 18:40:15 +0000 | [diff] [blame] | 231 | if (Subtarget->is64Bit()) { | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 232 | setOperationAction(ISD::BITCAST      , MVT::f64  , Expand); | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 233 | // Without SSE, i64->f64 goes through memory. | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 234 | setOperationAction(ISD::BITCAST      , MVT::i64  , Expand); | 
| Dale Johannesen | 7d07b48 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 235 | } | 
| Chris Lattner | f3597a1 | 2006-12-05 18:45:06 +0000 | [diff] [blame] | 236 | } | 
| Chris Lattner | 21f6685 | 2005-12-23 05:15:23 +0000 | [diff] [blame] | 237 |  | 
| Dan Gohman | b00ee21 | 2008-02-18 19:34:53 +0000 | [diff] [blame] | 238 | // Scalar integer divide and remainder are lowered to use operations that | 
|  | 239 | // produce two results, to match the available instructions. This exposes | 
|  | 240 | // the two-result form to trivial CSE, which is able to combine x/y and x%y | 
|  | 241 | // into a single instruction. | 
|  | 242 | // | 
|  | 243 | // Scalar integer multiply-high is also lowered to use two-result | 
|  | 244 | // operations, to match the available instructions. However, plain multiply | 
|  | 245 | // (low) operations are left as Legal, as there are single-result | 
|  | 246 | // instructions for this in x86. Using the two-result multiply instructions | 
|  | 247 | // when both high and low results are needed must be arranged by dagcombine. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 248 | setOperationAction(ISD::MULHS           , MVT::i8    , Expand); | 
|  | 249 | setOperationAction(ISD::MULHU           , MVT::i8    , Expand); | 
|  | 250 | setOperationAction(ISD::SDIV            , MVT::i8    , Expand); | 
|  | 251 | setOperationAction(ISD::UDIV            , MVT::i8    , Expand); | 
|  | 252 | setOperationAction(ISD::SREM            , MVT::i8    , Expand); | 
|  | 253 | setOperationAction(ISD::UREM            , MVT::i8    , Expand); | 
|  | 254 | setOperationAction(ISD::MULHS           , MVT::i16   , Expand); | 
|  | 255 | setOperationAction(ISD::MULHU           , MVT::i16   , Expand); | 
|  | 256 | setOperationAction(ISD::SDIV            , MVT::i16   , Expand); | 
|  | 257 | setOperationAction(ISD::UDIV            , MVT::i16   , Expand); | 
|  | 258 | setOperationAction(ISD::SREM            , MVT::i16   , Expand); | 
|  | 259 | setOperationAction(ISD::UREM            , MVT::i16   , Expand); | 
|  | 260 | setOperationAction(ISD::MULHS           , MVT::i32   , Expand); | 
|  | 261 | setOperationAction(ISD::MULHU           , MVT::i32   , Expand); | 
|  | 262 | setOperationAction(ISD::SDIV            , MVT::i32   , Expand); | 
|  | 263 | setOperationAction(ISD::UDIV            , MVT::i32   , Expand); | 
|  | 264 | setOperationAction(ISD::SREM            , MVT::i32   , Expand); | 
|  | 265 | setOperationAction(ISD::UREM            , MVT::i32   , Expand); | 
|  | 266 | setOperationAction(ISD::MULHS           , MVT::i64   , Expand); | 
|  | 267 | setOperationAction(ISD::MULHU           , MVT::i64   , Expand); | 
|  | 268 | setOperationAction(ISD::SDIV            , MVT::i64   , Expand); | 
|  | 269 | setOperationAction(ISD::UDIV            , MVT::i64   , Expand); | 
|  | 270 | setOperationAction(ISD::SREM            , MVT::i64   , Expand); | 
|  | 271 | setOperationAction(ISD::UREM            , MVT::i64   , Expand); | 
| Dan Gohman | a37c9f7 | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 272 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 273 | setOperationAction(ISD::BR_JT            , MVT::Other, Expand); | 
|  | 274 | setOperationAction(ISD::BRCOND           , MVT::Other, Custom); | 
|  | 275 | setOperationAction(ISD::BR_CC            , MVT::Other, Expand); | 
|  | 276 | setOperationAction(ISD::SELECT_CC        , MVT::Other, Expand); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 277 | if (Subtarget->is64Bit()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 278 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal); | 
|  | 279 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16  , Legal); | 
|  | 280 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8   , Legal); | 
|  | 281 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1   , Expand); | 
|  | 282 | setOperationAction(ISD::FP_ROUND_INREG   , MVT::f32  , Expand); | 
|  | 283 | setOperationAction(ISD::FREM             , MVT::f32  , Expand); | 
|  | 284 | setOperationAction(ISD::FREM             , MVT::f64  , Expand); | 
|  | 285 | setOperationAction(ISD::FREM             , MVT::f80  , Expand); | 
|  | 286 | setOperationAction(ISD::FLT_ROUNDS_      , MVT::i32  , Custom); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 287 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 288 | setOperationAction(ISD::CTPOP            , MVT::i8   , Expand); | 
|  | 289 | setOperationAction(ISD::CTTZ             , MVT::i8   , Custom); | 
|  | 290 | setOperationAction(ISD::CTLZ             , MVT::i8   , Custom); | 
|  | 291 | setOperationAction(ISD::CTPOP            , MVT::i16  , Expand); | 
| Dan Gohman | 71edb24 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 292 | setOperationAction(ISD::CTTZ             , MVT::i16  , Custom); | 
|  | 293 | setOperationAction(ISD::CTLZ             , MVT::i16  , Custom); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 294 | setOperationAction(ISD::CTPOP            , MVT::i32  , Expand); | 
|  | 295 | setOperationAction(ISD::CTTZ             , MVT::i32  , Custom); | 
|  | 296 | setOperationAction(ISD::CTLZ             , MVT::i32  , Custom); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 297 | if (Subtarget->is64Bit()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 298 | setOperationAction(ISD::CTPOP          , MVT::i64  , Expand); | 
|  | 299 | setOperationAction(ISD::CTTZ           , MVT::i64  , Custom); | 
|  | 300 | setOperationAction(ISD::CTLZ           , MVT::i64  , Custom); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 301 | } | 
|  | 302 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 303 | setOperationAction(ISD::READCYCLECOUNTER , MVT::i64  , Custom); | 
|  | 304 | setOperationAction(ISD::BSWAP            , MVT::i16  , Expand); | 
| Nate Begeman | 35ef913 | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 305 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 306 | // These should be promoted to a larger select which is supported. | 
| Dan Gohman | cbbea0f | 2009-08-27 00:14:12 +0000 | [diff] [blame] | 307 | setOperationAction(ISD::SELECT          , MVT::i1   , Promote); | 
| Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 308 | // X86 wants to expand cmov itself. | 
| Dan Gohman | cbbea0f | 2009-08-27 00:14:12 +0000 | [diff] [blame] | 309 | setOperationAction(ISD::SELECT          , MVT::i8   , Custom); | 
| Dan Gohman | 71edb24 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 310 | setOperationAction(ISD::SELECT        , MVT::i16  , Custom); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 311 | setOperationAction(ISD::SELECT          , MVT::i32  , Custom); | 
|  | 312 | setOperationAction(ISD::SELECT          , MVT::f32  , Custom); | 
|  | 313 | setOperationAction(ISD::SELECT          , MVT::f64  , Custom); | 
|  | 314 | setOperationAction(ISD::SELECT          , MVT::f80  , Custom); | 
|  | 315 | setOperationAction(ISD::SETCC           , MVT::i8   , Custom); | 
| Dan Gohman | 71edb24 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 316 | setOperationAction(ISD::SETCC           , MVT::i16  , Custom); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 317 | setOperationAction(ISD::SETCC           , MVT::i32  , Custom); | 
|  | 318 | setOperationAction(ISD::SETCC           , MVT::f32  , Custom); | 
|  | 319 | setOperationAction(ISD::SETCC           , MVT::f64  , Custom); | 
|  | 320 | setOperationAction(ISD::SETCC           , MVT::f80  , Custom); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 321 | if (Subtarget->is64Bit()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 322 | setOperationAction(ISD::SELECT        , MVT::i64  , Custom); | 
|  | 323 | setOperationAction(ISD::SETCC         , MVT::i64  , Custom); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 324 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 325 | setOperationAction(ISD::EH_RETURN       , MVT::Other, Custom); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 326 |  | 
| Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 327 | // Darwin ABI issue. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 328 | setOperationAction(ISD::ConstantPool    , MVT::i32  , Custom); | 
|  | 329 | setOperationAction(ISD::JumpTable       , MVT::i32  , Custom); | 
|  | 330 | setOperationAction(ISD::GlobalAddress   , MVT::i32  , Custom); | 
|  | 331 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32  , Custom); | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 332 | if (Subtarget->is64Bit()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 333 | setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); | 
|  | 334 | setOperationAction(ISD::ExternalSymbol  , MVT::i32  , Custom); | 
| Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 335 | setOperationAction(ISD::BlockAddress    , MVT::i32  , Custom); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 336 | if (Subtarget->is64Bit()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 337 | setOperationAction(ISD::ConstantPool  , MVT::i64  , Custom); | 
|  | 338 | setOperationAction(ISD::JumpTable     , MVT::i64  , Custom); | 
|  | 339 | setOperationAction(ISD::GlobalAddress , MVT::i64  , Custom); | 
|  | 340 | setOperationAction(ISD::ExternalSymbol, MVT::i64  , Custom); | 
| Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 341 | setOperationAction(ISD::BlockAddress  , MVT::i64  , Custom); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 342 | } | 
| Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 343 | // 64-bit addm sub, shl, sra, srl (iff 32-bit x86) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 344 | setOperationAction(ISD::SHL_PARTS       , MVT::i32  , Custom); | 
|  | 345 | setOperationAction(ISD::SRA_PARTS       , MVT::i32  , Custom); | 
|  | 346 | setOperationAction(ISD::SRL_PARTS       , MVT::i32  , Custom); | 
| Dan Gohman | 4c1fa61 | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 347 | if (Subtarget->is64Bit()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 348 | setOperationAction(ISD::SHL_PARTS     , MVT::i64  , Custom); | 
|  | 349 | setOperationAction(ISD::SRA_PARTS     , MVT::i64  , Custom); | 
|  | 350 | setOperationAction(ISD::SRL_PARTS     , MVT::i64  , Custom); | 
| Dan Gohman | 4c1fa61 | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 351 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 352 |  | 
| Evan Cheng | d2cde68 | 2008-03-10 19:38:10 +0000 | [diff] [blame] | 353 | if (Subtarget->hasSSE1()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 354 | setOperationAction(ISD::PREFETCH      , MVT::Other, Legal); | 
| Evan Cheng | 27b7db5 | 2008-03-08 00:58:38 +0000 | [diff] [blame] | 355 |  | 
| Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 356 | // We may not have a libcall for MEMBARRIER so we should lower this. | 
|  | 357 | setOperationAction(ISD::MEMBARRIER    , MVT::Other, Custom); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 358 |  | 
| Jim Grosbach | f1ab49e | 2010-06-23 16:25:07 +0000 | [diff] [blame] | 359 | // On X86 and X86-64, atomic operations are lowered to locked instructions. | 
|  | 360 | // Locked instructions, in turn, have implicit fence semantics (all memory | 
|  | 361 | // operations are flushed before issuing the locked instruction, and they | 
|  | 362 | // are not buffered), so we can fold away the common pattern of | 
|  | 363 | // fence-atomic-fence. | 
|  | 364 | setShouldFoldAtomicFences(true); | 
| Andrew Lenharth | d497d9f | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 365 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 366 | // Expand certain atomics | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 367 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom); | 
|  | 368 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom); | 
|  | 369 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom); | 
|  | 370 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom); | 
| Bill Wendling | 5bf1b4e | 2008-08-20 00:28:16 +0000 | [diff] [blame] | 371 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 372 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom); | 
|  | 373 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom); | 
|  | 374 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom); | 
|  | 375 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); | 
| Andrew Lenharth | d497d9f | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 376 |  | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 377 | if (!Subtarget->is64Bit()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 378 | setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom); | 
|  | 379 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); | 
|  | 380 | setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom); | 
|  | 381 | setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom); | 
|  | 382 | setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom); | 
|  | 383 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom); | 
|  | 384 | setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 385 | } | 
|  | 386 |  | 
| Evan Cheng | 3c992d2 | 2006-03-07 02:02:57 +0000 | [diff] [blame] | 387 | // FIXME - use subtarget debug flags | 
| Anton Korobeynikov | ab4022f | 2006-10-31 08:31:24 +0000 | [diff] [blame] | 388 | if (!Subtarget->isTargetDarwin() && | 
|  | 389 | !Subtarget->isTargetELF() && | 
| Dan Gohman | 4406604 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 390 | !Subtarget->isTargetCygMing()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 391 | setOperationAction(ISD::EH_LABEL, MVT::Other, Expand); | 
| Dan Gohman | 4406604 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 392 | } | 
| Chris Lattner | f73bae1 | 2005-11-29 06:16:21 +0000 | [diff] [blame] | 393 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 394 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand); | 
|  | 395 | setOperationAction(ISD::EHSELECTION,   MVT::i64, Expand); | 
|  | 396 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand); | 
|  | 397 | setOperationAction(ISD::EHSELECTION,   MVT::i32, Expand); | 
| Anton Korobeynikov | ce3b465 | 2007-05-02 19:53:33 +0000 | [diff] [blame] | 398 | if (Subtarget->is64Bit()) { | 
| Anton Korobeynikov | ce3b465 | 2007-05-02 19:53:33 +0000 | [diff] [blame] | 399 | setExceptionPointerRegister(X86::RAX); | 
|  | 400 | setExceptionSelectorRegister(X86::RDX); | 
|  | 401 | } else { | 
|  | 402 | setExceptionPointerRegister(X86::EAX); | 
|  | 403 | setExceptionSelectorRegister(X86::EDX); | 
|  | 404 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 405 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom); | 
|  | 406 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom); | 
| Anton Korobeynikov | 260a6b8 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 407 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 408 | setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 409 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 410 | setOperationAction(ISD::TRAP, MVT::Other, Legal); | 
| Anton Korobeynikov | 66fac79 | 2008-01-15 07:02:33 +0000 | [diff] [blame] | 411 |  | 
| Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 412 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 413 | setOperationAction(ISD::VASTART           , MVT::Other, Custom); | 
|  | 414 | setOperationAction(ISD::VAEND             , MVT::Other, Expand); | 
| Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 415 | if (Subtarget->is64Bit()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 416 | setOperationAction(ISD::VAARG           , MVT::Other, Custom); | 
|  | 417 | setOperationAction(ISD::VACOPY          , MVT::Other, Custom); | 
| Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 418 | } else { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 419 | setOperationAction(ISD::VAARG           , MVT::Other, Expand); | 
|  | 420 | setOperationAction(ISD::VACOPY          , MVT::Other, Expand); | 
| Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 421 | } | 
| Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 422 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 423 | setOperationAction(ISD::STACKSAVE,          MVT::Other, Expand); | 
|  | 424 | setOperationAction(ISD::STACKRESTORE,       MVT::Other, Expand); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 425 | if (Subtarget->is64Bit()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 426 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand); | 
| Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 427 | if (Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 428 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom); | 
| Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 429 | else | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 430 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand); | 
| Chris Lattner | b99329e | 2006-01-13 02:42:53 +0000 | [diff] [blame] | 431 |  | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 432 | if (!UseSoftFloat && X86ScalarSSEf64) { | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 433 | // f32 and f64 use SSE. | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 434 | // Set up the FP register classes. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 435 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); | 
|  | 436 | addRegisterClass(MVT::f64, X86::FR64RegisterClass); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 437 |  | 
| Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 438 | // Use ANDPD to simulate FABS. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 439 | setOperationAction(ISD::FABS , MVT::f64, Custom); | 
|  | 440 | setOperationAction(ISD::FABS , MVT::f32, Custom); | 
| Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 441 |  | 
|  | 442 | // Use XORP to simulate FNEG. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 443 | setOperationAction(ISD::FNEG , MVT::f64, Custom); | 
|  | 444 | setOperationAction(ISD::FNEG , MVT::f32, Custom); | 
| Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 445 |  | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 446 | // Use ANDPD and ORPD to simulate FCOPYSIGN. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 447 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom); | 
|  | 448 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 449 |  | 
| Evan Cheng | d25e9e8 | 2006-02-02 00:28:23 +0000 | [diff] [blame] | 450 | // We don't support sin/cos/fmod | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 451 | setOperationAction(ISD::FSIN , MVT::f64, Expand); | 
|  | 452 | setOperationAction(ISD::FCOS , MVT::f64, Expand); | 
|  | 453 | setOperationAction(ISD::FSIN , MVT::f32, Expand); | 
|  | 454 | setOperationAction(ISD::FCOS , MVT::f32, Expand); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 455 |  | 
| Chris Lattner | a54aa94 | 2006-01-29 06:26:08 +0000 | [diff] [blame] | 456 | // Expand FP immediates into loads from the stack, except for the special | 
|  | 457 | // cases we handle. | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 458 | addLegalFPImmediate(APFloat(+0.0)); // xorpd | 
|  | 459 | addLegalFPImmediate(APFloat(+0.0f)); // xorps | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 460 | } else if (!UseSoftFloat && X86ScalarSSEf32) { | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 461 | // Use SSE for f32, x87 for f64. | 
|  | 462 | // Set up the FP register classes. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 463 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); | 
|  | 464 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 465 |  | 
|  | 466 | // Use ANDPS to simulate FABS. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 467 | setOperationAction(ISD::FABS , MVT::f32, Custom); | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 468 |  | 
|  | 469 | // Use XORP to simulate FNEG. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 470 | setOperationAction(ISD::FNEG , MVT::f32, Custom); | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 471 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 472 | setOperationAction(ISD::UNDEF,     MVT::f64, Expand); | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 473 |  | 
|  | 474 | // Use ANDPS and ORPS to simulate FCOPYSIGN. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 475 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); | 
|  | 476 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 477 |  | 
|  | 478 | // We don't support sin/cos/fmod | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 479 | setOperationAction(ISD::FSIN , MVT::f32, Expand); | 
|  | 480 | setOperationAction(ISD::FCOS , MVT::f32, Expand); | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 481 |  | 
| Nate Begeman | e179584 | 2008-02-14 08:57:00 +0000 | [diff] [blame] | 482 | // Special cases we handle for FP constants. | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 483 | addLegalFPImmediate(APFloat(+0.0f)); // xorps | 
|  | 484 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 | 
|  | 485 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 | 
|  | 486 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS | 
|  | 487 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS | 
|  | 488 |  | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 489 | if (!UnsafeFPMath) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 490 | setOperationAction(ISD::FSIN           , MVT::f64  , Expand); | 
|  | 491 | setOperationAction(ISD::FCOS           , MVT::f64  , Expand); | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 492 | } | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 493 | } else if (!UseSoftFloat) { | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 494 | // f32 and f64 in x87. | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 495 | // Set up the FP register classes. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 496 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); | 
|  | 497 | addRegisterClass(MVT::f32, X86::RFP32RegisterClass); | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 498 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 499 | setOperationAction(ISD::UNDEF,     MVT::f64, Expand); | 
|  | 500 | setOperationAction(ISD::UNDEF,     MVT::f32, Expand); | 
|  | 501 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); | 
|  | 502 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); | 
| Dale Johannesen | 5411a39 | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 503 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 504 | if (!UnsafeFPMath) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 505 | setOperationAction(ISD::FSIN           , MVT::f64  , Expand); | 
|  | 506 | setOperationAction(ISD::FCOS           , MVT::f64  , Expand); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 507 | } | 
| Dale Johannesen | f04afdb | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 508 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 | 
|  | 509 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 | 
|  | 510 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS | 
|  | 511 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS | 
| Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 512 | addLegalFPImmediate(APFloat(+0.0f)); // FLD0 | 
|  | 513 | addLegalFPImmediate(APFloat(+1.0f)); // FLD1 | 
|  | 514 | addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS | 
|  | 515 | addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 516 | } | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 517 |  | 
| Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 518 | // Long double always uses X87. | 
| Evan Cheng | 9272253 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 519 | if (!UseSoftFloat) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 520 | addRegisterClass(MVT::f80, X86::RFP80RegisterClass); | 
|  | 521 | setOperationAction(ISD::UNDEF,     MVT::f80, Expand); | 
|  | 522 | setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand); | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 523 | { | 
| Benjamin Kramer | 9838396 | 2010-12-04 14:22:24 +0000 | [diff] [blame^] | 524 | APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended); | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 525 | addLegalFPImmediate(TmpFlt);  // FLD0 | 
|  | 526 | TmpFlt.changeSign(); | 
|  | 527 | addLegalFPImmediate(TmpFlt);  // FLD0/FCHS | 
| Benjamin Kramer | 9838396 | 2010-12-04 14:22:24 +0000 | [diff] [blame^] | 528 |  | 
|  | 529 | bool ignored; | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 530 | APFloat TmpFlt2(+1.0); | 
|  | 531 | TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, | 
|  | 532 | &ignored); | 
|  | 533 | addLegalFPImmediate(TmpFlt2);  // FLD1 | 
|  | 534 | TmpFlt2.changeSign(); | 
|  | 535 | addLegalFPImmediate(TmpFlt2);  // FLD1/FCHS | 
|  | 536 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 537 |  | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 538 | if (!UnsafeFPMath) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 539 | setOperationAction(ISD::FSIN           , MVT::f80  , Expand); | 
|  | 540 | setOperationAction(ISD::FCOS           , MVT::f80  , Expand); | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 541 | } | 
| Dale Johannesen | 2f42901 | 2007-09-26 21:10:55 +0000 | [diff] [blame] | 542 | } | 
| Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 543 |  | 
| Dan Gohman | f96e4de | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 544 | // Always use a library call for pow. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 545 | setOperationAction(ISD::FPOW             , MVT::f32  , Expand); | 
|  | 546 | setOperationAction(ISD::FPOW             , MVT::f64  , Expand); | 
|  | 547 | setOperationAction(ISD::FPOW             , MVT::f80  , Expand); | 
| Dan Gohman | f96e4de | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 548 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 549 | setOperationAction(ISD::FLOG, MVT::f80, Expand); | 
|  | 550 | setOperationAction(ISD::FLOG2, MVT::f80, Expand); | 
|  | 551 | setOperationAction(ISD::FLOG10, MVT::f80, Expand); | 
|  | 552 | setOperationAction(ISD::FEXP, MVT::f80, Expand); | 
|  | 553 | setOperationAction(ISD::FEXP2, MVT::f80, Expand); | 
| Dale Johannesen | 7794f2a | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 554 |  | 
| Mon P Wang | f007a8b | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 555 | // First set operation action for all vector types to either promote | 
| Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 556 | // (for widening) or expand (for scalarization). Then we will selectively | 
|  | 557 | // turn on ones that can be effectively codegen'd. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 558 | for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; | 
|  | 559 | VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) { | 
|  | 560 | setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand); | 
|  | 561 | setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand); | 
|  | 562 | setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand); | 
|  | 563 | setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand); | 
|  | 564 | setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand); | 
|  | 565 | setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand); | 
|  | 566 | setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand); | 
|  | 567 | setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand); | 
|  | 568 | setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand); | 
|  | 569 | setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand); | 
|  | 570 | setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 571 | setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 572 | setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand); | 
|  | 573 | setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand); | 
|  | 574 | setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand); | 
|  | 575 | setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand); | 
|  | 576 | setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand); | 
|  | 577 | setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand); | 
|  | 578 | setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand); | 
|  | 579 | setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand); | 
|  | 580 | setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 581 | setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand); | 
|  | 582 | setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand); | 
|  | 583 | setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand); | 
|  | 584 | setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand); | 
|  | 585 | setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand); | 
|  | 586 | setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 587 | setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 588 | setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand); | 
|  | 589 | setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand); | 
|  | 590 | setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand); | 
|  | 591 | setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand); | 
|  | 592 | setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand); | 
|  | 593 | setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand); | 
|  | 594 | setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand); | 
|  | 595 | setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand); | 
|  | 596 | setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand); | 
|  | 597 | setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand); | 
|  | 598 | setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand); | 
|  | 599 | setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand); | 
|  | 600 | setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand); | 
|  | 601 | setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand); | 
|  | 602 | setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand); | 
|  | 603 | setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand); | 
|  | 604 | setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand); | 
|  | 605 | setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand); | 
|  | 606 | setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand); | 
|  | 607 | setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand); | 
| Dan Gohman | 87862e7 | 2009-12-11 21:31:27 +0000 | [diff] [blame] | 608 | setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand); | 
| Dan Gohman | 2e141d7 | 2009-12-14 23:40:38 +0000 | [diff] [blame] | 609 | setOperationAction(ISD::TRUNCATE,  (MVT::SimpleValueType)VT, Expand); | 
|  | 610 | setOperationAction(ISD::SIGN_EXTEND,  (MVT::SimpleValueType)VT, Expand); | 
|  | 611 | setOperationAction(ISD::ZERO_EXTEND,  (MVT::SimpleValueType)VT, Expand); | 
|  | 612 | setOperationAction(ISD::ANY_EXTEND,  (MVT::SimpleValueType)VT, Expand); | 
|  | 613 | for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; | 
|  | 614 | InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT) | 
|  | 615 | setTruncStoreAction((MVT::SimpleValueType)VT, | 
|  | 616 | (MVT::SimpleValueType)InnerVT, Expand); | 
|  | 617 | setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand); | 
|  | 618 | setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand); | 
|  | 619 | setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand); | 
| Evan Cheng | d30bf01 | 2006-03-01 01:11:20 +0000 | [diff] [blame] | 620 | } | 
|  | 621 |  | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 622 | // FIXME: In order to prevent SSE instructions being expanded to MMX ones | 
|  | 623 | // with -msoft-float, disable use of MMX as well. | 
| Evan Cheng | 9272253 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 624 | if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) { | 
| Dale Johannesen | e93d99c | 2010-10-20 21:32:10 +0000 | [diff] [blame] | 625 | addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass); | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 626 | // No operations on x86mmx supported, everything uses intrinsics. | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 627 | } | 
|  | 628 |  | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 629 | // MMX-sized vectors (other than x86mmx) are expected to be expanded | 
|  | 630 | // into smaller operations. | 
|  | 631 | setOperationAction(ISD::MULHS,              MVT::v8i8,  Expand); | 
|  | 632 | setOperationAction(ISD::MULHS,              MVT::v4i16, Expand); | 
|  | 633 | setOperationAction(ISD::MULHS,              MVT::v2i32, Expand); | 
|  | 634 | setOperationAction(ISD::MULHS,              MVT::v1i64, Expand); | 
|  | 635 | setOperationAction(ISD::AND,                MVT::v8i8,  Expand); | 
|  | 636 | setOperationAction(ISD::AND,                MVT::v4i16, Expand); | 
|  | 637 | setOperationAction(ISD::AND,                MVT::v2i32, Expand); | 
|  | 638 | setOperationAction(ISD::AND,                MVT::v1i64, Expand); | 
|  | 639 | setOperationAction(ISD::OR,                 MVT::v8i8,  Expand); | 
|  | 640 | setOperationAction(ISD::OR,                 MVT::v4i16, Expand); | 
|  | 641 | setOperationAction(ISD::OR,                 MVT::v2i32, Expand); | 
|  | 642 | setOperationAction(ISD::OR,                 MVT::v1i64, Expand); | 
|  | 643 | setOperationAction(ISD::XOR,                MVT::v8i8,  Expand); | 
|  | 644 | setOperationAction(ISD::XOR,                MVT::v4i16, Expand); | 
|  | 645 | setOperationAction(ISD::XOR,                MVT::v2i32, Expand); | 
|  | 646 | setOperationAction(ISD::XOR,                MVT::v1i64, Expand); | 
|  | 647 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v8i8,  Expand); | 
|  | 648 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v4i16, Expand); | 
|  | 649 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v2i32, Expand); | 
|  | 650 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v1i64, Expand); | 
|  | 651 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v1i64, Expand); | 
|  | 652 | setOperationAction(ISD::SELECT,             MVT::v8i8,  Expand); | 
|  | 653 | setOperationAction(ISD::SELECT,             MVT::v4i16, Expand); | 
|  | 654 | setOperationAction(ISD::SELECT,             MVT::v2i32, Expand); | 
|  | 655 | setOperationAction(ISD::SELECT,             MVT::v1i64, Expand); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 656 | setOperationAction(ISD::BITCAST,            MVT::v8i8,  Expand); | 
|  | 657 | setOperationAction(ISD::BITCAST,            MVT::v4i16, Expand); | 
|  | 658 | setOperationAction(ISD::BITCAST,            MVT::v2i32, Expand); | 
|  | 659 | setOperationAction(ISD::BITCAST,            MVT::v1i64, Expand); | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 660 |  | 
| Evan Cheng | 9272253 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 661 | if (!UseSoftFloat && Subtarget->hasSSE1()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 662 | addRegisterClass(MVT::v4f32, X86::VR128RegisterClass); | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 663 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 664 | setOperationAction(ISD::FADD,               MVT::v4f32, Legal); | 
|  | 665 | setOperationAction(ISD::FSUB,               MVT::v4f32, Legal); | 
|  | 666 | setOperationAction(ISD::FMUL,               MVT::v4f32, Legal); | 
|  | 667 | setOperationAction(ISD::FDIV,               MVT::v4f32, Legal); | 
|  | 668 | setOperationAction(ISD::FSQRT,              MVT::v4f32, Legal); | 
|  | 669 | setOperationAction(ISD::FNEG,               MVT::v4f32, Custom); | 
|  | 670 | setOperationAction(ISD::LOAD,               MVT::v4f32, Legal); | 
|  | 671 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v4f32, Custom); | 
|  | 672 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v4f32, Custom); | 
|  | 673 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); | 
|  | 674 | setOperationAction(ISD::SELECT,             MVT::v4f32, Custom); | 
|  | 675 | setOperationAction(ISD::VSETCC,             MVT::v4f32, Custom); | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 676 | } | 
|  | 677 |  | 
| Evan Cheng | 9272253 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 678 | if (!UseSoftFloat && Subtarget->hasSSE2()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 679 | addRegisterClass(MVT::v2f64, X86::VR128RegisterClass); | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 680 |  | 
| Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 681 | // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM | 
|  | 682 | // registers cannot be used even for integer operations. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 683 | addRegisterClass(MVT::v16i8, X86::VR128RegisterClass); | 
|  | 684 | addRegisterClass(MVT::v8i16, X86::VR128RegisterClass); | 
|  | 685 | addRegisterClass(MVT::v4i32, X86::VR128RegisterClass); | 
|  | 686 | addRegisterClass(MVT::v2i64, X86::VR128RegisterClass); | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 687 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 688 | setOperationAction(ISD::ADD,                MVT::v16i8, Legal); | 
|  | 689 | setOperationAction(ISD::ADD,                MVT::v8i16, Legal); | 
|  | 690 | setOperationAction(ISD::ADD,                MVT::v4i32, Legal); | 
|  | 691 | setOperationAction(ISD::ADD,                MVT::v2i64, Legal); | 
|  | 692 | setOperationAction(ISD::MUL,                MVT::v2i64, Custom); | 
|  | 693 | setOperationAction(ISD::SUB,                MVT::v16i8, Legal); | 
|  | 694 | setOperationAction(ISD::SUB,                MVT::v8i16, Legal); | 
|  | 695 | setOperationAction(ISD::SUB,                MVT::v4i32, Legal); | 
|  | 696 | setOperationAction(ISD::SUB,                MVT::v2i64, Legal); | 
|  | 697 | setOperationAction(ISD::MUL,                MVT::v8i16, Legal); | 
|  | 698 | setOperationAction(ISD::FADD,               MVT::v2f64, Legal); | 
|  | 699 | setOperationAction(ISD::FSUB,               MVT::v2f64, Legal); | 
|  | 700 | setOperationAction(ISD::FMUL,               MVT::v2f64, Legal); | 
|  | 701 | setOperationAction(ISD::FDIV,               MVT::v2f64, Legal); | 
|  | 702 | setOperationAction(ISD::FSQRT,              MVT::v2f64, Legal); | 
|  | 703 | setOperationAction(ISD::FNEG,               MVT::v2f64, Custom); | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 704 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 705 | setOperationAction(ISD::VSETCC,             MVT::v2f64, Custom); | 
|  | 706 | setOperationAction(ISD::VSETCC,             MVT::v16i8, Custom); | 
|  | 707 | setOperationAction(ISD::VSETCC,             MVT::v8i16, Custom); | 
|  | 708 | setOperationAction(ISD::VSETCC,             MVT::v4i32, Custom); | 
| Nate Begeman | c2616e4 | 2008-05-12 20:34:32 +0000 | [diff] [blame] | 709 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 710 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v16i8, Custom); | 
|  | 711 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v8i16, Custom); | 
|  | 712 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v8i16, Custom); | 
|  | 713 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4i32, Custom); | 
|  | 714 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4f32, Custom); | 
| Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 715 |  | 
| Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 716 | setOperationAction(ISD::CONCAT_VECTORS,     MVT::v2f64, Custom); | 
|  | 717 | setOperationAction(ISD::CONCAT_VECTORS,     MVT::v2i64, Custom); | 
|  | 718 | setOperationAction(ISD::CONCAT_VECTORS,     MVT::v16i8, Custom); | 
|  | 719 | setOperationAction(ISD::CONCAT_VECTORS,     MVT::v8i16, Custom); | 
|  | 720 | setOperationAction(ISD::CONCAT_VECTORS,     MVT::v4i32, Custom); | 
|  | 721 |  | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 722 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 723 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) { | 
|  | 724 | EVT VT = (MVT::SimpleValueType)i; | 
| Nate Begeman | 844e0f9 | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 725 | // Do not attempt to custom lower non-power-of-2 vectors | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 726 | if (!isPowerOf2_32(VT.getVectorNumElements())) | 
| Nate Begeman | 844e0f9 | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 727 | continue; | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 728 | // Do not attempt to custom lower non-128-bit vectors | 
|  | 729 | if (!VT.is128BitVector()) | 
|  | 730 | continue; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 731 | setOperationAction(ISD::BUILD_VECTOR, | 
|  | 732 | VT.getSimpleVT().SimpleTy, Custom); | 
|  | 733 | setOperationAction(ISD::VECTOR_SHUFFLE, | 
|  | 734 | VT.getSimpleVT().SimpleTy, Custom); | 
|  | 735 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, | 
|  | 736 | VT.getSimpleVT().SimpleTy, Custom); | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 737 | } | 
| Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 738 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 739 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v2f64, Custom); | 
|  | 740 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v2i64, Custom); | 
|  | 741 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v2f64, Custom); | 
|  | 742 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v2i64, Custom); | 
|  | 743 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v2f64, Custom); | 
|  | 744 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom); | 
| Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 745 |  | 
| Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 746 | if (Subtarget->is64Bit()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 747 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v2i64, Custom); | 
|  | 748 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom); | 
| Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 749 | } | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 750 |  | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 751 | // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 752 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) { | 
|  | 753 | MVT::SimpleValueType SVT = (MVT::SimpleValueType)i; | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 754 | EVT VT = SVT; | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 755 |  | 
|  | 756 | // Do not attempt to promote non-128-bit vectors | 
| Chris Lattner | 32b4b5a | 2010-07-05 05:53:14 +0000 | [diff] [blame] | 757 | if (!VT.is128BitVector()) | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 758 | continue; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 759 |  | 
| Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 760 | setOperationAction(ISD::AND,    SVT, Promote); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 761 | AddPromotedToType (ISD::AND,    SVT, MVT::v2i64); | 
| Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 762 | setOperationAction(ISD::OR,     SVT, Promote); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 763 | AddPromotedToType (ISD::OR,     SVT, MVT::v2i64); | 
| Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 764 | setOperationAction(ISD::XOR,    SVT, Promote); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 765 | AddPromotedToType (ISD::XOR,    SVT, MVT::v2i64); | 
| Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 766 | setOperationAction(ISD::LOAD,   SVT, Promote); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 767 | AddPromotedToType (ISD::LOAD,   SVT, MVT::v2i64); | 
| Owen Anderson | d6662ad | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 768 | setOperationAction(ISD::SELECT, SVT, Promote); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 769 | AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64); | 
| Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 770 | } | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 771 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 772 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); | 
| Chris Lattner | d43d00c | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 773 |  | 
| Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 774 | // Custom lower v2i64 and v2f64 selects. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 775 | setOperationAction(ISD::LOAD,               MVT::v2f64, Legal); | 
|  | 776 | setOperationAction(ISD::LOAD,               MVT::v2i64, Legal); | 
|  | 777 | setOperationAction(ISD::SELECT,             MVT::v2f64, Custom); | 
|  | 778 | setOperationAction(ISD::SELECT,             MVT::v2i64, Custom); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 779 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 780 | setOperationAction(ISD::FP_TO_SINT,         MVT::v4i32, Legal); | 
|  | 781 | setOperationAction(ISD::SINT_TO_FP,         MVT::v4i32, Legal); | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 782 | } | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 783 |  | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 784 | if (Subtarget->hasSSE41()) { | 
| Dale Johannesen | 54feef2 | 2010-05-27 20:12:41 +0000 | [diff] [blame] | 785 | setOperationAction(ISD::FFLOOR,             MVT::f32,   Legal); | 
|  | 786 | setOperationAction(ISD::FCEIL,              MVT::f32,   Legal); | 
|  | 787 | setOperationAction(ISD::FTRUNC,             MVT::f32,   Legal); | 
|  | 788 | setOperationAction(ISD::FRINT,              MVT::f32,   Legal); | 
|  | 789 | setOperationAction(ISD::FNEARBYINT,         MVT::f32,   Legal); | 
|  | 790 | setOperationAction(ISD::FFLOOR,             MVT::f64,   Legal); | 
|  | 791 | setOperationAction(ISD::FCEIL,              MVT::f64,   Legal); | 
|  | 792 | setOperationAction(ISD::FTRUNC,             MVT::f64,   Legal); | 
|  | 793 | setOperationAction(ISD::FRINT,              MVT::f64,   Legal); | 
|  | 794 | setOperationAction(ISD::FNEARBYINT,         MVT::f64,   Legal); | 
|  | 795 |  | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 796 | // FIXME: Do we need to handle scalar-to-vector here? | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 797 | setOperationAction(ISD::MUL,                MVT::v4i32, Legal); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 798 |  | 
| Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 799 | // Can turn SHL into an integer multiply. | 
|  | 800 | setOperationAction(ISD::SHL,                MVT::v4i32, Custom); | 
| Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 801 | setOperationAction(ISD::SHL,                MVT::v16i8, Custom); | 
| Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 802 |  | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 803 | // i8 and i16 vectors are custom , because the source register and source | 
|  | 804 | // source memory operand types are not the same width.  f32 vectors are | 
|  | 805 | // custom since the immediate controlling the insert encodes additional | 
|  | 806 | // information. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 807 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v16i8, Custom); | 
|  | 808 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v8i16, Custom); | 
|  | 809 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4i32, Custom); | 
|  | 810 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4f32, Custom); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 811 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 812 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom); | 
|  | 813 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom); | 
|  | 814 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom); | 
|  | 815 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 816 |  | 
|  | 817 | if (Subtarget->is64Bit()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 818 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v2i64, Legal); | 
|  | 819 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 820 | } | 
|  | 821 | } | 
| Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 822 |  | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 823 | if (Subtarget->hasSSE42()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 824 | setOperationAction(ISD::VSETCC,             MVT::v2i64, Custom); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 825 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 826 |  | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 827 | if (!UseSoftFloat && Subtarget->hasAVX()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 828 | addRegisterClass(MVT::v8f32, X86::VR256RegisterClass); | 
|  | 829 | addRegisterClass(MVT::v4f64, X86::VR256RegisterClass); | 
|  | 830 | addRegisterClass(MVT::v8i32, X86::VR256RegisterClass); | 
|  | 831 | addRegisterClass(MVT::v4i64, X86::VR256RegisterClass); | 
| Bruno Cardoso Lopes | 405f11b | 2010-08-10 01:43:16 +0000 | [diff] [blame] | 832 | addRegisterClass(MVT::v32i8, X86::VR256RegisterClass); | 
| David Greene | d94c101 | 2009-06-29 22:50:51 +0000 | [diff] [blame] | 833 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 834 | setOperationAction(ISD::LOAD,               MVT::v8f32, Legal); | 
|  | 835 | setOperationAction(ISD::LOAD,               MVT::v8i32, Legal); | 
|  | 836 | setOperationAction(ISD::LOAD,               MVT::v4f64, Legal); | 
|  | 837 | setOperationAction(ISD::LOAD,               MVT::v4i64, Legal); | 
|  | 838 | setOperationAction(ISD::FADD,               MVT::v8f32, Legal); | 
|  | 839 | setOperationAction(ISD::FSUB,               MVT::v8f32, Legal); | 
|  | 840 | setOperationAction(ISD::FMUL,               MVT::v8f32, Legal); | 
|  | 841 | setOperationAction(ISD::FDIV,               MVT::v8f32, Legal); | 
|  | 842 | setOperationAction(ISD::FSQRT,              MVT::v8f32, Legal); | 
|  | 843 | setOperationAction(ISD::FNEG,               MVT::v8f32, Custom); | 
| Bruno Cardoso Lopes | 8c05a85 | 2010-08-12 02:06:36 +0000 | [diff] [blame] | 844 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v8f32, Custom); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 845 | //setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v8f32, Custom); | 
|  | 846 | //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom); | 
|  | 847 | //setOperationAction(ISD::SELECT,             MVT::v8f32, Custom); | 
|  | 848 | //setOperationAction(ISD::VSETCC,             MVT::v8f32, Custom); | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 849 |  | 
|  | 850 | // Operations to consider commented out -v16i16 v32i8 | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 851 | //setOperationAction(ISD::ADD,                MVT::v16i16, Legal); | 
|  | 852 | setOperationAction(ISD::ADD,                MVT::v8i32, Custom); | 
|  | 853 | setOperationAction(ISD::ADD,                MVT::v4i64, Custom); | 
|  | 854 | //setOperationAction(ISD::SUB,                MVT::v32i8, Legal); | 
|  | 855 | //setOperationAction(ISD::SUB,                MVT::v16i16, Legal); | 
|  | 856 | setOperationAction(ISD::SUB,                MVT::v8i32, Custom); | 
|  | 857 | setOperationAction(ISD::SUB,                MVT::v4i64, Custom); | 
|  | 858 | //setOperationAction(ISD::MUL,                MVT::v16i16, Legal); | 
|  | 859 | setOperationAction(ISD::FADD,               MVT::v4f64, Legal); | 
|  | 860 | setOperationAction(ISD::FSUB,               MVT::v4f64, Legal); | 
|  | 861 | setOperationAction(ISD::FMUL,               MVT::v4f64, Legal); | 
|  | 862 | setOperationAction(ISD::FDIV,               MVT::v4f64, Legal); | 
|  | 863 | setOperationAction(ISD::FSQRT,              MVT::v4f64, Legal); | 
|  | 864 | setOperationAction(ISD::FNEG,               MVT::v4f64, Custom); | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 865 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 866 | setOperationAction(ISD::VSETCC,             MVT::v4f64, Custom); | 
|  | 867 | // setOperationAction(ISD::VSETCC,             MVT::v32i8, Custom); | 
|  | 868 | // setOperationAction(ISD::VSETCC,             MVT::v16i16, Custom); | 
|  | 869 | setOperationAction(ISD::VSETCC,             MVT::v8i32, Custom); | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 870 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 871 | // setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v32i8, Custom); | 
|  | 872 | // setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v16i16, Custom); | 
|  | 873 | // setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v16i16, Custom); | 
|  | 874 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v8i32, Custom); | 
|  | 875 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v8f32, Custom); | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 876 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 877 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v4f64, Custom); | 
|  | 878 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v4i64, Custom); | 
|  | 879 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v4f64, Custom); | 
|  | 880 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v4i64, Custom); | 
|  | 881 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4f64, Custom); | 
|  | 882 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom); | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 883 |  | 
|  | 884 | #if 0 | 
|  | 885 | // Not sure we want to do this since there are no 256-bit integer | 
|  | 886 | // operations in AVX | 
|  | 887 |  | 
|  | 888 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. | 
|  | 889 | // This includes 256-bit vectors | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 890 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) { | 
|  | 891 | EVT VT = (MVT::SimpleValueType)i; | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 892 |  | 
|  | 893 | // Do not attempt to custom lower non-power-of-2 vectors | 
|  | 894 | if (!isPowerOf2_32(VT.getVectorNumElements())) | 
|  | 895 | continue; | 
|  | 896 |  | 
|  | 897 | setOperationAction(ISD::BUILD_VECTOR,       VT, Custom); | 
|  | 898 | setOperationAction(ISD::VECTOR_SHUFFLE,     VT, Custom); | 
|  | 899 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); | 
|  | 900 | } | 
|  | 901 |  | 
|  | 902 | if (Subtarget->is64Bit()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 903 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4i64, Custom); | 
|  | 904 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 905 | } | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 906 | #endif | 
|  | 907 |  | 
|  | 908 | #if 0 | 
|  | 909 | // Not sure we want to do this since there are no 256-bit integer | 
|  | 910 | // operations in AVX | 
|  | 911 |  | 
|  | 912 | // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64. | 
|  | 913 | // Including 256-bit vectors | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 914 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) { | 
|  | 915 | EVT VT = (MVT::SimpleValueType)i; | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 916 |  | 
|  | 917 | if (!VT.is256BitVector()) { | 
|  | 918 | continue; | 
|  | 919 | } | 
|  | 920 | setOperationAction(ISD::AND,    VT, Promote); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 921 | AddPromotedToType (ISD::AND,    VT, MVT::v4i64); | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 922 | setOperationAction(ISD::OR,     VT, Promote); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 923 | AddPromotedToType (ISD::OR,     VT, MVT::v4i64); | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 924 | setOperationAction(ISD::XOR,    VT, Promote); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 925 | AddPromotedToType (ISD::XOR,    VT, MVT::v4i64); | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 926 | setOperationAction(ISD::LOAD,   VT, Promote); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 927 | AddPromotedToType (ISD::LOAD,   VT, MVT::v4i64); | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 928 | setOperationAction(ISD::SELECT, VT, Promote); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 929 | AddPromotedToType (ISD::SELECT, VT, MVT::v4i64); | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 930 | } | 
|  | 931 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 932 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); | 
| David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 933 | #endif | 
|  | 934 | } | 
|  | 935 |  | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 936 | // We want to custom lower some of our intrinsics. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 937 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 938 |  | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 939 | // Add/Sub/Mul with overflow operations are custom lowered. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 940 | setOperationAction(ISD::SADDO, MVT::i32, Custom); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 941 | setOperationAction(ISD::UADDO, MVT::i32, Custom); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 942 | setOperationAction(ISD::SSUBO, MVT::i32, Custom); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 943 | setOperationAction(ISD::USUBO, MVT::i32, Custom); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 944 | setOperationAction(ISD::SMULO, MVT::i32, Custom); | 
| Dan Gohman | 71c62a2 | 2010-06-02 19:13:40 +0000 | [diff] [blame] | 945 |  | 
| Eli Friedman | 962f549 | 2010-06-02 19:35:46 +0000 | [diff] [blame] | 946 | // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't | 
|  | 947 | // handle type legalization for these operations here. | 
| Dan Gohman | 71c62a2 | 2010-06-02 19:13:40 +0000 | [diff] [blame] | 948 | // | 
| Eli Friedman | 962f549 | 2010-06-02 19:35:46 +0000 | [diff] [blame] | 949 | // FIXME: We really should do custom legalization for addition and | 
|  | 950 | // subtraction on x86-32 once PR3203 is fixed.  We really can't do much better | 
|  | 951 | // than generic legalization for 64-bit multiplication-with-overflow, though. | 
| Eli Friedman | a993f0a | 2010-06-02 00:27:18 +0000 | [diff] [blame] | 952 | if (Subtarget->is64Bit()) { | 
|  | 953 | setOperationAction(ISD::SADDO, MVT::i64, Custom); | 
|  | 954 | setOperationAction(ISD::UADDO, MVT::i64, Custom); | 
|  | 955 | setOperationAction(ISD::SSUBO, MVT::i64, Custom); | 
|  | 956 | setOperationAction(ISD::USUBO, MVT::i64, Custom); | 
|  | 957 | setOperationAction(ISD::SMULO, MVT::i64, Custom); | 
|  | 958 | } | 
| Bill Wendling | 41ea7e7 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 959 |  | 
| Evan Cheng | d54f2d5 | 2009-03-31 19:38:51 +0000 | [diff] [blame] | 960 | if (!Subtarget->is64Bit()) { | 
|  | 961 | // These libcalls are not available in 32-bit. | 
|  | 962 | setLibcallName(RTLIB::SHL_I128, 0); | 
|  | 963 | setLibcallName(RTLIB::SRL_I128, 0); | 
|  | 964 | setLibcallName(RTLIB::SRA_I128, 0); | 
|  | 965 | } | 
|  | 966 |  | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 967 | // We have target-specific dag combine patterns for the following nodes: | 
|  | 968 | setTargetDAGCombine(ISD::VECTOR_SHUFFLE); | 
| Dan Gohman | 1bbf72b | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 969 | setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT); | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 970 | setTargetDAGCombine(ISD::BUILD_VECTOR); | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 971 | setTargetDAGCombine(ISD::SELECT); | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 972 | setTargetDAGCombine(ISD::SHL); | 
|  | 973 | setTargetDAGCombine(ISD::SRA); | 
|  | 974 | setTargetDAGCombine(ISD::SRL); | 
| Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 975 | setTargetDAGCombine(ISD::OR); | 
| Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 976 | setTargetDAGCombine(ISD::STORE); | 
| Evan Cheng | 2e489c4 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 977 | setTargetDAGCombine(ISD::ZERO_EXTEND); | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 978 | if (Subtarget->is64Bit()) | 
|  | 979 | setTargetDAGCombine(ISD::MUL); | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 980 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 981 | computeRegisterProperties(); | 
|  | 982 |  | 
| Evan Cheng | 87ed716 | 2006-02-14 08:25:08 +0000 | [diff] [blame] | 983 | // FIXME: These should be based on subtarget info. Plus, the values should | 
|  | 984 | // be smaller when we are in optimizing for size mode. | 
| Dan Gohman | 87060f5 | 2008-06-30 21:00:56 +0000 | [diff] [blame] | 985 | maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores | 
| Evan Cheng | 255f20f | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 986 | maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores | 
| Dan Gohman | 87060f5 | 2008-06-30 21:00:56 +0000 | [diff] [blame] | 987 | maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores | 
| Evan Cheng | fb8075d | 2008-02-28 00:43:03 +0000 | [diff] [blame] | 988 | setPrefLoopAlignment(16); | 
| Evan Cheng | 6ebf7bc | 2009-05-13 21:42:09 +0000 | [diff] [blame] | 989 | benefitFromCodePlacementOpt = true; | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 990 | } | 
|  | 991 |  | 
| Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 992 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 993 | MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const { | 
|  | 994 | return MVT::i8; | 
| Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 995 | } | 
|  | 996 |  | 
|  | 997 |  | 
| Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 998 | /// getMaxByValAlign - Helper for getByValTypeAlignment to determine | 
|  | 999 | /// the desired ByVal argument alignment. | 
|  | 1000 | static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) { | 
|  | 1001 | if (MaxAlign == 16) | 
|  | 1002 | return; | 
|  | 1003 | if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) { | 
|  | 1004 | if (VTy->getBitWidth() == 128) | 
|  | 1005 | MaxAlign = 16; | 
| Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1006 | } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { | 
|  | 1007 | unsigned EltAlign = 0; | 
|  | 1008 | getMaxByValAlign(ATy->getElementType(), EltAlign); | 
|  | 1009 | if (EltAlign > MaxAlign) | 
|  | 1010 | MaxAlign = EltAlign; | 
|  | 1011 | } else if (const StructType *STy = dyn_cast<StructType>(Ty)) { | 
|  | 1012 | for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) { | 
|  | 1013 | unsigned EltAlign = 0; | 
|  | 1014 | getMaxByValAlign(STy->getElementType(i), EltAlign); | 
|  | 1015 | if (EltAlign > MaxAlign) | 
|  | 1016 | MaxAlign = EltAlign; | 
|  | 1017 | if (MaxAlign == 16) | 
|  | 1018 | break; | 
|  | 1019 | } | 
|  | 1020 | } | 
|  | 1021 | return; | 
|  | 1022 | } | 
|  | 1023 |  | 
|  | 1024 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate | 
|  | 1025 | /// function arguments in the caller parameter area. For X86, aggregates | 
| Dale Johannesen | 0c19187 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 1026 | /// that contain SSE vectors are placed at 16-byte boundaries while the rest | 
|  | 1027 | /// are at 4-byte boundaries. | 
| Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1028 | unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const { | 
| Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 1029 | if (Subtarget->is64Bit()) { | 
|  | 1030 | // Max of 8 and alignment of type. | 
| Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 1031 | unsigned TyAlign = TD->getABITypeAlignment(Ty); | 
| Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 1032 | if (TyAlign > 8) | 
|  | 1033 | return TyAlign; | 
|  | 1034 | return 8; | 
|  | 1035 | } | 
|  | 1036 |  | 
| Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1037 | unsigned Align = 4; | 
| Dale Johannesen | 0c19187 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 1038 | if (Subtarget->hasSSE1()) | 
|  | 1039 | getMaxByValAlign(Ty, Align); | 
| Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1040 | return Align; | 
|  | 1041 | } | 
| Chris Lattner | 2b02a44 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 1042 |  | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1043 | /// getOptimalMemOpType - Returns the target specific optimal type for load | 
| Evan Cheng | c3b0c34 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1044 | /// and store operations as a result of memset, memcpy, and memmove | 
|  | 1045 | /// lowering. If DstAlign is zero that means it's safe to destination | 
|  | 1046 | /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it | 
|  | 1047 | /// means there isn't a need to check it against alignment requirement, | 
|  | 1048 | /// probably because the source does not need to be loaded. If | 
|  | 1049 | /// 'NonScalarIntSafe' is true, that means it's safe to return a | 
|  | 1050 | /// non-scalar-integer type, e.g. empty string source, constant, or loaded | 
|  | 1051 | /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is | 
|  | 1052 | /// constant so it does not need to be loaded. | 
| Dan Gohman | 37f32ee | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 1053 | /// It returns EVT::Other if the type should be determined using generic | 
|  | 1054 | /// target-independent logic. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1055 | EVT | 
| Evan Cheng | 255f20f | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1056 | X86TargetLowering::getOptimalMemOpType(uint64_t Size, | 
|  | 1057 | unsigned DstAlign, unsigned SrcAlign, | 
| Evan Cheng | f28f8bc | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 1058 | bool NonScalarIntSafe, | 
| Evan Cheng | c3b0c34 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1059 | bool MemcpyStrSrc, | 
| Dan Gohman | 37f32ee | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 1060 | MachineFunction &MF) const { | 
| Chris Lattner | 4002a1b | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 1061 | // FIXME: This turns off use of xmm stores for memset/memcpy on targets like | 
|  | 1062 | // linux.  This is because the stack realignment code can't handle certain | 
|  | 1063 | // cases like PR2962.  This should be removed when PR2962 is fixed. | 
| Dan Gohman | 37f32ee | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 1064 | const Function *F = MF.getFunction(); | 
| Evan Cheng | f28f8bc | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 1065 | if (NonScalarIntSafe && | 
|  | 1066 | !F->hasFnAttr(Attribute::NoImplicitFloat)) { | 
| Evan Cheng | 255f20f | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1067 | if (Size >= 16 && | 
|  | 1068 | (Subtarget->isUnalignedMemAccessFast() || | 
| Chandler Carruth | ae1d41c | 2010-04-02 01:31:24 +0000 | [diff] [blame] | 1069 | ((DstAlign == 0 || DstAlign >= 16) && | 
|  | 1070 | (SrcAlign == 0 || SrcAlign >= 16))) && | 
| Evan Cheng | 255f20f | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1071 | Subtarget->getStackAlignment() >= 16) { | 
|  | 1072 | if (Subtarget->hasSSE2()) | 
|  | 1073 | return MVT::v4i32; | 
| Evan Cheng | f28f8bc | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 1074 | if (Subtarget->hasSSE1()) | 
| Evan Cheng | 255f20f | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1075 | return MVT::v4f32; | 
| Evan Cheng | c3b0c34 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1076 | } else if (!MemcpyStrSrc && Size >= 8 && | 
| Evan Cheng | 3ea9755 | 2010-04-01 20:27:45 +0000 | [diff] [blame] | 1077 | !Subtarget->is64Bit() && | 
| Evan Cheng | 255f20f | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1078 | Subtarget->getStackAlignment() >= 8 && | 
| Evan Cheng | c3b0c34 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1079 | Subtarget->hasSSE2()) { | 
|  | 1080 | // Do not use f64 to lower memcpy if source is string constant. It's | 
|  | 1081 | // better to use i32 to avoid the loads. | 
| Evan Cheng | 255f20f | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1082 | return MVT::f64; | 
| Evan Cheng | c3b0c34 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1083 | } | 
| Chris Lattner | 4002a1b | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 1084 | } | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1085 | if (Subtarget->is64Bit() && Size >= 8) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1086 | return MVT::i64; | 
|  | 1087 | return MVT::i32; | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1088 | } | 
|  | 1089 |  | 
| Chris Lattner | 5e1df8d | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 1090 | /// getJumpTableEncoding - Return the entry encoding for a jump table in the | 
|  | 1091 | /// current function.  The returned value is a member of the | 
|  | 1092 | /// MachineJumpTableInfo::JTEntryKind enum. | 
|  | 1093 | unsigned X86TargetLowering::getJumpTableEncoding() const { | 
|  | 1094 | // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF | 
|  | 1095 | // symbol. | 
|  | 1096 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
|  | 1097 | Subtarget->isPICStyleGOT()) | 
| Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 1098 | return MachineJumpTableInfo::EK_Custom32; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 1099 |  | 
| Chris Lattner | 5e1df8d | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 1100 | // Otherwise, use the normal jump table encoding heuristics. | 
|  | 1101 | return TargetLowering::getJumpTableEncoding(); | 
|  | 1102 | } | 
|  | 1103 |  | 
| Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 1104 | const MCExpr * | 
|  | 1105 | X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI, | 
|  | 1106 | const MachineBasicBlock *MBB, | 
|  | 1107 | unsigned uid,MCContext &Ctx) const{ | 
|  | 1108 | assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
|  | 1109 | Subtarget->isPICStyleGOT()); | 
|  | 1110 | // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF | 
|  | 1111 | // entries. | 
| Daniel Dunbar | 4e815f8 | 2010-03-15 23:51:06 +0000 | [diff] [blame] | 1112 | return MCSymbolRefExpr::Create(MBB->getSymbol(), | 
|  | 1113 | MCSymbolRefExpr::VK_GOTOFF, Ctx); | 
| Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 1114 | } | 
|  | 1115 |  | 
| Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1116 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC | 
|  | 1117 | /// jumptable. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1118 | SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table, | 
| Chris Lattner | 589c6f6 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 1119 | SelectionDAG &DAG) const { | 
| Chris Lattner | e4df756 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 1120 | if (!Subtarget->is64Bit()) | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1121 | // This doesn't have DebugLoc associated with it, but is not really the | 
|  | 1122 | // same as a Register. | 
| Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 1123 | return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy()); | 
| Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1124 | return Table; | 
|  | 1125 | } | 
|  | 1126 |  | 
| Chris Lattner | 589c6f6 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 1127 | /// getPICJumpTableRelocBaseExpr - This returns the relocation base for the | 
|  | 1128 | /// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an | 
|  | 1129 | /// MCExpr. | 
|  | 1130 | const MCExpr *X86TargetLowering:: | 
|  | 1131 | getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI, | 
|  | 1132 | MCContext &Ctx) const { | 
|  | 1133 | // X86-64 uses RIP relative addressing based on the jump table label. | 
|  | 1134 | if (Subtarget->isPICStyleRIPRel()) | 
|  | 1135 | return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx); | 
|  | 1136 |  | 
|  | 1137 | // Otherwise, the reference is relative to the PIC base. | 
| Chris Lattner | 142b531 | 2010-11-14 22:48:15 +0000 | [diff] [blame] | 1138 | return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx); | 
| Chris Lattner | 589c6f6 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 1139 | } | 
|  | 1140 |  | 
| Bill Wendling | b4202b8 | 2009-07-01 18:50:55 +0000 | [diff] [blame] | 1141 | /// getFunctionAlignment - Return the Log2 alignment of this function. | 
| Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 1142 | unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const { | 
| Dan Gohman | 25103a2 | 2009-08-18 00:20:06 +0000 | [diff] [blame] | 1143 | return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4; | 
| Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 1144 | } | 
|  | 1145 |  | 
| Evan Cheng | dee8101 | 2010-07-26 21:50:05 +0000 | [diff] [blame] | 1146 | std::pair<const TargetRegisterClass*, uint8_t> | 
|  | 1147 | X86TargetLowering::findRepresentativeClass(EVT VT) const{ | 
|  | 1148 | const TargetRegisterClass *RRC = 0; | 
|  | 1149 | uint8_t Cost = 1; | 
|  | 1150 | switch (VT.getSimpleVT().SimpleTy) { | 
|  | 1151 | default: | 
|  | 1152 | return TargetLowering::findRepresentativeClass(VT); | 
|  | 1153 | case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64: | 
|  | 1154 | RRC = (Subtarget->is64Bit() | 
|  | 1155 | ? X86::GR64RegisterClass : X86::GR32RegisterClass); | 
|  | 1156 | break; | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 1157 | case MVT::x86mmx: | 
| Evan Cheng | dee8101 | 2010-07-26 21:50:05 +0000 | [diff] [blame] | 1158 | RRC = X86::VR64RegisterClass; | 
|  | 1159 | break; | 
|  | 1160 | case MVT::f32: case MVT::f64: | 
|  | 1161 | case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64: | 
|  | 1162 | case MVT::v4f32: case MVT::v2f64: | 
|  | 1163 | case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32: | 
|  | 1164 | case MVT::v4f64: | 
|  | 1165 | RRC = X86::VR128RegisterClass; | 
|  | 1166 | break; | 
|  | 1167 | } | 
|  | 1168 | return std::make_pair(RRC, Cost); | 
|  | 1169 | } | 
|  | 1170 |  | 
| Evan Cheng | 70017e4 | 2010-07-24 00:39:05 +0000 | [diff] [blame] | 1171 | unsigned | 
|  | 1172 | X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC, | 
|  | 1173 | MachineFunction &MF) const { | 
| Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 1174 | const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo(); | 
|  | 1175 |  | 
|  | 1176 | unsigned FPDiff = TFI->hasFP(MF) ? 1 : 0; | 
| Evan Cheng | 70017e4 | 2010-07-24 00:39:05 +0000 | [diff] [blame] | 1177 | switch (RC->getID()) { | 
|  | 1178 | default: | 
|  | 1179 | return 0; | 
|  | 1180 | case X86::GR32RegClassID: | 
|  | 1181 | return 4 - FPDiff; | 
|  | 1182 | case X86::GR64RegClassID: | 
|  | 1183 | return 8 - FPDiff; | 
|  | 1184 | case X86::VR128RegClassID: | 
|  | 1185 | return Subtarget->is64Bit() ? 10 : 4; | 
|  | 1186 | case X86::VR64RegClassID: | 
|  | 1187 | return 4; | 
|  | 1188 | } | 
|  | 1189 | } | 
|  | 1190 |  | 
| Eric Christopher | f7a0c7b | 2010-07-06 05:18:56 +0000 | [diff] [blame] | 1191 | bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace, | 
|  | 1192 | unsigned &Offset) const { | 
|  | 1193 | if (!Subtarget->isTargetLinux()) | 
|  | 1194 | return false; | 
|  | 1195 |  | 
|  | 1196 | if (Subtarget->is64Bit()) { | 
|  | 1197 | // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs: | 
|  | 1198 | Offset = 0x28; | 
|  | 1199 | if (getTargetMachine().getCodeModel() == CodeModel::Kernel) | 
|  | 1200 | AddressSpace = 256; | 
|  | 1201 | else | 
|  | 1202 | AddressSpace = 257; | 
|  | 1203 | } else { | 
|  | 1204 | // %gs:0x14 on i386 | 
|  | 1205 | Offset = 0x14; | 
|  | 1206 | AddressSpace = 256; | 
|  | 1207 | } | 
|  | 1208 | return true; | 
|  | 1209 | } | 
|  | 1210 |  | 
|  | 1211 |  | 
| Chris Lattner | 2b02a44 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 1212 | //===----------------------------------------------------------------------===// | 
|  | 1213 | //               Return Value Calling Convention Implementation | 
|  | 1214 | //===----------------------------------------------------------------------===// | 
|  | 1215 |  | 
| Chris Lattner | 59ed56b | 2007-02-28 04:55:35 +0000 | [diff] [blame] | 1216 | #include "X86GenCallingConv.inc" | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1217 |  | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 1218 | bool | 
| Kenneth Uildriks | b4997ae | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 1219 | X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg, | 
| Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1220 | const SmallVectorImpl<ISD::OutputArg> &Outs, | 
| Dan Gohman | c9af33c | 2010-07-06 22:19:37 +0000 | [diff] [blame] | 1221 | LLVMContext &Context) const { | 
| Kenneth Uildriks | b4997ae | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 1222 | SmallVector<CCValAssign, 16> RVLocs; | 
|  | 1223 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), | 
| Dan Gohman | c9af33c | 2010-07-06 22:19:37 +0000 | [diff] [blame] | 1224 | RVLocs, Context); | 
| Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1225 | return CCInfo.CheckReturn(Outs, RetCC_X86); | 
| Kenneth Uildriks | b4997ae | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 1226 | } | 
|  | 1227 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1228 | SDValue | 
|  | 1229 | X86TargetLowering::LowerReturn(SDValue Chain, | 
| Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1230 | CallingConv::ID CallConv, bool isVarArg, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1231 | const SmallVectorImpl<ISD::OutputArg> &Outs, | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1232 | const SmallVectorImpl<SDValue> &OutVals, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1233 | DebugLoc dl, SelectionDAG &DAG) const { | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1234 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1235 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1236 |  | 
| Chris Lattner | 9774c91 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 1237 | SmallVector<CCValAssign, 16> RVLocs; | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1238 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), | 
|  | 1239 | RVLocs, *DAG.getContext()); | 
|  | 1240 | CCInfo.AnalyzeReturn(Outs, RetCC_X86); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1241 |  | 
| Evan Cheng | dcea163 | 2010-02-04 02:40:39 +0000 | [diff] [blame] | 1242 | // Add the regs to the liveout set for the function. | 
|  | 1243 | MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); | 
|  | 1244 | for (unsigned i = 0; i != RVLocs.size(); ++i) | 
|  | 1245 | if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg())) | 
|  | 1246 | MRI.addLiveOut(RVLocs[i].getLocReg()); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1247 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1248 | SDValue Flag; | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1249 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1250 | SmallVector<SDValue, 6> RetOps; | 
| Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1251 | RetOps.push_back(Chain); // Operand #0 = Chain (updated below) | 
|  | 1252 | // Operand #1 = Bytes To Pop | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1253 | RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(), | 
|  | 1254 | MVT::i16)); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1255 |  | 
| Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1256 | // Copy the result values into the output registers. | 
| Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1257 | for (unsigned i = 0; i != RVLocs.size(); ++i) { | 
|  | 1258 | CCValAssign &VA = RVLocs[i]; | 
|  | 1259 | assert(VA.isRegLoc() && "Can only return in registers!"); | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1260 | SDValue ValToCopy = OutVals[i]; | 
| Dale Johannesen | c76d23f | 2010-07-23 00:30:35 +0000 | [diff] [blame] | 1261 | EVT ValVT = ValToCopy.getValueType(); | 
|  | 1262 |  | 
| Dale Johannesen | c451051 | 2010-09-24 19:05:48 +0000 | [diff] [blame] | 1263 | // If this is x86-64, and we disabled SSE, we can't return FP values, | 
|  | 1264 | // or SSE or MMX vectors. | 
|  | 1265 | if ((ValVT == MVT::f32 || ValVT == MVT::f64 || | 
|  | 1266 | VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) && | 
|  | 1267 | (Subtarget->is64Bit() && !Subtarget->hasSSE1())) { | 
| Dale Johannesen | c76d23f | 2010-07-23 00:30:35 +0000 | [diff] [blame] | 1268 | report_fatal_error("SSE register return with SSE disabled"); | 
|  | 1269 | } | 
|  | 1270 | // Likewise we can't return F64 values with SSE1 only.  gcc does so, but | 
|  | 1271 | // llvm-gcc has never done it right and no one has noticed, so this | 
|  | 1272 | // should be OK for now. | 
|  | 1273 | if (ValVT == MVT::f64 && | 
| Chris Lattner | 8306968 | 2010-08-26 05:51:22 +0000 | [diff] [blame] | 1274 | (Subtarget->is64Bit() && !Subtarget->hasSSE2())) | 
| Dale Johannesen | c76d23f | 2010-07-23 00:30:35 +0000 | [diff] [blame] | 1275 | report_fatal_error("SSE2 register return with SSE2 disabled"); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1276 |  | 
| Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1277 | // Returns in ST0/ST1 are handled specially: these are pushed as operands to | 
|  | 1278 | // the RET instruction and handled by the FP Stackifier. | 
| Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1279 | if (VA.getLocReg() == X86::ST0 || | 
|  | 1280 | VA.getLocReg() == X86::ST1) { | 
| Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1281 | // If this is a copy from an xmm register to ST(0), use an FPExtend to | 
|  | 1282 | // change the value to the FP stack register class. | 
| Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1283 | if (isScalarFPTypeInSSEReg(VA.getValVT())) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1284 | ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy); | 
| Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1285 | RetOps.push_back(ValToCopy); | 
|  | 1286 | // Don't emit a copytoreg. | 
|  | 1287 | continue; | 
|  | 1288 | } | 
| Dale Johannesen | a68f901 | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 1289 |  | 
| Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1290 | // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64 | 
|  | 1291 | // which is returned in RAX / RDX. | 
| Evan Cheng | 6140a8b | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1292 | if (Subtarget->is64Bit()) { | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 1293 | if (ValVT == MVT::x86mmx) { | 
| Chris Lattner | 97a2a56 | 2010-08-26 05:24:29 +0000 | [diff] [blame] | 1294 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) { | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1295 | ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy); | 
| Eric Christopher | 90eb402 | 2010-07-22 00:26:08 +0000 | [diff] [blame] | 1296 | ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, | 
|  | 1297 | ValToCopy); | 
| Chris Lattner | 97a2a56 | 2010-08-26 05:24:29 +0000 | [diff] [blame] | 1298 | // If we don't have SSE2 available, convert to v4f32 so the generated | 
|  | 1299 | // register is legal. | 
|  | 1300 | if (!Subtarget->hasSSE2()) | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1301 | ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy); | 
| Chris Lattner | 97a2a56 | 2010-08-26 05:24:29 +0000 | [diff] [blame] | 1302 | } | 
| Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1303 | } | 
| Evan Cheng | 6140a8b | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1304 | } | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 1305 |  | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1306 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag); | 
| Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1307 | Flag = Chain.getValue(1); | 
|  | 1308 | } | 
| Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1309 |  | 
|  | 1310 | // The x86-64 ABI for returning structs by value requires that we copy | 
|  | 1311 | // the sret argument into %rax for the return. We saved the argument into | 
|  | 1312 | // a virtual register in the entry block, so now we copy the value out | 
|  | 1313 | // and into %rax. | 
|  | 1314 | if (Subtarget->is64Bit() && | 
|  | 1315 | DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { | 
|  | 1316 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1317 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
|  | 1318 | unsigned Reg = FuncInfo->getSRetReturnReg(); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 1319 | assert(Reg && | 
| Zhongxing Xu | c2798a1 | 2010-05-26 08:10:02 +0000 | [diff] [blame] | 1320 | "SRetReturnReg should have been set in LowerFormalArguments()."); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1321 | SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy()); | 
| Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1322 |  | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1323 | Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag); | 
| Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1324 | Flag = Chain.getValue(1); | 
| Dan Gohman | 0032681 | 2009-10-12 16:36:12 +0000 | [diff] [blame] | 1325 |  | 
|  | 1326 | // RAX now acts like a return value. | 
| Evan Cheng | dcea163 | 2010-02-04 02:40:39 +0000 | [diff] [blame] | 1327 | MRI.addLiveOut(X86::RAX); | 
| Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1328 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1329 |  | 
| Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1330 | RetOps[0] = Chain;  // Update chain. | 
|  | 1331 |  | 
|  | 1332 | // Add the flag if we have it. | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1333 | if (Flag.getNode()) | 
| Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1334 | RetOps.push_back(Flag); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1335 |  | 
|  | 1336 | return DAG.getNode(X86ISD::RET_FLAG, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1337 | MVT::Other, &RetOps[0], RetOps.size()); | 
| Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1338 | } | 
|  | 1339 |  | 
| Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1340 | bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const { | 
|  | 1341 | if (N->getNumValues() != 1) | 
|  | 1342 | return false; | 
|  | 1343 | if (!N->hasNUsesOfValue(1, 0)) | 
|  | 1344 | return false; | 
|  | 1345 |  | 
|  | 1346 | SDNode *Copy = *N->use_begin(); | 
| Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 1347 | if (Copy->getOpcode() != ISD::CopyToReg && | 
|  | 1348 | Copy->getOpcode() != ISD::FP_EXTEND) | 
| Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1349 | return false; | 
| Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 1350 |  | 
|  | 1351 | bool HasRet = false; | 
| Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1352 | for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end(); | 
| Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 1353 | UI != UE; ++UI) { | 
| Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1354 | if (UI->getOpcode() != X86ISD::RET_FLAG) | 
|  | 1355 | return false; | 
| Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 1356 | HasRet = true; | 
|  | 1357 | } | 
| Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1358 |  | 
| Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 1359 | return HasRet; | 
| Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 1360 | } | 
|  | 1361 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1362 | /// LowerCallResult - Lower the result values of a call into the | 
|  | 1363 | /// appropriate copies out of appropriate physical registers. | 
|  | 1364 | /// | 
|  | 1365 | SDValue | 
|  | 1366 | X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag, | 
| Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1367 | CallingConv::ID CallConv, bool isVarArg, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1368 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
|  | 1369 | DebugLoc dl, SelectionDAG &DAG, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1370 | SmallVectorImpl<SDValue> &InVals) const { | 
| Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1371 |  | 
| Chris Lattner | e32bbf6 | 2007-02-28 07:09:55 +0000 | [diff] [blame] | 1372 | // Assign locations to each value returned by this call. | 
| Chris Lattner | 9774c91 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 1373 | SmallVector<CCValAssign, 16> RVLocs; | 
| Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1374 | bool Is64Bit = Subtarget->is64Bit(); | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1375 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), | 
| Owen Anderson | e922c02 | 2009-07-22 00:24:57 +0000 | [diff] [blame] | 1376 | RVLocs, *DAG.getContext()); | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1377 | CCInfo.AnalyzeCallResult(Ins, RetCC_X86); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1378 |  | 
| Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1379 | // Copy all of the result registers out of their specified physreg. | 
| Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1380 | for (unsigned i = 0; i != RVLocs.size(); ++i) { | 
| Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1381 | CCValAssign &VA = RVLocs[i]; | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1382 | EVT CopyVT = VA.getValVT(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1383 |  | 
| Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1384 | // If this is x86-64, and we disabled SSE, we can't return FP values | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1385 | if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) && | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1386 | ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) { | 
| Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 1387 | report_fatal_error("SSE register return with SSE disabled"); | 
| Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1388 | } | 
|  | 1389 |  | 
| Evan Cheng | 79fb3b4 | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1390 | SDValue Val; | 
| Jakob Stoklund Olesen | d737fca | 2010-07-10 04:04:25 +0000 | [diff] [blame] | 1391 |  | 
|  | 1392 | // If this is a call to a function that returns an fp value on the floating | 
|  | 1393 | // point stack, we must guarantee the the value is popped from the stack, so | 
|  | 1394 | // a CopyFromReg is not good enough - the copy instruction may be eliminated | 
|  | 1395 | // if the return value is not used. We use the FpGET_ST0 instructions | 
|  | 1396 | // instead. | 
|  | 1397 | if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) { | 
|  | 1398 | // If we prefer to use the value in xmm registers, copy it out as f80 and | 
|  | 1399 | // use a truncate to move it from fp stack reg to xmm reg. | 
|  | 1400 | if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80; | 
|  | 1401 | bool isST0 = VA.getLocReg() == X86::ST0; | 
|  | 1402 | unsigned Opc = 0; | 
|  | 1403 | if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32; | 
|  | 1404 | if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64; | 
|  | 1405 | if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80; | 
|  | 1406 | SDValue Ops[] = { Chain, InFlag }; | 
|  | 1407 | Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag, | 
|  | 1408 | Ops, 2), 1); | 
|  | 1409 | Val = Chain.getValue(0); | 
|  | 1410 |  | 
|  | 1411 | // Round the f80 to the right size, which also moves it to the appropriate | 
|  | 1412 | // xmm register. | 
|  | 1413 | if (CopyVT != VA.getValVT()) | 
|  | 1414 | Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val, | 
|  | 1415 | // This truncation won't change the value. | 
|  | 1416 | DAG.getIntPtrConstant(1)); | 
|  | 1417 | } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) { | 
| Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1418 | // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64. | 
|  | 1419 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) { | 
|  | 1420 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1421 | MVT::v2i64, InFlag).getValue(1); | 
| Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1422 | Val = Chain.getValue(0); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1423 | Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, | 
|  | 1424 | Val, DAG.getConstant(0, MVT::i64)); | 
| Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1425 | } else { | 
|  | 1426 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1427 | MVT::i64, InFlag).getValue(1); | 
| Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1428 | Val = Chain.getValue(0); | 
|  | 1429 | } | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1430 | Val = DAG.getNode(ISD::BITCAST, dl, CopyVT, Val); | 
| Evan Cheng | 79fb3b4 | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1431 | } else { | 
|  | 1432 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | 
|  | 1433 | CopyVT, InFlag).getValue(1); | 
|  | 1434 | Val = Chain.getValue(0); | 
|  | 1435 | } | 
| Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1436 | InFlag = Chain.getValue(2); | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1437 | InVals.push_back(Val); | 
| Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1438 | } | 
| Duncan Sands | 4bdcb61 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1439 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1440 | return Chain; | 
| Chris Lattner | 2b02a44 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 1441 | } | 
|  | 1442 |  | 
|  | 1443 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1444 | //===----------------------------------------------------------------------===// | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1445 | //                C & StdCall & Fast Calling Convention implementation | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1446 | //===----------------------------------------------------------------------===// | 
| Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1447 | //  StdCall calling convention seems to be standard for many Windows' API | 
|  | 1448 | //  routines and around. It differs from C calling convention just a little: | 
|  | 1449 | //  callee should clean up the stack, not caller. Symbols should be also | 
|  | 1450 | //  decorated in some fancy way :) It doesn't support any vector arguments. | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1451 | //  For info on fast calling convention see Fast Calling Convention (tail call) | 
|  | 1452 | //  implementation LowerX86_32FastCCCallTo. | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1453 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1454 | /// CallIsStructReturn - Determines whether a call uses struct return | 
| Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1455 | /// semantics. | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1456 | static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) { | 
|  | 1457 | if (Outs.empty()) | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1458 | return false; | 
| Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1459 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1460 | return Outs[0].Flags.isSRet(); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1461 | } | 
|  | 1462 |  | 
| Dan Gohman | 7e77b0f | 2009-08-01 19:14:37 +0000 | [diff] [blame] | 1463 | /// ArgsAreStructReturn - Determines whether a function uses struct | 
| Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1464 | /// return semantics. | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1465 | static bool | 
|  | 1466 | ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) { | 
|  | 1467 | if (Ins.empty()) | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1468 | return false; | 
| Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1469 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1470 | return Ins[0].Flags.isSRet(); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1471 | } | 
|  | 1472 |  | 
| Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1473 | /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified | 
|  | 1474 | /// by "Src" to address "Dst" with size and alignment information specified by | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1475 | /// the specific parameter attribute. The copy will be passed as a byval | 
|  | 1476 | /// function parameter. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1477 | static SDValue | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1478 | CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1479 | ISD::ArgFlagsTy Flags, SelectionDAG &DAG, | 
|  | 1480 | DebugLoc dl) { | 
| Chris Lattner | e72f202 | 2010-09-21 05:40:29 +0000 | [diff] [blame] | 1481 | SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 1482 |  | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1483 | return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), | 
| Mon P Wang | 20adc9d | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 1484 | /*isVolatile*/false, /*AlwaysInline=*/true, | 
| Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 1485 | MachinePointerInfo(), MachinePointerInfo()); | 
| Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1486 | } | 
|  | 1487 |  | 
| Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1488 | /// IsTailCallConvention - Return true if the calling convention is one that | 
|  | 1489 | /// supports tail call optimization. | 
|  | 1490 | static bool IsTailCallConvention(CallingConv::ID CC) { | 
|  | 1491 | return (CC == CallingConv::Fast || CC == CallingConv::GHC); | 
|  | 1492 | } | 
|  | 1493 |  | 
| Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1494 | /// FuncIsMadeTailCallSafe - Return true if the function is being made into | 
|  | 1495 | /// a tailcall target by changing its ABI. | 
|  | 1496 | static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) { | 
| Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1497 | return GuaranteedTailCallOpt && IsTailCallConvention(CC); | 
| Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1498 | } | 
|  | 1499 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1500 | SDValue | 
|  | 1501 | X86TargetLowering::LowerMemArgument(SDValue Chain, | 
| Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1502 | CallingConv::ID CallConv, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1503 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
|  | 1504 | DebugLoc dl, SelectionDAG &DAG, | 
|  | 1505 | const CCValAssign &VA, | 
|  | 1506 | MachineFrameInfo *MFI, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1507 | unsigned i) const { | 
| Rafael Espindola | 7effac5 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1508 | // Create the nodes corresponding to a load from this parameter slot. | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1509 | ISD::ArgFlagsTy Flags = Ins[i].Flags; | 
| Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1510 | bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv); | 
| Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1511 | bool isImmutable = !AlwaysUseMutable && !Flags.isByVal(); | 
| Anton Korobeynikov | 2247276 | 2009-08-14 18:19:10 +0000 | [diff] [blame] | 1512 | EVT ValVT; | 
|  | 1513 |  | 
|  | 1514 | // If value is passed by pointer we have address passed instead of the value | 
|  | 1515 | // itself. | 
|  | 1516 | if (VA.getLocInfo() == CCValAssign::Indirect) | 
|  | 1517 | ValVT = VA.getLocVT(); | 
|  | 1518 | else | 
|  | 1519 | ValVT = VA.getValVT(); | 
| Evan Cheng | e70bb59 | 2008-01-10 02:24:25 +0000 | [diff] [blame] | 1520 |  | 
| Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1521 | // FIXME: For now, all byval parameter objects are marked mutable. This can be | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1522 | // changed with more analysis. | 
| Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1523 | // In case of tail call optimization mark all arguments mutable. Since they | 
|  | 1524 | // could be overwritten by lowering of arguments in case of a tail call. | 
| Evan Cheng | 90567c3 | 2010-02-02 23:58:13 +0000 | [diff] [blame] | 1525 | if (Flags.isByVal()) { | 
|  | 1526 | int FI = MFI->CreateFixedObject(Flags.getByValSize(), | 
| Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1527 | VA.getLocMemOffset(), isImmutable); | 
| Evan Cheng | 90567c3 | 2010-02-02 23:58:13 +0000 | [diff] [blame] | 1528 | return DAG.getFrameIndex(FI, getPointerTy()); | 
|  | 1529 | } else { | 
|  | 1530 | int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8, | 
| Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1531 | VA.getLocMemOffset(), isImmutable); | 
| Evan Cheng | 90567c3 | 2010-02-02 23:58:13 +0000 | [diff] [blame] | 1532 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); | 
|  | 1533 | return DAG.getLoad(ValVT, dl, Chain, FIN, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 1534 | MachinePointerInfo::getFixedStack(FI), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1535 | false, false, 0); | 
| Evan Cheng | 90567c3 | 2010-02-02 23:58:13 +0000 | [diff] [blame] | 1536 | } | 
| Rafael Espindola | 7effac5 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1537 | } | 
|  | 1538 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1539 | SDValue | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1540 | X86TargetLowering::LowerFormalArguments(SDValue Chain, | 
| Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1541 | CallingConv::ID CallConv, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1542 | bool isVarArg, | 
|  | 1543 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
|  | 1544 | DebugLoc dl, | 
|  | 1545 | SelectionDAG &DAG, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1546 | SmallVectorImpl<SDValue> &InVals) | 
|  | 1547 | const { | 
| Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1548 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1549 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1550 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1551 | const Function* Fn = MF.getFunction(); | 
|  | 1552 | if (Fn->hasExternalLinkage() && | 
|  | 1553 | Subtarget->isTargetCygMing() && | 
|  | 1554 | Fn->getName() == "main") | 
|  | 1555 | FuncInfo->setForceFramePointer(true); | 
|  | 1556 |  | 
| Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1557 | MachineFrameInfo *MFI = MF.getFrameInfo(); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1558 | bool Is64Bit = Subtarget->is64Bit(); | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1559 | bool IsWin64 = Subtarget->isTargetWin64(); | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1560 |  | 
| Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1561 | assert(!(isVarArg && IsTailCallConvention(CallConv)) && | 
|  | 1562 | "Var args not supported with calling convention fastcc or ghc"); | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1563 |  | 
| Chris Lattner | 638402b | 2007-02-28 07:00:42 +0000 | [diff] [blame] | 1564 | // Assign locations to all of the incoming arguments. | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1565 | SmallVector<CCValAssign, 16> ArgLocs; | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1566 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), | 
|  | 1567 | ArgLocs, *DAG.getContext()); | 
| Duncan Sands | 4590766 | 2010-10-31 13:21:44 +0000 | [diff] [blame] | 1568 | CCInfo.AnalyzeFormalArguments(Ins, CC_X86); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1569 |  | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1570 | unsigned LastVal = ~0U; | 
| Anton Korobeynikov | 4ab1553 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1571 | SDValue ArgValue; | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1572 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 1573 | CCValAssign &VA = ArgLocs[i]; | 
|  | 1574 | // TODO: If an arg is passed in two places (e.g. reg and stack), skip later | 
|  | 1575 | // places. | 
|  | 1576 | assert(VA.getValNo() != LastVal && | 
|  | 1577 | "Don't support value assigned to multiple locs yet"); | 
|  | 1578 | LastVal = VA.getValNo(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1579 |  | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1580 | if (VA.isRegLoc()) { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1581 | EVT RegVT = VA.getLocVT(); | 
| Devang Patel | 8a84e44 | 2009-01-05 17:31:22 +0000 | [diff] [blame] | 1582 | TargetRegisterClass *RC = NULL; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1583 | if (RegVT == MVT::i32) | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1584 | RC = X86::GR32RegisterClass; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1585 | else if (Is64Bit && RegVT == MVT::i64) | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1586 | RC = X86::GR64RegisterClass; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1587 | else if (RegVT == MVT::f32) | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1588 | RC = X86::FR32RegisterClass; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1589 | else if (RegVT == MVT::f64) | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1590 | RC = X86::FR64RegisterClass; | 
| Bruno Cardoso Lopes | ac09835 | 2010-08-05 23:35:51 +0000 | [diff] [blame] | 1591 | else if (RegVT.isVector() && RegVT.getSizeInBits() == 256) | 
|  | 1592 | RC = X86::VR256RegisterClass; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1593 | else if (RegVT.isVector() && RegVT.getSizeInBits() == 128) | 
| Evan Cheng | ee472b1 | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1594 | RC = X86::VR128RegisterClass; | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 1595 | else if (RegVT == MVT::x86mmx) | 
| Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1596 | RC = X86::VR64RegisterClass; | 
|  | 1597 | else | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1598 | llvm_unreachable("Unknown argument type!"); | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1599 |  | 
| Dan Gohman | 7e77b0f | 2009-08-01 19:14:37 +0000 | [diff] [blame] | 1600 | unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC); | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1601 | ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1602 |  | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1603 | // If this is an 8 or 16-bit value, it is really passed promoted to 32 | 
|  | 1604 | // bits.  Insert an assert[sz]ext to capture this, then truncate to the | 
|  | 1605 | // right size. | 
|  | 1606 | if (VA.getLocInfo() == CCValAssign::SExt) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1607 | ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue, | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1608 | DAG.getValueType(VA.getValVT())); | 
|  | 1609 | else if (VA.getLocInfo() == CCValAssign::ZExt) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1610 | ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue, | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1611 | DAG.getValueType(VA.getValVT())); | 
| Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1612 | else if (VA.getLocInfo() == CCValAssign::BCvt) | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1613 | ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1614 |  | 
| Anton Korobeynikov | 4ab1553 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1615 | if (VA.isExtInLoc()) { | 
| Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1616 | // Handle MMX values passed in XMM regs. | 
|  | 1617 | if (RegVT.isVector()) { | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 1618 | ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(), | 
|  | 1619 | ArgValue); | 
| Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1620 | } else | 
|  | 1621 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); | 
| Evan Cheng | 44c0fd1 | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1622 | } | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1623 | } else { | 
|  | 1624 | assert(VA.isMemLoc()); | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1625 | ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i); | 
| Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1626 | } | 
| Anton Korobeynikov | 4ab1553 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1627 |  | 
|  | 1628 | // If value is passed via pointer - do a load. | 
|  | 1629 | if (VA.getLocInfo() == CCValAssign::Indirect) | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 1630 | ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, | 
|  | 1631 | MachinePointerInfo(), false, false, 0); | 
| Anton Korobeynikov | 4ab1553 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1632 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1633 | InVals.push_back(ArgValue); | 
| Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1634 | } | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1635 |  | 
| Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1636 | // The x86-64 ABI for returning structs by value requires that we copy | 
|  | 1637 | // the sret argument into %rax for the return. Save the argument into | 
|  | 1638 | // a virtual register so that we can access it from the return points. | 
| Dan Gohman | 7e77b0f | 2009-08-01 19:14:37 +0000 | [diff] [blame] | 1639 | if (Is64Bit && MF.getFunction()->hasStructRetAttr()) { | 
| Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1640 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
|  | 1641 | unsigned Reg = FuncInfo->getSRetReturnReg(); | 
|  | 1642 | if (!Reg) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1643 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); | 
| Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1644 | FuncInfo->setSRetReturnReg(Reg); | 
|  | 1645 | } | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1646 | SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1647 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain); | 
| Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1648 | } | 
|  | 1649 |  | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1650 | unsigned StackSize = CCInfo.getNextStackOffset(); | 
| Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1651 | // Align stack specially for tail calls. | 
|  | 1652 | if (FuncIsMadeTailCallSafe(CallConv)) | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1653 | StackSize = GetAlignedArgumentStackSize(StackSize, DAG); | 
| Evan Cheng | 25caf63 | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1654 |  | 
| Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1655 | // If the function takes variable number of arguments, make a frame index for | 
|  | 1656 | // the start of the first vararg value... for expansion of llvm.va_start. | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1657 | if (isVarArg) { | 
| Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1658 | if (!IsWin64 && (Is64Bit || (CallConv != CallingConv::X86_FastCall && | 
|  | 1659 | CallConv != CallingConv::X86_ThisCall))) { | 
| Jakob Stoklund Olesen | b2eeed7 | 2010-07-29 17:42:27 +0000 | [diff] [blame] | 1660 | FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true)); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1661 | } | 
|  | 1662 | if (Is64Bit) { | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1663 | unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0; | 
|  | 1664 |  | 
|  | 1665 | // FIXME: We should really autogenerate these arrays | 
|  | 1666 | static const unsigned GPR64ArgRegsWin64[] = { | 
|  | 1667 | X86::RCX, X86::RDX, X86::R8,  X86::R9 | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1668 | }; | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1669 | static const unsigned GPR64ArgRegs64Bit[] = { | 
|  | 1670 | X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9 | 
|  | 1671 | }; | 
|  | 1672 | static const unsigned XMMArgRegs64Bit[] = { | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1673 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, | 
|  | 1674 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 | 
|  | 1675 | }; | 
| Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1676 | const unsigned *GPR64ArgRegs; | 
|  | 1677 | unsigned NumXMMRegs = 0; | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1678 |  | 
|  | 1679 | if (IsWin64) { | 
| Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1680 | // The XMM registers which might contain var arg parameters are shadowed | 
|  | 1681 | // in their paired GPR.  So we only need to save the GPR to their home | 
|  | 1682 | // slots. | 
|  | 1683 | TotalNumIntRegs = 4; | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1684 | GPR64ArgRegs = GPR64ArgRegsWin64; | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1685 | } else { | 
|  | 1686 | TotalNumIntRegs = 6; TotalNumXMMRegs = 8; | 
|  | 1687 | GPR64ArgRegs = GPR64ArgRegs64Bit; | 
| Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1688 |  | 
|  | 1689 | NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs); | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1690 | } | 
|  | 1691 | unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, | 
|  | 1692 | TotalNumIntRegs); | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1693 |  | 
| Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1694 | bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat); | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1695 | assert(!(NumXMMRegs && !Subtarget->hasSSE1()) && | 
| Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1696 | "SSE register cannot be used when SSE is disabled!"); | 
| Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1697 | assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) && | 
| Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1698 | "SSE register cannot be used when SSE is disabled!"); | 
| Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1699 | if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1()) | 
| Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1700 | // Kernel mode asks for SSE to be disabled, so don't push them | 
|  | 1701 | // on the stack. | 
|  | 1702 | TotalNumXMMRegs = 0; | 
| Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 1703 |  | 
| Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1704 | if (IsWin64) { | 
| Cameron Esfahani | ec37b00 | 2010-10-08 19:24:18 +0000 | [diff] [blame] | 1705 | const TargetFrameInfo &TFI = *getTargetMachine().getFrameInfo(); | 
|  | 1706 | // Get to the caller-allocated home save location.  Add 8 to account | 
|  | 1707 | // for the return address. | 
|  | 1708 | int HomeOffset = TFI.getOffsetOfLocalArea() + 8; | 
| Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1709 | FuncInfo->setRegSaveFrameIndex( | 
| Cameron Esfahani | ec37b00 | 2010-10-08 19:24:18 +0000 | [diff] [blame] | 1710 | MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false)); | 
| Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1711 | FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex()); | 
|  | 1712 | } else { | 
|  | 1713 | // For X86-64, if there are vararg parameters that are passed via | 
|  | 1714 | // registers, then we must store them to their spots on the stack so they | 
|  | 1715 | // may be loaded by deferencing the result of va_next. | 
|  | 1716 | FuncInfo->setVarArgsGPOffset(NumIntRegs * 8); | 
|  | 1717 | FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16); | 
|  | 1718 | FuncInfo->setRegSaveFrameIndex( | 
|  | 1719 | MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16, | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1720 | false)); | 
| Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1721 | } | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1722 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1723 | // Store the integer parameter registers. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1724 | SmallVector<SDValue, 8> MemOps; | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1725 | SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(), | 
|  | 1726 | getPointerTy()); | 
|  | 1727 | unsigned Offset = FuncInfo->getVarArgsGPOffset(); | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1728 | for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) { | 
| Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1729 | SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN, | 
|  | 1730 | DAG.getIntPtrConstant(Offset)); | 
| Bob Wilson | 998e125 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1731 | unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs], | 
|  | 1732 | X86::GR64RegisterClass); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1733 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1734 | SDValue Store = | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1735 | DAG.getStore(Val.getValue(1), dl, Val, FIN, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 1736 | MachinePointerInfo::getFixedStack( | 
|  | 1737 | FuncInfo->getRegSaveFrameIndex(), Offset), | 
|  | 1738 | false, false, 0); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1739 | MemOps.push_back(Store); | 
| Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1740 | Offset += 8; | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1741 | } | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1742 |  | 
| Dan Gohman | face41a | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1743 | if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) { | 
|  | 1744 | // Now store the XMM (fp + vector) parameter registers. | 
|  | 1745 | SmallVector<SDValue, 11> SaveXMMOps; | 
|  | 1746 | SaveXMMOps.push_back(Chain); | 
| Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1747 |  | 
| Dan Gohman | face41a | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1748 | unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass); | 
|  | 1749 | SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8); | 
|  | 1750 | SaveXMMOps.push_back(ALVal); | 
| Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1751 |  | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1752 | SaveXMMOps.push_back(DAG.getIntPtrConstant( | 
|  | 1753 | FuncInfo->getRegSaveFrameIndex())); | 
|  | 1754 | SaveXMMOps.push_back(DAG.getIntPtrConstant( | 
|  | 1755 | FuncInfo->getVarArgsFPOffset())); | 
| Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1756 |  | 
| Dan Gohman | face41a | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1757 | for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) { | 
| Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 1758 | unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs], | 
| Dan Gohman | face41a | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1759 | X86::VR128RegisterClass); | 
|  | 1760 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32); | 
|  | 1761 | SaveXMMOps.push_back(Val); | 
|  | 1762 | } | 
|  | 1763 | MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl, | 
|  | 1764 | MVT::Other, | 
|  | 1765 | &SaveXMMOps[0], SaveXMMOps.size())); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1766 | } | 
| Dan Gohman | face41a | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1767 |  | 
|  | 1768 | if (!MemOps.empty()) | 
|  | 1769 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
|  | 1770 | &MemOps[0], MemOps.size()); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1771 | } | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1772 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1773 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1774 | // Some CCs need callee pop. | 
| Dan Gohman | 4d3d6e1 | 2010-05-27 18:43:40 +0000 | [diff] [blame] | 1775 | if (Subtarget->IsCalleePop(isVarArg, CallConv)) { | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1776 | FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything. | 
| Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1777 | } else { | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1778 | FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing. | 
| Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1779 | // If this is an sret function, the return should pop the hidden pointer. | 
| Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1780 | if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins)) | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1781 | FuncInfo->setBytesToPopOnReturn(4); | 
| Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1782 | } | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1783 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1784 | if (!Is64Bit) { | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1785 | // RegSaveFrameIndex is X86-64 only. | 
|  | 1786 | FuncInfo->setRegSaveFrameIndex(0xAAAAAAA); | 
| Anton Korobeynikov | ded05e3 | 2010-05-16 09:08:45 +0000 | [diff] [blame] | 1787 | if (CallConv == CallingConv::X86_FastCall || | 
|  | 1788 | CallConv == CallingConv::X86_ThisCall) | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1789 | // fastcc functions can't have varargs. | 
|  | 1790 | FuncInfo->setVarArgsFrameIndex(0xAAAAAAA); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1791 | } | 
| Evan Cheng | 25caf63 | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1792 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1793 | return Chain; | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1794 | } | 
|  | 1795 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1796 | SDValue | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1797 | X86TargetLowering::LowerMemOpCallTo(SDValue Chain, | 
|  | 1798 | SDValue StackPtr, SDValue Arg, | 
|  | 1799 | DebugLoc dl, SelectionDAG &DAG, | 
| Evan Cheng | dffbd83 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1800 | const CCValAssign &VA, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1801 | ISD::ArgFlagsTy Flags) const { | 
| Anton Korobeynikov | c7c62bb | 2010-09-02 22:31:32 +0000 | [diff] [blame] | 1802 | const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0); | 
|  | 1803 | unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1804 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1805 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); | 
| Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 1806 | if (Flags.isByVal()) | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1807 | return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl); | 
| Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 1808 |  | 
|  | 1809 | return DAG.getStore(Chain, dl, Arg, PtrOff, | 
|  | 1810 | MachinePointerInfo::getStack(LocMemOffset), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1811 | false, false, 0); | 
| Evan Cheng | dffbd83 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1812 | } | 
|  | 1813 |  | 
| Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1814 | /// EmitTailCallLoadRetAddr - Emit a load of return address if tail call | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1815 | /// optimization is performed and it is required. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1816 | SDValue | 
|  | 1817 | X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG, | 
| Evan Cheng | ddc419c | 2010-01-26 19:04:47 +0000 | [diff] [blame] | 1818 | SDValue &OutRetAddr, SDValue Chain, | 
|  | 1819 | bool IsTailCall, bool Is64Bit, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1820 | int FPDiff, DebugLoc dl) const { | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1821 | // Adjust the Return address stack slot. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1822 | EVT VT = getPointerTy(); | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1823 | OutRetAddr = getReturnAddressFrameIndex(DAG); | 
| Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1824 |  | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1825 | // Load the "old" Return address. | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 1826 | OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(), | 
|  | 1827 | false, false, 0); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1828 | return SDValue(OutRetAddr.getNode(), 1); | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1829 | } | 
|  | 1830 |  | 
|  | 1831 | /// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call | 
|  | 1832 | /// optimization is performed and it is required (FPDiff!=0). | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1833 | static SDValue | 
|  | 1834 | EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF, | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1835 | SDValue Chain, SDValue RetAddrFrIdx, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1836 | bool Is64Bit, int FPDiff, DebugLoc dl) { | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1837 | // Store the return address to the appropriate stack slot. | 
|  | 1838 | if (!FPDiff) return Chain; | 
|  | 1839 | // Calculate the new stack slot for the return address. | 
|  | 1840 | int SlotSize = Is64Bit ? 8 : 4; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1841 | int NewReturnAddrFI = | 
| Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1842 | MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1843 | EVT VT = Is64Bit ? MVT::i64 : MVT::i32; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1844 | SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1845 | Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 1846 | MachinePointerInfo::getFixedStack(NewReturnAddrFI), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1847 | false, false, 0); | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1848 | return Chain; | 
|  | 1849 | } | 
|  | 1850 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1851 | SDValue | 
| Evan Cheng | 022d9e1 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 1852 | X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee, | 
| Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1853 | CallingConv::ID CallConv, bool isVarArg, | 
| Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1854 | bool &isTailCall, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1855 | const SmallVectorImpl<ISD::OutputArg> &Outs, | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1856 | const SmallVectorImpl<SDValue> &OutVals, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1857 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
|  | 1858 | DebugLoc dl, SelectionDAG &DAG, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1859 | SmallVectorImpl<SDValue> &InVals) const { | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1860 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1861 | bool Is64Bit        = Subtarget->is64Bit(); | 
|  | 1862 | bool IsStructRet    = CallIsStructReturn(Outs); | 
| Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1863 | bool IsSibcall      = false; | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1864 |  | 
| Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1865 | if (isTailCall) { | 
| Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1866 | // Check if it's really possible to do a tail call. | 
| Evan Cheng | a375d47 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 1867 | isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, | 
|  | 1868 | isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(), | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1869 | Outs, OutVals, Ins, DAG); | 
| Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1870 |  | 
|  | 1871 | // Sibcalls are automatically detected tailcalls which do not require | 
|  | 1872 | // ABI changes. | 
| Dan Gohman | 1797ed5 | 2010-02-08 20:27:50 +0000 | [diff] [blame] | 1873 | if (!GuaranteedTailCallOpt && isTailCall) | 
| Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1874 | IsSibcall = true; | 
| Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1875 |  | 
|  | 1876 | if (isTailCall) | 
|  | 1877 | ++NumTailCalls; | 
| Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1878 | } | 
| Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1879 |  | 
| Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1880 | assert(!(isVarArg && IsTailCallConvention(CallConv)) && | 
|  | 1881 | "Var args not supported with calling convention fastcc or ghc"); | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1882 |  | 
| Chris Lattner | 638402b | 2007-02-28 07:00:42 +0000 | [diff] [blame] | 1883 | // Analyze operands of the call, assigning locations to each operand. | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1884 | SmallVector<CCValAssign, 16> ArgLocs; | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1885 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), | 
|  | 1886 | ArgLocs, *DAG.getContext()); | 
| Duncan Sands | 4590766 | 2010-10-31 13:21:44 +0000 | [diff] [blame] | 1887 | CCInfo.AnalyzeCallOperands(Outs, CC_X86); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1888 |  | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1889 | // Get a count of how many bytes are to be pushed on the stack. | 
|  | 1890 | unsigned NumBytes = CCInfo.getNextStackOffset(); | 
| Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1891 | if (IsSibcall) | 
| Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 1892 | // This is a sibcall. The memory operands are available in caller's | 
|  | 1893 | // own caller's stack. | 
|  | 1894 | NumBytes = 0; | 
| Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1895 | else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv)) | 
| Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1896 | NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1897 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1898 | int FPDiff = 0; | 
| Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1899 | if (isTailCall && !IsSibcall) { | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1900 | // Lower arguments at fp - stackoffset + fpdiff. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1901 | unsigned NumBytesCallerPushed = | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1902 | MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn(); | 
|  | 1903 | FPDiff = NumBytesCallerPushed - NumBytes; | 
|  | 1904 |  | 
|  | 1905 | // Set the delta of movement of the returnaddr stackslot. | 
|  | 1906 | // But only set if delta is greater than previous delta. | 
|  | 1907 | if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta())) | 
|  | 1908 | MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff); | 
|  | 1909 | } | 
|  | 1910 |  | 
| Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1911 | if (!IsSibcall) | 
|  | 1912 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true)); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1913 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1914 | SDValue RetAddrFrIdx; | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1915 | // Load return adress for tail calls. | 
| Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1916 | if (isTailCall && FPDiff) | 
|  | 1917 | Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, | 
|  | 1918 | Is64Bit, FPDiff, dl); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1919 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1920 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; | 
|  | 1921 | SmallVector<SDValue, 8> MemOpChains; | 
|  | 1922 | SDValue StackPtr; | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1923 |  | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1924 | // Walk the register/memloc assignments, inserting copies/loads.  In the case | 
|  | 1925 | // of tail call optimization arguments are handle later. | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1926 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 1927 | CCValAssign &VA = ArgLocs[i]; | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1928 | EVT RegVT = VA.getLocVT(); | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1929 | SDValue Arg = OutVals[i]; | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1930 | ISD::ArgFlagsTy Flags = Outs[i].Flags; | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1931 | bool isByVal = Flags.isByVal(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1932 |  | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1933 | // Promote the value if needed. | 
|  | 1934 | switch (VA.getLocInfo()) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1935 | default: llvm_unreachable("Unknown loc info!"); | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1936 | case CCValAssign::Full: break; | 
|  | 1937 | case CCValAssign::SExt: | 
| Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1938 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg); | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1939 | break; | 
|  | 1940 | case CCValAssign::ZExt: | 
| Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1941 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg); | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1942 | break; | 
|  | 1943 | case CCValAssign::AExt: | 
| Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1944 | if (RegVT.isVector() && RegVT.getSizeInBits() == 128) { | 
|  | 1945 | // Special case: passing MMX values in XMM registers. | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1946 | Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1947 | Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg); | 
|  | 1948 | Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg); | 
| Anton Korobeynikov | 80cb8aa | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1949 | } else | 
|  | 1950 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg); | 
|  | 1951 | break; | 
|  | 1952 | case CCValAssign::BCvt: | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1953 | Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg); | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1954 | break; | 
| Anton Korobeynikov | 4ab1553 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1955 | case CCValAssign::Indirect: { | 
|  | 1956 | // Store the argument. | 
|  | 1957 | SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT()); | 
| Evan Cheng | ff89dcb | 2009-10-18 18:16:27 +0000 | [diff] [blame] | 1958 | int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex(); | 
| Anton Korobeynikov | 4ab1553 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1959 | Chain = DAG.getStore(Chain, dl, Arg, SpillSlot, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 1960 | MachinePointerInfo::getFixedStack(FI), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1961 | false, false, 0); | 
| Anton Korobeynikov | 4ab1553 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1962 | Arg = SpillSlot; | 
|  | 1963 | break; | 
|  | 1964 | } | 
| Evan Cheng | 6b5783d | 2006-05-25 18:56:34 +0000 | [diff] [blame] | 1965 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1966 |  | 
| Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1967 | if (VA.isRegLoc()) { | 
|  | 1968 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); | 
| Anton Korobeynikov | c52bedb | 2010-08-27 14:43:06 +0000 | [diff] [blame] | 1969 | if (isVarArg && Subtarget->isTargetWin64()) { | 
|  | 1970 | // Win64 ABI requires argument XMM reg to be copied to the corresponding | 
|  | 1971 | // shadow reg if callee is a varargs function. | 
|  | 1972 | unsigned ShadowReg = 0; | 
|  | 1973 | switch (VA.getLocReg()) { | 
|  | 1974 | case X86::XMM0: ShadowReg = X86::RCX; break; | 
|  | 1975 | case X86::XMM1: ShadowReg = X86::RDX; break; | 
|  | 1976 | case X86::XMM2: ShadowReg = X86::R8; break; | 
|  | 1977 | case X86::XMM3: ShadowReg = X86::R9; break; | 
|  | 1978 | } | 
|  | 1979 | if (ShadowReg) | 
|  | 1980 | RegsToPass.push_back(std::make_pair(ShadowReg, Arg)); | 
|  | 1981 | } | 
| Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1982 | } else if (!IsSibcall && (!isTailCall || isByVal)) { | 
| Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1983 | assert(VA.isMemLoc()); | 
|  | 1984 | if (StackPtr.getNode() == 0) | 
|  | 1985 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy()); | 
|  | 1986 | MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg, | 
|  | 1987 | dl, DAG, VA, Flags)); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1988 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1989 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1990 |  | 
| Evan Cheng | 32fe103 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 1991 | if (!MemOpChains.empty()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1992 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
| Chris Lattner | bd564bf | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 1993 | &MemOpChains[0], MemOpChains.size()); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1994 |  | 
| Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 1995 | // Build a sequence of copy-to-reg nodes chained together with token chain | 
|  | 1996 | // and flag operands which copy the outgoing args into registers. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1997 | SDValue InFlag; | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1998 | // Tail call byval lowering might overwrite argument registers so in case of | 
|  | 1999 | // tail call optimization the copies to registers are lowered later. | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2000 | if (!isTailCall) | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2001 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2002 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2003 | RegsToPass[i].second, InFlag); | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2004 | InFlag = Chain.getValue(1); | 
|  | 2005 | } | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2006 |  | 
| Chris Lattner | 88e1fd5 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 2007 | if (Subtarget->isPICStyleGOT()) { | 
| Chris Lattner | b133a0a | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 2008 | // ELF / PIC requires GOT in the EBX register before function calls via PLT | 
|  | 2009 | // GOT pointer. | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2010 | if (!isTailCall) { | 
| Chris Lattner | b133a0a | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 2011 | Chain = DAG.getCopyToReg(Chain, dl, X86::EBX, | 
|  | 2012 | DAG.getNode(X86ISD::GlobalBaseReg, | 
| Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 2013 | DebugLoc(), getPointerTy()), | 
| Chris Lattner | b133a0a | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 2014 | InFlag); | 
|  | 2015 | InFlag = Chain.getValue(1); | 
|  | 2016 | } else { | 
|  | 2017 | // If we are tail calling and generating PIC/GOT style code load the | 
|  | 2018 | // address of the callee into ECX. The value in ecx is used as target of | 
|  | 2019 | // the tail jump. This is done to circumvent the ebx/callee-saved problem | 
|  | 2020 | // for tail calls on PIC/GOT architectures. Normally we would just put the | 
|  | 2021 | // address of GOT into ebx and then call target@PLT. But for tail calls | 
|  | 2022 | // ebx would be restored (since ebx is callee saved) before jumping to the | 
|  | 2023 | // target@PLT. | 
|  | 2024 |  | 
|  | 2025 | // Note: The actual moving to ECX is done further down. | 
|  | 2026 | GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee); | 
|  | 2027 | if (G && !G->getGlobal()->hasHiddenVisibility() && | 
|  | 2028 | !G->getGlobal()->hasProtectedVisibility()) | 
|  | 2029 | Callee = LowerGlobalAddress(Callee, DAG); | 
|  | 2030 | else if (isa<ExternalSymbolSDNode>(Callee)) | 
| Chris Lattner | 15a380a | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 2031 | Callee = LowerExternalSymbol(Callee, DAG); | 
| Chris Lattner | b133a0a | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 2032 | } | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 2033 | } | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2034 |  | 
| Nate Begeman | c8ea673 | 2010-07-21 20:49:52 +0000 | [diff] [blame] | 2035 | if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) { | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2036 | // From AMD64 ABI document: | 
|  | 2037 | // For calls that may call functions that use varargs or stdargs | 
|  | 2038 | // (prototype-less calls or calls to functions containing ellipsis (...) in | 
|  | 2039 | // the declaration) %al is used as hidden argument to specify the number | 
|  | 2040 | // of SSE registers used. The contents of %al do not need to match exactly | 
|  | 2041 | // the number of registers, but must be an ubound on the number of SSE | 
|  | 2042 | // registers used and is in the range 0 - 8 inclusive. | 
| Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 2043 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2044 | // Count the number of XMM registers allocated. | 
|  | 2045 | static const unsigned XMMArgRegs[] = { | 
|  | 2046 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, | 
|  | 2047 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 | 
|  | 2048 | }; | 
|  | 2049 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2050 | assert((Subtarget->hasSSE1() || !NumXMMRegs) | 
| Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 2051 | && "SSE registers cannot be used when SSE is disabled"); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2052 |  | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2053 | Chain = DAG.getCopyToReg(Chain, dl, X86::AL, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2054 | DAG.getConstant(NumXMMRegs, MVT::i8), InFlag); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2055 | InFlag = Chain.getValue(1); | 
|  | 2056 | } | 
|  | 2057 |  | 
| Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 2058 |  | 
| Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 2059 | // For tail calls lower the arguments to the 'real' stack slot. | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2060 | if (isTailCall) { | 
|  | 2061 | // Force all the incoming stack arguments to be loaded from the stack | 
|  | 2062 | // before any new outgoing arguments are stored to the stack, because the | 
|  | 2063 | // outgoing stack slots may alias the incoming argument stack slots, and | 
|  | 2064 | // the alias isn't otherwise explicit. This is slightly more conservative | 
|  | 2065 | // than necessary, because it means that each store effectively depends | 
|  | 2066 | // on every argument instead of just those arguments it would clobber. | 
|  | 2067 | SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain); | 
|  | 2068 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2069 | SmallVector<SDValue, 8> MemOpChains2; | 
|  | 2070 | SDValue FIN; | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2071 | int FI = 0; | 
| Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 2072 | // Do not flag preceeding copytoreg stuff together with the following stuff. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2073 | InFlag = SDValue(); | 
| Dan Gohman | 1797ed5 | 2010-02-08 20:27:50 +0000 | [diff] [blame] | 2074 | if (GuaranteedTailCallOpt) { | 
| Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2075 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 2076 | CCValAssign &VA = ArgLocs[i]; | 
|  | 2077 | if (VA.isRegLoc()) | 
|  | 2078 | continue; | 
| Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 2079 | assert(VA.isMemLoc()); | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 2080 | SDValue Arg = OutVals[i]; | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2081 | ISD::ArgFlagsTy Flags = Outs[i].Flags; | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2082 | // Create frame index. | 
|  | 2083 | int32_t Offset = VA.getLocMemOffset()+FPDiff; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2084 | uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8; | 
| Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 2085 | FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true); | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2086 | FIN = DAG.getFrameIndex(FI, getPointerTy()); | 
| Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 2087 |  | 
| Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 2088 | if (Flags.isByVal()) { | 
| Evan Cheng | 8e5712b | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 2089 | // Copy relative to framepointer. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2090 | SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset()); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2091 | if (StackPtr.getNode() == 0) | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2092 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2093 | getPointerTy()); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2094 | Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source); | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2095 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2096 | MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, | 
|  | 2097 | ArgChain, | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2098 | Flags, DAG, dl)); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2099 | } else { | 
| Evan Cheng | 8e5712b | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 2100 | // Store relative to framepointer. | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2101 | MemOpChains2.push_back( | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2102 | DAG.getStore(ArgChain, dl, Arg, FIN, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 2103 | MachinePointerInfo::getFixedStack(FI), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 2104 | false, false, 0)); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2105 | } | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2106 | } | 
|  | 2107 | } | 
|  | 2108 |  | 
|  | 2109 | if (!MemOpChains2.empty()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2110 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
| Arnold Schwaighofer | 719eb02 | 2008-01-11 14:34:56 +0000 | [diff] [blame] | 2111 | &MemOpChains2[0], MemOpChains2.size()); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2112 |  | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2113 | // Copy arguments to their registers. | 
|  | 2114 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2115 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2116 | RegsToPass[i].second, InFlag); | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2117 | InFlag = Chain.getValue(1); | 
|  | 2118 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2119 | InFlag =SDValue(); | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2120 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2121 | // Store the return address to the appropriate stack slot. | 
| Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2122 | Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2123 | FPDiff, dl); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2124 | } | 
|  | 2125 |  | 
| Jeffrey Yasskin | d1ba06b | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 2126 | if (getTargetMachine().getCodeModel() == CodeModel::Large) { | 
|  | 2127 | assert(Is64Bit && "Large code model is only legal in 64-bit mode."); | 
|  | 2128 | // In the 64-bit large code model, we have to make all calls | 
|  | 2129 | // through a register, since the call instruction's 32-bit | 
|  | 2130 | // pc-relative offset may not be large enough to hold the whole | 
|  | 2131 | // address. | 
|  | 2132 | } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { | 
| Jeffrey Yasskin | d1ba06b | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 2133 | // If the callee is a GlobalAddress node (quite common, every direct call | 
|  | 2134 | // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack | 
|  | 2135 | // it. | 
|  | 2136 |  | 
| Anton Korobeynikov | 2b2bc68 | 2006-12-22 22:29:05 +0000 | [diff] [blame] | 2137 | // We should use extra load for direct calls to dllimported functions in | 
|  | 2138 | // non-JIT mode. | 
| Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2139 | const GlobalValue *GV = G->getGlobal(); | 
| Chris Lattner | 754b765 | 2009-07-10 05:48:03 +0000 | [diff] [blame] | 2140 | if (!GV->hasDLLImportLinkage()) { | 
| Chris Lattner | 48a7d02 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2141 | unsigned char OpFlags = 0; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2142 |  | 
| Chris Lattner | 48a7d02 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2143 | // On ELF targets, in both X86-64 and X86-32 mode, direct calls to | 
|  | 2144 | // external symbols most go through the PLT in PIC mode.  If the symbol | 
|  | 2145 | // has hidden or protected visibility, or if it is static or local, then | 
|  | 2146 | // we don't need to use the PLT - we can directly call it. | 
|  | 2147 | if (Subtarget->isTargetELF() && | 
|  | 2148 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
| Chris Lattner | 74e726e | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2149 | GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) { | 
| Chris Lattner | 48a7d02 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2150 | OpFlags = X86II::MO_PLT; | 
| Chris Lattner | 3b67e9b | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 2151 | } else if (Subtarget->isPICStyleStubAny() && | 
| Chris Lattner | 8094578 | 2010-09-27 06:34:01 +0000 | [diff] [blame] | 2152 | (GV->isDeclaration() || GV->isWeakForLinker()) && | 
|  | 2153 | Subtarget->getDarwinVers() < 9) { | 
| Chris Lattner | 74e726e | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2154 | // PC-relative references to external symbols should go through $stub, | 
|  | 2155 | // unless we're building with the leopard linker or later, which | 
|  | 2156 | // automatically synthesizes these stubs. | 
|  | 2157 | OpFlags = X86II::MO_DARWIN_STUB; | 
|  | 2158 | } | 
| Chris Lattner | 48a7d02 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2159 |  | 
| Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 2160 | Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), | 
| Chris Lattner | 48a7d02 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2161 | G->getOffset(), OpFlags); | 
|  | 2162 | } | 
| Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 2163 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { | 
| Chris Lattner | 48a7d02 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2164 | unsigned char OpFlags = 0; | 
|  | 2165 |  | 
| Evan Cheng | 1bf891a | 2010-12-01 22:59:46 +0000 | [diff] [blame] | 2166 | // On ELF targets, in either X86-64 or X86-32 mode, direct calls to | 
|  | 2167 | // external symbols should go through the PLT. | 
|  | 2168 | if (Subtarget->isTargetELF() && | 
|  | 2169 | getTargetMachine().getRelocationModel() == Reloc::PIC_) { | 
|  | 2170 | OpFlags = X86II::MO_PLT; | 
|  | 2171 | } else if (Subtarget->isPICStyleStubAny() && | 
|  | 2172 | Subtarget->getDarwinVers() < 9) { | 
|  | 2173 | // PC-relative references to external symbols should go through $stub, | 
|  | 2174 | // unless we're building with the leopard linker or later, which | 
|  | 2175 | // automatically synthesizes these stubs. | 
|  | 2176 | OpFlags = X86II::MO_DARWIN_STUB; | 
| Chris Lattner | 74e726e | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2177 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2178 |  | 
| Chris Lattner | 48a7d02 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2179 | Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(), | 
|  | 2180 | OpFlags); | 
| Jeffrey Yasskin | d1ba06b | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 2181 | } | 
|  | 2182 |  | 
| Chris Lattner | d96d072 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 2183 | // Returns a chain & a flag for retval copy to use. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2184 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2185 | SmallVector<SDValue, 8> Ops; | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2186 |  | 
| Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 2187 | if (!IsSibcall && isTailCall) { | 
| Dale Johannesen | e8d7230 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 2188 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), | 
|  | 2189 | DAG.getIntPtrConstant(0, true), InFlag); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2190 | InFlag = Chain.getValue(1); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2191 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2192 |  | 
| Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 2193 | Ops.push_back(Chain); | 
|  | 2194 | Ops.push_back(Callee); | 
| Evan Cheng | b69d113 | 2006-06-14 18:17:40 +0000 | [diff] [blame] | 2195 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2196 | if (isTailCall) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2197 | Ops.push_back(DAG.getConstant(FPDiff, MVT::i32)); | 
| Evan Cheng | f468471 | 2007-02-21 21:18:14 +0000 | [diff] [blame] | 2198 |  | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2199 | // Add argument registers to the end of the list so that they are known live | 
|  | 2200 | // into the call. | 
| Evan Cheng | 9b44944 | 2008-01-07 23:08:23 +0000 | [diff] [blame] | 2201 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) | 
|  | 2202 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, | 
|  | 2203 | RegsToPass[i].second.getValueType())); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2204 |  | 
| Evan Cheng | 586ccac | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 2205 | // Add an implicit use GOT pointer in EBX. | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2206 | if (!isTailCall && Subtarget->isPICStyleGOT()) | 
| Evan Cheng | 586ccac | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 2207 | Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy())); | 
|  | 2208 |  | 
| Anton Korobeynikov | 3a1e54a | 2010-08-17 21:06:07 +0000 | [diff] [blame] | 2209 | // Add an implicit use of AL for non-Windows x86 64-bit vararg functions. | 
|  | 2210 | if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2211 | Ops.push_back(DAG.getRegister(X86::AL, MVT::i8)); | 
| Evan Cheng | 586ccac | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 2212 |  | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2213 | if (InFlag.getNode()) | 
| Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 2214 | Ops.push_back(InFlag); | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2215 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2216 | if (isTailCall) { | 
| Dale Johannesen | 88004c2 | 2010-06-05 00:30:45 +0000 | [diff] [blame] | 2217 | // We used to do: | 
|  | 2218 | //// If this is the first return lowered for this function, add the regs | 
|  | 2219 | //// to the liveout set for the function. | 
|  | 2220 | // This isn't right, although it's probably harmless on x86; liveouts | 
|  | 2221 | // should be computed from returns not tail calls.  Consider a void | 
|  | 2222 | // function making a tail call to a function returning int. | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2223 | return DAG.getNode(X86ISD::TC_RETURN, dl, | 
|  | 2224 | NodeTys, &Ops[0], Ops.size()); | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2225 | } | 
|  | 2226 |  | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2227 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size()); | 
| Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 2228 | InFlag = Chain.getValue(1); | 
| Evan Cheng | d90eb7f | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 2229 |  | 
| Chris Lattner | 2d29709 | 2006-05-23 18:50:38 +0000 | [diff] [blame] | 2230 | // Create the CALLSEQ_END node. | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2231 | unsigned NumBytesForCalleeToPush; | 
| Dan Gohman | 4d3d6e1 | 2010-05-27 18:43:40 +0000 | [diff] [blame] | 2232 | if (Subtarget->IsCalleePop(isVarArg, CallConv)) | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2233 | NumBytesForCalleeToPush = NumBytes;    // Callee pops everything | 
| Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 2234 | else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet) | 
| Dan Gohman | f451cb8 | 2010-02-10 16:03:48 +0000 | [diff] [blame] | 2235 | // If this is a call to a struct-return function, the callee | 
| Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 2236 | // pops the hidden struct pointer, so we have to push it back. | 
|  | 2237 | // This is common for Darwin/X86, Linux & Mingw32 targets. | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2238 | NumBytesForCalleeToPush = 4; | 
| Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2239 | else | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2240 | NumBytesForCalleeToPush = 0;  // Callee pops nothing. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2241 |  | 
| Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2242 | // Returns a flag for retval copy to use. | 
| Evan Cheng | f22f9b3 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 2243 | if (!IsSibcall) { | 
|  | 2244 | Chain = DAG.getCALLSEQ_END(Chain, | 
|  | 2245 | DAG.getIntPtrConstant(NumBytes, true), | 
|  | 2246 | DAG.getIntPtrConstant(NumBytesForCalleeToPush, | 
|  | 2247 | true), | 
|  | 2248 | InFlag); | 
|  | 2249 | InFlag = Chain.getValue(1); | 
|  | 2250 | } | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2251 |  | 
| Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 2252 | // Handle result values, copying them out of physregs into vregs that we | 
|  | 2253 | // return. | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2254 | return LowerCallResult(Chain, InFlag, CallConv, isVarArg, | 
|  | 2255 | Ins, dl, DAG, InVals); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2256 | } | 
|  | 2257 |  | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 2258 |  | 
|  | 2259 | //===----------------------------------------------------------------------===// | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2260 | //                Fast Calling Convention (tail call) implementation | 
|  | 2261 | //===----------------------------------------------------------------------===// | 
|  | 2262 |  | 
|  | 2263 | //  Like std call, callee cleans arguments, convention except that ECX is | 
|  | 2264 | //  reserved for storing the tail called function address. Only 2 registers are | 
|  | 2265 | //  free for argument passing (inreg). Tail call optimization is performed | 
|  | 2266 | //  provided: | 
|  | 2267 | //                * tailcallopt is enabled | 
|  | 2268 | //                * caller/callee are fastcc | 
| Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 2269 | //  On X86_64 architecture with GOT-style position independent code only local | 
|  | 2270 | //  (within module) calls are supported at the moment. | 
| Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 2271 | //  To keep the stack aligned according to platform abi the function | 
|  | 2272 | //  GetAlignedArgumentStackSize ensures that argument delta is always multiples | 
|  | 2273 | //  of stack alignment. (Dynamic linkers need this - darwin's dyld for example) | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2274 | //  If a tail called function callee has more arguments than the caller the | 
|  | 2275 | //  caller needs to make sure that there is room to move the RETADDR to. This is | 
| Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 2276 | //  achieved by reserving an area the size of the argument delta right after the | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2277 | //  original REtADDR, but before the saved framepointer or the spilled registers | 
|  | 2278 | //  e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4) | 
|  | 2279 | //  stack layout: | 
|  | 2280 | //    arg1 | 
|  | 2281 | //    arg2 | 
|  | 2282 | //    RETADDR | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2283 | //    [ new RETADDR | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2284 | //      move area ] | 
|  | 2285 | //    (possible EBP) | 
|  | 2286 | //    ESI | 
|  | 2287 | //    EDI | 
|  | 2288 | //    local1 .. | 
|  | 2289 |  | 
|  | 2290 | /// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned | 
|  | 2291 | /// for a 16 byte align requirement. | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2292 | unsigned | 
|  | 2293 | X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize, | 
|  | 2294 | SelectionDAG& DAG) const { | 
| Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2295 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 2296 | const TargetMachine &TM = MF.getTarget(); | 
|  | 2297 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); | 
|  | 2298 | unsigned StackAlignment = TFI.getStackAlignment(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2299 | uint64_t AlignMask = StackAlignment - 1; | 
| Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2300 | int64_t Offset = StackSize; | 
| Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 2301 | uint64_t SlotSize = TD->getPointerSize(); | 
| Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2302 | if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) { | 
|  | 2303 | // Number smaller than 12 so just add the difference. | 
|  | 2304 | Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask)); | 
|  | 2305 | } else { | 
|  | 2306 | // Mask out lower bits, add stackalignment once plus the 12 bytes. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2307 | Offset = ((~AlignMask) & Offset) + StackAlignment + | 
| Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2308 | (StackAlignment-SlotSize); | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2309 | } | 
| Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2310 | return Offset; | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2311 | } | 
|  | 2312 |  | 
| Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2313 | /// MatchingStackOffset - Return true if the given stack call argument is | 
|  | 2314 | /// already available in the same position (relatively) of the caller's | 
|  | 2315 | /// incoming argument stack. | 
|  | 2316 | static | 
|  | 2317 | bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags, | 
|  | 2318 | MachineFrameInfo *MFI, const MachineRegisterInfo *MRI, | 
|  | 2319 | const X86InstrInfo *TII) { | 
| Evan Cheng | 4cae133 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2320 | unsigned Bytes = Arg.getValueType().getSizeInBits() / 8; | 
|  | 2321 | int FI = INT_MAX; | 
| Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2322 | if (Arg.getOpcode() == ISD::CopyFromReg) { | 
|  | 2323 | unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg(); | 
|  | 2324 | if (!VR || TargetRegisterInfo::isPhysicalRegister(VR)) | 
|  | 2325 | return false; | 
|  | 2326 | MachineInstr *Def = MRI->getVRegDef(VR); | 
|  | 2327 | if (!Def) | 
|  | 2328 | return false; | 
|  | 2329 | if (!Flags.isByVal()) { | 
|  | 2330 | if (!TII->isLoadFromStackSlot(Def, FI)) | 
|  | 2331 | return false; | 
|  | 2332 | } else { | 
|  | 2333 | unsigned Opcode = Def->getOpcode(); | 
|  | 2334 | if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) && | 
|  | 2335 | Def->getOperand(1).isFI()) { | 
|  | 2336 | FI = Def->getOperand(1).getIndex(); | 
| Evan Cheng | 4cae133 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2337 | Bytes = Flags.getByValSize(); | 
| Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2338 | } else | 
|  | 2339 | return false; | 
|  | 2340 | } | 
| Evan Cheng | 4cae133 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2341 | } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) { | 
|  | 2342 | if (Flags.isByVal()) | 
|  | 2343 | // ByVal argument is passed in as a pointer but it's now being | 
| Evan Cheng | 1071849 | 2010-03-05 19:55:55 +0000 | [diff] [blame] | 2344 | // dereferenced. e.g. | 
| Evan Cheng | 4cae133 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2345 | // define @foo(%struct.X* %A) { | 
|  | 2346 | //   tail call @bar(%struct.X* byval %A) | 
|  | 2347 | // } | 
| Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2348 | return false; | 
|  | 2349 | SDValue Ptr = Ld->getBasePtr(); | 
|  | 2350 | FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr); | 
|  | 2351 | if (!FINode) | 
|  | 2352 | return false; | 
|  | 2353 | FI = FINode->getIndex(); | 
| Evan Cheng | 4cae133 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2354 | } else | 
|  | 2355 | return false; | 
| Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2356 |  | 
| Evan Cheng | 4cae133 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2357 | assert(FI != INT_MAX); | 
| Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2358 | if (!MFI->isFixedObjectIndex(FI)) | 
|  | 2359 | return false; | 
| Evan Cheng | 4cae133 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2360 | return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI); | 
| Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2361 | } | 
|  | 2362 |  | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2363 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible | 
|  | 2364 | /// for tail call optimization. Targets which want to do tail call | 
|  | 2365 | /// optimization should implement this function. | 
|  | 2366 | bool | 
|  | 2367 | X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee, | 
| Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 2368 | CallingConv::ID CalleeCC, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2369 | bool isVarArg, | 
| Evan Cheng | a375d47 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 2370 | bool isCalleeStructRet, | 
|  | 2371 | bool isCallerStructRet, | 
| Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 2372 | const SmallVectorImpl<ISD::OutputArg> &Outs, | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 2373 | const SmallVectorImpl<SDValue> &OutVals, | 
| Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 2374 | const SmallVectorImpl<ISD::InputArg> &Ins, | 
| Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2375 | SelectionDAG& DAG) const { | 
| Chris Lattner | 2968943 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 2376 | if (!IsTailCallConvention(CalleeCC) && | 
| Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 2377 | CalleeCC != CallingConv::C) | 
|  | 2378 | return false; | 
|  | 2379 |  | 
| Evan Cheng | 7096ae4 | 2010-01-29 06:45:59 +0000 | [diff] [blame] | 2380 | // If -tailcallopt is specified, make fastcc functions tail-callable. | 
| Evan Cheng | 2c12cb4 | 2010-03-26 16:26:03 +0000 | [diff] [blame] | 2381 | const MachineFunction &MF = DAG.getMachineFunction(); | 
| Evan Cheng | 7096ae4 | 2010-01-29 06:45:59 +0000 | [diff] [blame] | 2382 | const Function *CallerF = DAG.getMachineFunction().getFunction(); | 
| Evan Cheng | 1361796 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2383 | CallingConv::ID CallerCC = CallerF->getCallingConv(); | 
|  | 2384 | bool CCMatch = CallerCC == CalleeCC; | 
|  | 2385 |  | 
| Dan Gohman | 1797ed5 | 2010-02-08 20:27:50 +0000 | [diff] [blame] | 2386 | if (GuaranteedTailCallOpt) { | 
| Evan Cheng | 1361796 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2387 | if (IsTailCallConvention(CalleeCC) && CCMatch) | 
| Evan Cheng | 843bd69 | 2010-01-31 06:44:49 +0000 | [diff] [blame] | 2388 | return true; | 
|  | 2389 | return false; | 
|  | 2390 | } | 
|  | 2391 |  | 
| Dale Johannesen | 2f05cc0 | 2010-05-28 23:24:28 +0000 | [diff] [blame] | 2392 | // Look for obvious safe cases to perform tail call optimization that do not | 
|  | 2393 | // require ABI changes. This is what gcc calls sibcall. | 
| Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2394 |  | 
| Evan Cheng | 2c12cb4 | 2010-03-26 16:26:03 +0000 | [diff] [blame] | 2395 | // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to | 
|  | 2396 | // emit a special epilogue. | 
|  | 2397 | if (RegInfo->needsStackRealignment(MF)) | 
|  | 2398 | return false; | 
|  | 2399 |  | 
| Eric Christopher | 90eb402 | 2010-07-22 00:26:08 +0000 | [diff] [blame] | 2400 | // Do not sibcall optimize vararg calls unless the call site is not passing | 
|  | 2401 | // any arguments. | 
| Evan Cheng | 3c262ee | 2010-03-26 02:13:13 +0000 | [diff] [blame] | 2402 | if (isVarArg && !Outs.empty()) | 
| Evan Cheng | 843bd69 | 2010-01-31 06:44:49 +0000 | [diff] [blame] | 2403 | return false; | 
|  | 2404 |  | 
| Evan Cheng | a375d47 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 2405 | // Also avoid sibcall optimization if either caller or callee uses struct | 
|  | 2406 | // return semantics. | 
|  | 2407 | if (isCalleeStructRet || isCallerStructRet) | 
|  | 2408 | return false; | 
|  | 2409 |  | 
| Evan Cheng | f5b9d6c | 2010-03-20 02:58:15 +0000 | [diff] [blame] | 2410 | // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack. | 
|  | 2411 | // Therefore if it's not used by the call it is not safe to optimize this into | 
|  | 2412 | // a sibcall. | 
|  | 2413 | bool Unused = false; | 
|  | 2414 | for (unsigned i = 0, e = Ins.size(); i != e; ++i) { | 
|  | 2415 | if (!Ins[i].Used) { | 
|  | 2416 | Unused = true; | 
|  | 2417 | break; | 
|  | 2418 | } | 
|  | 2419 | } | 
|  | 2420 | if (Unused) { | 
|  | 2421 | SmallVector<CCValAssign, 16> RVLocs; | 
|  | 2422 | CCState CCInfo(CalleeCC, false, getTargetMachine(), | 
|  | 2423 | RVLocs, *DAG.getContext()); | 
|  | 2424 | CCInfo.AnalyzeCallResult(Ins, RetCC_X86); | 
| Evan Cheng | 1361796 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2425 | for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) { | 
| Evan Cheng | f5b9d6c | 2010-03-20 02:58:15 +0000 | [diff] [blame] | 2426 | CCValAssign &VA = RVLocs[i]; | 
|  | 2427 | if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) | 
|  | 2428 | return false; | 
|  | 2429 | } | 
|  | 2430 | } | 
|  | 2431 |  | 
| Evan Cheng | 1361796 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2432 | // If the calling conventions do not match, then we'd better make sure the | 
|  | 2433 | // results are returned in the same way as what the caller expects. | 
|  | 2434 | if (!CCMatch) { | 
|  | 2435 | SmallVector<CCValAssign, 16> RVLocs1; | 
|  | 2436 | CCState CCInfo1(CalleeCC, false, getTargetMachine(), | 
|  | 2437 | RVLocs1, *DAG.getContext()); | 
|  | 2438 | CCInfo1.AnalyzeCallResult(Ins, RetCC_X86); | 
|  | 2439 |  | 
|  | 2440 | SmallVector<CCValAssign, 16> RVLocs2; | 
|  | 2441 | CCState CCInfo2(CallerCC, false, getTargetMachine(), | 
|  | 2442 | RVLocs2, *DAG.getContext()); | 
|  | 2443 | CCInfo2.AnalyzeCallResult(Ins, RetCC_X86); | 
|  | 2444 |  | 
|  | 2445 | if (RVLocs1.size() != RVLocs2.size()) | 
|  | 2446 | return false; | 
|  | 2447 | for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) { | 
|  | 2448 | if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc()) | 
|  | 2449 | return false; | 
|  | 2450 | if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo()) | 
|  | 2451 | return false; | 
|  | 2452 | if (RVLocs1[i].isRegLoc()) { | 
|  | 2453 | if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg()) | 
|  | 2454 | return false; | 
|  | 2455 | } else { | 
|  | 2456 | if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset()) | 
|  | 2457 | return false; | 
|  | 2458 | } | 
|  | 2459 | } | 
|  | 2460 | } | 
|  | 2461 |  | 
| Evan Cheng | a6bff98 | 2010-01-30 01:22:00 +0000 | [diff] [blame] | 2462 | // If the callee takes no arguments then go on to check the results of the | 
|  | 2463 | // call. | 
|  | 2464 | if (!Outs.empty()) { | 
|  | 2465 | // Check if stack adjustment is needed. For now, do not do this if any | 
|  | 2466 | // argument is passed on the stack. | 
|  | 2467 | SmallVector<CCValAssign, 16> ArgLocs; | 
|  | 2468 | CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(), | 
|  | 2469 | ArgLocs, *DAG.getContext()); | 
| Duncan Sands | 4590766 | 2010-10-31 13:21:44 +0000 | [diff] [blame] | 2470 | CCInfo.AnalyzeCallOperands(Outs, CC_X86); | 
| Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2471 | if (CCInfo.getNextStackOffset()) { | 
|  | 2472 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 2473 | if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn()) | 
|  | 2474 | return false; | 
|  | 2475 | if (Subtarget->isTargetWin64()) | 
|  | 2476 | // Win64 ABI has additional complications. | 
|  | 2477 | return false; | 
|  | 2478 |  | 
|  | 2479 | // Check if the arguments are already laid out in the right way as | 
|  | 2480 | // the caller's fixed stack objects. | 
|  | 2481 | MachineFrameInfo *MFI = MF.getFrameInfo(); | 
| Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2482 | const MachineRegisterInfo *MRI = &MF.getRegInfo(); | 
|  | 2483 | const X86InstrInfo *TII = | 
|  | 2484 | ((X86TargetMachine&)getTargetMachine()).getInstrInfo(); | 
| Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2485 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 2486 | CCValAssign &VA = ArgLocs[i]; | 
| Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 2487 | SDValue Arg = OutVals[i]; | 
| Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2488 | ISD::ArgFlagsTy Flags = Outs[i].Flags; | 
| Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2489 | if (VA.getLocInfo() == CCValAssign::Indirect) | 
|  | 2490 | return false; | 
|  | 2491 | if (!VA.isRegLoc()) { | 
| Evan Cheng | 5f94193 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2492 | if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags, | 
|  | 2493 | MFI, MRI, TII)) | 
| Evan Cheng | b2c9290 | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2494 | return false; | 
|  | 2495 | } | 
|  | 2496 | } | 
|  | 2497 | } | 
| Evan Cheng | 9c04467 | 2010-05-29 01:35:22 +0000 | [diff] [blame] | 2498 |  | 
|  | 2499 | // If the tailcall address may be in a register, then make sure it's | 
|  | 2500 | // possible to register allocate for it. In 32-bit, the call address can | 
|  | 2501 | // only target EAX, EDX, or ECX since the tail call must be scheduled after | 
| Evan Cheng | dedd974 | 2010-07-14 06:44:01 +0000 | [diff] [blame] | 2502 | // callee-saved registers are restored. These happen to be the same | 
|  | 2503 | // registers used to pass 'inreg' arguments so watch out for those. | 
|  | 2504 | if (!Subtarget->is64Bit() && | 
|  | 2505 | !isa<GlobalAddressSDNode>(Callee) && | 
| Evan Cheng | 9c04467 | 2010-05-29 01:35:22 +0000 | [diff] [blame] | 2506 | !isa<ExternalSymbolSDNode>(Callee)) { | 
| Evan Cheng | 9c04467 | 2010-05-29 01:35:22 +0000 | [diff] [blame] | 2507 | unsigned NumInRegs = 0; | 
|  | 2508 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 2509 | CCValAssign &VA = ArgLocs[i]; | 
| Evan Cheng | dedd974 | 2010-07-14 06:44:01 +0000 | [diff] [blame] | 2510 | if (!VA.isRegLoc()) | 
|  | 2511 | continue; | 
|  | 2512 | unsigned Reg = VA.getLocReg(); | 
|  | 2513 | switch (Reg) { | 
|  | 2514 | default: break; | 
|  | 2515 | case X86::EAX: case X86::EDX: case X86::ECX: | 
|  | 2516 | if (++NumInRegs == 3) | 
| Evan Cheng | 9c04467 | 2010-05-29 01:35:22 +0000 | [diff] [blame] | 2517 | return false; | 
| Evan Cheng | dedd974 | 2010-07-14 06:44:01 +0000 | [diff] [blame] | 2518 | break; | 
| Evan Cheng | 9c04467 | 2010-05-29 01:35:22 +0000 | [diff] [blame] | 2519 | } | 
|  | 2520 | } | 
|  | 2521 | } | 
| Evan Cheng | a6bff98 | 2010-01-30 01:22:00 +0000 | [diff] [blame] | 2522 | } | 
| Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 2523 |  | 
| Dale Johannesen | d155d7e | 2010-10-25 22:17:05 +0000 | [diff] [blame] | 2524 | // An stdcall caller is expected to clean up its arguments; the callee | 
| Dale Johannesen | 0e03456 | 2010-11-12 00:43:18 +0000 | [diff] [blame] | 2525 | // isn't going to do that. | 
| Dale Johannesen | d155d7e | 2010-10-25 22:17:05 +0000 | [diff] [blame] | 2526 | if (!CCMatch && CallerCC==CallingConv::X86_StdCall) | 
|  | 2527 | return false; | 
|  | 2528 |  | 
| Evan Cheng | 86809cc | 2010-02-03 03:28:02 +0000 | [diff] [blame] | 2529 | return true; | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2530 | } | 
|  | 2531 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 2532 | FastISel * | 
| Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 2533 | X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const { | 
|  | 2534 | return X86::createFastISel(funcInfo); | 
| Dan Gohman | d9f3c48 | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 2535 | } | 
|  | 2536 |  | 
|  | 2537 |  | 
| Chris Lattner | fcf1a3d | 2007-02-28 06:10:12 +0000 | [diff] [blame] | 2538 | //===----------------------------------------------------------------------===// | 
|  | 2539 | //                           Other Lowering Hooks | 
|  | 2540 | //===----------------------------------------------------------------------===// | 
|  | 2541 |  | 
| Bruno Cardoso Lopes | e654b56 | 2010-09-01 00:51:36 +0000 | [diff] [blame] | 2542 | static bool MayFoldLoad(SDValue Op) { | 
|  | 2543 | return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode()); | 
|  | 2544 | } | 
|  | 2545 |  | 
|  | 2546 | static bool MayFoldIntoStore(SDValue Op) { | 
|  | 2547 | return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin()); | 
|  | 2548 | } | 
|  | 2549 |  | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 2550 | static bool isTargetShuffle(unsigned Opcode) { | 
|  | 2551 | switch(Opcode) { | 
|  | 2552 | default: return false; | 
|  | 2553 | case X86ISD::PSHUFD: | 
|  | 2554 | case X86ISD::PSHUFHW: | 
|  | 2555 | case X86ISD::PSHUFLW: | 
|  | 2556 | case X86ISD::SHUFPD: | 
| Bruno Cardoso Lopes | aace0f2 | 2010-09-04 02:36:07 +0000 | [diff] [blame] | 2557 | case X86ISD::PALIGN: | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 2558 | case X86ISD::SHUFPS: | 
|  | 2559 | case X86ISD::MOVLHPS: | 
| Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 2560 | case X86ISD::MOVLHPD: | 
| Bruno Cardoso Lopes | 7ff30bb | 2010-08-31 21:38:49 +0000 | [diff] [blame] | 2561 | case X86ISD::MOVHLPS: | 
| Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 2562 | case X86ISD::MOVLPS: | 
|  | 2563 | case X86ISD::MOVLPD: | 
| Bruno Cardoso Lopes | 5023ef2 | 2010-08-31 22:22:11 +0000 | [diff] [blame] | 2564 | case X86ISD::MOVSHDUP: | 
| Bruno Cardoso Lopes | 013bb3d | 2010-08-31 22:35:05 +0000 | [diff] [blame] | 2565 | case X86ISD::MOVSLDUP: | 
| Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 2566 | case X86ISD::MOVDDUP: | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 2567 | case X86ISD::MOVSS: | 
|  | 2568 | case X86ISD::MOVSD: | 
| Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2569 | case X86ISD::UNPCKLPS: | 
| Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2570 | case X86ISD::UNPCKLPD: | 
| Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2571 | case X86ISD::PUNPCKLWD: | 
|  | 2572 | case X86ISD::PUNPCKLBW: | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 2573 | case X86ISD::PUNPCKLDQ: | 
| Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2574 | case X86ISD::PUNPCKLQDQ: | 
| Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2575 | case X86ISD::UNPCKHPS: | 
| Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2576 | case X86ISD::UNPCKHPD: | 
| Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2577 | case X86ISD::PUNPCKHWD: | 
|  | 2578 | case X86ISD::PUNPCKHBW: | 
|  | 2579 | case X86ISD::PUNPCKHDQ: | 
| Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2580 | case X86ISD::PUNPCKHQDQ: | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 2581 | return true; | 
|  | 2582 | } | 
|  | 2583 | return false; | 
|  | 2584 | } | 
|  | 2585 |  | 
| Bruno Cardoso Lopes | 3efc077 | 2010-08-23 20:41:02 +0000 | [diff] [blame] | 2586 | static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT, | 
| Bruno Cardoso Lopes | 5023ef2 | 2010-08-31 22:22:11 +0000 | [diff] [blame] | 2587 | SDValue V1, SelectionDAG &DAG) { | 
|  | 2588 | switch(Opc) { | 
|  | 2589 | default: llvm_unreachable("Unknown x86 shuffle node"); | 
|  | 2590 | case X86ISD::MOVSHDUP: | 
| Bruno Cardoso Lopes | 013bb3d | 2010-08-31 22:35:05 +0000 | [diff] [blame] | 2591 | case X86ISD::MOVSLDUP: | 
| Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 2592 | case X86ISD::MOVDDUP: | 
| Bruno Cardoso Lopes | 5023ef2 | 2010-08-31 22:22:11 +0000 | [diff] [blame] | 2593 | return DAG.getNode(Opc, dl, VT, V1); | 
|  | 2594 | } | 
|  | 2595 |  | 
|  | 2596 | return SDValue(); | 
|  | 2597 | } | 
|  | 2598 |  | 
|  | 2599 | static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT, | 
| Bruno Cardoso Lopes | 8878e21 | 2010-08-24 01:16:15 +0000 | [diff] [blame] | 2600 | SDValue V1, unsigned TargetMask, SelectionDAG &DAG) { | 
| Bruno Cardoso Lopes | 3efc077 | 2010-08-23 20:41:02 +0000 | [diff] [blame] | 2601 | switch(Opc) { | 
|  | 2602 | default: llvm_unreachable("Unknown x86 shuffle node"); | 
| Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 2603 | case X86ISD::PSHUFD: | 
| Bruno Cardoso Lopes | 3efc077 | 2010-08-23 20:41:02 +0000 | [diff] [blame] | 2604 | case X86ISD::PSHUFHW: | 
|  | 2605 | case X86ISD::PSHUFLW: | 
|  | 2606 | return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8)); | 
|  | 2607 | } | 
|  | 2608 |  | 
|  | 2609 | return SDValue(); | 
|  | 2610 | } | 
| Chris Lattner | fcf1a3d | 2007-02-28 06:10:12 +0000 | [diff] [blame] | 2611 |  | 
| Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 2612 | static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT, | 
|  | 2613 | SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) { | 
|  | 2614 | switch(Opc) { | 
|  | 2615 | default: llvm_unreachable("Unknown x86 shuffle node"); | 
| Bruno Cardoso Lopes | aace0f2 | 2010-09-04 02:36:07 +0000 | [diff] [blame] | 2616 | case X86ISD::PALIGN: | 
| Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 2617 | case X86ISD::SHUFPD: | 
|  | 2618 | case X86ISD::SHUFPS: | 
|  | 2619 | return DAG.getNode(Opc, dl, VT, V1, V2, | 
|  | 2620 | DAG.getConstant(TargetMask, MVT::i8)); | 
|  | 2621 | } | 
|  | 2622 | return SDValue(); | 
|  | 2623 | } | 
|  | 2624 |  | 
|  | 2625 | static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT, | 
|  | 2626 | SDValue V1, SDValue V2, SelectionDAG &DAG) { | 
|  | 2627 | switch(Opc) { | 
|  | 2628 | default: llvm_unreachable("Unknown x86 shuffle node"); | 
|  | 2629 | case X86ISD::MOVLHPS: | 
| Bruno Cardoso Lopes | f2db5b4 | 2010-08-31 21:15:21 +0000 | [diff] [blame] | 2630 | case X86ISD::MOVLHPD: | 
| Bruno Cardoso Lopes | 7ff30bb | 2010-08-31 21:38:49 +0000 | [diff] [blame] | 2631 | case X86ISD::MOVHLPS: | 
| Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 2632 | case X86ISD::MOVLPS: | 
|  | 2633 | case X86ISD::MOVLPD: | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 2634 | case X86ISD::MOVSS: | 
|  | 2635 | case X86ISD::MOVSD: | 
| Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2636 | case X86ISD::UNPCKLPS: | 
| Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2637 | case X86ISD::UNPCKLPD: | 
| Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2638 | case X86ISD::PUNPCKLWD: | 
|  | 2639 | case X86ISD::PUNPCKLBW: | 
| Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 2640 | case X86ISD::PUNPCKLDQ: | 
| Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2641 | case X86ISD::PUNPCKLQDQ: | 
| Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2642 | case X86ISD::UNPCKHPS: | 
| Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2643 | case X86ISD::UNPCKHPD: | 
| Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 2644 | case X86ISD::PUNPCKHWD: | 
|  | 2645 | case X86ISD::PUNPCKHBW: | 
|  | 2646 | case X86ISD::PUNPCKHDQ: | 
| Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 2647 | case X86ISD::PUNPCKHQDQ: | 
| Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 2648 | return DAG.getNode(Opc, dl, VT, V1, V2); | 
|  | 2649 | } | 
|  | 2650 | return SDValue(); | 
|  | 2651 | } | 
|  | 2652 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2653 | SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const { | 
| Anton Korobeynikov | a2780e1 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2654 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 2655 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
|  | 2656 | int ReturnAddrIndex = FuncInfo->getRAIndex(); | 
|  | 2657 |  | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2658 | if (ReturnAddrIndex == 0) { | 
|  | 2659 | // Set up a frame object for the return address. | 
| Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 2660 | uint64_t SlotSize = TD->getPointerSize(); | 
| David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 2661 | ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize, | 
| Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 2662 | false); | 
| Anton Korobeynikov | a2780e1 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2663 | FuncInfo->setRAIndex(ReturnAddrIndex); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2664 | } | 
|  | 2665 |  | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 2666 | return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy()); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2667 | } | 
|  | 2668 |  | 
|  | 2669 |  | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 2670 | bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M, | 
|  | 2671 | bool hasSymbolicDisplacement) { | 
|  | 2672 | // Offset should fit into 32 bit immediate field. | 
| Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 2673 | if (!isInt<32>(Offset)) | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 2674 | return false; | 
|  | 2675 |  | 
|  | 2676 | // If we don't have a symbolic displacement - we don't have any extra | 
|  | 2677 | // restrictions. | 
|  | 2678 | if (!hasSymbolicDisplacement) | 
|  | 2679 | return true; | 
|  | 2680 |  | 
|  | 2681 | // FIXME: Some tweaks might be needed for medium code model. | 
|  | 2682 | if (M != CodeModel::Small && M != CodeModel::Kernel) | 
|  | 2683 | return false; | 
|  | 2684 |  | 
|  | 2685 | // For small code model we assume that latest object is 16MB before end of 31 | 
|  | 2686 | // bits boundary. We may also accept pretty large negative constants knowing | 
|  | 2687 | // that all objects are in the positive half of address space. | 
|  | 2688 | if (M == CodeModel::Small && Offset < 16*1024*1024) | 
|  | 2689 | return true; | 
|  | 2690 |  | 
|  | 2691 | // For kernel code model we know that all object resist in the negative half | 
|  | 2692 | // of 32bits address space. We may not accept negative offsets, since they may | 
|  | 2693 | // be just off and we may accept pretty large positive ones. | 
|  | 2694 | if (M == CodeModel::Kernel && Offset > 0) | 
|  | 2695 | return true; | 
|  | 2696 |  | 
|  | 2697 | return false; | 
|  | 2698 | } | 
|  | 2699 |  | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2700 | /// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86 | 
|  | 2701 | /// specific condition code, returning the condition code and the LHS/RHS of the | 
|  | 2702 | /// comparison to make. | 
|  | 2703 | static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP, | 
|  | 2704 | SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) { | 
| Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2705 | if (!isFP) { | 
| Chris Lattner | bfd68a7 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2706 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { | 
|  | 2707 | if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) { | 
|  | 2708 | // X > -1   -> X == 0, jump !sign. | 
|  | 2709 | RHS = DAG.getConstant(0, RHS.getValueType()); | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2710 | return X86::COND_NS; | 
| Chris Lattner | bfd68a7 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2711 | } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) { | 
|  | 2712 | // X < 0   -> X == 0, jump on sign. | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2713 | return X86::COND_S; | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2714 | } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) { | 
| Dan Gohman | 5f6913c | 2007-09-17 14:49:27 +0000 | [diff] [blame] | 2715 | // X < 1   -> X <= 0 | 
|  | 2716 | RHS = DAG.getConstant(0, RHS.getValueType()); | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2717 | return X86::COND_LE; | 
| Chris Lattner | bfd68a7 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2718 | } | 
| Chris Lattner | f957051 | 2006-09-13 03:22:10 +0000 | [diff] [blame] | 2719 | } | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2720 |  | 
| Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2721 | switch (SetCCOpcode) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2722 | default: llvm_unreachable("Invalid integer condition!"); | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2723 | case ISD::SETEQ:  return X86::COND_E; | 
|  | 2724 | case ISD::SETGT:  return X86::COND_G; | 
|  | 2725 | case ISD::SETGE:  return X86::COND_GE; | 
|  | 2726 | case ISD::SETLT:  return X86::COND_L; | 
|  | 2727 | case ISD::SETLE:  return X86::COND_LE; | 
|  | 2728 | case ISD::SETNE:  return X86::COND_NE; | 
|  | 2729 | case ISD::SETULT: return X86::COND_B; | 
|  | 2730 | case ISD::SETUGT: return X86::COND_A; | 
|  | 2731 | case ISD::SETULE: return X86::COND_BE; | 
|  | 2732 | case ISD::SETUGE: return X86::COND_AE; | 
| Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2733 | } | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2734 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2735 |  | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2736 | // First determine if it is required or is profitable to flip the operands. | 
| Duncan Sands | 4047f4a | 2008-10-24 13:03:10 +0000 | [diff] [blame] | 2737 |  | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2738 | // If LHS is a foldable load, but RHS is not, flip the condition. | 
|  | 2739 | if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) && | 
|  | 2740 | !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) { | 
|  | 2741 | SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode); | 
|  | 2742 | std::swap(LHS, RHS); | 
| Evan Cheng | 4d46d0a | 2008-08-28 23:48:31 +0000 | [diff] [blame] | 2743 | } | 
|  | 2744 |  | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2745 | switch (SetCCOpcode) { | 
|  | 2746 | default: break; | 
|  | 2747 | case ISD::SETOLT: | 
|  | 2748 | case ISD::SETOLE: | 
|  | 2749 | case ISD::SETUGT: | 
|  | 2750 | case ISD::SETUGE: | 
|  | 2751 | std::swap(LHS, RHS); | 
|  | 2752 | break; | 
|  | 2753 | } | 
|  | 2754 |  | 
|  | 2755 | // On a floating point condition, the flags are set as follows: | 
|  | 2756 | // ZF  PF  CF   op | 
|  | 2757 | //  0 | 0 | 0 | X > Y | 
|  | 2758 | //  0 | 0 | 1 | X < Y | 
|  | 2759 | //  1 | 0 | 0 | X == Y | 
|  | 2760 | //  1 | 1 | 1 | unordered | 
|  | 2761 | switch (SetCCOpcode) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2762 | default: llvm_unreachable("Condcode should be pre-legalized away"); | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2763 | case ISD::SETUEQ: | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2764 | case ISD::SETEQ:   return X86::COND_E; | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2765 | case ISD::SETOLT:              // flipped | 
|  | 2766 | case ISD::SETOGT: | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2767 | case ISD::SETGT:   return X86::COND_A; | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2768 | case ISD::SETOLE:              // flipped | 
|  | 2769 | case ISD::SETOGE: | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2770 | case ISD::SETGE:   return X86::COND_AE; | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2771 | case ISD::SETUGT:              // flipped | 
|  | 2772 | case ISD::SETULT: | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2773 | case ISD::SETLT:   return X86::COND_B; | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2774 | case ISD::SETUGE:              // flipped | 
|  | 2775 | case ISD::SETULE: | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2776 | case ISD::SETLE:   return X86::COND_BE; | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2777 | case ISD::SETONE: | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2778 | case ISD::SETNE:   return X86::COND_NE; | 
|  | 2779 | case ISD::SETUO:   return X86::COND_P; | 
|  | 2780 | case ISD::SETO:    return X86::COND_NP; | 
| Dan Gohman | 1a49295 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 2781 | case ISD::SETOEQ: | 
|  | 2782 | case ISD::SETUNE:  return X86::COND_INVALID; | 
| Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2783 | } | 
| Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2784 | } | 
|  | 2785 |  | 
| Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 2786 | /// hasFPCMov - is there a floating point cmov for the specific X86 condition | 
|  | 2787 | /// code. Current x86 isa includes the following FP cmov instructions: | 
| Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2788 | /// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu. | 
| Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 2789 | static bool hasFPCMov(unsigned X86CC) { | 
| Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2790 | switch (X86CC) { | 
|  | 2791 | default: | 
|  | 2792 | return false; | 
| Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 2793 | case X86::COND_B: | 
|  | 2794 | case X86::COND_BE: | 
|  | 2795 | case X86::COND_E: | 
|  | 2796 | case X86::COND_P: | 
|  | 2797 | case X86::COND_A: | 
|  | 2798 | case X86::COND_AE: | 
|  | 2799 | case X86::COND_NE: | 
|  | 2800 | case X86::COND_NP: | 
| Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2801 | return true; | 
|  | 2802 | } | 
|  | 2803 | } | 
|  | 2804 |  | 
| Evan Cheng | eb2f969 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 2805 | /// isFPImmLegal - Returns true if the target can instruction select the | 
|  | 2806 | /// specified FP immediate natively. If false, the legalizer will | 
|  | 2807 | /// materialize the FP immediate as a load from a constant pool. | 
| Evan Cheng | a1eaa3c | 2009-10-28 01:43:28 +0000 | [diff] [blame] | 2808 | bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const { | 
| Evan Cheng | eb2f969 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 2809 | for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) { | 
|  | 2810 | if (Imm.bitwiseIsEqual(LegalFPImmediates[i])) | 
|  | 2811 | return true; | 
|  | 2812 | } | 
|  | 2813 | return false; | 
|  | 2814 | } | 
|  | 2815 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2816 | /// isUndefOrInRange - Return true if Val is undef or if its value falls within | 
|  | 2817 | /// the specified range (L, H]. | 
|  | 2818 | static bool isUndefOrInRange(int Val, int Low, int Hi) { | 
|  | 2819 | return (Val < 0) || (Val >= Low && Val < Hi); | 
|  | 2820 | } | 
|  | 2821 |  | 
|  | 2822 | /// isUndefOrEqual - Val is either less than zero (undef) or equal to the | 
|  | 2823 | /// specified value. | 
|  | 2824 | static bool isUndefOrEqual(int Val, int CmpVal) { | 
|  | 2825 | if (Val < 0 || Val == CmpVal) | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2826 | return true; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2827 | return false; | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2828 | } | 
|  | 2829 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2830 | /// isPSHUFDMask - Return true if the node specifies a shuffle of elements that | 
|  | 2831 | /// is suitable for input to PSHUFD or PSHUFW.  That is, it doesn't reference | 
|  | 2832 | /// the second operand. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2833 | static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) { | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 2834 | if (VT == MVT::v4f32 || VT == MVT::v4i32 ) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2835 | return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2836 | if (VT == MVT::v2f64 || VT == MVT::v2i64) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2837 | return (Mask[0] < 2 && Mask[1] < 2); | 
|  | 2838 | return false; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2839 | } | 
|  | 2840 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2841 | bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) { | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2842 | SmallVector<int, 8> M; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2843 | N->getMask(M); | 
|  | 2844 | return ::isPSHUFDMask(M, N->getValueType(0)); | 
|  | 2845 | } | 
| Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 2846 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2847 | /// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that | 
|  | 2848 | /// is suitable for input to PSHUFHW. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2849 | static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2850 | if (VT != MVT::v8i16) | 
| Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 2851 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2852 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2853 | // Lower quadword copied in order or undef. | 
|  | 2854 | for (int i = 0; i != 4; ++i) | 
|  | 2855 | if (Mask[i] >= 0 && Mask[i] != i) | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2856 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2857 |  | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2858 | // Upper quadword shuffled. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2859 | for (int i = 4; i != 8; ++i) | 
|  | 2860 | if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7)) | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2861 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2862 |  | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2863 | return true; | 
|  | 2864 | } | 
|  | 2865 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2866 | bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) { | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2867 | SmallVector<int, 8> M; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2868 | N->getMask(M); | 
|  | 2869 | return ::isPSHUFHWMask(M, N->getValueType(0)); | 
|  | 2870 | } | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2871 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2872 | /// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that | 
|  | 2873 | /// is suitable for input to PSHUFLW. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2874 | static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2875 | if (VT != MVT::v8i16) | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2876 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2877 |  | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2878 | // Upper quadword copied in order. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2879 | for (int i = 4; i != 8; ++i) | 
|  | 2880 | if (Mask[i] >= 0 && Mask[i] != i) | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2881 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2882 |  | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2883 | // Lower quadword shuffled. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2884 | for (int i = 0; i != 4; ++i) | 
|  | 2885 | if (Mask[i] >= 4) | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2886 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2887 |  | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2888 | return true; | 
| Nate Begeman | b706d29 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2889 | } | 
|  | 2890 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2891 | bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) { | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2892 | SmallVector<int, 8> M; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2893 | N->getMask(M); | 
|  | 2894 | return ::isPSHUFLWMask(M, N->getValueType(0)); | 
|  | 2895 | } | 
|  | 2896 |  | 
| Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2897 | /// isPALIGNRMask - Return true if the node specifies a shuffle of elements that | 
|  | 2898 | /// is suitable for input to PALIGNR. | 
|  | 2899 | static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT, | 
|  | 2900 | bool hasSSSE3) { | 
|  | 2901 | int i, e = VT.getVectorNumElements(); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 2902 |  | 
| Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2903 | // Do not handle v2i64 / v2f64 shuffles with palignr. | 
|  | 2904 | if (e < 4 || !hasSSSE3) | 
|  | 2905 | return false; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 2906 |  | 
| Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2907 | for (i = 0; i != e; ++i) | 
|  | 2908 | if (Mask[i] >= 0) | 
|  | 2909 | break; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 2910 |  | 
| Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2911 | // All undef, not a palignr. | 
|  | 2912 | if (i == e) | 
|  | 2913 | return false; | 
|  | 2914 |  | 
|  | 2915 | // Determine if it's ok to perform a palignr with only the LHS, since we | 
|  | 2916 | // don't have access to the actual shuffle elements to see if RHS is undef. | 
|  | 2917 | bool Unary = Mask[i] < (int)e; | 
|  | 2918 | bool NeedsUnary = false; | 
|  | 2919 |  | 
|  | 2920 | int s = Mask[i] - i; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 2921 |  | 
| Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2922 | // Check the rest of the elements to see if they are consecutive. | 
|  | 2923 | for (++i; i != e; ++i) { | 
|  | 2924 | int m = Mask[i]; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 2925 | if (m < 0) | 
| Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2926 | continue; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 2927 |  | 
| Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2928 | Unary = Unary && (m < (int)e); | 
|  | 2929 | NeedsUnary = NeedsUnary || (m < s); | 
|  | 2930 |  | 
|  | 2931 | if (NeedsUnary && !Unary) | 
|  | 2932 | return false; | 
|  | 2933 | if (Unary && m != ((s+i) & (e-1))) | 
|  | 2934 | return false; | 
|  | 2935 | if (!Unary && m != (s+i)) | 
|  | 2936 | return false; | 
|  | 2937 | } | 
|  | 2938 | return true; | 
|  | 2939 | } | 
|  | 2940 |  | 
|  | 2941 | bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) { | 
|  | 2942 | SmallVector<int, 8> M; | 
|  | 2943 | N->getMask(M); | 
|  | 2944 | return ::isPALIGNRMask(M, N->getValueType(0), true); | 
|  | 2945 | } | 
|  | 2946 |  | 
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2947 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2948 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2949 | static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2950 | int NumElems = VT.getVectorNumElements(); | 
|  | 2951 | if (NumElems != 2 && NumElems != 4) | 
|  | 2952 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2953 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2954 | int Half = NumElems / 2; | 
|  | 2955 | for (int i = 0; i < Half; ++i) | 
|  | 2956 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2957 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2958 | for (int i = Half; i < NumElems; ++i) | 
|  | 2959 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2960 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2961 |  | 
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2962 | return true; | 
|  | 2963 | } | 
|  | 2964 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2965 | bool X86::isSHUFPMask(ShuffleVectorSDNode *N) { | 
|  | 2966 | SmallVector<int, 8> M; | 
|  | 2967 | N->getMask(M); | 
|  | 2968 | return ::isSHUFPMask(M, N->getValueType(0)); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2969 | } | 
|  | 2970 |  | 
| Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2971 | /// isCommutedSHUFP - Returns true if the shuffle mask is exactly | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2972 | /// the reverse of what x86 shuffles want. x86 shuffles requires the lower | 
|  | 2973 | /// half elements to come from vector 1 (which would equal the dest.) and | 
|  | 2974 | /// the upper half to come from vector 2. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2975 | static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2976 | int NumElems = VT.getVectorNumElements(); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2977 |  | 
|  | 2978 | if (NumElems != 2 && NumElems != 4) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2979 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2980 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2981 | int Half = NumElems / 2; | 
|  | 2982 | for (int i = 0; i < Half; ++i) | 
|  | 2983 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2984 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2985 | for (int i = Half; i < NumElems; ++i) | 
|  | 2986 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2987 | return false; | 
|  | 2988 | return true; | 
|  | 2989 | } | 
|  | 2990 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2991 | static bool isCommutedSHUFP(ShuffleVectorSDNode *N) { | 
|  | 2992 | SmallVector<int, 8> M; | 
|  | 2993 | N->getMask(M); | 
|  | 2994 | return isCommutedSHUFPMask(M, N->getValueType(0)); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2995 | } | 
|  | 2996 |  | 
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 2997 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2998 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2999 | bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) { | 
|  | 3000 | if (N->getValueType(0).getVectorNumElements() != 4) | 
| Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 3001 | return false; | 
|  | 3002 |  | 
| Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 3003 | // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3 | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3004 | return isUndefOrEqual(N->getMaskElt(0), 6) && | 
|  | 3005 | isUndefOrEqual(N->getMaskElt(1), 7) && | 
|  | 3006 | isUndefOrEqual(N->getMaskElt(2), 2) && | 
|  | 3007 | isUndefOrEqual(N->getMaskElt(3), 3); | 
| Evan Cheng | 6e56e2c | 2006-11-07 22:14:24 +0000 | [diff] [blame] | 3008 | } | 
|  | 3009 |  | 
| Nate Begeman | 0b10b91 | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 3010 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form | 
|  | 3011 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, | 
|  | 3012 | /// <2, 3, 2, 3> | 
|  | 3013 | bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) { | 
|  | 3014 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 3015 |  | 
| Nate Begeman | 0b10b91 | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 3016 | if (NumElems != 4) | 
|  | 3017 | return false; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 3018 |  | 
| Nate Begeman | 0b10b91 | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 3019 | return isUndefOrEqual(N->getMaskElt(0), 2) && | 
|  | 3020 | isUndefOrEqual(N->getMaskElt(1), 3) && | 
|  | 3021 | isUndefOrEqual(N->getMaskElt(2), 2) && | 
|  | 3022 | isUndefOrEqual(N->getMaskElt(3), 3); | 
|  | 3023 | } | 
|  | 3024 |  | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3025 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 3026 | /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3027 | bool X86::isMOVLPMask(ShuffleVectorSDNode *N) { | 
|  | 3028 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3029 |  | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3030 | if (NumElems != 2 && NumElems != 4) | 
|  | 3031 | return false; | 
|  | 3032 |  | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3033 | for (unsigned i = 0; i < NumElems/2; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3034 | if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems)) | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3035 | return false; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3036 |  | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3037 | for (unsigned i = NumElems/2; i < NumElems; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3038 | if (!isUndefOrEqual(N->getMaskElt(i), i)) | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3039 | return false; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3040 |  | 
|  | 3041 | return true; | 
|  | 3042 | } | 
|  | 3043 |  | 
| Nate Begeman | 0b10b91 | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 3044 | /// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 3045 | /// specifies a shuffle of elements that is suitable for input to MOVLHPS. | 
|  | 3046 | bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3047 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3048 |  | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3049 | if (NumElems != 2 && NumElems != 4) | 
|  | 3050 | return false; | 
|  | 3051 |  | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3052 | for (unsigned i = 0; i < NumElems/2; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3053 | if (!isUndefOrEqual(N->getMaskElt(i), i)) | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3054 | return false; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3055 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3056 | for (unsigned i = 0; i < NumElems/2; ++i) | 
|  | 3057 | if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems)) | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3058 | return false; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3059 |  | 
|  | 3060 | return true; | 
|  | 3061 | } | 
|  | 3062 |  | 
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 3063 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 3064 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3065 | static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT, | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3066 | bool V2IsSplat = false) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3067 | int NumElts = VT.getVectorNumElements(); | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3068 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) | 
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 3069 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3070 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3071 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { | 
|  | 3072 | int BitI  = Mask[i]; | 
|  | 3073 | int BitI1 = Mask[i+1]; | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3074 | if (!isUndefOrEqual(BitI, j)) | 
|  | 3075 | return false; | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3076 | if (V2IsSplat) { | 
| Mon P Wang | 7bcaefa | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 3077 | if (!isUndefOrEqual(BitI1, NumElts)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3078 | return false; | 
|  | 3079 | } else { | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3080 | if (!isUndefOrEqual(BitI1, j + NumElts)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3081 | return false; | 
|  | 3082 | } | 
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 3083 | } | 
| Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 3084 | return true; | 
|  | 3085 | } | 
|  | 3086 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3087 | bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) { | 
|  | 3088 | SmallVector<int, 8> M; | 
|  | 3089 | N->getMask(M); | 
|  | 3090 | return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3091 | } | 
|  | 3092 |  | 
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 3093 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 3094 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3095 | static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT, | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3096 | bool V2IsSplat = false) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3097 | int NumElts = VT.getVectorNumElements(); | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3098 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) | 
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 3099 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3100 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3101 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { | 
|  | 3102 | int BitI  = Mask[i]; | 
|  | 3103 | int BitI1 = Mask[i+1]; | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3104 | if (!isUndefOrEqual(BitI, j + NumElts/2)) | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3105 | return false; | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3106 | if (V2IsSplat) { | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3107 | if (isUndefOrEqual(BitI1, NumElts)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3108 | return false; | 
|  | 3109 | } else { | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3110 | if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3111 | return false; | 
|  | 3112 | } | 
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 3113 | } | 
| Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 3114 | return true; | 
|  | 3115 | } | 
|  | 3116 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3117 | bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) { | 
|  | 3118 | SmallVector<int, 8> M; | 
|  | 3119 | N->getMask(M); | 
|  | 3120 | return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3121 | } | 
|  | 3122 |  | 
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 3123 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form | 
|  | 3124 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, | 
|  | 3125 | /// <0, 0, 1, 1> | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3126 | static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3127 | int NumElems = VT.getVectorNumElements(); | 
| Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 3128 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) | 
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 3129 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3130 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3131 | for (int i = 0, j = 0; i != NumElems; i += 2, ++j) { | 
|  | 3132 | int BitI  = Mask[i]; | 
|  | 3133 | int BitI1 = Mask[i+1]; | 
| Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 3134 | if (!isUndefOrEqual(BitI, j)) | 
|  | 3135 | return false; | 
|  | 3136 | if (!isUndefOrEqual(BitI1, j)) | 
|  | 3137 | return false; | 
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 3138 | } | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3139 | return true; | 
| Nate Begeman | b706d29 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 3140 | } | 
|  | 3141 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3142 | bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) { | 
|  | 3143 | SmallVector<int, 8> M; | 
|  | 3144 | N->getMask(M); | 
|  | 3145 | return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0)); | 
|  | 3146 | } | 
|  | 3147 |  | 
| Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 3148 | /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form | 
|  | 3149 | /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef, | 
|  | 3150 | /// <2, 2, 3, 3> | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3151 | static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3152 | int NumElems = VT.getVectorNumElements(); | 
| Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 3153 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) | 
|  | 3154 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3155 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3156 | for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) { | 
|  | 3157 | int BitI  = Mask[i]; | 
|  | 3158 | int BitI1 = Mask[i+1]; | 
| Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 3159 | if (!isUndefOrEqual(BitI, j)) | 
|  | 3160 | return false; | 
|  | 3161 | if (!isUndefOrEqual(BitI1, j)) | 
|  | 3162 | return false; | 
|  | 3163 | } | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3164 | return true; | 
| Nate Begeman | b706d29 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 3165 | } | 
|  | 3166 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3167 | bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) { | 
|  | 3168 | SmallVector<int, 8> M; | 
|  | 3169 | N->getMask(M); | 
|  | 3170 | return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0)); | 
|  | 3171 | } | 
|  | 3172 |  | 
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3173 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 3174 | /// specifies a shuffle of elements that is suitable for input to MOVSS, | 
|  | 3175 | /// MOVSD, and MOVD, i.e. setting the lowest element. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3176 | static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) { | 
| Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3177 | if (VT.getVectorElementType().getSizeInBits() < 32) | 
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 3178 | return false; | 
| Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3179 |  | 
|  | 3180 | int NumElts = VT.getVectorNumElements(); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3181 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3182 | if (!isUndefOrEqual(Mask[0], NumElts)) | 
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 3183 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3184 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3185 | for (int i = 1; i < NumElts; ++i) | 
|  | 3186 | if (!isUndefOrEqual(Mask[i], i)) | 
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 3187 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3188 |  | 
| Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 3189 | return true; | 
|  | 3190 | } | 
| Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 3191 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3192 | bool X86::isMOVLMask(ShuffleVectorSDNode *N) { | 
|  | 3193 | SmallVector<int, 8> M; | 
|  | 3194 | N->getMask(M); | 
|  | 3195 | return ::isMOVLMask(M, N->getValueType(0)); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3196 | } | 
|  | 3197 |  | 
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3198 | /// isCommutedMOVL - Returns true if the shuffle mask is except the reverse | 
|  | 3199 | /// of what x86 movss want. X86 movs requires the lowest  element to be lowest | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3200 | /// element of vector 2 and the other elements to come from vector 1 in order. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3201 | static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT, | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3202 | bool V2IsSplat = false, bool V2IsUndef = false) { | 
|  | 3203 | int NumOps = VT.getVectorNumElements(); | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3204 | if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3205 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3206 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3207 | if (!isUndefOrEqual(Mask[0], 0)) | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3208 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3209 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3210 | for (int i = 1; i < NumOps; ++i) | 
|  | 3211 | if (!(isUndefOrEqual(Mask[i], i+NumOps) || | 
|  | 3212 | (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) || | 
|  | 3213 | (V2IsSplat && isUndefOrEqual(Mask[i], NumOps)))) | 
| Evan Cheng | 8cf723d | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 3214 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3215 |  | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3216 | return true; | 
|  | 3217 | } | 
|  | 3218 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3219 | static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false, | 
| Evan Cheng | 8cf723d | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 3220 | bool V2IsUndef = false) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3221 | SmallVector<int, 8> M; | 
|  | 3222 | N->getMask(M); | 
|  | 3223 | return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3224 | } | 
|  | 3225 |  | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3226 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 3227 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3228 | bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) { | 
|  | 3229 | if (N->getValueType(0).getVectorNumElements() != 4) | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3230 | return false; | 
|  | 3231 |  | 
|  | 3232 | // Expect 1, 1, 3, 3 | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3233 | for (unsigned i = 0; i < 2; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3234 | int Elt = N->getMaskElt(i); | 
|  | 3235 | if (Elt >= 0 && Elt != 1) | 
|  | 3236 | return false; | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3237 | } | 
| Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 3238 |  | 
|  | 3239 | bool HasHi = false; | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3240 | for (unsigned i = 2; i < 4; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3241 | int Elt = N->getMaskElt(i); | 
|  | 3242 | if (Elt >= 0 && Elt != 3) | 
|  | 3243 | return false; | 
|  | 3244 | if (Elt == 3) | 
|  | 3245 | HasHi = true; | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3246 | } | 
| Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 3247 | // Don't use movshdup if it can be done with a shufps. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3248 | // FIXME: verify that matching u, u, 3, 3 is what we want. | 
| Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 3249 | return HasHi; | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3250 | } | 
|  | 3251 |  | 
|  | 3252 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 3253 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3254 | bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) { | 
|  | 3255 | if (N->getValueType(0).getVectorNumElements() != 4) | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3256 | return false; | 
|  | 3257 |  | 
|  | 3258 | // Expect 0, 0, 2, 2 | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3259 | for (unsigned i = 0; i < 2; ++i) | 
|  | 3260 | if (N->getMaskElt(i) > 0) | 
|  | 3261 | return false; | 
| Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 3262 |  | 
|  | 3263 | bool HasHi = false; | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3264 | for (unsigned i = 2; i < 4; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3265 | int Elt = N->getMaskElt(i); | 
|  | 3266 | if (Elt >= 0 && Elt != 2) | 
|  | 3267 | return false; | 
|  | 3268 | if (Elt == 2) | 
|  | 3269 | HasHi = true; | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3270 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3271 | // Don't use movsldup if it can be done with a shufps. | 
| Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 3272 | return HasHi; | 
| Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 3273 | } | 
|  | 3274 |  | 
| Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3275 | /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 3276 | /// specifies a shuffle of elements that is suitable for input to MOVDDUP. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3277 | bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) { | 
|  | 3278 | int e = N->getValueType(0).getVectorNumElements() / 2; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3279 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3280 | for (int i = 0; i < e; ++i) | 
|  | 3281 | if (!isUndefOrEqual(N->getMaskElt(i), i)) | 
| Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3282 | return false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3283 | for (int i = 0; i < e; ++i) | 
|  | 3284 | if (!isUndefOrEqual(N->getMaskElt(e+i), i)) | 
| Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3285 | return false; | 
|  | 3286 | return true; | 
|  | 3287 | } | 
|  | 3288 |  | 
| Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 3289 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle | 
| Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3290 | /// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions. | 
| Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 3291 | unsigned X86::getShuffleSHUFImmediate(SDNode *N) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3292 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); | 
|  | 3293 | int NumOperands = SVOp->getValueType(0).getVectorNumElements(); | 
|  | 3294 |  | 
| Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 3295 | unsigned Shift = (NumOperands == 4) ? 2 : 1; | 
|  | 3296 | unsigned Mask = 0; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3297 | for (int i = 0; i < NumOperands; ++i) { | 
|  | 3298 | int Val = SVOp->getMaskElt(NumOperands-i-1); | 
|  | 3299 | if (Val < 0) Val = 0; | 
| Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 3300 | if (Val >= NumOperands) Val -= NumOperands; | 
| Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 3301 | Mask |= Val; | 
| Evan Cheng | 36b27f3 | 2006-03-28 23:41:33 +0000 | [diff] [blame] | 3302 | if (i != NumOperands - 1) | 
|  | 3303 | Mask <<= Shift; | 
|  | 3304 | } | 
| Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 3305 | return Mask; | 
|  | 3306 | } | 
|  | 3307 |  | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3308 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle | 
| Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3309 | /// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction. | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3310 | unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3311 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3312 | unsigned Mask = 0; | 
|  | 3313 | // 8 nodes, but we only care about the last 4. | 
|  | 3314 | for (unsigned i = 7; i >= 4; --i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3315 | int Val = SVOp->getMaskElt(i); | 
|  | 3316 | if (Val >= 0) | 
| Mon P Wang | 7bcaefa | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 3317 | Mask |= (Val - 4); | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3318 | if (i != 4) | 
|  | 3319 | Mask <<= 2; | 
|  | 3320 | } | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3321 | return Mask; | 
|  | 3322 | } | 
|  | 3323 |  | 
|  | 3324 | /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle | 
| Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3325 | /// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction. | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3326 | unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3327 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3328 | unsigned Mask = 0; | 
|  | 3329 | // 8 nodes, but we only care about the first 4. | 
|  | 3330 | for (int i = 3; i >= 0; --i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3331 | int Val = SVOp->getMaskElt(i); | 
|  | 3332 | if (Val >= 0) | 
|  | 3333 | Mask |= Val; | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3334 | if (i != 0) | 
|  | 3335 | Mask <<= 2; | 
|  | 3336 | } | 
| Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 3337 | return Mask; | 
|  | 3338 | } | 
|  | 3339 |  | 
| Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3340 | /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle | 
|  | 3341 | /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction. | 
|  | 3342 | unsigned X86::getShufflePALIGNRImmediate(SDNode *N) { | 
|  | 3343 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); | 
|  | 3344 | EVT VVT = N->getValueType(0); | 
|  | 3345 | unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3; | 
|  | 3346 | int Val = 0; | 
|  | 3347 |  | 
|  | 3348 | unsigned i, e; | 
|  | 3349 | for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) { | 
|  | 3350 | Val = SVOp->getMaskElt(i); | 
|  | 3351 | if (Val >= 0) | 
|  | 3352 | break; | 
|  | 3353 | } | 
|  | 3354 | return (Val - i) * EltSize; | 
|  | 3355 | } | 
|  | 3356 |  | 
| Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3357 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point | 
|  | 3358 | /// constant +0.0. | 
|  | 3359 | bool X86::isZeroNode(SDValue Elt) { | 
|  | 3360 | return ((isa<ConstantSDNode>(Elt) && | 
| Dan Gohman | e368b46 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 3361 | cast<ConstantSDNode>(Elt)->isNullValue()) || | 
| Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3362 | (isa<ConstantFPSDNode>(Elt) && | 
|  | 3363 | cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero())); | 
|  | 3364 | } | 
|  | 3365 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3366 | /// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in | 
|  | 3367 | /// their permute mask. | 
|  | 3368 | static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp, | 
|  | 3369 | SelectionDAG &DAG) { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3370 | EVT VT = SVOp->getValueType(0); | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3371 | unsigned NumElems = VT.getVectorNumElements(); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3372 | SmallVector<int, 8> MaskVec; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3373 |  | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3374 | for (unsigned i = 0; i != NumElems; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3375 | int idx = SVOp->getMaskElt(i); | 
|  | 3376 | if (idx < 0) | 
|  | 3377 | MaskVec.push_back(idx); | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3378 | else if (idx < (int)NumElems) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3379 | MaskVec.push_back(idx + NumElems); | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3380 | else | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3381 | MaskVec.push_back(idx - NumElems); | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3382 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3383 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1), | 
|  | 3384 | SVOp->getOperand(0), &MaskVec[0]); | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3385 | } | 
|  | 3386 |  | 
| Evan Cheng | 779ccea | 2007-12-07 21:30:01 +0000 | [diff] [blame] | 3387 | /// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming | 
|  | 3388 | /// the two vector operands have swapped position. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3389 | static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) { | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3390 | unsigned NumElems = VT.getVectorNumElements(); | 
|  | 3391 | for (unsigned i = 0; i != NumElems; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3392 | int idx = Mask[i]; | 
|  | 3393 | if (idx < 0) | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3394 | continue; | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3395 | else if (idx < (int)NumElems) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3396 | Mask[i] = idx + NumElems; | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3397 | else | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3398 | Mask[i] = idx - NumElems; | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3399 | } | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3400 | } | 
|  | 3401 |  | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3402 | /// ShouldXformToMOVHLPS - Return true if the node should be transformed to | 
|  | 3403 | /// match movhlps. The lower half elements should come from upper half of | 
|  | 3404 | /// V1 (and in order), and the upper half elements should come from the upper | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 3405 | /// half of V2 (and in order). | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3406 | static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) { | 
|  | 3407 | if (Op->getValueType(0).getVectorNumElements() != 4) | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3408 | return false; | 
|  | 3409 | for (unsigned i = 0, e = 2; i != e; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3410 | if (!isUndefOrEqual(Op->getMaskElt(i), i+2)) | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3411 | return false; | 
|  | 3412 | for (unsigned i = 2; i != 4; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3413 | if (!isUndefOrEqual(Op->getMaskElt(i), i+4)) | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3414 | return false; | 
|  | 3415 | return true; | 
|  | 3416 | } | 
|  | 3417 |  | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3418 | /// isScalarLoadToVector - Returns true if the node is a scalar load that | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3419 | /// is promoted to a vector. It also returns the LoadSDNode by reference if | 
|  | 3420 | /// required. | 
|  | 3421 | static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) { | 
| Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3422 | if (N->getOpcode() != ISD::SCALAR_TO_VECTOR) | 
|  | 3423 | return false; | 
|  | 3424 | N = N->getOperand(0).getNode(); | 
|  | 3425 | if (!ISD::isNON_EXTLoad(N)) | 
|  | 3426 | return false; | 
|  | 3427 | if (LD) | 
|  | 3428 | *LD = cast<LoadSDNode>(N); | 
|  | 3429 | return true; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3430 | } | 
|  | 3431 |  | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3432 | /// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to | 
|  | 3433 | /// match movlp{s|d}. The lower half elements should come from lower half of | 
|  | 3434 | /// V1 (and in order), and the upper half elements should come from the upper | 
|  | 3435 | /// half of V2 (and in order). And since V1 will become the source of the | 
|  | 3436 | /// MOVLP, it must be either a vector load or a scalar load to vector. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3437 | static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, | 
|  | 3438 | ShuffleVectorSDNode *Op) { | 
| Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 3439 | if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1)) | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3440 | return false; | 
| Evan Cheng | 23425f5 | 2006-10-09 21:39:25 +0000 | [diff] [blame] | 3441 | // Is V2 is a vector load, don't do this transformation. We will try to use | 
|  | 3442 | // load folding shufps op. | 
|  | 3443 | if (ISD::isNON_EXTLoad(V2)) | 
|  | 3444 | return false; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3445 |  | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3446 | unsigned NumElems = Op->getValueType(0).getVectorNumElements(); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3447 |  | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3448 | if (NumElems != 2 && NumElems != 4) | 
|  | 3449 | return false; | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3450 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3451 | if (!isUndefOrEqual(Op->getMaskElt(i), i)) | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3452 | return false; | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3453 | for (unsigned i = NumElems/2; i != NumElems; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3454 | if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems)) | 
| Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 3455 | return false; | 
|  | 3456 | return true; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3457 | } | 
|  | 3458 |  | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3459 | /// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are | 
|  | 3460 | /// all the same. | 
|  | 3461 | static bool isSplatVector(SDNode *N) { | 
|  | 3462 | if (N->getOpcode() != ISD::BUILD_VECTOR) | 
|  | 3463 | return false; | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3464 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3465 | SDValue SplatValue = N->getOperand(0); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3466 | for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i) | 
|  | 3467 | if (N->getOperand(i) != SplatValue) | 
| Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 3468 | return false; | 
|  | 3469 | return true; | 
|  | 3470 | } | 
|  | 3471 |  | 
| Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 3472 | /// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3473 | /// to an zero vector. | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3474 | /// FIXME: move to dag combiner / method on ShuffleVectorSDNode | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3475 | static bool isZeroShuffle(ShuffleVectorSDNode *N) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3476 | SDValue V1 = N->getOperand(0); | 
|  | 3477 | SDValue V2 = N->getOperand(1); | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3478 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | 
|  | 3479 | for (unsigned i = 0; i != NumElems; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3480 | int Idx = N->getMaskElt(i); | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3481 | if (Idx >= (int)NumElems) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3482 | unsigned Opc = V2.getOpcode(); | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3483 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode())) | 
|  | 3484 | continue; | 
| Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3485 | if (Opc != ISD::BUILD_VECTOR || | 
|  | 3486 | !X86::isZeroNode(V2.getOperand(Idx-NumElems))) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3487 | return false; | 
|  | 3488 | } else if (Idx >= 0) { | 
|  | 3489 | unsigned Opc = V1.getOpcode(); | 
|  | 3490 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode())) | 
|  | 3491 | continue; | 
| Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3492 | if (Opc != ISD::BUILD_VECTOR || | 
|  | 3493 | !X86::isZeroNode(V1.getOperand(Idx))) | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3494 | return false; | 
| Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 3495 | } | 
|  | 3496 | } | 
|  | 3497 | return true; | 
|  | 3498 | } | 
|  | 3499 |  | 
|  | 3500 | /// getZeroVector - Returns a vector of specified type with all zero elements. | 
|  | 3501 | /// | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3502 | static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3503 | DebugLoc dl) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3504 | assert(VT.isVector() && "Expected a vector type"); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3505 |  | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 3506 | // Always build SSE zero vectors as <4 x i32> bitcasted | 
| Bruno Cardoso Lopes | 8c05a85 | 2010-08-12 02:06:36 +0000 | [diff] [blame] | 3507 | // to their dest type. This ensures they get CSE'd. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3508 | SDValue Vec; | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 3509 | if (VT.getSizeInBits() == 128) {  // SSE | 
| Bruno Cardoso Lopes | 8c05a85 | 2010-08-12 02:06:36 +0000 | [diff] [blame] | 3510 | if (HasSSE2) {  // SSE2 | 
|  | 3511 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); | 
|  | 3512 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); | 
|  | 3513 | } else { // SSE1 | 
|  | 3514 | SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32); | 
|  | 3515 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst); | 
|  | 3516 | } | 
|  | 3517 | } else if (VT.getSizeInBits() == 256) { // AVX | 
|  | 3518 | // 256-bit logic and arithmetic instructions in AVX are | 
|  | 3519 | // all floating-point, no support for integer ops. Default | 
|  | 3520 | // to emitting fp zeroed vectors then. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3521 | SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32); | 
| Bruno Cardoso Lopes | 8c05a85 | 2010-08-12 02:06:36 +0000 | [diff] [blame] | 3522 | SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst }; | 
|  | 3523 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8); | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3524 | } | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3525 | return DAG.getNode(ISD::BITCAST, dl, VT, Vec); | 
| Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 3526 | } | 
|  | 3527 |  | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3528 | /// getOnesVector - Returns a vector of specified type with all bits set. | 
|  | 3529 | /// | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3530 | static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3531 | assert(VT.isVector() && "Expected a vector type"); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3532 |  | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3533 | // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest | 
|  | 3534 | // type.  This ensures they get CSE'd. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3535 | SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3536 | SDValue Vec; | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 3537 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3538 | return DAG.getNode(ISD::BITCAST, dl, VT, Vec); | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3539 | } | 
|  | 3540 |  | 
|  | 3541 |  | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3542 | /// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements | 
|  | 3543 | /// that point to V2 points to its first element. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3544 | static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3545 | EVT VT = SVOp->getValueType(0); | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3546 | unsigned NumElems = VT.getVectorNumElements(); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3547 |  | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3548 | bool Changed = false; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3549 | SmallVector<int, 8> MaskVec; | 
|  | 3550 | SVOp->getMask(MaskVec); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3551 |  | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3552 | for (unsigned i = 0; i != NumElems; ++i) { | 
|  | 3553 | if (MaskVec[i] > (int)NumElems) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3554 | MaskVec[i] = NumElems; | 
|  | 3555 | Changed = true; | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3556 | } | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3557 | } | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3558 | if (Changed) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3559 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0), | 
|  | 3560 | SVOp->getOperand(1), &MaskVec[0]); | 
|  | 3561 | return SDValue(SVOp, 0); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3562 | } | 
|  | 3563 |  | 
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3564 | /// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd | 
|  | 3565 | /// operation of specified width. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3566 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3567 | SDValue V2) { | 
|  | 3568 | unsigned NumElems = VT.getVectorNumElements(); | 
|  | 3569 | SmallVector<int, 8> Mask; | 
|  | 3570 | Mask.push_back(NumElems); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3571 | for (unsigned i = 1; i != NumElems; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3572 | Mask.push_back(i); | 
|  | 3573 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3574 | } | 
|  | 3575 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3576 | /// getUnpackl - Returns a vector_shuffle node for an unpackl operation. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3577 | static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3578 | SDValue V2) { | 
|  | 3579 | unsigned NumElems = VT.getVectorNumElements(); | 
|  | 3580 | SmallVector<int, 8> Mask; | 
| Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 3581 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3582 | Mask.push_back(i); | 
|  | 3583 | Mask.push_back(i + NumElems); | 
| Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 3584 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3585 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); | 
| Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 3586 | } | 
|  | 3587 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3588 | /// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3589 | static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3590 | SDValue V2) { | 
|  | 3591 | unsigned NumElems = VT.getVectorNumElements(); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3592 | unsigned Half = NumElems/2; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3593 | SmallVector<int, 8> Mask; | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3594 | for (unsigned i = 0; i != Half; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3595 | Mask.push_back(i + Half); | 
|  | 3596 | Mask.push_back(i + NumElems + Half); | 
| Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3597 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3598 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); | 
| Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3599 | } | 
|  | 3600 |  | 
| Bruno Cardoso Lopes | bb0a948 | 2010-08-13 17:50:47 +0000 | [diff] [blame] | 3601 | /// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32. | 
|  | 3602 | static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3603 | EVT PVT = MVT::v4f32; | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3604 | EVT VT = SV->getValueType(0); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3605 | DebugLoc dl = SV->getDebugLoc(); | 
|  | 3606 | SDValue V1 = SV->getOperand(0); | 
|  | 3607 | int NumElems = VT.getVectorNumElements(); | 
|  | 3608 | int EltNo = SV->getSplatIndex(); | 
| Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3609 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3610 | // unpack elements to the correct location | 
|  | 3611 | while (NumElems > 4) { | 
|  | 3612 | if (EltNo < NumElems/2) { | 
|  | 3613 | V1 = getUnpackl(DAG, dl, VT, V1, V1); | 
|  | 3614 | } else { | 
|  | 3615 | V1 = getUnpackh(DAG, dl, VT, V1, V1); | 
|  | 3616 | EltNo -= NumElems/2; | 
|  | 3617 | } | 
|  | 3618 | NumElems >>= 1; | 
|  | 3619 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3620 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3621 | // Perform the splat. | 
|  | 3622 | int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo }; | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3623 | V1 = DAG.getNode(ISD::BITCAST, dl, PVT, V1); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3624 | V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3625 | return DAG.getNode(ISD::BITCAST, dl, VT, V1); | 
| Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 3626 | } | 
|  | 3627 |  | 
| Evan Cheng | ba05f72 | 2006-04-21 23:03:30 +0000 | [diff] [blame] | 3628 | /// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3629 | /// vector of zero or undef vector.  This produces a shuffle where the low | 
|  | 3630 | /// element of V2 is swizzled into the zero/undef vector, landing at element | 
|  | 3631 | /// Idx.  This produces a shuffle mask like 4,1,2,3 (idx=0) or  0,1,2,4 (idx=3). | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3632 | static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx, | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3633 | bool isZero, bool HasSSE2, | 
|  | 3634 | SelectionDAG &DAG) { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3635 | EVT VT = V2.getValueType(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3636 | SDValue V1 = isZero | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3637 | ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT); | 
|  | 3638 | unsigned NumElems = VT.getVectorNumElements(); | 
|  | 3639 | SmallVector<int, 16> MaskVec; | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3640 | for (unsigned i = 0; i != NumElems; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3641 | // If this is the insertion idx, put the low elt of V2 here. | 
|  | 3642 | MaskVec.push_back(i == Idx ? NumElems : i); | 
|  | 3643 | return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]); | 
| Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3644 | } | 
|  | 3645 |  | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3646 | /// getShuffleScalarElt - Returns the scalar element that will make up the ith | 
|  | 3647 | /// element of the result of the vector shuffle. | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 3648 | SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG, | 
|  | 3649 | unsigned Depth) { | 
|  | 3650 | if (Depth == 6) | 
|  | 3651 | return SDValue();  // Limit search depth. | 
|  | 3652 |  | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3653 | SDValue V = SDValue(N, 0); | 
|  | 3654 | EVT VT = V.getValueType(); | 
|  | 3655 | unsigned Opcode = V.getOpcode(); | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3656 |  | 
|  | 3657 | // Recurse into ISD::VECTOR_SHUFFLE node to find scalars. | 
|  | 3658 | if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) { | 
|  | 3659 | Index = SV->getMaskElt(Index); | 
|  | 3660 |  | 
|  | 3661 | if (Index < 0) | 
|  | 3662 | return DAG.getUNDEF(VT.getVectorElementType()); | 
|  | 3663 |  | 
| Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 3664 | int NumElems = VT.getVectorNumElements(); | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3665 | SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1); | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 3666 | return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3667 | } | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3668 |  | 
|  | 3669 | // Recurse into target specific vector shuffles to find scalars. | 
|  | 3670 | if (isTargetShuffle(Opcode)) { | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 3671 | int NumElems = VT.getVectorNumElements(); | 
|  | 3672 | SmallVector<unsigned, 16> ShuffleMask; | 
|  | 3673 | SDValue ImmN; | 
|  | 3674 |  | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3675 | switch(Opcode) { | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 3676 | case X86ISD::SHUFPS: | 
|  | 3677 | case X86ISD::SHUFPD: | 
|  | 3678 | ImmN = N->getOperand(N->getNumOperands()-1); | 
|  | 3679 | DecodeSHUFPSMask(NumElems, | 
|  | 3680 | cast<ConstantSDNode>(ImmN)->getZExtValue(), | 
|  | 3681 | ShuffleMask); | 
|  | 3682 | break; | 
|  | 3683 | case X86ISD::PUNPCKHBW: | 
|  | 3684 | case X86ISD::PUNPCKHWD: | 
|  | 3685 | case X86ISD::PUNPCKHDQ: | 
|  | 3686 | case X86ISD::PUNPCKHQDQ: | 
|  | 3687 | DecodePUNPCKHMask(NumElems, ShuffleMask); | 
|  | 3688 | break; | 
|  | 3689 | case X86ISD::UNPCKHPS: | 
|  | 3690 | case X86ISD::UNPCKHPD: | 
|  | 3691 | DecodeUNPCKHPMask(NumElems, ShuffleMask); | 
|  | 3692 | break; | 
|  | 3693 | case X86ISD::PUNPCKLBW: | 
|  | 3694 | case X86ISD::PUNPCKLWD: | 
|  | 3695 | case X86ISD::PUNPCKLDQ: | 
|  | 3696 | case X86ISD::PUNPCKLQDQ: | 
|  | 3697 | DecodePUNPCKLMask(NumElems, ShuffleMask); | 
|  | 3698 | break; | 
|  | 3699 | case X86ISD::UNPCKLPS: | 
|  | 3700 | case X86ISD::UNPCKLPD: | 
|  | 3701 | DecodeUNPCKLPMask(NumElems, ShuffleMask); | 
|  | 3702 | break; | 
|  | 3703 | case X86ISD::MOVHLPS: | 
|  | 3704 | DecodeMOVHLPSMask(NumElems, ShuffleMask); | 
|  | 3705 | break; | 
|  | 3706 | case X86ISD::MOVLHPS: | 
|  | 3707 | DecodeMOVLHPSMask(NumElems, ShuffleMask); | 
|  | 3708 | break; | 
|  | 3709 | case X86ISD::PSHUFD: | 
|  | 3710 | ImmN = N->getOperand(N->getNumOperands()-1); | 
|  | 3711 | DecodePSHUFMask(NumElems, | 
|  | 3712 | cast<ConstantSDNode>(ImmN)->getZExtValue(), | 
|  | 3713 | ShuffleMask); | 
|  | 3714 | break; | 
|  | 3715 | case X86ISD::PSHUFHW: | 
|  | 3716 | ImmN = N->getOperand(N->getNumOperands()-1); | 
|  | 3717 | DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), | 
|  | 3718 | ShuffleMask); | 
|  | 3719 | break; | 
|  | 3720 | case X86ISD::PSHUFLW: | 
|  | 3721 | ImmN = N->getOperand(N->getNumOperands()-1); | 
|  | 3722 | DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), | 
|  | 3723 | ShuffleMask); | 
|  | 3724 | break; | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3725 | case X86ISD::MOVSS: | 
| Bruno Cardoso Lopes | 20a07f4 | 2010-08-31 02:26:40 +0000 | [diff] [blame] | 3726 | case X86ISD::MOVSD: { | 
|  | 3727 | // The index 0 always comes from the first element of the second source, | 
|  | 3728 | // this is why MOVSS and MOVSD are used in the first place. The other | 
|  | 3729 | // elements come from the other positions of the first source vector. | 
|  | 3730 | unsigned OpNum = (Index == 0) ? 1 : 0; | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 3731 | return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG, | 
|  | 3732 | Depth+1); | 
| Bruno Cardoso Lopes | 20a07f4 | 2010-08-31 02:26:40 +0000 | [diff] [blame] | 3733 | } | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3734 | default: | 
|  | 3735 | assert("not implemented for target shuffle node"); | 
|  | 3736 | return SDValue(); | 
|  | 3737 | } | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 3738 |  | 
|  | 3739 | Index = ShuffleMask[Index]; | 
|  | 3740 | if (Index < 0) | 
|  | 3741 | return DAG.getUNDEF(VT.getVectorElementType()); | 
|  | 3742 |  | 
|  | 3743 | SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1); | 
|  | 3744 | return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, | 
|  | 3745 | Depth+1); | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3746 | } | 
|  | 3747 |  | 
|  | 3748 | // Actual nodes that may contain scalar elements | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3749 | if (Opcode == ISD::BITCAST) { | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3750 | V = V.getOperand(0); | 
|  | 3751 | EVT SrcVT = V.getValueType(); | 
| Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 3752 | unsigned NumElems = VT.getVectorNumElements(); | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3753 |  | 
| Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 3754 | if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems) | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3755 | return SDValue(); | 
|  | 3756 | } | 
|  | 3757 |  | 
|  | 3758 | if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) | 
|  | 3759 | return (Index == 0) ? V.getOperand(0) | 
|  | 3760 | : DAG.getUNDEF(VT.getVectorElementType()); | 
|  | 3761 |  | 
|  | 3762 | if (V.getOpcode() == ISD::BUILD_VECTOR) | 
|  | 3763 | return V.getOperand(Index); | 
|  | 3764 |  | 
|  | 3765 | return SDValue(); | 
|  | 3766 | } | 
|  | 3767 |  | 
|  | 3768 | /// getNumOfConsecutiveZeros - Return the number of elements of a vector | 
|  | 3769 | /// shuffle operation which come from a consecutively from a zero. The | 
|  | 3770 | /// search can start in two diferent directions, from left or right. | 
|  | 3771 | static | 
|  | 3772 | unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems, | 
|  | 3773 | bool ZerosFromLeft, SelectionDAG &DAG) { | 
|  | 3774 | int i = 0; | 
|  | 3775 |  | 
|  | 3776 | while (i < NumElems) { | 
|  | 3777 | unsigned Index = ZerosFromLeft ? i : NumElems-i-1; | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 3778 | SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0); | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3779 | if (!(Elt.getNode() && | 
|  | 3780 | (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt)))) | 
|  | 3781 | break; | 
|  | 3782 | ++i; | 
|  | 3783 | } | 
|  | 3784 |  | 
|  | 3785 | return i; | 
|  | 3786 | } | 
|  | 3787 |  | 
|  | 3788 | /// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to | 
|  | 3789 | /// MaskE correspond consecutively to elements from one of the vector operands, | 
|  | 3790 | /// starting from its index OpIdx. Also tell OpNum which source vector operand. | 
|  | 3791 | static | 
|  | 3792 | bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE, | 
|  | 3793 | int OpIdx, int NumElems, unsigned &OpNum) { | 
|  | 3794 | bool SeenV1 = false; | 
|  | 3795 | bool SeenV2 = false; | 
|  | 3796 |  | 
|  | 3797 | for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) { | 
|  | 3798 | int Idx = SVOp->getMaskElt(i); | 
|  | 3799 | // Ignore undef indicies | 
|  | 3800 | if (Idx < 0) | 
|  | 3801 | continue; | 
|  | 3802 |  | 
|  | 3803 | if (Idx < NumElems) | 
|  | 3804 | SeenV1 = true; | 
|  | 3805 | else | 
|  | 3806 | SeenV2 = true; | 
|  | 3807 |  | 
|  | 3808 | // Only accept consecutive elements from the same vector | 
|  | 3809 | if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2)) | 
|  | 3810 | return false; | 
|  | 3811 | } | 
|  | 3812 |  | 
|  | 3813 | OpNum = SeenV1 ? 0 : 1; | 
|  | 3814 | return true; | 
|  | 3815 | } | 
|  | 3816 |  | 
|  | 3817 | /// isVectorShiftRight - Returns true if the shuffle can be implemented as a | 
|  | 3818 | /// logical left shift of a vector. | 
|  | 3819 | static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG, | 
|  | 3820 | bool &isLeft, SDValue &ShVal, unsigned &ShAmt) { | 
|  | 3821 | unsigned NumElems = SVOp->getValueType(0).getVectorNumElements(); | 
|  | 3822 | unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, | 
|  | 3823 | false /* check zeros from right */, DAG); | 
|  | 3824 | unsigned OpSrc; | 
|  | 3825 |  | 
|  | 3826 | if (!NumZeros) | 
|  | 3827 | return false; | 
|  | 3828 |  | 
|  | 3829 | // Considering the elements in the mask that are not consecutive zeros, | 
|  | 3830 | // check if they consecutively come from only one of the source vectors. | 
|  | 3831 | // | 
|  | 3832 | //               V1 = {X, A, B, C}     0 | 
|  | 3833 | //                         \  \  \    / | 
|  | 3834 | //   vector_shuffle V1, V2 <1, 2, 3, X> | 
|  | 3835 | // | 
|  | 3836 | if (!isShuffleMaskConsecutive(SVOp, | 
|  | 3837 | 0,                   // Mask Start Index | 
|  | 3838 | NumElems-NumZeros-1, // Mask End Index | 
|  | 3839 | NumZeros,            // Where to start looking in the src vector | 
|  | 3840 | NumElems,            // Number of elements in vector | 
|  | 3841 | OpSrc))              // Which source operand ? | 
|  | 3842 | return false; | 
|  | 3843 |  | 
|  | 3844 | isLeft = false; | 
|  | 3845 | ShAmt = NumZeros; | 
|  | 3846 | ShVal = SVOp->getOperand(OpSrc); | 
|  | 3847 | return true; | 
|  | 3848 | } | 
|  | 3849 |  | 
|  | 3850 | /// isVectorShiftLeft - Returns true if the shuffle can be implemented as a | 
|  | 3851 | /// logical left shift of a vector. | 
|  | 3852 | static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG, | 
|  | 3853 | bool &isLeft, SDValue &ShVal, unsigned &ShAmt) { | 
|  | 3854 | unsigned NumElems = SVOp->getValueType(0).getVectorNumElements(); | 
|  | 3855 | unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, | 
|  | 3856 | true /* check zeros from left */, DAG); | 
|  | 3857 | unsigned OpSrc; | 
|  | 3858 |  | 
|  | 3859 | if (!NumZeros) | 
|  | 3860 | return false; | 
|  | 3861 |  | 
|  | 3862 | // Considering the elements in the mask that are not consecutive zeros, | 
|  | 3863 | // check if they consecutively come from only one of the source vectors. | 
|  | 3864 | // | 
|  | 3865 | //                           0    { A, B, X, X } = V2 | 
|  | 3866 | //                          / \    /  / | 
|  | 3867 | //   vector_shuffle V1, V2 <X, X, 4, 5> | 
|  | 3868 | // | 
|  | 3869 | if (!isShuffleMaskConsecutive(SVOp, | 
|  | 3870 | NumZeros,     // Mask Start Index | 
|  | 3871 | NumElems-1,   // Mask End Index | 
|  | 3872 | 0,            // Where to start looking in the src vector | 
|  | 3873 | NumElems,     // Number of elements in vector | 
|  | 3874 | OpSrc))       // Which source operand ? | 
|  | 3875 | return false; | 
|  | 3876 |  | 
|  | 3877 | isLeft = true; | 
|  | 3878 | ShAmt = NumZeros; | 
|  | 3879 | ShVal = SVOp->getOperand(OpSrc); | 
|  | 3880 | return true; | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3881 | } | 
|  | 3882 |  | 
|  | 3883 | /// isVectorShift - Returns true if the shuffle can be implemented as a | 
|  | 3884 | /// logical left or right shift of a vector. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3885 | static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG, | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3886 | bool &isLeft, SDValue &ShVal, unsigned &ShAmt) { | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3887 | if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) || | 
|  | 3888 | isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt)) | 
|  | 3889 | return true; | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3890 |  | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 3891 | return false; | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3892 | } | 
|  | 3893 |  | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3894 | /// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8. | 
|  | 3895 | /// | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3896 | static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros, | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3897 | unsigned NumNonZero, unsigned NumZero, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3898 | SelectionDAG &DAG, | 
|  | 3899 | const TargetLowering &TLI) { | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3900 | if (NumNonZero > 8) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3901 | return SDValue(); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3902 |  | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3903 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3904 | SDValue V(0, 0); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3905 | bool First = true; | 
|  | 3906 | for (unsigned i = 0; i < 16; ++i) { | 
|  | 3907 | bool ThisIsNonZero = (NonZeros & (1 << i)) != 0; | 
|  | 3908 | if (ThisIsNonZero && First) { | 
|  | 3909 | if (NumZero) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3910 | V = getZeroVector(MVT::v8i16, true, DAG, dl); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3911 | else | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3912 | V = DAG.getUNDEF(MVT::v8i16); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3913 | First = false; | 
|  | 3914 | } | 
|  | 3915 |  | 
|  | 3916 | if ((i & 1) != 0) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3917 | SDValue ThisElt(0, 0), LastElt(0, 0); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3918 | bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0; | 
|  | 3919 | if (LastIsNonZero) { | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3920 | LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3921 | MVT::i16, Op.getOperand(i-1)); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3922 | } | 
|  | 3923 | if (ThisIsNonZero) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3924 | ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i)); | 
|  | 3925 | ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16, | 
|  | 3926 | ThisElt, DAG.getConstant(8, MVT::i8)); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3927 | if (LastIsNonZero) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3928 | ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3929 | } else | 
|  | 3930 | ThisElt = LastElt; | 
|  | 3931 |  | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3932 | if (ThisElt.getNode()) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3933 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt, | 
| Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3934 | DAG.getIntPtrConstant(i/2)); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3935 | } | 
|  | 3936 | } | 
|  | 3937 |  | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3938 | return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3939 | } | 
|  | 3940 |  | 
| Bill Wendling | a348c56 | 2007-03-22 18:42:45 +0000 | [diff] [blame] | 3941 | /// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16. | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3942 | /// | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3943 | static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3944 | unsigned NumNonZero, unsigned NumZero, | 
|  | 3945 | SelectionDAG &DAG, | 
|  | 3946 | const TargetLowering &TLI) { | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3947 | if (NumNonZero > 4) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3948 | return SDValue(); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3949 |  | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3950 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3951 | SDValue V(0, 0); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3952 | bool First = true; | 
|  | 3953 | for (unsigned i = 0; i < 8; ++i) { | 
|  | 3954 | bool isNonZero = (NonZeros & (1 << i)) != 0; | 
|  | 3955 | if (isNonZero) { | 
|  | 3956 | if (First) { | 
|  | 3957 | if (NumZero) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3958 | V = getZeroVector(MVT::v8i16, true, DAG, dl); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3959 | else | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3960 | V = DAG.getUNDEF(MVT::v8i16); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3961 | First = false; | 
|  | 3962 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3963 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3964 | MVT::v8i16, V, Op.getOperand(i), | 
| Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3965 | DAG.getIntPtrConstant(i)); | 
| Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3966 | } | 
|  | 3967 | } | 
|  | 3968 |  | 
|  | 3969 | return V; | 
|  | 3970 | } | 
|  | 3971 |  | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3972 | /// getVShift - Return a vector logical shift node. | 
|  | 3973 | /// | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3974 | static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp, | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3975 | unsigned NumBits, SelectionDAG &DAG, | 
|  | 3976 | const TargetLowering &TLI, DebugLoc dl) { | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 3977 | EVT ShVT = MVT::v2i64; | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3978 | unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL; | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3979 | SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp); | 
|  | 3980 | return DAG.getNode(ISD::BITCAST, dl, VT, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3981 | DAG.getNode(Opc, dl, ShVT, SrcOp, | 
| Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3982 | DAG.getConstant(NumBits, TLI.getShiftAmountTy()))); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3983 | } | 
|  | 3984 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3985 | SDValue | 
| Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3986 | X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3987 | SelectionDAG &DAG) const { | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 3988 |  | 
| Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3989 | // Check if the scalar load can be widened into a vector load. And if | 
|  | 3990 | // the address is "base + cst" see if the cst can be "absorbed" into | 
|  | 3991 | // the shuffle mask. | 
|  | 3992 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) { | 
|  | 3993 | SDValue Ptr = LD->getBasePtr(); | 
|  | 3994 | if (!ISD::isNormalLoad(LD) || LD->isVolatile()) | 
|  | 3995 | return SDValue(); | 
|  | 3996 | EVT PVT = LD->getValueType(0); | 
|  | 3997 | if (PVT != MVT::i32 && PVT != MVT::f32) | 
|  | 3998 | return SDValue(); | 
|  | 3999 |  | 
|  | 4000 | int FI = -1; | 
|  | 4001 | int64_t Offset = 0; | 
|  | 4002 | if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) { | 
|  | 4003 | FI = FINode->getIndex(); | 
|  | 4004 | Offset = 0; | 
|  | 4005 | } else if (Ptr.getOpcode() == ISD::ADD && | 
|  | 4006 | isa<ConstantSDNode>(Ptr.getOperand(1)) && | 
|  | 4007 | isa<FrameIndexSDNode>(Ptr.getOperand(0))) { | 
|  | 4008 | FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex(); | 
|  | 4009 | Offset = Ptr.getConstantOperandVal(1); | 
|  | 4010 | Ptr = Ptr.getOperand(0); | 
|  | 4011 | } else { | 
|  | 4012 | return SDValue(); | 
|  | 4013 | } | 
|  | 4014 |  | 
|  | 4015 | SDValue Chain = LD->getChain(); | 
|  | 4016 | // Make sure the stack object alignment is at least 16. | 
|  | 4017 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | 
|  | 4018 | if (DAG.InferPtrAlignment(Ptr) < 16) { | 
|  | 4019 | if (MFI->isFixedObjectIndex(FI)) { | 
| Eric Christopher | e9625cf | 2010-01-23 06:02:43 +0000 | [diff] [blame] | 4020 | // Can't change the alignment. FIXME: It's possible to compute | 
|  | 4021 | // the exact stack offset and reference FI + adjust offset instead. | 
|  | 4022 | // If someone *really* cares about this. That's the way to implement it. | 
|  | 4023 | return SDValue(); | 
| Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4024 | } else { | 
|  | 4025 | MFI->setObjectAlignment(FI, 16); | 
|  | 4026 | } | 
|  | 4027 | } | 
|  | 4028 |  | 
|  | 4029 | // (Offset % 16) must be multiple of 4. Then address is then | 
|  | 4030 | // Ptr + (Offset & ~15). | 
|  | 4031 | if (Offset < 0) | 
|  | 4032 | return SDValue(); | 
|  | 4033 | if ((Offset % 16) & 3) | 
|  | 4034 | return SDValue(); | 
|  | 4035 | int64_t StartOffset = Offset & ~15; | 
|  | 4036 | if (StartOffset) | 
|  | 4037 | Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(), | 
|  | 4038 | Ptr,DAG.getConstant(StartOffset, Ptr.getValueType())); | 
|  | 4039 |  | 
|  | 4040 | int EltNo = (Offset - StartOffset) >> 2; | 
|  | 4041 | int Mask[4] = { EltNo, EltNo, EltNo, EltNo }; | 
|  | 4042 | EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32; | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 4043 | SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr, | 
|  | 4044 | LD->getPointerInfo().getWithOffset(StartOffset), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 4045 | false, false, 0); | 
| Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4046 | // Canonicalize it to a v4i32 shuffle. | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4047 | V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1); | 
|  | 4048 | return DAG.getNode(ISD::BITCAST, dl, VT, | 
| Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4049 | DAG.getVectorShuffle(MVT::v4i32, dl, V1, | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 4050 | DAG.getUNDEF(MVT::v4i32),&Mask[0])); | 
| Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4051 | } | 
|  | 4052 |  | 
|  | 4053 | return SDValue(); | 
|  | 4054 | } | 
|  | 4055 |  | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4056 | /// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a | 
|  | 4057 | /// vector of type 'VT', see if the elements can be replaced by a single large | 
| Nate Begeman | 1449f29 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 4058 | /// load which has the same value as a build_vector whose operands are 'elts'. | 
|  | 4059 | /// | 
|  | 4060 | /// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4061 | /// | 
| Nate Begeman | 1449f29 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 4062 | /// FIXME: we'd also like to handle the case where the last elements are zero | 
|  | 4063 | /// rather than undef via VZEXT_LOAD, but we do not detect that case today. | 
|  | 4064 | /// There's even a handy isZeroNode for that purpose. | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4065 | static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts, | 
| Chris Lattner | 8864155 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 4066 | DebugLoc &DL, SelectionDAG &DAG) { | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4067 | EVT EltVT = VT.getVectorElementType(); | 
|  | 4068 | unsigned NumElems = Elts.size(); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4069 |  | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4070 | LoadSDNode *LDBase = NULL; | 
|  | 4071 | unsigned LastLoadedElt = -1U; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4072 |  | 
| Nate Begeman | 1449f29 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 4073 | // For each element in the initializer, see if we've found a load or an undef. | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4074 | // If we don't find an initial load element, or later load elements are | 
| Nate Begeman | 1449f29 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 4075 | // non-consecutive, bail out. | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4076 | for (unsigned i = 0; i < NumElems; ++i) { | 
|  | 4077 | SDValue Elt = Elts[i]; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4078 |  | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4079 | if (!Elt.getNode() || | 
|  | 4080 | (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode()))) | 
|  | 4081 | return SDValue(); | 
|  | 4082 | if (!LDBase) { | 
|  | 4083 | if (Elt.getNode()->getOpcode() == ISD::UNDEF) | 
|  | 4084 | return SDValue(); | 
|  | 4085 | LDBase = cast<LoadSDNode>(Elt.getNode()); | 
|  | 4086 | LastLoadedElt = i; | 
|  | 4087 | continue; | 
|  | 4088 | } | 
|  | 4089 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 4090 | continue; | 
|  | 4091 |  | 
|  | 4092 | LoadSDNode *LD = cast<LoadSDNode>(Elt); | 
|  | 4093 | if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i)) | 
|  | 4094 | return SDValue(); | 
|  | 4095 | LastLoadedElt = i; | 
|  | 4096 | } | 
| Nate Begeman | 1449f29 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 4097 |  | 
|  | 4098 | // If we have found an entire vector of loads and undefs, then return a large | 
|  | 4099 | // load of the entire vector width starting at the base pointer.  If we found | 
|  | 4100 | // consecutive loads for the low half, generate a vzext_load node. | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4101 | if (LastLoadedElt == NumElems - 1) { | 
|  | 4102 | if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16) | 
| Chris Lattner | 8864155 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 4103 | return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(), | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 4104 | LDBase->getPointerInfo(), | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4105 | LDBase->isVolatile(), LDBase->isNonTemporal(), 0); | 
| Chris Lattner | 8864155 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 4106 | return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(), | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 4107 | LDBase->getPointerInfo(), | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4108 | LDBase->isVolatile(), LDBase->isNonTemporal(), | 
|  | 4109 | LDBase->getAlignment()); | 
|  | 4110 | } else if (NumElems == 4 && LastLoadedElt == 1) { | 
|  | 4111 | SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other); | 
|  | 4112 | SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() }; | 
| Chris Lattner | 8864155 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 4113 | SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, | 
|  | 4114 | Ops, 2, MVT::i32, | 
|  | 4115 | LDBase->getMemOperand()); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4116 | return DAG.getNode(ISD::BITCAST, DL, VT, ResNode); | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4117 | } | 
|  | 4118 | return SDValue(); | 
|  | 4119 | } | 
|  | 4120 |  | 
| Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4121 | SDValue | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4122 | X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const { | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4123 | DebugLoc dl = Op.getDebugLoc(); | 
| Chris Lattner | 6e80e44 | 2010-08-28 17:15:43 +0000 | [diff] [blame] | 4124 | // All zero's are handled with pxor in SSE2 and above, xorps in SSE1. | 
|  | 4125 | // All one's are handled with pcmpeqd. In AVX, zero's are handled with | 
| Bruno Cardoso Lopes | 8c05a85 | 2010-08-12 02:06:36 +0000 | [diff] [blame] | 4126 | // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd | 
|  | 4127 | // is present, so AllOnes is ignored. | 
|  | 4128 | if (ISD::isBuildVectorAllZeros(Op.getNode()) || | 
|  | 4129 | (Op.getValueType().getSizeInBits() != 256 && | 
|  | 4130 | ISD::isBuildVectorAllOnes(Op.getNode()))) { | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 4131 | // Canonicalize this to <4 x i32> (SSE) to | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4132 | // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are | 
|  | 4133 | // eliminated on x86-32 hosts. | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 4134 | if (Op.getValueType() == MVT::v4i32) | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4135 | return Op; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4136 |  | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4137 | if (ISD::isBuildVectorAllOnes(Op.getNode())) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4138 | return getOnesVector(Op.getValueType(), DAG, dl); | 
|  | 4139 | return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl); | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4140 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4141 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4142 | EVT VT = Op.getValueType(); | 
|  | 4143 | EVT ExtVT = VT.getVectorElementType(); | 
|  | 4144 | unsigned EVTBits = ExtVT.getSizeInBits(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4145 |  | 
|  | 4146 | unsigned NumElems = Op.getNumOperands(); | 
|  | 4147 | unsigned NumZero  = 0; | 
|  | 4148 | unsigned NumNonZero = 0; | 
|  | 4149 | unsigned NonZeros = 0; | 
| Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 4150 | bool IsAllConstants = true; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4151 | SmallSet<SDValue, 8> Values; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4152 | for (unsigned i = 0; i < NumElems; ++i) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4153 | SDValue Elt = Op.getOperand(i); | 
| Evan Cheng | db2d524 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 4154 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 4155 | continue; | 
|  | 4156 | Values.insert(Elt); | 
|  | 4157 | if (Elt.getOpcode() != ISD::Constant && | 
|  | 4158 | Elt.getOpcode() != ISD::ConstantFP) | 
| Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 4159 | IsAllConstants = false; | 
| Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 4160 | if (X86::isZeroNode(Elt)) | 
| Evan Cheng | db2d524 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 4161 | NumZero++; | 
|  | 4162 | else { | 
|  | 4163 | NonZeros |= (1 << i); | 
|  | 4164 | NumNonZero++; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4165 | } | 
|  | 4166 | } | 
|  | 4167 |  | 
| Chris Lattner | 97a2a56 | 2010-08-26 05:24:29 +0000 | [diff] [blame] | 4168 | // All undef vector. Return an UNDEF.  All zero vectors were handled above. | 
|  | 4169 | if (NumNonZero == 0) | 
| Dale Johannesen | e8d7230 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 4170 | return DAG.getUNDEF(VT); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4171 |  | 
| Chris Lattner | 67f453a | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 4172 | // Special case for single non-zero, non-undef, element. | 
| Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 4173 | if (NumNonZero == 1) { | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4174 | unsigned Idx = CountTrailingZeros_32(NonZeros); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4175 | SDValue Item = Op.getOperand(Idx); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4176 |  | 
| Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 4177 | // If this is an insertion of an i64 value on x86-32, and if the top bits of | 
|  | 4178 | // the value are obviously zero, truncate the value to i32 and do the | 
|  | 4179 | // insertion that way.  Only do this if the value is non-constant or if the | 
|  | 4180 | // value is a constant being inserted into element 0.  It is cheaper to do | 
|  | 4181 | // a constant pool load than it is to do a movd + shuffle. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4182 | if (ExtVT == MVT::i64 && !Subtarget->is64Bit() && | 
| Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 4183 | (!IsAllConstants || Idx == 0)) { | 
|  | 4184 | if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) { | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 4185 | // Handle SSE only. | 
|  | 4186 | assert(VT == MVT::v2i64 && "Expected an SSE value type!"); | 
|  | 4187 | EVT VecVT = MVT::v4i32; | 
|  | 4188 | unsigned VecElts = 4; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4189 |  | 
| Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 4190 | // Truncate the value (which may itself be a constant) to i32, and | 
|  | 4191 | // convert it to a vector with movd (S2V+shuffle to zero extend). | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4192 | Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4193 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item); | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 4194 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, | 
|  | 4195 | Subtarget->hasSSE2(), DAG); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4196 |  | 
| Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 4197 | // Now we have our 32-bit value zero extended in the low element of | 
|  | 4198 | // a vector.  If Idx != 0, swizzle it into place. | 
|  | 4199 | if (Idx != 0) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4200 | SmallVector<int, 4> Mask; | 
|  | 4201 | Mask.push_back(Idx); | 
|  | 4202 | for (unsigned i = 1; i != VecElts; ++i) | 
|  | 4203 | Mask.push_back(i); | 
|  | 4204 | Item = DAG.getVectorShuffle(VecVT, dl, Item, | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4205 | DAG.getUNDEF(Item.getValueType()), | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4206 | &Mask[0]); | 
| Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 4207 | } | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4208 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item); | 
| Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 4209 | } | 
|  | 4210 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4211 |  | 
| Chris Lattner | 19f7969 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 4212 | // If we have a constant or non-constant insertion into the low element of | 
|  | 4213 | // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into | 
|  | 4214 | // the rest of the elements.  This will be matched as movd/movq/movss/movsd | 
| Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 4215 | // depending on what the source datatype is. | 
|  | 4216 | if (Idx == 0) { | 
|  | 4217 | if (NumZero == 0) { | 
|  | 4218 | return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4219 | } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 || | 
|  | 4220 | (ExtVT == MVT::i64 && Subtarget->is64Bit())) { | 
| Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 4221 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); | 
|  | 4222 | // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector. | 
|  | 4223 | return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(), | 
|  | 4224 | DAG); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4225 | } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) { | 
|  | 4226 | Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item); | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 4227 | assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!"); | 
|  | 4228 | EVT MiddleVT = MVT::v4i32; | 
| Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 4229 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item); | 
|  | 4230 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, | 
|  | 4231 | Subtarget->hasSSE2(), DAG); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4232 | return DAG.getNode(ISD::BITCAST, dl, VT, Item); | 
| Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 4233 | } | 
| Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 4234 | } | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4235 |  | 
|  | 4236 | // Is it a vector logical left shift? | 
|  | 4237 | if (NumElems == 2 && Idx == 1 && | 
| Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 4238 | X86::isZeroNode(Op.getOperand(0)) && | 
|  | 4239 | !X86::isZeroNode(Op.getOperand(1))) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4240 | unsigned NumBits = VT.getSizeInBits(); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4241 | return getVShift(true, VT, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4242 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4243 | VT, Op.getOperand(1)), | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4244 | NumBits/2, DAG, *this, dl); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4245 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4246 |  | 
| Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 4247 | if (IsAllConstants) // Otherwise, it's better to do a constpool load. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4248 | return SDValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4249 |  | 
| Chris Lattner | 19f7969 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 4250 | // Otherwise, if this is a vector with i32 or f32 elements, and the element | 
|  | 4251 | // is a non-constant being inserted into an element other than the low one, | 
|  | 4252 | // we can't use a constant pool load.  Instead, use SCALAR_TO_VECTOR (aka | 
|  | 4253 | // movd/movss) to move this into the low element, then shuffle it into | 
|  | 4254 | // place. | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4255 | if (EVTBits == 32) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4256 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4257 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4258 | // Turn it into a shuffle of zero and zero-extended scalar to vector. | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 4259 | Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, | 
|  | 4260 | Subtarget->hasSSE2(), DAG); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4261 | SmallVector<int, 8> MaskVec; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4262 | for (unsigned i = 0; i < NumElems; i++) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4263 | MaskVec.push_back(i == Idx ? 0 : 1); | 
|  | 4264 | return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4265 | } | 
|  | 4266 | } | 
|  | 4267 |  | 
| Chris Lattner | 67f453a | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 4268 | // Splat is obviously ok. Let legalizer expand it to a shuffle. | 
| Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4269 | if (Values.size() == 1) { | 
|  | 4270 | if (EVTBits == 32) { | 
|  | 4271 | // Instead of a shuffle like this: | 
|  | 4272 | // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0> | 
|  | 4273 | // Check if it's possible to issue this instead. | 
|  | 4274 | // shuffle (vload ptr)), undef, <1, 1, 1, 1> | 
|  | 4275 | unsigned Idx = CountTrailingZeros_32(NonZeros); | 
|  | 4276 | SDValue Item = Op.getOperand(Idx); | 
|  | 4277 | if (Op.getNode()->isOnlyUserOf(Item.getNode())) | 
|  | 4278 | return LowerAsSplatVectorLoad(Item, VT, dl, DAG); | 
|  | 4279 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4280 | return SDValue(); | 
| Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4281 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4282 |  | 
| Dan Gohman | a394117 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 4283 | // A vector full of immediates; various special cases are already | 
|  | 4284 | // handled, so this is best done with a single constant-pool load. | 
| Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 4285 | if (IsAllConstants) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4286 | return SDValue(); | 
| Dan Gohman | a394117 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 4287 |  | 
| Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 4288 | // Let legalizer expand 2-wide build_vectors. | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4289 | if (EVTBits == 64) { | 
|  | 4290 | if (NumNonZero == 1) { | 
|  | 4291 | // One half is zero or undef. | 
|  | 4292 | unsigned Idx = CountTrailingZeros_32(NonZeros); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4293 | SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4294 | Op.getOperand(Idx)); | 
| Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 4295 | return getShuffleVectorZeroOrUndef(V2, Idx, true, | 
|  | 4296 | Subtarget->hasSSE2(), DAG); | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4297 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4298 | return SDValue(); | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4299 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4300 |  | 
|  | 4301 | // If element VT is < 32 bits, convert it to inserts into a zero vector. | 
| Bill Wendling | 826f36f | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 4302 | if (EVTBits == 8 && NumElems == 16) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4303 | SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG, | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 4304 | *this); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4305 | if (V.getNode()) return V; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4306 | } | 
|  | 4307 |  | 
| Bill Wendling | 826f36f | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 4308 | if (EVTBits == 16 && NumElems == 8) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4309 | SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG, | 
| Chris Lattner | 97a2a56 | 2010-08-26 05:24:29 +0000 | [diff] [blame] | 4310 | *this); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4311 | if (V.getNode()) return V; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4312 | } | 
|  | 4313 |  | 
|  | 4314 | // If element VT is == 32 bits, turn it into a number of shuffles. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4315 | SmallVector<SDValue, 8> V; | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4316 | V.resize(NumElems); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4317 | if (NumElems == 4 && NumZero > 0) { | 
|  | 4318 | for (unsigned i = 0; i < 4; ++i) { | 
|  | 4319 | bool isZero = !(NonZeros & (1 << i)); | 
|  | 4320 | if (isZero) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4321 | V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4322 | else | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4323 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4324 | } | 
|  | 4325 |  | 
|  | 4326 | for (unsigned i = 0; i < 2; ++i) { | 
|  | 4327 | switch ((NonZeros & (0x3 << i*2)) >> (i*2)) { | 
|  | 4328 | default: break; | 
|  | 4329 | case 0: | 
|  | 4330 | V[i] = V[i*2];  // Must be a zero vector. | 
|  | 4331 | break; | 
|  | 4332 | case 1: | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4333 | V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4334 | break; | 
|  | 4335 | case 2: | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4336 | V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4337 | break; | 
|  | 4338 | case 3: | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4339 | V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4340 | break; | 
|  | 4341 | } | 
|  | 4342 | } | 
|  | 4343 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4344 | SmallVector<int, 8> MaskVec; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4345 | bool Reverse = (NonZeros & 0x3) == 2; | 
|  | 4346 | for (unsigned i = 0; i < 2; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4347 | MaskVec.push_back(Reverse ? 1-i : i); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4348 | Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2; | 
|  | 4349 | for (unsigned i = 0; i < 2; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4350 | MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems); | 
|  | 4351 | return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4352 | } | 
|  | 4353 |  | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4354 | if (Values.size() > 1 && VT.getSizeInBits() == 128) { | 
|  | 4355 | // Check for a build vector of consecutive loads. | 
|  | 4356 | for (unsigned i = 0; i < NumElems; ++i) | 
|  | 4357 | V[i] = Op.getOperand(i); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4358 |  | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4359 | // Check for elements which are consecutive loads. | 
|  | 4360 | SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG); | 
|  | 4361 | if (LD.getNode()) | 
|  | 4362 | return LD; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4363 |  | 
|  | 4364 | // For SSE 4.1, use insertps to put the high elements into the low element. | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4365 | if (getSubtarget()->hasSSE41()) { | 
| Chris Lattner | 24faf61 | 2010-08-28 17:59:08 +0000 | [diff] [blame] | 4366 | SDValue Result; | 
|  | 4367 | if (Op.getOperand(0).getOpcode() != ISD::UNDEF) | 
|  | 4368 | Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0)); | 
|  | 4369 | else | 
|  | 4370 | Result = DAG.getUNDEF(VT); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4371 |  | 
| Chris Lattner | 24faf61 | 2010-08-28 17:59:08 +0000 | [diff] [blame] | 4372 | for (unsigned i = 1; i < NumElems; ++i) { | 
|  | 4373 | if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue; | 
|  | 4374 | Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result, | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4375 | Op.getOperand(i), DAG.getIntPtrConstant(i)); | 
| Chris Lattner | 24faf61 | 2010-08-28 17:59:08 +0000 | [diff] [blame] | 4376 | } | 
|  | 4377 | return Result; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4378 | } | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4379 |  | 
| Chris Lattner | 6e80e44 | 2010-08-28 17:15:43 +0000 | [diff] [blame] | 4380 | // Otherwise, expand into a number of unpckl*, start by extending each of | 
|  | 4381 | // our (non-undef) elements to the full vector width with the element in the | 
|  | 4382 | // bottom slot of the vector (which generates no code for SSE). | 
|  | 4383 | for (unsigned i = 0; i < NumElems; ++i) { | 
|  | 4384 | if (Op.getOperand(i).getOpcode() != ISD::UNDEF) | 
|  | 4385 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); | 
|  | 4386 | else | 
|  | 4387 | V[i] = DAG.getUNDEF(VT); | 
|  | 4388 | } | 
|  | 4389 |  | 
|  | 4390 | // Next, we iteratively mix elements, e.g. for v4f32: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4391 | //   Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0> | 
|  | 4392 | //         : unpcklps 1, 3 ==> Y: <?, ?, 3, 1> | 
|  | 4393 | //   Step 2: unpcklps X, Y ==>    <3, 2, 1, 0> | 
| Chris Lattner | 6e80e44 | 2010-08-28 17:15:43 +0000 | [diff] [blame] | 4394 | unsigned EltStride = NumElems >> 1; | 
|  | 4395 | while (EltStride != 0) { | 
| Chris Lattner | 3ddcc43 | 2010-08-28 17:28:30 +0000 | [diff] [blame] | 4396 | for (unsigned i = 0; i < EltStride; ++i) { | 
|  | 4397 | // If V[i+EltStride] is undef and this is the first round of mixing, | 
|  | 4398 | // then it is safe to just drop this shuffle: V[i] is already in the | 
|  | 4399 | // right place, the one element (since it's the first round) being | 
|  | 4400 | // inserted as undef can be dropped.  This isn't safe for successive | 
|  | 4401 | // rounds because they will permute elements within both vectors. | 
|  | 4402 | if (V[i+EltStride].getOpcode() == ISD::UNDEF && | 
|  | 4403 | EltStride == NumElems/2) | 
|  | 4404 | continue; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 4405 |  | 
| Chris Lattner | 6e80e44 | 2010-08-28 17:15:43 +0000 | [diff] [blame] | 4406 | V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]); | 
| Chris Lattner | 3ddcc43 | 2010-08-28 17:28:30 +0000 | [diff] [blame] | 4407 | } | 
| Chris Lattner | 6e80e44 | 2010-08-28 17:15:43 +0000 | [diff] [blame] | 4408 | EltStride >>= 1; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4409 | } | 
|  | 4410 | return V[0]; | 
|  | 4411 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4412 | return SDValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4413 | } | 
|  | 4414 |  | 
| Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4415 | SDValue | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4416 | X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const { | 
| Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4417 | // We support concatenate two MMX registers and place them in a MMX | 
|  | 4418 | // register.  This is better than doing a stack convert. | 
|  | 4419 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 4420 | EVT ResVT = Op.getValueType(); | 
|  | 4421 | assert(Op.getNumOperands() == 2); | 
|  | 4422 | assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 || | 
|  | 4423 | ResVT == MVT::v8i16 || ResVT == MVT::v16i8); | 
|  | 4424 | int Mask[2]; | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4425 | SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0)); | 
| Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4426 | SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec); | 
|  | 4427 | InVec = Op.getOperand(1); | 
|  | 4428 | if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) { | 
|  | 4429 | unsigned NumElts = ResVT.getVectorNumElements(); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4430 | VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp); | 
| Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4431 | VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp, | 
|  | 4432 | InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1)); | 
|  | 4433 | } else { | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4434 | InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec); | 
| Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4435 | SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec); | 
|  | 4436 | Mask[0] = 0; Mask[1] = 2; | 
|  | 4437 | VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask); | 
|  | 4438 | } | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4439 | return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp); | 
| Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4440 | } | 
|  | 4441 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4442 | // v8i16 shuffles - Prefer shuffles in the following order: | 
|  | 4443 | // 1. [all]   pshuflw, pshufhw, optional move | 
|  | 4444 | // 2. [ssse3] 1 x pshufb | 
|  | 4445 | // 3. [ssse3] 2 x pshufb + 1 x por | 
|  | 4446 | // 4. [all]   mov + pshuflw + pshufhw + N x (pextrw + pinsrw) | 
| Bruno Cardoso Lopes | bf8154a | 2010-08-21 01:32:18 +0000 | [diff] [blame] | 4447 | SDValue | 
|  | 4448 | X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op, | 
|  | 4449 | SelectionDAG &DAG) const { | 
|  | 4450 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4451 | SDValue V1 = SVOp->getOperand(0); | 
|  | 4452 | SDValue V2 = SVOp->getOperand(1); | 
|  | 4453 | DebugLoc dl = SVOp->getDebugLoc(); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4454 | SmallVector<int, 8> MaskVals; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4455 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4456 | // Determine if more than 1 of the words in each of the low and high quadwords | 
|  | 4457 | // of the result come from the same quadword of one of the two inputs.  Undef | 
|  | 4458 | // mask values count as coming from any quadword, for better codegen. | 
|  | 4459 | SmallVector<unsigned, 4> LoQuad(4); | 
|  | 4460 | SmallVector<unsigned, 4> HiQuad(4); | 
|  | 4461 | BitVector InputQuads(4); | 
|  | 4462 | for (unsigned i = 0; i < 8; ++i) { | 
|  | 4463 | SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4464 | int EltIdx = SVOp->getMaskElt(i); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4465 | MaskVals.push_back(EltIdx); | 
|  | 4466 | if (EltIdx < 0) { | 
|  | 4467 | ++Quad[0]; | 
|  | 4468 | ++Quad[1]; | 
|  | 4469 | ++Quad[2]; | 
|  | 4470 | ++Quad[3]; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4471 | continue; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4472 | } | 
|  | 4473 | ++Quad[EltIdx / 4]; | 
|  | 4474 | InputQuads.set(EltIdx / 4); | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4475 | } | 
| Bill Wendling | e85dc49 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 4476 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4477 | int BestLoQuad = -1; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4478 | unsigned MaxQuad = 1; | 
|  | 4479 | for (unsigned i = 0; i < 4; ++i) { | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4480 | if (LoQuad[i] > MaxQuad) { | 
|  | 4481 | BestLoQuad = i; | 
|  | 4482 | MaxQuad = LoQuad[i]; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4483 | } | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4484 | } | 
|  | 4485 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4486 | int BestHiQuad = -1; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4487 | MaxQuad = 1; | 
|  | 4488 | for (unsigned i = 0; i < 4; ++i) { | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4489 | if (HiQuad[i] > MaxQuad) { | 
|  | 4490 | BestHiQuad = i; | 
|  | 4491 | MaxQuad = HiQuad[i]; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4492 | } | 
|  | 4493 | } | 
|  | 4494 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4495 | // For SSSE3, If all 8 words of the result come from only 1 quadword of each | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4496 | // of the two input vectors, shuffle them into one input vector so only a | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4497 | // single pshufb instruction is necessary. If There are more than 2 input | 
|  | 4498 | // quads, disable the next transformation since it does not help SSSE3. | 
|  | 4499 | bool V1Used = InputQuads[0] || InputQuads[1]; | 
|  | 4500 | bool V2Used = InputQuads[2] || InputQuads[3]; | 
| Bruno Cardoso Lopes | bf8154a | 2010-08-21 01:32:18 +0000 | [diff] [blame] | 4501 | if (Subtarget->hasSSSE3()) { | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4502 | if (InputQuads.count() == 2 && V1Used && V2Used) { | 
|  | 4503 | BestLoQuad = InputQuads.find_first(); | 
|  | 4504 | BestHiQuad = InputQuads.find_next(BestLoQuad); | 
|  | 4505 | } | 
|  | 4506 | if (InputQuads.count() > 2) { | 
|  | 4507 | BestLoQuad = -1; | 
|  | 4508 | BestHiQuad = -1; | 
|  | 4509 | } | 
|  | 4510 | } | 
| Bill Wendling | e85dc49 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 4511 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4512 | // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update | 
|  | 4513 | // the shuffle mask.  If a quad is scored as -1, that means that it contains | 
|  | 4514 | // words from all 4 input quadwords. | 
|  | 4515 | SDValue NewV; | 
|  | 4516 | if (BestLoQuad >= 0 || BestHiQuad >= 0) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4517 | SmallVector<int, 8> MaskV; | 
|  | 4518 | MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad); | 
|  | 4519 | MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4520 | NewV = DAG.getVectorShuffle(MVT::v2i64, dl, | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4521 | DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1), | 
|  | 4522 | DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]); | 
|  | 4523 | NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV); | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4524 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4525 | // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the | 
|  | 4526 | // source words for the shuffle, to aid later transformations. | 
|  | 4527 | bool AllWordsInNewV = true; | 
| Mon P Wang | 37b9a19 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 4528 | bool InOrder[2] = { true, true }; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4529 | for (unsigned i = 0; i != 8; ++i) { | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4530 | int idx = MaskVals[i]; | 
| Mon P Wang | 37b9a19 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 4531 | if (idx != (int)i) | 
|  | 4532 | InOrder[i/4] = false; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4533 | if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad) | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4534 | continue; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4535 | AllWordsInNewV = false; | 
|  | 4536 | break; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4537 | } | 
| Bill Wendling | e85dc49 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 4538 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4539 | bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV; | 
|  | 4540 | if (AllWordsInNewV) { | 
|  | 4541 | for (int i = 0; i != 8; ++i) { | 
|  | 4542 | int idx = MaskVals[i]; | 
|  | 4543 | if (idx < 0) | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4544 | continue; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4545 | idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4546 | if ((idx != i) && idx < 4) | 
|  | 4547 | pshufhw = false; | 
|  | 4548 | if ((idx != i) && idx > 3) | 
|  | 4549 | pshuflw = false; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4550 | } | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4551 | V1 = NewV; | 
|  | 4552 | V2Used = false; | 
|  | 4553 | BestLoQuad = 0; | 
|  | 4554 | BestHiQuad = 1; | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4555 | } | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4556 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4557 | // If we've eliminated the use of V2, and the new mask is a pshuflw or | 
|  | 4558 | // pshufhw, that's as cheap as it gets.  Return the new shuffle. | 
| Mon P Wang | 37b9a19 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 4559 | if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) { | 
| Bruno Cardoso Lopes | 3efc077 | 2010-08-23 20:41:02 +0000 | [diff] [blame] | 4560 | unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW; | 
|  | 4561 | unsigned TargetMask = 0; | 
|  | 4562 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4563 | DAG.getUNDEF(MVT::v8i16), &MaskVals[0]); | 
| Bruno Cardoso Lopes | 3efc077 | 2010-08-23 20:41:02 +0000 | [diff] [blame] | 4564 | TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()): | 
|  | 4565 | X86::getShufflePSHUFLWImmediate(NewV.getNode()); | 
|  | 4566 | V1 = NewV.getOperand(0); | 
| Bruno Cardoso Lopes | 8878e21 | 2010-08-24 01:16:15 +0000 | [diff] [blame] | 4567 | return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG); | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4568 | } | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4569 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4570 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4571 | // If we have SSSE3, and all words of the result are from 1 input vector, | 
|  | 4572 | // case 2 is generated, otherwise case 3 is generated.  If no SSSE3 | 
|  | 4573 | // is present, fall back to case 4. | 
| Bruno Cardoso Lopes | bf8154a | 2010-08-21 01:32:18 +0000 | [diff] [blame] | 4574 | if (Subtarget->hasSSSE3()) { | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4575 | SmallVector<SDValue,16> pshufbMask; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4576 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4577 | // If we have elements from both input vectors, set the high bit of the | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4578 | // shuffle mask element to zero out elements that come from V2 in the V1 | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4579 | // mask, and elements that come from V1 in the V2 mask, so that the two | 
|  | 4580 | // results can be OR'd together. | 
|  | 4581 | bool TwoInputs = V1Used && V2Used; | 
|  | 4582 | for (unsigned i = 0; i != 8; ++i) { | 
|  | 4583 | int EltIdx = MaskVals[i] * 2; | 
|  | 4584 | if (TwoInputs && (EltIdx >= 16)) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4585 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
|  | 4586 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4587 | continue; | 
|  | 4588 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4589 | pshufbMask.push_back(DAG.getConstant(EltIdx,   MVT::i8)); | 
|  | 4590 | pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4591 | } | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4592 | V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4593 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4594 | DAG.getNode(ISD::BUILD_VECTOR, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4595 | MVT::v16i8, &pshufbMask[0], 16)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4596 | if (!TwoInputs) | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4597 | return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4598 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4599 | // Calculate the shuffle mask for the second input, shuffle it, and | 
|  | 4600 | // OR it with the first shuffled input. | 
|  | 4601 | pshufbMask.clear(); | 
|  | 4602 | for (unsigned i = 0; i != 8; ++i) { | 
|  | 4603 | int EltIdx = MaskVals[i] * 2; | 
|  | 4604 | if (EltIdx < 16) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4605 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
|  | 4606 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4607 | continue; | 
|  | 4608 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4609 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); | 
|  | 4610 | pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4611 | } | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4612 | V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4613 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4614 | DAG.getNode(ISD::BUILD_VECTOR, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4615 | MVT::v16i8, &pshufbMask[0], 16)); | 
|  | 4616 | V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4617 | return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4618 | } | 
|  | 4619 |  | 
|  | 4620 | // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order, | 
|  | 4621 | // and update MaskVals with new element order. | 
|  | 4622 | BitVector InOrder(8); | 
|  | 4623 | if (BestLoQuad >= 0) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4624 | SmallVector<int, 8> MaskV; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4625 | for (int i = 0; i != 4; ++i) { | 
|  | 4626 | int idx = MaskVals[i]; | 
|  | 4627 | if (idx < 0) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4628 | MaskV.push_back(-1); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4629 | InOrder.set(i); | 
|  | 4630 | } else if ((idx / 4) == BestLoQuad) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4631 | MaskV.push_back(idx & 3); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4632 | InOrder.set(i); | 
|  | 4633 | } else { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4634 | MaskV.push_back(-1); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4635 | } | 
|  | 4636 | } | 
|  | 4637 | for (unsigned i = 4; i != 8; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4638 | MaskV.push_back(i); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4639 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4640 | &MaskV[0]); | 
| Bruno Cardoso Lopes | 8878e21 | 2010-08-24 01:16:15 +0000 | [diff] [blame] | 4641 |  | 
|  | 4642 | if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) | 
|  | 4643 | NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16, | 
|  | 4644 | NewV.getOperand(0), | 
|  | 4645 | X86::getShufflePSHUFLWImmediate(NewV.getNode()), | 
|  | 4646 | DAG); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4647 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4648 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4649 | // If BestHi >= 0, generate a pshufhw to put the high elements in order, | 
|  | 4650 | // and update MaskVals with the new element order. | 
|  | 4651 | if (BestHiQuad >= 0) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4652 | SmallVector<int, 8> MaskV; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4653 | for (unsigned i = 0; i != 4; ++i) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4654 | MaskV.push_back(i); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4655 | for (unsigned i = 4; i != 8; ++i) { | 
|  | 4656 | int idx = MaskVals[i]; | 
|  | 4657 | if (idx < 0) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4658 | MaskV.push_back(-1); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4659 | InOrder.set(i); | 
|  | 4660 | } else if ((idx / 4) == BestHiQuad) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4661 | MaskV.push_back((idx & 3) + 4); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4662 | InOrder.set(i); | 
|  | 4663 | } else { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4664 | MaskV.push_back(-1); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4665 | } | 
|  | 4666 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4667 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4668 | &MaskV[0]); | 
| Bruno Cardoso Lopes | 8878e21 | 2010-08-24 01:16:15 +0000 | [diff] [blame] | 4669 |  | 
|  | 4670 | if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) | 
|  | 4671 | NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16, | 
|  | 4672 | NewV.getOperand(0), | 
|  | 4673 | X86::getShufflePSHUFHWImmediate(NewV.getNode()), | 
|  | 4674 | DAG); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4675 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4676 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4677 | // In case BestHi & BestLo were both -1, which means each quadword has a word | 
|  | 4678 | // from each of the four input quadwords, calculate the InOrder bitvector now | 
|  | 4679 | // before falling through to the insert/extract cleanup. | 
|  | 4680 | if (BestLoQuad == -1 && BestHiQuad == -1) { | 
|  | 4681 | NewV = V1; | 
|  | 4682 | for (int i = 0; i != 8; ++i) | 
|  | 4683 | if (MaskVals[i] < 0 || MaskVals[i] == i) | 
|  | 4684 | InOrder.set(i); | 
|  | 4685 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4686 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4687 | // The other elements are put in the right place using pextrw and pinsrw. | 
|  | 4688 | for (unsigned i = 0; i != 8; ++i) { | 
|  | 4689 | if (InOrder[i]) | 
|  | 4690 | continue; | 
|  | 4691 | int EltIdx = MaskVals[i]; | 
|  | 4692 | if (EltIdx < 0) | 
|  | 4693 | continue; | 
|  | 4694 | SDValue ExtOp = (EltIdx < 8) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4695 | ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1, | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4696 | DAG.getIntPtrConstant(EltIdx)) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4697 | : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2, | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4698 | DAG.getIntPtrConstant(EltIdx - 8)); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4699 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp, | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4700 | DAG.getIntPtrConstant(i)); | 
|  | 4701 | } | 
|  | 4702 | return NewV; | 
|  | 4703 | } | 
|  | 4704 |  | 
|  | 4705 | // v16i8 shuffles - Prefer shuffles in the following order: | 
|  | 4706 | // 1. [ssse3] 1 x pshufb | 
|  | 4707 | // 2. [ssse3] 2 x pshufb + 1 x por | 
|  | 4708 | // 3. [all]   v8i16 shuffle + N x pextrw + rotate + pinsrw | 
|  | 4709 | static | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4710 | SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4711 | SelectionDAG &DAG, | 
|  | 4712 | const X86TargetLowering &TLI) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4713 | SDValue V1 = SVOp->getOperand(0); | 
|  | 4714 | SDValue V2 = SVOp->getOperand(1); | 
|  | 4715 | DebugLoc dl = SVOp->getDebugLoc(); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4716 | SmallVector<int, 16> MaskVals; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4717 | SVOp->getMask(MaskVals); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4718 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4719 | // If we have SSSE3, case 1 is generated when all result bytes come from | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4720 | // one of  the inputs.  Otherwise, case 2 is generated.  If no SSSE3 is | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4721 | // present, fall back to case 3. | 
|  | 4722 | // FIXME: kill V2Only once shuffles are canonizalized by getNode. | 
|  | 4723 | bool V1Only = true; | 
|  | 4724 | bool V2Only = true; | 
|  | 4725 | for (unsigned i = 0; i < 16; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4726 | int EltIdx = MaskVals[i]; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4727 | if (EltIdx < 0) | 
|  | 4728 | continue; | 
|  | 4729 | if (EltIdx < 16) | 
|  | 4730 | V2Only = false; | 
|  | 4731 | else | 
|  | 4732 | V1Only = false; | 
|  | 4733 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4734 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4735 | // If SSSE3, use 1 pshufb instruction per vector with elements in the result. | 
|  | 4736 | if (TLI.getSubtarget()->hasSSSE3()) { | 
|  | 4737 | SmallVector<SDValue,16> pshufbMask; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4738 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4739 | // If all result elements are from one input vector, then only translate | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4740 | // undef mask values to 0x80 (zero out result) in the pshufb mask. | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4741 | // | 
|  | 4742 | // Otherwise, we have elements from both input vectors, and must zero out | 
|  | 4743 | // elements that come from V2 in the first mask, and V1 in the second mask | 
|  | 4744 | // so that we can OR them together. | 
|  | 4745 | bool TwoInputs = !(V1Only || V2Only); | 
|  | 4746 | for (unsigned i = 0; i != 16; ++i) { | 
|  | 4747 | int EltIdx = MaskVals[i]; | 
|  | 4748 | if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4749 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4750 | continue; | 
|  | 4751 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4752 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4753 | } | 
|  | 4754 | // If all the elements are from V2, assign it to V1 and return after | 
|  | 4755 | // building the first pshufb. | 
|  | 4756 | if (V2Only) | 
|  | 4757 | V1 = V2; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4758 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4759 | DAG.getNode(ISD::BUILD_VECTOR, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4760 | MVT::v16i8, &pshufbMask[0], 16)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4761 | if (!TwoInputs) | 
|  | 4762 | return V1; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4763 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4764 | // Calculate the shuffle mask for the second input, shuffle it, and | 
|  | 4765 | // OR it with the first shuffled input. | 
|  | 4766 | pshufbMask.clear(); | 
|  | 4767 | for (unsigned i = 0; i != 16; ++i) { | 
|  | 4768 | int EltIdx = MaskVals[i]; | 
|  | 4769 | if (EltIdx < 16) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4770 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4771 | continue; | 
|  | 4772 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4773 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4774 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4775 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4776 | DAG.getNode(ISD::BUILD_VECTOR, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4777 | MVT::v16i8, &pshufbMask[0], 16)); | 
|  | 4778 | return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4779 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4780 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4781 | // No SSSE3 - Calculate in place words and then fix all out of place words | 
|  | 4782 | // With 0-16 extracts & inserts.  Worst case is 16 bytes out of order from | 
|  | 4783 | // the 16 different words that comprise the two doublequadword input vectors. | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4784 | V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1); | 
|  | 4785 | V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4786 | SDValue NewV = V2Only ? V2 : V1; | 
|  | 4787 | for (int i = 0; i != 8; ++i) { | 
|  | 4788 | int Elt0 = MaskVals[i*2]; | 
|  | 4789 | int Elt1 = MaskVals[i*2+1]; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4790 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4791 | // This word of the result is all undef, skip it. | 
|  | 4792 | if (Elt0 < 0 && Elt1 < 0) | 
|  | 4793 | continue; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4794 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4795 | // This word of the result is already in the correct place, skip it. | 
|  | 4796 | if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1)) | 
|  | 4797 | continue; | 
|  | 4798 | if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17)) | 
|  | 4799 | continue; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4800 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4801 | SDValue Elt0Src = Elt0 < 16 ? V1 : V2; | 
|  | 4802 | SDValue Elt1Src = Elt1 < 16 ? V1 : V2; | 
|  | 4803 | SDValue InsElt; | 
| Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4804 |  | 
|  | 4805 | // If Elt0 and Elt1 are defined, are consecutive, and can be load | 
|  | 4806 | // using a single extract together, load it and store it. | 
|  | 4807 | if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4808 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, | 
| Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4809 | DAG.getIntPtrConstant(Elt1 / 2)); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4810 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, | 
| Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4811 | DAG.getIntPtrConstant(i)); | 
|  | 4812 | continue; | 
|  | 4813 | } | 
|  | 4814 |  | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4815 | // If Elt1 is defined, extract it from the appropriate source.  If the | 
| Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4816 | // source byte is not also odd, shift the extracted word left 8 bits | 
|  | 4817 | // otherwise clear the bottom 8 bits if we need to do an or. | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4818 | if (Elt1 >= 0) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4819 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4820 | DAG.getIntPtrConstant(Elt1 / 2)); | 
|  | 4821 | if ((Elt1 & 1) == 0) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4822 | InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt, | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4823 | DAG.getConstant(8, TLI.getShiftAmountTy())); | 
| Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4824 | else if (Elt0 >= 0) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4825 | InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt, | 
|  | 4826 | DAG.getConstant(0xFF00, MVT::i16)); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4827 | } | 
|  | 4828 | // If Elt0 is defined, extract it from the appropriate source.  If the | 
|  | 4829 | // source byte is not also even, shift the extracted word right 8 bits. If | 
|  | 4830 | // Elt1 was also defined, OR the extracted values together before | 
|  | 4831 | // inserting them in the result. | 
|  | 4832 | if (Elt0 >= 0) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4833 | SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4834 | Elt0Src, DAG.getIntPtrConstant(Elt0 / 2)); | 
|  | 4835 | if ((Elt0 & 1) != 0) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4836 | InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0, | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4837 | DAG.getConstant(8, TLI.getShiftAmountTy())); | 
| Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4838 | else if (Elt1 >= 0) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4839 | InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0, | 
|  | 4840 | DAG.getConstant(0x00FF, MVT::i16)); | 
|  | 4841 | InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0) | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4842 | : InsElt0; | 
|  | 4843 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4844 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4845 | DAG.getIntPtrConstant(i)); | 
|  | 4846 | } | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4847 | return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV); | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4848 | } | 
|  | 4849 |  | 
| Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4850 | /// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide | 
| Bruno Cardoso Lopes | 0a7dd4f | 2010-09-08 18:12:31 +0000 | [diff] [blame] | 4851 | /// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be | 
| Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4852 | /// done when every pair / quad of shuffle mask elements point to elements in | 
|  | 4853 | /// the right sequence. e.g. | 
| Bruno Cardoso Lopes | 0a7dd4f | 2010-09-08 18:12:31 +0000 | [diff] [blame] | 4854 | /// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15> | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4855 | static | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4856 | SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp, | 
| Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 4857 | SelectionDAG &DAG, DebugLoc dl) { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4858 | EVT VT = SVOp->getValueType(0); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4859 | SDValue V1 = SVOp->getOperand(0); | 
|  | 4860 | SDValue V2 = SVOp->getOperand(1); | 
|  | 4861 | unsigned NumElems = VT.getVectorNumElements(); | 
| Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4862 | unsigned NewWidth = (NumElems == 4) ? 2 : 4; | 
| Bruno Cardoso Lopes | 0a7dd4f | 2010-09-08 18:12:31 +0000 | [diff] [blame] | 4863 | EVT NewVT; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4864 | switch (VT.getSimpleVT().SimpleTy) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4865 | default: assert(false && "Unexpected!"); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4866 | case MVT::v4f32: NewVT = MVT::v2f64; break; | 
|  | 4867 | case MVT::v4i32: NewVT = MVT::v2i64; break; | 
|  | 4868 | case MVT::v8i16: NewVT = MVT::v4i32; break; | 
|  | 4869 | case MVT::v16i8: NewVT = MVT::v4i32; break; | 
| Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4870 | } | 
|  | 4871 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4872 | int Scale = NumElems / NewWidth; | 
|  | 4873 | SmallVector<int, 8> MaskVec; | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4874 | for (unsigned i = 0; i < NumElems; i += Scale) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4875 | int StartIdx = -1; | 
|  | 4876 | for (int j = 0; j < Scale; ++j) { | 
|  | 4877 | int EltIdx = SVOp->getMaskElt(i+j); | 
|  | 4878 | if (EltIdx < 0) | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4879 | continue; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4880 | if (StartIdx == -1) | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4881 | StartIdx = EltIdx - (EltIdx % Scale); | 
|  | 4882 | if (EltIdx != StartIdx + j) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4883 | return SDValue(); | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4884 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4885 | if (StartIdx == -1) | 
|  | 4886 | MaskVec.push_back(-1); | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4887 | else | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4888 | MaskVec.push_back(StartIdx / Scale); | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4889 | } | 
|  | 4890 |  | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4891 | V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1); | 
|  | 4892 | V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4893 | return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]); | 
| Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4894 | } | 
|  | 4895 |  | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 4896 | /// getVZextMovL - Return a zero-extending vector move low node. | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4897 | /// | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4898 | static SDValue getVZextMovL(EVT VT, EVT OpVT, | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4899 | SDValue SrcOp, SelectionDAG &DAG, | 
|  | 4900 | const X86Subtarget *Subtarget, DebugLoc dl) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4901 | if (VT == MVT::v2f64 || VT == MVT::v4f32) { | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4902 | LoadSDNode *LD = NULL; | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4903 | if (!isScalarLoadToVector(SrcOp.getNode(), &LD)) | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4904 | LD = dyn_cast<LoadSDNode>(SrcOp); | 
|  | 4905 | if (!LD) { | 
|  | 4906 | // movssrr and movsdrr do not clear top bits. Try to use movd, movq | 
|  | 4907 | // instead. | 
| Owen Anderson | 766b5ef | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 4908 | MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32; | 
| Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 4909 | if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) && | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4910 | SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR && | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4911 | SrcOp.getOperand(0).getOpcode() == ISD::BITCAST && | 
| Owen Anderson | 766b5ef | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 4912 | SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) { | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4913 | // PR2108 | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4914 | OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32; | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4915 | return DAG.getNode(ISD::BITCAST, dl, VT, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4916 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, | 
|  | 4917 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | 
|  | 4918 | OpVT, | 
| Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 4919 | SrcOp.getOperand(0) | 
|  | 4920 | .getOperand(0)))); | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4921 | } | 
|  | 4922 | } | 
|  | 4923 | } | 
|  | 4924 |  | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4925 | return DAG.getNode(ISD::BITCAST, dl, VT, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4926 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 4927 | DAG.getNode(ISD::BITCAST, dl, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4928 | OpVT, SrcOp))); | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4929 | } | 
|  | 4930 |  | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4931 | /// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of | 
|  | 4932 | /// shuffles. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4933 | static SDValue | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4934 | LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { | 
|  | 4935 | SDValue V1 = SVOp->getOperand(0); | 
|  | 4936 | SDValue V2 = SVOp->getOperand(1); | 
|  | 4937 | DebugLoc dl = SVOp->getDebugLoc(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4938 | EVT VT = SVOp->getValueType(0); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4939 |  | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4940 | SmallVector<std::pair<int, int>, 8> Locs; | 
| Rafael Espindola | 833a990 | 2008-08-28 18:32:53 +0000 | [diff] [blame] | 4941 | Locs.resize(4); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4942 | SmallVector<int, 8> Mask1(4U, -1); | 
|  | 4943 | SmallVector<int, 8> PermMask; | 
|  | 4944 | SVOp->getMask(PermMask); | 
|  | 4945 |  | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4946 | unsigned NumHi = 0; | 
|  | 4947 | unsigned NumLo = 0; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4948 | for (unsigned i = 0; i != 4; ++i) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4949 | int Idx = PermMask[i]; | 
|  | 4950 | if (Idx < 0) { | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4951 | Locs[i] = std::make_pair(-1, -1); | 
|  | 4952 | } else { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4953 | assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!"); | 
|  | 4954 | if (Idx < 4) { | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4955 | Locs[i] = std::make_pair(0, NumLo); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4956 | Mask1[NumLo] = Idx; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4957 | NumLo++; | 
|  | 4958 | } else { | 
|  | 4959 | Locs[i] = std::make_pair(1, NumHi); | 
|  | 4960 | if (2+NumHi < 4) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4961 | Mask1[2+NumHi] = Idx; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4962 | NumHi++; | 
|  | 4963 | } | 
|  | 4964 | } | 
|  | 4965 | } | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4966 |  | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4967 | if (NumLo <= 2 && NumHi <= 2) { | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4968 | // If no more than two elements come from either vector. This can be | 
|  | 4969 | // implemented with two shuffles. First shuffle gather the elements. | 
|  | 4970 | // The second shuffle, which takes the first shuffle as both of its | 
|  | 4971 | // vector operands, put the elements into the right order. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4972 | V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4973 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4974 | SmallVector<int, 8> Mask2(4U, -1); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4975 |  | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4976 | for (unsigned i = 0; i != 4; ++i) { | 
|  | 4977 | if (Locs[i].first == -1) | 
|  | 4978 | continue; | 
|  | 4979 | else { | 
|  | 4980 | unsigned Idx = (i < 2) ? 0 : 4; | 
|  | 4981 | Idx += Locs[i].first * 2 + Locs[i].second; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4982 | Mask2[i] = Idx; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4983 | } | 
|  | 4984 | } | 
|  | 4985 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4986 | return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]); | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4987 | } else if (NumLo == 3 || NumHi == 3) { | 
|  | 4988 | // Otherwise, we must have three elements from one vector, call it X, and | 
|  | 4989 | // one element from the other, call it Y.  First, use a shufps to build an | 
|  | 4990 | // intermediate vector with the one element from Y and the element from X | 
|  | 4991 | // that will be in the same half in the final destination (the indexes don't | 
|  | 4992 | // matter). Then, use a shufps to build the final vector, taking the half | 
|  | 4993 | // containing the element from Y from the intermediate, and the other half | 
|  | 4994 | // from X. | 
|  | 4995 | if (NumHi == 3) { | 
|  | 4996 | // Normalize it so the 3 elements come from V1. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4997 | CommuteVectorShuffleMask(PermMask, VT); | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4998 | std::swap(V1, V2); | 
|  | 4999 | } | 
|  | 5000 |  | 
|  | 5001 | // Find the element from V2. | 
|  | 5002 | unsigned HiIndex; | 
|  | 5003 | for (HiIndex = 0; HiIndex < 3; ++HiIndex) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5004 | int Val = PermMask[HiIndex]; | 
|  | 5005 | if (Val < 0) | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 5006 | continue; | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 5007 | if (Val >= 4) | 
|  | 5008 | break; | 
|  | 5009 | } | 
|  | 5010 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5011 | Mask1[0] = PermMask[HiIndex]; | 
|  | 5012 | Mask1[1] = -1; | 
|  | 5013 | Mask1[2] = PermMask[HiIndex^1]; | 
|  | 5014 | Mask1[3] = -1; | 
|  | 5015 | V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 5016 |  | 
|  | 5017 | if (HiIndex >= 2) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5018 | Mask1[0] = PermMask[0]; | 
|  | 5019 | Mask1[1] = PermMask[1]; | 
|  | 5020 | Mask1[2] = HiIndex & 1 ? 6 : 4; | 
|  | 5021 | Mask1[3] = HiIndex & 1 ? 4 : 6; | 
|  | 5022 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 5023 | } else { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5024 | Mask1[0] = HiIndex & 1 ? 2 : 0; | 
|  | 5025 | Mask1[1] = HiIndex & 1 ? 0 : 2; | 
|  | 5026 | Mask1[2] = PermMask[2]; | 
|  | 5027 | Mask1[3] = PermMask[3]; | 
|  | 5028 | if (Mask1[2] >= 0) | 
|  | 5029 | Mask1[2] += 4; | 
|  | 5030 | if (Mask1[3] >= 0) | 
|  | 5031 | Mask1[3] += 4; | 
|  | 5032 | return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]); | 
| Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 5033 | } | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5034 | } | 
|  | 5035 |  | 
|  | 5036 | // Break it into (shuffle shuffle_hi, shuffle_lo). | 
|  | 5037 | Locs.clear(); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5038 | SmallVector<int,8> LoMask(4U, -1); | 
|  | 5039 | SmallVector<int,8> HiMask(4U, -1); | 
|  | 5040 |  | 
|  | 5041 | SmallVector<int,8> *MaskPtr = &LoMask; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5042 | unsigned MaskIdx = 0; | 
|  | 5043 | unsigned LoIdx = 0; | 
|  | 5044 | unsigned HiIdx = 2; | 
|  | 5045 | for (unsigned i = 0; i != 4; ++i) { | 
|  | 5046 | if (i == 2) { | 
|  | 5047 | MaskPtr = &HiMask; | 
|  | 5048 | MaskIdx = 1; | 
|  | 5049 | LoIdx = 0; | 
|  | 5050 | HiIdx = 2; | 
|  | 5051 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5052 | int Idx = PermMask[i]; | 
|  | 5053 | if (Idx < 0) { | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5054 | Locs[i] = std::make_pair(-1, -1); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5055 | } else if (Idx < 4) { | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5056 | Locs[i] = std::make_pair(MaskIdx, LoIdx); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5057 | (*MaskPtr)[LoIdx] = Idx; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5058 | LoIdx++; | 
|  | 5059 | } else { | 
|  | 5060 | Locs[i] = std::make_pair(MaskIdx, HiIdx); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5061 | (*MaskPtr)[HiIdx] = Idx; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5062 | HiIdx++; | 
|  | 5063 | } | 
|  | 5064 | } | 
|  | 5065 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5066 | SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]); | 
|  | 5067 | SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]); | 
|  | 5068 | SmallVector<int, 8> MaskOps; | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5069 | for (unsigned i = 0; i != 4; ++i) { | 
|  | 5070 | if (Locs[i].first == -1) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5071 | MaskOps.push_back(-1); | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5072 | } else { | 
|  | 5073 | unsigned Idx = Locs[i].first * 4 + Locs[i].second; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5074 | MaskOps.push_back(Idx); | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5075 | } | 
|  | 5076 | } | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5077 | return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]); | 
| Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 5078 | } | 
|  | 5079 |  | 
| Bruno Cardoso Lopes | 2a44606 | 2010-09-03 20:20:02 +0000 | [diff] [blame] | 5080 | static bool MayFoldVectorLoad(SDValue V) { | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5081 | if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST) | 
| Bruno Cardoso Lopes | 2a44606 | 2010-09-03 20:20:02 +0000 | [diff] [blame] | 5082 | V = V.getOperand(0); | 
|  | 5083 | if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR) | 
|  | 5084 | V = V.getOperand(0); | 
|  | 5085 | if (MayFoldLoad(V)) | 
|  | 5086 | return true; | 
|  | 5087 | return false; | 
|  | 5088 | } | 
|  | 5089 |  | 
| Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5090 | // FIXME: the version above should always be used. Since there's | 
|  | 5091 | // a bug where several vector shuffles can't be folded because the | 
|  | 5092 | // DAG is not updated during lowering and a node claims to have two | 
|  | 5093 | // uses while it only has one, use this version, and let isel match | 
|  | 5094 | // another instruction if the load really happens to have more than | 
|  | 5095 | // one use. Remove this version after this bug get fixed. | 
| Evan Cheng | 835580f | 2010-10-07 20:50:20 +0000 | [diff] [blame] | 5096 | // rdar://8434668, PR8156 | 
| Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5097 | static bool RelaxedMayFoldVectorLoad(SDValue V) { | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5098 | if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST) | 
| Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5099 | V = V.getOperand(0); | 
|  | 5100 | if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR) | 
|  | 5101 | V = V.getOperand(0); | 
|  | 5102 | if (ISD::isNormalLoad(V.getNode())) | 
|  | 5103 | return true; | 
|  | 5104 | return false; | 
|  | 5105 | } | 
|  | 5106 |  | 
|  | 5107 | /// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by | 
|  | 5108 | /// a vector extract, and if both can be later optimized into a single load. | 
|  | 5109 | /// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked | 
|  | 5110 | /// here because otherwise a target specific shuffle node is going to be | 
|  | 5111 | /// emitted for this shuffle, and the optimization not done. | 
|  | 5112 | /// FIXME: This is probably not the best approach, but fix the problem | 
|  | 5113 | /// until the right path is decided. | 
|  | 5114 | static | 
|  | 5115 | bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG, | 
|  | 5116 | const TargetLowering &TLI) { | 
|  | 5117 | EVT VT = V.getValueType(); | 
|  | 5118 | ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V); | 
|  | 5119 |  | 
|  | 5120 | // Be sure that the vector shuffle is present in a pattern like this: | 
|  | 5121 | // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr) | 
|  | 5122 | if (!V.hasOneUse()) | 
|  | 5123 | return false; | 
|  | 5124 |  | 
|  | 5125 | SDNode *N = *V.getNode()->use_begin(); | 
|  | 5126 | if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT) | 
|  | 5127 | return false; | 
|  | 5128 |  | 
|  | 5129 | SDValue EltNo = N->getOperand(1); | 
|  | 5130 | if (!isa<ConstantSDNode>(EltNo)) | 
|  | 5131 | return false; | 
|  | 5132 |  | 
|  | 5133 | // If the bit convert changed the number of elements, it is unsafe | 
|  | 5134 | // to examine the mask. | 
|  | 5135 | bool HasShuffleIntoBitcast = false; | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5136 | if (V.getOpcode() == ISD::BITCAST) { | 
| Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5137 | EVT SrcVT = V.getOperand(0).getValueType(); | 
|  | 5138 | if (SrcVT.getVectorNumElements() != VT.getVectorNumElements()) | 
|  | 5139 | return false; | 
|  | 5140 | V = V.getOperand(0); | 
|  | 5141 | HasShuffleIntoBitcast = true; | 
|  | 5142 | } | 
|  | 5143 |  | 
|  | 5144 | // Select the input vector, guarding against out of range extract vector. | 
|  | 5145 | unsigned NumElems = VT.getVectorNumElements(); | 
|  | 5146 | unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue(); | 
|  | 5147 | int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt); | 
|  | 5148 | V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1); | 
|  | 5149 |  | 
|  | 5150 | // Skip one more bit_convert if necessary | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5151 | if (V.getOpcode() == ISD::BITCAST) | 
| Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5152 | V = V.getOperand(0); | 
|  | 5153 |  | 
|  | 5154 | if (ISD::isNormalLoad(V.getNode())) { | 
|  | 5155 | // Is the original load suitable? | 
|  | 5156 | LoadSDNode *LN0 = cast<LoadSDNode>(V); | 
|  | 5157 |  | 
|  | 5158 | // FIXME: avoid the multi-use bug that is preventing lots of | 
|  | 5159 | // of foldings to be detected, this is still wrong of course, but | 
|  | 5160 | // give the temporary desired behavior, and if it happens that | 
|  | 5161 | // the load has real more uses, during isel it will not fold, and | 
|  | 5162 | // will generate poor code. | 
|  | 5163 | if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse() | 
|  | 5164 | return false; | 
|  | 5165 |  | 
|  | 5166 | if (!HasShuffleIntoBitcast) | 
|  | 5167 | return true; | 
|  | 5168 |  | 
|  | 5169 | // If there's a bitcast before the shuffle, check if the load type and | 
|  | 5170 | // alignment is valid. | 
|  | 5171 | unsigned Align = LN0->getAlignment(); | 
|  | 5172 | unsigned NewAlign = | 
|  | 5173 | TLI.getTargetData()->getABITypeAlignment( | 
|  | 5174 | VT.getTypeForEVT(*DAG.getContext())); | 
|  | 5175 |  | 
|  | 5176 | if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT)) | 
|  | 5177 | return false; | 
|  | 5178 | } | 
|  | 5179 |  | 
|  | 5180 | return true; | 
|  | 5181 | } | 
|  | 5182 |  | 
| Bruno Cardoso Lopes | f2db5b4 | 2010-08-31 21:15:21 +0000 | [diff] [blame] | 5183 | static | 
| Evan Cheng | 835580f | 2010-10-07 20:50:20 +0000 | [diff] [blame] | 5184 | SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) { | 
|  | 5185 | EVT VT = Op.getValueType(); | 
|  | 5186 |  | 
|  | 5187 | // Canonizalize to v2f64. | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5188 | V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1); | 
|  | 5189 | return DAG.getNode(ISD::BITCAST, dl, VT, | 
| Evan Cheng | 835580f | 2010-10-07 20:50:20 +0000 | [diff] [blame] | 5190 | getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64, | 
|  | 5191 | V1, DAG)); | 
|  | 5192 | } | 
|  | 5193 |  | 
|  | 5194 | static | 
| Bruno Cardoso Lopes | f2db5b4 | 2010-08-31 21:15:21 +0000 | [diff] [blame] | 5195 | SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, | 
|  | 5196 | bool HasSSE2) { | 
|  | 5197 | SDValue V1 = Op.getOperand(0); | 
|  | 5198 | SDValue V2 = Op.getOperand(1); | 
|  | 5199 | EVT VT = Op.getValueType(); | 
|  | 5200 |  | 
|  | 5201 | assert(VT != MVT::v2i64 && "unsupported shuffle type"); | 
|  | 5202 |  | 
|  | 5203 | if (HasSSE2 && VT == MVT::v2f64) | 
|  | 5204 | return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG); | 
|  | 5205 |  | 
|  | 5206 | // v4f32 or v4i32 | 
|  | 5207 | return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG); | 
|  | 5208 | } | 
|  | 5209 |  | 
| Bruno Cardoso Lopes | 7ff30bb | 2010-08-31 21:38:49 +0000 | [diff] [blame] | 5210 | static | 
|  | 5211 | SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) { | 
|  | 5212 | SDValue V1 = Op.getOperand(0); | 
|  | 5213 | SDValue V2 = Op.getOperand(1); | 
|  | 5214 | EVT VT = Op.getValueType(); | 
|  | 5215 |  | 
|  | 5216 | assert((VT == MVT::v4i32 || VT == MVT::v4f32) && | 
|  | 5217 | "unsupported shuffle type"); | 
|  | 5218 |  | 
|  | 5219 | if (V2.getOpcode() == ISD::UNDEF) | 
|  | 5220 | V2 = V1; | 
|  | 5221 |  | 
|  | 5222 | // v4i32 or v4f32 | 
|  | 5223 | return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG); | 
|  | 5224 | } | 
|  | 5225 |  | 
| Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 5226 | static | 
|  | 5227 | SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) { | 
|  | 5228 | SDValue V1 = Op.getOperand(0); | 
|  | 5229 | SDValue V2 = Op.getOperand(1); | 
|  | 5230 | EVT VT = Op.getValueType(); | 
|  | 5231 | unsigned NumElems = VT.getVectorNumElements(); | 
|  | 5232 |  | 
|  | 5233 | // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second | 
|  | 5234 | // operand of these instructions is only memory, so check if there's a | 
|  | 5235 | // potencial load folding here, otherwise use SHUFPS or MOVSD to match the | 
|  | 5236 | // same masks. | 
|  | 5237 | bool CanFoldLoad = false; | 
| Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 5238 |  | 
| Bruno Cardoso Lopes | d00bfe1 | 2010-09-02 02:35:51 +0000 | [diff] [blame] | 5239 | // Trivial case, when V2 comes from a load. | 
| Bruno Cardoso Lopes | 2a44606 | 2010-09-03 20:20:02 +0000 | [diff] [blame] | 5240 | if (MayFoldVectorLoad(V2)) | 
| Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 5241 | CanFoldLoad = true; | 
|  | 5242 |  | 
|  | 5243 | // When V1 is a load, it can be folded later into a store in isel, example: | 
|  | 5244 | //  (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1) | 
|  | 5245 | //    turns into: | 
|  | 5246 | //  (MOVLPSmr addr:$src1, VR128:$src2) | 
|  | 5247 | // So, recognize this potential and also use MOVLPS or MOVLPD | 
| Bruno Cardoso Lopes | 2a44606 | 2010-09-03 20:20:02 +0000 | [diff] [blame] | 5248 | if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op)) | 
| Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 5249 | CanFoldLoad = true; | 
|  | 5250 |  | 
|  | 5251 | if (CanFoldLoad) { | 
|  | 5252 | if (HasSSE2 && NumElems == 2) | 
|  | 5253 | return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG); | 
|  | 5254 |  | 
|  | 5255 | if (NumElems == 4) | 
|  | 5256 | return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG); | 
|  | 5257 | } | 
|  | 5258 |  | 
|  | 5259 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); | 
|  | 5260 | // movl and movlp will both match v2i64, but v2i64 is never matched by | 
|  | 5261 | // movl earlier because we make it strict to avoid messing with the movlp load | 
|  | 5262 | // folding logic (see the code above getMOVLP call). Match it here then, | 
|  | 5263 | // this is horrible, but will stay like this until we move all shuffle | 
|  | 5264 | // matching to x86 specific nodes. Note that for the 1st condition all | 
|  | 5265 | // types are matched with movsd. | 
|  | 5266 | if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp)) | 
|  | 5267 | return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG); | 
|  | 5268 | else if (HasSSE2) | 
|  | 5269 | return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG); | 
|  | 5270 |  | 
|  | 5271 |  | 
|  | 5272 | assert(VT != MVT::v4i32 && "unsupported shuffle type"); | 
|  | 5273 |  | 
|  | 5274 | // Invert the operand order and use SHUFPS to match it. | 
|  | 5275 | return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1, | 
|  | 5276 | X86::getShuffleSHUFImmediate(SVOp), DAG); | 
|  | 5277 | } | 
|  | 5278 |  | 
| Bruno Cardoso Lopes | be8b084 | 2010-09-03 20:10:35 +0000 | [diff] [blame] | 5279 | static inline unsigned getUNPCKLOpcode(EVT VT) { | 
|  | 5280 | switch(VT.getSimpleVT().SimpleTy) { | 
|  | 5281 | case MVT::v4i32: return X86ISD::PUNPCKLDQ; | 
|  | 5282 | case MVT::v2i64: return X86ISD::PUNPCKLQDQ; | 
|  | 5283 | case MVT::v4f32: return X86ISD::UNPCKLPS; | 
|  | 5284 | case MVT::v2f64: return X86ISD::UNPCKLPD; | 
|  | 5285 | case MVT::v16i8: return X86ISD::PUNPCKLBW; | 
|  | 5286 | case MVT::v8i16: return X86ISD::PUNPCKLWD; | 
|  | 5287 | default: | 
|  | 5288 | llvm_unreachable("Unknow type for unpckl"); | 
|  | 5289 | } | 
|  | 5290 | return 0; | 
|  | 5291 | } | 
|  | 5292 |  | 
|  | 5293 | static inline unsigned getUNPCKHOpcode(EVT VT) { | 
|  | 5294 | switch(VT.getSimpleVT().SimpleTy) { | 
|  | 5295 | case MVT::v4i32: return X86ISD::PUNPCKHDQ; | 
|  | 5296 | case MVT::v2i64: return X86ISD::PUNPCKHQDQ; | 
|  | 5297 | case MVT::v4f32: return X86ISD::UNPCKHPS; | 
|  | 5298 | case MVT::v2f64: return X86ISD::UNPCKHPD; | 
|  | 5299 | case MVT::v16i8: return X86ISD::PUNPCKHBW; | 
|  | 5300 | case MVT::v8i16: return X86ISD::PUNPCKHWD; | 
|  | 5301 | default: | 
|  | 5302 | llvm_unreachable("Unknow type for unpckh"); | 
|  | 5303 | } | 
|  | 5304 | return 0; | 
|  | 5305 | } | 
|  | 5306 |  | 
| Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5307 | static | 
|  | 5308 | SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG, | 
| Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5309 | const TargetLowering &TLI, | 
| Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5310 | const X86Subtarget *Subtarget) { | 
|  | 5311 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); | 
|  | 5312 | EVT VT = Op.getValueType(); | 
|  | 5313 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 5314 | SDValue V1 = Op.getOperand(0); | 
|  | 5315 | SDValue V2 = Op.getOperand(1); | 
|  | 5316 |  | 
|  | 5317 | if (isZeroShuffle(SVOp)) | 
|  | 5318 | return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); | 
|  | 5319 |  | 
| Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5320 | // Handle splat operations | 
|  | 5321 | if (SVOp->isSplat()) { | 
|  | 5322 | // Special case, this is the only place now where it's | 
|  | 5323 | // allowed to return a vector_shuffle operation without | 
|  | 5324 | // using a target specific node, because *hopefully* it | 
|  | 5325 | // will be optimized away by the dag combiner. | 
|  | 5326 | if (VT.getVectorNumElements() <= 4 && | 
|  | 5327 | CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI)) | 
|  | 5328 | return Op; | 
|  | 5329 |  | 
|  | 5330 | // Handle splats by matching through known masks | 
|  | 5331 | if (VT.getVectorNumElements() <= 4) | 
|  | 5332 | return SDValue(); | 
|  | 5333 |  | 
| Evan Cheng | 835580f | 2010-10-07 20:50:20 +0000 | [diff] [blame] | 5334 | // Canonicalize all of the remaining to v4f32. | 
| Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5335 | return PromoteSplat(SVOp, DAG); | 
| Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5336 | } | 
| Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5337 |  | 
|  | 5338 | // If the shuffle can be profitably rewritten as a narrower shuffle, then | 
|  | 5339 | // do it! | 
|  | 5340 | if (VT == MVT::v8i16 || VT == MVT::v16i8) { | 
|  | 5341 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl); | 
|  | 5342 | if (NewOp.getNode()) | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5343 | return DAG.getNode(ISD::BITCAST, dl, VT, NewOp); | 
| Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5344 | } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) { | 
|  | 5345 | // FIXME: Figure out a cleaner way to do this. | 
|  | 5346 | // Try to make use of movq to zero out the top part. | 
|  | 5347 | if (ISD::isBuildVectorAllZeros(V2.getNode())) { | 
|  | 5348 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl); | 
|  | 5349 | if (NewOp.getNode()) { | 
|  | 5350 | if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false)) | 
|  | 5351 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0), | 
|  | 5352 | DAG, Subtarget, dl); | 
|  | 5353 | } | 
|  | 5354 | } else if (ISD::isBuildVectorAllZeros(V1.getNode())) { | 
|  | 5355 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl); | 
|  | 5356 | if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp))) | 
|  | 5357 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1), | 
|  | 5358 | DAG, Subtarget, dl); | 
|  | 5359 | } | 
|  | 5360 | } | 
|  | 5361 | return SDValue(); | 
|  | 5362 | } | 
|  | 5363 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5364 | SDValue | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5365 | X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5366 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5367 | SDValue V1 = Op.getOperand(0); | 
|  | 5368 | SDValue V2 = Op.getOperand(1); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5369 | EVT VT = Op.getValueType(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5370 | DebugLoc dl = Op.getDebugLoc(); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5371 | unsigned NumElems = VT.getVectorNumElements(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5372 | bool isMMX = VT.getSizeInBits() == 64; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5373 | bool V1IsUndef = V1.getOpcode() == ISD::UNDEF; | 
|  | 5374 | bool V2IsUndef = V2.getOpcode() == ISD::UNDEF; | 
| Evan Cheng | d9b8e40 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 5375 | bool V1IsSplat = false; | 
|  | 5376 | bool V2IsSplat = false; | 
| Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 5377 | bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX(); | 
| Bruno Cardoso Lopes | 5023ef2 | 2010-08-31 22:22:11 +0000 | [diff] [blame] | 5378 | bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX(); | 
| Bruno Cardoso Lopes | aace0f2 | 2010-09-04 02:36:07 +0000 | [diff] [blame] | 5379 | bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX(); | 
| Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 5380 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 5381 | bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5382 |  | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5383 | // Shuffle operations on MMX not supported. | 
|  | 5384 | if (isMMX) | 
| Bruno Cardoso Lopes | 58277b1 | 2010-09-07 18:41:45 +0000 | [diff] [blame] | 5385 | return Op; | 
|  | 5386 |  | 
| Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5387 | // Vector shuffle lowering takes 3 steps: | 
|  | 5388 | // | 
|  | 5389 | // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable | 
|  | 5390 | //    narrowing and commutation of operands should be handled. | 
|  | 5391 | // 2) Matching of shuffles with known shuffle masks to x86 target specific | 
|  | 5392 | //    shuffle nodes. | 
|  | 5393 | // 3) Rewriting of unmatched masks into new generic shuffle operations, | 
|  | 5394 | //    so the shuffle can be broken into other shuffles and the legalizer can | 
|  | 5395 | //    try the lowering again. | 
|  | 5396 | // | 
|  | 5397 | // The general ideia is that no vector_shuffle operation should be left to | 
|  | 5398 | // be matched during isel, all of them must be converted to a target specific | 
|  | 5399 | // node here. | 
| Bruno Cardoso Lopes | 0d1340b | 2010-09-07 20:20:27 +0000 | [diff] [blame] | 5400 |  | 
| Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5401 | // Normalize the input vectors. Here splats, zeroed vectors, profitable | 
|  | 5402 | // narrowing and commutation of operands should be handled. The actual code | 
|  | 5403 | // doesn't include all of those, work in progress... | 
| Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5404 | SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget); | 
| Bruno Cardoso Lopes | 90462b4 | 2010-09-07 21:03:14 +0000 | [diff] [blame] | 5405 | if (NewOp.getNode()) | 
|  | 5406 | return NewOp; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5407 |  | 
| Bruno Cardoso Lopes | a22c845 | 2010-09-04 00:39:43 +0000 | [diff] [blame] | 5408 | // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and | 
|  | 5409 | // unpckh_undef). Only use pshufd if speed is more important than size. | 
|  | 5410 | if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp)) | 
|  | 5411 | if (VT != MVT::v2i64 && VT != MVT::v2f64) | 
|  | 5412 | return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG); | 
|  | 5413 | if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp)) | 
|  | 5414 | if (VT != MVT::v2i64 && VT != MVT::v2f64) | 
|  | 5415 | return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG); | 
| Bruno Cardoso Lopes | 3722f00 | 2010-09-02 05:23:12 +0000 | [diff] [blame] | 5416 |  | 
| Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5417 | if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef && | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5418 | RelaxedMayFoldVectorLoad(V1)) | 
| Evan Cheng | 835580f | 2010-10-07 20:50:20 +0000 | [diff] [blame] | 5419 | return getMOVDDup(Op, dl, V1, DAG); | 
| Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5420 |  | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5421 | if (X86::isMOVHLPS_v_undef_Mask(SVOp)) | 
| Bruno Cardoso Lopes | 1485cc2 | 2010-09-08 17:43:25 +0000 | [diff] [blame] | 5422 | return getMOVHighToLow(Op, dl, DAG); | 
|  | 5423 |  | 
|  | 5424 | // Use to match splats | 
|  | 5425 | if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef && | 
|  | 5426 | (VT == MVT::v2f64 || VT == MVT::v2i64)) | 
|  | 5427 | return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG); | 
|  | 5428 |  | 
| Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 5429 | if (X86::isPSHUFDMask(SVOp)) { | 
|  | 5430 | // The actual implementation will match the mask in the if above and then | 
|  | 5431 | // during isel it can match several different instructions, not only pshufd | 
|  | 5432 | // as its name says, sad but true, emulate the behavior for now... | 
|  | 5433 | if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64))) | 
|  | 5434 | return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG); | 
|  | 5435 |  | 
| Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 5436 | unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp); | 
|  | 5437 |  | 
| Bruno Cardoso Lopes | 4783a3e | 2010-09-01 22:59:03 +0000 | [diff] [blame] | 5438 | if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32)) | 
| Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 5439 | return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG); | 
|  | 5440 |  | 
| Bruno Cardoso Lopes | 4783a3e | 2010-09-01 22:59:03 +0000 | [diff] [blame] | 5441 | if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64)) | 
| Bruno Cardoso Lopes | 7338bbd | 2010-08-25 02:35:37 +0000 | [diff] [blame] | 5442 | return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1, | 
|  | 5443 | TargetMask, DAG); | 
|  | 5444 |  | 
|  | 5445 | if (VT == MVT::v4f32) | 
|  | 5446 | return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1, | 
|  | 5447 | TargetMask, DAG); | 
|  | 5448 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5449 |  | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 5450 | // Check if this can be converted into a logical shift. | 
|  | 5451 | bool isLeft = false; | 
|  | 5452 | unsigned ShAmt = 0; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5453 | SDValue ShVal; | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5454 | bool isShift = getSubtarget()->hasSSE2() && | 
| Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 5455 | isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 5456 | if (isShift && ShVal.hasOneUse()) { | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5457 | // If the shifted value has multiple uses, it may be cheaper to use | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 5458 | // v_set0 + movlhps or movhlps, etc. | 
| Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5459 | EVT EltVT = VT.getVectorElementType(); | 
|  | 5460 | ShAmt *= EltVT.getSizeInBits(); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5461 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 5462 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5463 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5464 | if (X86::isMOVLMask(SVOp)) { | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 5465 | if (V1IsUndef) | 
|  | 5466 | return V2; | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 5467 | if (ISD::isBuildVectorAllZeros(V1.getNode())) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5468 | return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl); | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5469 | if (!X86::isMOVLPMask(SVOp)) { | 
| Bruno Cardoso Lopes | 4783a3e | 2010-09-01 22:59:03 +0000 | [diff] [blame] | 5470 | if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64)) | 
| Bruno Cardoso Lopes | 20a07f4 | 2010-08-31 02:26:40 +0000 | [diff] [blame] | 5471 | return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG); | 
|  | 5472 |  | 
| Bruno Cardoso Lopes | 4783a3e | 2010-09-01 22:59:03 +0000 | [diff] [blame] | 5473 | if (VT == MVT::v4i32 || VT == MVT::v4f32) | 
| Bruno Cardoso Lopes | 20a07f4 | 2010-08-31 02:26:40 +0000 | [diff] [blame] | 5474 | return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG); | 
|  | 5475 | } | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 5476 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5477 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5478 | // FIXME: fold these into legal mask. | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5479 | if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp)) | 
|  | 5480 | return getMOVLowToHigh(Op, dl, DAG, HasSSE2); | 
| Bruno Cardoso Lopes | f2db5b4 | 2010-08-31 21:15:21 +0000 | [diff] [blame] | 5481 |  | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5482 | if (X86::isMOVHLPSMask(SVOp)) | 
|  | 5483 | return getMOVHighToLow(Op, dl, DAG); | 
| Bruno Cardoso Lopes | 7ff30bb | 2010-08-31 21:38:49 +0000 | [diff] [blame] | 5484 |  | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5485 | if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4) | 
|  | 5486 | return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG); | 
| Bruno Cardoso Lopes | 5023ef2 | 2010-08-31 22:22:11 +0000 | [diff] [blame] | 5487 |  | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5488 | if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4) | 
|  | 5489 | return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG); | 
| Bruno Cardoso Lopes | 013bb3d | 2010-08-31 22:35:05 +0000 | [diff] [blame] | 5490 |  | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5491 | if (X86::isMOVLPMask(SVOp)) | 
|  | 5492 | return getMOVLP(Op, dl, DAG, HasSSE2); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5493 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5494 | if (ShouldXformToMOVHLPS(SVOp) || | 
|  | 5495 | ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp)) | 
|  | 5496 | return CommuteVectorShuffle(SVOp, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5497 |  | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 5498 | if (isShift) { | 
|  | 5499 | // No better options. Use a vshl / vsrl. | 
| Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5500 | EVT EltVT = VT.getVectorElementType(); | 
|  | 5501 | ShAmt *= EltVT.getSizeInBits(); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5502 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 5503 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5504 |  | 
| Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 5505 | bool Commuted = false; | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 5506 | // FIXME: This should also accept a bitcast of a splat?  Be careful, not | 
|  | 5507 | // 1,1,1,1 -> v8i16 though. | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 5508 | V1IsSplat = isSplatVector(V1.getNode()); | 
|  | 5509 | V2IsSplat = isSplatVector(V2.getNode()); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5510 |  | 
| Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 5511 | // Canonicalize the splat or undef, if present, to be on the RHS. | 
| Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 5512 | if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5513 | Op = CommuteVectorShuffle(SVOp, DAG); | 
|  | 5514 | SVOp = cast<ShuffleVectorSDNode>(Op); | 
|  | 5515 | V1 = SVOp->getOperand(0); | 
|  | 5516 | V2 = SVOp->getOperand(1); | 
| Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 5517 | std::swap(V1IsSplat, V2IsSplat); | 
|  | 5518 | std::swap(V1IsUndef, V2IsUndef); | 
| Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 5519 | Commuted = true; | 
| Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 5520 | } | 
|  | 5521 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5522 | if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) { | 
|  | 5523 | // Shuffling low element of v1 into undef, just return v1. | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5524 | if (V2IsUndef) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5525 | return V1; | 
|  | 5526 | // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which | 
|  | 5527 | // the instruction selector will not match, so get a canonical MOVL with | 
|  | 5528 | // swapped operands to undo the commute. | 
|  | 5529 | return getMOVL(DAG, dl, VT, V2, V1); | 
| Evan Cheng | d9b8e40 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 5530 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5531 |  | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 5532 | if (X86::isUNPCKLMask(SVOp)) | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5533 | return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG); | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 5534 |  | 
|  | 5535 | if (X86::isUNPCKHMask(SVOp)) | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5536 | return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG); | 
| Evan Cheng | e111303 | 2006-10-04 18:33:38 +0000 | [diff] [blame] | 5537 |  | 
| Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 5538 | if (V2IsSplat) { | 
|  | 5539 | // Normalize mask so all entries that point to V2 points to its first | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 5540 | // element then try to match unpck{h|l} again. If match, return a | 
| Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 5541 | // new vector_shuffle with the corrected mask. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5542 | SDValue NewMask = NormalizeMask(SVOp, DAG); | 
|  | 5543 | ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask); | 
|  | 5544 | if (NSVOp != SVOp) { | 
|  | 5545 | if (X86::isUNPCKLMask(NSVOp, true)) { | 
|  | 5546 | return NewMask; | 
|  | 5547 | } else if (X86::isUNPCKHMask(NSVOp, true)) { | 
|  | 5548 | return NewMask; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5549 | } | 
|  | 5550 | } | 
|  | 5551 | } | 
|  | 5552 |  | 
| Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 5553 | if (Commuted) { | 
|  | 5554 | // Commute is back and try unpck* again. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5555 | // FIXME: this seems wrong. | 
|  | 5556 | SDValue NewOp = CommuteVectorShuffle(SVOp, DAG); | 
|  | 5557 | ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp); | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 5558 |  | 
|  | 5559 | if (X86::isUNPCKLMask(NewSVOp)) | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5560 | return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG); | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 5561 |  | 
|  | 5562 | if (X86::isUNPCKHMask(NewSVOp)) | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5563 | return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG); | 
| Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 5564 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5565 |  | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5566 | // Normalize the node to match x86 shuffle ops if needed | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5567 | if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp)) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5568 | return CommuteVectorShuffle(SVOp, DAG); | 
|  | 5569 |  | 
| Bruno Cardoso Lopes | 7256e22 | 2010-09-03 23:24:06 +0000 | [diff] [blame] | 5570 | // The checks below are all present in isShuffleMaskLegal, but they are | 
|  | 5571 | // inlined here right now to enable us to directly emit target specific | 
|  | 5572 | // nodes, and remove one by one until they don't return Op anymore. | 
|  | 5573 | SmallVector<int, 16> M; | 
|  | 5574 | SVOp->getMask(M); | 
|  | 5575 |  | 
| Bruno Cardoso Lopes | aace0f2 | 2010-09-04 02:36:07 +0000 | [diff] [blame] | 5576 | if (isPALIGNRMask(M, VT, HasSSSE3)) | 
|  | 5577 | return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2, | 
|  | 5578 | X86::getShufflePALIGNRImmediate(SVOp), | 
|  | 5579 | DAG); | 
|  | 5580 |  | 
| Bruno Cardoso Lopes | c800c0d | 2010-09-04 02:02:14 +0000 | [diff] [blame] | 5581 | if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) && | 
|  | 5582 | SVOp->getSplatIndex() == 0 && V2IsUndef) { | 
|  | 5583 | if (VT == MVT::v2f64) | 
|  | 5584 | return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG); | 
|  | 5585 | if (VT == MVT::v2i64) | 
|  | 5586 | return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG); | 
|  | 5587 | } | 
|  | 5588 |  | 
| Bruno Cardoso Lopes | bbfc310 | 2010-09-04 01:36:45 +0000 | [diff] [blame] | 5589 | if (isPSHUFHWMask(M, VT)) | 
|  | 5590 | return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1, | 
|  | 5591 | X86::getShufflePSHUFHWImmediate(SVOp), | 
|  | 5592 | DAG); | 
|  | 5593 |  | 
|  | 5594 | if (isPSHUFLWMask(M, VT)) | 
|  | 5595 | return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1, | 
|  | 5596 | X86::getShufflePSHUFLWImmediate(SVOp), | 
|  | 5597 | DAG); | 
|  | 5598 |  | 
| Bruno Cardoso Lopes | 4c827f5 | 2010-09-04 01:22:57 +0000 | [diff] [blame] | 5599 | if (isSHUFPMask(M, VT)) { | 
|  | 5600 | unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp); | 
|  | 5601 | if (VT == MVT::v4f32 || VT == MVT::v4i32) | 
|  | 5602 | return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2, | 
|  | 5603 | TargetMask, DAG); | 
|  | 5604 | if (VT == MVT::v2f64 || VT == MVT::v2i64) | 
|  | 5605 | return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2, | 
|  | 5606 | TargetMask, DAG); | 
|  | 5607 | } | 
|  | 5608 |  | 
| Bruno Cardoso Lopes | a22c845 | 2010-09-04 00:39:43 +0000 | [diff] [blame] | 5609 | if (X86::isUNPCKL_v_undef_Mask(SVOp)) | 
|  | 5610 | if (VT != MVT::v2i64 && VT != MVT::v2f64) | 
|  | 5611 | return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG); | 
|  | 5612 | if (X86::isUNPCKH_v_undef_Mask(SVOp)) | 
|  | 5613 | if (VT != MVT::v2i64 && VT != MVT::v2f64) | 
|  | 5614 | return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG); | 
|  | 5615 |  | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 5616 | // Handle v8i16 specifically since SSE can do byte extraction and insertion. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5617 | if (VT == MVT::v8i16) { | 
| Bruno Cardoso Lopes | bf8154a | 2010-08-21 01:32:18 +0000 | [diff] [blame] | 5618 | SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 5619 | if (NewOp.getNode()) | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 5620 | return NewOp; | 
|  | 5621 | } | 
|  | 5622 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5623 | if (VT == MVT::v16i8) { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5624 | SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this); | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 5625 | if (NewOp.getNode()) | 
|  | 5626 | return NewOp; | 
|  | 5627 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5628 |  | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5629 | // Handle all 4 wide cases with a number of shuffles. | 
|  | 5630 | if (NumElems == 4) | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5631 | return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5632 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5633 | return SDValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5634 | } | 
|  | 5635 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5636 | SDValue | 
|  | 5637 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5638 | SelectionDAG &DAG) const { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5639 | EVT VT = Op.getValueType(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5640 | DebugLoc dl = Op.getDebugLoc(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5641 | if (VT.getSizeInBits() == 8) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5642 | SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32, | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5643 | Op.getOperand(0), Op.getOperand(1)); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5644 | SDValue Assert  = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5645 | DAG.getValueType(VT)); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5646 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5647 | } else if (VT.getSizeInBits() == 16) { | 
| Evan Cheng | 52ceafa | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 5648 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
|  | 5649 | // If Idx is 0, it's cheaper to do a move instead of a pextrw. | 
|  | 5650 | if (Idx == 0) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5651 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, | 
|  | 5652 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5653 | DAG.getNode(ISD::BITCAST, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5654 | MVT::v4i32, | 
| Evan Cheng | 52ceafa | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 5655 | Op.getOperand(0)), | 
|  | 5656 | Op.getOperand(1))); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5657 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32, | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5658 | Op.getOperand(0), Op.getOperand(1)); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5659 | SDValue Assert  = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5660 | DAG.getValueType(VT)); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5661 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5662 | } else if (VT == MVT::f32) { | 
| Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 5663 | // EXTRACTPS outputs to a GPR32 register which will require a movd to copy | 
|  | 5664 | // the result back to FR32 register. It's only worth matching if the | 
| Dan Gohman | d17cfbe | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 5665 | // result has a single use which is a store or a bitcast to i32.  And in | 
|  | 5666 | // the case of a store, it's not worth it if the index is a constant 0, | 
|  | 5667 | // because a MOVSSmr can be used instead, which is smaller and faster. | 
| Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 5668 | if (!Op.hasOneUse()) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5669 | return SDValue(); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 5670 | SDNode *User = *Op.getNode()->use_begin(); | 
| Dan Gohman | d17cfbe | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 5671 | if ((User->getOpcode() != ISD::STORE || | 
|  | 5672 | (isa<ConstantSDNode>(Op.getOperand(1)) && | 
|  | 5673 | cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) && | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5674 | (User->getOpcode() != ISD::BITCAST || | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5675 | User->getValueType(0) != MVT::i32)) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5676 | return SDValue(); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5677 | SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5678 | DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5679 | Op.getOperand(0)), | 
|  | 5680 | Op.getOperand(1)); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5681 | return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5682 | } else if (VT == MVT::i32) { | 
| Mon P Wang | f0fcdd8 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 5683 | // ExtractPS works with constant index. | 
|  | 5684 | if (isa<ConstantSDNode>(Op.getOperand(1))) | 
|  | 5685 | return Op; | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5686 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5687 | return SDValue(); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5688 | } | 
|  | 5689 |  | 
|  | 5690 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5691 | SDValue | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5692 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, | 
|  | 5693 | SelectionDAG &DAG) const { | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5694 | if (!isa<ConstantSDNode>(Op.getOperand(1))) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5695 | return SDValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5696 |  | 
| Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 5697 | if (Subtarget->hasSSE41()) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5698 | SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG); | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 5699 | if (Res.getNode()) | 
| Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 5700 | return Res; | 
|  | 5701 | } | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5702 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5703 | EVT VT = Op.getValueType(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5704 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5705 | // TODO: handle v16i8. | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5706 | if (VT.getSizeInBits() == 16) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5707 | SDValue Vec = Op.getOperand(0); | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5708 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 5709 | if (Idx == 0) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5710 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, | 
|  | 5711 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5712 | DAG.getNode(ISD::BITCAST, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5713 | MVT::v4i32, Vec), | 
| Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 5714 | Op.getOperand(1))); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5715 | // Transform it so it match pextrw which produces a 32-bit result. | 
| Ken Dyck | 70d0ef1 | 2009-12-17 15:31:52 +0000 | [diff] [blame] | 5716 | EVT EltVT = MVT::i32; | 
| Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5717 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT, | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5718 | Op.getOperand(0), Op.getOperand(1)); | 
| Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5719 | SDValue Assert  = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract, | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5720 | DAG.getValueType(VT)); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5721 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5722 | } else if (VT.getSizeInBits() == 32) { | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5723 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5724 | if (Idx == 0) | 
|  | 5725 | return Op; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5726 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5727 | // SHUFPS the element to the lowest double word, then movss. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5728 | int Mask[4] = { Idx, -1, -1, -1 }; | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5729 | EVT VVT = Op.getOperand(0).getValueType(); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5730 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5731 | DAG.getUNDEF(VVT), Mask); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5732 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, | 
| Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5733 | DAG.getIntPtrConstant(0)); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5734 | } else if (VT.getSizeInBits() == 64) { | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5735 | // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b | 
|  | 5736 | // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught | 
|  | 5737 | //        to match extract_elt for f64. | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5738 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5739 | if (Idx == 0) | 
|  | 5740 | return Op; | 
|  | 5741 |  | 
|  | 5742 | // UNPCKHPD the element to the lowest double word, then movsd. | 
|  | 5743 | // Note if the lower 64 bits of the result of the UNPCKHPD is then stored | 
|  | 5744 | // to a f64mem, the whole operation is folded into a single MOVHPDmr. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5745 | int Mask[2] = { 1, -1 }; | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5746 | EVT VVT = Op.getOperand(0).getValueType(); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5747 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5748 | DAG.getUNDEF(VVT), Mask); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5749 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, | 
| Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5750 | DAG.getIntPtrConstant(0)); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5751 | } | 
|  | 5752 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5753 | return SDValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5754 | } | 
|  | 5755 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5756 | SDValue | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5757 | X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, | 
|  | 5758 | SelectionDAG &DAG) const { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5759 | EVT VT = Op.getValueType(); | 
| Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5760 | EVT EltVT = VT.getVectorElementType(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5761 | DebugLoc dl = Op.getDebugLoc(); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5762 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5763 | SDValue N0 = Op.getOperand(0); | 
|  | 5764 | SDValue N1 = Op.getOperand(1); | 
|  | 5765 | SDValue N2 = Op.getOperand(2); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5766 |  | 
| Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5767 | if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) && | 
| Dan Gohman | ef521f1 | 2008-08-14 22:53:18 +0000 | [diff] [blame] | 5768 | isa<ConstantSDNode>(N2)) { | 
| Chris Lattner | 8f2b4cc | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 5769 | unsigned Opc; | 
|  | 5770 | if (VT == MVT::v8i16) | 
|  | 5771 | Opc = X86ISD::PINSRW; | 
| Chris Lattner | 8f2b4cc | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 5772 | else if (VT == MVT::v16i8) | 
|  | 5773 | Opc = X86ISD::PINSRB; | 
|  | 5774 | else | 
|  | 5775 | Opc = X86ISD::PINSRB; | 
|  | 5776 |  | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5777 | // Transform it so it match pinsr{b,w} which expects a GR32 as its second | 
|  | 5778 | // argument. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5779 | if (N1.getValueType() != MVT::i32) | 
|  | 5780 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); | 
|  | 5781 | if (N2.getValueType() != MVT::i32) | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5782 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5783 | return DAG.getNode(Opc, dl, VT, N0, N1, N2); | 
| Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5784 | } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) { | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5785 | // Bits [7:6] of the constant are the source select.  This will always be | 
|  | 5786 | //  zero here.  The DAG Combiner may combine an extract_elt index into these | 
|  | 5787 | //  bits.  For example (insert (extract, 3), 2) could be matched by putting | 
|  | 5788 | //  the '3' into bits [7:6] of X86ISD::INSERTPS. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5789 | // Bits [5:4] of the constant are the destination select.  This is the | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5790 | //  value of the incoming immediate. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5791 | // Bits [3:0] of the constant are the zero mask.  The DAG Combiner may | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5792 | //   combine either bitwise AND or insert of float 0.0 to set these bits. | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5793 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4); | 
| Eric Christopher | fbd6687 | 2009-07-24 00:33:09 +0000 | [diff] [blame] | 5794 | // Create this as a scalar to vector.. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5795 | N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5796 | return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2); | 
| Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5797 | } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) { | 
| Eric Christopher | fbd6687 | 2009-07-24 00:33:09 +0000 | [diff] [blame] | 5798 | // PINSR* works with constant index. | 
|  | 5799 | return Op; | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5800 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5801 | return SDValue(); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5802 | } | 
|  | 5803 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5804 | SDValue | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5805 | X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5806 | EVT VT = Op.getValueType(); | 
| Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5807 | EVT EltVT = VT.getVectorElementType(); | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5808 |  | 
|  | 5809 | if (Subtarget->hasSSE41()) | 
|  | 5810 | return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG); | 
|  | 5811 |  | 
| Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5812 | if (EltVT == MVT::i8) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5813 | return SDValue(); | 
| Evan Cheng | 794405e | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 5814 |  | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5815 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5816 | SDValue N0 = Op.getOperand(0); | 
|  | 5817 | SDValue N1 = Op.getOperand(1); | 
|  | 5818 | SDValue N2 = Op.getOperand(2); | 
| Evan Cheng | 794405e | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 5819 |  | 
| Dan Gohman | 8a55ce4 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5820 | if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) { | 
| Evan Cheng | 794405e | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 5821 | // Transform it so it match pinsrw which expects a 16-bit value in a GR32 | 
|  | 5822 | // as its second argument. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5823 | if (N1.getValueType() != MVT::i32) | 
|  | 5824 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); | 
|  | 5825 | if (N2.getValueType() != MVT::i32) | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5826 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5827 | return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5828 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5829 | return SDValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5830 | } | 
|  | 5831 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5832 | SDValue | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5833 | X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const { | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5834 | DebugLoc dl = Op.getDebugLoc(); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 5835 |  | 
| Chris Lattner | f172ecd | 2010-07-04 23:07:25 +0000 | [diff] [blame] | 5836 | if (Op.getValueType() == MVT::v1i64 && | 
|  | 5837 | Op.getOperand(0).getValueType() == MVT::i64) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5838 | return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0)); | 
| Rafael Espindola | def390a | 2009-08-03 02:45:34 +0000 | [diff] [blame] | 5839 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5840 | SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0)); | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5841 | assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 && | 
|  | 5842 | "Expected an SSE type!"); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 5843 | return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 5844 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt)); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5845 | } | 
|  | 5846 |  | 
| Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 5847 | // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as | 
|  | 5848 | // their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is | 
|  | 5849 | // one of the above mentioned nodes. It has to be wrapped because otherwise | 
|  | 5850 | // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only | 
|  | 5851 | // be used to form addressing mode. These wrapped nodes will be selected | 
|  | 5852 | // into MOV32ri. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5853 | SDValue | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5854 | X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const { | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5855 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5856 |  | 
| Chris Lattner | 41621a2 | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 5857 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the | 
|  | 5858 | // global base reg. | 
|  | 5859 | unsigned char OpFlag = 0; | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5860 | unsigned WrapperKind = X86ISD::Wrapper; | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5861 | CodeModel::Model M = getTargetMachine().getCodeModel(); | 
|  | 5862 |  | 
| Chris Lattner | 4f06649 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5863 | if (Subtarget->isPICStyleRIPRel() && | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5864 | (M == CodeModel::Small || M == CodeModel::Kernel)) | 
| Chris Lattner | e4df756 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5865 | WrapperKind = X86ISD::WrapperRIP; | 
| Chris Lattner | 3b67e9b | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 5866 | else if (Subtarget->isPICStyleGOT()) | 
| Chris Lattner | 88e1fd5 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5867 | OpFlag = X86II::MO_GOTOFF; | 
| Chris Lattner | e2c9208 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 5868 | else if (Subtarget->isPICStyleStubPIC()) | 
| Chris Lattner | 88e1fd5 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5869 | OpFlag = X86II::MO_PIC_BASE_OFFSET; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5870 |  | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5871 | SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(), | 
| Chris Lattner | 41621a2 | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 5872 | CP->getAlignment(), | 
|  | 5873 | CP->getOffset(), OpFlag); | 
|  | 5874 | DebugLoc DL = CP->getDebugLoc(); | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5875 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 5876 | // With PIC, the address is actually $g + Offset. | 
| Chris Lattner | 41621a2 | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 5877 | if (OpFlag) { | 
|  | 5878 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), | 
| Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 5879 | DAG.getNode(X86ISD::GlobalBaseReg, | 
| Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5880 | DebugLoc(), getPointerTy()), | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 5881 | Result); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5882 | } | 
|  | 5883 |  | 
|  | 5884 | return Result; | 
|  | 5885 | } | 
|  | 5886 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5887 | SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const { | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5888 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5889 |  | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5890 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the | 
|  | 5891 | // global base reg. | 
|  | 5892 | unsigned char OpFlag = 0; | 
|  | 5893 | unsigned WrapperKind = X86ISD::Wrapper; | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5894 | CodeModel::Model M = getTargetMachine().getCodeModel(); | 
|  | 5895 |  | 
| Chris Lattner | 4f06649 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5896 | if (Subtarget->isPICStyleRIPRel() && | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5897 | (M == CodeModel::Small || M == CodeModel::Kernel)) | 
| Chris Lattner | e4df756 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5898 | WrapperKind = X86ISD::WrapperRIP; | 
| Chris Lattner | 3b67e9b | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 5899 | else if (Subtarget->isPICStyleGOT()) | 
| Chris Lattner | 88e1fd5 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5900 | OpFlag = X86II::MO_GOTOFF; | 
| Chris Lattner | e2c9208 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 5901 | else if (Subtarget->isPICStyleStubPIC()) | 
| Chris Lattner | 88e1fd5 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5902 | OpFlag = X86II::MO_PIC_BASE_OFFSET; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5903 |  | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5904 | SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(), | 
|  | 5905 | OpFlag); | 
|  | 5906 | DebugLoc DL = JT->getDebugLoc(); | 
|  | 5907 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5908 |  | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5909 | // With PIC, the address is actually $g + Offset. | 
| Chris Lattner | 1e61e69 | 2010-11-15 02:46:57 +0000 | [diff] [blame] | 5910 | if (OpFlag) | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5911 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), | 
|  | 5912 | DAG.getNode(X86ISD::GlobalBaseReg, | 
| Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5913 | DebugLoc(), getPointerTy()), | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5914 | Result); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5915 |  | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5916 | return Result; | 
|  | 5917 | } | 
|  | 5918 |  | 
|  | 5919 | SDValue | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5920 | X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const { | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5921 | const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol(); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5922 |  | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5923 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the | 
|  | 5924 | // global base reg. | 
|  | 5925 | unsigned char OpFlag = 0; | 
|  | 5926 | unsigned WrapperKind = X86ISD::Wrapper; | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5927 | CodeModel::Model M = getTargetMachine().getCodeModel(); | 
|  | 5928 |  | 
| Chris Lattner | 4f06649 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5929 | if (Subtarget->isPICStyleRIPRel() && | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5930 | (M == CodeModel::Small || M == CodeModel::Kernel)) | 
| Chris Lattner | e4df756 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5931 | WrapperKind = X86ISD::WrapperRIP; | 
| Chris Lattner | 3b67e9b | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 5932 | else if (Subtarget->isPICStyleGOT()) | 
| Chris Lattner | 88e1fd5 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5933 | OpFlag = X86II::MO_GOTOFF; | 
| Chris Lattner | e2c9208 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 5934 | else if (Subtarget->isPICStyleStubPIC()) | 
| Chris Lattner | 88e1fd5 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5935 | OpFlag = X86II::MO_PIC_BASE_OFFSET; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5936 |  | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5937 | SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5938 |  | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5939 | DebugLoc DL = Op.getDebugLoc(); | 
|  | 5940 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5941 |  | 
|  | 5942 |  | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5943 | // With PIC, the address is actually $g + Offset. | 
|  | 5944 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
| Chris Lattner | e4df756 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5945 | !Subtarget->is64Bit()) { | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5946 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), | 
|  | 5947 | DAG.getNode(X86ISD::GlobalBaseReg, | 
| Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5948 | DebugLoc(), getPointerTy()), | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5949 | Result); | 
|  | 5950 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5951 |  | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5952 | return Result; | 
|  | 5953 | } | 
|  | 5954 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5955 | SDValue | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5956 | X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const { | 
| Dan Gohman | 29cbade | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5957 | // Create the TargetBlockAddressAddress node. | 
|  | 5958 | unsigned char OpFlags = | 
|  | 5959 | Subtarget->ClassifyBlockAddressReference(); | 
| Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5960 | CodeModel::Model M = getTargetMachine().getCodeModel(); | 
| Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 5961 | const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress(); | 
| Dan Gohman | 29cbade | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5962 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 5963 | SDValue Result = DAG.getBlockAddress(BA, getPointerTy(), | 
|  | 5964 | /*isTarget=*/true, OpFlags); | 
|  | 5965 |  | 
| Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5966 | if (Subtarget->isPICStyleRIPRel() && | 
|  | 5967 | (M == CodeModel::Small || M == CodeModel::Kernel)) | 
| Dan Gohman | 29cbade | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5968 | Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result); | 
|  | 5969 | else | 
|  | 5970 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); | 
| Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5971 |  | 
| Dan Gohman | 29cbade | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5972 | // With PIC, the address is actually $g + Offset. | 
|  | 5973 | if (isGlobalRelativeToPICBase(OpFlags)) { | 
|  | 5974 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
|  | 5975 | DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()), | 
|  | 5976 | Result); | 
|  | 5977 | } | 
| Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5978 |  | 
|  | 5979 | return Result; | 
|  | 5980 | } | 
|  | 5981 |  | 
|  | 5982 | SDValue | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5983 | X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl, | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5984 | int64_t Offset, | 
| Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 5985 | SelectionDAG &DAG) const { | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5986 | // Create the TargetGlobalAddress node, folding in the constant | 
|  | 5987 | // offset if it is legal. | 
| Chris Lattner | d392bd9 | 2009-07-10 07:20:05 +0000 | [diff] [blame] | 5988 | unsigned char OpFlags = | 
|  | 5989 | Subtarget->ClassifyGlobalReference(GV, getTargetMachine()); | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5990 | CodeModel::Model M = getTargetMachine().getCodeModel(); | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5991 | SDValue Result; | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5992 | if (OpFlags == X86II::MO_NO_FLAG && | 
|  | 5993 | X86::isOffsetSuitableForCodeModel(Offset, M)) { | 
| Chris Lattner | 4aa21aa | 2009-07-09 00:58:53 +0000 | [diff] [blame] | 5994 | // A direct static reference to a global. | 
| Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 5995 | Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset); | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5996 | Offset = 0; | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5997 | } else { | 
| Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 5998 | Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags); | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5999 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 6000 |  | 
| Chris Lattner | 4f06649 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 6001 | if (Subtarget->isPICStyleRIPRel() && | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 6002 | (M == CodeModel::Small || M == CodeModel::Kernel)) | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 6003 | Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result); | 
|  | 6004 | else | 
|  | 6005 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 6006 |  | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 6007 | // With PIC, the address is actually $g + Offset. | 
| Chris Lattner | 36c2501 | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 6008 | if (isGlobalRelativeToPICBase(OpFlags)) { | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 6009 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
|  | 6010 | DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()), | 
| Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 6011 | Result); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6012 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6013 |  | 
| Chris Lattner | 36c2501 | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 6014 | // For globals that require a load from a stub to get the address, emit the | 
|  | 6015 | // load. | 
|  | 6016 | if (isGlobalStubReference(OpFlags)) | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 6017 | Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 6018 | MachinePointerInfo::getGOT(), false, false, 0); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6019 |  | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 6020 | // If there was a non-zero offset that we didn't fold, create an explicit | 
|  | 6021 | // addition for it. | 
|  | 6022 | if (Offset != 0) | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 6023 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result, | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 6024 | DAG.getConstant(Offset, getPointerTy())); | 
|  | 6025 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6026 | return Result; | 
|  | 6027 | } | 
|  | 6028 |  | 
| Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 6029 | SDValue | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6030 | X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const { | 
| Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 6031 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 6032 | int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6033 | return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG); | 
| Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 6034 | } | 
|  | 6035 |  | 
| Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 6036 | static SDValue | 
|  | 6037 | GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA, | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6038 | SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg, | 
| Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6039 | unsigned char OperandFlags) { | 
| Anton Korobeynikov | 817a464 | 2009-12-11 19:39:55 +0000 | [diff] [blame] | 6040 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6041 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 6042 | DebugLoc dl = GA->getDebugLoc(); | 
| Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 6043 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, | 
| Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 6044 | GA->getValueType(0), | 
| Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6045 | GA->getOffset(), | 
|  | 6046 | OperandFlags); | 
| Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 6047 | if (InFlag) { | 
|  | 6048 | SDValue Ops[] = { Chain,  TGA, *InFlag }; | 
| Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 6049 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3); | 
| Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 6050 | } else { | 
|  | 6051 | SDValue Ops[]  = { Chain, TGA }; | 
| Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 6052 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2); | 
| Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 6053 | } | 
| Anton Korobeynikov | 817a464 | 2009-12-11 19:39:55 +0000 | [diff] [blame] | 6054 |  | 
|  | 6055 | // TLSADDR will be codegen'ed as call. Inform MFI that function has calls. | 
| Bill Wendling | b92187a | 2010-05-14 21:14:32 +0000 | [diff] [blame] | 6056 | MFI->setAdjustsStack(true); | 
| Anton Korobeynikov | 817a464 | 2009-12-11 19:39:55 +0000 | [diff] [blame] | 6057 |  | 
| Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 6058 | SDValue Flag = Chain.getValue(1); | 
|  | 6059 | return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag); | 
| Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 6060 | } | 
|  | 6061 |  | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 6062 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6063 | static SDValue | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 6064 | LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG, | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6065 | const EVT PtrVT) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6066 | SDValue InFlag; | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6067 | DebugLoc dl = GA->getDebugLoc();  // ? function entry point might be better | 
|  | 6068 | SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX, | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6069 | DAG.getNode(X86ISD::GlobalBaseReg, | 
| Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 6070 | DebugLoc(), PtrVT), InFlag); | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6071 | InFlag = Chain.getValue(1); | 
|  | 6072 |  | 
| Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6073 | return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD); | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6074 | } | 
|  | 6075 |  | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 6076 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6077 | static SDValue | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 6078 | LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG, | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6079 | const EVT PtrVT) { | 
| Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6080 | return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, | 
|  | 6081 | X86::RAX, X86II::MO_TLSGD); | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 6082 | } | 
|  | 6083 |  | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6084 | // Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or | 
|  | 6085 | // "local exec" model. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6086 | static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG, | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6087 | const EVT PtrVT, TLSModel::Model model, | 
| Rafael Espindola | 7ff5bff | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 6088 | bool is64Bit) { | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 6089 | DebugLoc dl = GA->getDebugLoc(); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6090 |  | 
| Chris Lattner | f93b90c | 2010-09-22 04:39:11 +0000 | [diff] [blame] | 6091 | // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit). | 
|  | 6092 | Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(), | 
|  | 6093 | is64Bit ? 257 : 256)); | 
| Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 6094 |  | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6095 | SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), | 
| Chris Lattner | f93b90c | 2010-09-22 04:39:11 +0000 | [diff] [blame] | 6096 | DAG.getIntPtrConstant(0), | 
|  | 6097 | MachinePointerInfo(Ptr), false, false, 0); | 
| Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 6098 |  | 
| Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6099 | unsigned char OperandFlags = 0; | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 6100 | // Most TLS accesses are not RIP relative, even on x86-64.  One exception is | 
|  | 6101 | // initialexec. | 
|  | 6102 | unsigned WrapperKind = X86ISD::Wrapper; | 
|  | 6103 | if (model == TLSModel::LocalExec) { | 
| Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6104 | OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF; | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 6105 | } else if (is64Bit) { | 
|  | 6106 | assert(model == TLSModel::InitialExec); | 
|  | 6107 | OperandFlags = X86II::MO_GOTTPOFF; | 
|  | 6108 | WrapperKind = X86ISD::WrapperRIP; | 
|  | 6109 | } else { | 
|  | 6110 | assert(model == TLSModel::InitialExec); | 
|  | 6111 | OperandFlags = X86II::MO_INDNTPOFF; | 
| Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6112 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 6113 |  | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6114 | // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial | 
|  | 6115 | // exec) | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6116 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, | 
| Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 6117 | GA->getValueType(0), | 
| Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6118 | GA->getOffset(), OperandFlags); | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 6119 | SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA); | 
| Lauro Ramos Venancio | 7d2cc2b | 2007-04-22 22:50:52 +0000 | [diff] [blame] | 6120 |  | 
| Rafael Espindola | 9a58023 | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 6121 | if (model == TLSModel::InitialExec) | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 6122 | Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset, | 
| Chris Lattner | d1c24ed | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 6123 | MachinePointerInfo::getGOT(), false, false, 0); | 
| Lauro Ramos Venancio | 7d2cc2b | 2007-04-22 22:50:52 +0000 | [diff] [blame] | 6124 |  | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6125 | // The address of the thread local variable is the add of the thread | 
|  | 6126 | // pointer with the offset of the variable. | 
| Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 6127 | return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset); | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6128 | } | 
|  | 6129 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6130 | SDValue | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6131 | X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const { | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6132 |  | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6133 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); | 
| Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 6134 | const GlobalValue *GV = GA->getGlobal(); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 6135 |  | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6136 | if (Subtarget->isTargetELF()) { | 
|  | 6137 | // TODO: implement the "local dynamic" model | 
|  | 6138 | // TODO: implement the "initial exec"model for pic executables | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6139 |  | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6140 | // If GV is an alias then use the aliasee for determining | 
|  | 6141 | // thread-localness. | 
|  | 6142 | if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV)) | 
|  | 6143 | GV = GA->resolveAliasedGlobal(false); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6144 |  | 
|  | 6145 | TLSModel::Model model | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6146 | = getTLSModel(GV, getTargetMachine().getRelocationModel()); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6147 |  | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6148 | switch (model) { | 
|  | 6149 | case TLSModel::GeneralDynamic: | 
|  | 6150 | case TLSModel::LocalDynamic: // not implemented | 
|  | 6151 | if (Subtarget->is64Bit()) | 
|  | 6152 | return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy()); | 
|  | 6153 | return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy()); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6154 |  | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6155 | case TLSModel::InitialExec: | 
|  | 6156 | case TLSModel::LocalExec: | 
|  | 6157 | return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, | 
|  | 6158 | Subtarget->is64Bit()); | 
|  | 6159 | } | 
|  | 6160 | } else if (Subtarget->isTargetDarwin()) { | 
|  | 6161 | // Darwin only has one model of TLS.  Lower to that. | 
|  | 6162 | unsigned char OpFlag = 0; | 
|  | 6163 | unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ? | 
|  | 6164 | X86ISD::WrapperRIP : X86ISD::Wrapper; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6165 |  | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6166 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the | 
|  | 6167 | // global base reg. | 
|  | 6168 | bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) && | 
|  | 6169 | !Subtarget->is64Bit(); | 
|  | 6170 | if (PIC32) | 
|  | 6171 | OpFlag = X86II::MO_TLVP_PIC_BASE; | 
|  | 6172 | else | 
|  | 6173 | OpFlag = X86II::MO_TLVP; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6174 | DebugLoc DL = Op.getDebugLoc(); | 
| Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 6175 | SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL, | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6176 | getPointerTy(), | 
|  | 6177 | GA->getOffset(), OpFlag); | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6178 | SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6179 |  | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6180 | // With PIC32, the address is actually $g + Offset. | 
|  | 6181 | if (PIC32) | 
|  | 6182 | Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(), | 
|  | 6183 | DAG.getNode(X86ISD::GlobalBaseReg, | 
|  | 6184 | DebugLoc(), getPointerTy()), | 
|  | 6185 | Offset); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6186 |  | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6187 | // Lowering the machine isd will make sure everything is in the right | 
|  | 6188 | // location. | 
|  | 6189 | SDValue Args[] = { Offset }; | 
|  | 6190 | SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6191 |  | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6192 | // TLSCALL will be codegen'ed as call. Inform MFI that function has calls. | 
|  | 6193 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | 
|  | 6194 | MFI->setAdjustsStack(true); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 6195 |  | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6196 | // And our return value (tls address) is in the standard call return value | 
|  | 6197 | // location. | 
|  | 6198 | unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX; | 
|  | 6199 | return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy()); | 
| Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 6200 | } | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6201 |  | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 6202 | assert(false && | 
|  | 6203 | "TLS not implemented for this target."); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 6204 |  | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 6205 | llvm_unreachable("Unreachable"); | 
| Chris Lattner | 5867de1 | 2009-04-01 22:14:45 +0000 | [diff] [blame] | 6206 | return SDValue(); | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6207 | } | 
|  | 6208 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6209 |  | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6210 | /// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6211 | /// take a 2 x i32 value to shift plus a shift amount. | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6212 | SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const { | 
| Dan Gohman | 4c1fa61 | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 6213 | assert(Op.getNumOperands() == 3 && "Not a double-shift!"); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6214 | EVT VT = Op.getValueType(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6215 | unsigned VTBits = VT.getSizeInBits(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6216 | DebugLoc dl = Op.getDebugLoc(); | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6217 | bool isSRA = Op.getOpcode() == ISD::SRA_PARTS; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6218 | SDValue ShOpLo = Op.getOperand(0); | 
|  | 6219 | SDValue ShOpHi = Op.getOperand(1); | 
|  | 6220 | SDValue ShAmt  = Op.getOperand(2); | 
| Chris Lattner | 31dcfe6 | 2009-07-29 05:48:09 +0000 | [diff] [blame] | 6221 | SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6222 | DAG.getConstant(VTBits - 1, MVT::i8)) | 
| Chris Lattner | 31dcfe6 | 2009-07-29 05:48:09 +0000 | [diff] [blame] | 6223 | : DAG.getConstant(0, VT); | 
| Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 6224 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6225 | SDValue Tmp2, Tmp3; | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6226 | if (Op.getOpcode() == ISD::SHL_PARTS) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6227 | Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt); | 
|  | 6228 | Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt); | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6229 | } else { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6230 | Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt); | 
|  | 6231 | Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt); | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6232 | } | 
| Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 6233 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6234 | SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt, | 
|  | 6235 | DAG.getConstant(VTBits, MVT::i8)); | 
| Chris Lattner | ccfea35 | 2010-02-22 00:28:59 +0000 | [diff] [blame] | 6236 | SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6237 | AndNode, DAG.getConstant(0, MVT::i8)); | 
| Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 6238 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6239 | SDValue Hi, Lo; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6240 | SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6241 | SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond }; | 
|  | 6242 | SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond }; | 
| Duncan Sands | f951620 | 2008-06-30 10:19:09 +0000 | [diff] [blame] | 6243 |  | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6244 | if (Op.getOpcode() == ISD::SHL_PARTS) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6245 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); | 
|  | 6246 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6247 | } else { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6248 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); | 
|  | 6249 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); | 
| Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 6250 | } | 
|  | 6251 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6252 | SDValue Ops[2] = { Lo, Hi }; | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6253 | return DAG.getMergeValues(Ops, 2, dl); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6254 | } | 
| Evan Cheng | a3195e8 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 6255 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6256 | SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, | 
|  | 6257 | SelectionDAG &DAG) const { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6258 | EVT SrcVT = Op.getOperand(0).getValueType(); | 
| Eli Friedman | 23ef105 | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 6259 |  | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 6260 | if (SrcVT.isVector()) | 
| Eli Friedman | 23ef105 | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 6261 | return SDValue(); | 
| Eli Friedman | 23ef105 | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 6262 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6263 | assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 && | 
| Chris Lattner | b09916b | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 6264 | "Unknown SINT_TO_FP to lower!"); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6265 |  | 
| Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 6266 | // These are really Legal; return the operand so the caller accepts it as | 
|  | 6267 | // Legal. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6268 | if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType())) | 
| Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 6269 | return Op; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6270 | if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) && | 
| Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 6271 | Subtarget->is64Bit()) { | 
|  | 6272 | return Op; | 
|  | 6273 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6274 |  | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6275 | DebugLoc dl = Op.getDebugLoc(); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6276 | unsigned Size = SrcVT.getSizeInBits()/8; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6277 | MachineFunction &MF = DAG.getMachineFunction(); | 
| David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 6278 | int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6279 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6280 | SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), | 
| Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 6281 | StackSlot, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6282 | MachinePointerInfo::getFixedStack(SSFI), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6283 | false, false, 0); | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6284 | return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG); | 
|  | 6285 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6286 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6287 | SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6288 | SDValue StackSlot, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6289 | SelectionDAG &DAG) const { | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6290 | // Build the FILD | 
| Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6291 | DebugLoc DL = Op.getDebugLoc(); | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 6292 | SDVTList Tys; | 
| Chris Lattner | 7863116 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 6293 | bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType()); | 
| Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 6294 | if (useSSE) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6295 | Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag); | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 6296 | else | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6297 | Tys = DAG.getVTList(Op.getValueType(), MVT::Other); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6298 |  | 
| Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6299 | unsigned ByteSize = SrcVT.getSizeInBits()/8; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6300 |  | 
| Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6301 | int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex(); | 
|  | 6302 | MachineMemOperand *MMO = | 
|  | 6303 | DAG.getMachineFunction() | 
|  | 6304 | .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI), | 
|  | 6305 | MachineMemOperand::MOLoad, ByteSize, ByteSize); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6306 |  | 
| Benjamin Kramer | 7f1a560 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 6307 | SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) }; | 
| Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6308 | SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG : | 
|  | 6309 | X86ISD::FILD, DL, | 
|  | 6310 | Tys, Ops, array_lengthof(Ops), | 
|  | 6311 | SrcVT, MMO); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6312 |  | 
| Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 6313 | if (useSSE) { | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6314 | Chain = Result.getValue(1); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6315 | SDValue InFlag = Result.getValue(2); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6316 |  | 
|  | 6317 | // FIXME: Currently the FST is flagged to the FILD_FLAG. This | 
|  | 6318 | // shouldn't be necessary except that RFP cannot be live across | 
|  | 6319 | // multiple blocks. When stackifier is fixed, they can be uncoupled. | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 6320 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Bob Wilson | eafca4e | 2010-09-22 17:35:14 +0000 | [diff] [blame] | 6321 | unsigned SSFISize = Op.getValueType().getSizeInBits()/8; | 
|  | 6322 | int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6323 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6324 | Tys = DAG.getVTList(MVT::Other); | 
| Benjamin Kramer | 7f1a560 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 6325 | SDValue Ops[] = { | 
|  | 6326 | Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag | 
|  | 6327 | }; | 
| Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6328 | MachineMemOperand *MMO = | 
|  | 6329 | DAG.getMachineFunction() | 
|  | 6330 | .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI), | 
| Bob Wilson | eafca4e | 2010-09-22 17:35:14 +0000 | [diff] [blame] | 6331 | MachineMemOperand::MOStore, SSFISize, SSFISize); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6332 |  | 
| Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6333 | Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys, | 
|  | 6334 | Ops, array_lengthof(Ops), | 
|  | 6335 | Op.getValueType(), MMO); | 
|  | 6336 | Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6337 | MachinePointerInfo::getFixedStack(SSFI), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6338 | false, false, 0); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 6339 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 6340 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6341 | return Result; | 
|  | 6342 | } | 
|  | 6343 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6344 | // LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion. | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6345 | SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, | 
|  | 6346 | SelectionDAG &DAG) const { | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6347 | // This algorithm is not obvious. Here it is in C code, more or less: | 
|  | 6348 | /* | 
|  | 6349 | double uint64_to_double( uint32_t hi, uint32_t lo ) { | 
|  | 6350 | static const __m128i exp = { 0x4330000045300000ULL, 0 }; | 
|  | 6351 | static const __m128d bias = { 0x1.0p84, 0x1.0p52 }; | 
| Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 6352 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6353 | // Copy ints to xmm registers. | 
|  | 6354 | __m128i xh = _mm_cvtsi32_si128( hi ); | 
|  | 6355 | __m128i xl = _mm_cvtsi32_si128( lo ); | 
| Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 6356 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6357 | // Combine into low half of a single xmm register. | 
|  | 6358 | __m128i x = _mm_unpacklo_epi32( xh, xl ); | 
|  | 6359 | __m128d d; | 
|  | 6360 | double sd; | 
| Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 6361 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6362 | // Merge in appropriate exponents to give the integer bits the right | 
|  | 6363 | // magnitude. | 
|  | 6364 | x = _mm_unpacklo_epi32( x, exp ); | 
| Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 6365 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6366 | // Subtract away the biases to deal with the IEEE-754 double precision | 
|  | 6367 | // implicit 1. | 
|  | 6368 | d = _mm_sub_pd( (__m128d) x, bias ); | 
| Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 6369 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6370 | // All conversions up to here are exact. The correctly rounded result is | 
|  | 6371 | // calculated using the current rounding mode using the following | 
|  | 6372 | // horizontal add. | 
|  | 6373 | d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) ); | 
|  | 6374 | _mm_store_sd( &sd, d );   // Because we are returning doubles in XMM, this | 
|  | 6375 | // store doesn't really need to be here (except | 
|  | 6376 | // maybe to zero the other double) | 
|  | 6377 | return sd; | 
|  | 6378 | } | 
|  | 6379 | */ | 
| Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 6380 |  | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6381 | DebugLoc dl = Op.getDebugLoc(); | 
| Owen Anderson | a90b3dc | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 6382 | LLVMContext *Context = DAG.getContext(); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6383 |  | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6384 | // Build some magic constants. | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6385 | std::vector<Constant*> CV0; | 
| Owen Anderson | eed707b | 2009-07-24 23:12:02 +0000 | [diff] [blame] | 6386 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000))); | 
|  | 6387 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000))); | 
|  | 6388 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0))); | 
|  | 6389 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0))); | 
| Owen Anderson | af7ec97 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 6390 | Constant *C0 = ConstantVector::get(CV0); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 6391 | SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16); | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6392 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6393 | std::vector<Constant*> CV1; | 
| Owen Anderson | a90b3dc | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 6394 | CV1.push_back( | 
| Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6395 | ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL)))); | 
| Owen Anderson | a90b3dc | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 6396 | CV1.push_back( | 
| Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6397 | ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL)))); | 
| Owen Anderson | af7ec97 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 6398 | Constant *C1 = ConstantVector::get(CV1); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 6399 | SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16); | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6400 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6401 | SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, | 
|  | 6402 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Duncan Sands | 6b6aeb3 | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 6403 | Op.getOperand(0), | 
|  | 6404 | DAG.getIntPtrConstant(1))); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6405 | SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, | 
|  | 6406 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Duncan Sands | 6b6aeb3 | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 6407 | Op.getOperand(0), | 
|  | 6408 | DAG.getIntPtrConstant(0))); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6409 | SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2); | 
|  | 6410 | SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6411 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6412 | false, false, 16); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6413 | SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6414 | SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6415 | SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6416 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6417 | false, false, 16); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6418 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1); | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6419 |  | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6420 | // Add the halves; easiest way is to swap them into another reg first. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 6421 | int ShufMask[2] = { 1, -1 }; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6422 | SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub, | 
|  | 6423 | DAG.getUNDEF(MVT::v2f64), ShufMask); | 
|  | 6424 | SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub); | 
|  | 6425 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add, | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6426 | DAG.getIntPtrConstant(0)); | 
|  | 6427 | } | 
|  | 6428 |  | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6429 | // LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion. | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6430 | SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, | 
|  | 6431 | SelectionDAG &DAG) const { | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6432 | DebugLoc dl = Op.getDebugLoc(); | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6433 | // FP constant to bias correct the final result. | 
|  | 6434 | SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL), | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6435 | MVT::f64); | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6436 |  | 
|  | 6437 | // Load the 32-bit value into an XMM register. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6438 | SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, | 
|  | 6439 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6440 | Op.getOperand(0), | 
|  | 6441 | DAG.getIntPtrConstant(0))); | 
|  | 6442 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6443 | Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6444 | DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load), | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6445 | DAG.getIntPtrConstant(0)); | 
|  | 6446 |  | 
|  | 6447 | // Or the load with the bias. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6448 | SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6449 | DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6450 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6451 | MVT::v2f64, Load)), | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6452 | DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6453 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6454 | MVT::v2f64, Bias))); | 
|  | 6455 | Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6456 | DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or), | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6457 | DAG.getIntPtrConstant(0)); | 
|  | 6458 |  | 
|  | 6459 | // Subtract the bias. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6460 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias); | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6461 |  | 
|  | 6462 | // Handle final rounding. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6463 | EVT DestVT = Op.getValueType(); | 
| Bill Wendling | 030939c | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 6464 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6465 | if (DestVT.bitsLT(MVT::f64)) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6466 | return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub, | 
| Bill Wendling | 030939c | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 6467 | DAG.getIntPtrConstant(0)); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6468 | } else if (DestVT.bitsGT(MVT::f64)) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6469 | return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub); | 
| Bill Wendling | 030939c | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 6470 | } | 
|  | 6471 |  | 
|  | 6472 | // Handle final rounding. | 
|  | 6473 | return Sub; | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6474 | } | 
|  | 6475 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6476 | SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, | 
|  | 6477 | SelectionDAG &DAG) const { | 
| Evan Cheng | a06ec9e | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 6478 | SDValue N0 = Op.getOperand(0); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6479 | DebugLoc dl = Op.getDebugLoc(); | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6480 |  | 
| Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6481 | // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't | 
| Evan Cheng | a06ec9e | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 6482 | // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform | 
|  | 6483 | // the optimization here. | 
|  | 6484 | if (DAG.SignBitIsZero(N0)) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6485 | return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0); | 
| Evan Cheng | a06ec9e | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 6486 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6487 | EVT SrcVT = N0.getValueType(); | 
| Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6488 | EVT DstVT = Op.getValueType(); | 
|  | 6489 | if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64) | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6490 | return LowerUINT_TO_FP_i64(Op, DAG); | 
| Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6491 | else if (SrcVT == MVT::i32 && X86ScalarSSEf64) | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6492 | return LowerUINT_TO_FP_i32(Op, DAG); | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6493 |  | 
|  | 6494 | // Make a 64-bit buffer, and use it to build an FILD. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6495 | SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64); | 
| Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6496 | if (SrcVT == MVT::i32) { | 
|  | 6497 | SDValue WordOff = DAG.getConstant(4, getPointerTy()); | 
|  | 6498 | SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl, | 
|  | 6499 | getPointerTy(), StackSlot, WordOff); | 
|  | 6500 | SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 6501 | StackSlot, MachinePointerInfo(), | 
|  | 6502 | false, false, 0); | 
| Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6503 | SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32), | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 6504 | OffsetSlot, MachinePointerInfo(), | 
|  | 6505 | false, false, 0); | 
| Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6506 | SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG); | 
|  | 6507 | return Fild; | 
|  | 6508 | } | 
|  | 6509 |  | 
|  | 6510 | assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP"); | 
|  | 6511 | SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 6512 | StackSlot, MachinePointerInfo(), | 
|  | 6513 | false, false, 0); | 
| Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6514 | // For i64 source, we need to add the appropriate power of 2 if the input | 
|  | 6515 | // was negative.  This is the same as the optimization in | 
|  | 6516 | // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here, | 
|  | 6517 | // we must be careful to do the computation in x87 extended precision, not | 
|  | 6518 | // in SSE. (The generic code can't know it's OK to do this, or how to.) | 
| Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6519 | int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex(); | 
|  | 6520 | MachineMemOperand *MMO = | 
|  | 6521 | DAG.getMachineFunction() | 
|  | 6522 | .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI), | 
|  | 6523 | MachineMemOperand::MOLoad, 8, 8); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6524 |  | 
| Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6525 | SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other); | 
|  | 6526 | SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) }; | 
| Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6527 | SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3, | 
|  | 6528 | MVT::i64, MMO); | 
| Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6529 |  | 
|  | 6530 | APInt FF(32, 0x5F800000ULL); | 
|  | 6531 |  | 
|  | 6532 | // Check whether the sign bit is set. | 
|  | 6533 | SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64), | 
|  | 6534 | Op.getOperand(0), DAG.getConstant(0, MVT::i64), | 
|  | 6535 | ISD::SETLT); | 
|  | 6536 |  | 
|  | 6537 | // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits. | 
|  | 6538 | SDValue FudgePtr = DAG.getConstantPool( | 
|  | 6539 | ConstantInt::get(*DAG.getContext(), FF.zext(64)), | 
|  | 6540 | getPointerTy()); | 
|  | 6541 |  | 
|  | 6542 | // Get a pointer to FF if the sign bit was set, or to 0 otherwise. | 
|  | 6543 | SDValue Zero = DAG.getIntPtrConstant(0); | 
|  | 6544 | SDValue Four = DAG.getIntPtrConstant(4); | 
|  | 6545 | SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet, | 
|  | 6546 | Zero, Four); | 
|  | 6547 | FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset); | 
|  | 6548 |  | 
|  | 6549 | // Load the value out, extending it from f32 to f80. | 
|  | 6550 | // FIXME: Avoid the extend by constructing the right constant pool? | 
| Evan Cheng | bcc8017 | 2010-07-07 22:15:37 +0000 | [diff] [blame] | 6551 | SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(), | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6552 | FudgePtr, MachinePointerInfo::getConstantPool(), | 
|  | 6553 | MVT::f32, false, false, 4); | 
| Dale Johannesen | 8d908eb | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 6554 | // Extend everything to 80 bits to force it to be done on x87. | 
|  | 6555 | SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge); | 
|  | 6556 | return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0)); | 
| Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 6557 | } | 
|  | 6558 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6559 | std::pair<SDValue,SDValue> X86TargetLowering:: | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6560 | FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const { | 
| Chris Lattner | 0729093 | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 6561 | DebugLoc DL = Op.getDebugLoc(); | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6562 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6563 | EVT DstTy = Op.getValueType(); | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6564 |  | 
|  | 6565 | if (!IsSigned) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6566 | assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT"); | 
|  | 6567 | DstTy = MVT::i64; | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6568 | } | 
|  | 6569 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6570 | assert(DstTy.getSimpleVT() <= MVT::i64 && | 
|  | 6571 | DstTy.getSimpleVT() >= MVT::i16 && | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6572 | "Unknown FP_TO_SINT to lower!"); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6573 |  | 
| Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 6574 | // These are really Legal. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6575 | if (DstTy == MVT::i32 && | 
| Chris Lattner | 7863116 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 6576 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6577 | return std::make_pair(SDValue(), SDValue()); | 
| Dale Johannesen | 73328d1 | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 6578 | if (Subtarget->is64Bit() && | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6579 | DstTy == MVT::i64 && | 
| Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 6580 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6581 | return std::make_pair(SDValue(), SDValue()); | 
| Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 6582 |  | 
| Evan Cheng | 87c8935 | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 6583 | // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary | 
|  | 6584 | // stack slot. | 
|  | 6585 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6586 | unsigned MemSize = DstTy.getSizeInBits()/8; | 
| David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 6587 | int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6588 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 6589 |  | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6590 |  | 
|  | 6591 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6592 | unsigned Opc; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6593 | switch (DstTy.getSimpleVT().SimpleTy) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 6594 | default: llvm_unreachable("Invalid FP_TO_SINT to lower!"); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6595 | case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break; | 
|  | 6596 | case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break; | 
|  | 6597 | case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break; | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6598 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 6599 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6600 | SDValue Chain = DAG.getEntryNode(); | 
|  | 6601 | SDValue Value = Op.getOperand(0); | 
| Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6602 | EVT TheVT = Op.getOperand(0).getValueType(); | 
|  | 6603 | if (isScalarFPTypeInSSEReg(TheVT)) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6604 | assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!"); | 
| Chris Lattner | 0729093 | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 6605 | Chain = DAG.getStore(Chain, DL, Value, StackSlot, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6606 | MachinePointerInfo::getFixedStack(SSFI), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6607 | false, false, 0); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6608 | SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6609 | SDValue Ops[] = { | 
| Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6610 | Chain, StackSlot, DAG.getValueType(TheVT) | 
| Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 6611 | }; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6612 |  | 
| Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 6613 | MachineMemOperand *MMO = | 
|  | 6614 | MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI), | 
|  | 6615 | MachineMemOperand::MOLoad, MemSize, MemSize); | 
|  | 6616 | Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3, | 
|  | 6617 | DstTy, MMO); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6618 | Chain = Value.getValue(1); | 
| David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 6619 | SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6620 | StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
|  | 6621 | } | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 6622 |  | 
| Chris Lattner | 0729093 | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 6623 | MachineMemOperand *MMO = | 
|  | 6624 | MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI), | 
|  | 6625 | MachineMemOperand::MOStore, MemSize, MemSize); | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 6626 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6627 | // Build the FP_TO_INT*_IN_MEM | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6628 | SDValue Ops[] = { Chain, Value, StackSlot }; | 
| Chris Lattner | 0729093 | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 6629 | SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other), | 
|  | 6630 | Ops, 3, DstTy, MMO); | 
| Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 6631 |  | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6632 | return std::make_pair(FIST, StackSlot); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6633 | } | 
|  | 6634 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6635 | SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, | 
|  | 6636 | SelectionDAG &DAG) const { | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 6637 | if (Op.getValueType().isVector()) | 
| Eli Friedman | 23ef105 | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 6638 | return SDValue(); | 
| Eli Friedman | 23ef105 | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 6639 |  | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6640 | std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6641 | SDValue FIST = Vals.first, StackSlot = Vals.second; | 
| Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 6642 | // If FP_TO_INTHelper failed, the node is actually supposed to be Legal. | 
|  | 6643 | if (FIST.getNode() == 0) return Op; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6644 |  | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6645 | // Load the result. | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6646 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 6647 | FIST, StackSlot, MachinePointerInfo(), false, false, 0); | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6648 | } | 
|  | 6649 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6650 | SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, | 
|  | 6651 | SelectionDAG &DAG) const { | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6652 | std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false); | 
|  | 6653 | SDValue FIST = Vals.first, StackSlot = Vals.second; | 
|  | 6654 | assert(FIST.getNode() && "Unexpected failure"); | 
|  | 6655 |  | 
|  | 6656 | // Load the result. | 
|  | 6657 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 6658 | FIST, StackSlot, MachinePointerInfo(), false, false, 0); | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6659 | } | 
|  | 6660 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6661 | SDValue X86TargetLowering::LowerFABS(SDValue Op, | 
|  | 6662 | SelectionDAG &DAG) const { | 
| Owen Anderson | a90b3dc | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 6663 | LLVMContext *Context = DAG.getContext(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6664 | DebugLoc dl = Op.getDebugLoc(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6665 | EVT VT = Op.getValueType(); | 
|  | 6666 | EVT EltVT = VT; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6667 | if (VT.isVector()) | 
|  | 6668 | EltVT = VT.getVectorElementType(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6669 | std::vector<Constant*> CV; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6670 | if (EltVT == MVT::f64) { | 
| Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6671 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))); | 
| Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 6672 | CV.push_back(C); | 
|  | 6673 | CV.push_back(C); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6674 | } else { | 
| Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6675 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))); | 
| Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 6676 | CV.push_back(C); | 
|  | 6677 | CV.push_back(C); | 
|  | 6678 | CV.push_back(C); | 
|  | 6679 | CV.push_back(C); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6680 | } | 
| Owen Anderson | af7ec97 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 6681 | Constant *C = ConstantVector::get(CV); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 6682 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6683 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6684 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6685 | false, false, 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6686 | return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6687 | } | 
|  | 6688 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6689 | SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const { | 
| Owen Anderson | a90b3dc | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 6690 | LLVMContext *Context = DAG.getContext(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6691 | DebugLoc dl = Op.getDebugLoc(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6692 | EVT VT = Op.getValueType(); | 
|  | 6693 | EVT EltVT = VT; | 
| Duncan Sands | da9ad38 | 2009-09-06 19:29:07 +0000 | [diff] [blame] | 6694 | if (VT.isVector()) | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6695 | EltVT = VT.getVectorElementType(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6696 | std::vector<Constant*> CV; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6697 | if (EltVT == MVT::f64) { | 
| Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6698 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))); | 
| Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 6699 | CV.push_back(C); | 
|  | 6700 | CV.push_back(C); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6701 | } else { | 
| Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6702 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))); | 
| Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 6703 | CV.push_back(C); | 
|  | 6704 | CV.push_back(C); | 
|  | 6705 | CV.push_back(C); | 
|  | 6706 | CV.push_back(C); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6707 | } | 
| Owen Anderson | af7ec97 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 6708 | Constant *C = ConstantVector::get(CV); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 6709 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6710 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6711 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6712 | false, false, 16); | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6713 | if (VT.isVector()) { | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6714 | return DAG.getNode(ISD::BITCAST, dl, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6715 | DAG.getNode(ISD::XOR, dl, MVT::v2i64, | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6716 | DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6717 | Op.getOperand(0)), | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6718 | DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask))); | 
| Evan Cheng | d4d01b7 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 6719 | } else { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6720 | return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask); | 
| Evan Cheng | d4d01b7 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 6721 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6722 | } | 
|  | 6723 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6724 | SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const { | 
| Owen Anderson | a90b3dc | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 6725 | LLVMContext *Context = DAG.getContext(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6726 | SDValue Op0 = Op.getOperand(0); | 
|  | 6727 | SDValue Op1 = Op.getOperand(1); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6728 | DebugLoc dl = Op.getDebugLoc(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6729 | EVT VT = Op.getValueType(); | 
|  | 6730 | EVT SrcVT = Op1.getValueType(); | 
| Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 6731 |  | 
|  | 6732 | // If second operand is smaller, extend it first. | 
| Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 6733 | if (SrcVT.bitsLT(VT)) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6734 | Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1); | 
| Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 6735 | SrcVT = VT; | 
|  | 6736 | } | 
| Dale Johannesen | 61c7ef3 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 6737 | // And if it is bigger, shrink it first. | 
| Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 6738 | if (SrcVT.bitsGT(VT)) { | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6739 | Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1)); | 
| Dale Johannesen | 61c7ef3 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 6740 | SrcVT = VT; | 
| Dale Johannesen | 61c7ef3 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 6741 | } | 
|  | 6742 |  | 
|  | 6743 | // At this point the operands and the result should have the same | 
|  | 6744 | // type, and that won't be f80 since that is not custom lowered. | 
| Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 6745 |  | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6746 | // First get the sign bit of second operand. | 
|  | 6747 | std::vector<Constant*> CV; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6748 | if (SrcVT == MVT::f64) { | 
| Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6749 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)))); | 
|  | 6750 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0)))); | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6751 | } else { | 
| Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6752 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)))); | 
|  | 6753 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | 
|  | 6754 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | 
|  | 6755 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6756 | } | 
| Owen Anderson | af7ec97 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 6757 | Constant *C = ConstantVector::get(CV); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 6758 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6759 | SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6760 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6761 | false, false, 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6762 | SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1); | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6763 |  | 
|  | 6764 | // Shift sign bit right or left if the two operands have different types. | 
| Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 6765 | if (SrcVT.bitsGT(VT)) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6766 | // Op0 is MVT::f32, Op1 is MVT::f64. | 
|  | 6767 | SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit); | 
|  | 6768 | SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit, | 
|  | 6769 | DAG.getConstant(32, MVT::i32)); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 6770 | SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6771 | SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit, | 
| Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 6772 | DAG.getIntPtrConstant(0)); | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6773 | } | 
|  | 6774 |  | 
| Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 6775 | // Clear first operand sign bit. | 
|  | 6776 | CV.clear(); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6777 | if (VT == MVT::f64) { | 
| Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6778 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))))); | 
|  | 6779 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0)))); | 
| Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 6780 | } else { | 
| Owen Anderson | 6f83c9c | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6781 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))))); | 
|  | 6782 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | 
|  | 6783 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | 
|  | 6784 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | 
| Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 6785 | } | 
| Owen Anderson | af7ec97 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 6786 | C = ConstantVector::get(CV); | 
| Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 6787 | CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6788 | SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 6789 | MachinePointerInfo::getConstantPool(), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6790 | false, false, 16); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6791 | SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2); | 
| Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 6792 |  | 
|  | 6793 | // Or the value with the sign bit. | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6794 | return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit); | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6795 | } | 
|  | 6796 |  | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6797 | /// Emit nodes that will be selected as "test Op0,Op0", or something | 
|  | 6798 | /// equivalent. | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6799 | SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC, | 
| Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6800 | SelectionDAG &DAG) const { | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6801 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 6802 |  | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6803 | // CF and OF aren't always set the way we want. Determine which | 
|  | 6804 | // of these we need. | 
|  | 6805 | bool NeedCF = false; | 
|  | 6806 | bool NeedOF = false; | 
|  | 6807 | switch (X86CC) { | 
| Bill Wendling | c25ccf8 | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6808 | default: break; | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6809 | case X86::COND_A: case X86::COND_AE: | 
|  | 6810 | case X86::COND_B: case X86::COND_BE: | 
|  | 6811 | NeedCF = true; | 
|  | 6812 | break; | 
|  | 6813 | case X86::COND_G: case X86::COND_GE: | 
|  | 6814 | case X86::COND_L: case X86::COND_LE: | 
|  | 6815 | case X86::COND_O: case X86::COND_NO: | 
|  | 6816 | NeedOF = true; | 
|  | 6817 | break; | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6818 | } | 
|  | 6819 |  | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6820 | // See if we can use the EFLAGS value from the operand instead of | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6821 | // doing a separate TEST. TEST always sets OF and CF to 0, so unless | 
|  | 6822 | // we prove that the arithmetic won't overflow, we can't use OF or CF. | 
| Bill Wendling | c25ccf8 | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6823 | if (Op.getResNo() != 0 || NeedOF || NeedCF) | 
|  | 6824 | // Emit a CMP with 0, which is the TEST pattern. | 
|  | 6825 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op, | 
|  | 6826 | DAG.getConstant(0, Op.getValueType())); | 
|  | 6827 |  | 
|  | 6828 | unsigned Opcode = 0; | 
|  | 6829 | unsigned NumOperands = 0; | 
|  | 6830 | switch (Op.getNode()->getOpcode()) { | 
|  | 6831 | case ISD::ADD: | 
|  | 6832 | // Due to an isel shortcoming, be conservative if this add is likely to be | 
|  | 6833 | // selected as part of a load-modify-store instruction. When the root node | 
|  | 6834 | // in a match is a store, isel doesn't know how to remap non-chain non-flag | 
|  | 6835 | // uses of other nodes in the match, such as the ADD in this case. This | 
|  | 6836 | // leads to the ADD being left around and reselected, with the result being | 
|  | 6837 | // two adds in the output.  Alas, even if none our users are stores, that | 
|  | 6838 | // doesn't prove we're O.K.  Ergo, if we have any parents that aren't | 
|  | 6839 | // CopyToReg or SETCC, eschew INC/DEC.  A better fix seems to require | 
|  | 6840 | // climbing the DAG back to the root, and it doesn't seem to be worth the | 
|  | 6841 | // effort. | 
|  | 6842 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6843 | UE = Op.getNode()->use_end(); UI != UE; ++UI) | 
| Bill Wendling | c25ccf8 | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6844 | if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC) | 
|  | 6845 | goto default_case; | 
|  | 6846 |  | 
|  | 6847 | if (ConstantSDNode *C = | 
|  | 6848 | dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) { | 
|  | 6849 | // An add of one will be selected as an INC. | 
|  | 6850 | if (C->getAPIntValue() == 1) { | 
|  | 6851 | Opcode = X86ISD::INC; | 
|  | 6852 | NumOperands = 1; | 
|  | 6853 | break; | 
| Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 6854 | } | 
| Bill Wendling | c25ccf8 | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6855 |  | 
|  | 6856 | // An add of negative one (subtract of one) will be selected as a DEC. | 
|  | 6857 | if (C->getAPIntValue().isAllOnesValue()) { | 
|  | 6858 | Opcode = X86ISD::DEC; | 
|  | 6859 | NumOperands = 1; | 
|  | 6860 | break; | 
|  | 6861 | } | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6862 | } | 
| Bill Wendling | c25ccf8 | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6863 |  | 
|  | 6864 | // Otherwise use a regular EFLAGS-setting add. | 
|  | 6865 | Opcode = X86ISD::ADD; | 
|  | 6866 | NumOperands = 2; | 
|  | 6867 | break; | 
|  | 6868 | case ISD::AND: { | 
|  | 6869 | // If the primary and result isn't used, don't bother using X86ISD::AND, | 
|  | 6870 | // because a TEST instruction will be better. | 
|  | 6871 | bool NonFlagUse = false; | 
|  | 6872 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | 
|  | 6873 | UE = Op.getNode()->use_end(); UI != UE; ++UI) { | 
|  | 6874 | SDNode *User = *UI; | 
|  | 6875 | unsigned UOpNo = UI.getOperandNo(); | 
|  | 6876 | if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) { | 
|  | 6877 | // Look pass truncate. | 
|  | 6878 | UOpNo = User->use_begin().getOperandNo(); | 
|  | 6879 | User = *User->use_begin(); | 
|  | 6880 | } | 
|  | 6881 |  | 
|  | 6882 | if (User->getOpcode() != ISD::BRCOND && | 
|  | 6883 | User->getOpcode() != ISD::SETCC && | 
|  | 6884 | (User->getOpcode() != ISD::SELECT || UOpNo != 0)) { | 
|  | 6885 | NonFlagUse = true; | 
|  | 6886 | break; | 
|  | 6887 | } | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6888 | } | 
| Bill Wendling | c25ccf8 | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6889 |  | 
|  | 6890 | if (!NonFlagUse) | 
|  | 6891 | break; | 
|  | 6892 | } | 
|  | 6893 | // FALL THROUGH | 
|  | 6894 | case ISD::SUB: | 
|  | 6895 | case ISD::OR: | 
|  | 6896 | case ISD::XOR: | 
|  | 6897 | // Due to the ISEL shortcoming noted above, be conservative if this op is | 
|  | 6898 | // likely to be selected as part of a load-modify-store instruction. | 
|  | 6899 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | 
|  | 6900 | UE = Op.getNode()->use_end(); UI != UE; ++UI) | 
|  | 6901 | if (UI->getOpcode() == ISD::STORE) | 
|  | 6902 | goto default_case; | 
|  | 6903 |  | 
|  | 6904 | // Otherwise use a regular EFLAGS-setting instruction. | 
|  | 6905 | switch (Op.getNode()->getOpcode()) { | 
|  | 6906 | default: llvm_unreachable("unexpected operator!"); | 
|  | 6907 | case ISD::SUB: Opcode = X86ISD::SUB; break; | 
|  | 6908 | case ISD::OR:  Opcode = X86ISD::OR;  break; | 
|  | 6909 | case ISD::XOR: Opcode = X86ISD::XOR; break; | 
|  | 6910 | case ISD::AND: Opcode = X86ISD::AND; break; | 
|  | 6911 | } | 
|  | 6912 |  | 
|  | 6913 | NumOperands = 2; | 
|  | 6914 | break; | 
|  | 6915 | case X86ISD::ADD: | 
|  | 6916 | case X86ISD::SUB: | 
|  | 6917 | case X86ISD::INC: | 
|  | 6918 | case X86ISD::DEC: | 
|  | 6919 | case X86ISD::OR: | 
|  | 6920 | case X86ISD::XOR: | 
|  | 6921 | case X86ISD::AND: | 
|  | 6922 | return SDValue(Op.getNode(), 1); | 
|  | 6923 | default: | 
|  | 6924 | default_case: | 
|  | 6925 | break; | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6926 | } | 
|  | 6927 |  | 
| Bill Wendling | c25ccf8 | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6928 | if (Opcode == 0) | 
|  | 6929 | // Emit a CMP with 0, which is the TEST pattern. | 
|  | 6930 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op, | 
|  | 6931 | DAG.getConstant(0, Op.getValueType())); | 
|  | 6932 |  | 
|  | 6933 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32); | 
|  | 6934 | SmallVector<SDValue, 4> Ops; | 
|  | 6935 | for (unsigned i = 0; i != NumOperands; ++i) | 
|  | 6936 | Ops.push_back(Op.getOperand(i)); | 
|  | 6937 |  | 
|  | 6938 | SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands); | 
|  | 6939 | DAG.ReplaceAllUsesWith(Op, New); | 
|  | 6940 | return SDValue(New.getNode(), 1); | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6941 | } | 
|  | 6942 |  | 
|  | 6943 | /// Emit nodes that will be selected as "cmp Op0,Op1", or something | 
|  | 6944 | /// equivalent. | 
| Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6945 | SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, | 
| Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6946 | SelectionDAG &DAG) const { | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6947 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1)) | 
|  | 6948 | if (C->getAPIntValue() == 0) | 
| Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6949 | return EmitTest(Op0, X86CC, DAG); | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6950 |  | 
|  | 6951 | DebugLoc dl = Op0.getDebugLoc(); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6952 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1); | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6953 | } | 
|  | 6954 |  | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6955 | /// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node | 
|  | 6956 | /// if it's possible. | 
| Evan Cheng | 5528e7b | 2010-04-21 01:47:12 +0000 | [diff] [blame] | 6957 | SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC, | 
|  | 6958 | DebugLoc dl, SelectionDAG &DAG) const { | 
| Evan Cheng | 2c755ba | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6959 | SDValue Op0 = And.getOperand(0); | 
|  | 6960 | SDValue Op1 = And.getOperand(1); | 
|  | 6961 | if (Op0.getOpcode() == ISD::TRUNCATE) | 
|  | 6962 | Op0 = Op0.getOperand(0); | 
|  | 6963 | if (Op1.getOpcode() == ISD::TRUNCATE) | 
|  | 6964 | Op1 = Op1.getOperand(0); | 
|  | 6965 |  | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6966 | SDValue LHS, RHS; | 
| Dan Gohman | 6b13cbc | 2010-06-24 02:07:59 +0000 | [diff] [blame] | 6967 | if (Op1.getOpcode() == ISD::SHL) | 
|  | 6968 | std::swap(Op0, Op1); | 
|  | 6969 | if (Op0.getOpcode() == ISD::SHL) { | 
| Evan Cheng | 2c755ba | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6970 | if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0))) | 
|  | 6971 | if (And00C->getZExtValue() == 1) { | 
| Dan Gohman | 6b13cbc | 2010-06-24 02:07:59 +0000 | [diff] [blame] | 6972 | // If we looked past a truncate, check that it's only truncating away | 
|  | 6973 | // known zeros. | 
|  | 6974 | unsigned BitWidth = Op0.getValueSizeInBits(); | 
|  | 6975 | unsigned AndBitWidth = And.getValueSizeInBits(); | 
|  | 6976 | if (BitWidth > AndBitWidth) { | 
|  | 6977 | APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones; | 
|  | 6978 | DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones); | 
|  | 6979 | if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth) | 
|  | 6980 | return SDValue(); | 
|  | 6981 | } | 
| Evan Cheng | 2c755ba | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6982 | LHS = Op1; | 
|  | 6983 | RHS = Op0.getOperand(1); | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6984 | } | 
| Evan Cheng | 2c755ba | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6985 | } else if (Op1.getOpcode() == ISD::Constant) { | 
|  | 6986 | ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1); | 
|  | 6987 | SDValue AndLHS = Op0; | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6988 | if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) { | 
|  | 6989 | LHS = AndLHS.getOperand(0); | 
|  | 6990 | RHS = AndLHS.getOperand(1); | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 6991 | } | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6992 | } | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6993 |  | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6994 | if (LHS.getNode()) { | 
| Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 6995 | // If LHS is i8, promote it to i32 with any_extend.  There is no i8 BT | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6996 | // instruction.  Since the shift amount is in-range-or-undefined, we know | 
| Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 6997 | // that doing a bittest on the i32 value is ok.  We extend to i32 because | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6998 | // the encoding for the i16 version is larger than the i32 version. | 
| Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 6999 | // Also promote i16 to i32 for performance / code size reason. | 
|  | 7000 | if (LHS.getValueType() == MVT::i8 || | 
| Evan Cheng | 2bce5f4b | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 7001 | LHS.getValueType() == MVT::i16) | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7002 | LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS); | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 7003 |  | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7004 | // If the operand types disagree, extend the shift amount to match.  Since | 
|  | 7005 | // BT ignores high bits (like shifts) we can use anyextend. | 
|  | 7006 | if (LHS.getValueType() != RHS.getValueType()) | 
|  | 7007 | RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS); | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 7008 |  | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7009 | SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS); | 
|  | 7010 | unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B; | 
|  | 7011 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | 
|  | 7012 | DAG.getConstant(Cond, MVT::i8), BT); | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 7013 | } | 
|  | 7014 |  | 
| Evan Cheng | 54de3ea | 2010-01-05 06:52:31 +0000 | [diff] [blame] | 7015 | return SDValue(); | 
|  | 7016 | } | 
|  | 7017 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7018 | SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const { | 
| Evan Cheng | 54de3ea | 2010-01-05 06:52:31 +0000 | [diff] [blame] | 7019 | assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer"); | 
|  | 7020 | SDValue Op0 = Op.getOperand(0); | 
|  | 7021 | SDValue Op1 = Op.getOperand(1); | 
|  | 7022 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 7023 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); | 
|  | 7024 |  | 
|  | 7025 | // Optimize to BT if possible. | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7026 | // Lower (X & (1 << N)) == 0 to BT(X, N). | 
|  | 7027 | // Lower ((X >>u N) & 1) != 0 to BT(X, N). | 
|  | 7028 | // Lower ((X >>s N) & 1) != 0 to BT(X, N). | 
|  | 7029 | if (Op0.getOpcode() == ISD::AND && | 
|  | 7030 | Op0.hasOneUse() && | 
|  | 7031 | Op1.getOpcode() == ISD::Constant && | 
| Dan Gohman | e368b46 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 7032 | cast<ConstantSDNode>(Op1)->isNullValue() && | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7033 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { | 
|  | 7034 | SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG); | 
|  | 7035 | if (NewSetCC.getNode()) | 
|  | 7036 | return NewSetCC; | 
|  | 7037 | } | 
| Evan Cheng | 54de3ea | 2010-01-05 06:52:31 +0000 | [diff] [blame] | 7038 |  | 
| Evan Cheng | 2c755ba | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 7039 | // Look for "(setcc) == / != 1" to avoid unncessary setcc. | 
|  | 7040 | if (Op0.getOpcode() == X86ISD::SETCC && | 
|  | 7041 | Op1.getOpcode() == ISD::Constant && | 
|  | 7042 | (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 || | 
|  | 7043 | cast<ConstantSDNode>(Op1)->isNullValue()) && | 
|  | 7044 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { | 
|  | 7045 | X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0); | 
|  | 7046 | bool Invert = (CC == ISD::SETNE) ^ | 
|  | 7047 | cast<ConstantSDNode>(Op1)->isNullValue(); | 
|  | 7048 | if (Invert) | 
|  | 7049 | CCode = X86::GetOppositeBranchCondition(CCode); | 
|  | 7050 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | 
|  | 7051 | DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1)); | 
|  | 7052 | } | 
|  | 7053 |  | 
| Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 7054 | bool isFP = Op1.getValueType().isFloatingPoint(); | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 7055 | unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG); | 
| Dan Gohman | 1a49295 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 7056 | if (X86CC == X86::COND_INVALID) | 
|  | 7057 | return SDValue(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7058 |  | 
| Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 7059 | SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG); | 
| Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7060 |  | 
|  | 7061 | // Use sbb x, x to materialize carry bit into a GPR. | 
| Evan Cheng | 2e489c4 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 7062 | if (X86CC == X86::COND_B) | 
| Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7063 | return DAG.getNode(ISD::AND, dl, MVT::i8, | 
|  | 7064 | DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8, | 
|  | 7065 | DAG.getConstant(X86CC, MVT::i8), Cond), | 
|  | 7066 | DAG.getConstant(1, MVT::i8)); | 
| Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7067 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7068 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | 
|  | 7069 | DAG.getConstant(X86CC, MVT::i8), Cond); | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7070 | } | 
|  | 7071 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7072 | SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7073 | SDValue Cond; | 
|  | 7074 | SDValue Op0 = Op.getOperand(0); | 
|  | 7075 | SDValue Op1 = Op.getOperand(1); | 
|  | 7076 | SDValue CC = Op.getOperand(2); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7077 | EVT VT = Op.getValueType(); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7078 | ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get(); | 
|  | 7079 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7080 | DebugLoc dl = Op.getDebugLoc(); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7081 |  | 
|  | 7082 | if (isFP) { | 
|  | 7083 | unsigned SSECC = 8; | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7084 | EVT VT0 = Op0.getValueType(); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7085 | assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64); | 
|  | 7086 | unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD; | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7087 | bool Swap = false; | 
|  | 7088 |  | 
|  | 7089 | switch (SetCCOpcode) { | 
|  | 7090 | default: break; | 
| Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 7091 | case ISD::SETOEQ: | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7092 | case ISD::SETEQ:  SSECC = 0; break; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7093 | case ISD::SETOGT: | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7094 | case ISD::SETGT: Swap = true; // Fallthrough | 
|  | 7095 | case ISD::SETLT: | 
|  | 7096 | case ISD::SETOLT: SSECC = 1; break; | 
|  | 7097 | case ISD::SETOGE: | 
|  | 7098 | case ISD::SETGE: Swap = true; // Fallthrough | 
|  | 7099 | case ISD::SETLE: | 
|  | 7100 | case ISD::SETOLE: SSECC = 2; break; | 
|  | 7101 | case ISD::SETUO:  SSECC = 3; break; | 
| Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 7102 | case ISD::SETUNE: | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7103 | case ISD::SETNE:  SSECC = 4; break; | 
|  | 7104 | case ISD::SETULE: Swap = true; | 
|  | 7105 | case ISD::SETUGE: SSECC = 5; break; | 
|  | 7106 | case ISD::SETULT: Swap = true; | 
|  | 7107 | case ISD::SETUGT: SSECC = 6; break; | 
|  | 7108 | case ISD::SETO:   SSECC = 7; break; | 
|  | 7109 | } | 
|  | 7110 | if (Swap) | 
|  | 7111 | std::swap(Op0, Op1); | 
|  | 7112 |  | 
| Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 7113 | // In the two special cases we can't handle, emit two comparisons. | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7114 | if (SSECC == 8) { | 
| Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 7115 | if (SetCCOpcode == ISD::SETUEQ) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7116 | SDValue UNORD, EQ; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7117 | UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8)); | 
|  | 7118 | EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8)); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 7119 | return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ); | 
| Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 7120 | } | 
|  | 7121 | else if (SetCCOpcode == ISD::SETONE) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7122 | SDValue ORD, NEQ; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7123 | ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8)); | 
|  | 7124 | NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8)); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 7125 | return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ); | 
| Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 7126 | } | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 7127 | llvm_unreachable("Illegal FP comparison"); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7128 | } | 
|  | 7129 | // Handle all other FP comparisons here. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7130 | return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8)); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7131 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7132 |  | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7133 | // We are handling one of the integer comparisons here.  Since SSE only has | 
|  | 7134 | // GT and EQ comparisons for integer, swapping operands and multiple | 
|  | 7135 | // operations may be required for some comparisons. | 
|  | 7136 | unsigned Opc = 0, EQOpc = 0, GTOpc = 0; | 
|  | 7137 | bool Swap = false, Invert = false, FlipSigns = false; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7138 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7139 | switch (VT.getSimpleVT().SimpleTy) { | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7140 | default: break; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7141 | case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7142 | case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7143 | case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break; | 
|  | 7144 | case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break; | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7145 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7146 |  | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7147 | switch (SetCCOpcode) { | 
|  | 7148 | default: break; | 
|  | 7149 | case ISD::SETNE:  Invert = true; | 
|  | 7150 | case ISD::SETEQ:  Opc = EQOpc; break; | 
|  | 7151 | case ISD::SETLT:  Swap = true; | 
|  | 7152 | case ISD::SETGT:  Opc = GTOpc; break; | 
|  | 7153 | case ISD::SETGE:  Swap = true; | 
|  | 7154 | case ISD::SETLE:  Opc = GTOpc; Invert = true; break; | 
|  | 7155 | case ISD::SETULT: Swap = true; | 
|  | 7156 | case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break; | 
|  | 7157 | case ISD::SETUGE: Swap = true; | 
|  | 7158 | case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break; | 
|  | 7159 | } | 
|  | 7160 | if (Swap) | 
|  | 7161 | std::swap(Op0, Op1); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7162 |  | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7163 | // Since SSE has no unsigned integer comparisons, we need to flip  the sign | 
|  | 7164 | // bits of the inputs before performing those operations. | 
|  | 7165 | if (FlipSigns) { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7166 | EVT EltVT = VT.getVectorElementType(); | 
| Duncan Sands | b0d5cdd | 2009-02-01 18:06:53 +0000 | [diff] [blame] | 7167 | SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), | 
|  | 7168 | EltVT); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7169 | std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit); | 
| Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 7170 | SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0], | 
|  | 7171 | SignBits.size()); | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 7172 | Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec); | 
|  | 7173 | Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7174 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7175 |  | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 7176 | SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7177 |  | 
|  | 7178 | // If the logical-not of the result is required, perform that now. | 
| Bob Wilson | 4c24546 | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 7179 | if (Invert) | 
| Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 7180 | Result = DAG.getNOT(dl, Result, VT); | 
| Bob Wilson | 4c24546 | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 7181 |  | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7182 | return Result; | 
|  | 7183 | } | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7184 |  | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7185 | // isX86LogicalCmp - Return true if opcode is a X86 logical comparison. | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7186 | static bool isX86LogicalCmp(SDValue Op) { | 
|  | 7187 | unsigned Opc = Op.getNode()->getOpcode(); | 
|  | 7188 | if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) | 
|  | 7189 | return true; | 
|  | 7190 | if (Op.getResNo() == 1 && | 
|  | 7191 | (Opc == X86ISD::ADD || | 
|  | 7192 | Opc == X86ISD::SUB || | 
|  | 7193 | Opc == X86ISD::SMUL || | 
|  | 7194 | Opc == X86ISD::UMUL || | 
|  | 7195 | Opc == X86ISD::INC || | 
| Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 7196 | Opc == X86ISD::DEC || | 
|  | 7197 | Opc == X86ISD::OR || | 
|  | 7198 | Opc == X86ISD::XOR || | 
|  | 7199 | Opc == X86ISD::AND)) | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7200 | return true; | 
|  | 7201 |  | 
|  | 7202 | return false; | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7203 | } | 
|  | 7204 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7205 | SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const { | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7206 | bool addTest = true; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7207 | SDValue Cond  = Op.getOperand(0); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7208 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7209 | SDValue CC; | 
| Evan Cheng | 9bba894 | 2006-01-26 02:13:10 +0000 | [diff] [blame] | 7210 |  | 
| Dan Gohman | 1a49295 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 7211 | if (Cond.getOpcode() == ISD::SETCC) { | 
|  | 7212 | SDValue NewCond = LowerSETCC(Cond, DAG); | 
|  | 7213 | if (NewCond.getNode()) | 
|  | 7214 | Cond = NewCond; | 
|  | 7215 | } | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7216 |  | 
| Evan Cheng | 8c7ecaf | 2010-01-26 02:00:44 +0000 | [diff] [blame] | 7217 | // (select (x == 0), -1, 0) -> (sign_bit (x - 1)) | 
|  | 7218 | SDValue Op1 = Op.getOperand(1); | 
|  | 7219 | SDValue Op2 = Op.getOperand(2); | 
|  | 7220 | if (Cond.getOpcode() == X86ISD::SETCC && | 
|  | 7221 | cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) { | 
|  | 7222 | SDValue Cmp = Cond.getOperand(1); | 
|  | 7223 | if (Cmp.getOpcode() == X86ISD::CMP) { | 
|  | 7224 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1); | 
|  | 7225 | ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2); | 
|  | 7226 | ConstantSDNode *RHSC = | 
|  | 7227 | dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode()); | 
|  | 7228 | if (N1C && N1C->isAllOnesValue() && | 
|  | 7229 | N2C && N2C->isNullValue() && | 
|  | 7230 | RHSC && RHSC->isNullValue()) { | 
|  | 7231 | SDValue CmpOp0 = Cmp.getOperand(0); | 
| Chris Lattner | da0688e | 2010-03-14 18:44:35 +0000 | [diff] [blame] | 7232 | Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32, | 
| Evan Cheng | 8c7ecaf | 2010-01-26 02:00:44 +0000 | [diff] [blame] | 7233 | CmpOp0, DAG.getConstant(1, CmpOp0.getValueType())); | 
|  | 7234 | return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(), | 
|  | 7235 | DAG.getConstant(X86::COND_B, MVT::i8), Cmp); | 
|  | 7236 | } | 
|  | 7237 | } | 
|  | 7238 | } | 
|  | 7239 |  | 
| Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7240 | // Look pass (and (setcc_carry (cmp ...)), 1). | 
|  | 7241 | if (Cond.getOpcode() == ISD::AND && | 
|  | 7242 | Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) { | 
|  | 7243 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1)); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 7244 | if (C && C->getAPIntValue() == 1) | 
| Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7245 | Cond = Cond.getOperand(0); | 
|  | 7246 | } | 
|  | 7247 |  | 
| Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 7248 | // If condition flag is set by a X86ISD::CMP, then use it as the condition | 
|  | 7249 | // setting operand in place of the X86ISD::SETCC. | 
| Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7250 | if (Cond.getOpcode() == X86ISD::SETCC || | 
|  | 7251 | Cond.getOpcode() == X86ISD::SETCC_CARRY) { | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7252 | CC = Cond.getOperand(0); | 
|  | 7253 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7254 | SDValue Cmp = Cond.getOperand(1); | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7255 | unsigned Opc = Cmp.getOpcode(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7256 | EVT VT = Op.getValueType(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7257 |  | 
| Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 7258 | bool IllegalFPCMov = false; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7259 | if (VT.isFloatingPoint() && !VT.isVector() && | 
| Chris Lattner | 7863116 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 7260 | !isScalarFPTypeInSSEReg(VT))  // FPStack? | 
| Dan Gohman | 7810bfe | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 7261 | IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue()); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7262 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 7263 | if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) || | 
|  | 7264 | Opc == X86ISD::BT) { // FIXME | 
| Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 7265 | Cond = Cmp; | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7266 | addTest = false; | 
|  | 7267 | } | 
|  | 7268 | } | 
|  | 7269 |  | 
|  | 7270 | if (addTest) { | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7271 | // Look pass the truncate. | 
|  | 7272 | if (Cond.getOpcode() == ISD::TRUNCATE) | 
|  | 7273 | Cond = Cond.getOperand(0); | 
|  | 7274 |  | 
|  | 7275 | // We know the result of AND is compared against zero. Try to match | 
|  | 7276 | // it to BT. | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 7277 | if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) { | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7278 | SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG); | 
|  | 7279 | if (NewSetCC.getNode()) { | 
|  | 7280 | CC = NewSetCC.getOperand(0); | 
|  | 7281 | Cond = NewSetCC.getOperand(1); | 
|  | 7282 | addTest = false; | 
|  | 7283 | } | 
|  | 7284 | } | 
|  | 7285 | } | 
|  | 7286 |  | 
|  | 7287 | if (addTest) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7288 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); | 
| Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 7289 | Cond = EmitTest(Cond, X86::COND_NE, DAG); | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7290 | } | 
|  | 7291 |  | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7292 | // X86ISD::CMOV means set the result (which is operand 1) to the RHS if | 
|  | 7293 | // condition is true. | 
| Evan Cheng | 8c7ecaf | 2010-01-26 02:00:44 +0000 | [diff] [blame] | 7294 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag); | 
|  | 7295 | SDValue Ops[] = { Op2, Op1, CC, Cond }; | 
| Benjamin Kramer | 7f1a560 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 7296 | return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops)); | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7297 | } | 
|  | 7298 |  | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7299 | // isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or | 
|  | 7300 | // ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart | 
|  | 7301 | // from the AND / OR. | 
|  | 7302 | static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) { | 
|  | 7303 | Opc = Op.getOpcode(); | 
|  | 7304 | if (Opc != ISD::OR && Opc != ISD::AND) | 
|  | 7305 | return false; | 
|  | 7306 | return (Op.getOperand(0).getOpcode() == X86ISD::SETCC && | 
|  | 7307 | Op.getOperand(0).hasOneUse() && | 
|  | 7308 | Op.getOperand(1).getOpcode() == X86ISD::SETCC && | 
|  | 7309 | Op.getOperand(1).hasOneUse()); | 
|  | 7310 | } | 
|  | 7311 |  | 
| Evan Cheng | 961d6d4 | 2009-02-02 08:19:07 +0000 | [diff] [blame] | 7312 | // isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and | 
|  | 7313 | // 1 and that the SETCC node has a single use. | 
| Evan Cheng | 67ad9db | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 7314 | static bool isXor1OfSetCC(SDValue Op) { | 
|  | 7315 | if (Op.getOpcode() != ISD::XOR) | 
|  | 7316 | return false; | 
|  | 7317 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); | 
|  | 7318 | if (N1C && N1C->getAPIntValue() == 1) { | 
|  | 7319 | return Op.getOperand(0).getOpcode() == X86ISD::SETCC && | 
|  | 7320 | Op.getOperand(0).hasOneUse(); | 
|  | 7321 | } | 
|  | 7322 | return false; | 
|  | 7323 | } | 
|  | 7324 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7325 | SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const { | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7326 | bool addTest = true; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7327 | SDValue Chain = Op.getOperand(0); | 
|  | 7328 | SDValue Cond  = Op.getOperand(1); | 
|  | 7329 | SDValue Dest  = Op.getOperand(2); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7330 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7331 | SDValue CC; | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7332 |  | 
| Dan Gohman | 1a49295 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 7333 | if (Cond.getOpcode() == ISD::SETCC) { | 
|  | 7334 | SDValue NewCond = LowerSETCC(Cond, DAG); | 
|  | 7335 | if (NewCond.getNode()) | 
|  | 7336 | Cond = NewCond; | 
|  | 7337 | } | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 7338 | #if 0 | 
|  | 7339 | // FIXME: LowerXALUO doesn't handle these!! | 
| Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 7340 | else if (Cond.getOpcode() == X86ISD::ADD  || | 
|  | 7341 | Cond.getOpcode() == X86ISD::SUB  || | 
|  | 7342 | Cond.getOpcode() == X86ISD::SMUL || | 
|  | 7343 | Cond.getOpcode() == X86ISD::UMUL) | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7344 | Cond = LowerXALUO(Cond, DAG); | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 7345 | #endif | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7346 |  | 
| Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7347 | // Look pass (and (setcc_carry (cmp ...)), 1). | 
|  | 7348 | if (Cond.getOpcode() == ISD::AND && | 
|  | 7349 | Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) { | 
|  | 7350 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1)); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 7351 | if (C && C->getAPIntValue() == 1) | 
| Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7352 | Cond = Cond.getOperand(0); | 
|  | 7353 | } | 
|  | 7354 |  | 
| Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 7355 | // If condition flag is set by a X86ISD::CMP, then use it as the condition | 
|  | 7356 | // setting operand in place of the X86ISD::SETCC. | 
| Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7357 | if (Cond.getOpcode() == X86ISD::SETCC || | 
|  | 7358 | Cond.getOpcode() == X86ISD::SETCC_CARRY) { | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7359 | CC = Cond.getOperand(0); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7360 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7361 | SDValue Cmp = Cond.getOperand(1); | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7362 | unsigned Opc = Cmp.getOpcode(); | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 7363 | // FIXME: WHY THE SPECIAL CASING OF LogicalCmp?? | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7364 | if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) { | 
| Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 7365 | Cond = Cmp; | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7366 | addTest = false; | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7367 | } else { | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7368 | switch (cast<ConstantSDNode>(CC)->getZExtValue()) { | 
| Bill Wendling | 0ea25cb | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 7369 | default: break; | 
|  | 7370 | case X86::COND_O: | 
| Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 7371 | case X86::COND_B: | 
| Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 7372 | // These can only come from an arithmetic instruction with overflow, | 
|  | 7373 | // e.g. SADDO, UADDO. | 
| Bill Wendling | 0ea25cb | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 7374 | Cond = Cond.getNode()->getOperand(1); | 
|  | 7375 | addTest = false; | 
|  | 7376 | break; | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7377 | } | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7378 | } | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7379 | } else { | 
|  | 7380 | unsigned CondOpc; | 
|  | 7381 | if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) { | 
|  | 7382 | SDValue Cmp = Cond.getOperand(0).getOperand(1); | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7383 | if (CondOpc == ISD::OR) { | 
|  | 7384 | // Also, recognize the pattern generated by an FCMP_UNE. We can emit | 
|  | 7385 | // two branches instead of an explicit OR instruction with a | 
|  | 7386 | // separate test. | 
|  | 7387 | if (Cmp == Cond.getOperand(1).getOperand(1) && | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7388 | isX86LogicalCmp(Cmp)) { | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7389 | CC = Cond.getOperand(0).getOperand(0); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7390 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7391 | Chain, Dest, CC, Cmp); | 
|  | 7392 | CC = Cond.getOperand(1).getOperand(0); | 
|  | 7393 | Cond = Cmp; | 
|  | 7394 | addTest = false; | 
|  | 7395 | } | 
|  | 7396 | } else { // ISD::AND | 
|  | 7397 | // Also, recognize the pattern generated by an FCMP_OEQ. We can emit | 
|  | 7398 | // two branches instead of an explicit AND instruction with a | 
|  | 7399 | // separate test. However, we only do this if this block doesn't | 
|  | 7400 | // have a fall-through edge, because this requires an explicit | 
|  | 7401 | // jmp when the condition is false. | 
|  | 7402 | if (Cmp == Cond.getOperand(1).getOperand(1) && | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7403 | isX86LogicalCmp(Cmp) && | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7404 | Op.getNode()->hasOneUse()) { | 
|  | 7405 | X86::CondCode CCode = | 
|  | 7406 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); | 
|  | 7407 | CCode = X86::GetOppositeBranchCondition(CCode); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7408 | CC = DAG.getConstant(CCode, MVT::i8); | 
| Dan Gohman | 027657d | 2010-06-18 15:30:29 +0000 | [diff] [blame] | 7409 | SDNode *User = *Op.getNode()->use_begin(); | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7410 | // Look for an unconditional branch following this conditional branch. | 
|  | 7411 | // We need this because we need to reverse the successors in order | 
|  | 7412 | // to implement FCMP_OEQ. | 
| Dan Gohman | 027657d | 2010-06-18 15:30:29 +0000 | [diff] [blame] | 7413 | if (User->getOpcode() == ISD::BR) { | 
|  | 7414 | SDValue FalseBB = User->getOperand(1); | 
|  | 7415 | SDNode *NewBR = | 
|  | 7416 | DAG.UpdateNodeOperands(User, User->getOperand(0), Dest); | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7417 | assert(NewBR == User); | 
| Nick Lewycky | 2a3ee5e | 2010-06-20 20:27:42 +0000 | [diff] [blame] | 7418 | (void)NewBR; | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7419 | Dest = FalseBB; | 
| Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 7420 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7421 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7422 | Chain, Dest, CC, Cmp); | 
|  | 7423 | X86::CondCode CCode = | 
|  | 7424 | (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0); | 
|  | 7425 | CCode = X86::GetOppositeBranchCondition(CCode); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7426 | CC = DAG.getConstant(CCode, MVT::i8); | 
| Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 7427 | Cond = Cmp; | 
|  | 7428 | addTest = false; | 
|  | 7429 | } | 
|  | 7430 | } | 
| Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 7431 | } | 
| Evan Cheng | 67ad9db | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 7432 | } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) { | 
|  | 7433 | // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition. | 
|  | 7434 | // It should be transformed during dag combiner except when the condition | 
|  | 7435 | // is set by a arithmetics with overflow node. | 
|  | 7436 | X86::CondCode CCode = | 
|  | 7437 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); | 
|  | 7438 | CCode = X86::GetOppositeBranchCondition(CCode); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7439 | CC = DAG.getConstant(CCode, MVT::i8); | 
| Evan Cheng | 67ad9db | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 7440 | Cond = Cond.getOperand(0).getOperand(1); | 
|  | 7441 | addTest = false; | 
| Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 7442 | } | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7443 | } | 
|  | 7444 |  | 
|  | 7445 | if (addTest) { | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7446 | // Look pass the truncate. | 
|  | 7447 | if (Cond.getOpcode() == ISD::TRUNCATE) | 
|  | 7448 | Cond = Cond.getOperand(0); | 
|  | 7449 |  | 
|  | 7450 | // We know the result of AND is compared against zero. Try to match | 
|  | 7451 | // it to BT. | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 7452 | if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) { | 
| Evan Cheng | d40d03e | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 7453 | SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG); | 
|  | 7454 | if (NewSetCC.getNode()) { | 
|  | 7455 | CC = NewSetCC.getOperand(0); | 
|  | 7456 | Cond = NewSetCC.getOperand(1); | 
|  | 7457 | addTest = false; | 
|  | 7458 | } | 
|  | 7459 | } | 
|  | 7460 | } | 
|  | 7461 |  | 
|  | 7462 | if (addTest) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7463 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); | 
| Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 7464 | Cond = EmitTest(Cond, X86::COND_NE, DAG); | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7465 | } | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7466 | return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), | 
| Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 7467 | Chain, Dest, CC, Cond); | 
| Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 7468 | } | 
|  | 7469 |  | 
| Anton Korobeynikov | e060b53 | 2007-04-17 19:34:00 +0000 | [diff] [blame] | 7470 |  | 
|  | 7471 | // Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets. | 
|  | 7472 | // Calls to _alloca is needed to probe the stack when allocating more than 4k | 
|  | 7473 | // bytes in one go. Touching the stack at 4K increments is necessary to ensure | 
|  | 7474 | // that the guard pages used by the OS virtual memory manager are allocated in | 
|  | 7475 | // correct sequence. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7476 | SDValue | 
|  | 7477 | X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7478 | SelectionDAG &DAG) const { | 
| Duncan Sands | 1e1ca0b | 2010-10-21 16:02:12 +0000 | [diff] [blame] | 7479 | assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) && | 
| Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 7480 | "This should be used only on Windows targets"); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7481 | DebugLoc dl = Op.getDebugLoc(); | 
| Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 7482 |  | 
| Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 7483 | // Get the inputs. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7484 | SDValue Chain = Op.getOperand(0); | 
|  | 7485 | SDValue Size  = Op.getOperand(1); | 
| Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 7486 | // FIXME: Ensure alignment here | 
|  | 7487 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7488 | SDValue Flag; | 
| Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 7489 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7490 | EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32; | 
| Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 7491 |  | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7492 | Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag); | 
| Anton Korobeynikov | 4304bcc | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 7493 | Flag = Chain.getValue(1); | 
|  | 7494 |  | 
| Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 7495 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Anton Korobeynikov | 4304bcc | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 7496 |  | 
| Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 7497 | Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag); | 
| Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 7498 | Flag = Chain.getValue(1); | 
| Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 7499 |  | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7500 | Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1); | 
| Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 7501 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7502 | SDValue Ops1[2] = { Chain.getValue(0), Chain }; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7503 | return DAG.getMergeValues(Ops1, 2, dl); | 
| Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 7504 | } | 
|  | 7505 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7506 | SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const { | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 7507 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 7508 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
|  | 7509 |  | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 7510 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7511 | DebugLoc DL = Op.getDebugLoc(); | 
| Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 7512 |  | 
| Anton Korobeynikov | e7beda1 | 2010-10-03 22:52:07 +0000 | [diff] [blame] | 7513 | if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) { | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7514 | // vastart just stores the address of the VarArgsFrameIndex slot into the | 
|  | 7515 | // memory location argument. | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 7516 | SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), | 
|  | 7517 | getPointerTy()); | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7518 | return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1), | 
|  | 7519 | MachinePointerInfo(SV), false, false, 0); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7520 | } | 
|  | 7521 |  | 
|  | 7522 | // __va_list_tag: | 
|  | 7523 | //   gp_offset         (0 - 6 * 8) | 
|  | 7524 | //   fp_offset         (48 - 48 + 8 * 16) | 
|  | 7525 | //   overflow_arg_area (point to parameters coming in memory). | 
|  | 7526 | //   reg_save_area | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7527 | SmallVector<SDValue, 8> MemOps; | 
|  | 7528 | SDValue FIN = Op.getOperand(1); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7529 | // Store gp_offset | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7530 | SDValue Store = DAG.getStore(Op.getOperand(0), DL, | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 7531 | DAG.getConstant(FuncInfo->getVarArgsGPOffset(), | 
|  | 7532 | MVT::i32), | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7533 | FIN, MachinePointerInfo(SV), false, false, 0); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7534 | MemOps.push_back(Store); | 
|  | 7535 |  | 
|  | 7536 | // Store fp_offset | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7537 | FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(), | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7538 | FIN, DAG.getIntPtrConstant(4)); | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7539 | Store = DAG.getStore(Op.getOperand(0), DL, | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 7540 | DAG.getConstant(FuncInfo->getVarArgsFPOffset(), | 
|  | 7541 | MVT::i32), | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7542 | FIN, MachinePointerInfo(SV, 4), false, false, 0); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7543 | MemOps.push_back(Store); | 
|  | 7544 |  | 
|  | 7545 | // Store ptr to overflow_arg_area | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7546 | FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(), | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7547 | FIN, DAG.getIntPtrConstant(4)); | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 7548 | SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), | 
|  | 7549 | getPointerTy()); | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7550 | Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN, | 
|  | 7551 | MachinePointerInfo(SV, 8), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7552 | false, false, 0); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7553 | MemOps.push_back(Store); | 
|  | 7554 |  | 
|  | 7555 | // Store ptr to reg_save_area. | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7556 | FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(), | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7557 | FIN, DAG.getIntPtrConstant(8)); | 
| Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 7558 | SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(), | 
|  | 7559 | getPointerTy()); | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7560 | Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN, | 
|  | 7561 | MachinePointerInfo(SV, 16), false, false, 0); | 
| Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 7562 | MemOps.push_back(Store); | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7563 | return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7564 | &MemOps[0], MemOps.size()); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7565 | } | 
|  | 7566 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7567 | SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const { | 
| Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 7568 | assert(Subtarget->is64Bit() && | 
|  | 7569 | "LowerVAARG only handles 64-bit va_arg!"); | 
|  | 7570 | assert((Subtarget->isTargetLinux() || | 
|  | 7571 | Subtarget->isTargetDarwin()) && | 
|  | 7572 | "Unhandled target in LowerVAARG"); | 
|  | 7573 | assert(Op.getNode()->getNumOperands() == 4); | 
|  | 7574 | SDValue Chain = Op.getOperand(0); | 
|  | 7575 | SDValue SrcPtr = Op.getOperand(1); | 
|  | 7576 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); | 
|  | 7577 | unsigned Align = Op.getConstantOperandVal(3); | 
|  | 7578 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 7579 |  | 
| Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 7580 | EVT ArgVT = Op.getNode()->getValueType(0); | 
|  | 7581 | const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext()); | 
|  | 7582 | uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy); | 
|  | 7583 | uint8_t ArgMode; | 
|  | 7584 |  | 
|  | 7585 | // Decide which area this value should be read from. | 
|  | 7586 | // TODO: Implement the AMD64 ABI in its entirety. This simple | 
|  | 7587 | // selection mechanism works only for the basic types. | 
|  | 7588 | if (ArgVT == MVT::f80) { | 
|  | 7589 | llvm_unreachable("va_arg for f80 not yet implemented"); | 
|  | 7590 | } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) { | 
|  | 7591 | ArgMode = 2;  // Argument passed in XMM register. Use fp_offset. | 
|  | 7592 | } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) { | 
|  | 7593 | ArgMode = 1;  // Argument passed in GPR64 register(s). Use gp_offset. | 
|  | 7594 | } else { | 
|  | 7595 | llvm_unreachable("Unhandled argument type in LowerVAARG"); | 
|  | 7596 | } | 
|  | 7597 |  | 
|  | 7598 | if (ArgMode == 2) { | 
|  | 7599 | // Sanity Check: Make sure using fp_offset makes sense. | 
| Michael J. Spencer | 87b8665 | 2010-10-19 07:32:42 +0000 | [diff] [blame] | 7600 | assert(!UseSoftFloat && | 
| Eric Christopher | 52b4505 | 2010-10-12 19:44:17 +0000 | [diff] [blame] | 7601 | !(DAG.getMachineFunction() | 
|  | 7602 | .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) && | 
|  | 7603 | Subtarget->hasSSE1()); | 
| Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 7604 | } | 
|  | 7605 |  | 
|  | 7606 | // Insert VAARG_64 node into the DAG | 
|  | 7607 | // VAARG_64 returns two values: Variable Argument Address, Chain | 
|  | 7608 | SmallVector<SDValue, 11> InstOps; | 
|  | 7609 | InstOps.push_back(Chain); | 
|  | 7610 | InstOps.push_back(SrcPtr); | 
|  | 7611 | InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32)); | 
|  | 7612 | InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8)); | 
|  | 7613 | InstOps.push_back(DAG.getConstant(Align, MVT::i32)); | 
|  | 7614 | SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other); | 
|  | 7615 | SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl, | 
|  | 7616 | VTs, &InstOps[0], InstOps.size(), | 
|  | 7617 | MVT::i64, | 
|  | 7618 | MachinePointerInfo(SV), | 
|  | 7619 | /*Align=*/0, | 
|  | 7620 | /*Volatile=*/false, | 
|  | 7621 | /*ReadMem=*/true, | 
|  | 7622 | /*WriteMem=*/true); | 
|  | 7623 | Chain = VAARG.getValue(1); | 
|  | 7624 |  | 
|  | 7625 | // Load the next argument and return it | 
|  | 7626 | return DAG.getLoad(ArgVT, dl, | 
|  | 7627 | Chain, | 
|  | 7628 | VAARG, | 
|  | 7629 | MachinePointerInfo(), | 
|  | 7630 | false, false, 0); | 
| Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 7631 | } | 
|  | 7632 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7633 | SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const { | 
| Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 7634 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. | 
| Dan Gohman | 2826913 | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 7635 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!"); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7636 | SDValue Chain = Op.getOperand(0); | 
|  | 7637 | SDValue DstPtr = Op.getOperand(1); | 
|  | 7638 | SDValue SrcPtr = Op.getOperand(2); | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 7639 | const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue(); | 
|  | 7640 | const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); | 
| Chris Lattner | e72f202 | 2010-09-21 05:40:29 +0000 | [diff] [blame] | 7641 | DebugLoc DL = Op.getDebugLoc(); | 
| Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 7642 |  | 
| Chris Lattner | e72f202 | 2010-09-21 05:40:29 +0000 | [diff] [blame] | 7643 | return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr, | 
| Mon P Wang | 20adc9d | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 7644 | DAG.getIntPtrConstant(24), 8, /*isVolatile*/false, | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 7645 | false, | 
| Chris Lattner | e72f202 | 2010-09-21 05:40:29 +0000 | [diff] [blame] | 7646 | MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV)); | 
| Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 7647 | } | 
|  | 7648 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7649 | SDValue | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7650 | X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const { | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7651 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 7652 | unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7653 | switch (IntNo) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7654 | default: return SDValue();    // Don't custom lower most intrinsics. | 
| Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7655 | // Comparison intrinsics. | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7656 | case Intrinsic::x86_sse_comieq_ss: | 
|  | 7657 | case Intrinsic::x86_sse_comilt_ss: | 
|  | 7658 | case Intrinsic::x86_sse_comile_ss: | 
|  | 7659 | case Intrinsic::x86_sse_comigt_ss: | 
|  | 7660 | case Intrinsic::x86_sse_comige_ss: | 
|  | 7661 | case Intrinsic::x86_sse_comineq_ss: | 
|  | 7662 | case Intrinsic::x86_sse_ucomieq_ss: | 
|  | 7663 | case Intrinsic::x86_sse_ucomilt_ss: | 
|  | 7664 | case Intrinsic::x86_sse_ucomile_ss: | 
|  | 7665 | case Intrinsic::x86_sse_ucomigt_ss: | 
|  | 7666 | case Intrinsic::x86_sse_ucomige_ss: | 
|  | 7667 | case Intrinsic::x86_sse_ucomineq_ss: | 
|  | 7668 | case Intrinsic::x86_sse2_comieq_sd: | 
|  | 7669 | case Intrinsic::x86_sse2_comilt_sd: | 
|  | 7670 | case Intrinsic::x86_sse2_comile_sd: | 
|  | 7671 | case Intrinsic::x86_sse2_comigt_sd: | 
|  | 7672 | case Intrinsic::x86_sse2_comige_sd: | 
|  | 7673 | case Intrinsic::x86_sse2_comineq_sd: | 
|  | 7674 | case Intrinsic::x86_sse2_ucomieq_sd: | 
|  | 7675 | case Intrinsic::x86_sse2_ucomilt_sd: | 
|  | 7676 | case Intrinsic::x86_sse2_ucomile_sd: | 
|  | 7677 | case Intrinsic::x86_sse2_ucomigt_sd: | 
|  | 7678 | case Intrinsic::x86_sse2_ucomige_sd: | 
|  | 7679 | case Intrinsic::x86_sse2_ucomineq_sd: { | 
|  | 7680 | unsigned Opc = 0; | 
|  | 7681 | ISD::CondCode CC = ISD::SETCC_INVALID; | 
|  | 7682 | switch (IntNo) { | 
|  | 7683 | default: break; | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7684 | case Intrinsic::x86_sse_comieq_ss: | 
|  | 7685 | case Intrinsic::x86_sse2_comieq_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7686 | Opc = X86ISD::COMI; | 
|  | 7687 | CC = ISD::SETEQ; | 
|  | 7688 | break; | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7689 | case Intrinsic::x86_sse_comilt_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7690 | case Intrinsic::x86_sse2_comilt_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7691 | Opc = X86ISD::COMI; | 
|  | 7692 | CC = ISD::SETLT; | 
|  | 7693 | break; | 
|  | 7694 | case Intrinsic::x86_sse_comile_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7695 | case Intrinsic::x86_sse2_comile_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7696 | Opc = X86ISD::COMI; | 
|  | 7697 | CC = ISD::SETLE; | 
|  | 7698 | break; | 
|  | 7699 | case Intrinsic::x86_sse_comigt_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7700 | case Intrinsic::x86_sse2_comigt_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7701 | Opc = X86ISD::COMI; | 
|  | 7702 | CC = ISD::SETGT; | 
|  | 7703 | break; | 
|  | 7704 | case Intrinsic::x86_sse_comige_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7705 | case Intrinsic::x86_sse2_comige_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7706 | Opc = X86ISD::COMI; | 
|  | 7707 | CC = ISD::SETGE; | 
|  | 7708 | break; | 
|  | 7709 | case Intrinsic::x86_sse_comineq_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7710 | case Intrinsic::x86_sse2_comineq_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7711 | Opc = X86ISD::COMI; | 
|  | 7712 | CC = ISD::SETNE; | 
|  | 7713 | break; | 
|  | 7714 | case Intrinsic::x86_sse_ucomieq_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7715 | case Intrinsic::x86_sse2_ucomieq_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7716 | Opc = X86ISD::UCOMI; | 
|  | 7717 | CC = ISD::SETEQ; | 
|  | 7718 | break; | 
|  | 7719 | case Intrinsic::x86_sse_ucomilt_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7720 | case Intrinsic::x86_sse2_ucomilt_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7721 | Opc = X86ISD::UCOMI; | 
|  | 7722 | CC = ISD::SETLT; | 
|  | 7723 | break; | 
|  | 7724 | case Intrinsic::x86_sse_ucomile_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7725 | case Intrinsic::x86_sse2_ucomile_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7726 | Opc = X86ISD::UCOMI; | 
|  | 7727 | CC = ISD::SETLE; | 
|  | 7728 | break; | 
|  | 7729 | case Intrinsic::x86_sse_ucomigt_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7730 | case Intrinsic::x86_sse2_ucomigt_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7731 | Opc = X86ISD::UCOMI; | 
|  | 7732 | CC = ISD::SETGT; | 
|  | 7733 | break; | 
|  | 7734 | case Intrinsic::x86_sse_ucomige_ss: | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7735 | case Intrinsic::x86_sse2_ucomige_sd: | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 7736 | Opc = X86ISD::UCOMI; | 
|  | 7737 | CC = ISD::SETGE; | 
|  | 7738 | break; | 
|  | 7739 | case Intrinsic::x86_sse_ucomineq_ss: | 
|  | 7740 | case Intrinsic::x86_sse2_ucomineq_sd: | 
|  | 7741 | Opc = X86ISD::UCOMI; | 
|  | 7742 | CC = ISD::SETNE; | 
|  | 7743 | break; | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7744 | } | 
| Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 7745 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7746 | SDValue LHS = Op.getOperand(1); | 
|  | 7747 | SDValue RHS = Op.getOperand(2); | 
| Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 7748 | unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG); | 
| Dan Gohman | 1a49295 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 7749 | assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!"); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7750 | SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS); | 
|  | 7751 | SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | 
|  | 7752 | DAG.getConstant(X86CC, MVT::i8), Cond); | 
|  | 7753 | return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC); | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 7754 | } | 
| Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7755 | // ptest and testp intrinsics. The intrinsic these come from are designed to | 
|  | 7756 | // return an integer value, not just an instruction so lower it to the ptest | 
|  | 7757 | // or testp pattern and a setcc for the result. | 
| Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7758 | case Intrinsic::x86_sse41_ptestz: | 
|  | 7759 | case Intrinsic::x86_sse41_ptestc: | 
| Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7760 | case Intrinsic::x86_sse41_ptestnzc: | 
|  | 7761 | case Intrinsic::x86_avx_ptestz_256: | 
|  | 7762 | case Intrinsic::x86_avx_ptestc_256: | 
|  | 7763 | case Intrinsic::x86_avx_ptestnzc_256: | 
|  | 7764 | case Intrinsic::x86_avx_vtestz_ps: | 
|  | 7765 | case Intrinsic::x86_avx_vtestc_ps: | 
|  | 7766 | case Intrinsic::x86_avx_vtestnzc_ps: | 
|  | 7767 | case Intrinsic::x86_avx_vtestz_pd: | 
|  | 7768 | case Intrinsic::x86_avx_vtestc_pd: | 
|  | 7769 | case Intrinsic::x86_avx_vtestnzc_pd: | 
|  | 7770 | case Intrinsic::x86_avx_vtestz_ps_256: | 
|  | 7771 | case Intrinsic::x86_avx_vtestc_ps_256: | 
|  | 7772 | case Intrinsic::x86_avx_vtestnzc_ps_256: | 
|  | 7773 | case Intrinsic::x86_avx_vtestz_pd_256: | 
|  | 7774 | case Intrinsic::x86_avx_vtestc_pd_256: | 
|  | 7775 | case Intrinsic::x86_avx_vtestnzc_pd_256: { | 
|  | 7776 | bool IsTestPacked = false; | 
| Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7777 | unsigned X86CC = 0; | 
|  | 7778 | switch (IntNo) { | 
| Eric Christopher | 978dae3 | 2009-07-29 18:14:04 +0000 | [diff] [blame] | 7779 | default: llvm_unreachable("Bad fallthrough in Intrinsic lowering."); | 
| Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7780 | case Intrinsic::x86_avx_vtestz_ps: | 
|  | 7781 | case Intrinsic::x86_avx_vtestz_pd: | 
|  | 7782 | case Intrinsic::x86_avx_vtestz_ps_256: | 
|  | 7783 | case Intrinsic::x86_avx_vtestz_pd_256: | 
|  | 7784 | IsTestPacked = true; // Fallthrough | 
| Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7785 | case Intrinsic::x86_sse41_ptestz: | 
| Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7786 | case Intrinsic::x86_avx_ptestz_256: | 
| Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7787 | // ZF = 1 | 
|  | 7788 | X86CC = X86::COND_E; | 
|  | 7789 | break; | 
| Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7790 | case Intrinsic::x86_avx_vtestc_ps: | 
|  | 7791 | case Intrinsic::x86_avx_vtestc_pd: | 
|  | 7792 | case Intrinsic::x86_avx_vtestc_ps_256: | 
|  | 7793 | case Intrinsic::x86_avx_vtestc_pd_256: | 
|  | 7794 | IsTestPacked = true; // Fallthrough | 
| Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7795 | case Intrinsic::x86_sse41_ptestc: | 
| Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7796 | case Intrinsic::x86_avx_ptestc_256: | 
| Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7797 | // CF = 1 | 
|  | 7798 | X86CC = X86::COND_B; | 
|  | 7799 | break; | 
| Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7800 | case Intrinsic::x86_avx_vtestnzc_ps: | 
|  | 7801 | case Intrinsic::x86_avx_vtestnzc_pd: | 
|  | 7802 | case Intrinsic::x86_avx_vtestnzc_ps_256: | 
|  | 7803 | case Intrinsic::x86_avx_vtestnzc_pd_256: | 
|  | 7804 | IsTestPacked = true; // Fallthrough | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 7805 | case Intrinsic::x86_sse41_ptestnzc: | 
| Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7806 | case Intrinsic::x86_avx_ptestnzc_256: | 
| Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7807 | // ZF and CF = 0 | 
|  | 7808 | X86CC = X86::COND_A; | 
|  | 7809 | break; | 
|  | 7810 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 7811 |  | 
| Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7812 | SDValue LHS = Op.getOperand(1); | 
|  | 7813 | SDValue RHS = Op.getOperand(2); | 
| Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 7814 | unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST; | 
|  | 7815 | SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7816 | SDValue CC = DAG.getConstant(X86CC, MVT::i8); | 
|  | 7817 | SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test); | 
|  | 7818 | return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC); | 
| Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7819 | } | 
| Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7820 |  | 
|  | 7821 | // Fix vector shift instructions where the last operand is a non-immediate | 
|  | 7822 | // i32 value. | 
|  | 7823 | case Intrinsic::x86_sse2_pslli_w: | 
|  | 7824 | case Intrinsic::x86_sse2_pslli_d: | 
|  | 7825 | case Intrinsic::x86_sse2_pslli_q: | 
|  | 7826 | case Intrinsic::x86_sse2_psrli_w: | 
|  | 7827 | case Intrinsic::x86_sse2_psrli_d: | 
|  | 7828 | case Intrinsic::x86_sse2_psrli_q: | 
|  | 7829 | case Intrinsic::x86_sse2_psrai_w: | 
|  | 7830 | case Intrinsic::x86_sse2_psrai_d: | 
|  | 7831 | case Intrinsic::x86_mmx_pslli_w: | 
|  | 7832 | case Intrinsic::x86_mmx_pslli_d: | 
|  | 7833 | case Intrinsic::x86_mmx_pslli_q: | 
|  | 7834 | case Intrinsic::x86_mmx_psrli_w: | 
|  | 7835 | case Intrinsic::x86_mmx_psrli_d: | 
|  | 7836 | case Intrinsic::x86_mmx_psrli_q: | 
|  | 7837 | case Intrinsic::x86_mmx_psrai_w: | 
|  | 7838 | case Intrinsic::x86_mmx_psrai_d: { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7839 | SDValue ShAmt = Op.getOperand(2); | 
| Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7840 | if (isa<ConstantSDNode>(ShAmt)) | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7841 | return SDValue(); | 
| Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7842 |  | 
|  | 7843 | unsigned NewIntNo = 0; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7844 | EVT ShAmtVT = MVT::v4i32; | 
| Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7845 | switch (IntNo) { | 
|  | 7846 | case Intrinsic::x86_sse2_pslli_w: | 
|  | 7847 | NewIntNo = Intrinsic::x86_sse2_psll_w; | 
|  | 7848 | break; | 
|  | 7849 | case Intrinsic::x86_sse2_pslli_d: | 
|  | 7850 | NewIntNo = Intrinsic::x86_sse2_psll_d; | 
|  | 7851 | break; | 
|  | 7852 | case Intrinsic::x86_sse2_pslli_q: | 
|  | 7853 | NewIntNo = Intrinsic::x86_sse2_psll_q; | 
|  | 7854 | break; | 
|  | 7855 | case Intrinsic::x86_sse2_psrli_w: | 
|  | 7856 | NewIntNo = Intrinsic::x86_sse2_psrl_w; | 
|  | 7857 | break; | 
|  | 7858 | case Intrinsic::x86_sse2_psrli_d: | 
|  | 7859 | NewIntNo = Intrinsic::x86_sse2_psrl_d; | 
|  | 7860 | break; | 
|  | 7861 | case Intrinsic::x86_sse2_psrli_q: | 
|  | 7862 | NewIntNo = Intrinsic::x86_sse2_psrl_q; | 
|  | 7863 | break; | 
|  | 7864 | case Intrinsic::x86_sse2_psrai_w: | 
|  | 7865 | NewIntNo = Intrinsic::x86_sse2_psra_w; | 
|  | 7866 | break; | 
|  | 7867 | case Intrinsic::x86_sse2_psrai_d: | 
|  | 7868 | NewIntNo = Intrinsic::x86_sse2_psra_d; | 
|  | 7869 | break; | 
|  | 7870 | default: { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7871 | ShAmtVT = MVT::v2i32; | 
| Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7872 | switch (IntNo) { | 
|  | 7873 | case Intrinsic::x86_mmx_pslli_w: | 
|  | 7874 | NewIntNo = Intrinsic::x86_mmx_psll_w; | 
|  | 7875 | break; | 
|  | 7876 | case Intrinsic::x86_mmx_pslli_d: | 
|  | 7877 | NewIntNo = Intrinsic::x86_mmx_psll_d; | 
|  | 7878 | break; | 
|  | 7879 | case Intrinsic::x86_mmx_pslli_q: | 
|  | 7880 | NewIntNo = Intrinsic::x86_mmx_psll_q; | 
|  | 7881 | break; | 
|  | 7882 | case Intrinsic::x86_mmx_psrli_w: | 
|  | 7883 | NewIntNo = Intrinsic::x86_mmx_psrl_w; | 
|  | 7884 | break; | 
|  | 7885 | case Intrinsic::x86_mmx_psrli_d: | 
|  | 7886 | NewIntNo = Intrinsic::x86_mmx_psrl_d; | 
|  | 7887 | break; | 
|  | 7888 | case Intrinsic::x86_mmx_psrli_q: | 
|  | 7889 | NewIntNo = Intrinsic::x86_mmx_psrl_q; | 
|  | 7890 | break; | 
|  | 7891 | case Intrinsic::x86_mmx_psrai_w: | 
|  | 7892 | NewIntNo = Intrinsic::x86_mmx_psra_w; | 
|  | 7893 | break; | 
|  | 7894 | case Intrinsic::x86_mmx_psrai_d: | 
|  | 7895 | NewIntNo = Intrinsic::x86_mmx_psra_d; | 
|  | 7896 | break; | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 7897 | default: llvm_unreachable("Impossible intrinsic");  // Can't reach here. | 
| Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7898 | } | 
|  | 7899 | break; | 
|  | 7900 | } | 
|  | 7901 | } | 
| Mon P Wang | efa4220 | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 7902 |  | 
|  | 7903 | // The vector shift intrinsics with scalars uses 32b shift amounts but | 
|  | 7904 | // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits | 
|  | 7905 | // to be zero. | 
|  | 7906 | SDValue ShOps[4]; | 
|  | 7907 | ShOps[0] = ShAmt; | 
|  | 7908 | ShOps[1] = DAG.getConstant(0, MVT::i32); | 
|  | 7909 | if (ShAmtVT == MVT::v4i32) { | 
|  | 7910 | ShOps[2] = DAG.getUNDEF(MVT::i32); | 
|  | 7911 | ShOps[3] = DAG.getUNDEF(MVT::i32); | 
|  | 7912 | ShAmt =  DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4); | 
|  | 7913 | } else { | 
|  | 7914 | ShAmt =  DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2); | 
| Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 7915 | // FIXME this must be lowered to get rid of the invalid type. | 
| Mon P Wang | efa4220 | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 7916 | } | 
|  | 7917 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7918 | EVT VT = Op.getValueType(); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 7919 | ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7920 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7921 | DAG.getConstant(NewIntNo, MVT::i32), | 
| Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7922 | Op.getOperand(1), ShAmt); | 
|  | 7923 | } | 
| Evan Cheng | 38bcbaf | 2005-12-23 07:31:11 +0000 | [diff] [blame] | 7924 | } | 
| Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 7925 | } | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 7926 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7927 | SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, | 
|  | 7928 | SelectionDAG &DAG) const { | 
| Evan Cheng | 2457f2c | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 7929 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | 
|  | 7930 | MFI->setReturnAddressIsTaken(true); | 
|  | 7931 |  | 
| Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 7932 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7933 | DebugLoc dl = Op.getDebugLoc(); | 
| Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 7934 |  | 
|  | 7935 | if (Depth > 0) { | 
|  | 7936 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); | 
|  | 7937 | SDValue Offset = | 
|  | 7938 | DAG.getConstant(TD->getPointerSize(), | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7939 | Subtarget->is64Bit() ? MVT::i64 : MVT::i32); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7940 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7941 | DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7942 | FrameAddr, Offset), | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 7943 | MachinePointerInfo(), false, false, 0); | 
| Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 7944 | } | 
|  | 7945 |  | 
|  | 7946 | // Just load the return address. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7947 | SDValue RetAddrFI = getReturnAddressFrameIndex(DAG); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7948 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 7949 | RetAddrFI, MachinePointerInfo(), false, false, 0); | 
| Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 7950 | } | 
|  | 7951 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7952 | SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const { | 
| Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7953 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | 
|  | 7954 | MFI->setFrameAddressIsTaken(true); | 
| Evan Cheng | 2457f2c | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 7955 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7956 | EVT VT = Op.getValueType(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7957 | DebugLoc dl = Op.getDebugLoc();  // FIXME probably not meaningful | 
| Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7958 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
|  | 7959 | unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP; | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7960 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT); | 
| Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7961 | while (Depth--) | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 7962 | FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, | 
|  | 7963 | MachinePointerInfo(), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7964 | false, false, 0); | 
| Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7965 | return FrameAddr; | 
| Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 7966 | } | 
|  | 7967 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7968 | SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7969 | SelectionDAG &DAG) const { | 
| Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 7970 | return DAG.getIntPtrConstant(2*TD->getPointerSize()); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 7971 | } | 
|  | 7972 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7973 | SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const { | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 7974 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7975 | SDValue Chain     = Op.getOperand(0); | 
|  | 7976 | SDValue Offset    = Op.getOperand(1); | 
|  | 7977 | SDValue Handler   = Op.getOperand(2); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7978 | DebugLoc dl       = Op.getDebugLoc(); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 7979 |  | 
| Dan Gohman | d881627 | 2010-08-11 18:14:00 +0000 | [diff] [blame] | 7980 | SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl, | 
|  | 7981 | Subtarget->is64Bit() ? X86::RBP : X86::EBP, | 
|  | 7982 | getPointerTy()); | 
| Anton Korobeynikov | b84c167 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 7983 | unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 7984 |  | 
| Dan Gohman | d881627 | 2010-08-11 18:14:00 +0000 | [diff] [blame] | 7985 | SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame, | 
|  | 7986 | DAG.getIntPtrConstant(TD->getPointerSize())); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7987 | StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset); | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 7988 | Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(), | 
|  | 7989 | false, false, 0); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7990 | Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr); | 
| Anton Korobeynikov | b84c167 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 7991 | MF.getRegInfo().addLiveOut(StoreAddrReg); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 7992 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7993 | return DAG.getNode(X86ISD::EH_RETURN, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7994 | MVT::Other, | 
| Anton Korobeynikov | b84c167 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 7995 | Chain, DAG.getRegister(StoreAddrReg, getPointerTy())); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 7996 | } | 
|  | 7997 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7998 | SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7999 | SelectionDAG &DAG) const { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8000 | SDValue Root = Op.getOperand(0); | 
|  | 8001 | SDValue Trmp = Op.getOperand(1); // trampoline | 
|  | 8002 | SDValue FPtr = Op.getOperand(2); // nested function | 
|  | 8003 | SDValue Nest = Op.getOperand(3); // 'nest' parameter value | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 8004 | DebugLoc dl  = Op.getDebugLoc(); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8005 |  | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 8006 | const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8007 |  | 
|  | 8008 | if (Subtarget->is64Bit()) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8009 | SDValue OutChains[6]; | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8010 |  | 
|  | 8011 | // Large code-model. | 
| Chris Lattner | a62fe66 | 2010-02-05 19:20:30 +0000 | [diff] [blame] | 8012 | const unsigned char JMP64r  = 0xFF; // 64-bit jmp through register opcode. | 
|  | 8013 | const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode. | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8014 |  | 
| Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 8015 | const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10); | 
|  | 8016 | const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11); | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8017 |  | 
|  | 8018 | const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix | 
|  | 8019 |  | 
|  | 8020 | // Load the pointer to the nested function into R11. | 
|  | 8021 | unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11 | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8022 | SDValue Addr = Trmp; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8023 | OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8024 | Addr, MachinePointerInfo(TrmpAddr), | 
|  | 8025 | false, false, 0); | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8026 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8027 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
|  | 8028 | DAG.getConstant(2, MVT::i64)); | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8029 | OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, | 
|  | 8030 | MachinePointerInfo(TrmpAddr, 2), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 8031 | false, false, 2); | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8032 |  | 
|  | 8033 | // Load the 'nest' parameter value into R10. | 
|  | 8034 | // R10 is specified in X86CallingConv.td | 
|  | 8035 | OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10 | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8036 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
|  | 8037 | DAG.getConstant(10, MVT::i64)); | 
|  | 8038 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8039 | Addr, MachinePointerInfo(TrmpAddr, 10), | 
|  | 8040 | false, false, 0); | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8041 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8042 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
|  | 8043 | DAG.getConstant(12, MVT::i64)); | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8044 | OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, | 
|  | 8045 | MachinePointerInfo(TrmpAddr, 12), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 8046 | false, false, 2); | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8047 |  | 
|  | 8048 | // Jump to the nested function. | 
|  | 8049 | OpCode = (JMP64r << 8) | REX_WB; // jmpq *... | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8050 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
|  | 8051 | DAG.getConstant(20, MVT::i64)); | 
|  | 8052 | OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8053 | Addr, MachinePointerInfo(TrmpAddr, 20), | 
|  | 8054 | false, false, 0); | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8055 |  | 
|  | 8056 | unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11 | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8057 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
|  | 8058 | DAG.getConstant(22, MVT::i64)); | 
|  | 8059 | OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr, | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8060 | MachinePointerInfo(TrmpAddr, 22), | 
|  | 8061 | false, false, 0); | 
| Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 8062 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8063 | SDValue Ops[] = | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8064 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) }; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8065 | return DAG.getMergeValues(Ops, 2, dl); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8066 | } else { | 
| Dan Gohman | bbfb9c5 | 2008-01-31 01:01:48 +0000 | [diff] [blame] | 8067 | const Function *Func = | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8068 | cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue()); | 
| Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 8069 | CallingConv::ID CC = Func->getCallingConv(); | 
| Duncan Sands | ee46574 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 8070 | unsigned NestReg; | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8071 |  | 
|  | 8072 | switch (CC) { | 
|  | 8073 | default: | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 8074 | llvm_unreachable("Unsupported calling convention"); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8075 | case CallingConv::C: | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8076 | case CallingConv::X86_StdCall: { | 
|  | 8077 | // Pass 'nest' parameter in ECX. | 
|  | 8078 | // Must be kept in sync with X86CallingConv.td | 
| Duncan Sands | ee46574 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 8079 | NestReg = X86::ECX; | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8080 |  | 
|  | 8081 | // Check that ECX wasn't needed by an 'inreg' parameter. | 
|  | 8082 | const FunctionType *FTy = Func->getFunctionType(); | 
| Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 8083 | const AttrListPtr &Attrs = Func->getAttributes(); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8084 |  | 
| Chris Lattner | 58d7491 | 2008-03-12 17:45:29 +0000 | [diff] [blame] | 8085 | if (!Attrs.isEmpty() && !Func->isVarArg()) { | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8086 | unsigned InRegCount = 0; | 
|  | 8087 | unsigned Idx = 1; | 
|  | 8088 |  | 
|  | 8089 | for (FunctionType::param_iterator I = FTy->param_begin(), | 
|  | 8090 | E = FTy->param_end(); I != E; ++I, ++Idx) | 
| Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 8091 | if (Attrs.paramHasAttr(Idx, Attribute::InReg)) | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8092 | // FIXME: should only count parameters that are lowered to integers. | 
| Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 8093 | InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32; | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8094 |  | 
|  | 8095 | if (InRegCount > 2) { | 
| Eric Christopher | 90eb402 | 2010-07-22 00:26:08 +0000 | [diff] [blame] | 8096 | report_fatal_error("Nest register in use - reduce number of inreg" | 
|  | 8097 | " parameters!"); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8098 | } | 
|  | 8099 | } | 
|  | 8100 | break; | 
|  | 8101 | } | 
|  | 8102 | case CallingConv::X86_FastCall: | 
| Anton Korobeynikov | ded05e3 | 2010-05-16 09:08:45 +0000 | [diff] [blame] | 8103 | case CallingConv::X86_ThisCall: | 
| Duncan Sands | bf53c29 | 2008-09-10 13:22:10 +0000 | [diff] [blame] | 8104 | case CallingConv::Fast: | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8105 | // Pass 'nest' parameter in EAX. | 
|  | 8106 | // Must be kept in sync with X86CallingConv.td | 
| Duncan Sands | ee46574 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 8107 | NestReg = X86::EAX; | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8108 | break; | 
|  | 8109 | } | 
|  | 8110 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8111 | SDValue OutChains[4]; | 
|  | 8112 | SDValue Addr, Disp; | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8113 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8114 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, | 
|  | 8115 | DAG.getConstant(10, MVT::i32)); | 
|  | 8116 | Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8117 |  | 
| Chris Lattner | a62fe66 | 2010-02-05 19:20:30 +0000 | [diff] [blame] | 8118 | // This is storing the opcode for MOV32ri. | 
|  | 8119 | const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte. | 
| Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 8120 | const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8121 | OutChains[0] = DAG.getStore(Root, dl, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8122 | DAG.getConstant(MOV32ri|N86Reg, MVT::i8), | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8123 | Trmp, MachinePointerInfo(TrmpAddr), | 
|  | 8124 | false, false, 0); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8125 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8126 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, | 
|  | 8127 | DAG.getConstant(1, MVT::i32)); | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8128 | OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, | 
|  | 8129 | MachinePointerInfo(TrmpAddr, 1), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 8130 | false, false, 1); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8131 |  | 
| Chris Lattner | a62fe66 | 2010-02-05 19:20:30 +0000 | [diff] [blame] | 8132 | const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8133 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, | 
|  | 8134 | DAG.getConstant(5, MVT::i32)); | 
|  | 8135 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr, | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8136 | MachinePointerInfo(TrmpAddr, 5), | 
|  | 8137 | false, false, 1); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8138 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8139 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, | 
|  | 8140 | DAG.getConstant(6, MVT::i32)); | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 8141 | OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, | 
|  | 8142 | MachinePointerInfo(TrmpAddr, 6), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 8143 | false, false, 1); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8144 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8145 | SDValue Ops[] = | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8146 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) }; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8147 | return DAG.getMergeValues(Ops, 2, dl); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8148 | } | 
|  | 8149 | } | 
|  | 8150 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8151 | SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, | 
|  | 8152 | SelectionDAG &DAG) const { | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8153 | /* | 
|  | 8154 | The rounding mode is in bits 11:10 of FPSR, and has the following | 
|  | 8155 | settings: | 
|  | 8156 | 00 Round to nearest | 
|  | 8157 | 01 Round to -inf | 
|  | 8158 | 10 Round to +inf | 
|  | 8159 | 11 Round to 0 | 
|  | 8160 |  | 
|  | 8161 | FLT_ROUNDS, on the other hand, expects the following: | 
|  | 8162 | -1 Undefined | 
|  | 8163 | 0 Round to 0 | 
|  | 8164 | 1 Round to nearest | 
|  | 8165 | 2 Round to +inf | 
|  | 8166 | 3 Round to -inf | 
|  | 8167 |  | 
|  | 8168 | To perform the conversion, we do: | 
|  | 8169 | (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3) | 
|  | 8170 | */ | 
|  | 8171 |  | 
|  | 8172 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 8173 | const TargetMachine &TM = MF.getTarget(); | 
|  | 8174 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); | 
|  | 8175 | unsigned StackAlignment = TFI.getStackAlignment(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8176 | EVT VT = Op.getValueType(); | 
| Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8177 | DebugLoc DL = Op.getDebugLoc(); | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8178 |  | 
|  | 8179 | // Save FP Control Word to stack slot | 
| David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 8180 | int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8181 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8182 |  | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8183 |  | 
| Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8184 | MachineMemOperand *MMO = | 
|  | 8185 | MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI), | 
|  | 8186 | MachineMemOperand::MOStore, 2, 2); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8187 |  | 
| Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8188 | SDValue Ops[] = { DAG.getEntryNode(), StackSlot }; | 
|  | 8189 | SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL, | 
|  | 8190 | DAG.getVTList(MVT::Other), | 
|  | 8191 | Ops, 2, MVT::i16, MMO); | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8192 |  | 
|  | 8193 | // Load FP Control Word from stack slot | 
| Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8194 | SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot, | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 8195 | MachinePointerInfo(), false, false, 0); | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8196 |  | 
|  | 8197 | // Transform as necessary | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8198 | SDValue CWD1 = | 
| Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8199 | DAG.getNode(ISD::SRL, DL, MVT::i16, | 
|  | 8200 | DAG.getNode(ISD::AND, DL, MVT::i16, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8201 | CWD, DAG.getConstant(0x800, MVT::i16)), | 
|  | 8202 | DAG.getConstant(11, MVT::i8)); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8203 | SDValue CWD2 = | 
| Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8204 | DAG.getNode(ISD::SRL, DL, MVT::i16, | 
|  | 8205 | DAG.getNode(ISD::AND, DL, MVT::i16, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8206 | CWD, DAG.getConstant(0x400, MVT::i16)), | 
|  | 8207 | DAG.getConstant(9, MVT::i8)); | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8208 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8209 | SDValue RetVal = | 
| Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8210 | DAG.getNode(ISD::AND, DL, MVT::i16, | 
|  | 8211 | DAG.getNode(ISD::ADD, DL, MVT::i16, | 
|  | 8212 | DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2), | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8213 | DAG.getConstant(1, MVT::i16)), | 
|  | 8214 | DAG.getConstant(3, MVT::i16)); | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8215 |  | 
|  | 8216 |  | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8217 | return DAG.getNode((VT.getSizeInBits() < 16 ? | 
| Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 8218 | ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal); | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8219 | } | 
|  | 8220 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8221 | SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8222 | EVT VT = Op.getValueType(); | 
|  | 8223 | EVT OpVT = VT; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8224 | unsigned NumBits = VT.getSizeInBits(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 8225 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8226 |  | 
|  | 8227 | Op = Op.getOperand(0); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8228 | if (VT == MVT::i8) { | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8229 | // Zero extend to i32 since there is not an i8 bsr. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8230 | OpVT = MVT::i32; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8231 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8232 | } | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8233 |  | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8234 | // Issue a bsr (scan bits in reverse) which also sets EFLAGS. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8235 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8236 | Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op); | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8237 |  | 
|  | 8238 | // If src is zero (i.e. bsr sets ZF), returns NumBits. | 
| Benjamin Kramer | 7f1a560 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 8239 | SDValue Ops[] = { | 
|  | 8240 | Op, | 
|  | 8241 | DAG.getConstant(NumBits+NumBits-1, OpVT), | 
|  | 8242 | DAG.getConstant(X86::COND_E, MVT::i8), | 
|  | 8243 | Op.getValue(1) | 
|  | 8244 | }; | 
|  | 8245 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops)); | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8246 |  | 
|  | 8247 | // Finally xor with NumBits-1. | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8248 | Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT)); | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8249 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8250 | if (VT == MVT::i8) | 
|  | 8251 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8252 | return Op; | 
|  | 8253 | } | 
|  | 8254 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8255 | SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8256 | EVT VT = Op.getValueType(); | 
|  | 8257 | EVT OpVT = VT; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8258 | unsigned NumBits = VT.getSizeInBits(); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 8259 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8260 |  | 
|  | 8261 | Op = Op.getOperand(0); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8262 | if (VT == MVT::i8) { | 
|  | 8263 | OpVT = MVT::i32; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8264 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8265 | } | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8266 |  | 
|  | 8267 | // Issue a bsf (scan bits forward) which also sets EFLAGS. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8268 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8269 | Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op); | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8270 |  | 
|  | 8271 | // If src is zero (i.e. bsf sets ZF), returns NumBits. | 
| Benjamin Kramer | 7f1a560 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 8272 | SDValue Ops[] = { | 
|  | 8273 | Op, | 
|  | 8274 | DAG.getConstant(NumBits, OpVT), | 
|  | 8275 | DAG.getConstant(X86::COND_E, MVT::i8), | 
|  | 8276 | Op.getValue(1) | 
|  | 8277 | }; | 
|  | 8278 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops)); | 
| Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 8279 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8280 | if (VT == MVT::i8) | 
|  | 8281 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8282 | return Op; | 
|  | 8283 | } | 
|  | 8284 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8285 | SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8286 | EVT VT = Op.getValueType(); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8287 | assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply"); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 8288 | DebugLoc dl = Op.getDebugLoc(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8289 |  | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 8290 | //  ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32); | 
|  | 8291 | //  ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32); | 
|  | 8292 | //  ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b ); | 
|  | 8293 | //  ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi ); | 
|  | 8294 | //  ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b ); | 
|  | 8295 | // | 
|  | 8296 | //  AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 ); | 
|  | 8297 | //  AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 ); | 
|  | 8298 | //  return AloBlo + AloBhi + AhiBlo; | 
|  | 8299 |  | 
|  | 8300 | SDValue A = Op.getOperand(0); | 
|  | 8301 | SDValue B = Op.getOperand(1); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8302 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8303 | SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8304 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), | 
|  | 8305 | A, DAG.getConstant(32, MVT::i32)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8306 | SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8307 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), | 
|  | 8308 | B, DAG.getConstant(32, MVT::i32)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8309 | SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8310 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 8311 | A, B); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8312 | SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8313 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 8314 | A, Bhi); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8315 | SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8316 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 8317 | Ahi, B); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8318 | AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8319 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), | 
|  | 8320 | AloBhi, DAG.getConstant(32, MVT::i32)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8321 | AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8322 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), | 
|  | 8323 | AhiBlo, DAG.getConstant(32, MVT::i32)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8324 | SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi); | 
|  | 8325 | Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo); | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 8326 | return Res; | 
|  | 8327 | } | 
|  | 8328 |  | 
| Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 8329 | SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const { | 
|  | 8330 | EVT VT = Op.getValueType(); | 
|  | 8331 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 8332 | SDValue R = Op.getOperand(0); | 
|  | 8333 |  | 
| Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 8334 | LLVMContext *Context = DAG.getContext(); | 
| Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 8335 |  | 
| Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8336 | assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later"); | 
|  | 8337 |  | 
|  | 8338 | if (VT == MVT::v4i32) { | 
|  | 8339 | Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
|  | 8340 | DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32), | 
|  | 8341 | Op.getOperand(1), DAG.getConstant(23, MVT::i32)); | 
|  | 8342 |  | 
|  | 8343 | ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U)); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8344 |  | 
| Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8345 | std::vector<Constant*> CV(4, CI); | 
|  | 8346 | Constant *C = ConstantVector::get(CV); | 
|  | 8347 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
|  | 8348 | SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 8349 | MachinePointerInfo::getConstantPool(), | 
| Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8350 | false, false, 16); | 
|  | 8351 |  | 
|  | 8352 | Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 8353 | Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op); | 
| Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8354 | Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op); | 
|  | 8355 | return DAG.getNode(ISD::MUL, dl, VT, Op, R); | 
|  | 8356 | } | 
|  | 8357 | if (VT == MVT::v16i8) { | 
|  | 8358 | // a = a << 5; | 
|  | 8359 | Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
|  | 8360 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), | 
|  | 8361 | Op.getOperand(1), DAG.getConstant(5, MVT::i32)); | 
|  | 8362 |  | 
|  | 8363 | ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15)); | 
|  | 8364 | ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63)); | 
|  | 8365 |  | 
|  | 8366 | std::vector<Constant*> CVM1(16, CM1); | 
|  | 8367 | std::vector<Constant*> CVM2(16, CM2); | 
|  | 8368 | Constant *C = ConstantVector::get(CVM1); | 
|  | 8369 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
|  | 8370 | SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 8371 | MachinePointerInfo::getConstantPool(), | 
| Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8372 | false, false, 16); | 
|  | 8373 |  | 
|  | 8374 | // r = pblendv(r, psllw(r & (char16)15, 4), a); | 
|  | 8375 | M = DAG.getNode(ISD::AND, dl, VT, R, M); | 
|  | 8376 | M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
|  | 8377 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M, | 
|  | 8378 | DAG.getConstant(4, MVT::i32)); | 
|  | 8379 | R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
|  | 8380 | DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32), | 
|  | 8381 | R, M, Op); | 
|  | 8382 | // a += a | 
|  | 8383 | Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8384 |  | 
| Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8385 | C = ConstantVector::get(CVM2); | 
|  | 8386 | CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
|  | 8387 | M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 8388 | MachinePointerInfo::getConstantPool(), | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 8389 | false, false, 16); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8390 |  | 
| Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8391 | // r = pblendv(r, psllw(r & (char16)63, 2), a); | 
|  | 8392 | M = DAG.getNode(ISD::AND, dl, VT, R, M); | 
|  | 8393 | M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
|  | 8394 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M, | 
|  | 8395 | DAG.getConstant(2, MVT::i32)); | 
|  | 8396 | R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
|  | 8397 | DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32), | 
|  | 8398 | R, M, Op); | 
|  | 8399 | // a += a | 
|  | 8400 | Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8401 |  | 
| Nate Begeman | 5140921 | 2010-07-28 00:21:48 +0000 | [diff] [blame] | 8402 | // return pblendv(r, r+r, a); | 
|  | 8403 | R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
|  | 8404 | DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32), | 
|  | 8405 | R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op); | 
|  | 8406 | return R; | 
|  | 8407 | } | 
|  | 8408 | return SDValue(); | 
| Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 8409 | } | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 8410 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8411 | SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const { | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8412 | // Lower the "add/sub/mul with overflow" instruction into a regular ins plus | 
|  | 8413 | // a "setcc" instruction that checks the overflow flag. The "brcond" lowering | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 8414 | // looks for this combo and may remove the "setcc" instruction if the "setcc" | 
|  | 8415 | // has only one use. | 
| Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 8416 | SDNode *N = Op.getNode(); | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 8417 | SDValue LHS = N->getOperand(0); | 
|  | 8418 | SDValue RHS = N->getOperand(1); | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8419 | unsigned BaseOp = 0; | 
|  | 8420 | unsigned Cond = 0; | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 8421 | DebugLoc dl = Op.getDebugLoc(); | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8422 |  | 
|  | 8423 | switch (Op.getOpcode()) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 8424 | default: llvm_unreachable("Unknown ovf instruction!"); | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8425 | case ISD::SADDO: | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 8426 | // A subtract of one will be selected as a INC. Note that INC doesn't | 
|  | 8427 | // set CF, so we can't do this for UADDO. | 
|  | 8428 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) | 
|  | 8429 | if (C->getAPIntValue() == 1) { | 
|  | 8430 | BaseOp = X86ISD::INC; | 
|  | 8431 | Cond = X86::COND_O; | 
|  | 8432 | break; | 
|  | 8433 | } | 
| Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 8434 | BaseOp = X86ISD::ADD; | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8435 | Cond = X86::COND_O; | 
|  | 8436 | break; | 
|  | 8437 | case ISD::UADDO: | 
| Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 8438 | BaseOp = X86ISD::ADD; | 
| Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 8439 | Cond = X86::COND_B; | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8440 | break; | 
|  | 8441 | case ISD::SSUBO: | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 8442 | // A subtract of one will be selected as a DEC. Note that DEC doesn't | 
|  | 8443 | // set CF, so we can't do this for USUBO. | 
|  | 8444 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) | 
|  | 8445 | if (C->getAPIntValue() == 1) { | 
|  | 8446 | BaseOp = X86ISD::DEC; | 
|  | 8447 | Cond = X86::COND_O; | 
|  | 8448 | break; | 
|  | 8449 | } | 
| Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 8450 | BaseOp = X86ISD::SUB; | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8451 | Cond = X86::COND_O; | 
|  | 8452 | break; | 
|  | 8453 | case ISD::USUBO: | 
| Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 8454 | BaseOp = X86ISD::SUB; | 
| Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 8455 | Cond = X86::COND_B; | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8456 | break; | 
|  | 8457 | case ISD::SMULO: | 
| Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 8458 | BaseOp = X86ISD::SMUL; | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8459 | Cond = X86::COND_O; | 
|  | 8460 | break; | 
|  | 8461 | case ISD::UMULO: | 
| Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 8462 | BaseOp = X86ISD::UMUL; | 
| Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 8463 | Cond = X86::COND_B; | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8464 | break; | 
|  | 8465 | } | 
| Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 8466 |  | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 8467 | // Also sets EFLAGS. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8468 | SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8469 | SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS); | 
| Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 8470 |  | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 8471 | SDValue SetCC = | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8472 | DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1), | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8473 | DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1)); | 
| Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 8474 |  | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 8475 | DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC); | 
|  | 8476 | return Sum; | 
| Bill Wendling | 41ea7e7 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 8477 | } | 
|  | 8478 |  | 
| Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 8479 | SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{ | 
|  | 8480 | DebugLoc dl = Op.getDebugLoc(); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8481 |  | 
| Eric Christopher | b6729dc | 2010-08-04 23:03:04 +0000 | [diff] [blame] | 8482 | if (!Subtarget->hasSSE2()) { | 
| Eric Christopher | c0b2a20 | 2010-08-14 21:51:50 +0000 | [diff] [blame] | 8483 | SDValue Chain = Op.getOperand(0); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8484 | SDValue Zero = DAG.getConstant(0, | 
| Eric Christopher | b6729dc | 2010-08-04 23:03:04 +0000 | [diff] [blame] | 8485 | Subtarget->is64Bit() ? MVT::i64 : MVT::i32); | 
| Eric Christopher | c0b2a20 | 2010-08-14 21:51:50 +0000 | [diff] [blame] | 8486 | SDValue Ops[] = { | 
|  | 8487 | DAG.getRegister(X86::ESP, MVT::i32), // Base | 
|  | 8488 | DAG.getTargetConstant(1, MVT::i8),   // Scale | 
|  | 8489 | DAG.getRegister(0, MVT::i32),        // Index | 
|  | 8490 | DAG.getTargetConstant(0, MVT::i32),  // Disp | 
|  | 8491 | DAG.getRegister(0, MVT::i32),        // Segment. | 
|  | 8492 | Zero, | 
|  | 8493 | Chain | 
|  | 8494 | }; | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8495 | SDNode *Res = | 
| Eric Christopher | c0b2a20 | 2010-08-14 21:51:50 +0000 | [diff] [blame] | 8496 | DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops, | 
|  | 8497 | array_lengthof(Ops)); | 
|  | 8498 | return SDValue(Res, 0); | 
| Eric Christopher | b6729dc | 2010-08-04 23:03:04 +0000 | [diff] [blame] | 8499 | } | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8500 |  | 
| Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 8501 | unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue(); | 
| Chris Lattner | 132929a | 2010-08-14 17:26:09 +0000 | [diff] [blame] | 8502 | if (!isDev) | 
| Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 8503 | return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0)); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8504 |  | 
| Chris Lattner | 132929a | 2010-08-14 17:26:09 +0000 | [diff] [blame] | 8505 | unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
|  | 8506 | unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue(); | 
|  | 8507 | unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue(); | 
|  | 8508 | unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue(); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8509 |  | 
| Chris Lattner | 132929a | 2010-08-14 17:26:09 +0000 | [diff] [blame] | 8510 | // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>; | 
|  | 8511 | if (!Op1 && !Op2 && !Op3 && Op4) | 
|  | 8512 | return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0)); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8513 |  | 
| Chris Lattner | 132929a | 2010-08-14 17:26:09 +0000 | [diff] [blame] | 8514 | // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>; | 
|  | 8515 | if (Op1 && !Op2 && !Op3 && !Op4) | 
|  | 8516 | return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0)); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8517 |  | 
|  | 8518 | // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)), | 
| Chris Lattner | 132929a | 2010-08-14 17:26:09 +0000 | [diff] [blame] | 8519 | //           (MFENCE)>; | 
|  | 8520 | return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0)); | 
| Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 8521 | } | 
|  | 8522 |  | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8523 | SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8524 | EVT T = Op.getValueType(); | 
| Chris Lattner | 93c4a5b | 2010-09-21 23:59:42 +0000 | [diff] [blame] | 8525 | DebugLoc DL = Op.getDebugLoc(); | 
| Andrew Lenharth | a76e2f0 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 8526 | unsigned Reg = 0; | 
|  | 8527 | unsigned size = 0; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8528 | switch(T.getSimpleVT().SimpleTy) { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8529 | default: | 
|  | 8530 | assert(false && "Invalid value type!"); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8531 | case MVT::i8:  Reg = X86::AL;  size = 1; break; | 
|  | 8532 | case MVT::i16: Reg = X86::AX;  size = 2; break; | 
|  | 8533 | case MVT::i32: Reg = X86::EAX; size = 4; break; | 
|  | 8534 | case MVT::i64: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8535 | assert(Subtarget->is64Bit() && "Node not type legal!"); | 
|  | 8536 | Reg = X86::RAX; size = 8; | 
| Andrew Lenharth | d19189e | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 8537 | break; | 
| Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 8538 | } | 
| Chris Lattner | 93c4a5b | 2010-09-21 23:59:42 +0000 | [diff] [blame] | 8539 | SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg, | 
| Dale Johannesen | d18a462 | 2008-09-11 03:12:59 +0000 | [diff] [blame] | 8540 | Op.getOperand(2), SDValue()); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8541 | SDValue Ops[] = { cpIn.getValue(0), | 
| Evan Cheng | 8a186ae | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 8542 | Op.getOperand(1), | 
|  | 8543 | Op.getOperand(3), | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8544 | DAG.getTargetConstant(size, MVT::i8), | 
| Evan Cheng | 8a186ae | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 8545 | cpIn.getValue(1) }; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8546 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Chris Lattner | 93c4a5b | 2010-09-21 23:59:42 +0000 | [diff] [blame] | 8547 | MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand(); | 
|  | 8548 | SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys, | 
|  | 8549 | Ops, 5, T, MMO); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8550 | SDValue cpOut = | 
| Chris Lattner | 93c4a5b | 2010-09-21 23:59:42 +0000 | [diff] [blame] | 8551 | DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1)); | 
| Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 8552 | return cpOut; | 
|  | 8553 | } | 
|  | 8554 |  | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8555 | SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8556 | SelectionDAG &DAG) const { | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8557 | assert(Subtarget->is64Bit() && "Result not type legalized?"); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8558 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8559 | SDValue TheChain = Op.getOperand(0); | 
| Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 8560 | DebugLoc dl = Op.getDebugLoc(); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8561 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8562 | SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1)); | 
|  | 8563 | SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8564 | rax.getValue(2)); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8565 | SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx, | 
|  | 8566 | DAG.getConstant(32, MVT::i8)); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8567 | SDValue Ops[] = { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8568 | DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp), | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8569 | rdx.getValue(1) | 
|  | 8570 | }; | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8571 | return DAG.getMergeValues(Ops, 2, dl); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8572 | } | 
|  | 8573 |  | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 8574 | SDValue X86TargetLowering::LowerBITCAST(SDValue Op, | 
| Dale Johannesen | 7d07b48 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 8575 | SelectionDAG &DAG) const { | 
|  | 8576 | EVT SrcVT = Op.getOperand(0).getValueType(); | 
|  | 8577 | EVT DstVT = Op.getValueType(); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8578 | assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() && | 
| Dale Johannesen | 7d07b48 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 8579 | Subtarget->hasMMX() && !DisableMMX) && | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 8580 | "Unexpected custom BITCAST"); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 8581 | assert((DstVT == MVT::i64 || | 
| Dale Johannesen | 7d07b48 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 8582 | (DstVT.isVector() && DstVT.getSizeInBits()==64)) && | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 8583 | "Unexpected custom BITCAST"); | 
| Dale Johannesen | 7d07b48 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 8584 | // i64 <=> MMX conversions are Legal. | 
|  | 8585 | if (SrcVT==MVT::i64 && DstVT.isVector()) | 
|  | 8586 | return Op; | 
|  | 8587 | if (DstVT==MVT::i64 && SrcVT.isVector()) | 
|  | 8588 | return Op; | 
| Dale Johannesen | e39859a | 2010-05-21 18:40:15 +0000 | [diff] [blame] | 8589 | // MMX <=> MMX conversions are Legal. | 
|  | 8590 | if (SrcVT.isVector() && DstVT.isVector()) | 
|  | 8591 | return Op; | 
| Dale Johannesen | 7d07b48 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 8592 | // All other conversions need to be expanded. | 
|  | 8593 | return SDValue(); | 
|  | 8594 | } | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8595 | SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const { | 
| Dale Johannesen | 71d1bf5 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 8596 | SDNode *Node = Op.getNode(); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8597 | DebugLoc dl = Node->getDebugLoc(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8598 | EVT T = Node->getValueType(0); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8599 | SDValue negOp = DAG.getNode(ISD::SUB, dl, T, | 
| Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 8600 | DAG.getConstant(0, T), Node->getOperand(2)); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8601 | return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl, | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8602 | cast<AtomicSDNode>(Node)->getMemoryVT(), | 
| Dale Johannesen | 71d1bf5 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 8603 | Node->getOperand(0), | 
|  | 8604 | Node->getOperand(1), negOp, | 
|  | 8605 | cast<AtomicSDNode>(Node)->getSrcValue(), | 
|  | 8606 | cast<AtomicSDNode>(Node)->getAlignment()); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8607 | } | 
|  | 8608 |  | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8609 | /// LowerOperation - Provide custom lowering hooks for some operations. | 
|  | 8610 | /// | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8611 | SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8612 | switch (Op.getOpcode()) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 8613 | default: llvm_unreachable("Should not custom lower this!"); | 
| Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 8614 | case ISD::MEMBARRIER:         return LowerMEMBARRIER(Op,DAG); | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8615 | case ISD::ATOMIC_CMP_SWAP:    return LowerCMP_SWAP(Op,DAG); | 
|  | 8616 | case ISD::ATOMIC_LOAD_SUB:    return LowerLOAD_SUB(Op,DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8617 | case ISD::BUILD_VECTOR:       return LowerBUILD_VECTOR(Op, DAG); | 
| Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 8618 | case ISD::CONCAT_VECTORS:     return LowerCONCAT_VECTORS(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8619 | case ISD::VECTOR_SHUFFLE:     return LowerVECTOR_SHUFFLE(Op, DAG); | 
|  | 8620 | case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG); | 
|  | 8621 | case ISD::INSERT_VECTOR_ELT:  return LowerINSERT_VECTOR_ELT(Op, DAG); | 
|  | 8622 | case ISD::SCALAR_TO_VECTOR:   return LowerSCALAR_TO_VECTOR(Op, DAG); | 
|  | 8623 | case ISD::ConstantPool:       return LowerConstantPool(Op, DAG); | 
|  | 8624 | case ISD::GlobalAddress:      return LowerGlobalAddress(Op, DAG); | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 8625 | case ISD::GlobalTLSAddress:   return LowerGlobalTLSAddress(Op, DAG); | 
| Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 8626 | case ISD::ExternalSymbol:     return LowerExternalSymbol(Op, DAG); | 
| Dan Gohman | f705adb | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 8627 | case ISD::BlockAddress:       return LowerBlockAddress(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8628 | case ISD::SHL_PARTS: | 
|  | 8629 | case ISD::SRA_PARTS: | 
|  | 8630 | case ISD::SRL_PARTS:          return LowerShift(Op, DAG); | 
|  | 8631 | case ISD::SINT_TO_FP:         return LowerSINT_TO_FP(Op, DAG); | 
| Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 8632 | case ISD::UINT_TO_FP:         return LowerUINT_TO_FP(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8633 | case ISD::FP_TO_SINT:         return LowerFP_TO_SINT(Op, DAG); | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 8634 | case ISD::FP_TO_UINT:         return LowerFP_TO_UINT(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8635 | case ISD::FABS:               return LowerFABS(Op, DAG); | 
|  | 8636 | case ISD::FNEG:               return LowerFNEG(Op, DAG); | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 8637 | case ISD::FCOPYSIGN:          return LowerFCOPYSIGN(Op, DAG); | 
| Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 8638 | case ISD::SETCC:              return LowerSETCC(Op, DAG); | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 8639 | case ISD::VSETCC:             return LowerVSETCC(Op, DAG); | 
| Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 8640 | case ISD::SELECT:             return LowerSELECT(Op, DAG); | 
|  | 8641 | case ISD::BRCOND:             return LowerBRCOND(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8642 | case ISD::JumpTable:          return LowerJumpTable(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8643 | case ISD::VASTART:            return LowerVASTART(Op, DAG); | 
| Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 8644 | case ISD::VAARG:              return LowerVAARG(Op, DAG); | 
| Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 8645 | case ISD::VACOPY:             return LowerVACOPY(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8646 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); | 
| Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 8647 | case ISD::RETURNADDR:         return LowerRETURNADDR(Op, DAG); | 
|  | 8648 | case ISD::FRAMEADDR:          return LowerFRAMEADDR(Op, DAG); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 8649 | case ISD::FRAME_TO_ARGS_OFFSET: | 
|  | 8650 | return LowerFRAME_TO_ARGS_OFFSET(Op, DAG); | 
| Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 8651 | case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG); | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 8652 | case ISD::EH_RETURN:          return LowerEH_RETURN(Op, DAG); | 
| Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 8653 | case ISD::TRAMPOLINE:         return LowerTRAMPOLINE(Op, DAG); | 
| Dan Gohman | 1a02486 | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 8654 | case ISD::FLT_ROUNDS_:        return LowerFLT_ROUNDS_(Op, DAG); | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8655 | case ISD::CTLZ:               return LowerCTLZ(Op, DAG); | 
|  | 8656 | case ISD::CTTZ:               return LowerCTTZ(Op, DAG); | 
| Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 8657 | case ISD::MUL:                return LowerMUL_V2I64(Op, DAG); | 
| Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 8658 | case ISD::SHL:                return LowerSHL(Op, DAG); | 
| Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 8659 | case ISD::SADDO: | 
|  | 8660 | case ISD::UADDO: | 
|  | 8661 | case ISD::SSUBO: | 
|  | 8662 | case ISD::USUBO: | 
|  | 8663 | case ISD::SMULO: | 
|  | 8664 | case ISD::UMULO:              return LowerXALUO(Op, DAG); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8665 | case ISD::READCYCLECOUNTER:   return LowerREADCYCLECOUNTER(Op, DAG); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 8666 | case ISD::BITCAST:            return LowerBITCAST(Op, DAG); | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8667 | } | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 8668 | } | 
|  | 8669 |  | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8670 | void X86TargetLowering:: | 
|  | 8671 | ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8672 | SelectionDAG &DAG, unsigned NewOp) const { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8673 | EVT T = Node->getValueType(0); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8674 | DebugLoc dl = Node->getDebugLoc(); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8675 | assert (T == MVT::i64 && "Only know how to expand i64 atomics"); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8676 |  | 
|  | 8677 | SDValue Chain = Node->getOperand(0); | 
|  | 8678 | SDValue In1 = Node->getOperand(1); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8679 | SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8680 | Node->getOperand(2), DAG.getIntPtrConstant(0)); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8681 | SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8682 | Node->getOperand(2), DAG.getIntPtrConstant(1)); | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8683 | SDValue Ops[] = { Chain, In1, In2L, In2H }; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8684 | SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other); | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8685 | SDValue Result = | 
|  | 8686 | DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64, | 
|  | 8687 | cast<MemSDNode>(Node)->getMemOperand()); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8688 | SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)}; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8689 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8690 | Results.push_back(Result.getValue(2)); | 
|  | 8691 | } | 
|  | 8692 |  | 
| Duncan Sands | 126d907 | 2008-07-04 11:47:58 +0000 | [diff] [blame] | 8693 | /// ReplaceNodeResults - Replace a node with an illegal result type | 
|  | 8694 | /// with a new node built out of custom code. | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8695 | void X86TargetLowering::ReplaceNodeResults(SDNode *N, | 
|  | 8696 | SmallVectorImpl<SDValue>&Results, | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 8697 | SelectionDAG &DAG) const { | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8698 | DebugLoc dl = N->getDebugLoc(); | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 8699 | switch (N->getOpcode()) { | 
| Duncan Sands | ed294c4 | 2008-10-20 15:56:33 +0000 | [diff] [blame] | 8700 | default: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8701 | assert(false && "Do not know how to custom type legalize this operation!"); | 
|  | 8702 | return; | 
|  | 8703 | case ISD::FP_TO_SINT: { | 
| Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 8704 | std::pair<SDValue,SDValue> Vals = | 
|  | 8705 | FP_TO_INTHelper(SDValue(N, 0), DAG, true); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8706 | SDValue FIST = Vals.first, StackSlot = Vals.second; | 
|  | 8707 | if (FIST.getNode() != 0) { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8708 | EVT VT = N->getValueType(0); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8709 | // Return a load from the stack slot. | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 8710 | Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, | 
|  | 8711 | MachinePointerInfo(), false, false, 0)); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8712 | } | 
|  | 8713 | return; | 
|  | 8714 | } | 
|  | 8715 | case ISD::READCYCLECOUNTER: { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8716 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8717 | SDValue TheChain = N->getOperand(0); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8718 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8719 | SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32, | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 8720 | rd.getValue(1)); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8721 | SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8722 | eax.getValue(2)); | 
|  | 8723 | // Use a buildpair to merge the two 32-bit values into a 64-bit one. | 
|  | 8724 | SDValue Ops[] = { eax, edx }; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8725 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2)); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8726 | Results.push_back(edx.getValue(1)); | 
|  | 8727 | return; | 
|  | 8728 | } | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8729 | case ISD::ATOMIC_CMP_SWAP: { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8730 | EVT T = N->getValueType(0); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8731 | assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap"); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8732 | SDValue cpInL, cpInH; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8733 | cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), | 
|  | 8734 | DAG.getConstant(0, MVT::i32)); | 
|  | 8735 | cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), | 
|  | 8736 | DAG.getConstant(1, MVT::i32)); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 8737 | cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue()); | 
|  | 8738 | cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8739 | cpInL.getValue(1)); | 
|  | 8740 | SDValue swapInL, swapInH; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8741 | swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), | 
|  | 8742 | DAG.getConstant(0, MVT::i32)); | 
|  | 8743 | swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), | 
|  | 8744 | DAG.getConstant(1, MVT::i32)); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 8745 | swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8746 | cpInH.getValue(1)); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 8747 | swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH, | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8748 | swapInL.getValue(1)); | 
|  | 8749 | SDValue Ops[] = { swapInH.getValue(0), | 
|  | 8750 | N->getOperand(1), | 
|  | 8751 | swapInH.getValue(1) }; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8752 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Andrew Trick | 1a2cf3b | 2010-10-11 19:02:04 +0000 | [diff] [blame] | 8753 | MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand(); | 
|  | 8754 | SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, | 
|  | 8755 | Ops, 3, T, MMO); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 8756 | SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8757 | MVT::i32, Result.getValue(1)); | 
| Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 8758 | SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8759 | MVT::i32, cpOutL.getValue(2)); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8760 | SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)}; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8761 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8762 | Results.push_back(cpOutH.getValue(1)); | 
|  | 8763 | return; | 
|  | 8764 | } | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8765 | case ISD::ATOMIC_LOAD_ADD: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8766 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG); | 
|  | 8767 | return; | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8768 | case ISD::ATOMIC_LOAD_AND: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8769 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG); | 
|  | 8770 | return; | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8771 | case ISD::ATOMIC_LOAD_NAND: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8772 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG); | 
|  | 8773 | return; | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8774 | case ISD::ATOMIC_LOAD_OR: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8775 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG); | 
|  | 8776 | return; | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8777 | case ISD::ATOMIC_LOAD_SUB: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8778 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG); | 
|  | 8779 | return; | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8780 | case ISD::ATOMIC_LOAD_XOR: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8781 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG); | 
|  | 8782 | return; | 
| Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 8783 | case ISD::ATOMIC_SWAP: | 
| Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 8784 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG); | 
|  | 8785 | return; | 
| Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 8786 | } | 
| Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 8787 | } | 
|  | 8788 |  | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 8789 | const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const { | 
|  | 8790 | switch (Opcode) { | 
|  | 8791 | default: return NULL; | 
| Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 8792 | case X86ISD::BSF:                return "X86ISD::BSF"; | 
|  | 8793 | case X86ISD::BSR:                return "X86ISD::BSR"; | 
| Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 8794 | case X86ISD::SHLD:               return "X86ISD::SHLD"; | 
|  | 8795 | case X86ISD::SHRD:               return "X86ISD::SHRD"; | 
| Evan Cheng | ef6ffb1 | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 8796 | case X86ISD::FAND:               return "X86ISD::FAND"; | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 8797 | case X86ISD::FOR:                return "X86ISD::FOR"; | 
| Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 8798 | case X86ISD::FXOR:               return "X86ISD::FXOR"; | 
| Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 8799 | case X86ISD::FSRL:               return "X86ISD::FSRL"; | 
| Evan Cheng | a3195e8 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 8800 | case X86ISD::FILD:               return "X86ISD::FILD"; | 
| Evan Cheng | e3de85b | 2006-02-04 02:20:30 +0000 | [diff] [blame] | 8801 | case X86ISD::FILD_FLAG:          return "X86ISD::FILD_FLAG"; | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 8802 | case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM"; | 
|  | 8803 | case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM"; | 
|  | 8804 | case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM"; | 
| Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 8805 | case X86ISD::FLD:                return "X86ISD::FLD"; | 
| Evan Cheng | d90eb7f | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 8806 | case X86ISD::FST:                return "X86ISD::FST"; | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 8807 | case X86ISD::CALL:               return "X86ISD::CALL"; | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 8808 | case X86ISD::RDTSC_DAG:          return "X86ISD::RDTSC_DAG"; | 
| Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 8809 | case X86ISD::BT:                 return "X86ISD::BT"; | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 8810 | case X86ISD::CMP:                return "X86ISD::CMP"; | 
| Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 8811 | case X86ISD::COMI:               return "X86ISD::COMI"; | 
|  | 8812 | case X86ISD::UCOMI:              return "X86ISD::UCOMI"; | 
| Evan Cheng | d5781fc | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 8813 | case X86ISD::SETCC:              return "X86ISD::SETCC"; | 
| Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 8814 | case X86ISD::SETCC_CARRY:        return "X86ISD::SETCC_CARRY"; | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 8815 | case X86ISD::CMOV:               return "X86ISD::CMOV"; | 
|  | 8816 | case X86ISD::BRCOND:             return "X86ISD::BRCOND"; | 
| Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 8817 | case X86ISD::RET_FLAG:           return "X86ISD::RET_FLAG"; | 
| Evan Cheng | 8df346b | 2006-03-04 01:12:00 +0000 | [diff] [blame] | 8818 | case X86ISD::REP_STOS:           return "X86ISD::REP_STOS"; | 
|  | 8819 | case X86ISD::REP_MOVS:           return "X86ISD::REP_MOVS"; | 
| Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 8820 | case X86ISD::GlobalBaseReg:      return "X86ISD::GlobalBaseReg"; | 
| Evan Cheng | 020d2e8 | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 8821 | case X86ISD::Wrapper:            return "X86ISD::Wrapper"; | 
| Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 8822 | case X86ISD::WrapperRIP:         return "X86ISD::WrapperRIP"; | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 8823 | case X86ISD::PEXTRB:             return "X86ISD::PEXTRB"; | 
| Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 8824 | case X86ISD::PEXTRW:             return "X86ISD::PEXTRW"; | 
| Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 8825 | case X86ISD::INSERTPS:           return "X86ISD::INSERTPS"; | 
|  | 8826 | case X86ISD::PINSRB:             return "X86ISD::PINSRB"; | 
| Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 8827 | case X86ISD::PINSRW:             return "X86ISD::PINSRW"; | 
| Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 8828 | case X86ISD::PSHUFB:             return "X86ISD::PSHUFB"; | 
| Evan Cheng | 8ca2932 | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 8829 | case X86ISD::FMAX:               return "X86ISD::FMAX"; | 
|  | 8830 | case X86ISD::FMIN:               return "X86ISD::FMIN"; | 
| Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 8831 | case X86ISD::FRSQRT:             return "X86ISD::FRSQRT"; | 
|  | 8832 | case X86ISD::FRCP:               return "X86ISD::FRCP"; | 
| Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 8833 | case X86ISD::TLSADDR:            return "X86ISD::TLSADDR"; | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 8834 | case X86ISD::TLSCALL:            return "X86ISD::TLSCALL"; | 
| Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 8835 | case X86ISD::EH_RETURN:          return "X86ISD::EH_RETURN"; | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 8836 | case X86ISD::TC_RETURN:          return "X86ISD::TC_RETURN"; | 
| Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 8837 | case X86ISD::FNSTCW16m:          return "X86ISD::FNSTCW16m"; | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8838 | case X86ISD::LCMPXCHG_DAG:       return "X86ISD::LCMPXCHG_DAG"; | 
|  | 8839 | case X86ISD::LCMPXCHG8_DAG:      return "X86ISD::LCMPXCHG8_DAG"; | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8840 | case X86ISD::ATOMADD64_DAG:      return "X86ISD::ATOMADD64_DAG"; | 
|  | 8841 | case X86ISD::ATOMSUB64_DAG:      return "X86ISD::ATOMSUB64_DAG"; | 
|  | 8842 | case X86ISD::ATOMOR64_DAG:       return "X86ISD::ATOMOR64_DAG"; | 
|  | 8843 | case X86ISD::ATOMXOR64_DAG:      return "X86ISD::ATOMXOR64_DAG"; | 
|  | 8844 | case X86ISD::ATOMAND64_DAG:      return "X86ISD::ATOMAND64_DAG"; | 
|  | 8845 | case X86ISD::ATOMNAND64_DAG:     return "X86ISD::ATOMNAND64_DAG"; | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 8846 | case X86ISD::VZEXT_MOVL:         return "X86ISD::VZEXT_MOVL"; | 
|  | 8847 | case X86ISD::VZEXT_LOAD:         return "X86ISD::VZEXT_LOAD"; | 
| Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 8848 | case X86ISD::VSHL:               return "X86ISD::VSHL"; | 
|  | 8849 | case X86ISD::VSRL:               return "X86ISD::VSRL"; | 
| Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 8850 | case X86ISD::CMPPD:              return "X86ISD::CMPPD"; | 
|  | 8851 | case X86ISD::CMPPS:              return "X86ISD::CMPPS"; | 
|  | 8852 | case X86ISD::PCMPEQB:            return "X86ISD::PCMPEQB"; | 
|  | 8853 | case X86ISD::PCMPEQW:            return "X86ISD::PCMPEQW"; | 
|  | 8854 | case X86ISD::PCMPEQD:            return "X86ISD::PCMPEQD"; | 
|  | 8855 | case X86ISD::PCMPEQQ:            return "X86ISD::PCMPEQQ"; | 
|  | 8856 | case X86ISD::PCMPGTB:            return "X86ISD::PCMPGTB"; | 
|  | 8857 | case X86ISD::PCMPGTW:            return "X86ISD::PCMPGTW"; | 
|  | 8858 | case X86ISD::PCMPGTD:            return "X86ISD::PCMPGTD"; | 
|  | 8859 | case X86ISD::PCMPGTQ:            return "X86ISD::PCMPGTQ"; | 
| Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 8860 | case X86ISD::ADD:                return "X86ISD::ADD"; | 
|  | 8861 | case X86ISD::SUB:                return "X86ISD::SUB"; | 
| Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 8862 | case X86ISD::SMUL:               return "X86ISD::SMUL"; | 
|  | 8863 | case X86ISD::UMUL:               return "X86ISD::UMUL"; | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 8864 | case X86ISD::INC:                return "X86ISD::INC"; | 
|  | 8865 | case X86ISD::DEC:                return "X86ISD::DEC"; | 
| Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 8866 | case X86ISD::OR:                 return "X86ISD::OR"; | 
|  | 8867 | case X86ISD::XOR:                return "X86ISD::XOR"; | 
|  | 8868 | case X86ISD::AND:                return "X86ISD::AND"; | 
| Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 8869 | case X86ISD::MUL_IMM:            return "X86ISD::MUL_IMM"; | 
| Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 8870 | case X86ISD::PTEST:              return "X86ISD::PTEST"; | 
| Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 8871 | case X86ISD::TESTP:              return "X86ISD::TESTP"; | 
| Bruno Cardoso Lopes | 3157ef1 | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 8872 | case X86ISD::PALIGN:             return "X86ISD::PALIGN"; | 
|  | 8873 | case X86ISD::PSHUFD:             return "X86ISD::PSHUFD"; | 
|  | 8874 | case X86ISD::PSHUFHW:            return "X86ISD::PSHUFHW"; | 
|  | 8875 | case X86ISD::PSHUFHW_LD:         return "X86ISD::PSHUFHW_LD"; | 
|  | 8876 | case X86ISD::PSHUFLW:            return "X86ISD::PSHUFLW"; | 
|  | 8877 | case X86ISD::PSHUFLW_LD:         return "X86ISD::PSHUFLW_LD"; | 
|  | 8878 | case X86ISD::SHUFPS:             return "X86ISD::SHUFPS"; | 
|  | 8879 | case X86ISD::SHUFPD:             return "X86ISD::SHUFPD"; | 
|  | 8880 | case X86ISD::MOVLHPS:            return "X86ISD::MOVLHPS"; | 
| Bruno Cardoso Lopes | 3157ef1 | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 8881 | case X86ISD::MOVLHPD:            return "X86ISD::MOVLHPD"; | 
| Bruno Cardoso Lopes | f2db5b4 | 2010-08-31 21:15:21 +0000 | [diff] [blame] | 8882 | case X86ISD::MOVHLPS:            return "X86ISD::MOVHLPS"; | 
| Bruno Cardoso Lopes | 3157ef1 | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 8883 | case X86ISD::MOVHLPD:            return "X86ISD::MOVHLPD"; | 
| Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 8884 | case X86ISD::MOVLPS:             return "X86ISD::MOVLPS"; | 
|  | 8885 | case X86ISD::MOVLPD:             return "X86ISD::MOVLPD"; | 
| Bruno Cardoso Lopes | 3157ef1 | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 8886 | case X86ISD::MOVDDUP:            return "X86ISD::MOVDDUP"; | 
|  | 8887 | case X86ISD::MOVSHDUP:           return "X86ISD::MOVSHDUP"; | 
|  | 8888 | case X86ISD::MOVSLDUP:           return "X86ISD::MOVSLDUP"; | 
|  | 8889 | case X86ISD::MOVSHDUP_LD:        return "X86ISD::MOVSHDUP_LD"; | 
|  | 8890 | case X86ISD::MOVSLDUP_LD:        return "X86ISD::MOVSLDUP_LD"; | 
|  | 8891 | case X86ISD::MOVSD:              return "X86ISD::MOVSD"; | 
|  | 8892 | case X86ISD::MOVSS:              return "X86ISD::MOVSS"; | 
|  | 8893 | case X86ISD::UNPCKLPS:           return "X86ISD::UNPCKLPS"; | 
|  | 8894 | case X86ISD::UNPCKLPD:           return "X86ISD::UNPCKLPD"; | 
|  | 8895 | case X86ISD::UNPCKHPS:           return "X86ISD::UNPCKHPS"; | 
|  | 8896 | case X86ISD::UNPCKHPD:           return "X86ISD::UNPCKHPD"; | 
|  | 8897 | case X86ISD::PUNPCKLBW:          return "X86ISD::PUNPCKLBW"; | 
|  | 8898 | case X86ISD::PUNPCKLWD:          return "X86ISD::PUNPCKLWD"; | 
|  | 8899 | case X86ISD::PUNPCKLDQ:          return "X86ISD::PUNPCKLDQ"; | 
|  | 8900 | case X86ISD::PUNPCKLQDQ:         return "X86ISD::PUNPCKLQDQ"; | 
|  | 8901 | case X86ISD::PUNPCKHBW:          return "X86ISD::PUNPCKHBW"; | 
|  | 8902 | case X86ISD::PUNPCKHWD:          return "X86ISD::PUNPCKHWD"; | 
|  | 8903 | case X86ISD::PUNPCKHDQ:          return "X86ISD::PUNPCKHDQ"; | 
|  | 8904 | case X86ISD::PUNPCKHQDQ:         return "X86ISD::PUNPCKHQDQ"; | 
| Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8905 | case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS"; | 
| Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 8906 | case X86ISD::VAARG_64:           return "X86ISD::VAARG_64"; | 
| Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 8907 | case X86ISD::WIN_ALLOCA:         return "X86ISD::WIN_ALLOCA"; | 
| Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 8908 | } | 
|  | 8909 | } | 
| Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 8910 |  | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 8911 | // isLegalAddressingMode - Return true if the addressing mode represented | 
|  | 8912 | // by AM is legal for this target, for a load/store of the specified type. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8913 | bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM, | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 8914 | const Type *Ty) const { | 
|  | 8915 | // X86 supports extremely general addressing modes. | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 8916 | CodeModel::Model M = getTargetMachine().getCodeModel(); | 
| Dan Gohman | 92b651f | 2010-08-24 15:55:12 +0000 | [diff] [blame] | 8917 | Reloc::Model R = getTargetMachine().getRelocationModel(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8918 |  | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 8919 | // X86 allows a sign-extended 32-bit immediate field as a displacement. | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 8920 | if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL)) | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 8921 | return false; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8922 |  | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 8923 | if (AM.BaseGV) { | 
| Chris Lattner | dfed413 | 2009-07-10 07:38:24 +0000 | [diff] [blame] | 8924 | unsigned GVFlags = | 
|  | 8925 | Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine()); | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 8926 |  | 
| Chris Lattner | dfed413 | 2009-07-10 07:38:24 +0000 | [diff] [blame] | 8927 | // If a reference to this global requires an extra load, we can't fold it. | 
|  | 8928 | if (isGlobalStubReference(GVFlags)) | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 8929 | return false; | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 8930 |  | 
| Chris Lattner | dfed413 | 2009-07-10 07:38:24 +0000 | [diff] [blame] | 8931 | // If BaseGV requires a register for the PIC base, we cannot also have a | 
|  | 8932 | // BaseReg specified. | 
|  | 8933 | if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags)) | 
| Dale Johannesen | 203af58 | 2008-12-05 21:47:27 +0000 | [diff] [blame] | 8934 | return false; | 
| Evan Cheng | 5278784 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 8935 |  | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 8936 | // If lower 4G is not available, then we must use rip-relative addressing. | 
| Dan Gohman | 92b651f | 2010-08-24 15:55:12 +0000 | [diff] [blame] | 8937 | if ((M != CodeModel::Small || R != Reloc::Static) && | 
|  | 8938 | Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1)) | 
| Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 8939 | return false; | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 8940 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8941 |  | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 8942 | switch (AM.Scale) { | 
|  | 8943 | case 0: | 
|  | 8944 | case 1: | 
|  | 8945 | case 2: | 
|  | 8946 | case 4: | 
|  | 8947 | case 8: | 
|  | 8948 | // These scales always work. | 
|  | 8949 | break; | 
|  | 8950 | case 3: | 
|  | 8951 | case 5: | 
|  | 8952 | case 9: | 
|  | 8953 | // These scales are formed with basereg+scalereg.  Only accept if there is | 
|  | 8954 | // no basereg yet. | 
|  | 8955 | if (AM.HasBaseReg) | 
|  | 8956 | return false; | 
|  | 8957 | break; | 
|  | 8958 | default:  // Other stuff never works. | 
|  | 8959 | return false; | 
|  | 8960 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8961 |  | 
| Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 8962 | return true; | 
|  | 8963 | } | 
|  | 8964 |  | 
|  | 8965 |  | 
| Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 8966 | bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const { | 
| Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 8967 | if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy()) | 
| Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 8968 | return false; | 
| Evan Cheng | e127a73 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 8969 | unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); | 
|  | 8970 | unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); | 
| Evan Cheng | 260e07e | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 8971 | if (NumBits1 <= NumBits2) | 
| Evan Cheng | e127a73 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 8972 | return false; | 
| Dan Gohman | 377fbc0 | 2010-02-25 03:04:36 +0000 | [diff] [blame] | 8973 | return true; | 
| Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 8974 | } | 
|  | 8975 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8976 | bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const { | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8977 | if (!VT1.isInteger() || !VT2.isInteger()) | 
| Evan Cheng | 3c3ddb3 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 8978 | return false; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8979 | unsigned NumBits1 = VT1.getSizeInBits(); | 
|  | 8980 | unsigned NumBits2 = VT2.getSizeInBits(); | 
| Evan Cheng | 260e07e | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 8981 | if (NumBits1 <= NumBits2) | 
| Evan Cheng | 3c3ddb3 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 8982 | return false; | 
| Dan Gohman | 377fbc0 | 2010-02-25 03:04:36 +0000 | [diff] [blame] | 8983 | return true; | 
| Evan Cheng | 3c3ddb3 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 8984 | } | 
| Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 8985 |  | 
| Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 8986 | bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const { | 
| Dan Gohman | 349ba49 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 8987 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. | 
| Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 8988 | return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit(); | 
| Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 8989 | } | 
|  | 8990 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8991 | bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const { | 
| Dan Gohman | 349ba49 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 8992 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8993 | return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit(); | 
| Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 8994 | } | 
|  | 8995 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8996 | bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const { | 
| Evan Cheng | 8b944d3 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 8997 | // i16 instructions are longer (0x66 prefix) and potentially slower. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 8998 | return !(VT1 == MVT::i32 && VT2 == MVT::i16); | 
| Evan Cheng | 8b944d3 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 8999 | } | 
|  | 9000 |  | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 9001 | /// isShuffleMaskLegal - Targets can use this to indicate that they only | 
|  | 9002 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. | 
|  | 9003 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask values | 
|  | 9004 | /// are assumed to be legal. | 
|  | 9005 | bool | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9006 | X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M, | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9007 | EVT VT) const { | 
| Eric Christopher | cff6f85 | 2010-04-15 01:40:20 +0000 | [diff] [blame] | 9008 | // Very little shuffling can be done for 64-bit vectors right now. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 9009 | if (VT.getSizeInBits() == 64) | 
| Eric Christopher | cff6f85 | 2010-04-15 01:40:20 +0000 | [diff] [blame] | 9010 | return isPALIGNRMask(M, VT, Subtarget->hasSSSE3()); | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 9011 |  | 
| Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 9012 | // FIXME: pshufb, blends, shifts. | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 9013 | return (VT.getVectorNumElements() == 2 || | 
|  | 9014 | ShuffleVectorSDNode::isSplatMask(&M[0], VT) || | 
|  | 9015 | isMOVLMask(M, VT) || | 
|  | 9016 | isSHUFPMask(M, VT) || | 
|  | 9017 | isPSHUFDMask(M, VT) || | 
|  | 9018 | isPSHUFHWMask(M, VT) || | 
|  | 9019 | isPSHUFLWMask(M, VT) || | 
| Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 9020 | isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) || | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 9021 | isUNPCKLMask(M, VT) || | 
|  | 9022 | isUNPCKHMask(M, VT) || | 
|  | 9023 | isUNPCKL_v_undef_Mask(M, VT) || | 
|  | 9024 | isUNPCKH_v_undef_Mask(M, VT)); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 9025 | } | 
|  | 9026 |  | 
| Dan Gohman | 7d8143f | 2008-04-09 20:09:42 +0000 | [diff] [blame] | 9027 | bool | 
| Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 9028 | X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask, | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9029 | EVT VT) const { | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 9030 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 9031 | // FIXME: This collection of masks seems suspect. | 
|  | 9032 | if (NumElts == 2) | 
|  | 9033 | return true; | 
|  | 9034 | if (NumElts == 4 && VT.getSizeInBits() == 128) { | 
|  | 9035 | return (isMOVLMask(Mask, VT)  || | 
|  | 9036 | isCommutedMOVLMask(Mask, VT, true) || | 
|  | 9037 | isSHUFPMask(Mask, VT) || | 
|  | 9038 | isCommutedSHUFPMask(Mask, VT)); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 9039 | } | 
|  | 9040 | return false; | 
|  | 9041 | } | 
|  | 9042 |  | 
|  | 9043 | //===----------------------------------------------------------------------===// | 
|  | 9044 | //                           X86 Scheduler Hooks | 
|  | 9045 | //===----------------------------------------------------------------------===// | 
|  | 9046 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9047 | // private utility function | 
|  | 9048 | MachineBasicBlock * | 
|  | 9049 | X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr, | 
|  | 9050 | MachineBasicBlock *MBB, | 
|  | 9051 | unsigned regOpc, | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 9052 | unsigned immOpc, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 9053 | unsigned LoadOpc, | 
|  | 9054 | unsigned CXchgOpc, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 9055 | unsigned notOpc, | 
|  | 9056 | unsigned EAXreg, | 
|  | 9057 | TargetRegisterClass *RC, | 
| Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 9058 | bool invSrc) const { | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9059 | // For the atomic bitwise operator, we generate | 
|  | 9060 | //   thisMBB: | 
|  | 9061 | //   newMBB: | 
| Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 9062 | //     ld  t1 = [bitinstr.addr] | 
|  | 9063 | //     op  t2 = t1, [bitinstr.val] | 
|  | 9064 | //     mov EAX = t1 | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9065 | //     lcs dest = [bitinstr.addr], t2  [EAX is implicit] | 
|  | 9066 | //     bz  newMBB | 
|  | 9067 | //     fallthrough -->nextMBB | 
|  | 9068 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 9069 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 9070 | MachineFunction::iterator MBBIter = MBB; | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9071 | ++MBBIter; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9072 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9073 | /// First build the CFG | 
|  | 9074 | MachineFunction *F = MBB->getParent(); | 
|  | 9075 | MachineBasicBlock *thisMBB = MBB; | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 9076 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 9077 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 9078 | F->insert(MBBIter, newMBB); | 
|  | 9079 | F->insert(MBBIter, nextMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9080 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9081 | // Transfer the remainder of thisMBB and its successor edges to nextMBB. | 
|  | 9082 | nextMBB->splice(nextMBB->begin(), thisMBB, | 
|  | 9083 | llvm::next(MachineBasicBlock::iterator(bInstr)), | 
|  | 9084 | thisMBB->end()); | 
|  | 9085 | nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9086 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9087 | // Update thisMBB to fall through to newMBB | 
|  | 9088 | thisMBB->addSuccessor(newMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9089 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9090 | // newMBB jumps to itself and fall through to nextMBB | 
|  | 9091 | newMBB->addSuccessor(nextMBB); | 
|  | 9092 | newMBB->addSuccessor(newMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9093 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9094 | // Insert instructions into newMBB based on incoming instruction | 
| Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9095 | assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 && | 
| Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 9096 | "unexpected number of operands"); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9097 | DebugLoc dl = bInstr->getDebugLoc(); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9098 | MachineOperand& destOper = bInstr->getOperand(0); | 
| Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9099 | MachineOperand* argOpers[2 + X86::AddrNumOperands]; | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9100 | int numArgs = bInstr->getNumOperands() - 1; | 
|  | 9101 | for (int i=0; i < numArgs; ++i) | 
|  | 9102 | argOpers[i] = &bInstr->getOperand(i+1); | 
|  | 9103 |  | 
|  | 9104 | // x86 address has 4 operands: base, index, scale, and displacement | 
| Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9105 | int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3] | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9106 | int valArgIndx = lastAddrIndx + 1; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9107 |  | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 9108 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9109 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9110 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 9111 | (*MIB).addOperand(*argOpers[i]); | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 9112 |  | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 9113 | unsigned tt = F->getRegInfo().createVirtualRegister(RC); | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 9114 | if (invSrc) { | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9115 | MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1); | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 9116 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9117 | else | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 9118 | tt = t1; | 
|  | 9119 |  | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 9120 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 9121 | assert((argOpers[valArgIndx]->isReg() || | 
|  | 9122 | argOpers[valArgIndx]->isImm()) && | 
| Dan Gohman | 014278e | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 9123 | "invalid operand"); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 9124 | if (argOpers[valArgIndx]->isReg()) | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9125 | MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9126 | else | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9127 | MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2); | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 9128 | MIB.addReg(tt); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9129 | (*MIB).addOperand(*argOpers[valArgIndx]); | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 9130 |  | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9131 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg); | 
| Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 9132 | MIB.addReg(t1); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9133 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9134 | MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc)); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9135 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 9136 | (*MIB).addOperand(*argOpers[i]); | 
|  | 9137 | MIB.addReg(t2); | 
| Mon P Wang | f595266 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 9138 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 9139 | (*MIB).setMemRefs(bInstr->memoperands_begin(), | 
|  | 9140 | bInstr->memoperands_end()); | 
| Mon P Wang | f595266 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 9141 |  | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9142 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg()); | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 9143 | MIB.addReg(EAXreg); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9144 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9145 | // insert branch | 
| Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 9146 | BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9147 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9148 | bInstr->eraseFromParent();   // The pseudo instruction is gone now. | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9149 | return nextMBB; | 
|  | 9150 | } | 
|  | 9151 |  | 
| Dale Johannesen | 1b54c7f | 2008-10-03 19:41:08 +0000 | [diff] [blame] | 9152 | // private utility function:  64 bit atomics on 32 bit host. | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9153 | MachineBasicBlock * | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9154 | X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr, | 
|  | 9155 | MachineBasicBlock *MBB, | 
|  | 9156 | unsigned regOpcL, | 
|  | 9157 | unsigned regOpcH, | 
|  | 9158 | unsigned immOpcL, | 
|  | 9159 | unsigned immOpcH, | 
| Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 9160 | bool invSrc) const { | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9161 | // For the atomic bitwise operator, we generate | 
|  | 9162 | //   thisMBB (instructions are in pairs, except cmpxchg8b) | 
|  | 9163 | //     ld t1,t2 = [bitinstr.addr] | 
|  | 9164 | //   newMBB: | 
|  | 9165 | //     out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4) | 
|  | 9166 | //     op  t5, t6 <- out1, out2, [bitinstr.val] | 
| Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 9167 | //      (for SWAP, substitute:  mov t5, t6 <- [bitinstr.val]) | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9168 | //     mov ECX, EBX <- t5, t6 | 
|  | 9169 | //     mov EAX, EDX <- t1, t2 | 
|  | 9170 | //     cmpxchg8b [bitinstr.addr]  [EAX, EDX, EBX, ECX implicit] | 
|  | 9171 | //     mov t3, t4 <- EAX, EDX | 
|  | 9172 | //     bz  newMBB | 
|  | 9173 | //     result in out1, out2 | 
|  | 9174 | //     fallthrough -->nextMBB | 
|  | 9175 |  | 
|  | 9176 | const TargetRegisterClass *RC = X86::GR32RegisterClass; | 
|  | 9177 | const unsigned LoadOpc = X86::MOV32rm; | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9178 | const unsigned NotOpc = X86::NOT32r; | 
|  | 9179 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 9180 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | 
|  | 9181 | MachineFunction::iterator MBBIter = MBB; | 
|  | 9182 | ++MBBIter; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9183 |  | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9184 | /// First build the CFG | 
|  | 9185 | MachineFunction *F = MBB->getParent(); | 
|  | 9186 | MachineBasicBlock *thisMBB = MBB; | 
|  | 9187 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 9188 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 9189 | F->insert(MBBIter, newMBB); | 
|  | 9190 | F->insert(MBBIter, nextMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9191 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9192 | // Transfer the remainder of thisMBB and its successor edges to nextMBB. | 
|  | 9193 | nextMBB->splice(nextMBB->begin(), thisMBB, | 
|  | 9194 | llvm::next(MachineBasicBlock::iterator(bInstr)), | 
|  | 9195 | thisMBB->end()); | 
|  | 9196 | nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9197 |  | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9198 | // Update thisMBB to fall through to newMBB | 
|  | 9199 | thisMBB->addSuccessor(newMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9200 |  | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9201 | // newMBB jumps to itself and fall through to nextMBB | 
|  | 9202 | newMBB->addSuccessor(nextMBB); | 
|  | 9203 | newMBB->addSuccessor(newMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9204 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9205 | DebugLoc dl = bInstr->getDebugLoc(); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9206 | // Insert instructions into newMBB based on incoming instruction | 
|  | 9207 | // There are 8 "real" operands plus 9 implicit def/uses, ignored here. | 
| Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9208 | assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 && | 
| Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 9209 | "unexpected number of operands"); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9210 | MachineOperand& dest1Oper = bInstr->getOperand(0); | 
|  | 9211 | MachineOperand& dest2Oper = bInstr->getOperand(1); | 
| Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9212 | MachineOperand* argOpers[2 + X86::AddrNumOperands]; | 
|  | 9213 | for (int i=0; i < 2 + X86::AddrNumOperands; ++i) { | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9214 | argOpers[i] = &bInstr->getOperand(i+2); | 
|  | 9215 |  | 
| Dan Gohman | 71ea4e5 | 2010-05-14 21:01:44 +0000 | [diff] [blame] | 9216 | // We use some of the operands multiple times, so conservatively just | 
|  | 9217 | // clear any kill flags that might be present. | 
|  | 9218 | if (argOpers[i]->isReg() && argOpers[i]->isUse()) | 
|  | 9219 | argOpers[i]->setIsKill(false); | 
|  | 9220 | } | 
|  | 9221 |  | 
| Evan Cheng | ad5b52f | 2010-01-08 19:14:57 +0000 | [diff] [blame] | 9222 | // x86 address has 5 operands: base, index, scale, displacement, and segment. | 
| Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9223 | int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3] | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9224 |  | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9225 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9226 | MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9227 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 9228 | (*MIB).addOperand(*argOpers[i]); | 
|  | 9229 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9230 | MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2); | 
| Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 9231 | // add 4 to displacement. | 
| Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 9232 | for (int i=0; i <= lastAddrIndx-2; ++i) | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9233 | (*MIB).addOperand(*argOpers[i]); | 
| Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 9234 | MachineOperand newOp3 = *(argOpers[3]); | 
|  | 9235 | if (newOp3.isImm()) | 
|  | 9236 | newOp3.setImm(newOp3.getImm()+4); | 
|  | 9237 | else | 
|  | 9238 | newOp3.setOffset(newOp3.getOffset()+4); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9239 | (*MIB).addOperand(newOp3); | 
| Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 9240 | (*MIB).addOperand(*argOpers[lastAddrIndx]); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9241 |  | 
|  | 9242 | // t3/4 are defined later, at the bottom of the loop | 
|  | 9243 | unsigned t3 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 9244 | unsigned t4 = F->getRegInfo().createVirtualRegister(RC); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9245 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg()) | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9246 | .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9247 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg()) | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9248 | .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB); | 
|  | 9249 |  | 
| Evan Cheng | 306b4ca | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 9250 | // The subsequent operations should be using the destination registers of | 
|  | 9251 | //the PHI instructions. | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9252 | if (invSrc) { | 
| Evan Cheng | 306b4ca | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 9253 | t1 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 9254 | t2 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 9255 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg()); | 
|  | 9256 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg()); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9257 | } else { | 
| Evan Cheng | 306b4ca | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 9258 | t1 = dest1Oper.getReg(); | 
|  | 9259 | t2 = dest2Oper.getReg(); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9260 | } | 
|  | 9261 |  | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9262 | int valArgIndx = lastAddrIndx + 1; | 
|  | 9263 | assert((argOpers[valArgIndx]->isReg() || | 
| Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 9264 | argOpers[valArgIndx]->isImm()) && | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9265 | "invalid operand"); | 
|  | 9266 | unsigned t5 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 9267 | unsigned t6 = F->getRegInfo().createVirtualRegister(RC); | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9268 | if (argOpers[valArgIndx]->isReg()) | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9269 | MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9270 | else | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9271 | MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5); | 
| Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 9272 | if (regOpcL != X86::MOV32rr) | 
| Evan Cheng | 306b4ca | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 9273 | MIB.addReg(t1); | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9274 | (*MIB).addOperand(*argOpers[valArgIndx]); | 
|  | 9275 | assert(argOpers[valArgIndx + 1]->isReg() == | 
| Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 9276 | argOpers[valArgIndx]->isReg()); | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9277 | assert(argOpers[valArgIndx + 1]->isImm() == | 
| Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 9278 | argOpers[valArgIndx]->isImm()); | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9279 | if (argOpers[valArgIndx + 1]->isReg()) | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9280 | MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9281 | else | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9282 | MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6); | 
| Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 9283 | if (regOpcH != X86::MOV32rr) | 
| Evan Cheng | 306b4ca | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 9284 | MIB.addReg(t2); | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9285 | (*MIB).addOperand(*argOpers[valArgIndx + 1]); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9286 |  | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9287 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9288 | MIB.addReg(t1); | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9289 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9290 | MIB.addReg(t2); | 
|  | 9291 |  | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9292 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9293 | MIB.addReg(t5); | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9294 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9295 | MIB.addReg(t6); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9296 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9297 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B)); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9298 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 9299 | (*MIB).addOperand(*argOpers[i]); | 
|  | 9300 |  | 
|  | 9301 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 9302 | (*MIB).setMemRefs(bInstr->memoperands_begin(), | 
|  | 9303 | bInstr->memoperands_end()); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9304 |  | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9305 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9306 | MIB.addReg(X86::EAX); | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9307 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9308 | MIB.addReg(X86::EDX); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9309 |  | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9310 | // insert branch | 
| Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 9311 | BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9312 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9313 | bInstr->eraseFromParent();   // The pseudo instruction is gone now. | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 9314 | return nextMBB; | 
|  | 9315 | } | 
|  | 9316 |  | 
|  | 9317 | // private utility function | 
|  | 9318 | MachineBasicBlock * | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9319 | X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr, | 
|  | 9320 | MachineBasicBlock *MBB, | 
| Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 9321 | unsigned cmovOpc) const { | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9322 | // For the atomic min/max operator, we generate | 
|  | 9323 | //   thisMBB: | 
|  | 9324 | //   newMBB: | 
| Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 9325 | //     ld t1 = [min/max.addr] | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9326 | //     mov t2 = [min/max.val] | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9327 | //     cmp  t1, t2 | 
|  | 9328 | //     cmov[cond] t2 = t1 | 
| Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 9329 | //     mov EAX = t1 | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9330 | //     lcs dest = [bitinstr.addr], t2  [EAX is implicit] | 
|  | 9331 | //     bz   newMBB | 
|  | 9332 | //     fallthrough -->nextMBB | 
|  | 9333 | // | 
|  | 9334 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 9335 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 9336 | MachineFunction::iterator MBBIter = MBB; | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9337 | ++MBBIter; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9338 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9339 | /// First build the CFG | 
|  | 9340 | MachineFunction *F = MBB->getParent(); | 
|  | 9341 | MachineBasicBlock *thisMBB = MBB; | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 9342 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 9343 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 9344 | F->insert(MBBIter, newMBB); | 
|  | 9345 | F->insert(MBBIter, nextMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9346 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9347 | // Transfer the remainder of thisMBB and its successor edges to nextMBB. | 
|  | 9348 | nextMBB->splice(nextMBB->begin(), thisMBB, | 
|  | 9349 | llvm::next(MachineBasicBlock::iterator(mInstr)), | 
|  | 9350 | thisMBB->end()); | 
|  | 9351 | nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9352 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9353 | // Update thisMBB to fall through to newMBB | 
|  | 9354 | thisMBB->addSuccessor(newMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9355 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9356 | // newMBB jumps to newMBB and fall through to nextMBB | 
|  | 9357 | newMBB->addSuccessor(nextMBB); | 
|  | 9358 | newMBB->addSuccessor(newMBB); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9359 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9360 | DebugLoc dl = mInstr->getDebugLoc(); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9361 | // Insert instructions into newMBB based on incoming instruction | 
| Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9362 | assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 && | 
| Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 9363 | "unexpected number of operands"); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9364 | MachineOperand& destOper = mInstr->getOperand(0); | 
| Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9365 | MachineOperand* argOpers[2 + X86::AddrNumOperands]; | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9366 | int numArgs = mInstr->getNumOperands() - 1; | 
|  | 9367 | for (int i=0; i < numArgs; ++i) | 
|  | 9368 | argOpers[i] = &mInstr->getOperand(i+1); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9369 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9370 | // x86 address has 4 operands: base, index, scale, and displacement | 
| Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 9371 | int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3] | 
| Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 9372 | int valArgIndx = lastAddrIndx + 1; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9373 |  | 
| Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 9374 | unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9375 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9376 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 9377 | (*MIB).addOperand(*argOpers[i]); | 
| Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 9378 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9379 | // We only support register and immediate values | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 9380 | assert((argOpers[valArgIndx]->isReg() || | 
|  | 9381 | argOpers[valArgIndx]->isImm()) && | 
| Dan Gohman | 014278e | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 9382 | "invalid operand"); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9383 |  | 
|  | 9384 | unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 9385 | if (argOpers[valArgIndx]->isReg()) | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9386 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9387 | else | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9388 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9389 | (*MIB).addOperand(*argOpers[valArgIndx]); | 
|  | 9390 |  | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9391 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX); | 
| Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 9392 | MIB.addReg(t1); | 
|  | 9393 |  | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9394 | MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr)); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9395 | MIB.addReg(t1); | 
|  | 9396 | MIB.addReg(t2); | 
|  | 9397 |  | 
|  | 9398 | // Generate movc | 
|  | 9399 | unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9400 | MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9401 | MIB.addReg(t2); | 
|  | 9402 | MIB.addReg(t1); | 
|  | 9403 |  | 
|  | 9404 | // Cmp and exchange if none has modified the memory location | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 9405 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32)); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9406 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 9407 | (*MIB).addOperand(*argOpers[i]); | 
|  | 9408 | MIB.addReg(t3); | 
| Mon P Wang | f595266 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 9409 | assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 9410 | (*MIB).setMemRefs(mInstr->memoperands_begin(), | 
|  | 9411 | mInstr->memoperands_end()); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9412 |  | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 9413 | MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg()); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9414 | MIB.addReg(X86::EAX); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9415 |  | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9416 | // insert branch | 
| Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 9417 | BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9418 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9419 | mInstr->eraseFromParent();   // The pseudo instruction is gone now. | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9420 | return nextMBB; | 
|  | 9421 | } | 
|  | 9422 |  | 
| Eric Christopher | f83a5de | 2009-08-27 18:08:16 +0000 | [diff] [blame] | 9423 | // FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8 | 
| Bruno Cardoso Lopes | 98f9856 | 2010-07-30 19:54:33 +0000 | [diff] [blame] | 9424 | // or XMM0_V32I8 in AVX all of this code can be replaced with that | 
|  | 9425 | // in the .td file. | 
| Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 9426 | MachineBasicBlock * | 
| Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9427 | X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB, | 
| Daniel Dunbar | a279bc3 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 9428 | unsigned numArgs, bool memArg) const { | 
| Bruno Cardoso Lopes | 98f9856 | 2010-07-30 19:54:33 +0000 | [diff] [blame] | 9429 | assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) && | 
|  | 9430 | "Target must have SSE4.2 or AVX features enabled"); | 
|  | 9431 |  | 
| Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9432 | DebugLoc dl = MI->getDebugLoc(); | 
|  | 9433 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
| Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9434 | unsigned Opc; | 
| Bruno Cardoso Lopes | 98f9856 | 2010-07-30 19:54:33 +0000 | [diff] [blame] | 9435 | if (!Subtarget->hasAVX()) { | 
|  | 9436 | if (memArg) | 
|  | 9437 | Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm; | 
|  | 9438 | else | 
|  | 9439 | Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr; | 
|  | 9440 | } else { | 
|  | 9441 | if (memArg) | 
|  | 9442 | Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm; | 
|  | 9443 | else | 
|  | 9444 | Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr; | 
|  | 9445 | } | 
| Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9446 |  | 
| Eric Christopher | 41c902f | 2010-11-30 08:20:21 +0000 | [diff] [blame] | 9447 | MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc)); | 
| Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9448 | for (unsigned i = 0; i < numArgs; ++i) { | 
|  | 9449 | MachineOperand &Op = MI->getOperand(i+1); | 
| Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9450 | if (!(Op.isReg() && Op.isImplicit())) | 
|  | 9451 | MIB.addOperand(Op); | 
|  | 9452 | } | 
| Eric Christopher | 41c902f | 2010-11-30 08:20:21 +0000 | [diff] [blame] | 9453 | BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg()) | 
| Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9454 | .addReg(X86::XMM0); | 
|  | 9455 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9456 | MI->eraseFromParent(); | 
| Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 9457 | return BB; | 
|  | 9458 | } | 
|  | 9459 |  | 
|  | 9460 | MachineBasicBlock * | 
| Eric Christopher | 228232b | 2010-11-30 07:20:12 +0000 | [diff] [blame] | 9461 | X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const { | 
| Eric Christopher | 228232b | 2010-11-30 07:20:12 +0000 | [diff] [blame] | 9462 | DebugLoc dl = MI->getDebugLoc(); | 
|  | 9463 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 9464 |  | 
|  | 9465 | // Address into RAX/EAX, other two args into ECX, EDX. | 
|  | 9466 | unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r; | 
|  | 9467 | unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX; | 
|  | 9468 | MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg); | 
|  | 9469 | for (int i = 0; i < X86::AddrNumOperands; ++i) | 
| Eric Christopher | 82be220 | 2010-11-30 08:10:28 +0000 | [diff] [blame] | 9470 | MIB.addOperand(MI->getOperand(i)); | 
| Eric Christopher | 228232b | 2010-11-30 07:20:12 +0000 | [diff] [blame] | 9471 |  | 
|  | 9472 | unsigned ValOps = X86::AddrNumOperands; | 
|  | 9473 | BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX) | 
|  | 9474 | .addReg(MI->getOperand(ValOps).getReg()); | 
|  | 9475 | BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX) | 
|  | 9476 | .addReg(MI->getOperand(ValOps+1).getReg()); | 
|  | 9477 |  | 
|  | 9478 | // The instruction doesn't actually take any operands though. | 
|  | 9479 | BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr)); | 
|  | 9480 |  | 
|  | 9481 | MI->eraseFromParent(); // The pseudo is gone now. | 
|  | 9482 | return BB; | 
|  | 9483 | } | 
|  | 9484 |  | 
|  | 9485 | MachineBasicBlock * | 
|  | 9486 | X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const { | 
| Eric Christopher | 228232b | 2010-11-30 07:20:12 +0000 | [diff] [blame] | 9487 | DebugLoc dl = MI->getDebugLoc(); | 
|  | 9488 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 9489 |  | 
|  | 9490 | // First arg in ECX, the second in EAX. | 
|  | 9491 | BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX) | 
|  | 9492 | .addReg(MI->getOperand(0).getReg()); | 
|  | 9493 | BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX) | 
|  | 9494 | .addReg(MI->getOperand(1).getReg()); | 
|  | 9495 |  | 
|  | 9496 | // The instruction doesn't actually take any operands though. | 
|  | 9497 | BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr)); | 
|  | 9498 |  | 
|  | 9499 | MI->eraseFromParent(); // The pseudo is gone now. | 
|  | 9500 | return BB; | 
|  | 9501 | } | 
|  | 9502 |  | 
|  | 9503 | MachineBasicBlock * | 
| Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 9504 | X86TargetLowering::EmitVAARG64WithCustomInserter( | 
|  | 9505 | MachineInstr *MI, | 
|  | 9506 | MachineBasicBlock *MBB) const { | 
|  | 9507 | // Emit va_arg instruction on X86-64. | 
|  | 9508 |  | 
|  | 9509 | // Operands to this pseudo-instruction: | 
|  | 9510 | // 0  ) Output        : destination address (reg) | 
|  | 9511 | // 1-5) Input         : va_list address (addr, i64mem) | 
|  | 9512 | // 6  ) ArgSize       : Size (in bytes) of vararg type | 
|  | 9513 | // 7  ) ArgMode       : 0=overflow only, 1=use gp_offset, 2=use fp_offset | 
|  | 9514 | // 8  ) Align         : Alignment of type | 
|  | 9515 | // 9  ) EFLAGS (implicit-def) | 
|  | 9516 |  | 
|  | 9517 | assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!"); | 
|  | 9518 | assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands"); | 
|  | 9519 |  | 
|  | 9520 | unsigned DestReg = MI->getOperand(0).getReg(); | 
|  | 9521 | MachineOperand &Base = MI->getOperand(1); | 
|  | 9522 | MachineOperand &Scale = MI->getOperand(2); | 
|  | 9523 | MachineOperand &Index = MI->getOperand(3); | 
|  | 9524 | MachineOperand &Disp = MI->getOperand(4); | 
|  | 9525 | MachineOperand &Segment = MI->getOperand(5); | 
|  | 9526 | unsigned ArgSize = MI->getOperand(6).getImm(); | 
|  | 9527 | unsigned ArgMode = MI->getOperand(7).getImm(); | 
|  | 9528 | unsigned Align = MI->getOperand(8).getImm(); | 
|  | 9529 |  | 
|  | 9530 | // Memory Reference | 
|  | 9531 | assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand"); | 
|  | 9532 | MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin(); | 
|  | 9533 | MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end(); | 
|  | 9534 |  | 
|  | 9535 | // Machine Information | 
|  | 9536 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 9537 | MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); | 
|  | 9538 | const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64); | 
|  | 9539 | const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32); | 
|  | 9540 | DebugLoc DL = MI->getDebugLoc(); | 
|  | 9541 |  | 
|  | 9542 | // struct va_list { | 
|  | 9543 | //   i32   gp_offset | 
|  | 9544 | //   i32   fp_offset | 
|  | 9545 | //   i64   overflow_area (address) | 
|  | 9546 | //   i64   reg_save_area (address) | 
|  | 9547 | // } | 
|  | 9548 | // sizeof(va_list) = 24 | 
|  | 9549 | // alignment(va_list) = 8 | 
|  | 9550 |  | 
|  | 9551 | unsigned TotalNumIntRegs = 6; | 
|  | 9552 | unsigned TotalNumXMMRegs = 8; | 
|  | 9553 | bool UseGPOffset = (ArgMode == 1); | 
|  | 9554 | bool UseFPOffset = (ArgMode == 2); | 
|  | 9555 | unsigned MaxOffset = TotalNumIntRegs * 8 + | 
|  | 9556 | (UseFPOffset ? TotalNumXMMRegs * 16 : 0); | 
|  | 9557 |  | 
|  | 9558 | /* Align ArgSize to a multiple of 8 */ | 
|  | 9559 | unsigned ArgSizeA8 = (ArgSize + 7) & ~7; | 
|  | 9560 | bool NeedsAlign = (Align > 8); | 
|  | 9561 |  | 
|  | 9562 | MachineBasicBlock *thisMBB = MBB; | 
|  | 9563 | MachineBasicBlock *overflowMBB; | 
|  | 9564 | MachineBasicBlock *offsetMBB; | 
|  | 9565 | MachineBasicBlock *endMBB; | 
|  | 9566 |  | 
|  | 9567 | unsigned OffsetDestReg = 0;    // Argument address computed by offsetMBB | 
|  | 9568 | unsigned OverflowDestReg = 0;  // Argument address computed by overflowMBB | 
|  | 9569 | unsigned OffsetReg = 0; | 
|  | 9570 |  | 
|  | 9571 | if (!UseGPOffset && !UseFPOffset) { | 
|  | 9572 | // If we only pull from the overflow region, we don't create a branch. | 
|  | 9573 | // We don't need to alter control flow. | 
|  | 9574 | OffsetDestReg = 0; // unused | 
|  | 9575 | OverflowDestReg = DestReg; | 
|  | 9576 |  | 
|  | 9577 | offsetMBB = NULL; | 
|  | 9578 | overflowMBB = thisMBB; | 
|  | 9579 | endMBB = thisMBB; | 
|  | 9580 | } else { | 
|  | 9581 | // First emit code to check if gp_offset (or fp_offset) is below the bound. | 
|  | 9582 | // If so, pull the argument from reg_save_area. (branch to offsetMBB) | 
|  | 9583 | // If not, pull from overflow_area. (branch to overflowMBB) | 
|  | 9584 | // | 
|  | 9585 | //       thisMBB | 
|  | 9586 | //         |     . | 
|  | 9587 | //         |        . | 
|  | 9588 | //     offsetMBB   overflowMBB | 
|  | 9589 | //         |        . | 
|  | 9590 | //         |     . | 
|  | 9591 | //        endMBB | 
|  | 9592 |  | 
|  | 9593 | // Registers for the PHI in endMBB | 
|  | 9594 | OffsetDestReg = MRI.createVirtualRegister(AddrRegClass); | 
|  | 9595 | OverflowDestReg = MRI.createVirtualRegister(AddrRegClass); | 
|  | 9596 |  | 
|  | 9597 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | 
|  | 9598 | MachineFunction *MF = MBB->getParent(); | 
|  | 9599 | overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB); | 
|  | 9600 | offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB); | 
|  | 9601 | endMBB = MF->CreateMachineBasicBlock(LLVM_BB); | 
|  | 9602 |  | 
|  | 9603 | MachineFunction::iterator MBBIter = MBB; | 
|  | 9604 | ++MBBIter; | 
|  | 9605 |  | 
|  | 9606 | // Insert the new basic blocks | 
|  | 9607 | MF->insert(MBBIter, offsetMBB); | 
|  | 9608 | MF->insert(MBBIter, overflowMBB); | 
|  | 9609 | MF->insert(MBBIter, endMBB); | 
|  | 9610 |  | 
|  | 9611 | // Transfer the remainder of MBB and its successor edges to endMBB. | 
|  | 9612 | endMBB->splice(endMBB->begin(), thisMBB, | 
|  | 9613 | llvm::next(MachineBasicBlock::iterator(MI)), | 
|  | 9614 | thisMBB->end()); | 
|  | 9615 | endMBB->transferSuccessorsAndUpdatePHIs(thisMBB); | 
|  | 9616 |  | 
|  | 9617 | // Make offsetMBB and overflowMBB successors of thisMBB | 
|  | 9618 | thisMBB->addSuccessor(offsetMBB); | 
|  | 9619 | thisMBB->addSuccessor(overflowMBB); | 
|  | 9620 |  | 
|  | 9621 | // endMBB is a successor of both offsetMBB and overflowMBB | 
|  | 9622 | offsetMBB->addSuccessor(endMBB); | 
|  | 9623 | overflowMBB->addSuccessor(endMBB); | 
|  | 9624 |  | 
|  | 9625 | // Load the offset value into a register | 
|  | 9626 | OffsetReg = MRI.createVirtualRegister(OffsetRegClass); | 
|  | 9627 | BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg) | 
|  | 9628 | .addOperand(Base) | 
|  | 9629 | .addOperand(Scale) | 
|  | 9630 | .addOperand(Index) | 
|  | 9631 | .addDisp(Disp, UseFPOffset ? 4 : 0) | 
|  | 9632 | .addOperand(Segment) | 
|  | 9633 | .setMemRefs(MMOBegin, MMOEnd); | 
|  | 9634 |  | 
|  | 9635 | // Check if there is enough room left to pull this argument. | 
|  | 9636 | BuildMI(thisMBB, DL, TII->get(X86::CMP32ri)) | 
|  | 9637 | .addReg(OffsetReg) | 
|  | 9638 | .addImm(MaxOffset + 8 - ArgSizeA8); | 
|  | 9639 |  | 
|  | 9640 | // Branch to "overflowMBB" if offset >= max | 
|  | 9641 | // Fall through to "offsetMBB" otherwise | 
|  | 9642 | BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE))) | 
|  | 9643 | .addMBB(overflowMBB); | 
|  | 9644 | } | 
|  | 9645 |  | 
|  | 9646 | // In offsetMBB, emit code to use the reg_save_area. | 
|  | 9647 | if (offsetMBB) { | 
|  | 9648 | assert(OffsetReg != 0); | 
|  | 9649 |  | 
|  | 9650 | // Read the reg_save_area address. | 
|  | 9651 | unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass); | 
|  | 9652 | BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg) | 
|  | 9653 | .addOperand(Base) | 
|  | 9654 | .addOperand(Scale) | 
|  | 9655 | .addOperand(Index) | 
|  | 9656 | .addDisp(Disp, 16) | 
|  | 9657 | .addOperand(Segment) | 
|  | 9658 | .setMemRefs(MMOBegin, MMOEnd); | 
|  | 9659 |  | 
|  | 9660 | // Zero-extend the offset | 
|  | 9661 | unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass); | 
|  | 9662 | BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64) | 
|  | 9663 | .addImm(0) | 
|  | 9664 | .addReg(OffsetReg) | 
|  | 9665 | .addImm(X86::sub_32bit); | 
|  | 9666 |  | 
|  | 9667 | // Add the offset to the reg_save_area to get the final address. | 
|  | 9668 | BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg) | 
|  | 9669 | .addReg(OffsetReg64) | 
|  | 9670 | .addReg(RegSaveReg); | 
|  | 9671 |  | 
|  | 9672 | // Compute the offset for the next argument | 
|  | 9673 | unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass); | 
|  | 9674 | BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg) | 
|  | 9675 | .addReg(OffsetReg) | 
|  | 9676 | .addImm(UseFPOffset ? 16 : 8); | 
|  | 9677 |  | 
|  | 9678 | // Store it back into the va_list. | 
|  | 9679 | BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr)) | 
|  | 9680 | .addOperand(Base) | 
|  | 9681 | .addOperand(Scale) | 
|  | 9682 | .addOperand(Index) | 
|  | 9683 | .addDisp(Disp, UseFPOffset ? 4 : 0) | 
|  | 9684 | .addOperand(Segment) | 
|  | 9685 | .addReg(NextOffsetReg) | 
|  | 9686 | .setMemRefs(MMOBegin, MMOEnd); | 
|  | 9687 |  | 
|  | 9688 | // Jump to endMBB | 
|  | 9689 | BuildMI(offsetMBB, DL, TII->get(X86::JMP_4)) | 
|  | 9690 | .addMBB(endMBB); | 
|  | 9691 | } | 
|  | 9692 |  | 
|  | 9693 | // | 
|  | 9694 | // Emit code to use overflow area | 
|  | 9695 | // | 
|  | 9696 |  | 
|  | 9697 | // Load the overflow_area address into a register. | 
|  | 9698 | unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass); | 
|  | 9699 | BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg) | 
|  | 9700 | .addOperand(Base) | 
|  | 9701 | .addOperand(Scale) | 
|  | 9702 | .addOperand(Index) | 
|  | 9703 | .addDisp(Disp, 8) | 
|  | 9704 | .addOperand(Segment) | 
|  | 9705 | .setMemRefs(MMOBegin, MMOEnd); | 
|  | 9706 |  | 
|  | 9707 | // If we need to align it, do so. Otherwise, just copy the address | 
|  | 9708 | // to OverflowDestReg. | 
|  | 9709 | if (NeedsAlign) { | 
|  | 9710 | // Align the overflow address | 
|  | 9711 | assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2"); | 
|  | 9712 | unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass); | 
|  | 9713 |  | 
|  | 9714 | // aligned_addr = (addr + (align-1)) & ~(align-1) | 
|  | 9715 | BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg) | 
|  | 9716 | .addReg(OverflowAddrReg) | 
|  | 9717 | .addImm(Align-1); | 
|  | 9718 |  | 
|  | 9719 | BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg) | 
|  | 9720 | .addReg(TmpReg) | 
|  | 9721 | .addImm(~(uint64_t)(Align-1)); | 
|  | 9722 | } else { | 
|  | 9723 | BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg) | 
|  | 9724 | .addReg(OverflowAddrReg); | 
|  | 9725 | } | 
|  | 9726 |  | 
|  | 9727 | // Compute the next overflow address after this argument. | 
|  | 9728 | // (the overflow address should be kept 8-byte aligned) | 
|  | 9729 | unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass); | 
|  | 9730 | BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg) | 
|  | 9731 | .addReg(OverflowDestReg) | 
|  | 9732 | .addImm(ArgSizeA8); | 
|  | 9733 |  | 
|  | 9734 | // Store the new overflow address. | 
|  | 9735 | BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr)) | 
|  | 9736 | .addOperand(Base) | 
|  | 9737 | .addOperand(Scale) | 
|  | 9738 | .addOperand(Index) | 
|  | 9739 | .addDisp(Disp, 8) | 
|  | 9740 | .addOperand(Segment) | 
|  | 9741 | .addReg(NextAddrReg) | 
|  | 9742 | .setMemRefs(MMOBegin, MMOEnd); | 
|  | 9743 |  | 
|  | 9744 | // If we branched, emit the PHI to the front of endMBB. | 
|  | 9745 | if (offsetMBB) { | 
|  | 9746 | BuildMI(*endMBB, endMBB->begin(), DL, | 
|  | 9747 | TII->get(X86::PHI), DestReg) | 
|  | 9748 | .addReg(OffsetDestReg).addMBB(offsetMBB) | 
|  | 9749 | .addReg(OverflowDestReg).addMBB(overflowMBB); | 
|  | 9750 | } | 
|  | 9751 |  | 
|  | 9752 | // Erase the pseudo instruction | 
|  | 9753 | MI->eraseFromParent(); | 
|  | 9754 |  | 
|  | 9755 | return endMBB; | 
|  | 9756 | } | 
|  | 9757 |  | 
|  | 9758 | MachineBasicBlock * | 
| Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 9759 | X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter( | 
|  | 9760 | MachineInstr *MI, | 
|  | 9761 | MachineBasicBlock *MBB) const { | 
|  | 9762 | // Emit code to save XMM registers to the stack. The ABI says that the | 
|  | 9763 | // number of registers to save is given in %al, so it's theoretically | 
|  | 9764 | // possible to do an indirect jump trick to avoid saving all of them, | 
|  | 9765 | // however this code takes a simpler approach and just executes all | 
|  | 9766 | // of the stores if %al is non-zero. It's less code, and it's probably | 
|  | 9767 | // easier on the hardware branch predictor, and stores aren't all that | 
|  | 9768 | // expensive anyway. | 
|  | 9769 |  | 
|  | 9770 | // Create the new basic blocks. One block contains all the XMM stores, | 
|  | 9771 | // and one block is the final destination regardless of whether any | 
|  | 9772 | // stores were performed. | 
|  | 9773 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | 
|  | 9774 | MachineFunction *F = MBB->getParent(); | 
|  | 9775 | MachineFunction::iterator MBBIter = MBB; | 
|  | 9776 | ++MBBIter; | 
|  | 9777 | MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 9778 | MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 9779 | F->insert(MBBIter, XMMSaveMBB); | 
|  | 9780 | F->insert(MBBIter, EndMBB); | 
|  | 9781 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9782 | // Transfer the remainder of MBB and its successor edges to EndMBB. | 
|  | 9783 | EndMBB->splice(EndMBB->begin(), MBB, | 
|  | 9784 | llvm::next(MachineBasicBlock::iterator(MI)), | 
|  | 9785 | MBB->end()); | 
|  | 9786 | EndMBB->transferSuccessorsAndUpdatePHIs(MBB); | 
|  | 9787 |  | 
| Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 9788 | // The original block will now fall through to the XMM save block. | 
|  | 9789 | MBB->addSuccessor(XMMSaveMBB); | 
|  | 9790 | // The XMMSaveMBB will fall through to the end block. | 
|  | 9791 | XMMSaveMBB->addSuccessor(EndMBB); | 
|  | 9792 |  | 
|  | 9793 | // Now add the instructions. | 
|  | 9794 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 9795 | DebugLoc DL = MI->getDebugLoc(); | 
|  | 9796 |  | 
|  | 9797 | unsigned CountReg = MI->getOperand(0).getReg(); | 
|  | 9798 | int64_t RegSaveFrameIndex = MI->getOperand(1).getImm(); | 
|  | 9799 | int64_t VarArgsFPOffset = MI->getOperand(2).getImm(); | 
|  | 9800 |  | 
|  | 9801 | if (!Subtarget->isTargetWin64()) { | 
|  | 9802 | // If %al is 0, branch around the XMM save block. | 
|  | 9803 | BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg); | 
| Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 9804 | BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB); | 
| Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 9805 | MBB->addSuccessor(EndMBB); | 
|  | 9806 | } | 
|  | 9807 |  | 
|  | 9808 | // In the XMM save block, save all the XMM argument registers. | 
|  | 9809 | for (int i = 3, e = MI->getNumOperands(); i != e; ++i) { | 
|  | 9810 | int64_t Offset = (i - 3) * 16 + VarArgsFPOffset; | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 9811 | MachineMemOperand *MMO = | 
| Evan Cheng | ff89dcb | 2009-10-18 18:16:27 +0000 | [diff] [blame] | 9812 | F->getMachineMemOperand( | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 9813 | MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset), | 
| Chris Lattner | 59db549 | 2010-09-21 04:39:43 +0000 | [diff] [blame] | 9814 | MachineMemOperand::MOStore, | 
| Evan Cheng | ff89dcb | 2009-10-18 18:16:27 +0000 | [diff] [blame] | 9815 | /*Size=*/16, /*Align=*/16); | 
| Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 9816 | BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr)) | 
|  | 9817 | .addFrameIndex(RegSaveFrameIndex) | 
|  | 9818 | .addImm(/*Scale=*/1) | 
|  | 9819 | .addReg(/*IndexReg=*/0) | 
|  | 9820 | .addImm(/*Disp=*/Offset) | 
|  | 9821 | .addReg(/*Segment=*/0) | 
|  | 9822 | .addReg(MI->getOperand(i).getReg()) | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 9823 | .addMemOperand(MMO); | 
| Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 9824 | } | 
|  | 9825 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9826 | MI->eraseFromParent();   // The pseudo instruction is gone now. | 
| Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 9827 |  | 
|  | 9828 | return EndMBB; | 
|  | 9829 | } | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 9830 |  | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 9831 | MachineBasicBlock * | 
| Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9832 | X86TargetLowering::EmitLoweredSelect(MachineInstr *MI, | 
| Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 9833 | MachineBasicBlock *BB) const { | 
| Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9834 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 9835 | DebugLoc DL = MI->getDebugLoc(); | 
| Daniel Dunbar | a279bc3 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 9836 |  | 
| Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9837 | // To "insert" a SELECT_CC instruction, we actually have to insert the | 
|  | 9838 | // diamond control-flow pattern.  The incoming instruction knows the | 
|  | 9839 | // destination vreg to set, the condition code register to branch on, the | 
|  | 9840 | // true/false values to select between, and a branch opcode to use. | 
|  | 9841 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); | 
|  | 9842 | MachineFunction::iterator It = BB; | 
|  | 9843 | ++It; | 
| Daniel Dunbar | a279bc3 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 9844 |  | 
| Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9845 | //  thisMBB: | 
|  | 9846 | //  ... | 
|  | 9847 | //   TrueVal = ... | 
|  | 9848 | //   cmpTY ccX, r1, r2 | 
|  | 9849 | //   bCC copy1MBB | 
|  | 9850 | //   fallthrough --> copy0MBB | 
|  | 9851 | MachineBasicBlock *thisMBB = BB; | 
|  | 9852 | MachineFunction *F = BB->getParent(); | 
|  | 9853 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 9854 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
| Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9855 | F->insert(It, copy0MBB); | 
|  | 9856 | F->insert(It, sinkMBB); | 
| Bill Wendling | 730c07e | 2010-06-25 20:48:10 +0000 | [diff] [blame] | 9857 |  | 
| Bill Wendling | 730c07e | 2010-06-25 20:48:10 +0000 | [diff] [blame] | 9858 | // If the EFLAGS register isn't dead in the terminator, then claim that it's | 
|  | 9859 | // live into the sink and copy blocks. | 
|  | 9860 | const MachineFunction *MF = BB->getParent(); | 
|  | 9861 | const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo(); | 
|  | 9862 | BitVector ReservedRegs = TRI->getReservedRegs(*MF); | 
| Bill Wendling | 730c07e | 2010-06-25 20:48:10 +0000 | [diff] [blame] | 9863 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9864 | for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) { | 
|  | 9865 | const MachineOperand &MO = MI->getOperand(I); | 
|  | 9866 | if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue; | 
| Bill Wendling | 730c07e | 2010-06-25 20:48:10 +0000 | [diff] [blame] | 9867 | unsigned Reg = MO.getReg(); | 
|  | 9868 | if (Reg != X86::EFLAGS) continue; | 
|  | 9869 | copy0MBB->addLiveIn(Reg); | 
|  | 9870 | sinkMBB->addLiveIn(Reg); | 
|  | 9871 | } | 
|  | 9872 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9873 | // Transfer the remainder of BB and its successor edges to sinkMBB. | 
|  | 9874 | sinkMBB->splice(sinkMBB->begin(), BB, | 
|  | 9875 | llvm::next(MachineBasicBlock::iterator(MI)), | 
|  | 9876 | BB->end()); | 
|  | 9877 | sinkMBB->transferSuccessorsAndUpdatePHIs(BB); | 
|  | 9878 |  | 
|  | 9879 | // Add the true and fallthrough blocks as its successors. | 
|  | 9880 | BB->addSuccessor(copy0MBB); | 
|  | 9881 | BB->addSuccessor(sinkMBB); | 
|  | 9882 |  | 
|  | 9883 | // Create the conditional branch instruction. | 
|  | 9884 | unsigned Opc = | 
|  | 9885 | X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm()); | 
|  | 9886 | BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB); | 
|  | 9887 |  | 
| Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9888 | //  copy0MBB: | 
|  | 9889 | //   %FalseValue = ... | 
|  | 9890 | //   # fallthrough to sinkMBB | 
| Dan Gohman | 3335a22 | 2010-04-30 20:14:26 +0000 | [diff] [blame] | 9891 | copy0MBB->addSuccessor(sinkMBB); | 
| Daniel Dunbar | a279bc3 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 9892 |  | 
| Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9893 | //  sinkMBB: | 
|  | 9894 | //   %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] | 
|  | 9895 | //  ... | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9896 | BuildMI(*sinkMBB, sinkMBB->begin(), DL, | 
|  | 9897 | TII->get(X86::PHI), MI->getOperand(0).getReg()) | 
| Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9898 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB) | 
|  | 9899 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); | 
|  | 9900 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9901 | MI->eraseFromParent();   // The pseudo instruction is gone now. | 
| Dan Gohman | 3335a22 | 2010-04-30 20:14:26 +0000 | [diff] [blame] | 9902 | return sinkMBB; | 
| Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9903 | } | 
|  | 9904 |  | 
| Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 9905 | MachineBasicBlock * | 
| Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 9906 | X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI, | 
| Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 9907 | MachineBasicBlock *BB) const { | 
| Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 9908 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 9909 | DebugLoc DL = MI->getDebugLoc(); | 
| Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 9910 |  | 
|  | 9911 | // The lowering is pretty easy: we're just emitting the call to _alloca.  The | 
|  | 9912 | // non-trivial part is impdef of ESP. | 
|  | 9913 | // FIXME: The code should be tweaked as soon as we'll try to do codegen for | 
|  | 9914 | // mingw-w64. | 
|  | 9915 |  | 
| Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 9916 | const char *StackProbeSymbol = | 
|  | 9917 | Subtarget->isTargetWindows() ? "_chkstk" : "_alloca"; | 
|  | 9918 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9919 | BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32)) | 
| Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 9920 | .addExternalSymbol(StackProbeSymbol) | 
| Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 9921 | .addReg(X86::EAX, RegState::Implicit) | 
|  | 9922 | .addReg(X86::ESP, RegState::Implicit) | 
|  | 9923 | .addReg(X86::EAX, RegState::Define | RegState::Implicit) | 
| Anton Korobeynikov | 9f7f83b | 2010-08-25 07:50:11 +0000 | [diff] [blame] | 9924 | .addReg(X86::ESP, RegState::Define | RegState::Implicit) | 
|  | 9925 | .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit); | 
| Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 9926 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9927 | MI->eraseFromParent();   // The pseudo instruction is gone now. | 
| Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 9928 | return BB; | 
|  | 9929 | } | 
| Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9930 |  | 
|  | 9931 | MachineBasicBlock * | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 9932 | X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI, | 
|  | 9933 | MachineBasicBlock *BB) const { | 
|  | 9934 | // This is pretty easy.  We're taking the value that we received from | 
|  | 9935 | // our load from the relocation, sticking it in either RDI (x86-64) | 
|  | 9936 | // or EAX and doing an indirect call.  The return value will then | 
|  | 9937 | // be in the normal return register. | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 9938 | const X86InstrInfo *TII | 
| Eric Christopher | 5441536 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 9939 | = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo()); | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 9940 | DebugLoc DL = MI->getDebugLoc(); | 
|  | 9941 | MachineFunction *F = BB->getParent(); | 
| Eric Christopher | 722d315 | 2010-09-27 06:01:51 +0000 | [diff] [blame] | 9942 |  | 
|  | 9943 | assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?"); | 
| Eric Christopher | 5441536 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 9944 | assert(MI->getOperand(3).isGlobal() && "This should be a global"); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 9945 |  | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 9946 | if (Subtarget->is64Bit()) { | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9947 | MachineInstrBuilder MIB = BuildMI(*BB, MI, DL, | 
|  | 9948 | TII->get(X86::MOV64rm), X86::RDI) | 
| Eric Christopher | 5441536 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 9949 | .addReg(X86::RIP) | 
|  | 9950 | .addImm(0).addReg(0) | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 9951 | .addGlobalAddress(MI->getOperand(3).getGlobal(), 0, | 
| Eric Christopher | 5441536 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 9952 | MI->getOperand(3).getTargetFlags()) | 
|  | 9953 | .addReg(0); | 
| Eric Christopher | 722d315 | 2010-09-27 06:01:51 +0000 | [diff] [blame] | 9954 | MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m)); | 
| Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 9955 | addDirectMem(MIB, X86::RDI); | 
| Eric Christopher | 6102549 | 2010-06-15 23:08:42 +0000 | [diff] [blame] | 9956 | } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) { | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9957 | MachineInstrBuilder MIB = BuildMI(*BB, MI, DL, | 
|  | 9958 | TII->get(X86::MOV32rm), X86::EAX) | 
| Eric Christopher | 6102549 | 2010-06-15 23:08:42 +0000 | [diff] [blame] | 9959 | .addReg(0) | 
|  | 9960 | .addImm(0).addReg(0) | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 9961 | .addGlobalAddress(MI->getOperand(3).getGlobal(), 0, | 
| Eric Christopher | 6102549 | 2010-06-15 23:08:42 +0000 | [diff] [blame] | 9962 | MI->getOperand(3).getTargetFlags()) | 
|  | 9963 | .addReg(0); | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9964 | MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m)); | 
| Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 9965 | addDirectMem(MIB, X86::EAX); | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 9966 | } else { | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9967 | MachineInstrBuilder MIB = BuildMI(*BB, MI, DL, | 
|  | 9968 | TII->get(X86::MOV32rm), X86::EAX) | 
| Eric Christopher | 5441536 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 9969 | .addReg(TII->getGlobalBaseReg(F)) | 
|  | 9970 | .addImm(0).addReg(0) | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 9971 | .addGlobalAddress(MI->getOperand(3).getGlobal(), 0, | 
| Eric Christopher | 5441536 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 9972 | MI->getOperand(3).getTargetFlags()) | 
|  | 9973 | .addReg(0); | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9974 | MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m)); | 
| Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 9975 | addDirectMem(MIB, X86::EAX); | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 9976 | } | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 9977 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 9978 | MI->eraseFromParent(); // The pseudo instruction is gone now. | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 9979 | return BB; | 
|  | 9980 | } | 
|  | 9981 |  | 
|  | 9982 | MachineBasicBlock * | 
| Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 9983 | X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, | 
| Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 9984 | MachineBasicBlock *BB) const { | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 9985 | switch (MI->getOpcode()) { | 
|  | 9986 | default: assert(false && "Unexpected instr type to insert"); | 
| Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 9987 | case X86::WIN_ALLOCA: | 
|  | 9988 | return EmitLoweredWinAlloca(MI, BB); | 
| Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 9989 | case X86::TLSCall_32: | 
|  | 9990 | case X86::TLSCall_64: | 
|  | 9991 | return EmitLoweredTLSCall(MI, BB); | 
| Dan Gohman | cbbea0f | 2009-08-27 00:14:12 +0000 | [diff] [blame] | 9992 | case X86::CMOV_GR8: | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 9993 | case X86::CMOV_FR32: | 
|  | 9994 | case X86::CMOV_FR64: | 
|  | 9995 | case X86::CMOV_V4F32: | 
|  | 9996 | case X86::CMOV_V2F64: | 
| Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 9997 | case X86::CMOV_V2I64: | 
| Chris Lattner | 314a113 | 2010-03-14 18:31:44 +0000 | [diff] [blame] | 9998 | case X86::CMOV_GR16: | 
|  | 9999 | case X86::CMOV_GR32: | 
|  | 10000 | case X86::CMOV_RFP32: | 
|  | 10001 | case X86::CMOV_RFP64: | 
|  | 10002 | case X86::CMOV_RFP80: | 
| Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 10003 | return EmitLoweredSelect(MI, BB); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10004 |  | 
| Dale Johannesen | 849f214 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 10005 | case X86::FP32_TO_INT16_IN_MEM: | 
|  | 10006 | case X86::FP32_TO_INT32_IN_MEM: | 
|  | 10007 | case X86::FP32_TO_INT64_IN_MEM: | 
|  | 10008 | case X86::FP64_TO_INT16_IN_MEM: | 
|  | 10009 | case X86::FP64_TO_INT32_IN_MEM: | 
| Dale Johannesen | a996d52 | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 10010 | case X86::FP64_TO_INT64_IN_MEM: | 
|  | 10011 | case X86::FP80_TO_INT16_IN_MEM: | 
|  | 10012 | case X86::FP80_TO_INT32_IN_MEM: | 
|  | 10013 | case X86::FP80_TO_INT64_IN_MEM: { | 
| Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 10014 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 10015 | DebugLoc DL = MI->getDebugLoc(); | 
|  | 10016 |  | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10017 | // Change the floating point control register to use "round towards zero" | 
|  | 10018 | // mode when truncating to an integer value. | 
|  | 10019 | MachineFunction *F = BB->getParent(); | 
| David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 10020 | int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false); | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10021 | addFrameReference(BuildMI(*BB, MI, DL, | 
|  | 10022 | TII->get(X86::FNSTCW16m)), CWFrameIdx); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10023 |  | 
|  | 10024 | // Load the old value of the high byte of the control word... | 
|  | 10025 | unsigned OldCW = | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 10026 | F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass); | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10027 | addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW), | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 10028 | CWFrameIdx); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10029 |  | 
|  | 10030 | // Set the high part to be round to zero... | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10031 | addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx) | 
| Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 10032 | .addImm(0xC7F); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10033 |  | 
|  | 10034 | // Reload the modified control word now... | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10035 | addFrameReference(BuildMI(*BB, MI, DL, | 
|  | 10036 | TII->get(X86::FLDCW16m)), CWFrameIdx); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10037 |  | 
|  | 10038 | // Restore the memory image of control word to original value | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10039 | addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx) | 
| Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 10040 | .addReg(OldCW); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10041 |  | 
|  | 10042 | // Get the X86 opcode to use. | 
|  | 10043 | unsigned Opc; | 
|  | 10044 | switch (MI->getOpcode()) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 10045 | default: llvm_unreachable("illegal opcode!"); | 
| Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 10046 | case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break; | 
|  | 10047 | case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break; | 
|  | 10048 | case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break; | 
|  | 10049 | case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break; | 
|  | 10050 | case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break; | 
|  | 10051 | case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break; | 
| Dale Johannesen | a996d52 | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 10052 | case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break; | 
|  | 10053 | case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break; | 
|  | 10054 | case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break; | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10055 | } | 
|  | 10056 |  | 
|  | 10057 | X86AddressMode AM; | 
|  | 10058 | MachineOperand &Op = MI->getOperand(0); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 10059 | if (Op.isReg()) { | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10060 | AM.BaseType = X86AddressMode::RegBase; | 
|  | 10061 | AM.Base.Reg = Op.getReg(); | 
|  | 10062 | } else { | 
|  | 10063 | AM.BaseType = X86AddressMode::FrameIndexBase; | 
| Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 10064 | AM.Base.FrameIndex = Op.getIndex(); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10065 | } | 
|  | 10066 | Op = MI->getOperand(1); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 10067 | if (Op.isImm()) | 
| Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 10068 | AM.Scale = Op.getImm(); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10069 | Op = MI->getOperand(2); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 10070 | if (Op.isImm()) | 
| Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 10071 | AM.IndexReg = Op.getImm(); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10072 | Op = MI->getOperand(3); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 10073 | if (Op.isGlobal()) { | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10074 | AM.GV = Op.getGlobal(); | 
|  | 10075 | } else { | 
| Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 10076 | AM.Disp = Op.getImm(); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10077 | } | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10078 | addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM) | 
| Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 10079 | .addReg(MI->getOperand(X86::AddrNumOperands).getReg()); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10080 |  | 
|  | 10081 | // Reload the original control word now. | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10082 | addFrameReference(BuildMI(*BB, MI, DL, | 
|  | 10083 | TII->get(X86::FLDCW16m)), CWFrameIdx); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10084 |  | 
| Dan Gohman | 14152b4 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 10085 | MI->eraseFromParent();   // The pseudo instruction is gone now. | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10086 | return BB; | 
|  | 10087 | } | 
| Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 10088 | // String/text processing lowering. | 
|  | 10089 | case X86::PCMPISTRM128REG: | 
| Bruno Cardoso Lopes | 98f9856 | 2010-07-30 19:54:33 +0000 | [diff] [blame] | 10090 | case X86::VPCMPISTRM128REG: | 
| Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 10091 | return EmitPCMP(MI, BB, 3, false /* in-mem */); | 
|  | 10092 | case X86::PCMPISTRM128MEM: | 
| Bruno Cardoso Lopes | 98f9856 | 2010-07-30 19:54:33 +0000 | [diff] [blame] | 10093 | case X86::VPCMPISTRM128MEM: | 
| Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 10094 | return EmitPCMP(MI, BB, 3, true /* in-mem */); | 
|  | 10095 | case X86::PCMPESTRM128REG: | 
| Bruno Cardoso Lopes | 98f9856 | 2010-07-30 19:54:33 +0000 | [diff] [blame] | 10096 | case X86::VPCMPESTRM128REG: | 
| Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 10097 | return EmitPCMP(MI, BB, 5, false /* in mem */); | 
|  | 10098 | case X86::PCMPESTRM128MEM: | 
| Bruno Cardoso Lopes | 98f9856 | 2010-07-30 19:54:33 +0000 | [diff] [blame] | 10099 | case X86::VPCMPESTRM128MEM: | 
| Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 10100 | return EmitPCMP(MI, BB, 5, true /* in mem */); | 
|  | 10101 |  | 
| Eric Christopher | 228232b | 2010-11-30 07:20:12 +0000 | [diff] [blame] | 10102 | // Thread synchronization. | 
|  | 10103 | case X86::MONITOR: | 
|  | 10104 | return EmitMonitor(MI, BB); | 
|  | 10105 | case X86::MWAIT: | 
|  | 10106 | return EmitMwait(MI, BB); | 
|  | 10107 |  | 
| Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 10108 | // Atomic Lowering. | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 10109 | case X86::ATOMAND32: | 
|  | 10110 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10111 | X86::AND32ri, X86::MOV32rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10112 | X86::LCMPXCHG32, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10113 | X86::NOT32r, X86::EAX, | 
|  | 10114 | X86::GR32RegisterClass); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 10115 | case X86::ATOMOR32: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10116 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr, | 
|  | 10117 | X86::OR32ri, X86::MOV32rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10118 | X86::LCMPXCHG32, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10119 | X86::NOT32r, X86::EAX, | 
|  | 10120 | X86::GR32RegisterClass); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 10121 | case X86::ATOMXOR32: | 
|  | 10122 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10123 | X86::XOR32ri, X86::MOV32rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10124 | X86::LCMPXCHG32, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10125 | X86::NOT32r, X86::EAX, | 
|  | 10126 | X86::GR32RegisterClass); | 
| Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 10127 | case X86::ATOMNAND32: | 
|  | 10128 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10129 | X86::AND32ri, X86::MOV32rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10130 | X86::LCMPXCHG32, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10131 | X86::NOT32r, X86::EAX, | 
|  | 10132 | X86::GR32RegisterClass, true); | 
| Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 10133 | case X86::ATOMMIN32: | 
|  | 10134 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr); | 
|  | 10135 | case X86::ATOMMAX32: | 
|  | 10136 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr); | 
|  | 10137 | case X86::ATOMUMIN32: | 
|  | 10138 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr); | 
|  | 10139 | case X86::ATOMUMAX32: | 
|  | 10140 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr); | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10141 |  | 
|  | 10142 | case X86::ATOMAND16: | 
|  | 10143 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, | 
|  | 10144 | X86::AND16ri, X86::MOV16rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10145 | X86::LCMPXCHG16, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10146 | X86::NOT16r, X86::AX, | 
|  | 10147 | X86::GR16RegisterClass); | 
|  | 10148 | case X86::ATOMOR16: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10149 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10150 | X86::OR16ri, X86::MOV16rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10151 | X86::LCMPXCHG16, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10152 | X86::NOT16r, X86::AX, | 
|  | 10153 | X86::GR16RegisterClass); | 
|  | 10154 | case X86::ATOMXOR16: | 
|  | 10155 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr, | 
|  | 10156 | X86::XOR16ri, X86::MOV16rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10157 | X86::LCMPXCHG16, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10158 | X86::NOT16r, X86::AX, | 
|  | 10159 | X86::GR16RegisterClass); | 
|  | 10160 | case X86::ATOMNAND16: | 
|  | 10161 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, | 
|  | 10162 | X86::AND16ri, X86::MOV16rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10163 | X86::LCMPXCHG16, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10164 | X86::NOT16r, X86::AX, | 
|  | 10165 | X86::GR16RegisterClass, true); | 
|  | 10166 | case X86::ATOMMIN16: | 
|  | 10167 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr); | 
|  | 10168 | case X86::ATOMMAX16: | 
|  | 10169 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr); | 
|  | 10170 | case X86::ATOMUMIN16: | 
|  | 10171 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr); | 
|  | 10172 | case X86::ATOMUMAX16: | 
|  | 10173 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr); | 
|  | 10174 |  | 
|  | 10175 | case X86::ATOMAND8: | 
|  | 10176 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, | 
|  | 10177 | X86::AND8ri, X86::MOV8rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10178 | X86::LCMPXCHG8, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10179 | X86::NOT8r, X86::AL, | 
|  | 10180 | X86::GR8RegisterClass); | 
|  | 10181 | case X86::ATOMOR8: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10182 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10183 | X86::OR8ri, X86::MOV8rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10184 | X86::LCMPXCHG8, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10185 | X86::NOT8r, X86::AL, | 
|  | 10186 | X86::GR8RegisterClass); | 
|  | 10187 | case X86::ATOMXOR8: | 
|  | 10188 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr, | 
|  | 10189 | X86::XOR8ri, X86::MOV8rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10190 | X86::LCMPXCHG8, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10191 | X86::NOT8r, X86::AL, | 
|  | 10192 | X86::GR8RegisterClass); | 
|  | 10193 | case X86::ATOMNAND8: | 
|  | 10194 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, | 
|  | 10195 | X86::AND8ri, X86::MOV8rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10196 | X86::LCMPXCHG8, | 
| Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 10197 | X86::NOT8r, X86::AL, | 
|  | 10198 | X86::GR8RegisterClass, true); | 
|  | 10199 | // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way. | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10200 | // This group is for 64-bit host. | 
| Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 10201 | case X86::ATOMAND64: | 
|  | 10202 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10203 | X86::AND64ri32, X86::MOV64rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10204 | X86::LCMPXCHG64, | 
| Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 10205 | X86::NOT64r, X86::RAX, | 
|  | 10206 | X86::GR64RegisterClass); | 
|  | 10207 | case X86::ATOMOR64: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10208 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr, | 
|  | 10209 | X86::OR64ri32, X86::MOV64rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10210 | X86::LCMPXCHG64, | 
| Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 10211 | X86::NOT64r, X86::RAX, | 
|  | 10212 | X86::GR64RegisterClass); | 
|  | 10213 | case X86::ATOMXOR64: | 
|  | 10214 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr, | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10215 | X86::XOR64ri32, X86::MOV64rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10216 | X86::LCMPXCHG64, | 
| Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 10217 | X86::NOT64r, X86::RAX, | 
|  | 10218 | X86::GR64RegisterClass); | 
|  | 10219 | case X86::ATOMNAND64: | 
|  | 10220 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, | 
|  | 10221 | X86::AND64ri32, X86::MOV64rm, | 
| Jakob Stoklund Olesen | b5378ea | 2010-07-14 23:50:27 +0000 | [diff] [blame] | 10222 | X86::LCMPXCHG64, | 
| Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 10223 | X86::NOT64r, X86::RAX, | 
|  | 10224 | X86::GR64RegisterClass, true); | 
|  | 10225 | case X86::ATOMMIN64: | 
|  | 10226 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr); | 
|  | 10227 | case X86::ATOMMAX64: | 
|  | 10228 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr); | 
|  | 10229 | case X86::ATOMUMIN64: | 
|  | 10230 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr); | 
|  | 10231 | case X86::ATOMUMAX64: | 
|  | 10232 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10233 |  | 
|  | 10234 | // This group does 64-bit operations on a 32-bit host. | 
|  | 10235 | case X86::ATOMAND6432: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10236 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10237 | X86::AND32rr, X86::AND32rr, | 
|  | 10238 | X86::AND32ri, X86::AND32ri, | 
|  | 10239 | false); | 
|  | 10240 | case X86::ATOMOR6432: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10241 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10242 | X86::OR32rr, X86::OR32rr, | 
|  | 10243 | X86::OR32ri, X86::OR32ri, | 
|  | 10244 | false); | 
|  | 10245 | case X86::ATOMXOR6432: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10246 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10247 | X86::XOR32rr, X86::XOR32rr, | 
|  | 10248 | X86::XOR32ri, X86::XOR32ri, | 
|  | 10249 | false); | 
|  | 10250 | case X86::ATOMNAND6432: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10251 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10252 | X86::AND32rr, X86::AND32rr, | 
|  | 10253 | X86::AND32ri, X86::AND32ri, | 
|  | 10254 | true); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10255 | case X86::ATOMADD6432: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10256 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10257 | X86::ADD32rr, X86::ADC32rr, | 
|  | 10258 | X86::ADD32ri, X86::ADC32ri, | 
|  | 10259 | false); | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10260 | case X86::ATOMSUB6432: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10261 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 10262 | X86::SUB32rr, X86::SBB32rr, | 
|  | 10263 | X86::SUB32ri, X86::SBB32ri, | 
|  | 10264 | false); | 
| Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 10265 | case X86::ATOMSWAP6432: | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10266 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 10267 | X86::MOV32rr, X86::MOV32rr, | 
|  | 10268 | X86::MOV32ri, X86::MOV32ri, | 
|  | 10269 | false); | 
| Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 10270 | case X86::VASTART_SAVE_XMM_REGS: | 
|  | 10271 | return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB); | 
| Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 10272 |  | 
|  | 10273 | case X86::VAARG_64: | 
|  | 10274 | return EmitVAARG64WithCustomInserter(MI, BB); | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 10275 | } | 
|  | 10276 | } | 
|  | 10277 |  | 
|  | 10278 | //===----------------------------------------------------------------------===// | 
|  | 10279 | //                           X86 Optimization Hooks | 
|  | 10280 | //===----------------------------------------------------------------------===// | 
|  | 10281 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10282 | void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, | 
| Dan Gohman | 977a76f | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 10283 | const APInt &Mask, | 
| Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 10284 | APInt &KnownZero, | 
|  | 10285 | APInt &KnownOne, | 
| Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 10286 | const SelectionDAG &DAG, | 
| Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 10287 | unsigned Depth) const { | 
| Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 10288 | unsigned Opc = Op.getOpcode(); | 
| Evan Cheng | 865f060 | 2006-04-05 06:11:20 +0000 | [diff] [blame] | 10289 | assert((Opc >= ISD::BUILTIN_OP_END || | 
|  | 10290 | Opc == ISD::INTRINSIC_WO_CHAIN || | 
|  | 10291 | Opc == ISD::INTRINSIC_W_CHAIN || | 
|  | 10292 | Opc == ISD::INTRINSIC_VOID) && | 
|  | 10293 | "Should use MaskedValueIsZero if you don't know whether Op" | 
|  | 10294 | " is a target node!"); | 
| Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 10295 |  | 
| Dan Gohman | f4f92f5 | 2008-02-13 23:07:24 +0000 | [diff] [blame] | 10296 | KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);   // Don't know anything. | 
| Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 10297 | switch (Opc) { | 
| Evan Cheng | 865f060 | 2006-04-05 06:11:20 +0000 | [diff] [blame] | 10298 | default: break; | 
| Evan Cheng | 97d0e0e | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 10299 | case X86ISD::ADD: | 
|  | 10300 | case X86ISD::SUB: | 
|  | 10301 | case X86ISD::SMUL: | 
|  | 10302 | case X86ISD::UMUL: | 
| Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 10303 | case X86ISD::INC: | 
|  | 10304 | case X86ISD::DEC: | 
| Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 10305 | case X86ISD::OR: | 
|  | 10306 | case X86ISD::XOR: | 
|  | 10307 | case X86ISD::AND: | 
| Evan Cheng | 97d0e0e | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 10308 | // These nodes' second result is a boolean. | 
|  | 10309 | if (Op.getResNo() == 0) | 
|  | 10310 | break; | 
|  | 10311 | // Fallthrough | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 10312 | case X86ISD::SETCC: | 
| Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 10313 | KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(), | 
|  | 10314 | Mask.getBitWidth() - 1); | 
| Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 10315 | break; | 
| Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 10316 | } | 
| Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 10317 | } | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 10318 |  | 
| Owen Anderson | bc146b0 | 2010-09-21 20:42:50 +0000 | [diff] [blame] | 10319 | unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op, | 
|  | 10320 | unsigned Depth) const { | 
|  | 10321 | // SETCC_CARRY sets the dest to ~0 for true or 0 for false. | 
|  | 10322 | if (Op.getOpcode() == X86ISD::SETCC_CARRY) | 
|  | 10323 | return Op.getValueType().getScalarType().getSizeInBits(); | 
| Michael J. Spencer | ec38de2 | 2010-10-10 22:04:20 +0000 | [diff] [blame] | 10324 |  | 
| Owen Anderson | bc146b0 | 2010-09-21 20:42:50 +0000 | [diff] [blame] | 10325 | // Fallback case. | 
|  | 10326 | return 1; | 
|  | 10327 | } | 
|  | 10328 |  | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 10329 | /// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the | 
| Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 10330 | /// node is a GlobalAddress + offset. | 
|  | 10331 | bool X86TargetLowering::isGAPlusOffset(SDNode *N, | 
| Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 10332 | const GlobalValue* &GA, | 
|  | 10333 | int64_t &Offset) const { | 
| Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 10334 | if (N->getOpcode() == X86ISD::Wrapper) { | 
|  | 10335 | if (isa<GlobalAddressSDNode>(N->getOperand(0))) { | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 10336 | GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal(); | 
| Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 10337 | Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset(); | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 10338 | return true; | 
|  | 10339 | } | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 10340 | } | 
| Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 10341 | return TargetLowering::isGAPlusOffset(N, GA, Offset); | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 10342 | } | 
|  | 10343 |  | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 10344 | /// PerformShuffleCombine - Combine a vector_shuffle that is equal to | 
|  | 10345 | /// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load | 
|  | 10346 | /// if the load addresses are consecutive, non-overlapping, and in the right | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 10347 | /// order. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10348 | static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG, | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 10349 | const TargetLowering &TLI) { | 
| Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 10350 | DebugLoc dl = N->getDebugLoc(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 10351 | EVT VT = N->getValueType(0); | 
| Mon P Wang | 1e95580 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 10352 |  | 
| Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 10353 | if (VT.getSizeInBits() != 128) | 
|  | 10354 | return SDValue(); | 
|  | 10355 |  | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 10356 | SmallVector<SDValue, 16> Elts; | 
|  | 10357 | for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 10358 | Elts.push_back(getShuffleScalarElt(N, i, DAG, 0)); | 
| Bruno Cardoso Lopes | 27f1279 | 2010-08-28 02:46:39 +0000 | [diff] [blame] | 10359 |  | 
| Nate Begeman | fdea31a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 10360 | return EltsFromConsecutiveLoads(VT, Elts, dl, DAG); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10361 | } | 
| Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 10362 |  | 
| Bruno Cardoso Lopes | b3e0669 | 2010-09-03 19:55:05 +0000 | [diff] [blame] | 10363 | /// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index | 
|  | 10364 | /// generation and convert it from being a bunch of shuffles and extracts | 
|  | 10365 | /// to a simple store and scalar loads to extract the elements. | 
| Dan Gohman | 1bbf72b | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 10366 | static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG, | 
|  | 10367 | const TargetLowering &TLI) { | 
|  | 10368 | SDValue InputVector = N->getOperand(0); | 
|  | 10369 |  | 
|  | 10370 | // Only operate on vectors of 4 elements, where the alternative shuffling | 
|  | 10371 | // gets to be more expensive. | 
|  | 10372 | if (InputVector.getValueType() != MVT::v4i32) | 
|  | 10373 | return SDValue(); | 
|  | 10374 |  | 
|  | 10375 | // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a | 
|  | 10376 | // single use which is a sign-extend or zero-extend, and all elements are | 
|  | 10377 | // used. | 
|  | 10378 | SmallVector<SDNode *, 4> Uses; | 
|  | 10379 | unsigned ExtractedElements = 0; | 
|  | 10380 | for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(), | 
|  | 10381 | UE = InputVector.getNode()->use_end(); UI != UE; ++UI) { | 
|  | 10382 | if (UI.getUse().getResNo() != InputVector.getResNo()) | 
|  | 10383 | return SDValue(); | 
|  | 10384 |  | 
|  | 10385 | SDNode *Extract = *UI; | 
|  | 10386 | if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT) | 
|  | 10387 | return SDValue(); | 
|  | 10388 |  | 
|  | 10389 | if (Extract->getValueType(0) != MVT::i32) | 
|  | 10390 | return SDValue(); | 
|  | 10391 | if (!Extract->hasOneUse()) | 
|  | 10392 | return SDValue(); | 
|  | 10393 | if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND && | 
|  | 10394 | Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND) | 
|  | 10395 | return SDValue(); | 
|  | 10396 | if (!isa<ConstantSDNode>(Extract->getOperand(1))) | 
|  | 10397 | return SDValue(); | 
|  | 10398 |  | 
|  | 10399 | // Record which element was extracted. | 
|  | 10400 | ExtractedElements |= | 
|  | 10401 | 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue(); | 
|  | 10402 |  | 
|  | 10403 | Uses.push_back(Extract); | 
|  | 10404 | } | 
|  | 10405 |  | 
|  | 10406 | // If not all the elements were used, this may not be worthwhile. | 
|  | 10407 | if (ExtractedElements != 15) | 
|  | 10408 | return SDValue(); | 
|  | 10409 |  | 
|  | 10410 | // Ok, we've now decided to do the transformation. | 
|  | 10411 | DebugLoc dl = InputVector.getDebugLoc(); | 
|  | 10412 |  | 
|  | 10413 | // Store the value to a temporary stack slot. | 
|  | 10414 | SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType()); | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 10415 | SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, | 
|  | 10416 | MachinePointerInfo(), false, false, 0); | 
| Dan Gohman | 1bbf72b | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 10417 |  | 
|  | 10418 | // Replace each use (extract) with a load of the appropriate element. | 
|  | 10419 | for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(), | 
|  | 10420 | UE = Uses.end(); UI != UE; ++UI) { | 
|  | 10421 | SDNode *Extract = *UI; | 
|  | 10422 |  | 
|  | 10423 | // Compute the element's address. | 
|  | 10424 | SDValue Idx = Extract->getOperand(1); | 
|  | 10425 | unsigned EltSize = | 
|  | 10426 | InputVector.getValueType().getVectorElementType().getSizeInBits()/8; | 
|  | 10427 | uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue(); | 
|  | 10428 | SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy()); | 
|  | 10429 |  | 
| Eric Christopher | 90eb402 | 2010-07-22 00:26:08 +0000 | [diff] [blame] | 10430 | SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 10431 | StackPtr, OffsetVal); | 
| Dan Gohman | 1bbf72b | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 10432 |  | 
|  | 10433 | // Load the scalar. | 
| Eric Christopher | 90eb402 | 2010-07-22 00:26:08 +0000 | [diff] [blame] | 10434 | SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 10435 | ScalarAddr, MachinePointerInfo(), | 
|  | 10436 | false, false, 0); | 
| Dan Gohman | 1bbf72b | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 10437 |  | 
|  | 10438 | // Replace the exact with the load. | 
|  | 10439 | DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar); | 
|  | 10440 | } | 
|  | 10441 |  | 
|  | 10442 | // The replacement was made in place; don't return anything. | 
|  | 10443 | return SDValue(); | 
|  | 10444 | } | 
|  | 10445 |  | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 10446 | /// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10447 | static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG, | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10448 | const X86Subtarget *Subtarget) { | 
|  | 10449 | DebugLoc DL = N->getDebugLoc(); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10450 | SDValue Cond = N->getOperand(0); | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10451 | // Get the LHS/RHS of the select. | 
|  | 10452 | SDValue LHS = N->getOperand(1); | 
|  | 10453 | SDValue RHS = N->getOperand(2); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10454 |  | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10455 | // If we have SSE[12] support, try to form min/max nodes. SSE min/max | 
| Dan Gohman | 8ce05da | 2010-02-22 04:03:39 +0000 | [diff] [blame] | 10456 | // instructions match the semantics of the common C idiom x<y?x:y but not | 
|  | 10457 | // x<=y?x:y, because of how they handle negative zero (which can be | 
|  | 10458 | // ignored in unsafe-math mode). | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 10459 | if (Subtarget->hasSSE2() && | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10460 | (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) && | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10461 | Cond.getOpcode() == ISD::SETCC) { | 
|  | 10462 | ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get(); | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 10463 |  | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10464 | unsigned Opcode = 0; | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10465 | // Check for x CC y ? x : y. | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10466 | if (DAG.isEqualTo(LHS, Cond.getOperand(0)) && | 
|  | 10467 | DAG.isEqualTo(RHS, Cond.getOperand(1))) { | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10468 | switch (CC) { | 
|  | 10469 | default: break; | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10470 | case ISD::SETULT: | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10471 | // Converting this to a min would handle NaNs incorrectly, and swapping | 
|  | 10472 | // the operands would cause it to handle comparisons between positive | 
|  | 10473 | // and negative zero incorrectly. | 
| Evan Cheng | 60108e9 | 2010-07-15 22:07:12 +0000 | [diff] [blame] | 10474 | if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) { | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10475 | if (!UnsafeFPMath && | 
|  | 10476 | !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) | 
|  | 10477 | break; | 
|  | 10478 | std::swap(LHS, RHS); | 
|  | 10479 | } | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10480 | Opcode = X86ISD::FMIN; | 
|  | 10481 | break; | 
|  | 10482 | case ISD::SETOLE: | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10483 | // Converting this to a min would handle comparisons between positive | 
|  | 10484 | // and negative zero incorrectly. | 
|  | 10485 | if (!UnsafeFPMath && | 
|  | 10486 | !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) | 
|  | 10487 | break; | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10488 | Opcode = X86ISD::FMIN; | 
|  | 10489 | break; | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10490 | case ISD::SETULE: | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10491 | // Converting this to a min would handle both negative zeros and NaNs | 
|  | 10492 | // incorrectly, but we can swap the operands to fix both. | 
|  | 10493 | std::swap(LHS, RHS); | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10494 | case ISD::SETOLT: | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10495 | case ISD::SETLT: | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10496 | case ISD::SETLE: | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10497 | Opcode = X86ISD::FMIN; | 
|  | 10498 | break; | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 10499 |  | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10500 | case ISD::SETOGE: | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10501 | // Converting this to a max would handle comparisons between positive | 
|  | 10502 | // and negative zero incorrectly. | 
|  | 10503 | if (!UnsafeFPMath && | 
|  | 10504 | !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS)) | 
|  | 10505 | break; | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10506 | Opcode = X86ISD::FMAX; | 
|  | 10507 | break; | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10508 | case ISD::SETUGT: | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10509 | // Converting this to a max would handle NaNs incorrectly, and swapping | 
|  | 10510 | // the operands would cause it to handle comparisons between positive | 
|  | 10511 | // and negative zero incorrectly. | 
| Evan Cheng | 60108e9 | 2010-07-15 22:07:12 +0000 | [diff] [blame] | 10512 | if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) { | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10513 | if (!UnsafeFPMath && | 
|  | 10514 | !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) | 
|  | 10515 | break; | 
|  | 10516 | std::swap(LHS, RHS); | 
|  | 10517 | } | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10518 | Opcode = X86ISD::FMAX; | 
|  | 10519 | break; | 
|  | 10520 | case ISD::SETUGE: | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10521 | // Converting this to a max would handle both negative zeros and NaNs | 
|  | 10522 | // incorrectly, but we can swap the operands to fix both. | 
|  | 10523 | std::swap(LHS, RHS); | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10524 | case ISD::SETOGT: | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10525 | case ISD::SETGT: | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10526 | case ISD::SETGE: | 
|  | 10527 | Opcode = X86ISD::FMAX; | 
|  | 10528 | break; | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 10529 | } | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10530 | // Check for x CC y ? y : x -- a min/max with reversed arms. | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10531 | } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) && | 
|  | 10532 | DAG.isEqualTo(RHS, Cond.getOperand(0))) { | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10533 | switch (CC) { | 
|  | 10534 | default: break; | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10535 | case ISD::SETOGE: | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10536 | // Converting this to a min would handle comparisons between positive | 
|  | 10537 | // and negative zero incorrectly, and swapping the operands would | 
|  | 10538 | // cause it to handle NaNs incorrectly. | 
|  | 10539 | if (!UnsafeFPMath && | 
|  | 10540 | !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) { | 
| Evan Cheng | 60108e9 | 2010-07-15 22:07:12 +0000 | [diff] [blame] | 10541 | if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10542 | break; | 
|  | 10543 | std::swap(LHS, RHS); | 
|  | 10544 | } | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10545 | Opcode = X86ISD::FMIN; | 
| Dan Gohman | 8d44b28 | 2009-09-03 20:34:31 +0000 | [diff] [blame] | 10546 | break; | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10547 | case ISD::SETUGT: | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10548 | // Converting this to a min would handle NaNs incorrectly. | 
|  | 10549 | if (!UnsafeFPMath && | 
|  | 10550 | (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) | 
|  | 10551 | break; | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10552 | Opcode = X86ISD::FMIN; | 
|  | 10553 | break; | 
|  | 10554 | case ISD::SETUGE: | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10555 | // Converting this to a min would handle both negative zeros and NaNs | 
|  | 10556 | // incorrectly, but we can swap the operands to fix both. | 
|  | 10557 | std::swap(LHS, RHS); | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10558 | case ISD::SETOGT: | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10559 | case ISD::SETGT: | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10560 | case ISD::SETGE: | 
|  | 10561 | Opcode = X86ISD::FMIN; | 
|  | 10562 | break; | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 10563 |  | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10564 | case ISD::SETULT: | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10565 | // Converting this to a max would handle NaNs incorrectly. | 
| Evan Cheng | 60108e9 | 2010-07-15 22:07:12 +0000 | [diff] [blame] | 10566 | if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10567 | break; | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10568 | Opcode = X86ISD::FMAX; | 
| Dan Gohman | 8d44b28 | 2009-09-03 20:34:31 +0000 | [diff] [blame] | 10569 | break; | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10570 | case ISD::SETOLE: | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10571 | // Converting this to a max would handle comparisons between positive | 
|  | 10572 | // and negative zero incorrectly, and swapping the operands would | 
|  | 10573 | // cause it to handle NaNs incorrectly. | 
|  | 10574 | if (!UnsafeFPMath && | 
|  | 10575 | !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) { | 
| Evan Cheng | 60108e9 | 2010-07-15 22:07:12 +0000 | [diff] [blame] | 10576 | if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10577 | break; | 
|  | 10578 | std::swap(LHS, RHS); | 
|  | 10579 | } | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10580 | Opcode = X86ISD::FMAX; | 
|  | 10581 | break; | 
|  | 10582 | case ISD::SETULE: | 
| Dan Gohman | e832693 | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 10583 | // Converting this to a max would handle both negative zeros and NaNs | 
|  | 10584 | // incorrectly, but we can swap the operands to fix both. | 
|  | 10585 | std::swap(LHS, RHS); | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10586 | case ISD::SETOLT: | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10587 | case ISD::SETLT: | 
| Dan Gohman | 670e539 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 10588 | case ISD::SETLE: | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10589 | Opcode = X86ISD::FMAX; | 
|  | 10590 | break; | 
|  | 10591 | } | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 10592 | } | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 10593 |  | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10594 | if (Opcode) | 
|  | 10595 | return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS); | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 10596 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10597 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10598 | // If this is a select between two integer constants, try to do some | 
|  | 10599 | // optimizations. | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10600 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) { | 
|  | 10601 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS)) | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10602 | // Don't do this for crazy integer types. | 
|  | 10603 | if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) { | 
|  | 10604 | // If this is efficiently invertible, canonicalize the LHSC/RHSC values | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10605 | // so that TrueC (the true value) is larger than FalseC. | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10606 | bool NeedsCondInvert = false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10607 |  | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10608 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) && | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10609 | // Efficiently invertible. | 
|  | 10610 | (Cond.getOpcode() == ISD::SETCC ||  // setcc -> invertible. | 
|  | 10611 | (Cond.getOpcode() == ISD::XOR &&   // xor(X, C) -> invertible. | 
|  | 10612 | isa<ConstantSDNode>(Cond.getOperand(1))))) { | 
|  | 10613 | NeedsCondInvert = true; | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10614 | std::swap(TrueC, FalseC); | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10615 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10616 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10617 | // Optimize C ? 8 : 0 -> zext(C) << 3.  Likewise for any pow2/0. | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10618 | if (FalseC->getAPIntValue() == 0 && | 
|  | 10619 | TrueC->getAPIntValue().isPowerOf2()) { | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10620 | if (NeedsCondInvert) // Invert the condition if needed. | 
|  | 10621 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | 
|  | 10622 | DAG.getConstant(1, Cond.getValueType())); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10623 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10624 | // Zero extend the condition if needed. | 
|  | 10625 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10626 |  | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10627 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10628 | return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10629 | DAG.getConstant(ShAmt, MVT::i8)); | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10630 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10631 |  | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10632 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10633 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10634 | if (NeedsCondInvert) // Invert the condition if needed. | 
|  | 10635 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | 
|  | 10636 | DAG.getConstant(1, Cond.getValueType())); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10637 |  | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10638 | // Zero extend the condition if needed. | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10639 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, | 
|  | 10640 | FalseC->getValueType(0), Cond); | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10641 | return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10642 | SDValue(FalseC, 0)); | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10643 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10644 |  | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10645 | // Optimize cases that will turn into an LEA instruction.  This requires | 
|  | 10646 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10647 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10648 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10649 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10650 |  | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10651 | bool isFastMultiplier = false; | 
|  | 10652 | if (Diff < 10) { | 
|  | 10653 | switch ((unsigned char)Diff) { | 
|  | 10654 | default: break; | 
|  | 10655 | case 1:  // result = add base, cond | 
|  | 10656 | case 2:  // result = lea base(    , cond*2) | 
|  | 10657 | case 3:  // result = lea base(cond, cond*2) | 
|  | 10658 | case 4:  // result = lea base(    , cond*4) | 
|  | 10659 | case 5:  // result = lea base(cond, cond*4) | 
|  | 10660 | case 8:  // result = lea base(    , cond*8) | 
|  | 10661 | case 9:  // result = lea base(cond, cond*8) | 
|  | 10662 | isFastMultiplier = true; | 
|  | 10663 | break; | 
|  | 10664 | } | 
|  | 10665 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10666 |  | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10667 | if (isFastMultiplier) { | 
|  | 10668 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); | 
|  | 10669 | if (NeedsCondInvert) // Invert the condition if needed. | 
|  | 10670 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | 
|  | 10671 | DAG.getConstant(1, Cond.getValueType())); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10672 |  | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10673 | // Zero extend the condition if needed. | 
|  | 10674 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), | 
|  | 10675 | Cond); | 
|  | 10676 | // Scale the condition by the difference. | 
|  | 10677 | if (Diff != 1) | 
|  | 10678 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, | 
|  | 10679 | DAG.getConstant(Diff, Cond.getValueType())); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10680 |  | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10681 | // Add the base if non-zero. | 
|  | 10682 | if (FalseC->getAPIntValue() != 0) | 
|  | 10683 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | 
|  | 10684 | SDValue(FalseC, 0)); | 
|  | 10685 | return Cond; | 
|  | 10686 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10687 | } | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10688 | } | 
|  | 10689 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10690 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10691 | return SDValue(); | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 10692 | } | 
|  | 10693 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10694 | /// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL] | 
|  | 10695 | static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG, | 
|  | 10696 | TargetLowering::DAGCombinerInfo &DCI) { | 
|  | 10697 | DebugLoc DL = N->getDebugLoc(); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10698 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10699 | // If the flag operand isn't dead, don't touch this CMOV. | 
|  | 10700 | if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty()) | 
|  | 10701 | return SDValue(); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10702 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10703 | // If this is a select between two integer constants, try to do some | 
|  | 10704 | // optimizations.  Note that the operands are ordered the opposite of SELECT | 
|  | 10705 | // operands. | 
|  | 10706 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) { | 
|  | 10707 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) { | 
|  | 10708 | // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is | 
|  | 10709 | // larger than FalseC (the false value). | 
|  | 10710 | X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10711 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10712 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) { | 
|  | 10713 | CC = X86::GetOppositeBranchCondition(CC); | 
|  | 10714 | std::swap(TrueC, FalseC); | 
|  | 10715 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10716 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10717 | // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3.  Likewise for any pow2/0. | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10718 | // This is efficient for any integer data type (including i8/i16) and | 
|  | 10719 | // shift amount. | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10720 | if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) { | 
|  | 10721 | SDValue Cond = N->getOperand(3); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10722 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, | 
|  | 10723 | DAG.getConstant(CC, MVT::i8), Cond); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10724 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10725 | // Zero extend the condition if needed. | 
|  | 10726 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10727 |  | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10728 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); | 
|  | 10729 | Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10730 | DAG.getConstant(ShAmt, MVT::i8)); | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10731 | if (N->getNumValues() == 2)  // Dead flag value? | 
|  | 10732 | return DCI.CombineTo(N, Cond, SDValue()); | 
|  | 10733 | return Cond; | 
|  | 10734 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10735 |  | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10736 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.  This is efficient | 
|  | 10737 | // for any integer data type, including i8/i16. | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10738 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { | 
|  | 10739 | SDValue Cond = N->getOperand(3); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10740 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, | 
|  | 10741 | DAG.getConstant(CC, MVT::i8), Cond); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10742 |  | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10743 | // Zero extend the condition if needed. | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10744 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, | 
|  | 10745 | FalseC->getValueType(0), Cond); | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10746 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | 
|  | 10747 | SDValue(FalseC, 0)); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10748 |  | 
| Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 10749 | if (N->getNumValues() == 2)  // Dead flag value? | 
|  | 10750 | return DCI.CombineTo(N, Cond, SDValue()); | 
|  | 10751 | return Cond; | 
|  | 10752 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10753 |  | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10754 | // Optimize cases that will turn into an LEA instruction.  This requires | 
|  | 10755 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10756 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10757 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10758 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10759 |  | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10760 | bool isFastMultiplier = false; | 
|  | 10761 | if (Diff < 10) { | 
|  | 10762 | switch ((unsigned char)Diff) { | 
|  | 10763 | default: break; | 
|  | 10764 | case 1:  // result = add base, cond | 
|  | 10765 | case 2:  // result = lea base(    , cond*2) | 
|  | 10766 | case 3:  // result = lea base(cond, cond*2) | 
|  | 10767 | case 4:  // result = lea base(    , cond*4) | 
|  | 10768 | case 5:  // result = lea base(cond, cond*4) | 
|  | 10769 | case 8:  // result = lea base(    , cond*8) | 
|  | 10770 | case 9:  // result = lea base(cond, cond*8) | 
|  | 10771 | isFastMultiplier = true; | 
|  | 10772 | break; | 
|  | 10773 | } | 
|  | 10774 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10775 |  | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10776 | if (isFastMultiplier) { | 
|  | 10777 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); | 
|  | 10778 | SDValue Cond = N->getOperand(3); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10779 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, | 
|  | 10780 | DAG.getConstant(CC, MVT::i8), Cond); | 
| Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 10781 | // Zero extend the condition if needed. | 
|  | 10782 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), | 
|  | 10783 | Cond); | 
|  | 10784 | // Scale the condition by the difference. | 
|  | 10785 | if (Diff != 1) | 
|  | 10786 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, | 
|  | 10787 | DAG.getConstant(Diff, Cond.getValueType())); | 
|  | 10788 |  | 
|  | 10789 | // Add the base if non-zero. | 
|  | 10790 | if (FalseC->getAPIntValue() != 0) | 
|  | 10791 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | 
|  | 10792 | SDValue(FalseC, 0)); | 
|  | 10793 | if (N->getNumValues() == 2)  // Dead flag value? | 
|  | 10794 | return DCI.CombineTo(N, Cond, SDValue()); | 
|  | 10795 | return Cond; | 
|  | 10796 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10797 | } | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 10798 | } | 
|  | 10799 | } | 
|  | 10800 | return SDValue(); | 
|  | 10801 | } | 
|  | 10802 |  | 
|  | 10803 |  | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10804 | /// PerformMulCombine - Optimize a single multiply with constant into two | 
|  | 10805 | /// in order to implement it with two cheaper instructions, e.g. | 
|  | 10806 | /// LEA + SHL, LEA + LEA. | 
|  | 10807 | static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG, | 
|  | 10808 | TargetLowering::DAGCombinerInfo &DCI) { | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10809 | if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer()) | 
|  | 10810 | return SDValue(); | 
|  | 10811 |  | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 10812 | EVT VT = N->getValueType(0); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10813 | if (VT != MVT::i64) | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10814 | return SDValue(); | 
|  | 10815 |  | 
|  | 10816 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); | 
|  | 10817 | if (!C) | 
|  | 10818 | return SDValue(); | 
|  | 10819 | uint64_t MulAmt = C->getZExtValue(); | 
|  | 10820 | if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9) | 
|  | 10821 | return SDValue(); | 
|  | 10822 |  | 
|  | 10823 | uint64_t MulAmt1 = 0; | 
|  | 10824 | uint64_t MulAmt2 = 0; | 
|  | 10825 | if ((MulAmt % 9) == 0) { | 
|  | 10826 | MulAmt1 = 9; | 
|  | 10827 | MulAmt2 = MulAmt / 9; | 
|  | 10828 | } else if ((MulAmt % 5) == 0) { | 
|  | 10829 | MulAmt1 = 5; | 
|  | 10830 | MulAmt2 = MulAmt / 5; | 
|  | 10831 | } else if ((MulAmt % 3) == 0) { | 
|  | 10832 | MulAmt1 = 3; | 
|  | 10833 | MulAmt2 = MulAmt / 3; | 
|  | 10834 | } | 
|  | 10835 | if (MulAmt2 && | 
|  | 10836 | (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){ | 
|  | 10837 | DebugLoc DL = N->getDebugLoc(); | 
|  | 10838 |  | 
|  | 10839 | if (isPowerOf2_64(MulAmt2) && | 
|  | 10840 | !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD)) | 
|  | 10841 | // If second multiplifer is pow2, issue it first. We want the multiply by | 
|  | 10842 | // 3, 5, or 9 to be folded into the addressing mode unless the lone use | 
|  | 10843 | // is an add. | 
|  | 10844 | std::swap(MulAmt1, MulAmt2); | 
|  | 10845 |  | 
|  | 10846 | SDValue NewMul; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10847 | if (isPowerOf2_64(MulAmt1)) | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10848 | NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0), | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10849 | DAG.getConstant(Log2_64(MulAmt1), MVT::i8)); | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10850 | else | 
| Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 10851 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0), | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10852 | DAG.getConstant(MulAmt1, VT)); | 
|  | 10853 |  | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10854 | if (isPowerOf2_64(MulAmt2)) | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10855 | NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10856 | DAG.getConstant(Log2_64(MulAmt2), MVT::i8)); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10857 | else | 
| Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 10858 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul, | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10859 | DAG.getConstant(MulAmt2, VT)); | 
|  | 10860 |  | 
|  | 10861 | // Do not add new nodes to DAG combiner worklist. | 
|  | 10862 | DCI.CombineTo(N, NewMul, false); | 
|  | 10863 | } | 
|  | 10864 | return SDValue(); | 
|  | 10865 | } | 
|  | 10866 |  | 
| Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 10867 | static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) { | 
|  | 10868 | SDValue N0 = N->getOperand(0); | 
|  | 10869 | SDValue N1 = N->getOperand(1); | 
|  | 10870 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1); | 
|  | 10871 | EVT VT = N0.getValueType(); | 
|  | 10872 |  | 
|  | 10873 | // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2)) | 
|  | 10874 | // since the result of setcc_c is all zero's or all ones. | 
|  | 10875 | if (N1C && N0.getOpcode() == ISD::AND && | 
|  | 10876 | N0.getOperand(1).getOpcode() == ISD::Constant) { | 
|  | 10877 | SDValue N00 = N0.getOperand(0); | 
|  | 10878 | if (N00.getOpcode() == X86ISD::SETCC_CARRY || | 
|  | 10879 | ((N00.getOpcode() == ISD::ANY_EXTEND || | 
|  | 10880 | N00.getOpcode() == ISD::ZERO_EXTEND) && | 
|  | 10881 | N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) { | 
|  | 10882 | APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue(); | 
|  | 10883 | APInt ShAmt = N1C->getAPIntValue(); | 
|  | 10884 | Mask = Mask.shl(ShAmt); | 
|  | 10885 | if (Mask != 0) | 
|  | 10886 | return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, | 
|  | 10887 | N00, DAG.getConstant(Mask, VT)); | 
|  | 10888 | } | 
|  | 10889 | } | 
|  | 10890 |  | 
|  | 10891 | return SDValue(); | 
|  | 10892 | } | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 10893 |  | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 10894 | /// PerformShiftCombine - Transforms vector shift nodes to use vector shifts | 
|  | 10895 | ///                       when possible. | 
|  | 10896 | static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG, | 
|  | 10897 | const X86Subtarget *Subtarget) { | 
| Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 10898 | EVT VT = N->getValueType(0); | 
|  | 10899 | if (!VT.isVector() && VT.isInteger() && | 
|  | 10900 | N->getOpcode() == ISD::SHL) | 
|  | 10901 | return PerformSHLCombine(N, DAG); | 
|  | 10902 |  | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 10903 | // On X86 with SSE2 support, we can transform this to a vector shift if | 
|  | 10904 | // all elements are shifted by the same amount.  We can't do this in legalize | 
|  | 10905 | // because the a constant vector is typically transformed to a constant pool | 
|  | 10906 | // so we have no knowledge of the shift amount. | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 10907 | if (!Subtarget->hasSSE2()) | 
|  | 10908 | return SDValue(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10909 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10910 | if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16) | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 10911 | return SDValue(); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10912 |  | 
| Mon P Wang | 3becd09 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 10913 | SDValue ShAmtOp = N->getOperand(1); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 10914 | EVT EltVT = VT.getVectorElementType(); | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10915 | DebugLoc DL = N->getDebugLoc(); | 
| Mon P Wang | efa4220 | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 10916 | SDValue BaseShAmt = SDValue(); | 
| Mon P Wang | 3becd09 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 10917 | if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) { | 
|  | 10918 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 10919 | unsigned i = 0; | 
|  | 10920 | for (; i != NumElts; ++i) { | 
|  | 10921 | SDValue Arg = ShAmtOp.getOperand(i); | 
|  | 10922 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 10923 | BaseShAmt = Arg; | 
|  | 10924 | break; | 
|  | 10925 | } | 
|  | 10926 | for (; i != NumElts; ++i) { | 
|  | 10927 | SDValue Arg = ShAmtOp.getOperand(i); | 
|  | 10928 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 10929 | if (Arg != BaseShAmt) { | 
|  | 10930 | return SDValue(); | 
|  | 10931 | } | 
|  | 10932 | } | 
|  | 10933 | } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE && | 
| Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 10934 | cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) { | 
| Mon P Wang | efa4220 | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 10935 | SDValue InVec = ShAmtOp.getOperand(0); | 
|  | 10936 | if (InVec.getOpcode() == ISD::BUILD_VECTOR) { | 
|  | 10937 | unsigned NumElts = InVec.getValueType().getVectorNumElements(); | 
|  | 10938 | unsigned i = 0; | 
|  | 10939 | for (; i != NumElts; ++i) { | 
|  | 10940 | SDValue Arg = InVec.getOperand(i); | 
|  | 10941 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 10942 | BaseShAmt = Arg; | 
|  | 10943 | break; | 
|  | 10944 | } | 
|  | 10945 | } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) { | 
|  | 10946 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) { | 
| Evan Cheng | ae3ecf9 | 2010-02-16 21:09:44 +0000 | [diff] [blame] | 10947 | unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex(); | 
| Mon P Wang | efa4220 | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 10948 | if (C->getZExtValue() == SplatIdx) | 
|  | 10949 | BaseShAmt = InVec.getOperand(1); | 
|  | 10950 | } | 
|  | 10951 | } | 
|  | 10952 | if (BaseShAmt.getNode() == 0) | 
|  | 10953 | BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp, | 
|  | 10954 | DAG.getIntPtrConstant(0)); | 
| Mon P Wang | 3becd09 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 10955 | } else | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 10956 | return SDValue(); | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 10957 |  | 
| Mon P Wang | efa4220 | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 10958 | // The shift amount is an i32. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10959 | if (EltVT.bitsGT(MVT::i32)) | 
|  | 10960 | BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt); | 
|  | 10961 | else if (EltVT.bitsLT(MVT::i32)) | 
| Mon P Wang | efa4220 | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 10962 | BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt); | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 10963 |  | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 10964 | // The shift amount is identical so we can do a vector shift. | 
|  | 10965 | SDValue  ValOp = N->getOperand(0); | 
|  | 10966 | switch (N->getOpcode()) { | 
|  | 10967 | default: | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 10968 | llvm_unreachable("Unknown shift opcode!"); | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 10969 | break; | 
|  | 10970 | case ISD::SHL: | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10971 | if (VT == MVT::v2i64) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10972 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10973 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 10974 | ValOp, BaseShAmt); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10975 | if (VT == MVT::v4i32) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10976 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10977 | DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32), | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 10978 | ValOp, BaseShAmt); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10979 | if (VT == MVT::v8i16) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10980 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10981 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 10982 | ValOp, BaseShAmt); | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 10983 | break; | 
|  | 10984 | case ISD::SRA: | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10985 | if (VT == MVT::v4i32) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10986 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10987 | DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32), | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 10988 | ValOp, BaseShAmt); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10989 | if (VT == MVT::v8i16) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10990 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10991 | DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32), | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 10992 | ValOp, BaseShAmt); | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 10993 | break; | 
|  | 10994 | case ISD::SRL: | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10995 | if (VT == MVT::v2i64) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 10996 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10997 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 10998 | ValOp, BaseShAmt); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10999 | if (VT == MVT::v4i32) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 11000 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11001 | DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32), | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11002 | ValOp, BaseShAmt); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11003 | if (VT ==  MVT::v8i16) | 
| Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 11004 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11005 | DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32), | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11006 | ValOp, BaseShAmt); | 
| Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 11007 | break; | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11008 | } | 
|  | 11009 | return SDValue(); | 
|  | 11010 | } | 
|  | 11011 |  | 
| Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11012 | static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG, | 
| Evan Cheng | 8b1190a | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 11013 | TargetLowering::DAGCombinerInfo &DCI, | 
| Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11014 | const X86Subtarget *Subtarget) { | 
| Evan Cheng | 39cfeec | 2010-04-28 02:25:18 +0000 | [diff] [blame] | 11015 | if (DCI.isBeforeLegalizeOps()) | 
| Evan Cheng | 8b1190a | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 11016 | return SDValue(); | 
|  | 11017 |  | 
| Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11018 | EVT VT = N->getValueType(0); | 
| Evan Cheng | 8b1190a | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 11019 | if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64) | 
| Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11020 | return SDValue(); | 
|  | 11021 |  | 
|  | 11022 | // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c) | 
|  | 11023 | SDValue N0 = N->getOperand(0); | 
|  | 11024 | SDValue N1 = N->getOperand(1); | 
|  | 11025 | if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL) | 
|  | 11026 | std::swap(N0, N1); | 
|  | 11027 | if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL) | 
|  | 11028 | return SDValue(); | 
| Evan Cheng | 8b1190a | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 11029 | if (!N0.hasOneUse() || !N1.hasOneUse()) | 
|  | 11030 | return SDValue(); | 
| Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11031 |  | 
|  | 11032 | SDValue ShAmt0 = N0.getOperand(1); | 
|  | 11033 | if (ShAmt0.getValueType() != MVT::i8) | 
|  | 11034 | return SDValue(); | 
|  | 11035 | SDValue ShAmt1 = N1.getOperand(1); | 
|  | 11036 | if (ShAmt1.getValueType() != MVT::i8) | 
|  | 11037 | return SDValue(); | 
|  | 11038 | if (ShAmt0.getOpcode() == ISD::TRUNCATE) | 
|  | 11039 | ShAmt0 = ShAmt0.getOperand(0); | 
|  | 11040 | if (ShAmt1.getOpcode() == ISD::TRUNCATE) | 
|  | 11041 | ShAmt1 = ShAmt1.getOperand(0); | 
|  | 11042 |  | 
|  | 11043 | DebugLoc DL = N->getDebugLoc(); | 
|  | 11044 | unsigned Opc = X86ISD::SHLD; | 
|  | 11045 | SDValue Op0 = N0.getOperand(0); | 
|  | 11046 | SDValue Op1 = N1.getOperand(0); | 
|  | 11047 | if (ShAmt0.getOpcode() == ISD::SUB) { | 
|  | 11048 | Opc = X86ISD::SHRD; | 
|  | 11049 | std::swap(Op0, Op1); | 
|  | 11050 | std::swap(ShAmt0, ShAmt1); | 
|  | 11051 | } | 
|  | 11052 |  | 
| Evan Cheng | 8b1190a | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 11053 | unsigned Bits = VT.getSizeInBits(); | 
| Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11054 | if (ShAmt1.getOpcode() == ISD::SUB) { | 
|  | 11055 | SDValue Sum = ShAmt1.getOperand(0); | 
|  | 11056 | if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) { | 
| Dan Gohman | 4e39e9d | 2010-06-24 14:30:44 +0000 | [diff] [blame] | 11057 | SDValue ShAmt1Op1 = ShAmt1.getOperand(1); | 
|  | 11058 | if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE) | 
|  | 11059 | ShAmt1Op1 = ShAmt1Op1.getOperand(0); | 
|  | 11060 | if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0) | 
| Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11061 | return DAG.getNode(Opc, DL, VT, | 
|  | 11062 | Op0, Op1, | 
|  | 11063 | DAG.getNode(ISD::TRUNCATE, DL, | 
|  | 11064 | MVT::i8, ShAmt0)); | 
|  | 11065 | } | 
|  | 11066 | } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) { | 
|  | 11067 | ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0); | 
|  | 11068 | if (ShAmt0C && | 
| Evan Cheng | 8b1190a | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 11069 | ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits) | 
| Evan Cheng | 760d194 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 11070 | return DAG.getNode(Opc, DL, VT, | 
|  | 11071 | N0.getOperand(0), N1.getOperand(0), | 
|  | 11072 | DAG.getNode(ISD::TRUNCATE, DL, | 
|  | 11073 | MVT::i8, ShAmt0)); | 
|  | 11074 | } | 
|  | 11075 |  | 
|  | 11076 | return SDValue(); | 
|  | 11077 | } | 
|  | 11078 |  | 
| Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 11079 | /// PerformSTORECombine - Do target-specific dag combines on STORE nodes. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11080 | static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG, | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11081 | const X86Subtarget *Subtarget) { | 
| Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 11082 | // Turn load->store of MMX types into GPR load/stores.  This avoids clobbering | 
|  | 11083 | // the FP state in cases where an emms may be missing. | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11084 | // A preferable solution to the general problem is to figure out the right | 
|  | 11085 | // places to insert EMMS.  This qualifies as a quick hack. | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11086 |  | 
|  | 11087 | // Similarly, turn load->store of i64 into double load/stores in 32-bit mode. | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 11088 | StoreSDNode *St = cast<StoreSDNode>(N); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 11089 | EVT VT = St->getValue().getValueType(); | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11090 | if (VT.getSizeInBits() != 64) | 
|  | 11091 | return SDValue(); | 
|  | 11092 |  | 
| Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 11093 | const Function *F = DAG.getMachineFunction().getFunction(); | 
|  | 11094 | bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11095 | bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps | 
| Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 11096 | && Subtarget->hasSSE2(); | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11097 | if ((VT.isVector() || | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11098 | (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) && | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11099 | isa<LoadSDNode>(St->getValue()) && | 
|  | 11100 | !cast<LoadSDNode>(St->getValue())->isVolatile() && | 
|  | 11101 | St->getChain().hasOneUse() && !St->isVolatile()) { | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 11102 | SDNode* LdVal = St->getValue().getNode(); | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11103 | LoadSDNode *Ld = 0; | 
|  | 11104 | int TokenFactorIndex = -1; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11105 | SmallVector<SDValue, 8> Ops; | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 11106 | SDNode* ChainVal = St->getChain().getNode(); | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11107 | // Must be a store of a load.  We currently handle two cases:  the load | 
|  | 11108 | // is a direct child, and it's under an intervening TokenFactor.  It is | 
|  | 11109 | // possible to dig deeper under nested TokenFactors. | 
| Dale Johannesen | 14e2ea9 | 2008-02-25 22:29:22 +0000 | [diff] [blame] | 11110 | if (ChainVal == LdVal) | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11111 | Ld = cast<LoadSDNode>(St->getChain()); | 
|  | 11112 | else if (St->getValue().hasOneUse() && | 
|  | 11113 | ChainVal->getOpcode() == ISD::TokenFactor) { | 
|  | 11114 | for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) { | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 11115 | if (ChainVal->getOperand(i).getNode() == LdVal) { | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11116 | TokenFactorIndex = i; | 
|  | 11117 | Ld = cast<LoadSDNode>(St->getValue()); | 
|  | 11118 | } else | 
|  | 11119 | Ops.push_back(ChainVal->getOperand(i)); | 
|  | 11120 | } | 
|  | 11121 | } | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11122 |  | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11123 | if (!Ld || !ISD::isNormalLoad(Ld)) | 
|  | 11124 | return SDValue(); | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11125 |  | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11126 | // If this is not the MMX case, i.e. we are just turning i64 load/store | 
|  | 11127 | // into f64 load/store, avoid the transformation if there are multiple | 
|  | 11128 | // uses of the loaded value. | 
|  | 11129 | if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0)) | 
|  | 11130 | return SDValue(); | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11131 |  | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11132 | DebugLoc LdDL = Ld->getDebugLoc(); | 
|  | 11133 | DebugLoc StDL = N->getDebugLoc(); | 
|  | 11134 | // If we are a 64-bit capable x86, lower to a single movq load/store pair. | 
|  | 11135 | // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store | 
|  | 11136 | // pair instead. | 
|  | 11137 | if (Subtarget->is64Bit() || F64IsLegal) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11138 | EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64; | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 11139 | SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(), | 
|  | 11140 | Ld->getPointerInfo(), Ld->isVolatile(), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 11141 | Ld->isNonTemporal(), Ld->getAlignment()); | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11142 | SDValue NewChain = NewLd.getValue(1); | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11143 | if (TokenFactorIndex != -1) { | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11144 | Ops.push_back(NewChain); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11145 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], | 
| Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 11146 | Ops.size()); | 
|  | 11147 | } | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11148 | return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(), | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 11149 | St->getPointerInfo(), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 11150 | St->isVolatile(), St->isNonTemporal(), | 
|  | 11151 | St->getAlignment()); | 
| Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 11152 | } | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11153 |  | 
|  | 11154 | // Otherwise, lower to two pairs of 32-bit loads / stores. | 
|  | 11155 | SDValue LoAddr = Ld->getBasePtr(); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11156 | SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr, | 
|  | 11157 | DAG.getConstant(4, MVT::i32)); | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11158 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11159 | SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr, | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 11160 | Ld->getPointerInfo(), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 11161 | Ld->isVolatile(), Ld->isNonTemporal(), | 
|  | 11162 | Ld->getAlignment()); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11163 | SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr, | 
| Chris Lattner | 51abfe4 | 2010-09-21 06:02:19 +0000 | [diff] [blame] | 11164 | Ld->getPointerInfo().getWithOffset(4), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 11165 | Ld->isVolatile(), Ld->isNonTemporal(), | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11166 | MinAlign(Ld->getAlignment(), 4)); | 
|  | 11167 |  | 
|  | 11168 | SDValue NewChain = LoLd.getValue(1); | 
|  | 11169 | if (TokenFactorIndex != -1) { | 
|  | 11170 | Ops.push_back(LoLd); | 
|  | 11171 | Ops.push_back(HiLd); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11172 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11173 | Ops.size()); | 
|  | 11174 | } | 
|  | 11175 |  | 
|  | 11176 | LoAddr = St->getBasePtr(); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11177 | HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr, | 
|  | 11178 | DAG.getConstant(4, MVT::i32)); | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11179 |  | 
|  | 11180 | SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr, | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 11181 | St->getPointerInfo(), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 11182 | St->isVolatile(), St->isNonTemporal(), | 
|  | 11183 | St->getAlignment()); | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11184 | SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr, | 
| Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 11185 | St->getPointerInfo().getWithOffset(4), | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11186 | St->isVolatile(), | 
| David Greene | 67c9d42 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 11187 | St->isNonTemporal(), | 
| Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 11188 | MinAlign(St->getAlignment(), 4)); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11189 | return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt); | 
| Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 11190 | } | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11191 | return SDValue(); | 
| Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 11192 | } | 
|  | 11193 |  | 
| Chris Lattner | 6cf7326 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 11194 | /// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and | 
|  | 11195 | /// X86ISD::FXOR nodes. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11196 | static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) { | 
| Chris Lattner | 6cf7326 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 11197 | assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR); | 
|  | 11198 | // F[X]OR(0.0, x) -> x | 
|  | 11199 | // F[X]OR(x, 0.0) -> x | 
| Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 11200 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) | 
|  | 11201 | if (C->getValueAPF().isPosZero()) | 
|  | 11202 | return N->getOperand(1); | 
|  | 11203 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) | 
|  | 11204 | if (C->getValueAPF().isPosZero()) | 
|  | 11205 | return N->getOperand(0); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11206 | return SDValue(); | 
| Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 11207 | } | 
|  | 11208 |  | 
|  | 11209 | /// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11210 | static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) { | 
| Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 11211 | // FAND(0.0, x) -> 0.0 | 
|  | 11212 | // FAND(x, 0.0) -> 0.0 | 
|  | 11213 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) | 
|  | 11214 | if (C->getValueAPF().isPosZero()) | 
|  | 11215 | return N->getOperand(0); | 
|  | 11216 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) | 
|  | 11217 | if (C->getValueAPF().isPosZero()) | 
|  | 11218 | return N->getOperand(1); | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11219 | return SDValue(); | 
| Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 11220 | } | 
|  | 11221 |  | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 11222 | static SDValue PerformBTCombine(SDNode *N, | 
|  | 11223 | SelectionDAG &DAG, | 
|  | 11224 | TargetLowering::DAGCombinerInfo &DCI) { | 
|  | 11225 | // BT ignores high bits in the bit index operand. | 
|  | 11226 | SDValue Op1 = N->getOperand(1); | 
|  | 11227 | if (Op1.hasOneUse()) { | 
|  | 11228 | unsigned BitWidth = Op1.getValueSizeInBits(); | 
|  | 11229 | APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth)); | 
|  | 11230 | APInt KnownZero, KnownOne; | 
| Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11231 | TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(), | 
|  | 11232 | !DCI.isBeforeLegalizeOps()); | 
| Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 11233 | const TargetLowering &TLI = DAG.getTargetLoweringInfo(); | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 11234 | if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) || | 
|  | 11235 | TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO)) | 
|  | 11236 | DCI.CommitTargetLoweringOpt(TLO); | 
|  | 11237 | } | 
|  | 11238 | return SDValue(); | 
|  | 11239 | } | 
| Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 11240 |  | 
| Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 11241 | static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) { | 
|  | 11242 | SDValue Op = N->getOperand(0); | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 11243 | if (Op.getOpcode() == ISD::BITCAST) | 
| Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 11244 | Op = Op.getOperand(0); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 11245 | EVT VT = N->getValueType(0), OpVT = Op.getValueType(); | 
| Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 11246 | if (Op.getOpcode() == X86ISD::VZEXT_LOAD && | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11247 | VT.getVectorElementType().getSizeInBits() == | 
| Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 11248 | OpVT.getVectorElementType().getSizeInBits()) { | 
| Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 11249 | return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op); | 
| Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 11250 | } | 
|  | 11251 | return SDValue(); | 
|  | 11252 | } | 
|  | 11253 |  | 
| Evan Cheng | 2e489c4 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 11254 | static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) { | 
|  | 11255 | // (i32 zext (and (i8  x86isd::setcc_carry), 1)) -> | 
|  | 11256 | //           (and (i32 x86isd::setcc_carry), 1) | 
|  | 11257 | // This eliminates the zext. This transformation is necessary because | 
|  | 11258 | // ISD::SETCC is always legalized to i8. | 
|  | 11259 | DebugLoc dl = N->getDebugLoc(); | 
|  | 11260 | SDValue N0 = N->getOperand(0); | 
|  | 11261 | EVT VT = N->getValueType(0); | 
|  | 11262 | if (N0.getOpcode() == ISD::AND && | 
|  | 11263 | N0.hasOneUse() && | 
|  | 11264 | N0.getOperand(0).hasOneUse()) { | 
|  | 11265 | SDValue N00 = N0.getOperand(0); | 
|  | 11266 | if (N00.getOpcode() != X86ISD::SETCC_CARRY) | 
|  | 11267 | return SDValue(); | 
|  | 11268 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1)); | 
|  | 11269 | if (!C || C->getZExtValue() != 1) | 
|  | 11270 | return SDValue(); | 
|  | 11271 | return DAG.getNode(ISD::AND, dl, VT, | 
|  | 11272 | DAG.getNode(X86ISD::SETCC_CARRY, dl, VT, | 
|  | 11273 | N00.getOperand(0), N00.getOperand(1)), | 
|  | 11274 | DAG.getConstant(1, VT)); | 
|  | 11275 | } | 
|  | 11276 |  | 
|  | 11277 | return SDValue(); | 
|  | 11278 | } | 
|  | 11279 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11280 | SDValue X86TargetLowering::PerformDAGCombine(SDNode *N, | 
| Evan Cheng | 9dd93b3 | 2008-11-05 06:03:38 +0000 | [diff] [blame] | 11281 | DAGCombinerInfo &DCI) const { | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 11282 | SelectionDAG &DAG = DCI.DAG; | 
|  | 11283 | switch (N->getOpcode()) { | 
|  | 11284 | default: break; | 
| Dan Gohman | 1bbf72b | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 11285 | case ISD::EXTRACT_VECTOR_ELT: | 
|  | 11286 | return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this); | 
| Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 11287 | case ISD::SELECT:         return PerformSELECTCombine(N, DAG, Subtarget); | 
| Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 11288 | case X86ISD::CMOV:        return PerformCMOVCombine(N, DAG, DCI); | 
| Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 11289 | case ISD::MUL:            return PerformMulCombine(N, DAG, DCI); | 
| Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 11290 | case ISD::SHL: | 
|  | 11291 | case ISD::SRA: | 
|  | 11292 | case ISD::SRL:            return PerformShiftCombine(N, DAG, Subtarget); | 
| Evan Cheng | 8b1190a | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 11293 | case ISD::OR:             return PerformOrCombine(N, DAG, DCI, Subtarget); | 
| Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 11294 | case ISD::STORE:          return PerformSTORECombine(N, DAG, Subtarget); | 
| Chris Lattner | 6cf7326 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 11295 | case X86ISD::FXOR: | 
| Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 11296 | case X86ISD::FOR:         return PerformFORCombine(N, DAG); | 
|  | 11297 | case X86ISD::FAND:        return PerformFANDCombine(N, DAG); | 
| Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 11298 | case X86ISD::BT:          return PerformBTCombine(N, DAG, DCI); | 
| Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 11299 | case X86ISD::VZEXT_MOVL:  return PerformVZEXT_MOVLCombine(N, DAG); | 
| Evan Cheng | 2e489c4 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 11300 | case ISD::ZERO_EXTEND:    return PerformZExtCombine(N, DAG); | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 11301 | case X86ISD::SHUFPS:      // Handle all target specific shuffles | 
|  | 11302 | case X86ISD::SHUFPD: | 
| Bruno Cardoso Lopes | aace0f2 | 2010-09-04 02:36:07 +0000 | [diff] [blame] | 11303 | case X86ISD::PALIGN: | 
| Bruno Cardoso Lopes | e8f279c | 2010-09-03 22:09:41 +0000 | [diff] [blame] | 11304 | case X86ISD::PUNPCKHBW: | 
|  | 11305 | case X86ISD::PUNPCKHWD: | 
|  | 11306 | case X86ISD::PUNPCKHDQ: | 
|  | 11307 | case X86ISD::PUNPCKHQDQ: | 
|  | 11308 | case X86ISD::UNPCKHPS: | 
|  | 11309 | case X86ISD::UNPCKHPD: | 
|  | 11310 | case X86ISD::PUNPCKLBW: | 
|  | 11311 | case X86ISD::PUNPCKLWD: | 
|  | 11312 | case X86ISD::PUNPCKLDQ: | 
|  | 11313 | case X86ISD::PUNPCKLQDQ: | 
|  | 11314 | case X86ISD::UNPCKLPS: | 
|  | 11315 | case X86ISD::UNPCKLPD: | 
|  | 11316 | case X86ISD::MOVHLPS: | 
|  | 11317 | case X86ISD::MOVLHPS: | 
|  | 11318 | case X86ISD::PSHUFD: | 
|  | 11319 | case X86ISD::PSHUFHW: | 
|  | 11320 | case X86ISD::PSHUFLW: | 
|  | 11321 | case X86ISD::MOVSS: | 
|  | 11322 | case X86ISD::MOVSD: | 
|  | 11323 | case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this); | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 11324 | } | 
|  | 11325 |  | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11326 | return SDValue(); | 
| Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 11327 | } | 
|  | 11328 |  | 
| Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11329 | /// isTypeDesirableForOp - Return true if the target has native support for | 
|  | 11330 | /// the specified value type and it is 'desirable' to use the type for the | 
|  | 11331 | /// given node type. e.g. On x86 i16 is legal, but undesirable since i16 | 
|  | 11332 | /// instruction encodings are longer and some i16 instructions are slow. | 
|  | 11333 | bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const { | 
|  | 11334 | if (!isTypeLegal(VT)) | 
|  | 11335 | return false; | 
| Evan Cheng | 2bce5f4b | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 11336 | if (VT != MVT::i16) | 
| Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11337 | return true; | 
|  | 11338 |  | 
|  | 11339 | switch (Opc) { | 
|  | 11340 | default: | 
|  | 11341 | return true; | 
| Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11342 | case ISD::LOAD: | 
|  | 11343 | case ISD::SIGN_EXTEND: | 
|  | 11344 | case ISD::ZERO_EXTEND: | 
|  | 11345 | case ISD::ANY_EXTEND: | 
| Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11346 | case ISD::SHL: | 
| Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11347 | case ISD::SRL: | 
|  | 11348 | case ISD::SUB: | 
|  | 11349 | case ISD::ADD: | 
|  | 11350 | case ISD::MUL: | 
|  | 11351 | case ISD::AND: | 
|  | 11352 | case ISD::OR: | 
|  | 11353 | case ISD::XOR: | 
|  | 11354 | return false; | 
|  | 11355 | } | 
|  | 11356 | } | 
|  | 11357 |  | 
|  | 11358 | /// IsDesirableToPromoteOp - This method query the target whether it is | 
| Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11359 | /// beneficial for dag combiner to promote the specified node. If true, it | 
|  | 11360 | /// should return the desired promotion type by reference. | 
| Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11361 | bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const { | 
| Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11362 | EVT VT = Op.getValueType(); | 
|  | 11363 | if (VT != MVT::i16) | 
|  | 11364 | return false; | 
|  | 11365 |  | 
| Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11366 | bool Promote = false; | 
|  | 11367 | bool Commute = false; | 
| Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11368 | switch (Op.getOpcode()) { | 
| Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11369 | default: break; | 
|  | 11370 | case ISD::LOAD: { | 
|  | 11371 | LoadSDNode *LD = cast<LoadSDNode>(Op); | 
|  | 11372 | // If the non-extending load has a single use and it's not live out, then it | 
|  | 11373 | // might be folded. | 
| Evan Cheng | 2bce5f4b | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 11374 | if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&& | 
|  | 11375 | Op.hasOneUse()*/) { | 
|  | 11376 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | 
|  | 11377 | UE = Op.getNode()->use_end(); UI != UE; ++UI) { | 
|  | 11378 | // The only case where we'd want to promote LOAD (rather then it being | 
|  | 11379 | // promoted as an operand is when it's only use is liveout. | 
|  | 11380 | if (UI->getOpcode() != ISD::CopyToReg) | 
|  | 11381 | return false; | 
|  | 11382 | } | 
|  | 11383 | } | 
| Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11384 | Promote = true; | 
|  | 11385 | break; | 
|  | 11386 | } | 
|  | 11387 | case ISD::SIGN_EXTEND: | 
|  | 11388 | case ISD::ZERO_EXTEND: | 
|  | 11389 | case ISD::ANY_EXTEND: | 
|  | 11390 | Promote = true; | 
|  | 11391 | break; | 
| Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11392 | case ISD::SHL: | 
| Evan Cheng | 2bce5f4b | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 11393 | case ISD::SRL: { | 
| Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11394 | SDValue N0 = Op.getOperand(0); | 
|  | 11395 | // Look out for (store (shl (load), x)). | 
| Evan Cheng | c82c20b | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 11396 | if (MayFoldLoad(N0) && MayFoldIntoStore(Op)) | 
| Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11397 | return false; | 
| Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11398 | Promote = true; | 
| Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 11399 | break; | 
|  | 11400 | } | 
| Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11401 | case ISD::ADD: | 
|  | 11402 | case ISD::MUL: | 
|  | 11403 | case ISD::AND: | 
|  | 11404 | case ISD::OR: | 
| Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11405 | case ISD::XOR: | 
|  | 11406 | Commute = true; | 
|  | 11407 | // fallthrough | 
|  | 11408 | case ISD::SUB: { | 
| Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11409 | SDValue N0 = Op.getOperand(0); | 
|  | 11410 | SDValue N1 = Op.getOperand(1); | 
| Evan Cheng | c82c20b | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 11411 | if (!Commute && MayFoldLoad(N1)) | 
| Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11412 | return false; | 
|  | 11413 | // Avoid disabling potential load folding opportunities. | 
| Evan Cheng | c82c20b | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 11414 | if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op))) | 
| Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11415 | return false; | 
| Evan Cheng | c82c20b | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 11416 | if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op))) | 
| Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11417 | return false; | 
| Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11418 | Promote = true; | 
| Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11419 | } | 
|  | 11420 | } | 
|  | 11421 |  | 
|  | 11422 | PVT = MVT::i32; | 
| Evan Cheng | 4c26e93 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 11423 | return Promote; | 
| Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 11424 | } | 
|  | 11425 |  | 
| Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 11426 | //===----------------------------------------------------------------------===// | 
|  | 11427 | //                           X86 Inline Assembly Support | 
|  | 11428 | //===----------------------------------------------------------------------===// | 
|  | 11429 |  | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11430 | static bool LowerToBSwap(CallInst *CI) { | 
|  | 11431 | // FIXME: this should verify that we are targetting a 486 or better.  If not, | 
|  | 11432 | // we will turn this bswap into something that will be lowered to logical ops | 
|  | 11433 | // instead of emitting the bswap asm.  For now, we don't support 486 or lower | 
|  | 11434 | // so don't worry about this. | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11435 |  | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11436 | // Verify this is a simple bswap. | 
| Gabor Greif | e1c2b9c | 2010-06-30 13:03:37 +0000 | [diff] [blame] | 11437 | if (CI->getNumArgOperands() != 1 || | 
| Gabor Greif | 1cfe44a | 2010-06-26 11:51:52 +0000 | [diff] [blame] | 11438 | CI->getType() != CI->getArgOperand(0)->getType() || | 
| Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 11439 | !CI->getType()->isIntegerTy()) | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11440 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11441 |  | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11442 | const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType()); | 
|  | 11443 | if (!Ty || Ty->getBitWidth() % 16 != 0) | 
|  | 11444 | return false; | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11445 |  | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11446 | // Okay, we can do this xform, do so now. | 
|  | 11447 | const Type *Tys[] = { Ty }; | 
|  | 11448 | Module *M = CI->getParent()->getParent()->getParent(); | 
|  | 11449 | Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11450 |  | 
| Gabor Greif | 1cfe44a | 2010-06-26 11:51:52 +0000 | [diff] [blame] | 11451 | Value *Op = CI->getArgOperand(0); | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11452 | Op = CallInst::Create(Int, Op, CI->getName(), CI); | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11453 |  | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11454 | CI->replaceAllUsesWith(Op); | 
|  | 11455 | CI->eraseFromParent(); | 
|  | 11456 | return true; | 
|  | 11457 | } | 
|  | 11458 |  | 
|  | 11459 | bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const { | 
|  | 11460 | InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue()); | 
| John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11461 | InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints(); | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11462 |  | 
|  | 11463 | std::string AsmStr = IA->getAsmString(); | 
|  | 11464 |  | 
|  | 11465 | // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a" | 
| Benjamin Kramer | d4f1959 | 2010-01-11 18:03:24 +0000 | [diff] [blame] | 11466 | SmallVector<StringRef, 4> AsmPieces; | 
| Peter Collingbourne | 9836118 | 2010-11-13 19:54:23 +0000 | [diff] [blame] | 11467 | SplitString(AsmStr, AsmPieces, ";\n"); | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11468 |  | 
|  | 11469 | switch (AsmPieces.size()) { | 
|  | 11470 | default: return false; | 
|  | 11471 | case 1: | 
|  | 11472 | AsmStr = AsmPieces[0]; | 
|  | 11473 | AsmPieces.clear(); | 
|  | 11474 | SplitString(AsmStr, AsmPieces, " \t");  // Split with whitespace. | 
|  | 11475 |  | 
|  | 11476 | // bswap $0 | 
|  | 11477 | if (AsmPieces.size() == 2 && | 
|  | 11478 | (AsmPieces[0] == "bswap" || | 
|  | 11479 | AsmPieces[0] == "bswapq" || | 
|  | 11480 | AsmPieces[0] == "bswapl") && | 
|  | 11481 | (AsmPieces[1] == "$0" || | 
|  | 11482 | AsmPieces[1] == "${0:q}")) { | 
|  | 11483 | // No need to check constraints, nothing other than the equivalent of | 
|  | 11484 | // "=r,0" would be valid here. | 
|  | 11485 | return LowerToBSwap(CI); | 
|  | 11486 | } | 
|  | 11487 | // rorw $$8, ${0:w}  -->  llvm.bswap.i16 | 
| Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 11488 | if (CI->getType()->isIntegerTy(16) && | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11489 | AsmPieces.size() == 3 && | 
| Dan Gohman | 0ef701e | 2010-03-04 19:58:08 +0000 | [diff] [blame] | 11490 | (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") && | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11491 | AsmPieces[1] == "$$8," && | 
|  | 11492 | AsmPieces[2] == "${0:w}" && | 
| Dan Gohman | 0ef701e | 2010-03-04 19:58:08 +0000 | [diff] [blame] | 11493 | IA->getConstraintString().compare(0, 5, "=r,0,") == 0) { | 
|  | 11494 | AsmPieces.clear(); | 
| Benjamin Kramer | 018cbd5 | 2010-03-12 13:54:59 +0000 | [diff] [blame] | 11495 | const std::string &Constraints = IA->getConstraintString(); | 
|  | 11496 | SplitString(StringRef(Constraints).substr(5), AsmPieces, ","); | 
| Dan Gohman | 0ef701e | 2010-03-04 19:58:08 +0000 | [diff] [blame] | 11497 | std::sort(AsmPieces.begin(), AsmPieces.end()); | 
|  | 11498 | if (AsmPieces.size() == 4 && | 
|  | 11499 | AsmPieces[0] == "~{cc}" && | 
|  | 11500 | AsmPieces[1] == "~{dirflag}" && | 
|  | 11501 | AsmPieces[2] == "~{flags}" && | 
|  | 11502 | AsmPieces[3] == "~{fpsr}") { | 
|  | 11503 | return LowerToBSwap(CI); | 
|  | 11504 | } | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11505 | } | 
|  | 11506 | break; | 
|  | 11507 | case 3: | 
| Peter Collingbourne | 948cf02 | 2010-11-13 19:54:30 +0000 | [diff] [blame] | 11508 | if (CI->getType()->isIntegerTy(32) && | 
|  | 11509 | IA->getConstraintString().compare(0, 5, "=r,0,") == 0) { | 
|  | 11510 | SmallVector<StringRef, 4> Words; | 
|  | 11511 | SplitString(AsmPieces[0], Words, " \t,"); | 
|  | 11512 | if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" && | 
|  | 11513 | Words[2] == "${0:w}") { | 
|  | 11514 | Words.clear(); | 
|  | 11515 | SplitString(AsmPieces[1], Words, " \t,"); | 
|  | 11516 | if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" && | 
|  | 11517 | Words[2] == "$0") { | 
|  | 11518 | Words.clear(); | 
|  | 11519 | SplitString(AsmPieces[2], Words, " \t,"); | 
|  | 11520 | if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" && | 
|  | 11521 | Words[2] == "${0:w}") { | 
|  | 11522 | AsmPieces.clear(); | 
|  | 11523 | const std::string &Constraints = IA->getConstraintString(); | 
|  | 11524 | SplitString(StringRef(Constraints).substr(5), AsmPieces, ","); | 
|  | 11525 | std::sort(AsmPieces.begin(), AsmPieces.end()); | 
|  | 11526 | if (AsmPieces.size() == 4 && | 
|  | 11527 | AsmPieces[0] == "~{cc}" && | 
|  | 11528 | AsmPieces[1] == "~{dirflag}" && | 
|  | 11529 | AsmPieces[2] == "~{flags}" && | 
|  | 11530 | AsmPieces[3] == "~{fpsr}") { | 
|  | 11531 | return LowerToBSwap(CI); | 
|  | 11532 | } | 
|  | 11533 | } | 
|  | 11534 | } | 
|  | 11535 | } | 
|  | 11536 | } | 
| Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 11537 | if (CI->getType()->isIntegerTy(64) && | 
| Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 11538 | Constraints.size() >= 2 && | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11539 | Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" && | 
|  | 11540 | Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") { | 
|  | 11541 | // bswap %eax / bswap %edx / xchgl %eax, %edx  -> llvm.bswap.i64 | 
| Benjamin Kramer | d4f1959 | 2010-01-11 18:03:24 +0000 | [diff] [blame] | 11542 | SmallVector<StringRef, 4> Words; | 
| Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 11543 | SplitString(AsmPieces[0], Words, " \t"); | 
|  | 11544 | if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") { | 
|  | 11545 | Words.clear(); | 
|  | 11546 | SplitString(AsmPieces[1], Words, " \t"); | 
|  | 11547 | if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") { | 
|  | 11548 | Words.clear(); | 
|  | 11549 | SplitString(AsmPieces[2], Words, " \t,"); | 
|  | 11550 | if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" && | 
|  | 11551 | Words[2] == "%edx") { | 
|  | 11552 | return LowerToBSwap(CI); | 
|  | 11553 | } | 
|  | 11554 | } | 
|  | 11555 | } | 
|  | 11556 | } | 
|  | 11557 | break; | 
|  | 11558 | } | 
|  | 11559 | return false; | 
|  | 11560 | } | 
|  | 11561 |  | 
|  | 11562 |  | 
|  | 11563 |  | 
| Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 11564 | /// getConstraintType - Given a constraint letter, return the type of | 
|  | 11565 | /// constraint it is for this target. | 
|  | 11566 | X86TargetLowering::ConstraintType | 
| Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 11567 | X86TargetLowering::getConstraintType(const std::string &Constraint) const { | 
|  | 11568 | if (Constraint.size() == 1) { | 
|  | 11569 | switch (Constraint[0]) { | 
| Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 11570 | case 'R': | 
| Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 11571 | case 'q': | 
|  | 11572 | case 'Q': | 
| John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11573 | case 'f': | 
|  | 11574 | case 't': | 
|  | 11575 | case 'u': | 
| Dale Johannesen | 2ffbcac | 2008-04-01 00:57:48 +0000 | [diff] [blame] | 11576 | case 'y': | 
| John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11577 | case 'x': | 
| Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 11578 | case 'Y': | 
|  | 11579 | return C_RegisterClass; | 
| John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11580 | case 'a': | 
|  | 11581 | case 'b': | 
|  | 11582 | case 'c': | 
|  | 11583 | case 'd': | 
|  | 11584 | case 'S': | 
|  | 11585 | case 'D': | 
|  | 11586 | case 'A': | 
|  | 11587 | return C_Register; | 
|  | 11588 | case 'I': | 
|  | 11589 | case 'J': | 
|  | 11590 | case 'K': | 
|  | 11591 | case 'L': | 
|  | 11592 | case 'M': | 
|  | 11593 | case 'N': | 
|  | 11594 | case 'G': | 
|  | 11595 | case 'C': | 
| Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 11596 | case 'e': | 
|  | 11597 | case 'Z': | 
|  | 11598 | return C_Other; | 
| Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 11599 | default: | 
|  | 11600 | break; | 
|  | 11601 | } | 
| Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 11602 | } | 
| Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 11603 | return TargetLowering::getConstraintType(Constraint); | 
| Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 11604 | } | 
|  | 11605 |  | 
| John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11606 | /// Examine constraint type and operand type and determine a weight value. | 
| John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 11607 | /// This object must already have been set up with the operand type | 
|  | 11608 | /// and the current alternative constraint selected. | 
| John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11609 | TargetLowering::ConstraintWeight | 
|  | 11610 | X86TargetLowering::getSingleConstraintMatchWeight( | 
| John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 11611 | AsmOperandInfo &info, const char *constraint) const { | 
| John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11612 | ConstraintWeight weight = CW_Invalid; | 
| John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 11613 | Value *CallOperandVal = info.CallOperandVal; | 
|  | 11614 | // If we don't have a value, we can't do a match, | 
|  | 11615 | // but allow it at the lowest weight. | 
|  | 11616 | if (CallOperandVal == NULL) | 
| John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11617 | return CW_Default; | 
|  | 11618 | const Type *type = CallOperandVal->getType(); | 
| John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 11619 | // Look at the constraint type. | 
|  | 11620 | switch (*constraint) { | 
|  | 11621 | default: | 
| John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11622 | weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint); | 
|  | 11623 | case 'R': | 
|  | 11624 | case 'q': | 
|  | 11625 | case 'Q': | 
|  | 11626 | case 'a': | 
|  | 11627 | case 'b': | 
|  | 11628 | case 'c': | 
|  | 11629 | case 'd': | 
|  | 11630 | case 'S': | 
|  | 11631 | case 'D': | 
|  | 11632 | case 'A': | 
|  | 11633 | if (CallOperandVal->getType()->isIntegerTy()) | 
|  | 11634 | weight = CW_SpecificReg; | 
|  | 11635 | break; | 
|  | 11636 | case 'f': | 
|  | 11637 | case 't': | 
|  | 11638 | case 'u': | 
|  | 11639 | if (type->isFloatingPointTy()) | 
|  | 11640 | weight = CW_SpecificReg; | 
|  | 11641 | break; | 
|  | 11642 | case 'y': | 
|  | 11643 | if (type->isX86_MMXTy() && !DisableMMX && Subtarget->hasMMX()) | 
|  | 11644 | weight = CW_SpecificReg; | 
|  | 11645 | break; | 
|  | 11646 | case 'x': | 
|  | 11647 | case 'Y': | 
|  | 11648 | if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) | 
|  | 11649 | weight = CW_Register; | 
| John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 11650 | break; | 
|  | 11651 | case 'I': | 
|  | 11652 | if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) { | 
|  | 11653 | if (C->getZExtValue() <= 31) | 
| John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11654 | weight = CW_Constant; | 
| John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 11655 | } | 
|  | 11656 | break; | 
| John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 11657 | case 'J': | 
|  | 11658 | if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) { | 
|  | 11659 | if (C->getZExtValue() <= 63) | 
|  | 11660 | weight = CW_Constant; | 
|  | 11661 | } | 
|  | 11662 | break; | 
|  | 11663 | case 'K': | 
|  | 11664 | if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) { | 
|  | 11665 | if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f)) | 
|  | 11666 | weight = CW_Constant; | 
|  | 11667 | } | 
|  | 11668 | break; | 
|  | 11669 | case 'L': | 
|  | 11670 | if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) { | 
|  | 11671 | if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff)) | 
|  | 11672 | weight = CW_Constant; | 
|  | 11673 | } | 
|  | 11674 | break; | 
|  | 11675 | case 'M': | 
|  | 11676 | if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) { | 
|  | 11677 | if (C->getZExtValue() <= 3) | 
|  | 11678 | weight = CW_Constant; | 
|  | 11679 | } | 
|  | 11680 | break; | 
|  | 11681 | case 'N': | 
|  | 11682 | if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) { | 
|  | 11683 | if (C->getZExtValue() <= 0xff) | 
|  | 11684 | weight = CW_Constant; | 
|  | 11685 | } | 
|  | 11686 | break; | 
|  | 11687 | case 'G': | 
|  | 11688 | case 'C': | 
|  | 11689 | if (dyn_cast<ConstantFP>(CallOperandVal)) { | 
|  | 11690 | weight = CW_Constant; | 
|  | 11691 | } | 
|  | 11692 | break; | 
|  | 11693 | case 'e': | 
|  | 11694 | if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) { | 
|  | 11695 | if ((C->getSExtValue() >= -0x80000000LL) && | 
|  | 11696 | (C->getSExtValue() <= 0x7fffffffLL)) | 
|  | 11697 | weight = CW_Constant; | 
|  | 11698 | } | 
|  | 11699 | break; | 
|  | 11700 | case 'Z': | 
|  | 11701 | if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) { | 
|  | 11702 | if (C->getZExtValue() <= 0xffffffff) | 
|  | 11703 | weight = CW_Constant; | 
|  | 11704 | } | 
|  | 11705 | break; | 
| John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 11706 | } | 
|  | 11707 | return weight; | 
|  | 11708 | } | 
|  | 11709 |  | 
| Dale Johannesen | ba2a0b9 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 11710 | /// LowerXConstraint - try to replace an X constraint, which matches anything, | 
|  | 11711 | /// with another that has more specific requirements based on the type of the | 
|  | 11712 | /// corresponding operand. | 
| Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 11713 | const char *X86TargetLowering:: | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 11714 | LowerXConstraint(EVT ConstraintVT) const { | 
| Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 11715 | // FP X constraints get lowered to SSE1/2 registers if available, otherwise | 
|  | 11716 | // 'f' like normal targets. | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 11717 | if (ConstraintVT.isFloatingPoint()) { | 
| Dale Johannesen | ba2a0b9 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 11718 | if (Subtarget->hasSSE2()) | 
| Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 11719 | return "Y"; | 
|  | 11720 | if (Subtarget->hasSSE1()) | 
|  | 11721 | return "x"; | 
|  | 11722 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 11723 |  | 
| Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 11724 | return TargetLowering::LowerXConstraint(ConstraintVT); | 
| Dale Johannesen | ba2a0b9 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 11725 | } | 
|  | 11726 |  | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 11727 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops | 
|  | 11728 | /// vector.  If it is invalid, don't add anything to Ops. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11729 | void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op, | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 11730 | char Constraint, | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11731 | std::vector<SDValue>&Ops, | 
| Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 11732 | SelectionDAG &DAG) const { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 11733 | SDValue Result(0, 0); | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 11734 |  | 
| Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 11735 | switch (Constraint) { | 
|  | 11736 | default: break; | 
| Devang Patel | 84f7fd2 | 2007-03-17 00:13:28 +0000 | [diff] [blame] | 11737 | case 'I': | 
| Chris Lattner | 188b9fe | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 11738 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 11739 | if (C->getZExtValue() <= 31) { | 
|  | 11740 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 11741 | break; | 
|  | 11742 | } | 
| Devang Patel | 84f7fd2 | 2007-03-17 00:13:28 +0000 | [diff] [blame] | 11743 | } | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 11744 | return; | 
| Evan Cheng | 364091e | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 11745 | case 'J': | 
|  | 11746 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
| Chris Lattner | 2e06dd2 | 2009-06-15 04:39:05 +0000 | [diff] [blame] | 11747 | if (C->getZExtValue() <= 63) { | 
| Chris Lattner | e493515 | 2009-06-15 04:01:39 +0000 | [diff] [blame] | 11748 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
|  | 11749 | break; | 
|  | 11750 | } | 
|  | 11751 | } | 
|  | 11752 | return; | 
|  | 11753 | case 'K': | 
|  | 11754 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
| Chris Lattner | 2e06dd2 | 2009-06-15 04:39:05 +0000 | [diff] [blame] | 11755 | if ((int8_t)C->getSExtValue() == C->getSExtValue()) { | 
| Evan Cheng | 364091e | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 11756 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
|  | 11757 | break; | 
|  | 11758 | } | 
|  | 11759 | } | 
|  | 11760 | return; | 
| Chris Lattner | 188b9fe | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 11761 | case 'N': | 
|  | 11762 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 11763 | if (C->getZExtValue() <= 255) { | 
|  | 11764 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 11765 | break; | 
|  | 11766 | } | 
| Chris Lattner | 188b9fe | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 11767 | } | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 11768 | return; | 
| Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 11769 | case 'e': { | 
|  | 11770 | // 32-bit signed value | 
|  | 11771 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
| Dan Gohman | 7720cb3 | 2010-06-18 14:01:07 +0000 | [diff] [blame] | 11772 | if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()), | 
|  | 11773 | C->getSExtValue())) { | 
| Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 11774 | // Widen to 64 bits here to get it sign extended. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11775 | Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64); | 
| Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 11776 | break; | 
|  | 11777 | } | 
|  | 11778 | // FIXME gcc accepts some relocatable values here too, but only in certain | 
|  | 11779 | // memory models; it's complicated. | 
|  | 11780 | } | 
|  | 11781 | return; | 
|  | 11782 | } | 
|  | 11783 | case 'Z': { | 
|  | 11784 | // 32-bit unsigned value | 
|  | 11785 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
| Dan Gohman | 7720cb3 | 2010-06-18 14:01:07 +0000 | [diff] [blame] | 11786 | if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()), | 
|  | 11787 | C->getZExtValue())) { | 
| Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 11788 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
|  | 11789 | break; | 
|  | 11790 | } | 
|  | 11791 | } | 
|  | 11792 | // FIXME gcc accepts some relocatable values here too, but only in certain | 
|  | 11793 | // memory models; it's complicated. | 
|  | 11794 | return; | 
|  | 11795 | } | 
| Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 11796 | case 'i': { | 
| Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 11797 | // Literal immediates are always ok. | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 11798 | if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) { | 
| Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 11799 | // Widen to 64 bits here to get it sign extended. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11800 | Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64); | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 11801 | break; | 
|  | 11802 | } | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 11803 |  | 
| Dale Johannesen | e5ff9ef | 2010-06-24 20:14:51 +0000 | [diff] [blame] | 11804 | // In any sort of PIC mode addresses need to be computed at runtime by | 
|  | 11805 | // adding in a register or some sort of table lookup.  These can't | 
|  | 11806 | // be used as immediates. | 
| Dale Johannesen | e2b448c | 2010-07-06 23:27:00 +0000 | [diff] [blame] | 11807 | if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC()) | 
| Dale Johannesen | e5ff9ef | 2010-06-24 20:14:51 +0000 | [diff] [blame] | 11808 | return; | 
|  | 11809 |  | 
| Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 11810 | // If we are in non-pic codegen mode, we allow the address of a global (with | 
|  | 11811 | // an optional displacement) to be used with 'i'. | 
| Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 11812 | GlobalAddressSDNode *GA = 0; | 
| Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 11813 | int64_t Offset = 0; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 11814 |  | 
| Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 11815 | // Match either (GA), (GA+C), (GA+C1+C2), etc. | 
|  | 11816 | while (1) { | 
|  | 11817 | if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) { | 
|  | 11818 | Offset += GA->getOffset(); | 
|  | 11819 | break; | 
|  | 11820 | } else if (Op.getOpcode() == ISD::ADD) { | 
|  | 11821 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { | 
|  | 11822 | Offset += C->getZExtValue(); | 
|  | 11823 | Op = Op.getOperand(0); | 
|  | 11824 | continue; | 
|  | 11825 | } | 
|  | 11826 | } else if (Op.getOpcode() == ISD::SUB) { | 
|  | 11827 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { | 
|  | 11828 | Offset += -C->getZExtValue(); | 
|  | 11829 | Op = Op.getOperand(0); | 
|  | 11830 | continue; | 
|  | 11831 | } | 
| Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 11832 | } | 
| Dale Johannesen | 76a1e2e | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 11833 |  | 
| Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 11834 | // Otherwise, this isn't something we can handle, reject it. | 
|  | 11835 | return; | 
| Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 11836 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11837 |  | 
| Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 11838 | const GlobalValue *GV = GA->getGlobal(); | 
| Dale Johannesen | 76a1e2e | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 11839 | // If we require an extra load to get this address, as in PIC mode, we | 
|  | 11840 | // can't accept it. | 
| Chris Lattner | 36c2501 | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 11841 | if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV, | 
|  | 11842 | getTargetMachine()))) | 
| Dale Johannesen | 76a1e2e | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 11843 | return; | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 11844 |  | 
| Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 11845 | Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(), | 
|  | 11846 | GA->getValueType(0), Offset); | 
| Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 11847 | break; | 
| Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 11848 | } | 
| Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 11849 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 11850 |  | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 11851 | if (Result.getNode()) { | 
| Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 11852 | Ops.push_back(Result); | 
|  | 11853 | return; | 
|  | 11854 | } | 
| Dale Johannesen | 1784d16 | 2010-06-25 21:55:36 +0000 | [diff] [blame] | 11855 | return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG); | 
| Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 11856 | } | 
|  | 11857 |  | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 11858 | std::vector<unsigned> X86TargetLowering:: | 
| Chris Lattner | 1efa40f | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 11859 | getRegClassForInlineAsmConstraint(const std::string &Constraint, | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 11860 | EVT VT) const { | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 11861 | if (Constraint.size() == 1) { | 
|  | 11862 | // FIXME: not handling fp-stack yet! | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 11863 | switch (Constraint[0]) {      // GCC X86 Constraint Letters | 
| Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 11864 | default: break;  // Unknown constraint letter | 
| Evan Cheng | 47e9fab | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 11865 | case 'q':   // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode. | 
|  | 11866 | if (Subtarget->is64Bit()) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11867 | if (VT == MVT::i32) | 
| Evan Cheng | 47e9fab | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 11868 | return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, | 
|  | 11869 | X86::ESI, X86::EDI, X86::R8D, X86::R9D, | 
|  | 11870 | X86::R10D,X86::R11D,X86::R12D, | 
|  | 11871 | X86::R13D,X86::R14D,X86::R15D, | 
|  | 11872 | X86::EBP, X86::ESP, 0); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11873 | else if (VT == MVT::i16) | 
| Evan Cheng | 47e9fab | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 11874 | return make_vector<unsigned>(X86::AX,  X86::DX,  X86::CX, X86::BX, | 
|  | 11875 | X86::SI,  X86::DI,  X86::R8W,X86::R9W, | 
|  | 11876 | X86::R10W,X86::R11W,X86::R12W, | 
|  | 11877 | X86::R13W,X86::R14W,X86::R15W, | 
|  | 11878 | X86::BP,  X86::SP, 0); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11879 | else if (VT == MVT::i8) | 
| Evan Cheng | 47e9fab | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 11880 | return make_vector<unsigned>(X86::AL,  X86::DL,  X86::CL, X86::BL, | 
|  | 11881 | X86::SIL, X86::DIL, X86::R8B,X86::R9B, | 
|  | 11882 | X86::R10B,X86::R11B,X86::R12B, | 
|  | 11883 | X86::R13B,X86::R14B,X86::R15B, | 
|  | 11884 | X86::BPL, X86::SPL, 0); | 
|  | 11885 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11886 | else if (VT == MVT::i64) | 
| Evan Cheng | 47e9fab | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 11887 | return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, | 
|  | 11888 | X86::RSI, X86::RDI, X86::R8,  X86::R9, | 
|  | 11889 | X86::R10, X86::R11, X86::R12, | 
|  | 11890 | X86::R13, X86::R14, X86::R15, | 
|  | 11891 | X86::RBP, X86::RSP, 0); | 
|  | 11892 |  | 
|  | 11893 | break; | 
|  | 11894 | } | 
| Eric Christopher | fd17929 | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 11895 | // 32-bit fallthrough | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 11896 | case 'Q':   // Q_REGS | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11897 | if (VT == MVT::i32) | 
| Chris Lattner | 80a7ecc | 2006-05-06 00:29:37 +0000 | [diff] [blame] | 11898 | return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11899 | else if (VT == MVT::i16) | 
| Chris Lattner | 80a7ecc | 2006-05-06 00:29:37 +0000 | [diff] [blame] | 11900 | return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11901 | else if (VT == MVT::i8) | 
| Evan Cheng | 1291438 | 2007-08-13 23:27:11 +0000 | [diff] [blame] | 11902 | return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11903 | else if (VT == MVT::i64) | 
| Chris Lattner | 03e6c70 | 2007-11-04 06:51:12 +0000 | [diff] [blame] | 11904 | return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0); | 
|  | 11905 | break; | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 11906 | } | 
|  | 11907 | } | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 11908 |  | 
| Chris Lattner | 1efa40f | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 11909 | return std::vector<unsigned>(); | 
| Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 11910 | } | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 11911 |  | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 11912 | std::pair<unsigned, const TargetRegisterClass*> | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 11913 | X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 11914 | EVT VT) const { | 
| Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 11915 | // First, see if this is a constraint that directly corresponds to an LLVM | 
|  | 11916 | // register class. | 
|  | 11917 | if (Constraint.size() == 1) { | 
|  | 11918 | // GCC Constraint Letters | 
|  | 11919 | switch (Constraint[0]) { | 
|  | 11920 | default: break; | 
| Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 11921 | case 'r':   // GENERAL_REGS | 
| Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 11922 | case 'l':   // INDEX_REGS | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11923 | if (VT == MVT::i8) | 
| Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 11924 | return std::make_pair(0U, X86::GR8RegisterClass); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11925 | if (VT == MVT::i16) | 
| Chris Lattner | 1fa7198 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 11926 | return std::make_pair(0U, X86::GR16RegisterClass); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11927 | if (VT == MVT::i32 || !Subtarget->is64Bit()) | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 11928 | return std::make_pair(0U, X86::GR32RegisterClass); | 
| Chris Lattner | 1fa7198 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 11929 | return std::make_pair(0U, X86::GR64RegisterClass); | 
| Dale Johannesen | 5f3663e | 2009-10-07 22:47:20 +0000 | [diff] [blame] | 11930 | case 'R':   // LEGACY_REGS | 
|  | 11931 | if (VT == MVT::i8) | 
|  | 11932 | return std::make_pair(0U, X86::GR8_NOREXRegisterClass); | 
|  | 11933 | if (VT == MVT::i16) | 
|  | 11934 | return std::make_pair(0U, X86::GR16_NOREXRegisterClass); | 
|  | 11935 | if (VT == MVT::i32 || !Subtarget->is64Bit()) | 
|  | 11936 | return std::make_pair(0U, X86::GR32_NOREXRegisterClass); | 
|  | 11937 | return std::make_pair(0U, X86::GR64_NOREXRegisterClass); | 
| Chris Lattner | fce84ac | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 11938 | case 'f':  // FP Stack registers. | 
|  | 11939 | // If SSE is enabled for this VT, use f80 to ensure the isel moves the | 
|  | 11940 | // value to the correct fpstack register class. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11941 | if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT)) | 
| Chris Lattner | fce84ac | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 11942 | return std::make_pair(0U, X86::RFP32RegisterClass); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11943 | if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT)) | 
| Chris Lattner | fce84ac | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 11944 | return std::make_pair(0U, X86::RFP64RegisterClass); | 
|  | 11945 | return std::make_pair(0U, X86::RFP80RegisterClass); | 
| Chris Lattner | 6c284d7 | 2007-04-12 04:14:49 +0000 | [diff] [blame] | 11946 | case 'y':   // MMX_REGS if MMX allowed. | 
|  | 11947 | if (!Subtarget->hasMMX()) break; | 
|  | 11948 | return std::make_pair(0U, X86::VR64RegisterClass); | 
| Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 11949 | case 'Y':   // SSE_REGS if SSE2 allowed | 
|  | 11950 | if (!Subtarget->hasSSE2()) break; | 
|  | 11951 | // FALL THROUGH. | 
|  | 11952 | case 'x':   // SSE_REGS if SSE1 allowed | 
|  | 11953 | if (!Subtarget->hasSSE1()) break; | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 11954 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11955 | switch (VT.getSimpleVT().SimpleTy) { | 
| Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 11956 | default: break; | 
|  | 11957 | // Scalar SSE types. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11958 | case MVT::f32: | 
|  | 11959 | case MVT::i32: | 
| Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 11960 | return std::make_pair(0U, X86::FR32RegisterClass); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11961 | case MVT::f64: | 
|  | 11962 | case MVT::i64: | 
| Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 11963 | return std::make_pair(0U, X86::FR64RegisterClass); | 
| Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 11964 | // Vector types. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 11965 | case MVT::v16i8: | 
|  | 11966 | case MVT::v8i16: | 
|  | 11967 | case MVT::v4i32: | 
|  | 11968 | case MVT::v2i64: | 
|  | 11969 | case MVT::v4f32: | 
|  | 11970 | case MVT::v2f64: | 
| Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 11971 | return std::make_pair(0U, X86::VR128RegisterClass); | 
|  | 11972 | } | 
| Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 11973 | break; | 
|  | 11974 | } | 
|  | 11975 | } | 
| Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 11976 |  | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 11977 | // Use the default implementation in TargetLowering to convert the register | 
|  | 11978 | // constraint into a member of a register class. | 
|  | 11979 | std::pair<unsigned, const TargetRegisterClass*> Res; | 
|  | 11980 | Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); | 
| Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 11981 |  | 
|  | 11982 | // Not found as a standard register? | 
|  | 11983 | if (Res.second == 0) { | 
| Chris Lattner | 56d77c7 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 11984 | // Map st(0) -> st(7) -> ST0 | 
|  | 11985 | if (Constraint.size() == 7 && Constraint[0] == '{' && | 
|  | 11986 | tolower(Constraint[1]) == 's' && | 
|  | 11987 | tolower(Constraint[2]) == 't' && | 
|  | 11988 | Constraint[3] == '(' && | 
|  | 11989 | (Constraint[4] >= '0' && Constraint[4] <= '7') && | 
|  | 11990 | Constraint[5] == ')' && | 
|  | 11991 | Constraint[6] == '}') { | 
| Daniel Dunbar | a279bc3 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 11992 |  | 
| Chris Lattner | 56d77c7 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 11993 | Res.first = X86::ST0+Constraint[4]-'0'; | 
|  | 11994 | Res.second = X86::RFP80RegisterClass; | 
|  | 11995 | return Res; | 
|  | 11996 | } | 
| Daniel Dunbar | a279bc3 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 11997 |  | 
| Chris Lattner | 56d77c7 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 11998 | // GCC allows "st(0)" to be called just plain "st". | 
| Benjamin Kramer | 05872ea | 2009-11-12 20:36:59 +0000 | [diff] [blame] | 11999 | if (StringRef("{st}").equals_lower(Constraint)) { | 
| Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 12000 | Res.first = X86::ST0; | 
| Chris Lattner | 9b4baf1 | 2007-09-24 05:27:37 +0000 | [diff] [blame] | 12001 | Res.second = X86::RFP80RegisterClass; | 
| Chris Lattner | 56d77c7 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 12002 | return Res; | 
| Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 12003 | } | 
| Chris Lattner | 56d77c7 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 12004 |  | 
|  | 12005 | // flags -> EFLAGS | 
| Benjamin Kramer | 05872ea | 2009-11-12 20:36:59 +0000 | [diff] [blame] | 12006 | if (StringRef("{flags}").equals_lower(Constraint)) { | 
| Chris Lattner | 56d77c7 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 12007 | Res.first = X86::EFLAGS; | 
|  | 12008 | Res.second = X86::CCRRegisterClass; | 
|  | 12009 | return Res; | 
|  | 12010 | } | 
| Daniel Dunbar | a279bc3 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 12011 |  | 
| Dale Johannesen | 330169f | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 12012 | // 'A' means EAX + EDX. | 
|  | 12013 | if (Constraint == "A") { | 
|  | 12014 | Res.first = X86::EAX; | 
| Dan Gohman | 68a31c2 | 2009-07-30 17:02:08 +0000 | [diff] [blame] | 12015 | Res.second = X86::GR32_ADRegisterClass; | 
| Chris Lattner | 56d77c7 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 12016 | return Res; | 
| Dale Johannesen | 330169f | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 12017 | } | 
| Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 12018 | return Res; | 
|  | 12019 | } | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 12020 |  | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 12021 | // Otherwise, check to see if this is a register class of the wrong value | 
|  | 12022 | // type.  For example, we want to map "{ax},i32" -> {eax}, we don't want it to | 
|  | 12023 | // turn into {ax},{dx}. | 
|  | 12024 | if (Res.second->hasType(VT)) | 
|  | 12025 | return Res;   // Correct type already, nothing to do. | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 12026 |  | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 12027 | // All of the single-register GCC register classes map their values onto | 
|  | 12028 | // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp".  If we | 
|  | 12029 | // really want an 8-bit or 32-bit register, map to the appropriate register | 
|  | 12030 | // class and return the appropriate register. | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12031 | if (Res.second == X86::GR16RegisterClass) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12032 | if (VT == MVT::i8) { | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12033 | unsigned DestReg = 0; | 
|  | 12034 | switch (Res.first) { | 
|  | 12035 | default: break; | 
|  | 12036 | case X86::AX: DestReg = X86::AL; break; | 
|  | 12037 | case X86::DX: DestReg = X86::DL; break; | 
|  | 12038 | case X86::CX: DestReg = X86::CL; break; | 
|  | 12039 | case X86::BX: DestReg = X86::BL; break; | 
|  | 12040 | } | 
|  | 12041 | if (DestReg) { | 
|  | 12042 | Res.first = DestReg; | 
| Duncan Sands | 005e798 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 12043 | Res.second = X86::GR8RegisterClass; | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12044 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12045 | } else if (VT == MVT::i32) { | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12046 | unsigned DestReg = 0; | 
|  | 12047 | switch (Res.first) { | 
|  | 12048 | default: break; | 
|  | 12049 | case X86::AX: DestReg = X86::EAX; break; | 
|  | 12050 | case X86::DX: DestReg = X86::EDX; break; | 
|  | 12051 | case X86::CX: DestReg = X86::ECX; break; | 
|  | 12052 | case X86::BX: DestReg = X86::EBX; break; | 
|  | 12053 | case X86::SI: DestReg = X86::ESI; break; | 
|  | 12054 | case X86::DI: DestReg = X86::EDI; break; | 
|  | 12055 | case X86::BP: DestReg = X86::EBP; break; | 
|  | 12056 | case X86::SP: DestReg = X86::ESP; break; | 
|  | 12057 | } | 
|  | 12058 | if (DestReg) { | 
|  | 12059 | Res.first = DestReg; | 
| Duncan Sands | 005e798 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 12060 | Res.second = X86::GR32RegisterClass; | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12061 | } | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12062 | } else if (VT == MVT::i64) { | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12063 | unsigned DestReg = 0; | 
|  | 12064 | switch (Res.first) { | 
|  | 12065 | default: break; | 
|  | 12066 | case X86::AX: DestReg = X86::RAX; break; | 
|  | 12067 | case X86::DX: DestReg = X86::RDX; break; | 
|  | 12068 | case X86::CX: DestReg = X86::RCX; break; | 
|  | 12069 | case X86::BX: DestReg = X86::RBX; break; | 
|  | 12070 | case X86::SI: DestReg = X86::RSI; break; | 
|  | 12071 | case X86::DI: DestReg = X86::RDI; break; | 
|  | 12072 | case X86::BP: DestReg = X86::RBP; break; | 
|  | 12073 | case X86::SP: DestReg = X86::RSP; break; | 
|  | 12074 | } | 
|  | 12075 | if (DestReg) { | 
|  | 12076 | Res.first = DestReg; | 
| Duncan Sands | 005e798 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 12077 | Res.second = X86::GR64RegisterClass; | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12078 | } | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 12079 | } | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12080 | } else if (Res.second == X86::FR32RegisterClass || | 
|  | 12081 | Res.second == X86::FR64RegisterClass || | 
|  | 12082 | Res.second == X86::VR128RegisterClass) { | 
|  | 12083 | // Handle references to XMM physical registers that got mapped into the | 
|  | 12084 | // wrong class.  This can happen with constraints like {xmm0} where the | 
|  | 12085 | // target independent register mapper will just pick the first match it can | 
|  | 12086 | // find, ignoring the required type. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12087 | if (VT == MVT::f32) | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12088 | Res.second = X86::FR32RegisterClass; | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 12089 | else if (VT == MVT::f64) | 
| Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 12090 | Res.second = X86::FR64RegisterClass; | 
|  | 12091 | else if (X86::VR128RegisterClass->hasType(VT)) | 
|  | 12092 | Res.second = X86::VR128RegisterClass; | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 12093 | } | 
| Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 12094 |  | 
| Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 12095 | return Res; | 
|  | 12096 | } |