blob: 5290453f05ac62ec46e6bc3f01162e5c8ca2bcfe [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Michael J. Spencerec38de22010-10-10 22:04:20 +000063
Eric Christopher62f35a22010-07-05 19:26:33 +000064 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Michael J. Spencerec38de22010-10-10 22:04:20 +000065
Eric Christopher62f35a22010-07-05 19:26:33 +000066 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
Chris Lattnere019ec12010-12-19 20:07:10 +000067 if (is64Bit)
68 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000069 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +000070 }
Chris Lattnere019ec12010-12-19 20:07:10 +000071
72 if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
73 if (is64Bit)
74 return new X8664_ELFTargetObjectFile(TM);
75 return new X8632_ELFTargetObjectFile(TM);
76 }
77 if (TM.getSubtarget<X86Subtarget>().isTargetCOFF())
78 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000079 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000080}
81
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000082X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000083 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000084 Subtarget = &TM.getSubtarget<X86Subtarget>();
Nate Begeman2ea8ee72010-12-10 00:26:57 +000085 X86ScalarSSEf64 = Subtarget->hasXMMInt();
86 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +000087 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000090 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000091
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000092 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +000093 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000094
95 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000096 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000097 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000098 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000099 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000100
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000101 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000102 // Setup Windows compiler runtime calls.
103 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000104 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
105 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000106 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000107 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000108 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000109 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
110 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000111 }
112
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000114 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000115 setUseUnderscoreSetJmp(false);
116 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000117 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000118 // MS runtime is weird: it exports _setjmp, but longjmp!
119 setUseUnderscoreSetJmp(true);
120 setUseUnderscoreLongJmp(false);
121 } else {
122 setUseUnderscoreSetJmp(true);
123 setUseUnderscoreLongJmp(true);
124 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000125
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000128 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000130 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000134
Scott Michelfdc40a02009-02-17 22:15:04 +0000135 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000137 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000139 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
141 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000142
143 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
145 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
146 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
148 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
149 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000150
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000151 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
152 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
155 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000156
Evan Cheng25ab6902006-09-08 06:48:29 +0000157 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
159 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000161 // We have an algorithm for SSE2->double, and we turn this into a
162 // 64-bit FILD followed by conditional FADD for other targets.
163 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000164 // We have an algorithm for SSE2, and we turn this into a 64-bit
165 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000166 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000167 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000168
169 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
170 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
172 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000173
Devang Patel6a784892009-06-05 18:48:29 +0000174 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000175 // SSE has no i16 to fp conversion, only i32
176 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000178 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000183 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000184 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
186 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000187 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000188
Dale Johannesen73328d12007-09-19 23:55:34 +0000189 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
190 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
192 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000193
Evan Cheng02568ff2006-01-30 22:13:22 +0000194 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
195 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
197 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000198
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000199 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000201 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000203 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
205 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000206 }
207
208 // Handle FP_TO_UINT by promoting the destination to a larger signed
209 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Evan Cheng25ab6902006-09-08 06:48:29 +0000214 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
216 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000217 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 // Expand FP_TO_UINT into a select.
220 // FIXME: We would like to use a Custom expander here eventually to do
221 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000224 // With SSE3 we can use fisttpll to convert to a signed i64; without
225 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000227 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000228
Chris Lattner399610a2006-12-05 18:22:22 +0000229 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000230 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000231 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
232 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000233 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000234 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000235 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000236 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000237 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000238 }
Chris Lattner21f66852005-12-23 05:15:23 +0000239
Dan Gohmanb00ee212008-02-18 19:34:53 +0000240 // Scalar integer divide and remainder are lowered to use operations that
241 // produce two results, to match the available instructions. This exposes
242 // the two-result form to trivial CSE, which is able to combine x/y and x%y
243 // into a single instruction.
244 //
245 // Scalar integer multiply-high is also lowered to use two-result
246 // operations, to match the available instructions. However, plain multiply
247 // (low) operations are left as Legal, as there are single-result
248 // instructions for this in x86. Using the two-result multiply instructions
249 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000250 for (unsigned i = 0, e = 4; i != e; ++i) {
251 MVT VT = IntVTs[i];
252 setOperationAction(ISD::MULHS, VT, Expand);
253 setOperationAction(ISD::MULHU, VT, Expand);
254 setOperationAction(ISD::SDIV, VT, Expand);
255 setOperationAction(ISD::UDIV, VT, Expand);
256 setOperationAction(ISD::SREM, VT, Expand);
257 setOperationAction(ISD::UREM, VT, Expand);
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000258
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000259 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000260 setOperationAction(ISD::ADDC, VT, Custom);
261 setOperationAction(ISD::ADDE, VT, Custom);
262 setOperationAction(ISD::SUBC, VT, Custom);
263 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000264 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000283 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
289 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000290 }
291
Benjamin Kramer1292c222010-12-04 20:32:23 +0000292 if (Subtarget->hasPOPCNT()) {
293 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
294 } else {
295 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
296 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
297 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
298 if (Subtarget->is64Bit())
299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 }
301
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
303 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000304
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000306 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000307 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000309 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
311 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
312 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
314 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000315 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
317 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
318 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
322 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000325
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000326 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
330 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000331 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
333 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000334 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000335 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
337 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
338 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
339 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000340 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000341 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000342 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
344 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
345 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000346 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
348 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
349 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000350 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000351
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000352 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000354
Eric Christopher9a9d2752010-07-22 02:48:34 +0000355 // We may not have a libcall for MEMBARRIER so we should lower this.
356 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000357
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000358 // On X86 and X86-64, atomic operations are lowered to locked instructions.
359 // Locked instructions, in turn, have implicit fence semantics (all memory
360 // operations are flushed before issuing the locked instruction, and they
361 // are not buffered), so we can fold away the common pattern of
362 // fence-atomic-fence.
363 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000364
Mon P Wang63307c32008-05-05 19:05:59 +0000365 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000366 for (unsigned i = 0, e = 4; i != e; ++i) {
367 MVT VT = IntVTs[i];
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
370 }
371
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000372 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000380 }
381
Evan Cheng3c992d22006-03-07 02:02:57 +0000382 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000383 if (!Subtarget->isTargetDarwin() &&
384 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000385 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000387 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000388
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
390 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000393 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000394 setExceptionPointerRegister(X86::RAX);
395 setExceptionSelectorRegister(X86::RDX);
396 } else {
397 setExceptionPointerRegister(X86::EAX);
398 setExceptionSelectorRegister(X86::EDX);
399 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
401 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000402
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000406
Nate Begemanacc398c2006-01-25 18:21:52 +0000407 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VASTART , MVT::Other, Custom);
409 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::VAARG , MVT::Other, Custom);
412 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000413 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::VAARG , MVT::Other, Expand);
415 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000416 }
Evan Chengae642192007-03-02 23:16:35 +0000417
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
419 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000422 if (Subtarget->isTargetCygMing() || Subtarget->isTargetWindows())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000426
Evan Chengc7ce29b2009-02-13 22:36:38 +0000427 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000428 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000429 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
431 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000432
Evan Cheng223547a2006-01-31 22:28:30 +0000433 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::FABS , MVT::f64, Custom);
435 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000436
437 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::FNEG , MVT::f64, Custom);
439 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000440
Evan Cheng68c47cb2007-01-05 07:55:56 +0000441 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
443 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000444
Evan Chengd25e9e82006-02-02 00:28:23 +0000445 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::FSIN , MVT::f64, Expand);
447 setOperationAction(ISD::FCOS , MVT::f64, Expand);
448 setOperationAction(ISD::FSIN , MVT::f32, Expand);
449 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000450
Chris Lattnera54aa942006-01-29 06:26:08 +0000451 // Expand FP immediates into loads from the stack, except for the special
452 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453 addLegalFPImmediate(APFloat(+0.0)); // xorpd
454 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000455 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456 // Use SSE for f32, x87 for f64.
457 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
459 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
461 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
471 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472
473 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::FSIN , MVT::f32, Expand);
475 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000476
Nate Begemane1795842008-02-14 08:57:00 +0000477 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 addLegalFPImmediate(APFloat(+0.0f)); // xorps
479 addLegalFPImmediate(APFloat(+0.0)); // FLD0
480 addLegalFPImmediate(APFloat(+1.0)); // FLD1
481 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
482 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
483
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
486 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000487 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000488 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000490 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
492 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000493
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
495 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
496 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
497 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000498
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000499 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
501 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000502 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000503 addLegalFPImmediate(APFloat(+0.0)); // FLD0
504 addLegalFPImmediate(APFloat(+1.0)); // FLD1
505 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
506 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000507 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
508 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
509 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
510 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000511 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000512
Dale Johannesen59a58732007-08-05 18:49:15 +0000513 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000514 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
516 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
517 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000518 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000519 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 addLegalFPImmediate(TmpFlt); // FLD0
521 TmpFlt.changeSign();
522 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000523
524 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000525 APFloat TmpFlt2(+1.0);
526 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt2); // FLD1
529 TmpFlt2.changeSign();
530 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
531 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000532
Evan Chengc7ce29b2009-02-13 22:36:38 +0000533 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
535 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000537 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000538
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
541 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
542 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000543
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::FLOG, MVT::f80, Expand);
545 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
546 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
547 setOperationAction(ISD::FEXP, MVT::f80, Expand);
548 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000549
Mon P Wangf007a8b2008-11-06 05:31:54 +0000550 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000551 // (for widening) or expand (for scalarization). Then we will selectively
552 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
554 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
555 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
570 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
571 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000603 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000604 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
608 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
609 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
610 setTruncStoreAction((MVT::SimpleValueType)VT,
611 (MVT::SimpleValueType)InnerVT, Expand);
612 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
613 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
614 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000615 }
616
Evan Chengc7ce29b2009-02-13 22:36:38 +0000617 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
618 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000619 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000620 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000621 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000622 }
623
Dale Johannesen0488fb62010-09-30 23:57:10 +0000624 // MMX-sized vectors (other than x86mmx) are expected to be expanded
625 // into smaller operations.
626 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
627 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
628 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
629 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
630 setOperationAction(ISD::AND, MVT::v8i8, Expand);
631 setOperationAction(ISD::AND, MVT::v4i16, Expand);
632 setOperationAction(ISD::AND, MVT::v2i32, Expand);
633 setOperationAction(ISD::AND, MVT::v1i64, Expand);
634 setOperationAction(ISD::OR, MVT::v8i8, Expand);
635 setOperationAction(ISD::OR, MVT::v4i16, Expand);
636 setOperationAction(ISD::OR, MVT::v2i32, Expand);
637 setOperationAction(ISD::OR, MVT::v1i64, Expand);
638 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
639 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
640 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
641 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
642 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
643 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
644 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
645 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
646 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
647 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
648 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
649 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
650 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000651 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
652 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
653 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
654 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000655
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000656 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
660 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
661 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
662 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
663 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
664 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
665 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
666 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
667 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
668 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
669 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
670 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000671 }
672
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000673 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000675
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000676 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
677 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
679 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
680 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
681 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
684 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
685 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
686 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
687 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
688 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
689 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
690 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
691 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
692 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
693 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
694 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
695 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
696 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
697 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
698 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000704
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
706 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
707 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
708 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
709 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000710
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000711 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
712 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
713 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
714 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
715 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
716
Evan Cheng2c3ae372006-04-12 21:21:57 +0000717 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
719 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000720 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000721 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000723 // Do not attempt to custom lower non-128-bit vectors
724 if (!VT.is128BitVector())
725 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::BUILD_VECTOR,
727 VT.getSimpleVT().SimpleTy, Custom);
728 setOperationAction(ISD::VECTOR_SHUFFLE,
729 VT.getSimpleVT().SimpleTy, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
731 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000732 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000733
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
735 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
736 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
737 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
739 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000740
Nate Begemancdd1eec2008-02-12 22:51:28 +0000741 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
743 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000744 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000745
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000746 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
748 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000749 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000750
751 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000752 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000753 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000754
Owen Andersond6662ad2009-08-10 20:46:15 +0000755 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000757 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000759 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000761 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000763 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000765 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000766
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000768
Evan Cheng2c3ae372006-04-12 21:21:57 +0000769 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
771 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
772 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
773 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000774
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
776 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000778
Nate Begeman14d12ca2008-02-11 04:19:36 +0000779 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000780 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
781 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
782 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
783 setOperationAction(ISD::FRINT, MVT::f32, Legal);
784 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
785 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
786 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
787 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
788 setOperationAction(ISD::FRINT, MVT::f64, Legal);
789 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
790
Nate Begeman14d12ca2008-02-11 04:19:36 +0000791 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000793
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000794 // Can turn SHL into an integer multiply.
795 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000796 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000797
Nate Begeman14d12ca2008-02-11 04:19:36 +0000798 // i8 and i16 vectors are custom , because the source register and source
799 // source memory operand types are not the same width. f32 vectors are
800 // custom since the immediate controlling the insert encodes additional
801 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
803 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
804 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000806
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
808 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
809 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
810 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000811
812 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
814 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000815 }
816 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000818 if (Subtarget->hasSSE42())
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000820
David Greene9b9838d2009-06-29 16:47:10 +0000821 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
823 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
824 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
825 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000826 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000827
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
829 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
830 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
831 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
832 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
833 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
834 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
835 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
836 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
837 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000838 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
840 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
841 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
842 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000843
844 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
846 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
847 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
848 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
849 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
850 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
851 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
852 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
853 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
854 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
855 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
856 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
857 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
858 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
861 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
862 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
863 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
866 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
867 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
872 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
873 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
874 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
875 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
876 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000877
878#if 0
879 // Not sure we want to do this since there are no 256-bit integer
880 // operations in AVX
881
882 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
883 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
885 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000886
887 // Do not attempt to custom lower non-power-of-2 vectors
888 if (!isPowerOf2_32(VT.getVectorNumElements()))
889 continue;
890
891 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
893 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
894 }
895
896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000899 }
David Greene9b9838d2009-06-29 16:47:10 +0000900#endif
901
902#if 0
903 // Not sure we want to do this since there are no 256-bit integer
904 // operations in AVX
905
906 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
907 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
909 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000910
911 if (!VT.is256BitVector()) {
912 continue;
913 }
914 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000916 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000918 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000920 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000922 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000924 }
925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000927#endif
928 }
929
Evan Cheng6be2c582006-04-05 23:38:46 +0000930 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000932
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000933
Eli Friedman962f5492010-06-02 19:35:46 +0000934 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
935 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000936 //
Eli Friedman962f5492010-06-02 19:35:46 +0000937 // FIXME: We really should do custom legalization for addition and
938 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
939 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000940 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
941 // Add/Sub/Mul with overflow operations are custom lowered.
942 MVT VT = IntVTs[i];
943 setOperationAction(ISD::SADDO, VT, Custom);
944 setOperationAction(ISD::UADDO, VT, Custom);
945 setOperationAction(ISD::SSUBO, VT, Custom);
946 setOperationAction(ISD::USUBO, VT, Custom);
947 setOperationAction(ISD::SMULO, VT, Custom);
948 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +0000949 }
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000950
951 // There are no 8-bit 3-address imul/mul instructions
952 setOperationAction(ISD::SMULO, MVT::i8, Expand);
953 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000954
Evan Chengd54f2d52009-03-31 19:38:51 +0000955 if (!Subtarget->is64Bit()) {
956 // These libcalls are not available in 32-bit.
957 setLibcallName(RTLIB::SHL_I128, 0);
958 setLibcallName(RTLIB::SRL_I128, 0);
959 setLibcallName(RTLIB::SRA_I128, 0);
960 }
961
Evan Cheng206ee9d2006-07-07 08:33:52 +0000962 // We have target-specific dag combine patterns for the following nodes:
963 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000964 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000965 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000966 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000967 setTargetDAGCombine(ISD::SHL);
968 setTargetDAGCombine(ISD::SRA);
969 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000970 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +0000971 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +0000972 setTargetDAGCombine(ISD::ADD);
973 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +0000974 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +0000975 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000976 if (Subtarget->is64Bit())
977 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000978
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000979 computeRegisterProperties();
980
Evan Cheng87ed7162006-02-14 08:25:08 +0000981 // FIXME: These should be based on subtarget info. Plus, the values should
982 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000983 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +0000984 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +0000985 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000986 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000987 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000988}
989
Scott Michel5b8f82e2008-03-10 15:42:14 +0000990
Owen Anderson825b72b2009-08-11 20:47:22 +0000991MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
992 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000993}
994
995
Evan Cheng29286502008-01-23 23:17:41 +0000996/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
997/// the desired ByVal argument alignment.
998static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
999 if (MaxAlign == 16)
1000 return;
1001 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1002 if (VTy->getBitWidth() == 128)
1003 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001004 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1005 unsigned EltAlign = 0;
1006 getMaxByValAlign(ATy->getElementType(), EltAlign);
1007 if (EltAlign > MaxAlign)
1008 MaxAlign = EltAlign;
1009 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1010 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1011 unsigned EltAlign = 0;
1012 getMaxByValAlign(STy->getElementType(i), EltAlign);
1013 if (EltAlign > MaxAlign)
1014 MaxAlign = EltAlign;
1015 if (MaxAlign == 16)
1016 break;
1017 }
1018 }
1019 return;
1020}
1021
1022/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1023/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001024/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1025/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001026unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001027 if (Subtarget->is64Bit()) {
1028 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001029 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001030 if (TyAlign > 8)
1031 return TyAlign;
1032 return 8;
1033 }
1034
Evan Cheng29286502008-01-23 23:17:41 +00001035 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001036 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001037 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001038 return Align;
1039}
Chris Lattner2b02a442007-02-25 08:29:00 +00001040
Evan Chengf0df0312008-05-15 08:39:06 +00001041/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001042/// and store operations as a result of memset, memcpy, and memmove
1043/// lowering. If DstAlign is zero that means it's safe to destination
1044/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1045/// means there isn't a need to check it against alignment requirement,
1046/// probably because the source does not need to be loaded. If
1047/// 'NonScalarIntSafe' is true, that means it's safe to return a
1048/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1049/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1050/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001051/// It returns EVT::Other if the type should be determined using generic
1052/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001053EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001054X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1055 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001056 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001057 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001058 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001059 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1060 // linux. This is because the stack realignment code can't handle certain
1061 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001062 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001063 if (NonScalarIntSafe &&
1064 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001065 if (Size >= 16 &&
1066 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001067 ((DstAlign == 0 || DstAlign >= 16) &&
1068 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001069 Subtarget->getStackAlignment() >= 16) {
1070 if (Subtarget->hasSSE2())
1071 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001072 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001073 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001074 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001075 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001076 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001077 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001078 // Do not use f64 to lower memcpy if source is string constant. It's
1079 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001080 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001081 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001082 }
Evan Chengf0df0312008-05-15 08:39:06 +00001083 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 return MVT::i64;
1085 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001086}
1087
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001088/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1089/// current function. The returned value is a member of the
1090/// MachineJumpTableInfo::JTEntryKind enum.
1091unsigned X86TargetLowering::getJumpTableEncoding() const {
1092 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1093 // symbol.
1094 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1095 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001096 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001097
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001098 // Otherwise, use the normal jump table encoding heuristics.
1099 return TargetLowering::getJumpTableEncoding();
1100}
1101
Chris Lattnerc64daab2010-01-26 05:02:42 +00001102const MCExpr *
1103X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1104 const MachineBasicBlock *MBB,
1105 unsigned uid,MCContext &Ctx) const{
1106 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1107 Subtarget->isPICStyleGOT());
1108 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1109 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001110 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1111 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001112}
1113
Evan Chengcc415862007-11-09 01:32:10 +00001114/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1115/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001116SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001117 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001118 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001119 // This doesn't have DebugLoc associated with it, but is not really the
1120 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001121 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001122 return Table;
1123}
1124
Chris Lattner589c6f62010-01-26 06:28:43 +00001125/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1126/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1127/// MCExpr.
1128const MCExpr *X86TargetLowering::
1129getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1130 MCContext &Ctx) const {
1131 // X86-64 uses RIP relative addressing based on the jump table label.
1132 if (Subtarget->isPICStyleRIPRel())
1133 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1134
1135 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001136 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001137}
1138
Bill Wendlingb4202b82009-07-01 18:50:55 +00001139/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001140unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001141 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001142}
1143
Evan Chengdee81012010-07-26 21:50:05 +00001144std::pair<const TargetRegisterClass*, uint8_t>
1145X86TargetLowering::findRepresentativeClass(EVT VT) const{
1146 const TargetRegisterClass *RRC = 0;
1147 uint8_t Cost = 1;
1148 switch (VT.getSimpleVT().SimpleTy) {
1149 default:
1150 return TargetLowering::findRepresentativeClass(VT);
1151 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1152 RRC = (Subtarget->is64Bit()
1153 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1154 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001155 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001156 RRC = X86::VR64RegisterClass;
1157 break;
1158 case MVT::f32: case MVT::f64:
1159 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1160 case MVT::v4f32: case MVT::v2f64:
1161 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1162 case MVT::v4f64:
1163 RRC = X86::VR128RegisterClass;
1164 break;
1165 }
1166 return std::make_pair(RRC, Cost);
1167}
1168
Evan Cheng70017e42010-07-24 00:39:05 +00001169unsigned
1170X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1171 MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +00001172 const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo();
1173
1174 unsigned FPDiff = TFI->hasFP(MF) ? 1 : 0;
Evan Cheng70017e42010-07-24 00:39:05 +00001175 switch (RC->getID()) {
1176 default:
1177 return 0;
1178 case X86::GR32RegClassID:
1179 return 4 - FPDiff;
1180 case X86::GR64RegClassID:
1181 return 8 - FPDiff;
1182 case X86::VR128RegClassID:
1183 return Subtarget->is64Bit() ? 10 : 4;
1184 case X86::VR64RegClassID:
1185 return 4;
1186 }
1187}
1188
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001189bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1190 unsigned &Offset) const {
1191 if (!Subtarget->isTargetLinux())
1192 return false;
1193
1194 if (Subtarget->is64Bit()) {
1195 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1196 Offset = 0x28;
1197 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1198 AddressSpace = 256;
1199 else
1200 AddressSpace = 257;
1201 } else {
1202 // %gs:0x14 on i386
1203 Offset = 0x14;
1204 AddressSpace = 256;
1205 }
1206 return true;
1207}
1208
1209
Chris Lattner2b02a442007-02-25 08:29:00 +00001210//===----------------------------------------------------------------------===//
1211// Return Value Calling Convention Implementation
1212//===----------------------------------------------------------------------===//
1213
Chris Lattner59ed56b2007-02-28 04:55:35 +00001214#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001215
Michael J. Spencerec38de22010-10-10 22:04:20 +00001216bool
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001217X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001218 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001219 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001220 SmallVector<CCValAssign, 16> RVLocs;
1221 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001222 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001223 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001224}
1225
Dan Gohman98ca4f22009-08-05 01:29:28 +00001226SDValue
1227X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001228 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001229 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001230 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001231 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001232 MachineFunction &MF = DAG.getMachineFunction();
1233 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001234
Chris Lattner9774c912007-02-27 05:28:59 +00001235 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001236 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1237 RVLocs, *DAG.getContext());
1238 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001239
Evan Chengdcea1632010-02-04 02:40:39 +00001240 // Add the regs to the liveout set for the function.
1241 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1242 for (unsigned i = 0; i != RVLocs.size(); ++i)
1243 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1244 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001245
Dan Gohman475871a2008-07-27 21:46:04 +00001246 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001247
Dan Gohman475871a2008-07-27 21:46:04 +00001248 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001249 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1250 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001251 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1252 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001253
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001254 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001255 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1256 CCValAssign &VA = RVLocs[i];
1257 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001258 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001259 EVT ValVT = ValToCopy.getValueType();
1260
Dale Johannesenc4510512010-09-24 19:05:48 +00001261 // If this is x86-64, and we disabled SSE, we can't return FP values,
1262 // or SSE or MMX vectors.
1263 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1264 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001265 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001266 report_fatal_error("SSE register return with SSE disabled");
1267 }
1268 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1269 // llvm-gcc has never done it right and no one has noticed, so this
1270 // should be OK for now.
1271 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001272 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001273 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001274
Chris Lattner447ff682008-03-11 03:23:40 +00001275 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1276 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001277 if (VA.getLocReg() == X86::ST0 ||
1278 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001279 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1280 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001281 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001282 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001283 RetOps.push_back(ValToCopy);
1284 // Don't emit a copytoreg.
1285 continue;
1286 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001287
Evan Cheng242b38b2009-02-23 09:03:22 +00001288 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1289 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001290 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001291 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001292 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001293 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001294 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1295 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001296 // If we don't have SSE2 available, convert to v4f32 so the generated
1297 // register is legal.
1298 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001299 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001300 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001301 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001302 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001303
Dale Johannesendd64c412009-02-04 00:33:20 +00001304 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001305 Flag = Chain.getValue(1);
1306 }
Dan Gohman61a92132008-04-21 23:59:07 +00001307
1308 // The x86-64 ABI for returning structs by value requires that we copy
1309 // the sret argument into %rax for the return. We saved the argument into
1310 // a virtual register in the entry block, so now we copy the value out
1311 // and into %rax.
1312 if (Subtarget->is64Bit() &&
1313 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1314 MachineFunction &MF = DAG.getMachineFunction();
1315 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1316 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001317 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001318 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001319 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001320
Dale Johannesendd64c412009-02-04 00:33:20 +00001321 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001322 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001323
1324 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001325 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001326 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001327
Chris Lattner447ff682008-03-11 03:23:40 +00001328 RetOps[0] = Chain; // Update chain.
1329
1330 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001331 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001332 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001333
1334 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001335 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001336}
1337
Evan Cheng3d2125c2010-11-30 23:55:39 +00001338bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1339 if (N->getNumValues() != 1)
1340 return false;
1341 if (!N->hasNUsesOfValue(1, 0))
1342 return false;
1343
1344 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001345 if (Copy->getOpcode() != ISD::CopyToReg &&
1346 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001347 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001348
1349 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001350 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001351 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001352 if (UI->getOpcode() != X86ISD::RET_FLAG)
1353 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001354 HasRet = true;
1355 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001356
Evan Cheng1bf891a2010-12-01 22:59:46 +00001357 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001358}
1359
Dan Gohman98ca4f22009-08-05 01:29:28 +00001360/// LowerCallResult - Lower the result values of a call into the
1361/// appropriate copies out of appropriate physical registers.
1362///
1363SDValue
1364X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001365 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001366 const SmallVectorImpl<ISD::InputArg> &Ins,
1367 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001368 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001369
Chris Lattnere32bbf62007-02-28 07:09:55 +00001370 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001371 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001372 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001373 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001374 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001375 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001376
Chris Lattner3085e152007-02-25 08:59:22 +00001377 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001378 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001379 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001380 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001381
Torok Edwin3f142c32009-02-01 18:15:56 +00001382 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001383 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001384 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001385 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001386 }
1387
Evan Cheng79fb3b42009-02-20 20:43:02 +00001388 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001389
1390 // If this is a call to a function that returns an fp value on the floating
1391 // point stack, we must guarantee the the value is popped from the stack, so
1392 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1393 // if the return value is not used. We use the FpGET_ST0 instructions
1394 // instead.
1395 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1396 // If we prefer to use the value in xmm registers, copy it out as f80 and
1397 // use a truncate to move it from fp stack reg to xmm reg.
1398 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1399 bool isST0 = VA.getLocReg() == X86::ST0;
1400 unsigned Opc = 0;
1401 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1402 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1403 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1404 SDValue Ops[] = { Chain, InFlag };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001405 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Glue,
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001406 Ops, 2), 1);
1407 Val = Chain.getValue(0);
1408
1409 // Round the f80 to the right size, which also moves it to the appropriate
1410 // xmm register.
1411 if (CopyVT != VA.getValVT())
1412 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1413 // This truncation won't change the value.
1414 DAG.getIntPtrConstant(1));
1415 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001416 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1417 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1418 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001419 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001420 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001421 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1422 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001423 } else {
1424 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001426 Val = Chain.getValue(0);
1427 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001428 Val = DAG.getNode(ISD::BITCAST, dl, CopyVT, Val);
Evan Cheng79fb3b42009-02-20 20:43:02 +00001429 } else {
1430 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1431 CopyVT, InFlag).getValue(1);
1432 Val = Chain.getValue(0);
1433 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001434 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001435 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001436 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001437
Dan Gohman98ca4f22009-08-05 01:29:28 +00001438 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001439}
1440
1441
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001442//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001443// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001444//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001445// StdCall calling convention seems to be standard for many Windows' API
1446// routines and around. It differs from C calling convention just a little:
1447// callee should clean up the stack, not caller. Symbols should be also
1448// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001449// For info on fast calling convention see Fast Calling Convention (tail call)
1450// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001451
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001453/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001454static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1455 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001456 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001457
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001459}
1460
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001461/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001462/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463static bool
1464ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1465 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001466 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001467
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001469}
1470
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001471/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1472/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001473/// the specific parameter attribute. The copy will be passed as a byval
1474/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001475static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001476CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001477 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1478 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001479 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001480
Dale Johannesendd64c412009-02-04 00:33:20 +00001481 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001482 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001483 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001484}
1485
Chris Lattner29689432010-03-11 00:22:57 +00001486/// IsTailCallConvention - Return true if the calling convention is one that
1487/// supports tail call optimization.
1488static bool IsTailCallConvention(CallingConv::ID CC) {
1489 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1490}
1491
Evan Cheng0c439eb2010-01-27 00:07:07 +00001492/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1493/// a tailcall target by changing its ABI.
1494static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001495 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001496}
1497
Dan Gohman98ca4f22009-08-05 01:29:28 +00001498SDValue
1499X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001500 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001501 const SmallVectorImpl<ISD::InputArg> &Ins,
1502 DebugLoc dl, SelectionDAG &DAG,
1503 const CCValAssign &VA,
1504 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001505 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001506 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001507 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001508 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001509 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001510 EVT ValVT;
1511
1512 // If value is passed by pointer we have address passed instead of the value
1513 // itself.
1514 if (VA.getLocInfo() == CCValAssign::Indirect)
1515 ValVT = VA.getLocVT();
1516 else
1517 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001518
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001519 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001520 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001521 // In case of tail call optimization mark all arguments mutable. Since they
1522 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001523 if (Flags.isByVal()) {
1524 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001525 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001526 return DAG.getFrameIndex(FI, getPointerTy());
1527 } else {
1528 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001529 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001530 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1531 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001532 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001533 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001534 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001535}
1536
Dan Gohman475871a2008-07-27 21:46:04 +00001537SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001538X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001539 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001540 bool isVarArg,
1541 const SmallVectorImpl<ISD::InputArg> &Ins,
1542 DebugLoc dl,
1543 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001544 SmallVectorImpl<SDValue> &InVals)
1545 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001546 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001547 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001548
Gordon Henriksen86737662008-01-05 16:56:59 +00001549 const Function* Fn = MF.getFunction();
1550 if (Fn->hasExternalLinkage() &&
1551 Subtarget->isTargetCygMing() &&
1552 Fn->getName() == "main")
1553 FuncInfo->setForceFramePointer(true);
1554
Evan Cheng1bc78042006-04-26 01:20:17 +00001555 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001556 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001557 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001558
Chris Lattner29689432010-03-11 00:22:57 +00001559 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1560 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001561
Chris Lattner638402b2007-02-28 07:00:42 +00001562 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001563 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001564 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1565 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001566 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001567
Chris Lattnerf39f7712007-02-28 05:46:49 +00001568 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001569 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001570 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1571 CCValAssign &VA = ArgLocs[i];
1572 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1573 // places.
1574 assert(VA.getValNo() != LastVal &&
1575 "Don't support value assigned to multiple locs yet");
1576 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001577
Chris Lattnerf39f7712007-02-28 05:46:49 +00001578 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001579 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001580 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001582 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001584 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001585 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001586 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001588 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001589 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1590 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001591 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001592 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001593 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001594 RC = X86::VR64RegisterClass;
1595 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001596 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001597
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001598 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001600
Chris Lattnerf39f7712007-02-28 05:46:49 +00001601 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1602 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1603 // right size.
1604 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001605 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001606 DAG.getValueType(VA.getValVT()));
1607 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001608 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001609 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001610 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001611 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001612
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001613 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001614 // Handle MMX values passed in XMM regs.
1615 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001616 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1617 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001618 } else
1619 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001620 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001621 } else {
1622 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001624 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001625
1626 // If value is passed via pointer - do a load.
1627 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001628 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1629 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001630
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001632 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001633
Dan Gohman61a92132008-04-21 23:59:07 +00001634 // The x86-64 ABI for returning structs by value requires that we copy
1635 // the sret argument into %rax for the return. Save the argument into
1636 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001637 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001638 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1639 unsigned Reg = FuncInfo->getSRetReturnReg();
1640 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001641 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001642 FuncInfo->setSRetReturnReg(Reg);
1643 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001645 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001646 }
1647
Chris Lattnerf39f7712007-02-28 05:46:49 +00001648 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001649 // Align stack specially for tail calls.
1650 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001651 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001652
Evan Cheng1bc78042006-04-26 01:20:17 +00001653 // If the function takes variable number of arguments, make a frame index for
1654 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001655 if (isVarArg) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001656 if (!IsWin64 && (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1657 CallConv != CallingConv::X86_ThisCall))) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001658 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001659 }
1660 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001661 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1662
1663 // FIXME: We should really autogenerate these arrays
1664 static const unsigned GPR64ArgRegsWin64[] = {
1665 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001666 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001667 static const unsigned GPR64ArgRegs64Bit[] = {
1668 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1669 };
1670 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001671 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1672 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1673 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001674 const unsigned *GPR64ArgRegs;
1675 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001676
1677 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001678 // The XMM registers which might contain var arg parameters are shadowed
1679 // in their paired GPR. So we only need to save the GPR to their home
1680 // slots.
1681 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001682 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001683 } else {
1684 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1685 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001686
1687 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001688 }
1689 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1690 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001691
Devang Patel578efa92009-06-05 21:57:13 +00001692 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001693 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001694 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001695 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001696 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001697 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001698 // Kernel mode asks for SSE to be disabled, so don't push them
1699 // on the stack.
1700 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001701
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001702 if (IsWin64) {
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001703 const TargetFrameInfo &TFI = *getTargetMachine().getFrameInfo();
1704 // Get to the caller-allocated home save location. Add 8 to account
1705 // for the return address.
1706 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001707 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001708 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001709 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
1710 } else {
1711 // For X86-64, if there are vararg parameters that are passed via
1712 // registers, then we must store them to their spots on the stack so they
1713 // may be loaded by deferencing the result of va_next.
1714 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1715 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1716 FuncInfo->setRegSaveFrameIndex(
1717 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001718 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001719 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001720
Gordon Henriksen86737662008-01-05 16:56:59 +00001721 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001722 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001723 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1724 getPointerTy());
1725 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001726 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001727 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1728 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001729 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1730 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001731 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001732 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001733 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001734 MachinePointerInfo::getFixedStack(
1735 FuncInfo->getRegSaveFrameIndex(), Offset),
1736 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001737 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001738 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001739 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001740
Dan Gohmanface41a2009-08-16 21:24:25 +00001741 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1742 // Now store the XMM (fp + vector) parameter registers.
1743 SmallVector<SDValue, 11> SaveXMMOps;
1744 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001745
Dan Gohmanface41a2009-08-16 21:24:25 +00001746 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1747 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1748 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001749
Dan Gohman1e93df62010-04-17 14:41:14 +00001750 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1751 FuncInfo->getRegSaveFrameIndex()));
1752 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1753 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001754
Dan Gohmanface41a2009-08-16 21:24:25 +00001755 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001756 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Dan Gohmanface41a2009-08-16 21:24:25 +00001757 X86::VR128RegisterClass);
1758 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1759 SaveXMMOps.push_back(Val);
1760 }
1761 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1762 MVT::Other,
1763 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001764 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001765
1766 if (!MemOps.empty())
1767 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1768 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001769 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001770 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001771
Gordon Henriksen86737662008-01-05 16:56:59 +00001772 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001773 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001774 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001775 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001776 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001777 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001778 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001779 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001780 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001781
Gordon Henriksen86737662008-01-05 16:56:59 +00001782 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001783 // RegSaveFrameIndex is X86-64 only.
1784 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001785 if (CallConv == CallingConv::X86_FastCall ||
1786 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001787 // fastcc functions can't have varargs.
1788 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001789 }
Evan Cheng25caf632006-05-23 21:06:34 +00001790
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001792}
1793
Dan Gohman475871a2008-07-27 21:46:04 +00001794SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1796 SDValue StackPtr, SDValue Arg,
1797 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001798 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001799 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001800 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1801 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001802 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001803 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001804 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001805 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001806
1807 return DAG.getStore(Chain, dl, Arg, PtrOff,
1808 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001809 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001810}
1811
Bill Wendling64e87322009-01-16 19:25:27 +00001812/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001813/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001814SDValue
1815X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001816 SDValue &OutRetAddr, SDValue Chain,
1817 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001818 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001819 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001820 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001821 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001822
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001823 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001824 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1825 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001826 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001827}
1828
1829/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1830/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001831static SDValue
1832EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001833 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001834 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001835 // Store the return address to the appropriate stack slot.
1836 if (!FPDiff) return Chain;
1837 // Calculate the new stack slot for the return address.
1838 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001839 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001840 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001843 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001844 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001845 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001846 return Chain;
1847}
1848
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001850X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001851 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001852 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001853 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001854 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001855 const SmallVectorImpl<ISD::InputArg> &Ins,
1856 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001857 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001858 MachineFunction &MF = DAG.getMachineFunction();
1859 bool Is64Bit = Subtarget->is64Bit();
1860 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001861 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001862
Evan Cheng5f941932010-02-05 02:21:12 +00001863 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001864 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001865 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1866 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001867 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001868
1869 // Sibcalls are automatically detected tailcalls which do not require
1870 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001871 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001872 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001873
1874 if (isTailCall)
1875 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001876 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001877
Chris Lattner29689432010-03-11 00:22:57 +00001878 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1879 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001880
Chris Lattner638402b2007-02-28 07:00:42 +00001881 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001882 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1884 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001885 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Chris Lattner423c5f42007-02-28 05:31:48 +00001887 // Get a count of how many bytes are to be pushed on the stack.
1888 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001889 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001890 // This is a sibcall. The memory operands are available in caller's
1891 // own caller's stack.
1892 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001893 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001894 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001895
Gordon Henriksen86737662008-01-05 16:56:59 +00001896 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001897 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001898 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001899 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001900 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1901 FPDiff = NumBytesCallerPushed - NumBytes;
1902
1903 // Set the delta of movement of the returnaddr stackslot.
1904 // But only set if delta is greater than previous delta.
1905 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1906 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1907 }
1908
Evan Chengf22f9b32010-02-06 03:28:46 +00001909 if (!IsSibcall)
1910 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001911
Dan Gohman475871a2008-07-27 21:46:04 +00001912 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001913 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001914 if (isTailCall && FPDiff)
1915 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1916 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001917
Dan Gohman475871a2008-07-27 21:46:04 +00001918 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1919 SmallVector<SDValue, 8> MemOpChains;
1920 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001921
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001922 // Walk the register/memloc assignments, inserting copies/loads. In the case
1923 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001924 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1925 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001926 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001927 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001929 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001930
Chris Lattner423c5f42007-02-28 05:31:48 +00001931 // Promote the value if needed.
1932 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001933 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001934 case CCValAssign::Full: break;
1935 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001936 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001937 break;
1938 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001939 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001940 break;
1941 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001942 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1943 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001944 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1946 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001947 } else
1948 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1949 break;
1950 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001951 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001952 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001953 case CCValAssign::Indirect: {
1954 // Store the argument.
1955 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001956 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001957 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00001958 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001959 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001960 Arg = SpillSlot;
1961 break;
1962 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001963 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001964
Chris Lattner423c5f42007-02-28 05:31:48 +00001965 if (VA.isRegLoc()) {
1966 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001967 if (isVarArg && Subtarget->isTargetWin64()) {
1968 // Win64 ABI requires argument XMM reg to be copied to the corresponding
1969 // shadow reg if callee is a varargs function.
1970 unsigned ShadowReg = 0;
1971 switch (VA.getLocReg()) {
1972 case X86::XMM0: ShadowReg = X86::RCX; break;
1973 case X86::XMM1: ShadowReg = X86::RDX; break;
1974 case X86::XMM2: ShadowReg = X86::R8; break;
1975 case X86::XMM3: ShadowReg = X86::R9; break;
1976 }
1977 if (ShadowReg)
1978 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
1979 }
Evan Chengf22f9b32010-02-06 03:28:46 +00001980 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001981 assert(VA.isMemLoc());
1982 if (StackPtr.getNode() == 0)
1983 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1984 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1985 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001986 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001987 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001988
Evan Cheng32fe1032006-05-25 00:59:30 +00001989 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001990 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001991 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001992
Evan Cheng347d5f72006-04-28 21:29:37 +00001993 // Build a sequence of copy-to-reg nodes chained together with token chain
1994 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001995 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001996 // Tail call byval lowering might overwrite argument registers so in case of
1997 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001998 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001999 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002000 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002001 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002002 InFlag = Chain.getValue(1);
2003 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002004
Chris Lattner88e1fd52009-07-09 04:24:46 +00002005 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002006 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2007 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002008 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002009 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2010 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002011 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002012 InFlag);
2013 InFlag = Chain.getValue(1);
2014 } else {
2015 // If we are tail calling and generating PIC/GOT style code load the
2016 // address of the callee into ECX. The value in ecx is used as target of
2017 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2018 // for tail calls on PIC/GOT architectures. Normally we would just put the
2019 // address of GOT into ebx and then call target@PLT. But for tail calls
2020 // ebx would be restored (since ebx is callee saved) before jumping to the
2021 // target@PLT.
2022
2023 // Note: The actual moving to ECX is done further down.
2024 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2025 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2026 !G->getGlobal()->hasProtectedVisibility())
2027 Callee = LowerGlobalAddress(Callee, DAG);
2028 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002029 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002030 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002031 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002032
Nate Begemanc8ea6732010-07-21 20:49:52 +00002033 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002034 // From AMD64 ABI document:
2035 // For calls that may call functions that use varargs or stdargs
2036 // (prototype-less calls or calls to functions containing ellipsis (...) in
2037 // the declaration) %al is used as hidden argument to specify the number
2038 // of SSE registers used. The contents of %al do not need to match exactly
2039 // the number of registers, but must be an ubound on the number of SSE
2040 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002041
Gordon Henriksen86737662008-01-05 16:56:59 +00002042 // Count the number of XMM registers allocated.
2043 static const unsigned XMMArgRegs[] = {
2044 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2045 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2046 };
2047 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002048 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002049 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002050
Dale Johannesendd64c412009-02-04 00:33:20 +00002051 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002053 InFlag = Chain.getValue(1);
2054 }
2055
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002056
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002057 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002058 if (isTailCall) {
2059 // Force all the incoming stack arguments to be loaded from the stack
2060 // before any new outgoing arguments are stored to the stack, because the
2061 // outgoing stack slots may alias the incoming argument stack slots, and
2062 // the alias isn't otherwise explicit. This is slightly more conservative
2063 // than necessary, because it means that each store effectively depends
2064 // on every argument instead of just those arguments it would clobber.
2065 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2066
Dan Gohman475871a2008-07-27 21:46:04 +00002067 SmallVector<SDValue, 8> MemOpChains2;
2068 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002069 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002070 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002071 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002072 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002073 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2074 CCValAssign &VA = ArgLocs[i];
2075 if (VA.isRegLoc())
2076 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002077 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002078 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002079 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002080 // Create frame index.
2081 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002082 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002083 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002084 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002085
Duncan Sands276dcbd2008-03-21 09:14:45 +00002086 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002087 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002088 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002089 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002090 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002091 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002092 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093
Dan Gohman98ca4f22009-08-05 01:29:28 +00002094 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2095 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002096 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002097 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002098 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002099 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002100 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002101 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002102 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002103 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002104 }
2105 }
2106
2107 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002108 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002109 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002110
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002111 // Copy arguments to their registers.
2112 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002113 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002114 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002115 InFlag = Chain.getValue(1);
2116 }
Dan Gohman475871a2008-07-27 21:46:04 +00002117 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002118
Gordon Henriksen86737662008-01-05 16:56:59 +00002119 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002120 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002121 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002122 }
2123
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002124 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2125 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2126 // In the 64-bit large code model, we have to make all calls
2127 // through a register, since the call instruction's 32-bit
2128 // pc-relative offset may not be large enough to hold the whole
2129 // address.
2130 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002131 // If the callee is a GlobalAddress node (quite common, every direct call
2132 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2133 // it.
2134
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002135 // We should use extra load for direct calls to dllimported functions in
2136 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002137 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002138 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002139 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002140
Chris Lattner48a7d022009-07-09 05:02:21 +00002141 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2142 // external symbols most go through the PLT in PIC mode. If the symbol
2143 // has hidden or protected visibility, or if it is static or local, then
2144 // we don't need to use the PLT - we can directly call it.
2145 if (Subtarget->isTargetELF() &&
2146 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002147 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002148 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002149 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002150 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2151 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002152 // PC-relative references to external symbols should go through $stub,
2153 // unless we're building with the leopard linker or later, which
2154 // automatically synthesizes these stubs.
2155 OpFlags = X86II::MO_DARWIN_STUB;
2156 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002157
Devang Patel0d881da2010-07-06 22:08:15 +00002158 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002159 G->getOffset(), OpFlags);
2160 }
Bill Wendling056292f2008-09-16 21:48:12 +00002161 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002162 unsigned char OpFlags = 0;
2163
Evan Cheng1bf891a2010-12-01 22:59:46 +00002164 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2165 // external symbols should go through the PLT.
2166 if (Subtarget->isTargetELF() &&
2167 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2168 OpFlags = X86II::MO_PLT;
2169 } else if (Subtarget->isPICStyleStubAny() &&
2170 Subtarget->getDarwinVers() < 9) {
2171 // PC-relative references to external symbols should go through $stub,
2172 // unless we're building with the leopard linker or later, which
2173 // automatically synthesizes these stubs.
2174 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002175 }
Eric Christopherfd179292009-08-27 18:07:15 +00002176
Chris Lattner48a7d022009-07-09 05:02:21 +00002177 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2178 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002179 }
2180
Chris Lattnerd96d0722007-02-25 06:40:16 +00002181 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002182 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002183 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002184
Evan Chengf22f9b32010-02-06 03:28:46 +00002185 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002186 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2187 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002188 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002189 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002190
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002191 Ops.push_back(Chain);
2192 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002193
Dan Gohman98ca4f22009-08-05 01:29:28 +00002194 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002195 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002196
Gordon Henriksen86737662008-01-05 16:56:59 +00002197 // Add argument registers to the end of the list so that they are known live
2198 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002199 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2200 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2201 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002202
Evan Cheng586ccac2008-03-18 23:36:35 +00002203 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002205 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2206
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002207 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2208 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002209 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002210
Gabor Greifba36cb52008-08-28 21:40:38 +00002211 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002212 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002213
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002215 // We used to do:
2216 //// If this is the first return lowered for this function, add the regs
2217 //// to the liveout set for the function.
2218 // This isn't right, although it's probably harmless on x86; liveouts
2219 // should be computed from returns not tail calls. Consider a void
2220 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002221 return DAG.getNode(X86ISD::TC_RETURN, dl,
2222 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002223 }
2224
Dale Johannesenace16102009-02-03 19:33:06 +00002225 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002226 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002227
Chris Lattner2d297092006-05-23 18:50:38 +00002228 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002229 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002230 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002231 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002232 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002233 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002234 // pops the hidden struct pointer, so we have to push it back.
2235 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002236 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002237 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002238 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002239
Gordon Henriksenae636f82008-01-03 16:47:34 +00002240 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002241 if (!IsSibcall) {
2242 Chain = DAG.getCALLSEQ_END(Chain,
2243 DAG.getIntPtrConstant(NumBytes, true),
2244 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2245 true),
2246 InFlag);
2247 InFlag = Chain.getValue(1);
2248 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002249
Chris Lattner3085e152007-02-25 08:59:22 +00002250 // Handle result values, copying them out of physregs into vregs that we
2251 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002252 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2253 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002254}
2255
Evan Cheng25ab6902006-09-08 06:48:29 +00002256
2257//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002258// Fast Calling Convention (tail call) implementation
2259//===----------------------------------------------------------------------===//
2260
2261// Like std call, callee cleans arguments, convention except that ECX is
2262// reserved for storing the tail called function address. Only 2 registers are
2263// free for argument passing (inreg). Tail call optimization is performed
2264// provided:
2265// * tailcallopt is enabled
2266// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002267// On X86_64 architecture with GOT-style position independent code only local
2268// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002269// To keep the stack aligned according to platform abi the function
2270// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2271// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002272// If a tail called function callee has more arguments than the caller the
2273// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002274// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002275// original REtADDR, but before the saved framepointer or the spilled registers
2276// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2277// stack layout:
2278// arg1
2279// arg2
2280// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002281// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002282// move area ]
2283// (possible EBP)
2284// ESI
2285// EDI
2286// local1 ..
2287
2288/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2289/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002290unsigned
2291X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2292 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002293 MachineFunction &MF = DAG.getMachineFunction();
2294 const TargetMachine &TM = MF.getTarget();
2295 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2296 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002297 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002298 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002299 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002300 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2301 // Number smaller than 12 so just add the difference.
2302 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2303 } else {
2304 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002305 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002306 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002307 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002308 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002309}
2310
Evan Cheng5f941932010-02-05 02:21:12 +00002311/// MatchingStackOffset - Return true if the given stack call argument is
2312/// already available in the same position (relatively) of the caller's
2313/// incoming argument stack.
2314static
2315bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2316 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2317 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002318 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2319 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002320 if (Arg.getOpcode() == ISD::CopyFromReg) {
2321 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2322 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2323 return false;
2324 MachineInstr *Def = MRI->getVRegDef(VR);
2325 if (!Def)
2326 return false;
2327 if (!Flags.isByVal()) {
2328 if (!TII->isLoadFromStackSlot(Def, FI))
2329 return false;
2330 } else {
2331 unsigned Opcode = Def->getOpcode();
2332 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2333 Def->getOperand(1).isFI()) {
2334 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002335 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002336 } else
2337 return false;
2338 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002339 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2340 if (Flags.isByVal())
2341 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002342 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002343 // define @foo(%struct.X* %A) {
2344 // tail call @bar(%struct.X* byval %A)
2345 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002346 return false;
2347 SDValue Ptr = Ld->getBasePtr();
2348 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2349 if (!FINode)
2350 return false;
2351 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002352 } else
2353 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002354
Evan Cheng4cae1332010-03-05 08:38:04 +00002355 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002356 if (!MFI->isFixedObjectIndex(FI))
2357 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002358 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002359}
2360
Dan Gohman98ca4f22009-08-05 01:29:28 +00002361/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2362/// for tail call optimization. Targets which want to do tail call
2363/// optimization should implement this function.
2364bool
2365X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002366 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002367 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002368 bool isCalleeStructRet,
2369 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002370 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002371 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002372 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002373 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002374 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002375 CalleeCC != CallingConv::C)
2376 return false;
2377
Evan Cheng7096ae42010-01-29 06:45:59 +00002378 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002379 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002380 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002381 CallingConv::ID CallerCC = CallerF->getCallingConv();
2382 bool CCMatch = CallerCC == CalleeCC;
2383
Dan Gohman1797ed52010-02-08 20:27:50 +00002384 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002385 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002386 return true;
2387 return false;
2388 }
2389
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002390 // Look for obvious safe cases to perform tail call optimization that do not
2391 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002392
Evan Cheng2c12cb42010-03-26 16:26:03 +00002393 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2394 // emit a special epilogue.
2395 if (RegInfo->needsStackRealignment(MF))
2396 return false;
2397
Eric Christopher90eb4022010-07-22 00:26:08 +00002398 // Do not sibcall optimize vararg calls unless the call site is not passing
2399 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002400 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002401 return false;
2402
Evan Chenga375d472010-03-15 18:54:48 +00002403 // Also avoid sibcall optimization if either caller or callee uses struct
2404 // return semantics.
2405 if (isCalleeStructRet || isCallerStructRet)
2406 return false;
2407
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002408 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2409 // Therefore if it's not used by the call it is not safe to optimize this into
2410 // a sibcall.
2411 bool Unused = false;
2412 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2413 if (!Ins[i].Used) {
2414 Unused = true;
2415 break;
2416 }
2417 }
2418 if (Unused) {
2419 SmallVector<CCValAssign, 16> RVLocs;
2420 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2421 RVLocs, *DAG.getContext());
2422 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002423 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002424 CCValAssign &VA = RVLocs[i];
2425 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2426 return false;
2427 }
2428 }
2429
Evan Cheng13617962010-04-30 01:12:32 +00002430 // If the calling conventions do not match, then we'd better make sure the
2431 // results are returned in the same way as what the caller expects.
2432 if (!CCMatch) {
2433 SmallVector<CCValAssign, 16> RVLocs1;
2434 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2435 RVLocs1, *DAG.getContext());
2436 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2437
2438 SmallVector<CCValAssign, 16> RVLocs2;
2439 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2440 RVLocs2, *DAG.getContext());
2441 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2442
2443 if (RVLocs1.size() != RVLocs2.size())
2444 return false;
2445 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2446 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2447 return false;
2448 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2449 return false;
2450 if (RVLocs1[i].isRegLoc()) {
2451 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2452 return false;
2453 } else {
2454 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2455 return false;
2456 }
2457 }
2458 }
2459
Evan Chenga6bff982010-01-30 01:22:00 +00002460 // If the callee takes no arguments then go on to check the results of the
2461 // call.
2462 if (!Outs.empty()) {
2463 // Check if stack adjustment is needed. For now, do not do this if any
2464 // argument is passed on the stack.
2465 SmallVector<CCValAssign, 16> ArgLocs;
2466 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2467 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00002468 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Evan Chengb2c92902010-02-02 02:22:50 +00002469 if (CCInfo.getNextStackOffset()) {
2470 MachineFunction &MF = DAG.getMachineFunction();
2471 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2472 return false;
2473 if (Subtarget->isTargetWin64())
2474 // Win64 ABI has additional complications.
2475 return false;
2476
2477 // Check if the arguments are already laid out in the right way as
2478 // the caller's fixed stack objects.
2479 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002480 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2481 const X86InstrInfo *TII =
2482 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002483 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2484 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002485 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002486 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002487 if (VA.getLocInfo() == CCValAssign::Indirect)
2488 return false;
2489 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002490 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2491 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002492 return false;
2493 }
2494 }
2495 }
Evan Cheng9c044672010-05-29 01:35:22 +00002496
2497 // If the tailcall address may be in a register, then make sure it's
2498 // possible to register allocate for it. In 32-bit, the call address can
2499 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002500 // callee-saved registers are restored. These happen to be the same
2501 // registers used to pass 'inreg' arguments so watch out for those.
2502 if (!Subtarget->is64Bit() &&
2503 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002504 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002505 unsigned NumInRegs = 0;
2506 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2507 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002508 if (!VA.isRegLoc())
2509 continue;
2510 unsigned Reg = VA.getLocReg();
2511 switch (Reg) {
2512 default: break;
2513 case X86::EAX: case X86::EDX: case X86::ECX:
2514 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002515 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002516 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002517 }
2518 }
2519 }
Evan Chenga6bff982010-01-30 01:22:00 +00002520 }
Evan Chengb1712452010-01-27 06:25:16 +00002521
Dale Johannesend155d7e2010-10-25 22:17:05 +00002522 // An stdcall caller is expected to clean up its arguments; the callee
Dale Johannesen0e034562010-11-12 00:43:18 +00002523 // isn't going to do that.
Dale Johannesend155d7e2010-10-25 22:17:05 +00002524 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2525 return false;
2526
Evan Cheng86809cc2010-02-03 03:28:02 +00002527 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002528}
2529
Dan Gohman3df24e62008-09-03 23:12:08 +00002530FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002531X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2532 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002533}
2534
2535
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002536//===----------------------------------------------------------------------===//
2537// Other Lowering Hooks
2538//===----------------------------------------------------------------------===//
2539
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002540static bool MayFoldLoad(SDValue Op) {
2541 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2542}
2543
2544static bool MayFoldIntoStore(SDValue Op) {
2545 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2546}
2547
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002548static bool isTargetShuffle(unsigned Opcode) {
2549 switch(Opcode) {
2550 default: return false;
2551 case X86ISD::PSHUFD:
2552 case X86ISD::PSHUFHW:
2553 case X86ISD::PSHUFLW:
2554 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002555 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002556 case X86ISD::SHUFPS:
2557 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002558 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002559 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002560 case X86ISD::MOVLPS:
2561 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002562 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002563 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002564 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002565 case X86ISD::MOVSS:
2566 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002567 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002568 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002569 case X86ISD::PUNPCKLWD:
2570 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002571 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002572 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002573 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002574 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002575 case X86ISD::PUNPCKHWD:
2576 case X86ISD::PUNPCKHBW:
2577 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002578 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002579 return true;
2580 }
2581 return false;
2582}
2583
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002584static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002585 SDValue V1, SelectionDAG &DAG) {
2586 switch(Opc) {
2587 default: llvm_unreachable("Unknown x86 shuffle node");
2588 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002589 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002590 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002591 return DAG.getNode(Opc, dl, VT, V1);
2592 }
2593
2594 return SDValue();
2595}
2596
2597static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002598 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002599 switch(Opc) {
2600 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002601 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002602 case X86ISD::PSHUFHW:
2603 case X86ISD::PSHUFLW:
2604 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2605 }
2606
2607 return SDValue();
2608}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002609
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002610static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2611 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2612 switch(Opc) {
2613 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002614 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002615 case X86ISD::SHUFPD:
2616 case X86ISD::SHUFPS:
2617 return DAG.getNode(Opc, dl, VT, V1, V2,
2618 DAG.getConstant(TargetMask, MVT::i8));
2619 }
2620 return SDValue();
2621}
2622
2623static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2624 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2625 switch(Opc) {
2626 default: llvm_unreachable("Unknown x86 shuffle node");
2627 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002628 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002629 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002630 case X86ISD::MOVLPS:
2631 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002632 case X86ISD::MOVSS:
2633 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002634 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002635 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002636 case X86ISD::PUNPCKLWD:
2637 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002638 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002639 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002640 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002641 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002642 case X86ISD::PUNPCKHWD:
2643 case X86ISD::PUNPCKHBW:
2644 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002645 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002646 return DAG.getNode(Opc, dl, VT, V1, V2);
2647 }
2648 return SDValue();
2649}
2650
Dan Gohmand858e902010-04-17 15:26:15 +00002651SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002652 MachineFunction &MF = DAG.getMachineFunction();
2653 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2654 int ReturnAddrIndex = FuncInfo->getRAIndex();
2655
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002656 if (ReturnAddrIndex == 0) {
2657 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002658 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002659 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002660 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002661 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002662 }
2663
Evan Cheng25ab6902006-09-08 06:48:29 +00002664 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002665}
2666
2667
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002668bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2669 bool hasSymbolicDisplacement) {
2670 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002671 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002672 return false;
2673
2674 // If we don't have a symbolic displacement - we don't have any extra
2675 // restrictions.
2676 if (!hasSymbolicDisplacement)
2677 return true;
2678
2679 // FIXME: Some tweaks might be needed for medium code model.
2680 if (M != CodeModel::Small && M != CodeModel::Kernel)
2681 return false;
2682
2683 // For small code model we assume that latest object is 16MB before end of 31
2684 // bits boundary. We may also accept pretty large negative constants knowing
2685 // that all objects are in the positive half of address space.
2686 if (M == CodeModel::Small && Offset < 16*1024*1024)
2687 return true;
2688
2689 // For kernel code model we know that all object resist in the negative half
2690 // of 32bits address space. We may not accept negative offsets, since they may
2691 // be just off and we may accept pretty large positive ones.
2692 if (M == CodeModel::Kernel && Offset > 0)
2693 return true;
2694
2695 return false;
2696}
2697
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002698/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2699/// specific condition code, returning the condition code and the LHS/RHS of the
2700/// comparison to make.
2701static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2702 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002703 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002704 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2705 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2706 // X > -1 -> X == 0, jump !sign.
2707 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002708 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002709 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2710 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002711 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002712 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002713 // X < 1 -> X <= 0
2714 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002715 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002716 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002717 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002718
Evan Chengd9558e02006-01-06 00:43:03 +00002719 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002720 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002721 case ISD::SETEQ: return X86::COND_E;
2722 case ISD::SETGT: return X86::COND_G;
2723 case ISD::SETGE: return X86::COND_GE;
2724 case ISD::SETLT: return X86::COND_L;
2725 case ISD::SETLE: return X86::COND_LE;
2726 case ISD::SETNE: return X86::COND_NE;
2727 case ISD::SETULT: return X86::COND_B;
2728 case ISD::SETUGT: return X86::COND_A;
2729 case ISD::SETULE: return X86::COND_BE;
2730 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002731 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002732 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002733
Chris Lattner4c78e022008-12-23 23:42:27 +00002734 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002735
Chris Lattner4c78e022008-12-23 23:42:27 +00002736 // If LHS is a foldable load, but RHS is not, flip the condition.
2737 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2738 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2739 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2740 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002741 }
2742
Chris Lattner4c78e022008-12-23 23:42:27 +00002743 switch (SetCCOpcode) {
2744 default: break;
2745 case ISD::SETOLT:
2746 case ISD::SETOLE:
2747 case ISD::SETUGT:
2748 case ISD::SETUGE:
2749 std::swap(LHS, RHS);
2750 break;
2751 }
2752
2753 // On a floating point condition, the flags are set as follows:
2754 // ZF PF CF op
2755 // 0 | 0 | 0 | X > Y
2756 // 0 | 0 | 1 | X < Y
2757 // 1 | 0 | 0 | X == Y
2758 // 1 | 1 | 1 | unordered
2759 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002760 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002761 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002762 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002763 case ISD::SETOLT: // flipped
2764 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002765 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002766 case ISD::SETOLE: // flipped
2767 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002768 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002769 case ISD::SETUGT: // flipped
2770 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002771 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002772 case ISD::SETUGE: // flipped
2773 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002774 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002775 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002776 case ISD::SETNE: return X86::COND_NE;
2777 case ISD::SETUO: return X86::COND_P;
2778 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002779 case ISD::SETOEQ:
2780 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002781 }
Evan Chengd9558e02006-01-06 00:43:03 +00002782}
2783
Evan Cheng4a460802006-01-11 00:33:36 +00002784/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2785/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002786/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002787static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002788 switch (X86CC) {
2789 default:
2790 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002791 case X86::COND_B:
2792 case X86::COND_BE:
2793 case X86::COND_E:
2794 case X86::COND_P:
2795 case X86::COND_A:
2796 case X86::COND_AE:
2797 case X86::COND_NE:
2798 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002799 return true;
2800 }
2801}
2802
Evan Chengeb2f9692009-10-27 19:56:55 +00002803/// isFPImmLegal - Returns true if the target can instruction select the
2804/// specified FP immediate natively. If false, the legalizer will
2805/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002806bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002807 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2808 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2809 return true;
2810 }
2811 return false;
2812}
2813
Nate Begeman9008ca62009-04-27 18:41:29 +00002814/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2815/// the specified range (L, H].
2816static bool isUndefOrInRange(int Val, int Low, int Hi) {
2817 return (Val < 0) || (Val >= Low && Val < Hi);
2818}
2819
2820/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2821/// specified value.
2822static bool isUndefOrEqual(int Val, int CmpVal) {
2823 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002824 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002826}
2827
Nate Begeman9008ca62009-04-27 18:41:29 +00002828/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2829/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2830/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002831static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00002832 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00002833 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002834 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002835 return (Mask[0] < 2 && Mask[1] < 2);
2836 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002837}
2838
Nate Begeman9008ca62009-04-27 18:41:29 +00002839bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002840 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 N->getMask(M);
2842 return ::isPSHUFDMask(M, N->getValueType(0));
2843}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002844
Nate Begeman9008ca62009-04-27 18:41:29 +00002845/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2846/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002847static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002848 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002849 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002850
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 // Lower quadword copied in order or undef.
2852 for (int i = 0; i != 4; ++i)
2853 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002854 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002855
Evan Cheng506d3df2006-03-29 23:07:14 +00002856 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002857 for (int i = 4; i != 8; ++i)
2858 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002859 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002860
Evan Cheng506d3df2006-03-29 23:07:14 +00002861 return true;
2862}
2863
Nate Begeman9008ca62009-04-27 18:41:29 +00002864bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002865 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 N->getMask(M);
2867 return ::isPSHUFHWMask(M, N->getValueType(0));
2868}
Evan Cheng506d3df2006-03-29 23:07:14 +00002869
Nate Begeman9008ca62009-04-27 18:41:29 +00002870/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2871/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002872static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002873 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002874 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002875
Rafael Espindola15684b22009-04-24 12:40:33 +00002876 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002877 for (int i = 4; i != 8; ++i)
2878 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002879 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002880
Rafael Espindola15684b22009-04-24 12:40:33 +00002881 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002882 for (int i = 0; i != 4; ++i)
2883 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002884 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002885
Rafael Espindola15684b22009-04-24 12:40:33 +00002886 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002887}
2888
Nate Begeman9008ca62009-04-27 18:41:29 +00002889bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002890 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002891 N->getMask(M);
2892 return ::isPSHUFLWMask(M, N->getValueType(0));
2893}
2894
Nate Begemana09008b2009-10-19 02:17:23 +00002895/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2896/// is suitable for input to PALIGNR.
2897static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2898 bool hasSSSE3) {
2899 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00002900
Nate Begemana09008b2009-10-19 02:17:23 +00002901 // Do not handle v2i64 / v2f64 shuffles with palignr.
2902 if (e < 4 || !hasSSSE3)
2903 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002904
Nate Begemana09008b2009-10-19 02:17:23 +00002905 for (i = 0; i != e; ++i)
2906 if (Mask[i] >= 0)
2907 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002908
Nate Begemana09008b2009-10-19 02:17:23 +00002909 // All undef, not a palignr.
2910 if (i == e)
2911 return false;
2912
2913 // Determine if it's ok to perform a palignr with only the LHS, since we
2914 // don't have access to the actual shuffle elements to see if RHS is undef.
2915 bool Unary = Mask[i] < (int)e;
2916 bool NeedsUnary = false;
2917
2918 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002919
Nate Begemana09008b2009-10-19 02:17:23 +00002920 // Check the rest of the elements to see if they are consecutive.
2921 for (++i; i != e; ++i) {
2922 int m = Mask[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00002923 if (m < 0)
Nate Begemana09008b2009-10-19 02:17:23 +00002924 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002925
Nate Begemana09008b2009-10-19 02:17:23 +00002926 Unary = Unary && (m < (int)e);
2927 NeedsUnary = NeedsUnary || (m < s);
2928
2929 if (NeedsUnary && !Unary)
2930 return false;
2931 if (Unary && m != ((s+i) & (e-1)))
2932 return false;
2933 if (!Unary && m != (s+i))
2934 return false;
2935 }
2936 return true;
2937}
2938
2939bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2940 SmallVector<int, 8> M;
2941 N->getMask(M);
2942 return ::isPALIGNRMask(M, N->getValueType(0), true);
2943}
2944
Evan Cheng14aed5e2006-03-24 01:18:28 +00002945/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2946/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002947static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002948 int NumElems = VT.getVectorNumElements();
2949 if (NumElems != 2 && NumElems != 4)
2950 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002951
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 int Half = NumElems / 2;
2953 for (int i = 0; i < Half; ++i)
2954 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002955 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 for (int i = Half; i < NumElems; ++i)
2957 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002958 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002959
Evan Cheng14aed5e2006-03-24 01:18:28 +00002960 return true;
2961}
2962
Nate Begeman9008ca62009-04-27 18:41:29 +00002963bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2964 SmallVector<int, 8> M;
2965 N->getMask(M);
2966 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002967}
2968
Evan Cheng213d2cf2007-05-17 18:45:50 +00002969/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002970/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2971/// half elements to come from vector 1 (which would equal the dest.) and
2972/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002973static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002975
2976 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002977 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002978
Nate Begeman9008ca62009-04-27 18:41:29 +00002979 int Half = NumElems / 2;
2980 for (int i = 0; i < Half; ++i)
2981 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002982 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 for (int i = Half; i < NumElems; ++i)
2984 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002985 return false;
2986 return true;
2987}
2988
Nate Begeman9008ca62009-04-27 18:41:29 +00002989static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2990 SmallVector<int, 8> M;
2991 N->getMask(M);
2992 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002993}
2994
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002995/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2996/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002997bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2998 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002999 return false;
3000
Evan Cheng2064a2b2006-03-28 06:50:32 +00003001 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003002 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3003 isUndefOrEqual(N->getMaskElt(1), 7) &&
3004 isUndefOrEqual(N->getMaskElt(2), 2) &&
3005 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003006}
3007
Nate Begeman0b10b912009-11-07 23:17:15 +00003008/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3009/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3010/// <2, 3, 2, 3>
3011bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3012 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003013
Nate Begeman0b10b912009-11-07 23:17:15 +00003014 if (NumElems != 4)
3015 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003016
Nate Begeman0b10b912009-11-07 23:17:15 +00003017 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3018 isUndefOrEqual(N->getMaskElt(1), 3) &&
3019 isUndefOrEqual(N->getMaskElt(2), 2) &&
3020 isUndefOrEqual(N->getMaskElt(3), 3);
3021}
3022
Evan Cheng5ced1d82006-04-06 23:23:56 +00003023/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3024/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003025bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3026 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003027
Evan Cheng5ced1d82006-04-06 23:23:56 +00003028 if (NumElems != 2 && NumElems != 4)
3029 return false;
3030
Evan Chengc5cdff22006-04-07 21:53:05 +00003031 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003033 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003034
Evan Chengc5cdff22006-04-07 21:53:05 +00003035 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003036 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003037 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003038
3039 return true;
3040}
3041
Nate Begeman0b10b912009-11-07 23:17:15 +00003042/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3043/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3044bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003046
Evan Cheng5ced1d82006-04-06 23:23:56 +00003047 if (NumElems != 2 && NumElems != 4)
3048 return false;
3049
Evan Chengc5cdff22006-04-07 21:53:05 +00003050 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003052 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003053
Nate Begeman9008ca62009-04-27 18:41:29 +00003054 for (unsigned i = 0; i < NumElems/2; ++i)
3055 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003056 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003057
3058 return true;
3059}
3060
Evan Cheng0038e592006-03-28 00:39:58 +00003061/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3062/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003063static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003064 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003066 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003067 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003068
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3070 int BitI = Mask[i];
3071 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003072 if (!isUndefOrEqual(BitI, j))
3073 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003074 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003075 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003076 return false;
3077 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003078 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003079 return false;
3080 }
Evan Cheng0038e592006-03-28 00:39:58 +00003081 }
Evan Cheng0038e592006-03-28 00:39:58 +00003082 return true;
3083}
3084
Nate Begeman9008ca62009-04-27 18:41:29 +00003085bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3086 SmallVector<int, 8> M;
3087 N->getMask(M);
3088 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003089}
3090
Evan Cheng4fcb9222006-03-28 02:43:26 +00003091/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3092/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003093static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003094 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003095 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003096 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003097 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003098
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3100 int BitI = Mask[i];
3101 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003102 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003103 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003104 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003105 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003106 return false;
3107 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003108 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003109 return false;
3110 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003111 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003112 return true;
3113}
3114
Nate Begeman9008ca62009-04-27 18:41:29 +00003115bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3116 SmallVector<int, 8> M;
3117 N->getMask(M);
3118 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003119}
3120
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003121/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3122/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3123/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003124static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003125 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003126 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003127 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003128
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3130 int BitI = Mask[i];
3131 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003132 if (!isUndefOrEqual(BitI, j))
3133 return false;
3134 if (!isUndefOrEqual(BitI1, j))
3135 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003136 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003137 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003138}
3139
Nate Begeman9008ca62009-04-27 18:41:29 +00003140bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3141 SmallVector<int, 8> M;
3142 N->getMask(M);
3143 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3144}
3145
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003146/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3147/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3148/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003149static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003151 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3152 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003153
Nate Begeman9008ca62009-04-27 18:41:29 +00003154 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3155 int BitI = Mask[i];
3156 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003157 if (!isUndefOrEqual(BitI, j))
3158 return false;
3159 if (!isUndefOrEqual(BitI1, j))
3160 return false;
3161 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003162 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003163}
3164
Nate Begeman9008ca62009-04-27 18:41:29 +00003165bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3166 SmallVector<int, 8> M;
3167 N->getMask(M);
3168 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3169}
3170
Evan Cheng017dcc62006-04-21 01:05:10 +00003171/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3172/// specifies a shuffle of elements that is suitable for input to MOVSS,
3173/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003174static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003175 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003176 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003177
3178 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003179
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003181 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003182
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 for (int i = 1; i < NumElts; ++i)
3184 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003185 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003186
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003187 return true;
3188}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003189
Nate Begeman9008ca62009-04-27 18:41:29 +00003190bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3191 SmallVector<int, 8> M;
3192 N->getMask(M);
3193 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003194}
3195
Evan Cheng017dcc62006-04-21 01:05:10 +00003196/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3197/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003198/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003199static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 bool V2IsSplat = false, bool V2IsUndef = false) {
3201 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003202 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003203 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003204
Nate Begeman9008ca62009-04-27 18:41:29 +00003205 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003206 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003207
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 for (int i = 1; i < NumOps; ++i)
3209 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3210 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3211 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003212 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003213
Evan Cheng39623da2006-04-20 08:58:49 +00003214 return true;
3215}
3216
Nate Begeman9008ca62009-04-27 18:41:29 +00003217static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003218 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 SmallVector<int, 8> M;
3220 N->getMask(M);
3221 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003222}
3223
Evan Chengd9539472006-04-14 21:59:03 +00003224/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3225/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003226bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3227 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003228 return false;
3229
3230 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003231 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003232 int Elt = N->getMaskElt(i);
3233 if (Elt >= 0 && Elt != 1)
3234 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003235 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003236
3237 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003238 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003239 int Elt = N->getMaskElt(i);
3240 if (Elt >= 0 && Elt != 3)
3241 return false;
3242 if (Elt == 3)
3243 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003244 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003245 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003246 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003247 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003248}
3249
3250/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3251/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003252bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3253 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003254 return false;
3255
3256 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003257 for (unsigned i = 0; i < 2; ++i)
3258 if (N->getMaskElt(i) > 0)
3259 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003260
3261 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003262 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003263 int Elt = N->getMaskElt(i);
3264 if (Elt >= 0 && Elt != 2)
3265 return false;
3266 if (Elt == 2)
3267 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003268 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003269 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003270 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003271}
3272
Evan Cheng0b457f02008-09-25 20:50:48 +00003273/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3274/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003275bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3276 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003277
Nate Begeman9008ca62009-04-27 18:41:29 +00003278 for (int i = 0; i < e; ++i)
3279 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003280 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 for (int i = 0; i < e; ++i)
3282 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003283 return false;
3284 return true;
3285}
3286
Evan Cheng63d33002006-03-22 08:01:21 +00003287/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003288/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003289unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003290 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3291 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3292
Evan Chengb9df0ca2006-03-22 02:53:00 +00003293 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3294 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003295 for (int i = 0; i < NumOperands; ++i) {
3296 int Val = SVOp->getMaskElt(NumOperands-i-1);
3297 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003298 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003299 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003300 if (i != NumOperands - 1)
3301 Mask <<= Shift;
3302 }
Evan Cheng63d33002006-03-22 08:01:21 +00003303 return Mask;
3304}
3305
Evan Cheng506d3df2006-03-29 23:07:14 +00003306/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003307/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003308unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003309 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003310 unsigned Mask = 0;
3311 // 8 nodes, but we only care about the last 4.
3312 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003313 int Val = SVOp->getMaskElt(i);
3314 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003315 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003316 if (i != 4)
3317 Mask <<= 2;
3318 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003319 return Mask;
3320}
3321
3322/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003323/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003324unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003326 unsigned Mask = 0;
3327 // 8 nodes, but we only care about the first 4.
3328 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003329 int Val = SVOp->getMaskElt(i);
3330 if (Val >= 0)
3331 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003332 if (i != 0)
3333 Mask <<= 2;
3334 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003335 return Mask;
3336}
3337
Nate Begemana09008b2009-10-19 02:17:23 +00003338/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3339/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3340unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3341 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3342 EVT VVT = N->getValueType(0);
3343 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3344 int Val = 0;
3345
3346 unsigned i, e;
3347 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3348 Val = SVOp->getMaskElt(i);
3349 if (Val >= 0)
3350 break;
3351 }
3352 return (Val - i) * EltSize;
3353}
3354
Evan Cheng37b73872009-07-30 08:33:02 +00003355/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3356/// constant +0.0.
3357bool X86::isZeroNode(SDValue Elt) {
3358 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003359 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003360 (isa<ConstantFPSDNode>(Elt) &&
3361 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3362}
3363
Nate Begeman9008ca62009-04-27 18:41:29 +00003364/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3365/// their permute mask.
3366static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3367 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003368 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003369 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003371
Nate Begeman5a5ca152009-04-29 05:20:52 +00003372 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 int idx = SVOp->getMaskElt(i);
3374 if (idx < 0)
3375 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003376 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003378 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003380 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003381 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3382 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003383}
3384
Evan Cheng779ccea2007-12-07 21:30:01 +00003385/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3386/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003387static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003388 unsigned NumElems = VT.getVectorNumElements();
3389 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 int idx = Mask[i];
3391 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003392 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003393 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003395 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003397 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003398}
3399
Evan Cheng533a0aa2006-04-19 20:35:22 +00003400/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3401/// match movhlps. The lower half elements should come from upper half of
3402/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003403/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003404static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3405 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003406 return false;
3407 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003409 return false;
3410 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003412 return false;
3413 return true;
3414}
3415
Evan Cheng5ced1d82006-04-06 23:23:56 +00003416/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003417/// is promoted to a vector. It also returns the LoadSDNode by reference if
3418/// required.
3419static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003420 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3421 return false;
3422 N = N->getOperand(0).getNode();
3423 if (!ISD::isNON_EXTLoad(N))
3424 return false;
3425 if (LD)
3426 *LD = cast<LoadSDNode>(N);
3427 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003428}
3429
Evan Cheng533a0aa2006-04-19 20:35:22 +00003430/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3431/// match movlp{s|d}. The lower half elements should come from lower half of
3432/// V1 (and in order), and the upper half elements should come from the upper
3433/// half of V2 (and in order). And since V1 will become the source of the
3434/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003435static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3436 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003437 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003438 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003439 // Is V2 is a vector load, don't do this transformation. We will try to use
3440 // load folding shufps op.
3441 if (ISD::isNON_EXTLoad(V2))
3442 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003443
Nate Begeman5a5ca152009-04-29 05:20:52 +00003444 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003445
Evan Cheng533a0aa2006-04-19 20:35:22 +00003446 if (NumElems != 2 && NumElems != 4)
3447 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003448 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003450 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003451 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003452 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003453 return false;
3454 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003455}
3456
Evan Cheng39623da2006-04-20 08:58:49 +00003457/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3458/// all the same.
3459static bool isSplatVector(SDNode *N) {
3460 if (N->getOpcode() != ISD::BUILD_VECTOR)
3461 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003462
Dan Gohman475871a2008-07-27 21:46:04 +00003463 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003464 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3465 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003466 return false;
3467 return true;
3468}
3469
Evan Cheng213d2cf2007-05-17 18:45:50 +00003470/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003471/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003472/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003473static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003474 SDValue V1 = N->getOperand(0);
3475 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003476 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3477 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003478 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003479 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003481 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3482 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003483 if (Opc != ISD::BUILD_VECTOR ||
3484 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003485 return false;
3486 } else if (Idx >= 0) {
3487 unsigned Opc = V1.getOpcode();
3488 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3489 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003490 if (Opc != ISD::BUILD_VECTOR ||
3491 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003492 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003493 }
3494 }
3495 return true;
3496}
3497
3498/// getZeroVector - Returns a vector of specified type with all zero elements.
3499///
Owen Andersone50ed302009-08-10 22:56:29 +00003500static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003501 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003502 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003503
Dale Johannesen0488fb62010-09-30 23:57:10 +00003504 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003505 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003506 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003507 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003508 if (HasSSE2) { // SSE2
3509 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3510 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3511 } else { // SSE1
3512 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3513 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3514 }
3515 } else if (VT.getSizeInBits() == 256) { // AVX
3516 // 256-bit logic and arithmetic instructions in AVX are
3517 // all floating-point, no support for integer ops. Default
3518 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003519 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003520 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3521 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003522 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003523 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003524}
3525
Chris Lattner8a594482007-11-25 00:24:49 +00003526/// getOnesVector - Returns a vector of specified type with all bits set.
3527///
Owen Andersone50ed302009-08-10 22:56:29 +00003528static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003529 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003530
Chris Lattner8a594482007-11-25 00:24:49 +00003531 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3532 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003533 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003534 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003535 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003536 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003537}
3538
3539
Evan Cheng39623da2006-04-20 08:58:49 +00003540/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3541/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003542static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003543 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003544 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003545
Evan Cheng39623da2006-04-20 08:58:49 +00003546 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003547 SmallVector<int, 8> MaskVec;
3548 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003549
Nate Begeman5a5ca152009-04-29 05:20:52 +00003550 for (unsigned i = 0; i != NumElems; ++i) {
3551 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003552 MaskVec[i] = NumElems;
3553 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003554 }
Evan Cheng39623da2006-04-20 08:58:49 +00003555 }
Evan Cheng39623da2006-04-20 08:58:49 +00003556 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003557 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3558 SVOp->getOperand(1), &MaskVec[0]);
3559 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003560}
3561
Evan Cheng017dcc62006-04-21 01:05:10 +00003562/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3563/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003564static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003565 SDValue V2) {
3566 unsigned NumElems = VT.getVectorNumElements();
3567 SmallVector<int, 8> Mask;
3568 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003569 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003570 Mask.push_back(i);
3571 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003572}
3573
Nate Begeman9008ca62009-04-27 18:41:29 +00003574/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003575static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003576 SDValue V2) {
3577 unsigned NumElems = VT.getVectorNumElements();
3578 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003579 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003580 Mask.push_back(i);
3581 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003582 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003583 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003584}
3585
Nate Begeman9008ca62009-04-27 18:41:29 +00003586/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003587static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003588 SDValue V2) {
3589 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003590 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003591 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003592 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003593 Mask.push_back(i + Half);
3594 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003595 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003596 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003597}
3598
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003599/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3600static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003602 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003603 DebugLoc dl = SV->getDebugLoc();
3604 SDValue V1 = SV->getOperand(0);
3605 int NumElems = VT.getVectorNumElements();
3606 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003607
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 // unpack elements to the correct location
3609 while (NumElems > 4) {
3610 if (EltNo < NumElems/2) {
3611 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3612 } else {
3613 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3614 EltNo -= NumElems/2;
3615 }
3616 NumElems >>= 1;
3617 }
Eric Christopherfd179292009-08-27 18:07:15 +00003618
Nate Begeman9008ca62009-04-27 18:41:29 +00003619 // Perform the splat.
3620 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003621 V1 = DAG.getNode(ISD::BITCAST, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003622 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003623 return DAG.getNode(ISD::BITCAST, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003624}
3625
Evan Chengba05f722006-04-21 23:03:30 +00003626/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003627/// vector of zero or undef vector. This produces a shuffle where the low
3628/// element of V2 is swizzled into the zero/undef vector, landing at element
3629/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003630static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003631 bool isZero, bool HasSSE2,
3632 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003633 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003634 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003635 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3636 unsigned NumElems = VT.getVectorNumElements();
3637 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003638 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003639 // If this is the insertion idx, put the low elt of V2 here.
3640 MaskVec.push_back(i == Idx ? NumElems : i);
3641 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003642}
3643
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003644/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3645/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003646SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3647 unsigned Depth) {
3648 if (Depth == 6)
3649 return SDValue(); // Limit search depth.
3650
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003651 SDValue V = SDValue(N, 0);
3652 EVT VT = V.getValueType();
3653 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003654
3655 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3656 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3657 Index = SV->getMaskElt(Index);
3658
3659 if (Index < 0)
3660 return DAG.getUNDEF(VT.getVectorElementType());
3661
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003662 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003663 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003664 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003665 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003666
3667 // Recurse into target specific vector shuffles to find scalars.
3668 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003669 int NumElems = VT.getVectorNumElements();
3670 SmallVector<unsigned, 16> ShuffleMask;
3671 SDValue ImmN;
3672
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003673 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003674 case X86ISD::SHUFPS:
3675 case X86ISD::SHUFPD:
3676 ImmN = N->getOperand(N->getNumOperands()-1);
3677 DecodeSHUFPSMask(NumElems,
3678 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3679 ShuffleMask);
3680 break;
3681 case X86ISD::PUNPCKHBW:
3682 case X86ISD::PUNPCKHWD:
3683 case X86ISD::PUNPCKHDQ:
3684 case X86ISD::PUNPCKHQDQ:
3685 DecodePUNPCKHMask(NumElems, ShuffleMask);
3686 break;
3687 case X86ISD::UNPCKHPS:
3688 case X86ISD::UNPCKHPD:
3689 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3690 break;
3691 case X86ISD::PUNPCKLBW:
3692 case X86ISD::PUNPCKLWD:
3693 case X86ISD::PUNPCKLDQ:
3694 case X86ISD::PUNPCKLQDQ:
3695 DecodePUNPCKLMask(NumElems, ShuffleMask);
3696 break;
3697 case X86ISD::UNPCKLPS:
3698 case X86ISD::UNPCKLPD:
3699 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3700 break;
3701 case X86ISD::MOVHLPS:
3702 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3703 break;
3704 case X86ISD::MOVLHPS:
3705 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3706 break;
3707 case X86ISD::PSHUFD:
3708 ImmN = N->getOperand(N->getNumOperands()-1);
3709 DecodePSHUFMask(NumElems,
3710 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3711 ShuffleMask);
3712 break;
3713 case X86ISD::PSHUFHW:
3714 ImmN = N->getOperand(N->getNumOperands()-1);
3715 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3716 ShuffleMask);
3717 break;
3718 case X86ISD::PSHUFLW:
3719 ImmN = N->getOperand(N->getNumOperands()-1);
3720 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3721 ShuffleMask);
3722 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003723 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003724 case X86ISD::MOVSD: {
3725 // The index 0 always comes from the first element of the second source,
3726 // this is why MOVSS and MOVSD are used in the first place. The other
3727 // elements come from the other positions of the first source vector.
3728 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003729 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3730 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003731 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003732 default:
3733 assert("not implemented for target shuffle node");
3734 return SDValue();
3735 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003736
3737 Index = ShuffleMask[Index];
3738 if (Index < 0)
3739 return DAG.getUNDEF(VT.getVectorElementType());
3740
3741 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3742 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3743 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003744 }
3745
3746 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003747 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003748 V = V.getOperand(0);
3749 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003750 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003751
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003752 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003753 return SDValue();
3754 }
3755
3756 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3757 return (Index == 0) ? V.getOperand(0)
3758 : DAG.getUNDEF(VT.getVectorElementType());
3759
3760 if (V.getOpcode() == ISD::BUILD_VECTOR)
3761 return V.getOperand(Index);
3762
3763 return SDValue();
3764}
3765
3766/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3767/// shuffle operation which come from a consecutively from a zero. The
3768/// search can start in two diferent directions, from left or right.
3769static
3770unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3771 bool ZerosFromLeft, SelectionDAG &DAG) {
3772 int i = 0;
3773
3774 while (i < NumElems) {
3775 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003776 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003777 if (!(Elt.getNode() &&
3778 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3779 break;
3780 ++i;
3781 }
3782
3783 return i;
3784}
3785
3786/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3787/// MaskE correspond consecutively to elements from one of the vector operands,
3788/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3789static
3790bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3791 int OpIdx, int NumElems, unsigned &OpNum) {
3792 bool SeenV1 = false;
3793 bool SeenV2 = false;
3794
3795 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3796 int Idx = SVOp->getMaskElt(i);
3797 // Ignore undef indicies
3798 if (Idx < 0)
3799 continue;
3800
3801 if (Idx < NumElems)
3802 SeenV1 = true;
3803 else
3804 SeenV2 = true;
3805
3806 // Only accept consecutive elements from the same vector
3807 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3808 return false;
3809 }
3810
3811 OpNum = SeenV1 ? 0 : 1;
3812 return true;
3813}
3814
3815/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3816/// logical left shift of a vector.
3817static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3818 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3819 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3820 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3821 false /* check zeros from right */, DAG);
3822 unsigned OpSrc;
3823
3824 if (!NumZeros)
3825 return false;
3826
3827 // Considering the elements in the mask that are not consecutive zeros,
3828 // check if they consecutively come from only one of the source vectors.
3829 //
3830 // V1 = {X, A, B, C} 0
3831 // \ \ \ /
3832 // vector_shuffle V1, V2 <1, 2, 3, X>
3833 //
3834 if (!isShuffleMaskConsecutive(SVOp,
3835 0, // Mask Start Index
3836 NumElems-NumZeros-1, // Mask End Index
3837 NumZeros, // Where to start looking in the src vector
3838 NumElems, // Number of elements in vector
3839 OpSrc)) // Which source operand ?
3840 return false;
3841
3842 isLeft = false;
3843 ShAmt = NumZeros;
3844 ShVal = SVOp->getOperand(OpSrc);
3845 return true;
3846}
3847
3848/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3849/// logical left shift of a vector.
3850static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3851 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3852 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3853 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3854 true /* check zeros from left */, DAG);
3855 unsigned OpSrc;
3856
3857 if (!NumZeros)
3858 return false;
3859
3860 // Considering the elements in the mask that are not consecutive zeros,
3861 // check if they consecutively come from only one of the source vectors.
3862 //
3863 // 0 { A, B, X, X } = V2
3864 // / \ / /
3865 // vector_shuffle V1, V2 <X, X, 4, 5>
3866 //
3867 if (!isShuffleMaskConsecutive(SVOp,
3868 NumZeros, // Mask Start Index
3869 NumElems-1, // Mask End Index
3870 0, // Where to start looking in the src vector
3871 NumElems, // Number of elements in vector
3872 OpSrc)) // Which source operand ?
3873 return false;
3874
3875 isLeft = true;
3876 ShAmt = NumZeros;
3877 ShVal = SVOp->getOperand(OpSrc);
3878 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003879}
3880
3881/// isVectorShift - Returns true if the shuffle can be implemented as a
3882/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003883static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003884 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003885 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3886 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3887 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003888
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003889 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003890}
3891
Evan Chengc78d3b42006-04-24 18:01:45 +00003892/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3893///
Dan Gohman475871a2008-07-27 21:46:04 +00003894static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003895 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003896 SelectionDAG &DAG,
3897 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003898 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003899 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003900
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003901 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003902 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003903 bool First = true;
3904 for (unsigned i = 0; i < 16; ++i) {
3905 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3906 if (ThisIsNonZero && First) {
3907 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003909 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003910 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003911 First = false;
3912 }
3913
3914 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003915 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003916 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3917 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003918 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003920 }
3921 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3923 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3924 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003925 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003927 } else
3928 ThisElt = LastElt;
3929
Gabor Greifba36cb52008-08-28 21:40:38 +00003930 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003932 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003933 }
3934 }
3935
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003936 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003937}
3938
Bill Wendlinga348c562007-03-22 18:42:45 +00003939/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003940///
Dan Gohman475871a2008-07-27 21:46:04 +00003941static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003942 unsigned NumNonZero, unsigned NumZero,
3943 SelectionDAG &DAG,
3944 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003945 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003946 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003947
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003948 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003949 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003950 bool First = true;
3951 for (unsigned i = 0; i < 8; ++i) {
3952 bool isNonZero = (NonZeros & (1 << i)) != 0;
3953 if (isNonZero) {
3954 if (First) {
3955 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003957 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003959 First = false;
3960 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003961 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003962 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003963 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003964 }
3965 }
3966
3967 return V;
3968}
3969
Evan Chengf26ffe92008-05-29 08:22:04 +00003970/// getVShift - Return a vector logical shift node.
3971///
Owen Andersone50ed302009-08-10 22:56:29 +00003972static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003973 unsigned NumBits, SelectionDAG &DAG,
3974 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003975 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003976 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003977 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
3978 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00003979 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003980 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003981}
3982
Dan Gohman475871a2008-07-27 21:46:04 +00003983SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003984X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003985 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00003986
Evan Chengc3630942009-12-09 21:00:30 +00003987 // Check if the scalar load can be widened into a vector load. And if
3988 // the address is "base + cst" see if the cst can be "absorbed" into
3989 // the shuffle mask.
3990 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3991 SDValue Ptr = LD->getBasePtr();
3992 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3993 return SDValue();
3994 EVT PVT = LD->getValueType(0);
3995 if (PVT != MVT::i32 && PVT != MVT::f32)
3996 return SDValue();
3997
3998 int FI = -1;
3999 int64_t Offset = 0;
4000 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4001 FI = FINode->getIndex();
4002 Offset = 0;
4003 } else if (Ptr.getOpcode() == ISD::ADD &&
4004 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4005 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4006 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4007 Offset = Ptr.getConstantOperandVal(1);
4008 Ptr = Ptr.getOperand(0);
4009 } else {
4010 return SDValue();
4011 }
4012
4013 SDValue Chain = LD->getChain();
4014 // Make sure the stack object alignment is at least 16.
4015 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4016 if (DAG.InferPtrAlignment(Ptr) < 16) {
4017 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004018 // Can't change the alignment. FIXME: It's possible to compute
4019 // the exact stack offset and reference FI + adjust offset instead.
4020 // If someone *really* cares about this. That's the way to implement it.
4021 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004022 } else {
4023 MFI->setObjectAlignment(FI, 16);
4024 }
4025 }
4026
4027 // (Offset % 16) must be multiple of 4. Then address is then
4028 // Ptr + (Offset & ~15).
4029 if (Offset < 0)
4030 return SDValue();
4031 if ((Offset % 16) & 3)
4032 return SDValue();
4033 int64_t StartOffset = Offset & ~15;
4034 if (StartOffset)
4035 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4036 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4037
4038 int EltNo = (Offset - StartOffset) >> 2;
4039 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4040 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004041 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4042 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004043 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004044 // Canonicalize it to a v4i32 shuffle.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004045 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
4046 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Chengc3630942009-12-09 21:00:30 +00004047 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004048 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004049 }
4050
4051 return SDValue();
4052}
4053
Michael J. Spencerec38de22010-10-10 22:04:20 +00004054/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4055/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004056/// load which has the same value as a build_vector whose operands are 'elts'.
4057///
4058/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004059///
Nate Begeman1449f292010-03-24 22:19:06 +00004060/// FIXME: we'd also like to handle the case where the last elements are zero
4061/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4062/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004063static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004064 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004065 EVT EltVT = VT.getVectorElementType();
4066 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004067
Nate Begemanfdea31a2010-03-24 20:49:50 +00004068 LoadSDNode *LDBase = NULL;
4069 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004070
Nate Begeman1449f292010-03-24 22:19:06 +00004071 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004072 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004073 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004074 for (unsigned i = 0; i < NumElems; ++i) {
4075 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004076
Nate Begemanfdea31a2010-03-24 20:49:50 +00004077 if (!Elt.getNode() ||
4078 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4079 return SDValue();
4080 if (!LDBase) {
4081 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4082 return SDValue();
4083 LDBase = cast<LoadSDNode>(Elt.getNode());
4084 LastLoadedElt = i;
4085 continue;
4086 }
4087 if (Elt.getOpcode() == ISD::UNDEF)
4088 continue;
4089
4090 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4091 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4092 return SDValue();
4093 LastLoadedElt = i;
4094 }
Nate Begeman1449f292010-03-24 22:19:06 +00004095
4096 // If we have found an entire vector of loads and undefs, then return a large
4097 // load of the entire vector width starting at the base pointer. If we found
4098 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004099 if (LastLoadedElt == NumElems - 1) {
4100 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004101 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004102 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004103 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004104 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004105 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004106 LDBase->isVolatile(), LDBase->isNonTemporal(),
4107 LDBase->getAlignment());
4108 } else if (NumElems == 4 && LastLoadedElt == 1) {
4109 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4110 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004111 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4112 Ops, 2, MVT::i32,
4113 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004114 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004115 }
4116 return SDValue();
4117}
4118
Evan Chengc3630942009-12-09 21:00:30 +00004119SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004120X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004121 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004122 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4123 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004124 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4125 // is present, so AllOnes is ignored.
4126 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4127 (Op.getValueType().getSizeInBits() != 256 &&
4128 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004129 // Canonicalize this to <4 x i32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004130 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4131 // eliminated on x86-32 hosts.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004132 if (Op.getValueType() == MVT::v4i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004133 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004134
Gabor Greifba36cb52008-08-28 21:40:38 +00004135 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004136 return getOnesVector(Op.getValueType(), DAG, dl);
4137 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004138 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004139
Owen Andersone50ed302009-08-10 22:56:29 +00004140 EVT VT = Op.getValueType();
4141 EVT ExtVT = VT.getVectorElementType();
4142 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004143
4144 unsigned NumElems = Op.getNumOperands();
4145 unsigned NumZero = 0;
4146 unsigned NumNonZero = 0;
4147 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004148 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004149 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004150 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004151 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004152 if (Elt.getOpcode() == ISD::UNDEF)
4153 continue;
4154 Values.insert(Elt);
4155 if (Elt.getOpcode() != ISD::Constant &&
4156 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004157 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004158 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004159 NumZero++;
4160 else {
4161 NonZeros |= (1 << i);
4162 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004163 }
4164 }
4165
Chris Lattner97a2a562010-08-26 05:24:29 +00004166 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4167 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004168 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004169
Chris Lattner67f453a2008-03-09 05:42:06 +00004170 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004171 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004172 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004173 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004174
Chris Lattner62098042008-03-09 01:05:04 +00004175 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4176 // the value are obviously zero, truncate the value to i32 and do the
4177 // insertion that way. Only do this if the value is non-constant or if the
4178 // value is a constant being inserted into element 0. It is cheaper to do
4179 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004181 (!IsAllConstants || Idx == 0)) {
4182 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004183 // Handle SSE only.
4184 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4185 EVT VecVT = MVT::v4i32;
4186 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004187
Chris Lattner62098042008-03-09 01:05:04 +00004188 // Truncate the value (which may itself be a constant) to i32, and
4189 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004191 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004192 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4193 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004194
Chris Lattner62098042008-03-09 01:05:04 +00004195 // Now we have our 32-bit value zero extended in the low element of
4196 // a vector. If Idx != 0, swizzle it into place.
4197 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004198 SmallVector<int, 4> Mask;
4199 Mask.push_back(Idx);
4200 for (unsigned i = 1; i != VecElts; ++i)
4201 Mask.push_back(i);
4202 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004203 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004205 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004206 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004207 }
4208 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004209
Chris Lattner19f79692008-03-08 22:59:52 +00004210 // If we have a constant or non-constant insertion into the low element of
4211 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4212 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004213 // depending on what the source datatype is.
4214 if (Idx == 0) {
4215 if (NumZero == 0) {
4216 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4218 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004219 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4220 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4221 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4222 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004223 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4224 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004225 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4226 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004227 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4228 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4229 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004230 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004231 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004232 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004233
4234 // Is it a vector logical left shift?
4235 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004236 X86::isZeroNode(Op.getOperand(0)) &&
4237 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004238 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004239 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004240 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004241 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004242 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004243 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004244
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004245 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004246 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004247
Chris Lattner19f79692008-03-08 22:59:52 +00004248 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4249 // is a non-constant being inserted into an element other than the low one,
4250 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4251 // movd/movss) to move this into the low element, then shuffle it into
4252 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004253 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004254 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004255
Evan Cheng0db9fe62006-04-25 20:13:52 +00004256 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004257 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4258 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004260 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 MaskVec.push_back(i == Idx ? 0 : 1);
4262 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004263 }
4264 }
4265
Chris Lattner67f453a2008-03-09 05:42:06 +00004266 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004267 if (Values.size() == 1) {
4268 if (EVTBits == 32) {
4269 // Instead of a shuffle like this:
4270 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4271 // Check if it's possible to issue this instead.
4272 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4273 unsigned Idx = CountTrailingZeros_32(NonZeros);
4274 SDValue Item = Op.getOperand(Idx);
4275 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4276 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4277 }
Dan Gohman475871a2008-07-27 21:46:04 +00004278 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004280
Dan Gohmana3941172007-07-24 22:55:08 +00004281 // A vector full of immediates; various special cases are already
4282 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004283 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004284 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004285
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004286 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004287 if (EVTBits == 64) {
4288 if (NumNonZero == 1) {
4289 // One half is zero or undef.
4290 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004291 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004292 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004293 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4294 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004295 }
Dan Gohman475871a2008-07-27 21:46:04 +00004296 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004297 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004298
4299 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004300 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004301 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004302 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004303 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004304 }
4305
Bill Wendling826f36f2007-03-28 00:57:11 +00004306 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004307 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004308 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004309 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004310 }
4311
4312 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004313 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004314 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004315 if (NumElems == 4 && NumZero > 0) {
4316 for (unsigned i = 0; i < 4; ++i) {
4317 bool isZero = !(NonZeros & (1 << i));
4318 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004319 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004320 else
Dale Johannesenace16102009-02-03 19:33:06 +00004321 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004322 }
4323
4324 for (unsigned i = 0; i < 2; ++i) {
4325 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4326 default: break;
4327 case 0:
4328 V[i] = V[i*2]; // Must be a zero vector.
4329 break;
4330 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004331 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004332 break;
4333 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004334 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004335 break;
4336 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004338 break;
4339 }
4340 }
4341
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004343 bool Reverse = (NonZeros & 0x3) == 2;
4344 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004346 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4347 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4349 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004350 }
4351
Nate Begemanfdea31a2010-03-24 20:49:50 +00004352 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4353 // Check for a build vector of consecutive loads.
4354 for (unsigned i = 0; i < NumElems; ++i)
4355 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004356
Nate Begemanfdea31a2010-03-24 20:49:50 +00004357 // Check for elements which are consecutive loads.
4358 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4359 if (LD.getNode())
4360 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004361
4362 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004363 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004364 SDValue Result;
4365 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4366 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4367 else
4368 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004369
Chris Lattner24faf612010-08-28 17:59:08 +00004370 for (unsigned i = 1; i < NumElems; ++i) {
4371 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4372 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004373 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004374 }
4375 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004377
Chris Lattner6e80e442010-08-28 17:15:43 +00004378 // Otherwise, expand into a number of unpckl*, start by extending each of
4379 // our (non-undef) elements to the full vector width with the element in the
4380 // bottom slot of the vector (which generates no code for SSE).
4381 for (unsigned i = 0; i < NumElems; ++i) {
4382 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4383 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4384 else
4385 V[i] = DAG.getUNDEF(VT);
4386 }
4387
4388 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004389 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4390 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4391 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004392 unsigned EltStride = NumElems >> 1;
4393 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004394 for (unsigned i = 0; i < EltStride; ++i) {
4395 // If V[i+EltStride] is undef and this is the first round of mixing,
4396 // then it is safe to just drop this shuffle: V[i] is already in the
4397 // right place, the one element (since it's the first round) being
4398 // inserted as undef can be dropped. This isn't safe for successive
4399 // rounds because they will permute elements within both vectors.
4400 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4401 EltStride == NumElems/2)
4402 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004403
Chris Lattner6e80e442010-08-28 17:15:43 +00004404 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004405 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004406 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004407 }
4408 return V[0];
4409 }
Dan Gohman475871a2008-07-27 21:46:04 +00004410 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004411}
4412
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004413SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004414X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004415 // We support concatenate two MMX registers and place them in a MMX
4416 // register. This is better than doing a stack convert.
4417 DebugLoc dl = Op.getDebugLoc();
4418 EVT ResVT = Op.getValueType();
4419 assert(Op.getNumOperands() == 2);
4420 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4421 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4422 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004423 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004424 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4425 InVec = Op.getOperand(1);
4426 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4427 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004428 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004429 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4430 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4431 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004432 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004433 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4434 Mask[0] = 0; Mask[1] = 2;
4435 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4436 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004437 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004438}
4439
Nate Begemanb9a47b82009-02-23 08:49:38 +00004440// v8i16 shuffles - Prefer shuffles in the following order:
4441// 1. [all] pshuflw, pshufhw, optional move
4442// 2. [ssse3] 1 x pshufb
4443// 3. [ssse3] 2 x pshufb + 1 x por
4444// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004445SDValue
4446X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4447 SelectionDAG &DAG) const {
4448 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004449 SDValue V1 = SVOp->getOperand(0);
4450 SDValue V2 = SVOp->getOperand(1);
4451 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004452 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004453
Nate Begemanb9a47b82009-02-23 08:49:38 +00004454 // Determine if more than 1 of the words in each of the low and high quadwords
4455 // of the result come from the same quadword of one of the two inputs. Undef
4456 // mask values count as coming from any quadword, for better codegen.
4457 SmallVector<unsigned, 4> LoQuad(4);
4458 SmallVector<unsigned, 4> HiQuad(4);
4459 BitVector InputQuads(4);
4460 for (unsigned i = 0; i < 8; ++i) {
4461 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004462 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004463 MaskVals.push_back(EltIdx);
4464 if (EltIdx < 0) {
4465 ++Quad[0];
4466 ++Quad[1];
4467 ++Quad[2];
4468 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004469 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004470 }
4471 ++Quad[EltIdx / 4];
4472 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004473 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004474
Nate Begemanb9a47b82009-02-23 08:49:38 +00004475 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004476 unsigned MaxQuad = 1;
4477 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004478 if (LoQuad[i] > MaxQuad) {
4479 BestLoQuad = i;
4480 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004481 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004482 }
4483
Nate Begemanb9a47b82009-02-23 08:49:38 +00004484 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004485 MaxQuad = 1;
4486 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004487 if (HiQuad[i] > MaxQuad) {
4488 BestHiQuad = i;
4489 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004490 }
4491 }
4492
Nate Begemanb9a47b82009-02-23 08:49:38 +00004493 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004494 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004495 // single pshufb instruction is necessary. If There are more than 2 input
4496 // quads, disable the next transformation since it does not help SSSE3.
4497 bool V1Used = InputQuads[0] || InputQuads[1];
4498 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004499 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004500 if (InputQuads.count() == 2 && V1Used && V2Used) {
4501 BestLoQuad = InputQuads.find_first();
4502 BestHiQuad = InputQuads.find_next(BestLoQuad);
4503 }
4504 if (InputQuads.count() > 2) {
4505 BestLoQuad = -1;
4506 BestHiQuad = -1;
4507 }
4508 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004509
Nate Begemanb9a47b82009-02-23 08:49:38 +00004510 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4511 // the shuffle mask. If a quad is scored as -1, that means that it contains
4512 // words from all 4 input quadwords.
4513 SDValue NewV;
4514 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004515 SmallVector<int, 8> MaskV;
4516 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4517 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004518 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004519 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
4520 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
4521 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004522
Nate Begemanb9a47b82009-02-23 08:49:38 +00004523 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4524 // source words for the shuffle, to aid later transformations.
4525 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004526 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004527 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004528 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004529 if (idx != (int)i)
4530 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004531 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004532 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004533 AllWordsInNewV = false;
4534 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004535 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004536
Nate Begemanb9a47b82009-02-23 08:49:38 +00004537 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4538 if (AllWordsInNewV) {
4539 for (int i = 0; i != 8; ++i) {
4540 int idx = MaskVals[i];
4541 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004542 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004543 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004544 if ((idx != i) && idx < 4)
4545 pshufhw = false;
4546 if ((idx != i) && idx > 3)
4547 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004548 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004549 V1 = NewV;
4550 V2Used = false;
4551 BestLoQuad = 0;
4552 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004553 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004554
Nate Begemanb9a47b82009-02-23 08:49:38 +00004555 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4556 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004557 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004558 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4559 unsigned TargetMask = 0;
4560 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004561 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004562 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4563 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4564 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004565 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004566 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004567 }
Eric Christopherfd179292009-08-27 18:07:15 +00004568
Nate Begemanb9a47b82009-02-23 08:49:38 +00004569 // If we have SSSE3, and all words of the result are from 1 input vector,
4570 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4571 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004572 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004573 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004574
Nate Begemanb9a47b82009-02-23 08:49:38 +00004575 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004576 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004577 // mask, and elements that come from V1 in the V2 mask, so that the two
4578 // results can be OR'd together.
4579 bool TwoInputs = V1Used && V2Used;
4580 for (unsigned i = 0; i != 8; ++i) {
4581 int EltIdx = MaskVals[i] * 2;
4582 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004583 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4584 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004585 continue;
4586 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004587 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4588 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004589 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004590 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004591 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004592 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004593 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004594 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004595 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004596
Nate Begemanb9a47b82009-02-23 08:49:38 +00004597 // Calculate the shuffle mask for the second input, shuffle it, and
4598 // OR it with the first shuffled input.
4599 pshufbMask.clear();
4600 for (unsigned i = 0; i != 8; ++i) {
4601 int EltIdx = MaskVals[i] * 2;
4602 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004603 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4604 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004605 continue;
4606 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004607 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4608 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004609 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004610 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004611 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004612 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004613 MVT::v16i8, &pshufbMask[0], 16));
4614 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004615 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004616 }
4617
4618 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4619 // and update MaskVals with new element order.
4620 BitVector InOrder(8);
4621 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004622 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004623 for (int i = 0; i != 4; ++i) {
4624 int idx = MaskVals[i];
4625 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004627 InOrder.set(i);
4628 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004629 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004630 InOrder.set(i);
4631 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004632 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004633 }
4634 }
4635 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004636 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004637 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004639
4640 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4641 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4642 NewV.getOperand(0),
4643 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4644 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004645 }
Eric Christopherfd179292009-08-27 18:07:15 +00004646
Nate Begemanb9a47b82009-02-23 08:49:38 +00004647 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4648 // and update MaskVals with the new element order.
4649 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004650 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004651 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004652 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004653 for (unsigned i = 4; i != 8; ++i) {
4654 int idx = MaskVals[i];
4655 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004656 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004657 InOrder.set(i);
4658 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004660 InOrder.set(i);
4661 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004662 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004663 }
4664 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004665 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004666 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004667
4668 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4669 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4670 NewV.getOperand(0),
4671 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4672 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004673 }
Eric Christopherfd179292009-08-27 18:07:15 +00004674
Nate Begemanb9a47b82009-02-23 08:49:38 +00004675 // In case BestHi & BestLo were both -1, which means each quadword has a word
4676 // from each of the four input quadwords, calculate the InOrder bitvector now
4677 // before falling through to the insert/extract cleanup.
4678 if (BestLoQuad == -1 && BestHiQuad == -1) {
4679 NewV = V1;
4680 for (int i = 0; i != 8; ++i)
4681 if (MaskVals[i] < 0 || MaskVals[i] == i)
4682 InOrder.set(i);
4683 }
Eric Christopherfd179292009-08-27 18:07:15 +00004684
Nate Begemanb9a47b82009-02-23 08:49:38 +00004685 // The other elements are put in the right place using pextrw and pinsrw.
4686 for (unsigned i = 0; i != 8; ++i) {
4687 if (InOrder[i])
4688 continue;
4689 int EltIdx = MaskVals[i];
4690 if (EltIdx < 0)
4691 continue;
4692 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004694 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004695 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004696 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004698 DAG.getIntPtrConstant(i));
4699 }
4700 return NewV;
4701}
4702
4703// v16i8 shuffles - Prefer shuffles in the following order:
4704// 1. [ssse3] 1 x pshufb
4705// 2. [ssse3] 2 x pshufb + 1 x por
4706// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4707static
Nate Begeman9008ca62009-04-27 18:41:29 +00004708SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004709 SelectionDAG &DAG,
4710 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 SDValue V1 = SVOp->getOperand(0);
4712 SDValue V2 = SVOp->getOperand(1);
4713 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004714 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004715 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004716
Nate Begemanb9a47b82009-02-23 08:49:38 +00004717 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004718 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004719 // present, fall back to case 3.
4720 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4721 bool V1Only = true;
4722 bool V2Only = true;
4723 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004724 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004725 if (EltIdx < 0)
4726 continue;
4727 if (EltIdx < 16)
4728 V2Only = false;
4729 else
4730 V1Only = false;
4731 }
Eric Christopherfd179292009-08-27 18:07:15 +00004732
Nate Begemanb9a47b82009-02-23 08:49:38 +00004733 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4734 if (TLI.getSubtarget()->hasSSSE3()) {
4735 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004736
Nate Begemanb9a47b82009-02-23 08:49:38 +00004737 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004738 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004739 //
4740 // Otherwise, we have elements from both input vectors, and must zero out
4741 // elements that come from V2 in the first mask, and V1 in the second mask
4742 // so that we can OR them together.
4743 bool TwoInputs = !(V1Only || V2Only);
4744 for (unsigned i = 0; i != 16; ++i) {
4745 int EltIdx = MaskVals[i];
4746 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004747 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004748 continue;
4749 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004750 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004751 }
4752 // If all the elements are from V2, assign it to V1 and return after
4753 // building the first pshufb.
4754 if (V2Only)
4755 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004756 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004757 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004759 if (!TwoInputs)
4760 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004761
Nate Begemanb9a47b82009-02-23 08:49:38 +00004762 // Calculate the shuffle mask for the second input, shuffle it, and
4763 // OR it with the first shuffled input.
4764 pshufbMask.clear();
4765 for (unsigned i = 0; i != 16; ++i) {
4766 int EltIdx = MaskVals[i];
4767 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004768 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004769 continue;
4770 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004771 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004772 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004773 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004774 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004775 MVT::v16i8, &pshufbMask[0], 16));
4776 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004777 }
Eric Christopherfd179292009-08-27 18:07:15 +00004778
Nate Begemanb9a47b82009-02-23 08:49:38 +00004779 // No SSSE3 - Calculate in place words and then fix all out of place words
4780 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4781 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004782 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
4783 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004784 SDValue NewV = V2Only ? V2 : V1;
4785 for (int i = 0; i != 8; ++i) {
4786 int Elt0 = MaskVals[i*2];
4787 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004788
Nate Begemanb9a47b82009-02-23 08:49:38 +00004789 // This word of the result is all undef, skip it.
4790 if (Elt0 < 0 && Elt1 < 0)
4791 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004792
Nate Begemanb9a47b82009-02-23 08:49:38 +00004793 // This word of the result is already in the correct place, skip it.
4794 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4795 continue;
4796 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4797 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004798
Nate Begemanb9a47b82009-02-23 08:49:38 +00004799 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4800 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4801 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004802
4803 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4804 // using a single extract together, load it and store it.
4805 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004806 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004807 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004808 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004809 DAG.getIntPtrConstant(i));
4810 continue;
4811 }
4812
Nate Begemanb9a47b82009-02-23 08:49:38 +00004813 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004814 // source byte is not also odd, shift the extracted word left 8 bits
4815 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004816 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004817 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004818 DAG.getIntPtrConstant(Elt1 / 2));
4819 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004821 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004822 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4824 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004825 }
4826 // If Elt0 is defined, extract it from the appropriate source. If the
4827 // source byte is not also even, shift the extracted word right 8 bits. If
4828 // Elt1 was also defined, OR the extracted values together before
4829 // inserting them in the result.
4830 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004831 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004832 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4833 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004834 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004835 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004836 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004837 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4838 DAG.getConstant(0x00FF, MVT::i16));
4839 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004840 : InsElt0;
4841 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004842 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004843 DAG.getIntPtrConstant(i));
4844 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004845 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004846}
4847
Evan Cheng7a831ce2007-12-15 03:00:47 +00004848/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004849/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004850/// done when every pair / quad of shuffle mask elements point to elements in
4851/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004852/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00004853static
Nate Begeman9008ca62009-04-27 18:41:29 +00004854SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00004855 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004856 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004857 SDValue V1 = SVOp->getOperand(0);
4858 SDValue V2 = SVOp->getOperand(1);
4859 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004860 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004861 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004862 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004863 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004864 case MVT::v4f32: NewVT = MVT::v2f64; break;
4865 case MVT::v4i32: NewVT = MVT::v2i64; break;
4866 case MVT::v8i16: NewVT = MVT::v4i32; break;
4867 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004868 }
4869
Nate Begeman9008ca62009-04-27 18:41:29 +00004870 int Scale = NumElems / NewWidth;
4871 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004872 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004873 int StartIdx = -1;
4874 for (int j = 0; j < Scale; ++j) {
4875 int EltIdx = SVOp->getMaskElt(i+j);
4876 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004877 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004878 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004879 StartIdx = EltIdx - (EltIdx % Scale);
4880 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004881 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004882 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004883 if (StartIdx == -1)
4884 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004885 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004886 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004887 }
4888
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004889 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
4890 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004891 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004892}
4893
Evan Chengd880b972008-05-09 21:53:03 +00004894/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004895///
Owen Andersone50ed302009-08-10 22:56:29 +00004896static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004897 SDValue SrcOp, SelectionDAG &DAG,
4898 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004899 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004900 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004901 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004902 LD = dyn_cast<LoadSDNode>(SrcOp);
4903 if (!LD) {
4904 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4905 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004906 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00004907 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004908 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004909 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004910 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004911 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004912 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004913 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004914 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4915 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4916 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004917 SrcOp.getOperand(0)
4918 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004919 }
4920 }
4921 }
4922
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004923 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004924 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004925 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004926 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004927}
4928
Evan Chengace3c172008-07-22 21:13:36 +00004929/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4930/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004931static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004932LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4933 SDValue V1 = SVOp->getOperand(0);
4934 SDValue V2 = SVOp->getOperand(1);
4935 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004936 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004937
Evan Chengace3c172008-07-22 21:13:36 +00004938 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004939 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004940 SmallVector<int, 8> Mask1(4U, -1);
4941 SmallVector<int, 8> PermMask;
4942 SVOp->getMask(PermMask);
4943
Evan Chengace3c172008-07-22 21:13:36 +00004944 unsigned NumHi = 0;
4945 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004946 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004947 int Idx = PermMask[i];
4948 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004949 Locs[i] = std::make_pair(-1, -1);
4950 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004951 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4952 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004953 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004954 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004955 NumLo++;
4956 } else {
4957 Locs[i] = std::make_pair(1, NumHi);
4958 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004959 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004960 NumHi++;
4961 }
4962 }
4963 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004964
Evan Chengace3c172008-07-22 21:13:36 +00004965 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004966 // If no more than two elements come from either vector. This can be
4967 // implemented with two shuffles. First shuffle gather the elements.
4968 // The second shuffle, which takes the first shuffle as both of its
4969 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004970 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004971
Nate Begeman9008ca62009-04-27 18:41:29 +00004972 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004973
Evan Chengace3c172008-07-22 21:13:36 +00004974 for (unsigned i = 0; i != 4; ++i) {
4975 if (Locs[i].first == -1)
4976 continue;
4977 else {
4978 unsigned Idx = (i < 2) ? 0 : 4;
4979 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004980 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004981 }
4982 }
4983
Nate Begeman9008ca62009-04-27 18:41:29 +00004984 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004985 } else if (NumLo == 3 || NumHi == 3) {
4986 // Otherwise, we must have three elements from one vector, call it X, and
4987 // one element from the other, call it Y. First, use a shufps to build an
4988 // intermediate vector with the one element from Y and the element from X
4989 // that will be in the same half in the final destination (the indexes don't
4990 // matter). Then, use a shufps to build the final vector, taking the half
4991 // containing the element from Y from the intermediate, and the other half
4992 // from X.
4993 if (NumHi == 3) {
4994 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004995 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004996 std::swap(V1, V2);
4997 }
4998
4999 // Find the element from V2.
5000 unsigned HiIndex;
5001 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005002 int Val = PermMask[HiIndex];
5003 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005004 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005005 if (Val >= 4)
5006 break;
5007 }
5008
Nate Begeman9008ca62009-04-27 18:41:29 +00005009 Mask1[0] = PermMask[HiIndex];
5010 Mask1[1] = -1;
5011 Mask1[2] = PermMask[HiIndex^1];
5012 Mask1[3] = -1;
5013 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005014
5015 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005016 Mask1[0] = PermMask[0];
5017 Mask1[1] = PermMask[1];
5018 Mask1[2] = HiIndex & 1 ? 6 : 4;
5019 Mask1[3] = HiIndex & 1 ? 4 : 6;
5020 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005021 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005022 Mask1[0] = HiIndex & 1 ? 2 : 0;
5023 Mask1[1] = HiIndex & 1 ? 0 : 2;
5024 Mask1[2] = PermMask[2];
5025 Mask1[3] = PermMask[3];
5026 if (Mask1[2] >= 0)
5027 Mask1[2] += 4;
5028 if (Mask1[3] >= 0)
5029 Mask1[3] += 4;
5030 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005031 }
Evan Chengace3c172008-07-22 21:13:36 +00005032 }
5033
5034 // Break it into (shuffle shuffle_hi, shuffle_lo).
5035 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005036 SmallVector<int,8> LoMask(4U, -1);
5037 SmallVector<int,8> HiMask(4U, -1);
5038
5039 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005040 unsigned MaskIdx = 0;
5041 unsigned LoIdx = 0;
5042 unsigned HiIdx = 2;
5043 for (unsigned i = 0; i != 4; ++i) {
5044 if (i == 2) {
5045 MaskPtr = &HiMask;
5046 MaskIdx = 1;
5047 LoIdx = 0;
5048 HiIdx = 2;
5049 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005050 int Idx = PermMask[i];
5051 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005052 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005053 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005054 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005055 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005056 LoIdx++;
5057 } else {
5058 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005059 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005060 HiIdx++;
5061 }
5062 }
5063
Nate Begeman9008ca62009-04-27 18:41:29 +00005064 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5065 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5066 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005067 for (unsigned i = 0; i != 4; ++i) {
5068 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005069 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005070 } else {
5071 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005072 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005073 }
5074 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005075 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005076}
5077
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005078static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005079 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005080 V = V.getOperand(0);
5081 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5082 V = V.getOperand(0);
5083 if (MayFoldLoad(V))
5084 return true;
5085 return false;
5086}
5087
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005088// FIXME: the version above should always be used. Since there's
5089// a bug where several vector shuffles can't be folded because the
5090// DAG is not updated during lowering and a node claims to have two
5091// uses while it only has one, use this version, and let isel match
5092// another instruction if the load really happens to have more than
5093// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005094// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005095static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005096 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005097 V = V.getOperand(0);
5098 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5099 V = V.getOperand(0);
5100 if (ISD::isNormalLoad(V.getNode()))
5101 return true;
5102 return false;
5103}
5104
5105/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5106/// a vector extract, and if both can be later optimized into a single load.
5107/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5108/// here because otherwise a target specific shuffle node is going to be
5109/// emitted for this shuffle, and the optimization not done.
5110/// FIXME: This is probably not the best approach, but fix the problem
5111/// until the right path is decided.
5112static
5113bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5114 const TargetLowering &TLI) {
5115 EVT VT = V.getValueType();
5116 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5117
5118 // Be sure that the vector shuffle is present in a pattern like this:
5119 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5120 if (!V.hasOneUse())
5121 return false;
5122
5123 SDNode *N = *V.getNode()->use_begin();
5124 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5125 return false;
5126
5127 SDValue EltNo = N->getOperand(1);
5128 if (!isa<ConstantSDNode>(EltNo))
5129 return false;
5130
5131 // If the bit convert changed the number of elements, it is unsafe
5132 // to examine the mask.
5133 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005134 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005135 EVT SrcVT = V.getOperand(0).getValueType();
5136 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5137 return false;
5138 V = V.getOperand(0);
5139 HasShuffleIntoBitcast = true;
5140 }
5141
5142 // Select the input vector, guarding against out of range extract vector.
5143 unsigned NumElems = VT.getVectorNumElements();
5144 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5145 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5146 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5147
5148 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005149 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005150 V = V.getOperand(0);
5151
5152 if (ISD::isNormalLoad(V.getNode())) {
5153 // Is the original load suitable?
5154 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5155
5156 // FIXME: avoid the multi-use bug that is preventing lots of
5157 // of foldings to be detected, this is still wrong of course, but
5158 // give the temporary desired behavior, and if it happens that
5159 // the load has real more uses, during isel it will not fold, and
5160 // will generate poor code.
5161 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5162 return false;
5163
5164 if (!HasShuffleIntoBitcast)
5165 return true;
5166
5167 // If there's a bitcast before the shuffle, check if the load type and
5168 // alignment is valid.
5169 unsigned Align = LN0->getAlignment();
5170 unsigned NewAlign =
5171 TLI.getTargetData()->getABITypeAlignment(
5172 VT.getTypeForEVT(*DAG.getContext()));
5173
5174 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5175 return false;
5176 }
5177
5178 return true;
5179}
5180
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005181static
Evan Cheng835580f2010-10-07 20:50:20 +00005182SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5183 EVT VT = Op.getValueType();
5184
5185 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005186 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5187 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005188 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5189 V1, DAG));
5190}
5191
5192static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005193SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5194 bool HasSSE2) {
5195 SDValue V1 = Op.getOperand(0);
5196 SDValue V2 = Op.getOperand(1);
5197 EVT VT = Op.getValueType();
5198
5199 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5200
5201 if (HasSSE2 && VT == MVT::v2f64)
5202 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5203
5204 // v4f32 or v4i32
5205 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5206}
5207
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005208static
5209SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5210 SDValue V1 = Op.getOperand(0);
5211 SDValue V2 = Op.getOperand(1);
5212 EVT VT = Op.getValueType();
5213
5214 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5215 "unsupported shuffle type");
5216
5217 if (V2.getOpcode() == ISD::UNDEF)
5218 V2 = V1;
5219
5220 // v4i32 or v4f32
5221 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5222}
5223
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005224static
5225SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5226 SDValue V1 = Op.getOperand(0);
5227 SDValue V2 = Op.getOperand(1);
5228 EVT VT = Op.getValueType();
5229 unsigned NumElems = VT.getVectorNumElements();
5230
5231 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5232 // operand of these instructions is only memory, so check if there's a
5233 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5234 // same masks.
5235 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005236
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005237 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005238 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005239 CanFoldLoad = true;
5240
5241 // When V1 is a load, it can be folded later into a store in isel, example:
5242 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5243 // turns into:
5244 // (MOVLPSmr addr:$src1, VR128:$src2)
5245 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005246 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005247 CanFoldLoad = true;
5248
5249 if (CanFoldLoad) {
5250 if (HasSSE2 && NumElems == 2)
5251 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5252
5253 if (NumElems == 4)
5254 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5255 }
5256
5257 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5258 // movl and movlp will both match v2i64, but v2i64 is never matched by
5259 // movl earlier because we make it strict to avoid messing with the movlp load
5260 // folding logic (see the code above getMOVLP call). Match it here then,
5261 // this is horrible, but will stay like this until we move all shuffle
5262 // matching to x86 specific nodes. Note that for the 1st condition all
5263 // types are matched with movsd.
5264 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5265 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5266 else if (HasSSE2)
5267 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5268
5269
5270 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5271
5272 // Invert the operand order and use SHUFPS to match it.
5273 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5274 X86::getShuffleSHUFImmediate(SVOp), DAG);
5275}
5276
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005277static inline unsigned getUNPCKLOpcode(EVT VT) {
5278 switch(VT.getSimpleVT().SimpleTy) {
5279 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5280 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5281 case MVT::v4f32: return X86ISD::UNPCKLPS;
5282 case MVT::v2f64: return X86ISD::UNPCKLPD;
5283 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5284 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5285 default:
5286 llvm_unreachable("Unknow type for unpckl");
5287 }
5288 return 0;
5289}
5290
5291static inline unsigned getUNPCKHOpcode(EVT VT) {
5292 switch(VT.getSimpleVT().SimpleTy) {
5293 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5294 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5295 case MVT::v4f32: return X86ISD::UNPCKHPS;
5296 case MVT::v2f64: return X86ISD::UNPCKHPD;
5297 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5298 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5299 default:
5300 llvm_unreachable("Unknow type for unpckh");
5301 }
5302 return 0;
5303}
5304
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005305static
5306SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005307 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005308 const X86Subtarget *Subtarget) {
5309 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5310 EVT VT = Op.getValueType();
5311 DebugLoc dl = Op.getDebugLoc();
5312 SDValue V1 = Op.getOperand(0);
5313 SDValue V2 = Op.getOperand(1);
5314
5315 if (isZeroShuffle(SVOp))
5316 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5317
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005318 // Handle splat operations
5319 if (SVOp->isSplat()) {
5320 // Special case, this is the only place now where it's
5321 // allowed to return a vector_shuffle operation without
5322 // using a target specific node, because *hopefully* it
5323 // will be optimized away by the dag combiner.
5324 if (VT.getVectorNumElements() <= 4 &&
5325 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5326 return Op;
5327
5328 // Handle splats by matching through known masks
5329 if (VT.getVectorNumElements() <= 4)
5330 return SDValue();
5331
Evan Cheng835580f2010-10-07 20:50:20 +00005332 // Canonicalize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005333 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005334 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005335
5336 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5337 // do it!
5338 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5339 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5340 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005341 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005342 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5343 // FIXME: Figure out a cleaner way to do this.
5344 // Try to make use of movq to zero out the top part.
5345 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5346 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5347 if (NewOp.getNode()) {
5348 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5349 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5350 DAG, Subtarget, dl);
5351 }
5352 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5353 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5354 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5355 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5356 DAG, Subtarget, dl);
5357 }
5358 }
5359 return SDValue();
5360}
5361
Dan Gohman475871a2008-07-27 21:46:04 +00005362SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005363X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005364 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005365 SDValue V1 = Op.getOperand(0);
5366 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005367 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005368 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005369 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005370 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005371 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5372 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005373 bool V1IsSplat = false;
5374 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005375 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005376 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005377 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005378 MachineFunction &MF = DAG.getMachineFunction();
5379 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005380
Dale Johannesen0488fb62010-09-30 23:57:10 +00005381 // Shuffle operations on MMX not supported.
5382 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005383 return Op;
5384
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005385 // Vector shuffle lowering takes 3 steps:
5386 //
5387 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5388 // narrowing and commutation of operands should be handled.
5389 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5390 // shuffle nodes.
5391 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5392 // so the shuffle can be broken into other shuffles and the legalizer can
5393 // try the lowering again.
5394 //
5395 // The general ideia is that no vector_shuffle operation should be left to
5396 // be matched during isel, all of them must be converted to a target specific
5397 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005398
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005399 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5400 // narrowing and commutation of operands should be handled. The actual code
5401 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005402 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005403 if (NewOp.getNode())
5404 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005405
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005406 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5407 // unpckh_undef). Only use pshufd if speed is more important than size.
5408 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5409 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5410 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5411 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5412 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5413 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005414
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005415 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005416 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005417 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005418
Dale Johannesen0488fb62010-09-30 23:57:10 +00005419 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005420 return getMOVHighToLow(Op, dl, DAG);
5421
5422 // Use to match splats
5423 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5424 (VT == MVT::v2f64 || VT == MVT::v2i64))
5425 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5426
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005427 if (X86::isPSHUFDMask(SVOp)) {
5428 // The actual implementation will match the mask in the if above and then
5429 // during isel it can match several different instructions, not only pshufd
5430 // as its name says, sad but true, emulate the behavior for now...
5431 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5432 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5433
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005434 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5435
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005436 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005437 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5438
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005439 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005440 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5441 TargetMask, DAG);
5442
5443 if (VT == MVT::v4f32)
5444 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5445 TargetMask, DAG);
5446 }
Eric Christopherfd179292009-08-27 18:07:15 +00005447
Evan Chengf26ffe92008-05-29 08:22:04 +00005448 // Check if this can be converted into a logical shift.
5449 bool isLeft = false;
5450 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005451 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005452 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005453 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005454 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005455 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005456 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005457 EVT EltVT = VT.getVectorElementType();
5458 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005459 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005460 }
Eric Christopherfd179292009-08-27 18:07:15 +00005461
Nate Begeman9008ca62009-04-27 18:41:29 +00005462 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005463 if (V1IsUndef)
5464 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005465 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005466 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005467 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005468 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005469 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5470
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005471 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005472 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5473 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005474 }
Eric Christopherfd179292009-08-27 18:07:15 +00005475
Nate Begeman9008ca62009-04-27 18:41:29 +00005476 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00005477 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5478 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005479
Dale Johannesen0488fb62010-09-30 23:57:10 +00005480 if (X86::isMOVHLPSMask(SVOp))
5481 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005482
Dale Johannesen0488fb62010-09-30 23:57:10 +00005483 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5484 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005485
Dale Johannesen0488fb62010-09-30 23:57:10 +00005486 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5487 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005488
Dale Johannesen0488fb62010-09-30 23:57:10 +00005489 if (X86::isMOVLPMask(SVOp))
5490 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005491
Nate Begeman9008ca62009-04-27 18:41:29 +00005492 if (ShouldXformToMOVHLPS(SVOp) ||
5493 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5494 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005495
Evan Chengf26ffe92008-05-29 08:22:04 +00005496 if (isShift) {
5497 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005498 EVT EltVT = VT.getVectorElementType();
5499 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005500 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005501 }
Eric Christopherfd179292009-08-27 18:07:15 +00005502
Evan Cheng9eca5e82006-10-25 21:49:50 +00005503 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005504 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5505 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005506 V1IsSplat = isSplatVector(V1.getNode());
5507 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005508
Chris Lattner8a594482007-11-25 00:24:49 +00005509 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005510 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005511 Op = CommuteVectorShuffle(SVOp, DAG);
5512 SVOp = cast<ShuffleVectorSDNode>(Op);
5513 V1 = SVOp->getOperand(0);
5514 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005515 std::swap(V1IsSplat, V2IsSplat);
5516 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005517 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005518 }
5519
Nate Begeman9008ca62009-04-27 18:41:29 +00005520 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5521 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005522 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005523 return V1;
5524 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5525 // the instruction selector will not match, so get a canonical MOVL with
5526 // swapped operands to undo the commute.
5527 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005528 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005529
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005530 if (X86::isUNPCKLMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005531 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005532
5533 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005534 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005535
Evan Cheng9bbbb982006-10-25 20:48:19 +00005536 if (V2IsSplat) {
5537 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005538 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005539 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005540 SDValue NewMask = NormalizeMask(SVOp, DAG);
5541 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5542 if (NSVOp != SVOp) {
5543 if (X86::isUNPCKLMask(NSVOp, true)) {
5544 return NewMask;
5545 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5546 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005547 }
5548 }
5549 }
5550
Evan Cheng9eca5e82006-10-25 21:49:50 +00005551 if (Commuted) {
5552 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005553 // FIXME: this seems wrong.
5554 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5555 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005556
5557 if (X86::isUNPCKLMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005558 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005559
5560 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005561 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005562 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005563
Nate Begeman9008ca62009-04-27 18:41:29 +00005564 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00005565 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00005566 return CommuteVectorShuffle(SVOp, DAG);
5567
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005568 // The checks below are all present in isShuffleMaskLegal, but they are
5569 // inlined here right now to enable us to directly emit target specific
5570 // nodes, and remove one by one until they don't return Op anymore.
5571 SmallVector<int, 16> M;
5572 SVOp->getMask(M);
5573
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005574 if (isPALIGNRMask(M, VT, HasSSSE3))
5575 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5576 X86::getShufflePALIGNRImmediate(SVOp),
5577 DAG);
5578
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005579 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5580 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5581 if (VT == MVT::v2f64)
5582 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5583 if (VT == MVT::v2i64)
5584 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5585 }
5586
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005587 if (isPSHUFHWMask(M, VT))
5588 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5589 X86::getShufflePSHUFHWImmediate(SVOp),
5590 DAG);
5591
5592 if (isPSHUFLWMask(M, VT))
5593 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5594 X86::getShufflePSHUFLWImmediate(SVOp),
5595 DAG);
5596
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005597 if (isSHUFPMask(M, VT)) {
5598 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5599 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5600 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5601 TargetMask, DAG);
5602 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5603 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5604 TargetMask, DAG);
5605 }
5606
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005607 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5608 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5609 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5610 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5611 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5612 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5613
Evan Cheng14b32e12007-12-11 01:46:18 +00005614 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005615 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005616 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005617 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005618 return NewOp;
5619 }
5620
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005622 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 if (NewOp.getNode())
5624 return NewOp;
5625 }
Eric Christopherfd179292009-08-27 18:07:15 +00005626
Dale Johannesen0488fb62010-09-30 23:57:10 +00005627 // Handle all 4 wide cases with a number of shuffles.
5628 if (NumElems == 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005629 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005630
Dan Gohman475871a2008-07-27 21:46:04 +00005631 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005632}
5633
Dan Gohman475871a2008-07-27 21:46:04 +00005634SDValue
5635X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005636 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005637 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005638 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005639 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005641 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005643 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005644 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005645 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005646 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5647 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5648 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5650 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005651 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005653 Op.getOperand(0)),
5654 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005656 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005658 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005659 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005660 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005661 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5662 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005663 // result has a single use which is a store or a bitcast to i32. And in
5664 // the case of a store, it's not worth it if the index is a constant 0,
5665 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005666 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005667 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005668 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005669 if ((User->getOpcode() != ISD::STORE ||
5670 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5671 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005672 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005673 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005674 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005676 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005677 Op.getOperand(0)),
5678 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005679 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00005680 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005681 // ExtractPS works with constant index.
5682 if (isa<ConstantSDNode>(Op.getOperand(1)))
5683 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005684 }
Dan Gohman475871a2008-07-27 21:46:04 +00005685 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005686}
5687
5688
Dan Gohman475871a2008-07-27 21:46:04 +00005689SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005690X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5691 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005692 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005693 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005694
Evan Cheng62a3f152008-03-24 21:52:23 +00005695 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005696 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005697 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005698 return Res;
5699 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005700
Owen Andersone50ed302009-08-10 22:56:29 +00005701 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005702 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005703 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005704 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005705 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005706 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005707 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5709 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005710 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005711 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005712 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005713 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005714 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005715 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005716 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005717 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005718 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005719 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005720 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005721 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005722 if (Idx == 0)
5723 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005724
Evan Cheng0db9fe62006-04-25 20:13:52 +00005725 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005726 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005727 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005728 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005729 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005730 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005731 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005732 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005733 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5734 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5735 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005736 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005737 if (Idx == 0)
5738 return Op;
5739
5740 // UNPCKHPD the element to the lowest double word, then movsd.
5741 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5742 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005743 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005744 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005745 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005746 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005747 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005748 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005749 }
5750
Dan Gohman475871a2008-07-27 21:46:04 +00005751 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005752}
5753
Dan Gohman475871a2008-07-27 21:46:04 +00005754SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005755X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5756 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005757 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005758 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005759 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005760
Dan Gohman475871a2008-07-27 21:46:04 +00005761 SDValue N0 = Op.getOperand(0);
5762 SDValue N1 = Op.getOperand(1);
5763 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005764
Dan Gohman8a55ce42009-09-23 21:02:20 +00005765 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005766 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005767 unsigned Opc;
5768 if (VT == MVT::v8i16)
5769 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005770 else if (VT == MVT::v16i8)
5771 Opc = X86ISD::PINSRB;
5772 else
5773 Opc = X86ISD::PINSRB;
5774
Nate Begeman14d12ca2008-02-11 04:19:36 +00005775 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5776 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 if (N1.getValueType() != MVT::i32)
5778 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5779 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005780 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005781 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005782 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005783 // Bits [7:6] of the constant are the source select. This will always be
5784 // zero here. The DAG Combiner may combine an extract_elt index into these
5785 // bits. For example (insert (extract, 3), 2) could be matched by putting
5786 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005787 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005788 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005789 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005790 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005791 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005792 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005794 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005795 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005796 // PINSR* works with constant index.
5797 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005798 }
Dan Gohman475871a2008-07-27 21:46:04 +00005799 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005800}
5801
Dan Gohman475871a2008-07-27 21:46:04 +00005802SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005803X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005804 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005805 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005806
5807 if (Subtarget->hasSSE41())
5808 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5809
Dan Gohman8a55ce42009-09-23 21:02:20 +00005810 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005811 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005812
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005813 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005814 SDValue N0 = Op.getOperand(0);
5815 SDValue N1 = Op.getOperand(1);
5816 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005817
Dan Gohman8a55ce42009-09-23 21:02:20 +00005818 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005819 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5820 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005821 if (N1.getValueType() != MVT::i32)
5822 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5823 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005824 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00005825 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005826 }
Dan Gohman475871a2008-07-27 21:46:04 +00005827 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005828}
5829
Dan Gohman475871a2008-07-27 21:46:04 +00005830SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005831X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005832 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005833
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005834 if (Op.getValueType() == MVT::v1i64 &&
5835 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005837
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00005839 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
5840 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005841 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00005842 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005843}
5844
Bill Wendling056292f2008-09-16 21:48:12 +00005845// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5846// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5847// one of the above mentioned nodes. It has to be wrapped because otherwise
5848// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5849// be used to form addressing mode. These wrapped nodes will be selected
5850// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005851SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005852X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005853 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005854
Chris Lattner41621a22009-06-26 19:22:52 +00005855 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5856 // global base reg.
5857 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005858 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005859 CodeModel::Model M = getTargetMachine().getCodeModel();
5860
Chris Lattner4f066492009-07-11 20:29:19 +00005861 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005862 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005863 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005864 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005865 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005866 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005867 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005868
Evan Cheng1606e8e2009-03-13 07:51:59 +00005869 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005870 CP->getAlignment(),
5871 CP->getOffset(), OpFlag);
5872 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005873 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005874 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005875 if (OpFlag) {
5876 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005877 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005878 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005879 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005880 }
5881
5882 return Result;
5883}
5884
Dan Gohmand858e902010-04-17 15:26:15 +00005885SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005886 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005887
Chris Lattner18c59872009-06-27 04:16:01 +00005888 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5889 // global base reg.
5890 unsigned char OpFlag = 0;
5891 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005892 CodeModel::Model M = getTargetMachine().getCodeModel();
5893
Chris Lattner4f066492009-07-11 20:29:19 +00005894 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005895 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005896 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005897 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005898 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005899 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005900 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005901
Chris Lattner18c59872009-06-27 04:16:01 +00005902 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5903 OpFlag);
5904 DebugLoc DL = JT->getDebugLoc();
5905 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005906
Chris Lattner18c59872009-06-27 04:16:01 +00005907 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00005908 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00005909 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5910 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005911 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005912 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005913
Chris Lattner18c59872009-06-27 04:16:01 +00005914 return Result;
5915}
5916
5917SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005918X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005919 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005920
Chris Lattner18c59872009-06-27 04:16:01 +00005921 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5922 // global base reg.
5923 unsigned char OpFlag = 0;
5924 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005925 CodeModel::Model M = getTargetMachine().getCodeModel();
5926
Chris Lattner4f066492009-07-11 20:29:19 +00005927 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005928 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005929 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005930 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005931 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005932 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005933 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005934
Chris Lattner18c59872009-06-27 04:16:01 +00005935 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005936
Chris Lattner18c59872009-06-27 04:16:01 +00005937 DebugLoc DL = Op.getDebugLoc();
5938 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005939
5940
Chris Lattner18c59872009-06-27 04:16:01 +00005941 // With PIC, the address is actually $g + Offset.
5942 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005943 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005944 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5945 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005946 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005947 Result);
5948 }
Eric Christopherfd179292009-08-27 18:07:15 +00005949
Chris Lattner18c59872009-06-27 04:16:01 +00005950 return Result;
5951}
5952
Dan Gohman475871a2008-07-27 21:46:04 +00005953SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005954X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005955 // Create the TargetBlockAddressAddress node.
5956 unsigned char OpFlags =
5957 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005958 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005959 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005960 DebugLoc dl = Op.getDebugLoc();
5961 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5962 /*isTarget=*/true, OpFlags);
5963
Dan Gohmanf705adb2009-10-30 01:28:02 +00005964 if (Subtarget->isPICStyleRIPRel() &&
5965 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005966 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5967 else
5968 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005969
Dan Gohman29cbade2009-11-20 23:18:13 +00005970 // With PIC, the address is actually $g + Offset.
5971 if (isGlobalRelativeToPICBase(OpFlags)) {
5972 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5973 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5974 Result);
5975 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005976
5977 return Result;
5978}
5979
5980SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005981X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005982 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005983 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005984 // Create the TargetGlobalAddress node, folding in the constant
5985 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005986 unsigned char OpFlags =
5987 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005988 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005989 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005990 if (OpFlags == X86II::MO_NO_FLAG &&
5991 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005992 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005993 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005994 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005995 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005996 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005997 }
Eric Christopherfd179292009-08-27 18:07:15 +00005998
Chris Lattner4f066492009-07-11 20:29:19 +00005999 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006000 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006001 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6002 else
6003 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006004
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006005 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006006 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006007 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6008 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006009 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006010 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006011
Chris Lattner36c25012009-07-10 07:34:39 +00006012 // For globals that require a load from a stub to get the address, emit the
6013 // load.
6014 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006015 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006016 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006017
Dan Gohman6520e202008-10-18 02:06:02 +00006018 // If there was a non-zero offset that we didn't fold, create an explicit
6019 // addition for it.
6020 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006021 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006022 DAG.getConstant(Offset, getPointerTy()));
6023
Evan Cheng0db9fe62006-04-25 20:13:52 +00006024 return Result;
6025}
6026
Evan Chengda43bcf2008-09-24 00:05:32 +00006027SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006028X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006029 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006030 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006031 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006032}
6033
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006034static SDValue
6035GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006036 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006037 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006038 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006039 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006040 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006041 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006042 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006043 GA->getOffset(),
6044 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006045 if (InFlag) {
6046 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006047 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006048 } else {
6049 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006050 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006051 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006052
6053 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006054 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006055
Rafael Espindola15f1b662009-04-24 12:59:40 +00006056 SDValue Flag = Chain.getValue(1);
6057 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006058}
6059
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006060// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006061static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006062LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006063 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006064 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006065 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6066 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006067 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006068 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006069 InFlag = Chain.getValue(1);
6070
Chris Lattnerb903bed2009-06-26 21:20:29 +00006071 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006072}
6073
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006074// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006075static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006076LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006077 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006078 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6079 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006080}
6081
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006082// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6083// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006084static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006085 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006086 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006087 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006088
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006089 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6090 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6091 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006092
Michael J. Spencerec38de22010-10-10 22:04:20 +00006093 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006094 DAG.getIntPtrConstant(0),
6095 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006096
Chris Lattnerb903bed2009-06-26 21:20:29 +00006097 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006098 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6099 // initialexec.
6100 unsigned WrapperKind = X86ISD::Wrapper;
6101 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006102 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006103 } else if (is64Bit) {
6104 assert(model == TLSModel::InitialExec);
6105 OperandFlags = X86II::MO_GOTTPOFF;
6106 WrapperKind = X86ISD::WrapperRIP;
6107 } else {
6108 assert(model == TLSModel::InitialExec);
6109 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006110 }
Eric Christopherfd179292009-08-27 18:07:15 +00006111
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006112 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6113 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006114 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006115 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006116 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006117 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006118
Rafael Espindola9a580232009-02-27 13:37:18 +00006119 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006120 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006121 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006122
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006123 // The address of the thread local variable is the add of the thread
6124 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006125 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006126}
6127
Dan Gohman475871a2008-07-27 21:46:04 +00006128SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006129X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006130
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006131 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006132 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006133
Eric Christopher30ef0e52010-06-03 04:07:48 +00006134 if (Subtarget->isTargetELF()) {
6135 // TODO: implement the "local dynamic" model
6136 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006137
Eric Christopher30ef0e52010-06-03 04:07:48 +00006138 // If GV is an alias then use the aliasee for determining
6139 // thread-localness.
6140 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6141 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006142
6143 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006144 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006145
Eric Christopher30ef0e52010-06-03 04:07:48 +00006146 switch (model) {
6147 case TLSModel::GeneralDynamic:
6148 case TLSModel::LocalDynamic: // not implemented
6149 if (Subtarget->is64Bit())
6150 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6151 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006152
Eric Christopher30ef0e52010-06-03 04:07:48 +00006153 case TLSModel::InitialExec:
6154 case TLSModel::LocalExec:
6155 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6156 Subtarget->is64Bit());
6157 }
6158 } else if (Subtarget->isTargetDarwin()) {
6159 // Darwin only has one model of TLS. Lower to that.
6160 unsigned char OpFlag = 0;
6161 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6162 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006163
Eric Christopher30ef0e52010-06-03 04:07:48 +00006164 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6165 // global base reg.
6166 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6167 !Subtarget->is64Bit();
6168 if (PIC32)
6169 OpFlag = X86II::MO_TLVP_PIC_BASE;
6170 else
6171 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006172 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006173 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00006174 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00006175 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006176 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006177
Eric Christopher30ef0e52010-06-03 04:07:48 +00006178 // With PIC32, the address is actually $g + Offset.
6179 if (PIC32)
6180 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6181 DAG.getNode(X86ISD::GlobalBaseReg,
6182 DebugLoc(), getPointerTy()),
6183 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006184
Eric Christopher30ef0e52010-06-03 04:07:48 +00006185 // Lowering the machine isd will make sure everything is in the right
6186 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006187 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006188 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00006189 SDValue Args[] = { Chain, Offset };
6190 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006191
Eric Christopher30ef0e52010-06-03 04:07:48 +00006192 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6193 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6194 MFI->setAdjustsStack(true);
Eric Christopher8bce7cc2010-12-09 00:27:58 +00006195
Eric Christopher30ef0e52010-06-03 04:07:48 +00006196 // And our return value (tls address) is in the standard call return value
6197 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006198 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6199 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006200 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006201
Eric Christopher30ef0e52010-06-03 04:07:48 +00006202 assert(false &&
6203 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006204
Torok Edwinc23197a2009-07-14 16:55:14 +00006205 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006206 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006207}
6208
Evan Cheng0db9fe62006-04-25 20:13:52 +00006209
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006210/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006211/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006212SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006213 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006214 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006215 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006216 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006217 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006218 SDValue ShOpLo = Op.getOperand(0);
6219 SDValue ShOpHi = Op.getOperand(1);
6220 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006221 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006222 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006223 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006224
Dan Gohman475871a2008-07-27 21:46:04 +00006225 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006226 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006227 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6228 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006229 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006230 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6231 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006232 }
Evan Chenge3413162006-01-09 18:33:28 +00006233
Owen Anderson825b72b2009-08-11 20:47:22 +00006234 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6235 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006236 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006237 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006238
Dan Gohman475871a2008-07-27 21:46:04 +00006239 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006240 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006241 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6242 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006243
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006244 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006245 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6246 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006247 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006248 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6249 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006250 }
6251
Dan Gohman475871a2008-07-27 21:46:04 +00006252 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006253 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006254}
Evan Chenga3195e82006-01-12 22:54:21 +00006255
Dan Gohmand858e902010-04-17 15:26:15 +00006256SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6257 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006258 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006259
Dale Johannesen0488fb62010-09-30 23:57:10 +00006260 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006261 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006262
Owen Anderson825b72b2009-08-11 20:47:22 +00006263 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006264 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006265
Eli Friedman36df4992009-05-27 00:47:34 +00006266 // These are really Legal; return the operand so the caller accepts it as
6267 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006268 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006269 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006270 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006271 Subtarget->is64Bit()) {
6272 return Op;
6273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006274
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006275 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006276 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006277 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006278 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006279 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006280 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006281 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006282 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006283 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006284 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6285}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006286
Owen Andersone50ed302009-08-10 22:56:29 +00006287SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006288 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006289 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006290 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006291 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006292 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006293 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006294 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006295 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00006296 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006297 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006298
Chris Lattner492a43e2010-09-22 01:28:21 +00006299 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006300
Chris Lattner492a43e2010-09-22 01:28:21 +00006301 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6302 MachineMemOperand *MMO =
6303 DAG.getMachineFunction()
6304 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6305 MachineMemOperand::MOLoad, ByteSize, ByteSize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006306
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006307 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006308 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
6309 X86ISD::FILD, DL,
6310 Tys, Ops, array_lengthof(Ops),
6311 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006312
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006313 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006314 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006315 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006316
6317 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6318 // shouldn't be necessary except that RFP cannot be live across
6319 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006320 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006321 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
6322 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006323 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006324 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006325 SDValue Ops[] = {
6326 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6327 };
Chris Lattner492a43e2010-09-22 01:28:21 +00006328 MachineMemOperand *MMO =
6329 DAG.getMachineFunction()
6330 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006331 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006332
Chris Lattner492a43e2010-09-22 01:28:21 +00006333 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
6334 Ops, array_lengthof(Ops),
6335 Op.getValueType(), MMO);
6336 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006337 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006338 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006339 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006340
Evan Cheng0db9fe62006-04-25 20:13:52 +00006341 return Result;
6342}
6343
Bill Wendling8b8a6362009-01-17 03:56:04 +00006344// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006345SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6346 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006347 // This algorithm is not obvious. Here it is in C code, more or less:
6348 /*
6349 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6350 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6351 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006352
Bill Wendling8b8a6362009-01-17 03:56:04 +00006353 // Copy ints to xmm registers.
6354 __m128i xh = _mm_cvtsi32_si128( hi );
6355 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006356
Bill Wendling8b8a6362009-01-17 03:56:04 +00006357 // Combine into low half of a single xmm register.
6358 __m128i x = _mm_unpacklo_epi32( xh, xl );
6359 __m128d d;
6360 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006361
Bill Wendling8b8a6362009-01-17 03:56:04 +00006362 // Merge in appropriate exponents to give the integer bits the right
6363 // magnitude.
6364 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006365
Bill Wendling8b8a6362009-01-17 03:56:04 +00006366 // Subtract away the biases to deal with the IEEE-754 double precision
6367 // implicit 1.
6368 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006369
Bill Wendling8b8a6362009-01-17 03:56:04 +00006370 // All conversions up to here are exact. The correctly rounded result is
6371 // calculated using the current rounding mode using the following
6372 // horizontal add.
6373 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6374 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6375 // store doesn't really need to be here (except
6376 // maybe to zero the other double)
6377 return sd;
6378 }
6379 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006380
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006381 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006382 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006383
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006384 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006385 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006386 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6387 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6388 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6389 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006390 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006391 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006392
Bill Wendling8b8a6362009-01-17 03:56:04 +00006393 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006394 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006395 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006396 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006397 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006398 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006399 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006400
Owen Anderson825b72b2009-08-11 20:47:22 +00006401 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6402 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006403 Op.getOperand(0),
6404 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006405 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6406 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006407 Op.getOperand(0),
6408 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006409 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6410 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006411 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006412 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006413 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006414 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006415 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006416 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006417 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006418 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006419
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006420 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006421 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006422 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6423 DAG.getUNDEF(MVT::v2f64), ShufMask);
6424 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6425 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006426 DAG.getIntPtrConstant(0));
6427}
6428
Bill Wendling8b8a6362009-01-17 03:56:04 +00006429// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006430SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6431 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006432 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006433 // FP constant to bias correct the final result.
6434 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006435 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006436
6437 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006438 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6439 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006440 Op.getOperand(0),
6441 DAG.getIntPtrConstant(0)));
6442
Owen Anderson825b72b2009-08-11 20:47:22 +00006443 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006444 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006445 DAG.getIntPtrConstant(0));
6446
6447 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006448 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006449 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006450 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006451 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006452 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006453 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006454 MVT::v2f64, Bias)));
6455 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006456 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006457 DAG.getIntPtrConstant(0));
6458
6459 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006460 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006461
6462 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006463 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006464
Owen Anderson825b72b2009-08-11 20:47:22 +00006465 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006466 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006467 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006468 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006469 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006470 }
6471
6472 // Handle final rounding.
6473 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006474}
6475
Dan Gohmand858e902010-04-17 15:26:15 +00006476SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6477 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006478 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006479 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006480
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006481 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006482 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6483 // the optimization here.
6484 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006485 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006486
Owen Andersone50ed302009-08-10 22:56:29 +00006487 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006488 EVT DstVT = Op.getValueType();
6489 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006490 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006491 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006492 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006493
6494 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006495 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006496 if (SrcVT == MVT::i32) {
6497 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6498 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6499 getPointerTy(), StackSlot, WordOff);
6500 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006501 StackSlot, MachinePointerInfo(),
6502 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006503 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006504 OffsetSlot, MachinePointerInfo(),
6505 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006506 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6507 return Fild;
6508 }
6509
6510 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6511 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006512 StackSlot, MachinePointerInfo(),
6513 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006514 // For i64 source, we need to add the appropriate power of 2 if the input
6515 // was negative. This is the same as the optimization in
6516 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6517 // we must be careful to do the computation in x87 extended precision, not
6518 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00006519 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6520 MachineMemOperand *MMO =
6521 DAG.getMachineFunction()
6522 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6523 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006524
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006525 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6526 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006527 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
6528 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006529
6530 APInt FF(32, 0x5F800000ULL);
6531
6532 // Check whether the sign bit is set.
6533 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6534 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6535 ISD::SETLT);
6536
6537 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6538 SDValue FudgePtr = DAG.getConstantPool(
6539 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6540 getPointerTy());
6541
6542 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6543 SDValue Zero = DAG.getIntPtrConstant(0);
6544 SDValue Four = DAG.getIntPtrConstant(4);
6545 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6546 Zero, Four);
6547 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6548
6549 // Load the value out, extending it from f32 to f80.
6550 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006551 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006552 FudgePtr, MachinePointerInfo::getConstantPool(),
6553 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006554 // Extend everything to 80 bits to force it to be done on x87.
6555 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6556 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006557}
6558
Dan Gohman475871a2008-07-27 21:46:04 +00006559std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006560FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00006561 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006562
Owen Andersone50ed302009-08-10 22:56:29 +00006563 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006564
6565 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006566 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6567 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006568 }
6569
Owen Anderson825b72b2009-08-11 20:47:22 +00006570 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6571 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006572 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006573
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006574 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006575 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006576 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006577 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006578 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006579 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006580 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006581 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006582
Evan Cheng87c89352007-10-15 20:11:21 +00006583 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6584 // stack slot.
6585 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006586 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006587 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006588 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006589
Michael J. Spencerec38de22010-10-10 22:04:20 +00006590
6591
Evan Cheng0db9fe62006-04-25 20:13:52 +00006592 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006593 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006594 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006595 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6596 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6597 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006598 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006599
Dan Gohman475871a2008-07-27 21:46:04 +00006600 SDValue Chain = DAG.getEntryNode();
6601 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00006602 EVT TheVT = Op.getOperand(0).getValueType();
6603 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006604 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00006605 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006606 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006607 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006608 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006609 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00006610 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00006611 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00006612
Chris Lattner492a43e2010-09-22 01:28:21 +00006613 MachineMemOperand *MMO =
6614 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6615 MachineMemOperand::MOLoad, MemSize, MemSize);
6616 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
6617 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006618 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006619 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006620 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6621 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006622
Chris Lattner07290932010-09-22 01:05:16 +00006623 MachineMemOperand *MMO =
6624 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6625 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006626
Evan Cheng0db9fe62006-04-25 20:13:52 +00006627 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006628 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00006629 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
6630 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00006631
Chris Lattner27a6c732007-11-24 07:07:01 +00006632 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006633}
6634
Dan Gohmand858e902010-04-17 15:26:15 +00006635SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6636 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00006637 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006638 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006639
Eli Friedman948e95a2009-05-23 09:59:16 +00006640 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006641 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006642 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6643 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006644
Chris Lattner27a6c732007-11-24 07:07:01 +00006645 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006646 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006647 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006648}
6649
Dan Gohmand858e902010-04-17 15:26:15 +00006650SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6651 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006652 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6653 SDValue FIST = Vals.first, StackSlot = Vals.second;
6654 assert(FIST.getNode() && "Unexpected failure");
6655
6656 // Load the result.
6657 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006658 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006659}
6660
Dan Gohmand858e902010-04-17 15:26:15 +00006661SDValue X86TargetLowering::LowerFABS(SDValue Op,
6662 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006663 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006664 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006665 EVT VT = Op.getValueType();
6666 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006667 if (VT.isVector())
6668 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006669 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006670 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006671 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006672 CV.push_back(C);
6673 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006674 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006675 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006676 CV.push_back(C);
6677 CV.push_back(C);
6678 CV.push_back(C);
6679 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006680 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006681 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006682 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006683 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006684 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006685 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006686 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006687}
6688
Dan Gohmand858e902010-04-17 15:26:15 +00006689SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006690 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006691 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006692 EVT VT = Op.getValueType();
6693 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006694 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006695 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006696 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006697 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006698 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006699 CV.push_back(C);
6700 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006701 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006702 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006703 CV.push_back(C);
6704 CV.push_back(C);
6705 CV.push_back(C);
6706 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006707 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006708 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006709 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006710 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006711 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006712 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006713 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006714 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006715 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006716 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006717 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006718 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006719 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006720 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006721 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006722}
6723
Dan Gohmand858e902010-04-17 15:26:15 +00006724SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006725 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006726 SDValue Op0 = Op.getOperand(0);
6727 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006728 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006729 EVT VT = Op.getValueType();
6730 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006731
6732 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006733 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006734 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006735 SrcVT = VT;
6736 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006737 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006738 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006739 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006740 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006741 }
6742
6743 // At this point the operands and the result should have the same
6744 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006745
Evan Cheng68c47cb2007-01-05 07:55:56 +00006746 // First get the sign bit of second operand.
6747 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006748 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006749 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6750 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006751 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006752 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6753 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6754 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6755 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006756 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006757 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006758 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006759 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006760 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006761 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006762 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006763
6764 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006765 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006766 // Op0 is MVT::f32, Op1 is MVT::f64.
6767 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6768 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6769 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006770 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00006771 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006772 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006773 }
6774
Evan Cheng73d6cf12007-01-05 21:37:56 +00006775 // Clear first operand sign bit.
6776 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006777 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006778 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6779 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006780 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006781 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6782 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6783 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6784 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006785 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006786 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006787 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006788 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006789 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006790 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006791 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006792
6793 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006794 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006795}
6796
Dan Gohman076aee32009-03-04 19:44:21 +00006797/// Emit nodes that will be selected as "test Op0,Op0", or something
6798/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006799SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006800 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006801 DebugLoc dl = Op.getDebugLoc();
6802
Dan Gohman31125812009-03-07 01:58:32 +00006803 // CF and OF aren't always set the way we want. Determine which
6804 // of these we need.
6805 bool NeedCF = false;
6806 bool NeedOF = false;
6807 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006808 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006809 case X86::COND_A: case X86::COND_AE:
6810 case X86::COND_B: case X86::COND_BE:
6811 NeedCF = true;
6812 break;
6813 case X86::COND_G: case X86::COND_GE:
6814 case X86::COND_L: case X86::COND_LE:
6815 case X86::COND_O: case X86::COND_NO:
6816 NeedOF = true;
6817 break;
Dan Gohman31125812009-03-07 01:58:32 +00006818 }
6819
Dan Gohman076aee32009-03-04 19:44:21 +00006820 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006821 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6822 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006823 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6824 // Emit a CMP with 0, which is the TEST pattern.
6825 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6826 DAG.getConstant(0, Op.getValueType()));
6827
6828 unsigned Opcode = 0;
6829 unsigned NumOperands = 0;
6830 switch (Op.getNode()->getOpcode()) {
6831 case ISD::ADD:
6832 // Due to an isel shortcoming, be conservative if this add is likely to be
6833 // selected as part of a load-modify-store instruction. When the root node
6834 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6835 // uses of other nodes in the match, such as the ADD in this case. This
6836 // leads to the ADD being left around and reselected, with the result being
6837 // two adds in the output. Alas, even if none our users are stores, that
6838 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6839 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6840 // climbing the DAG back to the root, and it doesn't seem to be worth the
6841 // effort.
6842 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006843 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006844 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6845 goto default_case;
6846
6847 if (ConstantSDNode *C =
6848 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6849 // An add of one will be selected as an INC.
6850 if (C->getAPIntValue() == 1) {
6851 Opcode = X86ISD::INC;
6852 NumOperands = 1;
6853 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006854 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006855
6856 // An add of negative one (subtract of one) will be selected as a DEC.
6857 if (C->getAPIntValue().isAllOnesValue()) {
6858 Opcode = X86ISD::DEC;
6859 NumOperands = 1;
6860 break;
6861 }
Dan Gohman076aee32009-03-04 19:44:21 +00006862 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006863
6864 // Otherwise use a regular EFLAGS-setting add.
6865 Opcode = X86ISD::ADD;
6866 NumOperands = 2;
6867 break;
6868 case ISD::AND: {
6869 // If the primary and result isn't used, don't bother using X86ISD::AND,
6870 // because a TEST instruction will be better.
6871 bool NonFlagUse = false;
6872 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6873 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6874 SDNode *User = *UI;
6875 unsigned UOpNo = UI.getOperandNo();
6876 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6877 // Look pass truncate.
6878 UOpNo = User->use_begin().getOperandNo();
6879 User = *User->use_begin();
6880 }
6881
6882 if (User->getOpcode() != ISD::BRCOND &&
6883 User->getOpcode() != ISD::SETCC &&
6884 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6885 NonFlagUse = true;
6886 break;
6887 }
Dan Gohman076aee32009-03-04 19:44:21 +00006888 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006889
6890 if (!NonFlagUse)
6891 break;
6892 }
6893 // FALL THROUGH
6894 case ISD::SUB:
6895 case ISD::OR:
6896 case ISD::XOR:
6897 // Due to the ISEL shortcoming noted above, be conservative if this op is
6898 // likely to be selected as part of a load-modify-store instruction.
6899 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6900 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6901 if (UI->getOpcode() == ISD::STORE)
6902 goto default_case;
6903
6904 // Otherwise use a regular EFLAGS-setting instruction.
6905 switch (Op.getNode()->getOpcode()) {
6906 default: llvm_unreachable("unexpected operator!");
6907 case ISD::SUB: Opcode = X86ISD::SUB; break;
6908 case ISD::OR: Opcode = X86ISD::OR; break;
6909 case ISD::XOR: Opcode = X86ISD::XOR; break;
6910 case ISD::AND: Opcode = X86ISD::AND; break;
6911 }
6912
6913 NumOperands = 2;
6914 break;
6915 case X86ISD::ADD:
6916 case X86ISD::SUB:
6917 case X86ISD::INC:
6918 case X86ISD::DEC:
6919 case X86ISD::OR:
6920 case X86ISD::XOR:
6921 case X86ISD::AND:
6922 return SDValue(Op.getNode(), 1);
6923 default:
6924 default_case:
6925 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006926 }
6927
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006928 if (Opcode == 0)
6929 // Emit a CMP with 0, which is the TEST pattern.
6930 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6931 DAG.getConstant(0, Op.getValueType()));
6932
6933 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6934 SmallVector<SDValue, 4> Ops;
6935 for (unsigned i = 0; i != NumOperands; ++i)
6936 Ops.push_back(Op.getOperand(i));
6937
6938 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6939 DAG.ReplaceAllUsesWith(Op, New);
6940 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006941}
6942
6943/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6944/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006945SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006946 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006947 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6948 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006949 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006950
6951 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006952 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006953}
6954
Evan Chengd40d03e2010-01-06 19:38:29 +00006955/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6956/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006957SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6958 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006959 SDValue Op0 = And.getOperand(0);
6960 SDValue Op1 = And.getOperand(1);
6961 if (Op0.getOpcode() == ISD::TRUNCATE)
6962 Op0 = Op0.getOperand(0);
6963 if (Op1.getOpcode() == ISD::TRUNCATE)
6964 Op1 = Op1.getOperand(0);
6965
Evan Chengd40d03e2010-01-06 19:38:29 +00006966 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006967 if (Op1.getOpcode() == ISD::SHL)
6968 std::swap(Op0, Op1);
6969 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006970 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6971 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006972 // If we looked past a truncate, check that it's only truncating away
6973 // known zeros.
6974 unsigned BitWidth = Op0.getValueSizeInBits();
6975 unsigned AndBitWidth = And.getValueSizeInBits();
6976 if (BitWidth > AndBitWidth) {
6977 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6978 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6979 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6980 return SDValue();
6981 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006982 LHS = Op1;
6983 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006984 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006985 } else if (Op1.getOpcode() == ISD::Constant) {
6986 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6987 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006988 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6989 LHS = AndLHS.getOperand(0);
6990 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006991 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006992 }
Evan Cheng0488db92007-09-25 01:57:46 +00006993
Evan Chengd40d03e2010-01-06 19:38:29 +00006994 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006995 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006996 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006997 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006998 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006999 // Also promote i16 to i32 for performance / code size reason.
7000 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007001 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007002 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007003
Evan Chengd40d03e2010-01-06 19:38:29 +00007004 // If the operand types disagree, extend the shift amount to match. Since
7005 // BT ignores high bits (like shifts) we can use anyextend.
7006 if (LHS.getValueType() != RHS.getValueType())
7007 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007008
Evan Chengd40d03e2010-01-06 19:38:29 +00007009 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7010 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7011 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7012 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007013 }
7014
Evan Cheng54de3ea2010-01-05 06:52:31 +00007015 return SDValue();
7016}
7017
Dan Gohmand858e902010-04-17 15:26:15 +00007018SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007019 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7020 SDValue Op0 = Op.getOperand(0);
7021 SDValue Op1 = Op.getOperand(1);
7022 DebugLoc dl = Op.getDebugLoc();
7023 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7024
7025 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007026 // Lower (X & (1 << N)) == 0 to BT(X, N).
7027 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7028 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Chris Lattner481eebc2010-12-19 21:23:48 +00007029 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007030 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007031 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007032 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7033 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7034 if (NewSetCC.getNode())
7035 return NewSetCC;
7036 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007037
Chris Lattner481eebc2010-12-19 21:23:48 +00007038 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7039 // these.
7040 if (Op1.getOpcode() == ISD::Constant &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00007041 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7042 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7043 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Chris Lattner481eebc2010-12-19 21:23:48 +00007044
7045 // If the input is a setcc, then reuse the input setcc or use a new one with
7046 // the inverted condition.
7047 if (Op0.getOpcode() == X86ISD::SETCC) {
7048 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7049 bool Invert = (CC == ISD::SETNE) ^
7050 cast<ConstantSDNode>(Op1)->isNullValue();
7051 if (!Invert) return Op0;
7052
Evan Cheng2c755ba2010-02-27 07:36:59 +00007053 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007054 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7055 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7056 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007057 }
7058
Evan Chenge5b51ac2010-04-17 06:13:15 +00007059 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007060 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007061 if (X86CC == X86::COND_INVALID)
7062 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007063
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007064 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007065 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007066 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007067}
7068
Dan Gohmand858e902010-04-17 15:26:15 +00007069SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007070 SDValue Cond;
7071 SDValue Op0 = Op.getOperand(0);
7072 SDValue Op1 = Op.getOperand(1);
7073 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007074 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007075 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7076 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007077 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007078
7079 if (isFP) {
7080 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007081 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007082 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7083 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007084 bool Swap = false;
7085
7086 switch (SetCCOpcode) {
7087 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007088 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007089 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007090 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007091 case ISD::SETGT: Swap = true; // Fallthrough
7092 case ISD::SETLT:
7093 case ISD::SETOLT: SSECC = 1; break;
7094 case ISD::SETOGE:
7095 case ISD::SETGE: Swap = true; // Fallthrough
7096 case ISD::SETLE:
7097 case ISD::SETOLE: SSECC = 2; break;
7098 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007099 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007100 case ISD::SETNE: SSECC = 4; break;
7101 case ISD::SETULE: Swap = true;
7102 case ISD::SETUGE: SSECC = 5; break;
7103 case ISD::SETULT: Swap = true;
7104 case ISD::SETUGT: SSECC = 6; break;
7105 case ISD::SETO: SSECC = 7; break;
7106 }
7107 if (Swap)
7108 std::swap(Op0, Op1);
7109
Nate Begemanfb8ead02008-07-25 19:05:58 +00007110 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007111 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007112 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007113 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007114 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7115 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007116 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007117 }
7118 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007119 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007120 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7121 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007122 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007123 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007124 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007125 }
7126 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007127 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007128 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007129
Nate Begeman30a0de92008-07-17 16:51:19 +00007130 // We are handling one of the integer comparisons here. Since SSE only has
7131 // GT and EQ comparisons for integer, swapping operands and multiple
7132 // operations may be required for some comparisons.
7133 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7134 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007135
Owen Anderson825b72b2009-08-11 20:47:22 +00007136 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007137 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007138 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007139 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007140 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7141 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007142 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007143
Nate Begeman30a0de92008-07-17 16:51:19 +00007144 switch (SetCCOpcode) {
7145 default: break;
7146 case ISD::SETNE: Invert = true;
7147 case ISD::SETEQ: Opc = EQOpc; break;
7148 case ISD::SETLT: Swap = true;
7149 case ISD::SETGT: Opc = GTOpc; break;
7150 case ISD::SETGE: Swap = true;
7151 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7152 case ISD::SETULT: Swap = true;
7153 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7154 case ISD::SETUGE: Swap = true;
7155 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7156 }
7157 if (Swap)
7158 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007159
Nate Begeman30a0de92008-07-17 16:51:19 +00007160 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7161 // bits of the inputs before performing those operations.
7162 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007163 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007164 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7165 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007166 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007167 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7168 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007169 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7170 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007171 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007172
Dale Johannesenace16102009-02-03 19:33:06 +00007173 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007174
7175 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007176 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007177 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007178
Nate Begeman30a0de92008-07-17 16:51:19 +00007179 return Result;
7180}
Evan Cheng0488db92007-09-25 01:57:46 +00007181
Evan Cheng370e5342008-12-03 08:38:43 +00007182// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007183static bool isX86LogicalCmp(SDValue Op) {
7184 unsigned Opc = Op.getNode()->getOpcode();
7185 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7186 return true;
7187 if (Op.getResNo() == 1 &&
7188 (Opc == X86ISD::ADD ||
7189 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00007190 Opc == X86ISD::ADC ||
7191 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00007192 Opc == X86ISD::SMUL ||
7193 Opc == X86ISD::UMUL ||
7194 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007195 Opc == X86ISD::DEC ||
7196 Opc == X86ISD::OR ||
7197 Opc == X86ISD::XOR ||
7198 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007199 return true;
7200
Chris Lattner9637d5b2010-12-05 07:49:54 +00007201 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
7202 return true;
7203
Dan Gohman076aee32009-03-04 19:44:21 +00007204 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007205}
7206
Chris Lattnera2b56002010-12-05 01:23:24 +00007207static bool isZero(SDValue V) {
7208 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7209 return C && C->isNullValue();
7210}
7211
Chris Lattner96908b12010-12-05 02:00:51 +00007212static bool isAllOnes(SDValue V) {
7213 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7214 return C && C->isAllOnesValue();
7215}
7216
Dan Gohmand858e902010-04-17 15:26:15 +00007217SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007218 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007219 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00007220 SDValue Op1 = Op.getOperand(1);
7221 SDValue Op2 = Op.getOperand(2);
7222 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007223 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007224
Dan Gohman1a492952009-10-20 16:22:37 +00007225 if (Cond.getOpcode() == ISD::SETCC) {
7226 SDValue NewCond = LowerSETCC(Cond, DAG);
7227 if (NewCond.getNode())
7228 Cond = NewCond;
7229 }
Evan Cheng734503b2006-09-11 02:19:56 +00007230
Chris Lattnera2b56002010-12-05 01:23:24 +00007231 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007232 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00007233 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007234 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007235 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00007236 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
7237 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007238 SDValue Cmp = Cond.getOperand(1);
Chris Lattnera2b56002010-12-05 01:23:24 +00007239
7240 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
7241
Chris Lattner96908b12010-12-05 02:00:51 +00007242 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
7243 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
7244 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00007245
7246 SDValue CmpOp0 = Cmp.getOperand(0);
7247 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
7248 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7249
Chris Lattner96908b12010-12-05 02:00:51 +00007250 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00007251 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7252 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
Chris Lattner96908b12010-12-05 02:00:51 +00007253
7254 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
7255 Res = DAG.getNOT(DL, Res, Res.getValueType());
7256
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007257 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00007258 if (N2C == 0 || !N2C->isNullValue())
7259 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
7260 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007261 }
7262 }
7263
Chris Lattnera2b56002010-12-05 01:23:24 +00007264 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00007265 if (Cond.getOpcode() == ISD::AND &&
7266 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7267 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007268 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007269 Cond = Cond.getOperand(0);
7270 }
7271
Evan Cheng3f41d662007-10-08 22:16:29 +00007272 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7273 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007274 if (Cond.getOpcode() == X86ISD::SETCC ||
7275 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007276 CC = Cond.getOperand(0);
7277
Dan Gohman475871a2008-07-27 21:46:04 +00007278 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007279 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007280 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007281
Evan Cheng3f41d662007-10-08 22:16:29 +00007282 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007283 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007284 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007285 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007286
Chris Lattnerd1980a52009-03-12 06:52:53 +00007287 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7288 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007289 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007290 addTest = false;
7291 }
7292 }
7293
7294 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007295 // Look pass the truncate.
7296 if (Cond.getOpcode() == ISD::TRUNCATE)
7297 Cond = Cond.getOperand(0);
7298
7299 // We know the result of AND is compared against zero. Try to match
7300 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007301 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00007302 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00007303 if (NewSetCC.getNode()) {
7304 CC = NewSetCC.getOperand(0);
7305 Cond = NewSetCC.getOperand(1);
7306 addTest = false;
7307 }
7308 }
7309 }
7310
7311 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007312 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007313 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007314 }
7315
Evan Cheng0488db92007-09-25 01:57:46 +00007316 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7317 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007318 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007319 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00007320 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007321}
7322
Evan Cheng370e5342008-12-03 08:38:43 +00007323// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7324// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7325// from the AND / OR.
7326static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7327 Opc = Op.getOpcode();
7328 if (Opc != ISD::OR && Opc != ISD::AND)
7329 return false;
7330 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7331 Op.getOperand(0).hasOneUse() &&
7332 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7333 Op.getOperand(1).hasOneUse());
7334}
7335
Evan Cheng961d6d42009-02-02 08:19:07 +00007336// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7337// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007338static bool isXor1OfSetCC(SDValue Op) {
7339 if (Op.getOpcode() != ISD::XOR)
7340 return false;
7341 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7342 if (N1C && N1C->getAPIntValue() == 1) {
7343 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7344 Op.getOperand(0).hasOneUse();
7345 }
7346 return false;
7347}
7348
Dan Gohmand858e902010-04-17 15:26:15 +00007349SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007350 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007351 SDValue Chain = Op.getOperand(0);
7352 SDValue Cond = Op.getOperand(1);
7353 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007354 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007355 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007356
Dan Gohman1a492952009-10-20 16:22:37 +00007357 if (Cond.getOpcode() == ISD::SETCC) {
7358 SDValue NewCond = LowerSETCC(Cond, DAG);
7359 if (NewCond.getNode())
7360 Cond = NewCond;
7361 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007362#if 0
7363 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007364 else if (Cond.getOpcode() == X86ISD::ADD ||
7365 Cond.getOpcode() == X86ISD::SUB ||
7366 Cond.getOpcode() == X86ISD::SMUL ||
7367 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007368 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007369#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007370
Evan Chengad9c0a32009-12-15 00:53:42 +00007371 // Look pass (and (setcc_carry (cmp ...)), 1).
7372 if (Cond.getOpcode() == ISD::AND &&
7373 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7374 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007375 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007376 Cond = Cond.getOperand(0);
7377 }
7378
Evan Cheng3f41d662007-10-08 22:16:29 +00007379 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7380 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007381 if (Cond.getOpcode() == X86ISD::SETCC ||
7382 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007383 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007384
Dan Gohman475871a2008-07-27 21:46:04 +00007385 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007386 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007387 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007388 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007389 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007390 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007391 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007392 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007393 default: break;
7394 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007395 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007396 // These can only come from an arithmetic instruction with overflow,
7397 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007398 Cond = Cond.getNode()->getOperand(1);
7399 addTest = false;
7400 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007401 }
Evan Cheng0488db92007-09-25 01:57:46 +00007402 }
Evan Cheng370e5342008-12-03 08:38:43 +00007403 } else {
7404 unsigned CondOpc;
7405 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7406 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007407 if (CondOpc == ISD::OR) {
7408 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7409 // two branches instead of an explicit OR instruction with a
7410 // separate test.
7411 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007412 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007413 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007414 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007415 Chain, Dest, CC, Cmp);
7416 CC = Cond.getOperand(1).getOperand(0);
7417 Cond = Cmp;
7418 addTest = false;
7419 }
7420 } else { // ISD::AND
7421 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7422 // two branches instead of an explicit AND instruction with a
7423 // separate test. However, we only do this if this block doesn't
7424 // have a fall-through edge, because this requires an explicit
7425 // jmp when the condition is false.
7426 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007427 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007428 Op.getNode()->hasOneUse()) {
7429 X86::CondCode CCode =
7430 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7431 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007432 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007433 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007434 // Look for an unconditional branch following this conditional branch.
7435 // We need this because we need to reverse the successors in order
7436 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007437 if (User->getOpcode() == ISD::BR) {
7438 SDValue FalseBB = User->getOperand(1);
7439 SDNode *NewBR =
7440 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007441 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007442 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007443 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007444
Dale Johannesene4d209d2009-02-03 20:21:25 +00007445 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007446 Chain, Dest, CC, Cmp);
7447 X86::CondCode CCode =
7448 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7449 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007450 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007451 Cond = Cmp;
7452 addTest = false;
7453 }
7454 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007455 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007456 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7457 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7458 // It should be transformed during dag combiner except when the condition
7459 // is set by a arithmetics with overflow node.
7460 X86::CondCode CCode =
7461 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7462 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007463 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007464 Cond = Cond.getOperand(0).getOperand(1);
7465 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007466 }
Evan Cheng0488db92007-09-25 01:57:46 +00007467 }
7468
7469 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007470 // Look pass the truncate.
7471 if (Cond.getOpcode() == ISD::TRUNCATE)
7472 Cond = Cond.getOperand(0);
7473
7474 // We know the result of AND is compared against zero. Try to match
7475 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007476 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007477 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7478 if (NewSetCC.getNode()) {
7479 CC = NewSetCC.getOperand(0);
7480 Cond = NewSetCC.getOperand(1);
7481 addTest = false;
7482 }
7483 }
7484 }
7485
7486 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007487 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007488 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007489 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007490 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007491 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007492}
7493
Anton Korobeynikove060b532007-04-17 19:34:00 +00007494
7495// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7496// Calls to _alloca is needed to probe the stack when allocating more than 4k
7497// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7498// that the guard pages used by the OS virtual memory manager are allocated in
7499// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007500SDValue
7501X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007502 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00007503 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007504 "This should be used only on Windows targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007505 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007506
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007507 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007508 SDValue Chain = Op.getOperand(0);
7509 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007510 // FIXME: Ensure alignment here
7511
Dan Gohman475871a2008-07-27 21:46:04 +00007512 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007513
Owen Anderson825b72b2009-08-11 20:47:22 +00007514 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007515
Dale Johannesendd64c412009-02-04 00:33:20 +00007516 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007517 Flag = Chain.getValue(1);
7518
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007519 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007520
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007521 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007522 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007523
Dale Johannesendd64c412009-02-04 00:33:20 +00007524 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007525
Dan Gohman475871a2008-07-27 21:46:04 +00007526 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007527 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007528}
7529
Dan Gohmand858e902010-04-17 15:26:15 +00007530SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007531 MachineFunction &MF = DAG.getMachineFunction();
7532 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7533
Dan Gohman69de1932008-02-06 22:27:42 +00007534 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007535 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007536
Anton Korobeynikove7beda12010-10-03 22:52:07 +00007537 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00007538 // vastart just stores the address of the VarArgsFrameIndex slot into the
7539 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007540 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7541 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007542 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7543 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007544 }
7545
7546 // __va_list_tag:
7547 // gp_offset (0 - 6 * 8)
7548 // fp_offset (48 - 48 + 8 * 16)
7549 // overflow_arg_area (point to parameters coming in memory).
7550 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007551 SmallVector<SDValue, 8> MemOps;
7552 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007553 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007554 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007555 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7556 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007557 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007558 MemOps.push_back(Store);
7559
7560 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007561 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007562 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007563 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007564 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7565 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007566 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007567 MemOps.push_back(Store);
7568
7569 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00007570 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007571 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007572 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7573 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007574 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
7575 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00007576 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007577 MemOps.push_back(Store);
7578
7579 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00007580 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007581 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007582 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7583 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007584 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
7585 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007586 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007587 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007588 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007589}
7590
Dan Gohmand858e902010-04-17 15:26:15 +00007591SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00007592 assert(Subtarget->is64Bit() &&
7593 "LowerVAARG only handles 64-bit va_arg!");
7594 assert((Subtarget->isTargetLinux() ||
7595 Subtarget->isTargetDarwin()) &&
7596 "Unhandled target in LowerVAARG");
7597 assert(Op.getNode()->getNumOperands() == 4);
7598 SDValue Chain = Op.getOperand(0);
7599 SDValue SrcPtr = Op.getOperand(1);
7600 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
7601 unsigned Align = Op.getConstantOperandVal(3);
7602 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00007603
Dan Gohman320afb82010-10-12 18:00:49 +00007604 EVT ArgVT = Op.getNode()->getValueType(0);
7605 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
7606 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
7607 uint8_t ArgMode;
7608
7609 // Decide which area this value should be read from.
7610 // TODO: Implement the AMD64 ABI in its entirety. This simple
7611 // selection mechanism works only for the basic types.
7612 if (ArgVT == MVT::f80) {
7613 llvm_unreachable("va_arg for f80 not yet implemented");
7614 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
7615 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
7616 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
7617 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
7618 } else {
7619 llvm_unreachable("Unhandled argument type in LowerVAARG");
7620 }
7621
7622 if (ArgMode == 2) {
7623 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00007624 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00007625 !(DAG.getMachineFunction()
7626 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00007627 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00007628 }
7629
7630 // Insert VAARG_64 node into the DAG
7631 // VAARG_64 returns two values: Variable Argument Address, Chain
7632 SmallVector<SDValue, 11> InstOps;
7633 InstOps.push_back(Chain);
7634 InstOps.push_back(SrcPtr);
7635 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
7636 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
7637 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
7638 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
7639 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
7640 VTs, &InstOps[0], InstOps.size(),
7641 MVT::i64,
7642 MachinePointerInfo(SV),
7643 /*Align=*/0,
7644 /*Volatile=*/false,
7645 /*ReadMem=*/true,
7646 /*WriteMem=*/true);
7647 Chain = VAARG.getValue(1);
7648
7649 // Load the next argument and return it
7650 return DAG.getLoad(ArgVT, dl,
7651 Chain,
7652 VAARG,
7653 MachinePointerInfo(),
7654 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00007655}
7656
Dan Gohmand858e902010-04-17 15:26:15 +00007657SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007658 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007659 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007660 SDValue Chain = Op.getOperand(0);
7661 SDValue DstPtr = Op.getOperand(1);
7662 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007663 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7664 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00007665 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007666
Chris Lattnere72f2022010-09-21 05:40:29 +00007667 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007668 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007669 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00007670 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00007671}
7672
Dan Gohman475871a2008-07-27 21:46:04 +00007673SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007674X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007675 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007676 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007677 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007678 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007679 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007680 case Intrinsic::x86_sse_comieq_ss:
7681 case Intrinsic::x86_sse_comilt_ss:
7682 case Intrinsic::x86_sse_comile_ss:
7683 case Intrinsic::x86_sse_comigt_ss:
7684 case Intrinsic::x86_sse_comige_ss:
7685 case Intrinsic::x86_sse_comineq_ss:
7686 case Intrinsic::x86_sse_ucomieq_ss:
7687 case Intrinsic::x86_sse_ucomilt_ss:
7688 case Intrinsic::x86_sse_ucomile_ss:
7689 case Intrinsic::x86_sse_ucomigt_ss:
7690 case Intrinsic::x86_sse_ucomige_ss:
7691 case Intrinsic::x86_sse_ucomineq_ss:
7692 case Intrinsic::x86_sse2_comieq_sd:
7693 case Intrinsic::x86_sse2_comilt_sd:
7694 case Intrinsic::x86_sse2_comile_sd:
7695 case Intrinsic::x86_sse2_comigt_sd:
7696 case Intrinsic::x86_sse2_comige_sd:
7697 case Intrinsic::x86_sse2_comineq_sd:
7698 case Intrinsic::x86_sse2_ucomieq_sd:
7699 case Intrinsic::x86_sse2_ucomilt_sd:
7700 case Intrinsic::x86_sse2_ucomile_sd:
7701 case Intrinsic::x86_sse2_ucomigt_sd:
7702 case Intrinsic::x86_sse2_ucomige_sd:
7703 case Intrinsic::x86_sse2_ucomineq_sd: {
7704 unsigned Opc = 0;
7705 ISD::CondCode CC = ISD::SETCC_INVALID;
7706 switch (IntNo) {
7707 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007708 case Intrinsic::x86_sse_comieq_ss:
7709 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007710 Opc = X86ISD::COMI;
7711 CC = ISD::SETEQ;
7712 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007713 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007714 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007715 Opc = X86ISD::COMI;
7716 CC = ISD::SETLT;
7717 break;
7718 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007719 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007720 Opc = X86ISD::COMI;
7721 CC = ISD::SETLE;
7722 break;
7723 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007724 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007725 Opc = X86ISD::COMI;
7726 CC = ISD::SETGT;
7727 break;
7728 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007729 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007730 Opc = X86ISD::COMI;
7731 CC = ISD::SETGE;
7732 break;
7733 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007734 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007735 Opc = X86ISD::COMI;
7736 CC = ISD::SETNE;
7737 break;
7738 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007739 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007740 Opc = X86ISD::UCOMI;
7741 CC = ISD::SETEQ;
7742 break;
7743 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007744 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007745 Opc = X86ISD::UCOMI;
7746 CC = ISD::SETLT;
7747 break;
7748 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007749 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007750 Opc = X86ISD::UCOMI;
7751 CC = ISD::SETLE;
7752 break;
7753 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007754 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007755 Opc = X86ISD::UCOMI;
7756 CC = ISD::SETGT;
7757 break;
7758 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007759 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007760 Opc = X86ISD::UCOMI;
7761 CC = ISD::SETGE;
7762 break;
7763 case Intrinsic::x86_sse_ucomineq_ss:
7764 case Intrinsic::x86_sse2_ucomineq_sd:
7765 Opc = X86ISD::UCOMI;
7766 CC = ISD::SETNE;
7767 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007768 }
Evan Cheng734503b2006-09-11 02:19:56 +00007769
Dan Gohman475871a2008-07-27 21:46:04 +00007770 SDValue LHS = Op.getOperand(1);
7771 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007772 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007773 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007774 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7775 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7776 DAG.getConstant(X86CC, MVT::i8), Cond);
7777 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007778 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007779 // ptest and testp intrinsics. The intrinsic these come from are designed to
7780 // return an integer value, not just an instruction so lower it to the ptest
7781 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007782 case Intrinsic::x86_sse41_ptestz:
7783 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007784 case Intrinsic::x86_sse41_ptestnzc:
7785 case Intrinsic::x86_avx_ptestz_256:
7786 case Intrinsic::x86_avx_ptestc_256:
7787 case Intrinsic::x86_avx_ptestnzc_256:
7788 case Intrinsic::x86_avx_vtestz_ps:
7789 case Intrinsic::x86_avx_vtestc_ps:
7790 case Intrinsic::x86_avx_vtestnzc_ps:
7791 case Intrinsic::x86_avx_vtestz_pd:
7792 case Intrinsic::x86_avx_vtestc_pd:
7793 case Intrinsic::x86_avx_vtestnzc_pd:
7794 case Intrinsic::x86_avx_vtestz_ps_256:
7795 case Intrinsic::x86_avx_vtestc_ps_256:
7796 case Intrinsic::x86_avx_vtestnzc_ps_256:
7797 case Intrinsic::x86_avx_vtestz_pd_256:
7798 case Intrinsic::x86_avx_vtestc_pd_256:
7799 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7800 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007801 unsigned X86CC = 0;
7802 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007803 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007804 case Intrinsic::x86_avx_vtestz_ps:
7805 case Intrinsic::x86_avx_vtestz_pd:
7806 case Intrinsic::x86_avx_vtestz_ps_256:
7807 case Intrinsic::x86_avx_vtestz_pd_256:
7808 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007809 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007810 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007811 // ZF = 1
7812 X86CC = X86::COND_E;
7813 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007814 case Intrinsic::x86_avx_vtestc_ps:
7815 case Intrinsic::x86_avx_vtestc_pd:
7816 case Intrinsic::x86_avx_vtestc_ps_256:
7817 case Intrinsic::x86_avx_vtestc_pd_256:
7818 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007819 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007820 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007821 // CF = 1
7822 X86CC = X86::COND_B;
7823 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007824 case Intrinsic::x86_avx_vtestnzc_ps:
7825 case Intrinsic::x86_avx_vtestnzc_pd:
7826 case Intrinsic::x86_avx_vtestnzc_ps_256:
7827 case Intrinsic::x86_avx_vtestnzc_pd_256:
7828 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007829 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007830 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007831 // ZF and CF = 0
7832 X86CC = X86::COND_A;
7833 break;
7834 }
Eric Christopherfd179292009-08-27 18:07:15 +00007835
Eric Christopher71c67532009-07-29 00:28:05 +00007836 SDValue LHS = Op.getOperand(1);
7837 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007838 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7839 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007840 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7841 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7842 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007843 }
Evan Cheng5759f972008-05-04 09:15:50 +00007844
7845 // Fix vector shift instructions where the last operand is a non-immediate
7846 // i32 value.
7847 case Intrinsic::x86_sse2_pslli_w:
7848 case Intrinsic::x86_sse2_pslli_d:
7849 case Intrinsic::x86_sse2_pslli_q:
7850 case Intrinsic::x86_sse2_psrli_w:
7851 case Intrinsic::x86_sse2_psrli_d:
7852 case Intrinsic::x86_sse2_psrli_q:
7853 case Intrinsic::x86_sse2_psrai_w:
7854 case Intrinsic::x86_sse2_psrai_d:
7855 case Intrinsic::x86_mmx_pslli_w:
7856 case Intrinsic::x86_mmx_pslli_d:
7857 case Intrinsic::x86_mmx_pslli_q:
7858 case Intrinsic::x86_mmx_psrli_w:
7859 case Intrinsic::x86_mmx_psrli_d:
7860 case Intrinsic::x86_mmx_psrli_q:
7861 case Intrinsic::x86_mmx_psrai_w:
7862 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007863 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007864 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007865 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007866
7867 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007868 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007869 switch (IntNo) {
7870 case Intrinsic::x86_sse2_pslli_w:
7871 NewIntNo = Intrinsic::x86_sse2_psll_w;
7872 break;
7873 case Intrinsic::x86_sse2_pslli_d:
7874 NewIntNo = Intrinsic::x86_sse2_psll_d;
7875 break;
7876 case Intrinsic::x86_sse2_pslli_q:
7877 NewIntNo = Intrinsic::x86_sse2_psll_q;
7878 break;
7879 case Intrinsic::x86_sse2_psrli_w:
7880 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7881 break;
7882 case Intrinsic::x86_sse2_psrli_d:
7883 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7884 break;
7885 case Intrinsic::x86_sse2_psrli_q:
7886 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7887 break;
7888 case Intrinsic::x86_sse2_psrai_w:
7889 NewIntNo = Intrinsic::x86_sse2_psra_w;
7890 break;
7891 case Intrinsic::x86_sse2_psrai_d:
7892 NewIntNo = Intrinsic::x86_sse2_psra_d;
7893 break;
7894 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007895 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007896 switch (IntNo) {
7897 case Intrinsic::x86_mmx_pslli_w:
7898 NewIntNo = Intrinsic::x86_mmx_psll_w;
7899 break;
7900 case Intrinsic::x86_mmx_pslli_d:
7901 NewIntNo = Intrinsic::x86_mmx_psll_d;
7902 break;
7903 case Intrinsic::x86_mmx_pslli_q:
7904 NewIntNo = Intrinsic::x86_mmx_psll_q;
7905 break;
7906 case Intrinsic::x86_mmx_psrli_w:
7907 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7908 break;
7909 case Intrinsic::x86_mmx_psrli_d:
7910 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7911 break;
7912 case Intrinsic::x86_mmx_psrli_q:
7913 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7914 break;
7915 case Intrinsic::x86_mmx_psrai_w:
7916 NewIntNo = Intrinsic::x86_mmx_psra_w;
7917 break;
7918 case Intrinsic::x86_mmx_psrai_d:
7919 NewIntNo = Intrinsic::x86_mmx_psra_d;
7920 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007921 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007922 }
7923 break;
7924 }
7925 }
Mon P Wangefa42202009-09-03 19:56:25 +00007926
7927 // The vector shift intrinsics with scalars uses 32b shift amounts but
7928 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7929 // to be zero.
7930 SDValue ShOps[4];
7931 ShOps[0] = ShAmt;
7932 ShOps[1] = DAG.getConstant(0, MVT::i32);
7933 if (ShAmtVT == MVT::v4i32) {
7934 ShOps[2] = DAG.getUNDEF(MVT::i32);
7935 ShOps[3] = DAG.getUNDEF(MVT::i32);
7936 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7937 } else {
7938 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00007939// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00007940 }
7941
Owen Andersone50ed302009-08-10 22:56:29 +00007942 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007943 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007944 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007945 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007946 Op.getOperand(1), ShAmt);
7947 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007948 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007949}
Evan Cheng72261582005-12-20 06:22:03 +00007950
Dan Gohmand858e902010-04-17 15:26:15 +00007951SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7952 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007953 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7954 MFI->setReturnAddressIsTaken(true);
7955
Bill Wendling64e87322009-01-16 19:25:27 +00007956 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007957 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007958
7959 if (Depth > 0) {
7960 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7961 SDValue Offset =
7962 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007963 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007964 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007965 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007966 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00007967 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007968 }
7969
7970 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007971 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007972 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007973 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007974}
7975
Dan Gohmand858e902010-04-17 15:26:15 +00007976SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007977 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7978 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007979
Owen Andersone50ed302009-08-10 22:56:29 +00007980 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007981 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007982 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7983 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007984 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007985 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00007986 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
7987 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00007988 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007989 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007990}
7991
Dan Gohman475871a2008-07-27 21:46:04 +00007992SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007993 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007994 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007995}
7996
Dan Gohmand858e902010-04-17 15:26:15 +00007997SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007998 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007999 SDValue Chain = Op.getOperand(0);
8000 SDValue Offset = Op.getOperand(1);
8001 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008002 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008003
Dan Gohmand8816272010-08-11 18:14:00 +00008004 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8005 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8006 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008007 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008008
Dan Gohmand8816272010-08-11 18:14:00 +00008009 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8010 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008011 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008012 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8013 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008014 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008015 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008016
Dale Johannesene4d209d2009-02-03 20:21:25 +00008017 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008018 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008019 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008020}
8021
Dan Gohman475871a2008-07-27 21:46:04 +00008022SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008023 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008024 SDValue Root = Op.getOperand(0);
8025 SDValue Trmp = Op.getOperand(1); // trampoline
8026 SDValue FPtr = Op.getOperand(2); // nested function
8027 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008028 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008029
Dan Gohman69de1932008-02-06 22:27:42 +00008030 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008031
8032 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008033 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008034
8035 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008036 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8037 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008038
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008039 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
8040 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008041
8042 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8043
8044 // Load the pointer to the nested function into R11.
8045 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008046 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008047 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008048 Addr, MachinePointerInfo(TrmpAddr),
8049 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008050
Owen Anderson825b72b2009-08-11 20:47:22 +00008051 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8052 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008053 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8054 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008055 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008056
8057 // Load the 'nest' parameter value into R10.
8058 // R10 is specified in X86CallingConv.td
8059 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008060 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8061 DAG.getConstant(10, MVT::i64));
8062 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008063 Addr, MachinePointerInfo(TrmpAddr, 10),
8064 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008065
Owen Anderson825b72b2009-08-11 20:47:22 +00008066 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8067 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008068 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8069 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008070 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008071
8072 // Jump to the nested function.
8073 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008074 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8075 DAG.getConstant(20, MVT::i64));
8076 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008077 Addr, MachinePointerInfo(TrmpAddr, 20),
8078 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008079
8080 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008081 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8082 DAG.getConstant(22, MVT::i64));
8083 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008084 MachinePointerInfo(TrmpAddr, 22),
8085 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008086
Dan Gohman475871a2008-07-27 21:46:04 +00008087 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008088 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008089 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008090 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008091 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008092 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008093 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008094 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008095
8096 switch (CC) {
8097 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008098 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008099 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008100 case CallingConv::X86_StdCall: {
8101 // Pass 'nest' parameter in ECX.
8102 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008103 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008104
8105 // Check that ECX wasn't needed by an 'inreg' parameter.
8106 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008107 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008108
Chris Lattner58d74912008-03-12 17:45:29 +00008109 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008110 unsigned InRegCount = 0;
8111 unsigned Idx = 1;
8112
8113 for (FunctionType::param_iterator I = FTy->param_begin(),
8114 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008115 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008116 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008117 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008118
8119 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008120 report_fatal_error("Nest register in use - reduce number of inreg"
8121 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008122 }
8123 }
8124 break;
8125 }
8126 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008127 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008128 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008129 // Pass 'nest' parameter in EAX.
8130 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008131 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008132 break;
8133 }
8134
Dan Gohman475871a2008-07-27 21:46:04 +00008135 SDValue OutChains[4];
8136 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008137
Owen Anderson825b72b2009-08-11 20:47:22 +00008138 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8139 DAG.getConstant(10, MVT::i32));
8140 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008141
Chris Lattnera62fe662010-02-05 19:20:30 +00008142 // This is storing the opcode for MOV32ri.
8143 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008144 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008145 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008146 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008147 Trmp, MachinePointerInfo(TrmpAddr),
8148 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008149
Owen Anderson825b72b2009-08-11 20:47:22 +00008150 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8151 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008152 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8153 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008154 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008155
Chris Lattnera62fe662010-02-05 19:20:30 +00008156 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008157 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8158 DAG.getConstant(5, MVT::i32));
8159 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008160 MachinePointerInfo(TrmpAddr, 5),
8161 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008162
Owen Anderson825b72b2009-08-11 20:47:22 +00008163 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8164 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008165 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8166 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008167 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008168
Dan Gohman475871a2008-07-27 21:46:04 +00008169 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008170 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008171 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008172 }
8173}
8174
Dan Gohmand858e902010-04-17 15:26:15 +00008175SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8176 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008177 /*
8178 The rounding mode is in bits 11:10 of FPSR, and has the following
8179 settings:
8180 00 Round to nearest
8181 01 Round to -inf
8182 10 Round to +inf
8183 11 Round to 0
8184
8185 FLT_ROUNDS, on the other hand, expects the following:
8186 -1 Undefined
8187 0 Round to 0
8188 1 Round to nearest
8189 2 Round to +inf
8190 3 Round to -inf
8191
8192 To perform the conversion, we do:
8193 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8194 */
8195
8196 MachineFunction &MF = DAG.getMachineFunction();
8197 const TargetMachine &TM = MF.getTarget();
8198 const TargetFrameInfo &TFI = *TM.getFrameInfo();
8199 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008200 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008201 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008202
8203 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008204 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008205 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008206
Michael J. Spencerec38de22010-10-10 22:04:20 +00008207
Chris Lattner2156b792010-09-22 01:11:26 +00008208 MachineMemOperand *MMO =
8209 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8210 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008211
Chris Lattner2156b792010-09-22 01:11:26 +00008212 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8213 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8214 DAG.getVTList(MVT::Other),
8215 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008216
8217 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008218 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008219 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008220
8221 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008222 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008223 DAG.getNode(ISD::SRL, DL, MVT::i16,
8224 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008225 CWD, DAG.getConstant(0x800, MVT::i16)),
8226 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008227 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008228 DAG.getNode(ISD::SRL, DL, MVT::i16,
8229 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008230 CWD, DAG.getConstant(0x400, MVT::i16)),
8231 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008232
Dan Gohman475871a2008-07-27 21:46:04 +00008233 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008234 DAG.getNode(ISD::AND, DL, MVT::i16,
8235 DAG.getNode(ISD::ADD, DL, MVT::i16,
8236 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008237 DAG.getConstant(1, MVT::i16)),
8238 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008239
8240
Duncan Sands83ec4b62008-06-06 12:08:01 +00008241 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008242 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008243}
8244
Dan Gohmand858e902010-04-17 15:26:15 +00008245SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008246 EVT VT = Op.getValueType();
8247 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008248 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008249 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008250
8251 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008252 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008253 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008254 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008255 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008256 }
Evan Cheng18efe262007-12-14 02:13:44 +00008257
Evan Cheng152804e2007-12-14 08:30:15 +00008258 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008259 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008260 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008261
8262 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008263 SDValue Ops[] = {
8264 Op,
8265 DAG.getConstant(NumBits+NumBits-1, OpVT),
8266 DAG.getConstant(X86::COND_E, MVT::i8),
8267 Op.getValue(1)
8268 };
8269 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008270
8271 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008272 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008273
Owen Anderson825b72b2009-08-11 20:47:22 +00008274 if (VT == MVT::i8)
8275 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008276 return Op;
8277}
8278
Dan Gohmand858e902010-04-17 15:26:15 +00008279SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008280 EVT VT = Op.getValueType();
8281 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008282 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008283 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008284
8285 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008286 if (VT == MVT::i8) {
8287 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008288 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008289 }
Evan Cheng152804e2007-12-14 08:30:15 +00008290
8291 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008292 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008293 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008294
8295 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008296 SDValue Ops[] = {
8297 Op,
8298 DAG.getConstant(NumBits, OpVT),
8299 DAG.getConstant(X86::COND_E, MVT::i8),
8300 Op.getValue(1)
8301 };
8302 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008303
Owen Anderson825b72b2009-08-11 20:47:22 +00008304 if (VT == MVT::i8)
8305 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008306 return Op;
8307}
8308
Dan Gohmand858e902010-04-17 15:26:15 +00008309SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008310 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008311 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008312 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008313
Mon P Wangaf9b9522008-12-18 21:42:19 +00008314 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8315 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8316 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8317 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8318 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8319 //
8320 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8321 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8322 // return AloBlo + AloBhi + AhiBlo;
8323
8324 SDValue A = Op.getOperand(0);
8325 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008326
Dale Johannesene4d209d2009-02-03 20:21:25 +00008327 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008328 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8329 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008330 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008331 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8332 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008333 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008334 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008335 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008336 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008337 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008338 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008339 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008340 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008341 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008342 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008343 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8344 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008345 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008346 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8347 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008348 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8349 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008350 return Res;
8351}
8352
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008353SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8354 EVT VT = Op.getValueType();
8355 DebugLoc dl = Op.getDebugLoc();
8356 SDValue R = Op.getOperand(0);
8357
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008358 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008359
Nate Begeman51409212010-07-28 00:21:48 +00008360 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8361
8362 if (VT == MVT::v4i32) {
8363 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8364 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8365 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8366
8367 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008368
Nate Begeman51409212010-07-28 00:21:48 +00008369 std::vector<Constant*> CV(4, CI);
8370 Constant *C = ConstantVector::get(CV);
8371 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8372 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008373 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008374 false, false, 16);
8375
8376 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008377 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008378 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8379 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8380 }
8381 if (VT == MVT::v16i8) {
8382 // a = a << 5;
8383 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8384 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8385 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8386
8387 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8388 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8389
8390 std::vector<Constant*> CVM1(16, CM1);
8391 std::vector<Constant*> CVM2(16, CM2);
8392 Constant *C = ConstantVector::get(CVM1);
8393 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8394 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008395 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008396 false, false, 16);
8397
8398 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8399 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8400 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8401 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8402 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008403 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008404 // a += a
8405 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008406
Nate Begeman51409212010-07-28 00:21:48 +00008407 C = ConstantVector::get(CVM2);
8408 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8409 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008410 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008411 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008412
Nate Begeman51409212010-07-28 00:21:48 +00008413 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8414 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8415 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8416 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8417 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008418 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008419 // a += a
8420 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008421
Nate Begeman51409212010-07-28 00:21:48 +00008422 // return pblendv(r, r+r, a);
Nate Begeman672fb622010-12-20 22:04:24 +00008423 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00008424 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8425 return R;
8426 }
8427 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008428}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008429
Dan Gohmand858e902010-04-17 15:26:15 +00008430SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008431 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8432 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008433 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8434 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008435 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008436 SDValue LHS = N->getOperand(0);
8437 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008438 unsigned BaseOp = 0;
8439 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008440 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008441 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008442 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008443 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008444 // A subtract of one will be selected as a INC. Note that INC doesn't
8445 // set CF, so we can't do this for UADDO.
8446 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8447 if (C->getAPIntValue() == 1) {
8448 BaseOp = X86ISD::INC;
8449 Cond = X86::COND_O;
8450 break;
8451 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008452 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008453 Cond = X86::COND_O;
8454 break;
8455 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008456 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008457 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008458 break;
8459 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008460 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8461 // set CF, so we can't do this for USUBO.
8462 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8463 if (C->getAPIntValue() == 1) {
8464 BaseOp = X86ISD::DEC;
8465 Cond = X86::COND_O;
8466 break;
8467 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008468 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008469 Cond = X86::COND_O;
8470 break;
8471 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008472 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008473 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008474 break;
8475 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008476 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008477 Cond = X86::COND_O;
8478 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008479 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
8480 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
8481 MVT::i32);
8482 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
8483
8484 SDValue SetCC =
8485 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8486 DAG.getConstant(X86::COND_O, MVT::i32),
8487 SDValue(Sum.getNode(), 2));
8488
8489 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8490 return Sum;
8491 }
Bill Wendling74c37652008-12-09 22:08:41 +00008492 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008493
Bill Wendling61edeb52008-12-02 01:06:39 +00008494 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008495 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008496 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008497
Bill Wendling61edeb52008-12-02 01:06:39 +00008498 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008499 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
8500 DAG.getConstant(Cond, MVT::i32),
8501 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008502
Bill Wendling61edeb52008-12-02 01:06:39 +00008503 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8504 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008505}
8506
Eric Christopher9a9d2752010-07-22 02:48:34 +00008507SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8508 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008509
Eric Christopherb6729dc2010-08-04 23:03:04 +00008510 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008511 SDValue Chain = Op.getOperand(0);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008512 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008513 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008514 SDValue Ops[] = {
8515 DAG.getRegister(X86::ESP, MVT::i32), // Base
8516 DAG.getTargetConstant(1, MVT::i8), // Scale
8517 DAG.getRegister(0, MVT::i32), // Index
8518 DAG.getTargetConstant(0, MVT::i32), // Disp
8519 DAG.getRegister(0, MVT::i32), // Segment.
8520 Zero,
8521 Chain
8522 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008523 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00008524 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8525 array_lengthof(Ops));
8526 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008527 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008528
Eric Christopher9a9d2752010-07-22 02:48:34 +00008529 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008530 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008531 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008532
Chris Lattner132929a2010-08-14 17:26:09 +00008533 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8534 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8535 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8536 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008537
Chris Lattner132929a2010-08-14 17:26:09 +00008538 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8539 if (!Op1 && !Op2 && !Op3 && Op4)
8540 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008541
Chris Lattner132929a2010-08-14 17:26:09 +00008542 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8543 if (Op1 && !Op2 && !Op3 && !Op4)
8544 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008545
8546 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00008547 // (MFENCE)>;
8548 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008549}
8550
Dan Gohmand858e902010-04-17 15:26:15 +00008551SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008552 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008553 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008554 unsigned Reg = 0;
8555 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008556 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008557 default:
8558 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008559 case MVT::i8: Reg = X86::AL; size = 1; break;
8560 case MVT::i16: Reg = X86::AX; size = 2; break;
8561 case MVT::i32: Reg = X86::EAX; size = 4; break;
8562 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008563 assert(Subtarget->is64Bit() && "Node not type legal!");
8564 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008565 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008566 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008567 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008568 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008569 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008570 Op.getOperand(1),
8571 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008572 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008573 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008574 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008575 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
8576 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
8577 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00008578 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008579 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008580 return cpOut;
8581}
8582
Duncan Sands1607f052008-12-01 11:39:25 +00008583SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008584 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008585 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008586 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00008587 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008588 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008589 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008590 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8591 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008592 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008593 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8594 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008595 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008596 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008597 rdx.getValue(1)
8598 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008599 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008600}
8601
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008602SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00008603 SelectionDAG &DAG) const {
8604 EVT SrcVT = Op.getOperand(0).getValueType();
8605 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00008606 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8607 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00008608 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00008609 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008610 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00008611 // i64 <=> MMX conversions are Legal.
8612 if (SrcVT==MVT::i64 && DstVT.isVector())
8613 return Op;
8614 if (DstVT==MVT::i64 && SrcVT.isVector())
8615 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008616 // MMX <=> MMX conversions are Legal.
8617 if (SrcVT.isVector() && DstVT.isVector())
8618 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008619 // All other conversions need to be expanded.
8620 return SDValue();
8621}
Chris Lattner5b856542010-12-20 00:59:46 +00008622
Dan Gohmand858e902010-04-17 15:26:15 +00008623SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008624 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008625 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008626 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008627 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008628 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008629 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008630 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008631 Node->getOperand(0),
8632 Node->getOperand(1), negOp,
8633 cast<AtomicSDNode>(Node)->getSrcValue(),
8634 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008635}
8636
Chris Lattner5b856542010-12-20 00:59:46 +00008637static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
8638 EVT VT = Op.getNode()->getValueType(0);
8639
8640 // Let legalize expand this if it isn't a legal type yet.
8641 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8642 return SDValue();
8643
8644 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
8645
8646 unsigned Opc;
8647 bool ExtraOp = false;
8648 switch (Op.getOpcode()) {
8649 default: assert(0 && "Invalid code");
8650 case ISD::ADDC: Opc = X86ISD::ADD; break;
8651 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
8652 case ISD::SUBC: Opc = X86ISD::SUB; break;
8653 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
8654 }
8655
8656 if (!ExtraOp)
8657 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
8658 Op.getOperand(1));
8659 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
8660 Op.getOperand(1), Op.getOperand(2));
8661}
8662
Evan Cheng0db9fe62006-04-25 20:13:52 +00008663/// LowerOperation - Provide custom lowering hooks for some operations.
8664///
Dan Gohmand858e902010-04-17 15:26:15 +00008665SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008666 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008667 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008668 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008669 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8670 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008671 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008672 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008673 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8674 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8675 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8676 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8677 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8678 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008679 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008680 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008681 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008682 case ISD::SHL_PARTS:
8683 case ISD::SRA_PARTS:
8684 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8685 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008686 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008687 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008688 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008689 case ISD::FABS: return LowerFABS(Op, DAG);
8690 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008691 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008692 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008693 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008694 case ISD::SELECT: return LowerSELECT(Op, DAG);
8695 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008696 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008697 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008698 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008699 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008700 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008701 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8702 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008703 case ISD::FRAME_TO_ARGS_OFFSET:
8704 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008705 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008706 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008707 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008708 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008709 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8710 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008711 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008712 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008713 case ISD::SADDO:
8714 case ISD::UADDO:
8715 case ISD::SSUBO:
8716 case ISD::USUBO:
8717 case ISD::SMULO:
8718 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008719 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008720 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00008721 case ISD::ADDC:
8722 case ISD::ADDE:
8723 case ISD::SUBC:
8724 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008725 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008726}
8727
Duncan Sands1607f052008-12-01 11:39:25 +00008728void X86TargetLowering::
8729ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008730 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008731 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008732 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008733 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008734
8735 SDValue Chain = Node->getOperand(0);
8736 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008737 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008738 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008739 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008740 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008741 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008742 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008743 SDValue Result =
8744 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8745 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008746 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008747 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008748 Results.push_back(Result.getValue(2));
8749}
8750
Duncan Sands126d9072008-07-04 11:47:58 +00008751/// ReplaceNodeResults - Replace a node with an illegal result type
8752/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008753void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8754 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008755 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008756 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008757 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008758 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008759 assert(false && "Do not know how to custom type legalize this operation!");
8760 return;
Chris Lattner5b856542010-12-20 00:59:46 +00008761 case ISD::ADDC:
8762 case ISD::ADDE:
8763 case ISD::SUBC:
8764 case ISD::SUBE:
8765 // We don't want to expand or promote these.
8766 return;
Duncan Sands1607f052008-12-01 11:39:25 +00008767 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008768 std::pair<SDValue,SDValue> Vals =
8769 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008770 SDValue FIST = Vals.first, StackSlot = Vals.second;
8771 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008772 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008773 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00008774 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
8775 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008776 }
8777 return;
8778 }
8779 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008780 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00008781 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008782 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008783 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008784 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008785 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008786 eax.getValue(2));
8787 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8788 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008789 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008790 Results.push_back(edx.getValue(1));
8791 return;
8792 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008793 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008794 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008795 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008796 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008797 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8798 DAG.getConstant(0, MVT::i32));
8799 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8800 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008801 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8802 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008803 cpInL.getValue(1));
8804 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008805 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8806 DAG.getConstant(0, MVT::i32));
8807 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8808 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008809 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008810 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008811 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008812 swapInL.getValue(1));
8813 SDValue Ops[] = { swapInH.getValue(0),
8814 N->getOperand(1),
8815 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008816 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00008817 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
8818 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
8819 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00008820 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008821 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008822 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008823 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008824 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008825 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008826 Results.push_back(cpOutH.getValue(1));
8827 return;
8828 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008829 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008830 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8831 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008832 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008833 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8834 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008835 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008836 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8837 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008838 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008839 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8840 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008841 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008842 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8843 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008844 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008845 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8846 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008847 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008848 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8849 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008850 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008851}
8852
Evan Cheng72261582005-12-20 06:22:03 +00008853const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8854 switch (Opcode) {
8855 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008856 case X86ISD::BSF: return "X86ISD::BSF";
8857 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008858 case X86ISD::SHLD: return "X86ISD::SHLD";
8859 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008860 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008861 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008862 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008863 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008864 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008865 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008866 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8867 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8868 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008869 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008870 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008871 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008872 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008873 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008874 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008875 case X86ISD::COMI: return "X86ISD::COMI";
8876 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008877 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008878 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008879 case X86ISD::CMOV: return "X86ISD::CMOV";
8880 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008881 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008882 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8883 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008884 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008885 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008886 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008887 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008888 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008889 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8890 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008891 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008892 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Nate Begemanb65c1752010-12-17 22:55:37 +00008893 case X86ISD::PANDN: return "X86ISD::PANDN";
8894 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
8895 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
8896 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00008897 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008898 case X86ISD::FMAX: return "X86ISD::FMAX";
8899 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008900 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8901 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008902 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008903 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008904 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008905 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008906 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008907 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8908 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008909 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8910 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8911 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8912 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8913 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8914 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008915 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8916 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008917 case X86ISD::VSHL: return "X86ISD::VSHL";
8918 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008919 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8920 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8921 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8922 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8923 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8924 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8925 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8926 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8927 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8928 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008929 case X86ISD::ADD: return "X86ISD::ADD";
8930 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +00008931 case X86ISD::ADC: return "X86ISD::ADC";
8932 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008933 case X86ISD::SMUL: return "X86ISD::SMUL";
8934 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008935 case X86ISD::INC: return "X86ISD::INC";
8936 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008937 case X86ISD::OR: return "X86ISD::OR";
8938 case X86ISD::XOR: return "X86ISD::XOR";
8939 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008940 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008941 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008942 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008943 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8944 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8945 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8946 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8947 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8948 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8949 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8950 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8951 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008952 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008953 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008954 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008955 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8956 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008957 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8958 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8959 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8960 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8961 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8962 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8963 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8964 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8965 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8966 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8967 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8968 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8969 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8970 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8971 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8972 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8973 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8974 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8975 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008976 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00008977 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008978 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008979 }
8980}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008981
Chris Lattnerc9addb72007-03-30 23:15:24 +00008982// isLegalAddressingMode - Return true if the addressing mode represented
8983// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008984bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008985 const Type *Ty) const {
8986 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008987 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008988 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008989
Chris Lattnerc9addb72007-03-30 23:15:24 +00008990 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008991 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008992 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008993
Chris Lattnerc9addb72007-03-30 23:15:24 +00008994 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008995 unsigned GVFlags =
8996 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008997
Chris Lattnerdfed4132009-07-10 07:38:24 +00008998 // If a reference to this global requires an extra load, we can't fold it.
8999 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009000 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009001
Chris Lattnerdfed4132009-07-10 07:38:24 +00009002 // If BaseGV requires a register for the PIC base, we cannot also have a
9003 // BaseReg specified.
9004 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00009005 return false;
Evan Cheng52787842007-08-01 23:46:47 +00009006
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009007 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00009008 if ((M != CodeModel::Small || R != Reloc::Static) &&
9009 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009010 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00009011 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009012
Chris Lattnerc9addb72007-03-30 23:15:24 +00009013 switch (AM.Scale) {
9014 case 0:
9015 case 1:
9016 case 2:
9017 case 4:
9018 case 8:
9019 // These scales always work.
9020 break;
9021 case 3:
9022 case 5:
9023 case 9:
9024 // These scales are formed with basereg+scalereg. Only accept if there is
9025 // no basereg yet.
9026 if (AM.HasBaseReg)
9027 return false;
9028 break;
9029 default: // Other stuff never works.
9030 return false;
9031 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009032
Chris Lattnerc9addb72007-03-30 23:15:24 +00009033 return true;
9034}
9035
9036
Evan Cheng2bd122c2007-10-26 01:56:11 +00009037bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009038 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00009039 return false;
Evan Chenge127a732007-10-29 07:57:50 +00009040 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9041 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009042 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00009043 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009044 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00009045}
9046
Owen Andersone50ed302009-08-10 22:56:29 +00009047bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009048 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009049 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009050 unsigned NumBits1 = VT1.getSizeInBits();
9051 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009052 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009053 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009054 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009055}
Evan Cheng2bd122c2007-10-26 01:56:11 +00009056
Dan Gohman97121ba2009-04-08 00:15:30 +00009057bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009058 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009059 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009060}
9061
Owen Andersone50ed302009-08-10 22:56:29 +00009062bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009063 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00009064 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009065}
9066
Owen Andersone50ed302009-08-10 22:56:29 +00009067bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00009068 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00009069 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00009070}
9071
Evan Cheng60c07e12006-07-05 22:17:51 +00009072/// isShuffleMaskLegal - Targets can use this to indicate that they only
9073/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
9074/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
9075/// are assumed to be legal.
9076bool
Eric Christopherfd179292009-08-27 18:07:15 +00009077X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00009078 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00009079 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00009080 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00009081 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00009082
Nate Begemana09008b2009-10-19 02:17:23 +00009083 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00009084 return (VT.getVectorNumElements() == 2 ||
9085 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
9086 isMOVLMask(M, VT) ||
9087 isSHUFPMask(M, VT) ||
9088 isPSHUFDMask(M, VT) ||
9089 isPSHUFHWMask(M, VT) ||
9090 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00009091 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00009092 isUNPCKLMask(M, VT) ||
9093 isUNPCKHMask(M, VT) ||
9094 isUNPCKL_v_undef_Mask(M, VT) ||
9095 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009096}
9097
Dan Gohman7d8143f2008-04-09 20:09:42 +00009098bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00009099X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00009100 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00009101 unsigned NumElts = VT.getVectorNumElements();
9102 // FIXME: This collection of masks seems suspect.
9103 if (NumElts == 2)
9104 return true;
9105 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9106 return (isMOVLMask(Mask, VT) ||
9107 isCommutedMOVLMask(Mask, VT, true) ||
9108 isSHUFPMask(Mask, VT) ||
9109 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009110 }
9111 return false;
9112}
9113
9114//===----------------------------------------------------------------------===//
9115// X86 Scheduler Hooks
9116//===----------------------------------------------------------------------===//
9117
Mon P Wang63307c32008-05-05 19:05:59 +00009118// private utility function
9119MachineBasicBlock *
9120X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9121 MachineBasicBlock *MBB,
9122 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009123 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009124 unsigned LoadOpc,
9125 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009126 unsigned notOpc,
9127 unsigned EAXreg,
9128 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009129 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009130 // For the atomic bitwise operator, we generate
9131 // thisMBB:
9132 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009133 // ld t1 = [bitinstr.addr]
9134 // op t2 = t1, [bitinstr.val]
9135 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009136 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9137 // bz newMBB
9138 // fallthrough -->nextMBB
9139 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9140 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009141 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009142 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009143
Mon P Wang63307c32008-05-05 19:05:59 +00009144 /// First build the CFG
9145 MachineFunction *F = MBB->getParent();
9146 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009147 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9148 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9149 F->insert(MBBIter, newMBB);
9150 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009151
Dan Gohman14152b42010-07-06 20:24:04 +00009152 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9153 nextMBB->splice(nextMBB->begin(), thisMBB,
9154 llvm::next(MachineBasicBlock::iterator(bInstr)),
9155 thisMBB->end());
9156 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009157
Mon P Wang63307c32008-05-05 19:05:59 +00009158 // Update thisMBB to fall through to newMBB
9159 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009160
Mon P Wang63307c32008-05-05 19:05:59 +00009161 // newMBB jumps to itself and fall through to nextMBB
9162 newMBB->addSuccessor(nextMBB);
9163 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009164
Mon P Wang63307c32008-05-05 19:05:59 +00009165 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009166 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009167 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009168 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009169 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009170 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009171 int numArgs = bInstr->getNumOperands() - 1;
9172 for (int i=0; i < numArgs; ++i)
9173 argOpers[i] = &bInstr->getOperand(i+1);
9174
9175 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009176 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009177 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009178
Dale Johannesen140be2d2008-08-19 18:47:28 +00009179 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009180 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009181 for (int i=0; i <= lastAddrIndx; ++i)
9182 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009183
Dale Johannesen140be2d2008-08-19 18:47:28 +00009184 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009185 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009186 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009187 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009188 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009189 tt = t1;
9190
Dale Johannesen140be2d2008-08-19 18:47:28 +00009191 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009192 assert((argOpers[valArgIndx]->isReg() ||
9193 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009194 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009195 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009196 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009197 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009198 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009199 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009200 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009201
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009202 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009203 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009204
Dale Johannesene4d209d2009-02-03 20:21:25 +00009205 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009206 for (int i=0; i <= lastAddrIndx; ++i)
9207 (*MIB).addOperand(*argOpers[i]);
9208 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009209 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009210 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9211 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009212
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009213 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009214 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009215
Mon P Wang63307c32008-05-05 19:05:59 +00009216 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009217 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009218
Dan Gohman14152b42010-07-06 20:24:04 +00009219 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009220 return nextMBB;
9221}
9222
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009223// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009224MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009225X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9226 MachineBasicBlock *MBB,
9227 unsigned regOpcL,
9228 unsigned regOpcH,
9229 unsigned immOpcL,
9230 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009231 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009232 // For the atomic bitwise operator, we generate
9233 // thisMBB (instructions are in pairs, except cmpxchg8b)
9234 // ld t1,t2 = [bitinstr.addr]
9235 // newMBB:
9236 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9237 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009238 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009239 // mov ECX, EBX <- t5, t6
9240 // mov EAX, EDX <- t1, t2
9241 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9242 // mov t3, t4 <- EAX, EDX
9243 // bz newMBB
9244 // result in out1, out2
9245 // fallthrough -->nextMBB
9246
9247 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9248 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009249 const unsigned NotOpc = X86::NOT32r;
9250 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9251 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9252 MachineFunction::iterator MBBIter = MBB;
9253 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009254
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009255 /// First build the CFG
9256 MachineFunction *F = MBB->getParent();
9257 MachineBasicBlock *thisMBB = MBB;
9258 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9259 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9260 F->insert(MBBIter, newMBB);
9261 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009262
Dan Gohman14152b42010-07-06 20:24:04 +00009263 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9264 nextMBB->splice(nextMBB->begin(), thisMBB,
9265 llvm::next(MachineBasicBlock::iterator(bInstr)),
9266 thisMBB->end());
9267 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009268
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009269 // Update thisMBB to fall through to newMBB
9270 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009271
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009272 // newMBB jumps to itself and fall through to nextMBB
9273 newMBB->addSuccessor(nextMBB);
9274 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009275
Dale Johannesene4d209d2009-02-03 20:21:25 +00009276 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009277 // Insert instructions into newMBB based on incoming instruction
9278 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009279 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009280 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009281 MachineOperand& dest1Oper = bInstr->getOperand(0);
9282 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009283 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9284 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009285 argOpers[i] = &bInstr->getOperand(i+2);
9286
Dan Gohman71ea4e52010-05-14 21:01:44 +00009287 // We use some of the operands multiple times, so conservatively just
9288 // clear any kill flags that might be present.
9289 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9290 argOpers[i]->setIsKill(false);
9291 }
9292
Evan Chengad5b52f2010-01-08 19:14:57 +00009293 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009294 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009295
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009296 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009297 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009298 for (int i=0; i <= lastAddrIndx; ++i)
9299 (*MIB).addOperand(*argOpers[i]);
9300 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009301 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009302 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009303 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009304 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009305 MachineOperand newOp3 = *(argOpers[3]);
9306 if (newOp3.isImm())
9307 newOp3.setImm(newOp3.getImm()+4);
9308 else
9309 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009310 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009311 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009312
9313 // t3/4 are defined later, at the bottom of the loop
9314 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9315 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009316 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009317 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009318 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009319 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9320
Evan Cheng306b4ca2010-01-08 23:41:50 +00009321 // The subsequent operations should be using the destination registers of
9322 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009323 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009324 t1 = F->getRegInfo().createVirtualRegister(RC);
9325 t2 = F->getRegInfo().createVirtualRegister(RC);
9326 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9327 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009328 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009329 t1 = dest1Oper.getReg();
9330 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009331 }
9332
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009333 int valArgIndx = lastAddrIndx + 1;
9334 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009335 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009336 "invalid operand");
9337 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9338 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009339 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009340 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009341 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009342 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009343 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009344 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009345 (*MIB).addOperand(*argOpers[valArgIndx]);
9346 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009347 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009348 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009349 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009350 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009351 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009352 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009353 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009354 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009355 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009356 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009357
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009358 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009359 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009360 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009361 MIB.addReg(t2);
9362
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009363 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009364 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009365 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009366 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009367
Dale Johannesene4d209d2009-02-03 20:21:25 +00009368 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009369 for (int i=0; i <= lastAddrIndx; ++i)
9370 (*MIB).addOperand(*argOpers[i]);
9371
9372 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009373 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9374 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009375
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009376 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009377 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009378 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009379 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009380
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009381 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009382 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009383
Dan Gohman14152b42010-07-06 20:24:04 +00009384 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009385 return nextMBB;
9386}
9387
9388// private utility function
9389MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009390X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9391 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009392 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009393 // For the atomic min/max operator, we generate
9394 // thisMBB:
9395 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009396 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009397 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009398 // cmp t1, t2
9399 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009400 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009401 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9402 // bz newMBB
9403 // fallthrough -->nextMBB
9404 //
9405 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9406 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009407 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009408 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009409
Mon P Wang63307c32008-05-05 19:05:59 +00009410 /// First build the CFG
9411 MachineFunction *F = MBB->getParent();
9412 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009413 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9414 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9415 F->insert(MBBIter, newMBB);
9416 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009417
Dan Gohman14152b42010-07-06 20:24:04 +00009418 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9419 nextMBB->splice(nextMBB->begin(), thisMBB,
9420 llvm::next(MachineBasicBlock::iterator(mInstr)),
9421 thisMBB->end());
9422 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009423
Mon P Wang63307c32008-05-05 19:05:59 +00009424 // Update thisMBB to fall through to newMBB
9425 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009426
Mon P Wang63307c32008-05-05 19:05:59 +00009427 // newMBB jumps to newMBB and fall through to nextMBB
9428 newMBB->addSuccessor(nextMBB);
9429 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009430
Dale Johannesene4d209d2009-02-03 20:21:25 +00009431 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009432 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009433 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009434 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009435 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009436 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009437 int numArgs = mInstr->getNumOperands() - 1;
9438 for (int i=0; i < numArgs; ++i)
9439 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009440
Mon P Wang63307c32008-05-05 19:05:59 +00009441 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009442 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009443 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009444
Mon P Wangab3e7472008-05-05 22:56:23 +00009445 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009446 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009447 for (int i=0; i <= lastAddrIndx; ++i)
9448 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009449
Mon P Wang63307c32008-05-05 19:05:59 +00009450 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009451 assert((argOpers[valArgIndx]->isReg() ||
9452 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009453 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009454
9455 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009456 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009457 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009458 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009459 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009460 (*MIB).addOperand(*argOpers[valArgIndx]);
9461
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009462 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009463 MIB.addReg(t1);
9464
Dale Johannesene4d209d2009-02-03 20:21:25 +00009465 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009466 MIB.addReg(t1);
9467 MIB.addReg(t2);
9468
9469 // Generate movc
9470 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009471 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009472 MIB.addReg(t2);
9473 MIB.addReg(t1);
9474
9475 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009476 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009477 for (int i=0; i <= lastAddrIndx; ++i)
9478 (*MIB).addOperand(*argOpers[i]);
9479 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009480 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009481 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9482 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009483
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009484 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009485 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009486
Mon P Wang63307c32008-05-05 19:05:59 +00009487 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009488 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009489
Dan Gohman14152b42010-07-06 20:24:04 +00009490 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009491 return nextMBB;
9492}
9493
Eric Christopherf83a5de2009-08-27 18:08:16 +00009494// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009495// or XMM0_V32I8 in AVX all of this code can be replaced with that
9496// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009497MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009498X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009499 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009500 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9501 "Target must have SSE4.2 or AVX features enabled");
9502
Eric Christopherb120ab42009-08-18 22:50:32 +00009503 DebugLoc dl = MI->getDebugLoc();
9504 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +00009505 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009506 if (!Subtarget->hasAVX()) {
9507 if (memArg)
9508 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9509 else
9510 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9511 } else {
9512 if (memArg)
9513 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9514 else
9515 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9516 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009517
Eric Christopher41c902f2010-11-30 08:20:21 +00009518 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +00009519 for (unsigned i = 0; i < numArgs; ++i) {
9520 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +00009521 if (!(Op.isReg() && Op.isImplicit()))
9522 MIB.addOperand(Op);
9523 }
Eric Christopher41c902f2010-11-30 08:20:21 +00009524 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +00009525 .addReg(X86::XMM0);
9526
Dan Gohman14152b42010-07-06 20:24:04 +00009527 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009528 return BB;
9529}
9530
9531MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +00009532X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +00009533 DebugLoc dl = MI->getDebugLoc();
9534 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9535
9536 // Address into RAX/EAX, other two args into ECX, EDX.
9537 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
9538 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
9539 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
9540 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +00009541 MIB.addOperand(MI->getOperand(i));
Eric Christopher228232b2010-11-30 07:20:12 +00009542
9543 unsigned ValOps = X86::AddrNumOperands;
9544 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9545 .addReg(MI->getOperand(ValOps).getReg());
9546 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
9547 .addReg(MI->getOperand(ValOps+1).getReg());
9548
9549 // The instruction doesn't actually take any operands though.
9550 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
9551
9552 MI->eraseFromParent(); // The pseudo is gone now.
9553 return BB;
9554}
9555
9556MachineBasicBlock *
9557X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +00009558 DebugLoc dl = MI->getDebugLoc();
9559 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9560
9561 // First arg in ECX, the second in EAX.
9562 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9563 .addReg(MI->getOperand(0).getReg());
9564 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
9565 .addReg(MI->getOperand(1).getReg());
9566
9567 // The instruction doesn't actually take any operands though.
9568 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
9569
9570 MI->eraseFromParent(); // The pseudo is gone now.
9571 return BB;
9572}
9573
9574MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +00009575X86TargetLowering::EmitVAARG64WithCustomInserter(
9576 MachineInstr *MI,
9577 MachineBasicBlock *MBB) const {
9578 // Emit va_arg instruction on X86-64.
9579
9580 // Operands to this pseudo-instruction:
9581 // 0 ) Output : destination address (reg)
9582 // 1-5) Input : va_list address (addr, i64mem)
9583 // 6 ) ArgSize : Size (in bytes) of vararg type
9584 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
9585 // 8 ) Align : Alignment of type
9586 // 9 ) EFLAGS (implicit-def)
9587
9588 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
9589 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
9590
9591 unsigned DestReg = MI->getOperand(0).getReg();
9592 MachineOperand &Base = MI->getOperand(1);
9593 MachineOperand &Scale = MI->getOperand(2);
9594 MachineOperand &Index = MI->getOperand(3);
9595 MachineOperand &Disp = MI->getOperand(4);
9596 MachineOperand &Segment = MI->getOperand(5);
9597 unsigned ArgSize = MI->getOperand(6).getImm();
9598 unsigned ArgMode = MI->getOperand(7).getImm();
9599 unsigned Align = MI->getOperand(8).getImm();
9600
9601 // Memory Reference
9602 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
9603 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
9604 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
9605
9606 // Machine Information
9607 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9608 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
9609 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
9610 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
9611 DebugLoc DL = MI->getDebugLoc();
9612
9613 // struct va_list {
9614 // i32 gp_offset
9615 // i32 fp_offset
9616 // i64 overflow_area (address)
9617 // i64 reg_save_area (address)
9618 // }
9619 // sizeof(va_list) = 24
9620 // alignment(va_list) = 8
9621
9622 unsigned TotalNumIntRegs = 6;
9623 unsigned TotalNumXMMRegs = 8;
9624 bool UseGPOffset = (ArgMode == 1);
9625 bool UseFPOffset = (ArgMode == 2);
9626 unsigned MaxOffset = TotalNumIntRegs * 8 +
9627 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
9628
9629 /* Align ArgSize to a multiple of 8 */
9630 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
9631 bool NeedsAlign = (Align > 8);
9632
9633 MachineBasicBlock *thisMBB = MBB;
9634 MachineBasicBlock *overflowMBB;
9635 MachineBasicBlock *offsetMBB;
9636 MachineBasicBlock *endMBB;
9637
9638 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
9639 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
9640 unsigned OffsetReg = 0;
9641
9642 if (!UseGPOffset && !UseFPOffset) {
9643 // If we only pull from the overflow region, we don't create a branch.
9644 // We don't need to alter control flow.
9645 OffsetDestReg = 0; // unused
9646 OverflowDestReg = DestReg;
9647
9648 offsetMBB = NULL;
9649 overflowMBB = thisMBB;
9650 endMBB = thisMBB;
9651 } else {
9652 // First emit code to check if gp_offset (or fp_offset) is below the bound.
9653 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
9654 // If not, pull from overflow_area. (branch to overflowMBB)
9655 //
9656 // thisMBB
9657 // | .
9658 // | .
9659 // offsetMBB overflowMBB
9660 // | .
9661 // | .
9662 // endMBB
9663
9664 // Registers for the PHI in endMBB
9665 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
9666 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
9667
9668 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9669 MachineFunction *MF = MBB->getParent();
9670 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9671 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9672 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9673
9674 MachineFunction::iterator MBBIter = MBB;
9675 ++MBBIter;
9676
9677 // Insert the new basic blocks
9678 MF->insert(MBBIter, offsetMBB);
9679 MF->insert(MBBIter, overflowMBB);
9680 MF->insert(MBBIter, endMBB);
9681
9682 // Transfer the remainder of MBB and its successor edges to endMBB.
9683 endMBB->splice(endMBB->begin(), thisMBB,
9684 llvm::next(MachineBasicBlock::iterator(MI)),
9685 thisMBB->end());
9686 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
9687
9688 // Make offsetMBB and overflowMBB successors of thisMBB
9689 thisMBB->addSuccessor(offsetMBB);
9690 thisMBB->addSuccessor(overflowMBB);
9691
9692 // endMBB is a successor of both offsetMBB and overflowMBB
9693 offsetMBB->addSuccessor(endMBB);
9694 overflowMBB->addSuccessor(endMBB);
9695
9696 // Load the offset value into a register
9697 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9698 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
9699 .addOperand(Base)
9700 .addOperand(Scale)
9701 .addOperand(Index)
9702 .addDisp(Disp, UseFPOffset ? 4 : 0)
9703 .addOperand(Segment)
9704 .setMemRefs(MMOBegin, MMOEnd);
9705
9706 // Check if there is enough room left to pull this argument.
9707 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
9708 .addReg(OffsetReg)
9709 .addImm(MaxOffset + 8 - ArgSizeA8);
9710
9711 // Branch to "overflowMBB" if offset >= max
9712 // Fall through to "offsetMBB" otherwise
9713 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
9714 .addMBB(overflowMBB);
9715 }
9716
9717 // In offsetMBB, emit code to use the reg_save_area.
9718 if (offsetMBB) {
9719 assert(OffsetReg != 0);
9720
9721 // Read the reg_save_area address.
9722 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
9723 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
9724 .addOperand(Base)
9725 .addOperand(Scale)
9726 .addOperand(Index)
9727 .addDisp(Disp, 16)
9728 .addOperand(Segment)
9729 .setMemRefs(MMOBegin, MMOEnd);
9730
9731 // Zero-extend the offset
9732 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
9733 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
9734 .addImm(0)
9735 .addReg(OffsetReg)
9736 .addImm(X86::sub_32bit);
9737
9738 // Add the offset to the reg_save_area to get the final address.
9739 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
9740 .addReg(OffsetReg64)
9741 .addReg(RegSaveReg);
9742
9743 // Compute the offset for the next argument
9744 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9745 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
9746 .addReg(OffsetReg)
9747 .addImm(UseFPOffset ? 16 : 8);
9748
9749 // Store it back into the va_list.
9750 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
9751 .addOperand(Base)
9752 .addOperand(Scale)
9753 .addOperand(Index)
9754 .addDisp(Disp, UseFPOffset ? 4 : 0)
9755 .addOperand(Segment)
9756 .addReg(NextOffsetReg)
9757 .setMemRefs(MMOBegin, MMOEnd);
9758
9759 // Jump to endMBB
9760 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
9761 .addMBB(endMBB);
9762 }
9763
9764 //
9765 // Emit code to use overflow area
9766 //
9767
9768 // Load the overflow_area address into a register.
9769 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
9770 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
9771 .addOperand(Base)
9772 .addOperand(Scale)
9773 .addOperand(Index)
9774 .addDisp(Disp, 8)
9775 .addOperand(Segment)
9776 .setMemRefs(MMOBegin, MMOEnd);
9777
9778 // If we need to align it, do so. Otherwise, just copy the address
9779 // to OverflowDestReg.
9780 if (NeedsAlign) {
9781 // Align the overflow address
9782 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
9783 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
9784
9785 // aligned_addr = (addr + (align-1)) & ~(align-1)
9786 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
9787 .addReg(OverflowAddrReg)
9788 .addImm(Align-1);
9789
9790 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
9791 .addReg(TmpReg)
9792 .addImm(~(uint64_t)(Align-1));
9793 } else {
9794 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
9795 .addReg(OverflowAddrReg);
9796 }
9797
9798 // Compute the next overflow address after this argument.
9799 // (the overflow address should be kept 8-byte aligned)
9800 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
9801 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
9802 .addReg(OverflowDestReg)
9803 .addImm(ArgSizeA8);
9804
9805 // Store the new overflow address.
9806 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
9807 .addOperand(Base)
9808 .addOperand(Scale)
9809 .addOperand(Index)
9810 .addDisp(Disp, 8)
9811 .addOperand(Segment)
9812 .addReg(NextAddrReg)
9813 .setMemRefs(MMOBegin, MMOEnd);
9814
9815 // If we branched, emit the PHI to the front of endMBB.
9816 if (offsetMBB) {
9817 BuildMI(*endMBB, endMBB->begin(), DL,
9818 TII->get(X86::PHI), DestReg)
9819 .addReg(OffsetDestReg).addMBB(offsetMBB)
9820 .addReg(OverflowDestReg).addMBB(overflowMBB);
9821 }
9822
9823 // Erase the pseudo instruction
9824 MI->eraseFromParent();
9825
9826 return endMBB;
9827}
9828
9829MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009830X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9831 MachineInstr *MI,
9832 MachineBasicBlock *MBB) const {
9833 // Emit code to save XMM registers to the stack. The ABI says that the
9834 // number of registers to save is given in %al, so it's theoretically
9835 // possible to do an indirect jump trick to avoid saving all of them,
9836 // however this code takes a simpler approach and just executes all
9837 // of the stores if %al is non-zero. It's less code, and it's probably
9838 // easier on the hardware branch predictor, and stores aren't all that
9839 // expensive anyway.
9840
9841 // Create the new basic blocks. One block contains all the XMM stores,
9842 // and one block is the final destination regardless of whether any
9843 // stores were performed.
9844 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9845 MachineFunction *F = MBB->getParent();
9846 MachineFunction::iterator MBBIter = MBB;
9847 ++MBBIter;
9848 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9849 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9850 F->insert(MBBIter, XMMSaveMBB);
9851 F->insert(MBBIter, EndMBB);
9852
Dan Gohman14152b42010-07-06 20:24:04 +00009853 // Transfer the remainder of MBB and its successor edges to EndMBB.
9854 EndMBB->splice(EndMBB->begin(), MBB,
9855 llvm::next(MachineBasicBlock::iterator(MI)),
9856 MBB->end());
9857 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9858
Dan Gohmand6708ea2009-08-15 01:38:56 +00009859 // The original block will now fall through to the XMM save block.
9860 MBB->addSuccessor(XMMSaveMBB);
9861 // The XMMSaveMBB will fall through to the end block.
9862 XMMSaveMBB->addSuccessor(EndMBB);
9863
9864 // Now add the instructions.
9865 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9866 DebugLoc DL = MI->getDebugLoc();
9867
9868 unsigned CountReg = MI->getOperand(0).getReg();
9869 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9870 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9871
9872 if (!Subtarget->isTargetWin64()) {
9873 // If %al is 0, branch around the XMM save block.
9874 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009875 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009876 MBB->addSuccessor(EndMBB);
9877 }
9878
9879 // In the XMM save block, save all the XMM argument registers.
9880 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9881 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009882 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009883 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +00009884 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +00009885 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +00009886 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009887 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9888 .addFrameIndex(RegSaveFrameIndex)
9889 .addImm(/*Scale=*/1)
9890 .addReg(/*IndexReg=*/0)
9891 .addImm(/*Disp=*/Offset)
9892 .addReg(/*Segment=*/0)
9893 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009894 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009895 }
9896
Dan Gohman14152b42010-07-06 20:24:04 +00009897 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009898
9899 return EndMBB;
9900}
Mon P Wang63307c32008-05-05 19:05:59 +00009901
Evan Cheng60c07e12006-07-05 22:17:51 +00009902MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009903X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009904 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009905 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9906 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009907
Chris Lattner52600972009-09-02 05:57:00 +00009908 // To "insert" a SELECT_CC instruction, we actually have to insert the
9909 // diamond control-flow pattern. The incoming instruction knows the
9910 // destination vreg to set, the condition code register to branch on, the
9911 // true/false values to select between, and a branch opcode to use.
9912 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9913 MachineFunction::iterator It = BB;
9914 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009915
Chris Lattner52600972009-09-02 05:57:00 +00009916 // thisMBB:
9917 // ...
9918 // TrueVal = ...
9919 // cmpTY ccX, r1, r2
9920 // bCC copy1MBB
9921 // fallthrough --> copy0MBB
9922 MachineBasicBlock *thisMBB = BB;
9923 MachineFunction *F = BB->getParent();
9924 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9925 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009926 F->insert(It, copy0MBB);
9927 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009928
Bill Wendling730c07e2010-06-25 20:48:10 +00009929 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9930 // live into the sink and copy blocks.
9931 const MachineFunction *MF = BB->getParent();
9932 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9933 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009934
Dan Gohman14152b42010-07-06 20:24:04 +00009935 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9936 const MachineOperand &MO = MI->getOperand(I);
9937 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009938 unsigned Reg = MO.getReg();
9939 if (Reg != X86::EFLAGS) continue;
9940 copy0MBB->addLiveIn(Reg);
9941 sinkMBB->addLiveIn(Reg);
9942 }
9943
Dan Gohman14152b42010-07-06 20:24:04 +00009944 // Transfer the remainder of BB and its successor edges to sinkMBB.
9945 sinkMBB->splice(sinkMBB->begin(), BB,
9946 llvm::next(MachineBasicBlock::iterator(MI)),
9947 BB->end());
9948 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9949
9950 // Add the true and fallthrough blocks as its successors.
9951 BB->addSuccessor(copy0MBB);
9952 BB->addSuccessor(sinkMBB);
9953
9954 // Create the conditional branch instruction.
9955 unsigned Opc =
9956 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9957 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9958
Chris Lattner52600972009-09-02 05:57:00 +00009959 // copy0MBB:
9960 // %FalseValue = ...
9961 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009962 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009963
Chris Lattner52600972009-09-02 05:57:00 +00009964 // sinkMBB:
9965 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9966 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009967 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9968 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009969 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9970 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9971
Dan Gohman14152b42010-07-06 20:24:04 +00009972 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009973 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009974}
9975
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009976MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009977X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009978 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009979 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9980 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009981
9982 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9983 // non-trivial part is impdef of ESP.
9984 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9985 // mingw-w64.
9986
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009987 const char *StackProbeSymbol =
9988 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
9989
Dan Gohman14152b42010-07-06 20:24:04 +00009990 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009991 .addExternalSymbol(StackProbeSymbol)
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009992 .addReg(X86::EAX, RegState::Implicit)
9993 .addReg(X86::ESP, RegState::Implicit)
9994 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009995 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9996 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009997
Dan Gohman14152b42010-07-06 20:24:04 +00009998 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009999 return BB;
10000}
Chris Lattner52600972009-09-02 05:57:00 +000010001
10002MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000010003X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
10004 MachineBasicBlock *BB) const {
10005 // This is pretty easy. We're taking the value that we received from
10006 // our load from the relocation, sticking it in either RDI (x86-64)
10007 // or EAX and doing an indirect call. The return value will then
10008 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010009 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000010010 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000010011 DebugLoc DL = MI->getDebugLoc();
10012 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000010013
10014 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000010015 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010016
Eric Christopher30ef0e52010-06-03 04:07:48 +000010017 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000010018 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10019 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000010020 .addReg(X86::RIP)
10021 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010022 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010023 MI->getOperand(3).getTargetFlags())
10024 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000010025 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000010026 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000010027 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000010028 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10029 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000010030 .addReg(0)
10031 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010032 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000010033 MI->getOperand(3).getTargetFlags())
10034 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010035 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010036 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010037 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000010038 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10039 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000010040 .addReg(TII->getGlobalBaseReg(F))
10041 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010042 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010043 MI->getOperand(3).getTargetFlags())
10044 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010045 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010046 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010047 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010048
Dan Gohman14152b42010-07-06 20:24:04 +000010049 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000010050 return BB;
10051}
10052
10053MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000010054X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010055 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000010056 switch (MI->getOpcode()) {
10057 default: assert(false && "Unexpected instr type to insert");
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010058 case X86::WIN_ALLOCA:
10059 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010060 case X86::TLSCall_32:
10061 case X86::TLSCall_64:
10062 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000010063 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000010064 case X86::CMOV_FR32:
10065 case X86::CMOV_FR64:
10066 case X86::CMOV_V4F32:
10067 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000010068 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +000010069 case X86::CMOV_GR16:
10070 case X86::CMOV_GR32:
10071 case X86::CMOV_RFP32:
10072 case X86::CMOV_RFP64:
10073 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010074 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010075
Dale Johannesen849f2142007-07-03 00:53:03 +000010076 case X86::FP32_TO_INT16_IN_MEM:
10077 case X86::FP32_TO_INT32_IN_MEM:
10078 case X86::FP32_TO_INT64_IN_MEM:
10079 case X86::FP64_TO_INT16_IN_MEM:
10080 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000010081 case X86::FP64_TO_INT64_IN_MEM:
10082 case X86::FP80_TO_INT16_IN_MEM:
10083 case X86::FP80_TO_INT32_IN_MEM:
10084 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000010085 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10086 DebugLoc DL = MI->getDebugLoc();
10087
Evan Cheng60c07e12006-07-05 22:17:51 +000010088 // Change the floating point control register to use "round towards zero"
10089 // mode when truncating to an integer value.
10090 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000010091 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000010092 addFrameReference(BuildMI(*BB, MI, DL,
10093 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010094
10095 // Load the old value of the high byte of the control word...
10096 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000010097 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000010098 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010099 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010100
10101 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000010102 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010103 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000010104
10105 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000010106 addFrameReference(BuildMI(*BB, MI, DL,
10107 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010108
10109 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000010110 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010111 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000010112
10113 // Get the X86 opcode to use.
10114 unsigned Opc;
10115 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010116 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000010117 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
10118 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
10119 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
10120 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
10121 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
10122 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000010123 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
10124 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
10125 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000010126 }
10127
10128 X86AddressMode AM;
10129 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000010130 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010131 AM.BaseType = X86AddressMode::RegBase;
10132 AM.Base.Reg = Op.getReg();
10133 } else {
10134 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000010135 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000010136 }
10137 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000010138 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010139 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010140 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000010141 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010142 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010143 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000010144 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010145 AM.GV = Op.getGlobal();
10146 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000010147 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010148 }
Dan Gohman14152b42010-07-06 20:24:04 +000010149 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010150 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000010151
10152 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000010153 addFrameReference(BuildMI(*BB, MI, DL,
10154 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010155
Dan Gohman14152b42010-07-06 20:24:04 +000010156 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000010157 return BB;
10158 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010159 // String/text processing lowering.
10160 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010161 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010162 return EmitPCMP(MI, BB, 3, false /* in-mem */);
10163 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010164 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010165 return EmitPCMP(MI, BB, 3, true /* in-mem */);
10166 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010167 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010168 return EmitPCMP(MI, BB, 5, false /* in mem */);
10169 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010170 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010171 return EmitPCMP(MI, BB, 5, true /* in mem */);
10172
Eric Christopher228232b2010-11-30 07:20:12 +000010173 // Thread synchronization.
10174 case X86::MONITOR:
10175 return EmitMonitor(MI, BB);
10176 case X86::MWAIT:
10177 return EmitMwait(MI, BB);
10178
Eric Christopherb120ab42009-08-18 22:50:32 +000010179 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000010180 case X86::ATOMAND32:
10181 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010182 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010183 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010184 X86::NOT32r, X86::EAX,
10185 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010186 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000010187 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
10188 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010189 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010190 X86::NOT32r, X86::EAX,
10191 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010192 case X86::ATOMXOR32:
10193 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010194 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010195 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010196 X86::NOT32r, X86::EAX,
10197 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010198 case X86::ATOMNAND32:
10199 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010200 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010201 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010202 X86::NOT32r, X86::EAX,
10203 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000010204 case X86::ATOMMIN32:
10205 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
10206 case X86::ATOMMAX32:
10207 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
10208 case X86::ATOMUMIN32:
10209 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
10210 case X86::ATOMUMAX32:
10211 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000010212
10213 case X86::ATOMAND16:
10214 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10215 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010216 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010217 X86::NOT16r, X86::AX,
10218 X86::GR16RegisterClass);
10219 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000010220 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010221 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010222 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010223 X86::NOT16r, X86::AX,
10224 X86::GR16RegisterClass);
10225 case X86::ATOMXOR16:
10226 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
10227 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010228 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010229 X86::NOT16r, X86::AX,
10230 X86::GR16RegisterClass);
10231 case X86::ATOMNAND16:
10232 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10233 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010234 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010235 X86::NOT16r, X86::AX,
10236 X86::GR16RegisterClass, true);
10237 case X86::ATOMMIN16:
10238 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
10239 case X86::ATOMMAX16:
10240 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
10241 case X86::ATOMUMIN16:
10242 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
10243 case X86::ATOMUMAX16:
10244 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
10245
10246 case X86::ATOMAND8:
10247 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10248 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010249 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010250 X86::NOT8r, X86::AL,
10251 X86::GR8RegisterClass);
10252 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000010253 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010254 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010255 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010256 X86::NOT8r, X86::AL,
10257 X86::GR8RegisterClass);
10258 case X86::ATOMXOR8:
10259 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
10260 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010261 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010262 X86::NOT8r, X86::AL,
10263 X86::GR8RegisterClass);
10264 case X86::ATOMNAND8:
10265 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10266 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010267 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010268 X86::NOT8r, X86::AL,
10269 X86::GR8RegisterClass, true);
10270 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010271 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000010272 case X86::ATOMAND64:
10273 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010274 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010275 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010276 X86::NOT64r, X86::RAX,
10277 X86::GR64RegisterClass);
10278 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000010279 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
10280 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010281 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010282 X86::NOT64r, X86::RAX,
10283 X86::GR64RegisterClass);
10284 case X86::ATOMXOR64:
10285 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010286 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010287 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010288 X86::NOT64r, X86::RAX,
10289 X86::GR64RegisterClass);
10290 case X86::ATOMNAND64:
10291 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
10292 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010293 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010294 X86::NOT64r, X86::RAX,
10295 X86::GR64RegisterClass, true);
10296 case X86::ATOMMIN64:
10297 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
10298 case X86::ATOMMAX64:
10299 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
10300 case X86::ATOMUMIN64:
10301 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
10302 case X86::ATOMUMAX64:
10303 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010304
10305 // This group does 64-bit operations on a 32-bit host.
10306 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010307 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010308 X86::AND32rr, X86::AND32rr,
10309 X86::AND32ri, X86::AND32ri,
10310 false);
10311 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010312 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010313 X86::OR32rr, X86::OR32rr,
10314 X86::OR32ri, X86::OR32ri,
10315 false);
10316 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010317 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010318 X86::XOR32rr, X86::XOR32rr,
10319 X86::XOR32ri, X86::XOR32ri,
10320 false);
10321 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010322 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010323 X86::AND32rr, X86::AND32rr,
10324 X86::AND32ri, X86::AND32ri,
10325 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010326 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010327 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010328 X86::ADD32rr, X86::ADC32rr,
10329 X86::ADD32ri, X86::ADC32ri,
10330 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010331 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010332 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010333 X86::SUB32rr, X86::SBB32rr,
10334 X86::SUB32ri, X86::SBB32ri,
10335 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000010336 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010337 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000010338 X86::MOV32rr, X86::MOV32rr,
10339 X86::MOV32ri, X86::MOV32ri,
10340 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010341 case X86::VASTART_SAVE_XMM_REGS:
10342 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000010343
10344 case X86::VAARG_64:
10345 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010346 }
10347}
10348
10349//===----------------------------------------------------------------------===//
10350// X86 Optimization Hooks
10351//===----------------------------------------------------------------------===//
10352
Dan Gohman475871a2008-07-27 21:46:04 +000010353void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000010354 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010355 APInt &KnownZero,
10356 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010357 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000010358 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010359 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000010360 assert((Opc >= ISD::BUILTIN_OP_END ||
10361 Opc == ISD::INTRINSIC_WO_CHAIN ||
10362 Opc == ISD::INTRINSIC_W_CHAIN ||
10363 Opc == ISD::INTRINSIC_VOID) &&
10364 "Should use MaskedValueIsZero if you don't know whether Op"
10365 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010366
Dan Gohmanf4f92f52008-02-13 23:07:24 +000010367 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010368 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000010369 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010370 case X86ISD::ADD:
10371 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000010372 case X86ISD::ADC:
10373 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010374 case X86ISD::SMUL:
10375 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000010376 case X86ISD::INC:
10377 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000010378 case X86ISD::OR:
10379 case X86ISD::XOR:
10380 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010381 // These nodes' second result is a boolean.
10382 if (Op.getResNo() == 0)
10383 break;
10384 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010385 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010386 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
10387 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000010388 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010389 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010390}
Chris Lattner259e97c2006-01-31 19:43:35 +000010391
Owen Andersonbc146b02010-09-21 20:42:50 +000010392unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
10393 unsigned Depth) const {
10394 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
10395 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
10396 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010397
Owen Andersonbc146b02010-09-21 20:42:50 +000010398 // Fallback case.
10399 return 1;
10400}
10401
Evan Cheng206ee9d2006-07-07 08:33:52 +000010402/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000010403/// node is a GlobalAddress + offset.
10404bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000010405 const GlobalValue* &GA,
10406 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000010407 if (N->getOpcode() == X86ISD::Wrapper) {
10408 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010409 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000010410 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010411 return true;
10412 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000010413 }
Evan Chengad4196b2008-05-12 19:56:52 +000010414 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010415}
10416
Evan Cheng206ee9d2006-07-07 08:33:52 +000010417/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
10418/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
10419/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +000010420/// order.
Dan Gohman475871a2008-07-27 21:46:04 +000010421static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010422 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010423 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010424 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000010425
Eli Friedman7a5e5552009-06-07 06:52:44 +000010426 if (VT.getSizeInBits() != 128)
10427 return SDValue();
10428
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010429 // Don't create instructions with illegal types after legalize types has run.
10430 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10431 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
10432 return SDValue();
10433
Nate Begemanfdea31a2010-03-24 20:49:50 +000010434 SmallVector<SDValue, 16> Elts;
10435 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010436 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000010437
Nate Begemanfdea31a2010-03-24 20:49:50 +000010438 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010439}
Evan Chengd880b972008-05-09 21:53:03 +000010440
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010441/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10442/// generation and convert it from being a bunch of shuffles and extracts
10443/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010444static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10445 const TargetLowering &TLI) {
10446 SDValue InputVector = N->getOperand(0);
10447
10448 // Only operate on vectors of 4 elements, where the alternative shuffling
10449 // gets to be more expensive.
10450 if (InputVector.getValueType() != MVT::v4i32)
10451 return SDValue();
10452
10453 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10454 // single use which is a sign-extend or zero-extend, and all elements are
10455 // used.
10456 SmallVector<SDNode *, 4> Uses;
10457 unsigned ExtractedElements = 0;
10458 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10459 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10460 if (UI.getUse().getResNo() != InputVector.getResNo())
10461 return SDValue();
10462
10463 SDNode *Extract = *UI;
10464 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10465 return SDValue();
10466
10467 if (Extract->getValueType(0) != MVT::i32)
10468 return SDValue();
10469 if (!Extract->hasOneUse())
10470 return SDValue();
10471 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10472 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10473 return SDValue();
10474 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10475 return SDValue();
10476
10477 // Record which element was extracted.
10478 ExtractedElements |=
10479 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10480
10481 Uses.push_back(Extract);
10482 }
10483
10484 // If not all the elements were used, this may not be worthwhile.
10485 if (ExtractedElements != 15)
10486 return SDValue();
10487
10488 // Ok, we've now decided to do the transformation.
10489 DebugLoc dl = InputVector.getDebugLoc();
10490
10491 // Store the value to a temporary stack slot.
10492 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010493 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
10494 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010495
10496 // Replace each use (extract) with a load of the appropriate element.
10497 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10498 UE = Uses.end(); UI != UE; ++UI) {
10499 SDNode *Extract = *UI;
10500
10501 // Compute the element's address.
10502 SDValue Idx = Extract->getOperand(1);
10503 unsigned EltSize =
10504 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10505 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10506 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10507
Eric Christopher90eb4022010-07-22 00:26:08 +000010508 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010509 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010510
10511 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010512 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000010513 ScalarAddr, MachinePointerInfo(),
10514 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010515
10516 // Replace the exact with the load.
10517 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10518 }
10519
10520 // The replacement was made in place; don't return anything.
10521 return SDValue();
10522}
10523
Chris Lattner83e6c992006-10-04 06:57:07 +000010524/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010525static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010526 const X86Subtarget *Subtarget) {
10527 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010528 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010529 // Get the LHS/RHS of the select.
10530 SDValue LHS = N->getOperand(1);
10531 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010532
Dan Gohman670e5392009-09-21 18:03:22 +000010533 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010534 // instructions match the semantics of the common C idiom x<y?x:y but not
10535 // x<=y?x:y, because of how they handle negative zero (which can be
10536 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010537 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010538 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010539 Cond.getOpcode() == ISD::SETCC) {
10540 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010541
Chris Lattner47b4ce82009-03-11 05:48:52 +000010542 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010543 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010544 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10545 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010546 switch (CC) {
10547 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010548 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010549 // Converting this to a min would handle NaNs incorrectly, and swapping
10550 // the operands would cause it to handle comparisons between positive
10551 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010552 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010553 if (!UnsafeFPMath &&
10554 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10555 break;
10556 std::swap(LHS, RHS);
10557 }
Dan Gohman670e5392009-09-21 18:03:22 +000010558 Opcode = X86ISD::FMIN;
10559 break;
10560 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010561 // Converting this to a min would handle comparisons between positive
10562 // and negative zero incorrectly.
10563 if (!UnsafeFPMath &&
10564 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10565 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010566 Opcode = X86ISD::FMIN;
10567 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010568 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010569 // Converting this to a min would handle both negative zeros and NaNs
10570 // incorrectly, but we can swap the operands to fix both.
10571 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010572 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010573 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010574 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010575 Opcode = X86ISD::FMIN;
10576 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010577
Dan Gohman670e5392009-09-21 18:03:22 +000010578 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010579 // Converting this to a max would handle comparisons between positive
10580 // and negative zero incorrectly.
10581 if (!UnsafeFPMath &&
10582 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10583 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010584 Opcode = X86ISD::FMAX;
10585 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010586 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010587 // Converting this to a max would handle NaNs incorrectly, and swapping
10588 // the operands would cause it to handle comparisons between positive
10589 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010590 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010591 if (!UnsafeFPMath &&
10592 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10593 break;
10594 std::swap(LHS, RHS);
10595 }
Dan Gohman670e5392009-09-21 18:03:22 +000010596 Opcode = X86ISD::FMAX;
10597 break;
10598 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010599 // Converting this to a max would handle both negative zeros and NaNs
10600 // incorrectly, but we can swap the operands to fix both.
10601 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010602 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010603 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010604 case ISD::SETGE:
10605 Opcode = X86ISD::FMAX;
10606 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010607 }
Dan Gohman670e5392009-09-21 18:03:22 +000010608 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010609 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10610 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010611 switch (CC) {
10612 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010613 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010614 // Converting this to a min would handle comparisons between positive
10615 // and negative zero incorrectly, and swapping the operands would
10616 // cause it to handle NaNs incorrectly.
10617 if (!UnsafeFPMath &&
10618 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010619 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010620 break;
10621 std::swap(LHS, RHS);
10622 }
Dan Gohman670e5392009-09-21 18:03:22 +000010623 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010624 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010625 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010626 // Converting this to a min would handle NaNs incorrectly.
10627 if (!UnsafeFPMath &&
10628 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10629 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010630 Opcode = X86ISD::FMIN;
10631 break;
10632 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010633 // Converting this to a min would handle both negative zeros and NaNs
10634 // incorrectly, but we can swap the operands to fix both.
10635 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010636 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010637 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010638 case ISD::SETGE:
10639 Opcode = X86ISD::FMIN;
10640 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010641
Dan Gohman670e5392009-09-21 18:03:22 +000010642 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010643 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010644 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010645 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010646 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010647 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010648 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010649 // Converting this to a max would handle comparisons between positive
10650 // and negative zero incorrectly, and swapping the operands would
10651 // cause it to handle NaNs incorrectly.
10652 if (!UnsafeFPMath &&
10653 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010654 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010655 break;
10656 std::swap(LHS, RHS);
10657 }
Dan Gohman670e5392009-09-21 18:03:22 +000010658 Opcode = X86ISD::FMAX;
10659 break;
10660 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010661 // Converting this to a max would handle both negative zeros and NaNs
10662 // incorrectly, but we can swap the operands to fix both.
10663 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010664 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010665 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010666 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010667 Opcode = X86ISD::FMAX;
10668 break;
10669 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010670 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010671
Chris Lattner47b4ce82009-03-11 05:48:52 +000010672 if (Opcode)
10673 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010674 }
Eric Christopherfd179292009-08-27 18:07:15 +000010675
Chris Lattnerd1980a52009-03-12 06:52:53 +000010676 // If this is a select between two integer constants, try to do some
10677 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010678 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10679 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010680 // Don't do this for crazy integer types.
10681 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10682 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010683 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010684 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010685
Chris Lattnercee56e72009-03-13 05:53:31 +000010686 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010687 // Efficiently invertible.
10688 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10689 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10690 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10691 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010692 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010693 }
Eric Christopherfd179292009-08-27 18:07:15 +000010694
Chris Lattnerd1980a52009-03-12 06:52:53 +000010695 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010696 if (FalseC->getAPIntValue() == 0 &&
10697 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010698 if (NeedsCondInvert) // Invert the condition if needed.
10699 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10700 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010701
Chris Lattnerd1980a52009-03-12 06:52:53 +000010702 // Zero extend the condition if needed.
10703 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010704
Chris Lattnercee56e72009-03-13 05:53:31 +000010705 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010706 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010707 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010708 }
Eric Christopherfd179292009-08-27 18:07:15 +000010709
Chris Lattner97a29a52009-03-13 05:22:11 +000010710 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010711 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010712 if (NeedsCondInvert) // Invert the condition if needed.
10713 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10714 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010715
Chris Lattner97a29a52009-03-13 05:22:11 +000010716 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010717 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10718 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010719 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010720 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010721 }
Eric Christopherfd179292009-08-27 18:07:15 +000010722
Chris Lattnercee56e72009-03-13 05:53:31 +000010723 // Optimize cases that will turn into an LEA instruction. This requires
10724 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010725 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010726 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010727 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010728
Chris Lattnercee56e72009-03-13 05:53:31 +000010729 bool isFastMultiplier = false;
10730 if (Diff < 10) {
10731 switch ((unsigned char)Diff) {
10732 default: break;
10733 case 1: // result = add base, cond
10734 case 2: // result = lea base( , cond*2)
10735 case 3: // result = lea base(cond, cond*2)
10736 case 4: // result = lea base( , cond*4)
10737 case 5: // result = lea base(cond, cond*4)
10738 case 8: // result = lea base( , cond*8)
10739 case 9: // result = lea base(cond, cond*8)
10740 isFastMultiplier = true;
10741 break;
10742 }
10743 }
Eric Christopherfd179292009-08-27 18:07:15 +000010744
Chris Lattnercee56e72009-03-13 05:53:31 +000010745 if (isFastMultiplier) {
10746 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10747 if (NeedsCondInvert) // Invert the condition if needed.
10748 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10749 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010750
Chris Lattnercee56e72009-03-13 05:53:31 +000010751 // Zero extend the condition if needed.
10752 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10753 Cond);
10754 // Scale the condition by the difference.
10755 if (Diff != 1)
10756 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10757 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010758
Chris Lattnercee56e72009-03-13 05:53:31 +000010759 // Add the base if non-zero.
10760 if (FalseC->getAPIntValue() != 0)
10761 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10762 SDValue(FalseC, 0));
10763 return Cond;
10764 }
Eric Christopherfd179292009-08-27 18:07:15 +000010765 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010766 }
10767 }
Eric Christopherfd179292009-08-27 18:07:15 +000010768
Dan Gohman475871a2008-07-27 21:46:04 +000010769 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010770}
10771
Chris Lattnerd1980a52009-03-12 06:52:53 +000010772/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10773static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10774 TargetLowering::DAGCombinerInfo &DCI) {
10775 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010776
Chris Lattnerd1980a52009-03-12 06:52:53 +000010777 // If the flag operand isn't dead, don't touch this CMOV.
10778 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10779 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010780
Chris Lattnerd1980a52009-03-12 06:52:53 +000010781 // If this is a select between two integer constants, try to do some
10782 // optimizations. Note that the operands are ordered the opposite of SELECT
10783 // operands.
10784 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10785 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10786 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10787 // larger than FalseC (the false value).
10788 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010789
Chris Lattnerd1980a52009-03-12 06:52:53 +000010790 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10791 CC = X86::GetOppositeBranchCondition(CC);
10792 std::swap(TrueC, FalseC);
10793 }
Eric Christopherfd179292009-08-27 18:07:15 +000010794
Chris Lattnerd1980a52009-03-12 06:52:53 +000010795 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010796 // This is efficient for any integer data type (including i8/i16) and
10797 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010798 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10799 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010800 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10801 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010802
Chris Lattnerd1980a52009-03-12 06:52:53 +000010803 // Zero extend the condition if needed.
10804 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010805
Chris Lattnerd1980a52009-03-12 06:52:53 +000010806 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10807 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010808 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010809 if (N->getNumValues() == 2) // Dead flag value?
10810 return DCI.CombineTo(N, Cond, SDValue());
10811 return Cond;
10812 }
Eric Christopherfd179292009-08-27 18:07:15 +000010813
Chris Lattnercee56e72009-03-13 05:53:31 +000010814 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10815 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010816 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10817 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010818 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10819 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010820
Chris Lattner97a29a52009-03-13 05:22:11 +000010821 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010822 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10823 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010824 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10825 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010826
Chris Lattner97a29a52009-03-13 05:22:11 +000010827 if (N->getNumValues() == 2) // Dead flag value?
10828 return DCI.CombineTo(N, Cond, SDValue());
10829 return Cond;
10830 }
Eric Christopherfd179292009-08-27 18:07:15 +000010831
Chris Lattnercee56e72009-03-13 05:53:31 +000010832 // Optimize cases that will turn into an LEA instruction. This requires
10833 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010834 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010835 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010836 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010837
Chris Lattnercee56e72009-03-13 05:53:31 +000010838 bool isFastMultiplier = false;
10839 if (Diff < 10) {
10840 switch ((unsigned char)Diff) {
10841 default: break;
10842 case 1: // result = add base, cond
10843 case 2: // result = lea base( , cond*2)
10844 case 3: // result = lea base(cond, cond*2)
10845 case 4: // result = lea base( , cond*4)
10846 case 5: // result = lea base(cond, cond*4)
10847 case 8: // result = lea base( , cond*8)
10848 case 9: // result = lea base(cond, cond*8)
10849 isFastMultiplier = true;
10850 break;
10851 }
10852 }
Eric Christopherfd179292009-08-27 18:07:15 +000010853
Chris Lattnercee56e72009-03-13 05:53:31 +000010854 if (isFastMultiplier) {
10855 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10856 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010857 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10858 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010859 // Zero extend the condition if needed.
10860 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10861 Cond);
10862 // Scale the condition by the difference.
10863 if (Diff != 1)
10864 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10865 DAG.getConstant(Diff, Cond.getValueType()));
10866
10867 // Add the base if non-zero.
10868 if (FalseC->getAPIntValue() != 0)
10869 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10870 SDValue(FalseC, 0));
10871 if (N->getNumValues() == 2) // Dead flag value?
10872 return DCI.CombineTo(N, Cond, SDValue());
10873 return Cond;
10874 }
Eric Christopherfd179292009-08-27 18:07:15 +000010875 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010876 }
10877 }
10878 return SDValue();
10879}
10880
10881
Evan Cheng0b0cd912009-03-28 05:57:29 +000010882/// PerformMulCombine - Optimize a single multiply with constant into two
10883/// in order to implement it with two cheaper instructions, e.g.
10884/// LEA + SHL, LEA + LEA.
10885static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10886 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010887 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10888 return SDValue();
10889
Owen Andersone50ed302009-08-10 22:56:29 +000010890 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010891 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010892 return SDValue();
10893
10894 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10895 if (!C)
10896 return SDValue();
10897 uint64_t MulAmt = C->getZExtValue();
10898 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10899 return SDValue();
10900
10901 uint64_t MulAmt1 = 0;
10902 uint64_t MulAmt2 = 0;
10903 if ((MulAmt % 9) == 0) {
10904 MulAmt1 = 9;
10905 MulAmt2 = MulAmt / 9;
10906 } else if ((MulAmt % 5) == 0) {
10907 MulAmt1 = 5;
10908 MulAmt2 = MulAmt / 5;
10909 } else if ((MulAmt % 3) == 0) {
10910 MulAmt1 = 3;
10911 MulAmt2 = MulAmt / 3;
10912 }
10913 if (MulAmt2 &&
10914 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10915 DebugLoc DL = N->getDebugLoc();
10916
10917 if (isPowerOf2_64(MulAmt2) &&
10918 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10919 // If second multiplifer is pow2, issue it first. We want the multiply by
10920 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10921 // is an add.
10922 std::swap(MulAmt1, MulAmt2);
10923
10924 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010925 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010926 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010927 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010928 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010929 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010930 DAG.getConstant(MulAmt1, VT));
10931
Eric Christopherfd179292009-08-27 18:07:15 +000010932 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010933 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010934 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010935 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010936 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010937 DAG.getConstant(MulAmt2, VT));
10938
10939 // Do not add new nodes to DAG combiner worklist.
10940 DCI.CombineTo(N, NewMul, false);
10941 }
10942 return SDValue();
10943}
10944
Evan Chengad9c0a32009-12-15 00:53:42 +000010945static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10946 SDValue N0 = N->getOperand(0);
10947 SDValue N1 = N->getOperand(1);
10948 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10949 EVT VT = N0.getValueType();
10950
10951 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10952 // since the result of setcc_c is all zero's or all ones.
10953 if (N1C && N0.getOpcode() == ISD::AND &&
10954 N0.getOperand(1).getOpcode() == ISD::Constant) {
10955 SDValue N00 = N0.getOperand(0);
10956 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10957 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10958 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10959 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10960 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10961 APInt ShAmt = N1C->getAPIntValue();
10962 Mask = Mask.shl(ShAmt);
10963 if (Mask != 0)
10964 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10965 N00, DAG.getConstant(Mask, VT));
10966 }
10967 }
10968
10969 return SDValue();
10970}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010971
Nate Begeman740ab032009-01-26 00:52:55 +000010972/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10973/// when possible.
10974static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10975 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010976 EVT VT = N->getValueType(0);
10977 if (!VT.isVector() && VT.isInteger() &&
10978 N->getOpcode() == ISD::SHL)
10979 return PerformSHLCombine(N, DAG);
10980
Nate Begeman740ab032009-01-26 00:52:55 +000010981 // On X86 with SSE2 support, we can transform this to a vector shift if
10982 // all elements are shifted by the same amount. We can't do this in legalize
10983 // because the a constant vector is typically transformed to a constant pool
10984 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010985 if (!Subtarget->hasSSE2())
10986 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010987
Owen Anderson825b72b2009-08-11 20:47:22 +000010988 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010989 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010990
Mon P Wang3becd092009-01-28 08:12:05 +000010991 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010992 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010993 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010994 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010995 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10996 unsigned NumElts = VT.getVectorNumElements();
10997 unsigned i = 0;
10998 for (; i != NumElts; ++i) {
10999 SDValue Arg = ShAmtOp.getOperand(i);
11000 if (Arg.getOpcode() == ISD::UNDEF) continue;
11001 BaseShAmt = Arg;
11002 break;
11003 }
11004 for (; i != NumElts; ++i) {
11005 SDValue Arg = ShAmtOp.getOperand(i);
11006 if (Arg.getOpcode() == ISD::UNDEF) continue;
11007 if (Arg != BaseShAmt) {
11008 return SDValue();
11009 }
11010 }
11011 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000011012 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000011013 SDValue InVec = ShAmtOp.getOperand(0);
11014 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
11015 unsigned NumElts = InVec.getValueType().getVectorNumElements();
11016 unsigned i = 0;
11017 for (; i != NumElts; ++i) {
11018 SDValue Arg = InVec.getOperand(i);
11019 if (Arg.getOpcode() == ISD::UNDEF) continue;
11020 BaseShAmt = Arg;
11021 break;
11022 }
11023 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
11024 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000011025 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000011026 if (C->getZExtValue() == SplatIdx)
11027 BaseShAmt = InVec.getOperand(1);
11028 }
11029 }
11030 if (BaseShAmt.getNode() == 0)
11031 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
11032 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000011033 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011034 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000011035
Mon P Wangefa42202009-09-03 19:56:25 +000011036 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000011037 if (EltVT.bitsGT(MVT::i32))
11038 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
11039 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000011040 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000011041
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011042 // The shift amount is identical so we can do a vector shift.
11043 SDValue ValOp = N->getOperand(0);
11044 switch (N->getOpcode()) {
11045 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000011046 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011047 break;
11048 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011049 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011050 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011051 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011052 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011053 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011054 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011055 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011056 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011057 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011058 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011059 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011060 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011061 break;
11062 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000011063 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011064 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011065 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011066 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011067 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011068 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011069 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011070 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011071 break;
11072 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011073 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011074 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011075 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011076 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011077 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011078 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011079 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011080 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011081 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011082 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011083 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011084 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011085 break;
Nate Begeman740ab032009-01-26 00:52:55 +000011086 }
11087 return SDValue();
11088}
11089
Nate Begemanb65c1752010-12-17 22:55:37 +000011090
11091static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
11092 TargetLowering::DAGCombinerInfo &DCI,
11093 const X86Subtarget *Subtarget) {
11094 if (DCI.isBeforeLegalizeOps())
11095 return SDValue();
11096
11097 // Want to form PANDN nodes, in the hopes of then easily combining them with
11098 // OR and AND nodes to form PBLEND/PSIGN.
11099 EVT VT = N->getValueType(0);
11100 if (VT != MVT::v2i64)
11101 return SDValue();
11102
11103 SDValue N0 = N->getOperand(0);
11104 SDValue N1 = N->getOperand(1);
11105 DebugLoc DL = N->getDebugLoc();
11106
11107 // Check LHS for vnot
11108 if (N0.getOpcode() == ISD::XOR &&
11109 ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
11110 return DAG.getNode(X86ISD::PANDN, DL, VT, N0.getOperand(0), N1);
11111
11112 // Check RHS for vnot
11113 if (N1.getOpcode() == ISD::XOR &&
11114 ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
11115 return DAG.getNode(X86ISD::PANDN, DL, VT, N1.getOperand(0), N0);
11116
11117 return SDValue();
11118}
11119
Evan Cheng760d1942010-01-04 21:22:48 +000011120static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000011121 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000011122 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000011123 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000011124 return SDValue();
11125
Evan Cheng760d1942010-01-04 21:22:48 +000011126 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000011127 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000011128 return SDValue();
11129
Evan Cheng760d1942010-01-04 21:22:48 +000011130 SDValue N0 = N->getOperand(0);
11131 SDValue N1 = N->getOperand(1);
Nate Begemanb65c1752010-12-17 22:55:37 +000011132
11133 // look for psign/blend
11134 if (Subtarget->hasSSSE3()) {
11135 if (VT == MVT::v2i64) {
11136 // Canonicalize pandn to RHS
11137 if (N0.getOpcode() == X86ISD::PANDN)
11138 std::swap(N0, N1);
11139 // or (and (m, x), (pandn m, y))
11140 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::PANDN) {
11141 SDValue Mask = N1.getOperand(0);
11142 SDValue X = N1.getOperand(1);
11143 SDValue Y;
11144 if (N0.getOperand(0) == Mask)
11145 Y = N0.getOperand(1);
11146 if (N0.getOperand(1) == Mask)
11147 Y = N0.getOperand(0);
11148
11149 // Check to see if the mask appeared in both the AND and PANDN and
11150 if (!Y.getNode())
11151 return SDValue();
11152
11153 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
11154 if (Mask.getOpcode() != ISD::BITCAST ||
11155 X.getOpcode() != ISD::BITCAST ||
11156 Y.getOpcode() != ISD::BITCAST)
11157 return SDValue();
11158
11159 // Look through mask bitcast.
11160 Mask = Mask.getOperand(0);
11161 EVT MaskVT = Mask.getValueType();
11162
11163 // Validate that the Mask operand is a vector sra node. The sra node
11164 // will be an intrinsic.
11165 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
11166 return SDValue();
11167
11168 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
11169 // there is no psrai.b
11170 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
11171 case Intrinsic::x86_sse2_psrai_w:
11172 case Intrinsic::x86_sse2_psrai_d:
11173 break;
11174 default: return SDValue();
11175 }
11176
11177 // Check that the SRA is all signbits.
11178 SDValue SraC = Mask.getOperand(2);
11179 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
11180 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
11181 if ((SraAmt + 1) != EltBits)
11182 return SDValue();
11183
11184 DebugLoc DL = N->getDebugLoc();
11185
11186 // Now we know we at least have a plendvb with the mask val. See if
11187 // we can form a psignb/w/d.
11188 // psign = x.type == y.type == mask.type && y = sub(0, x);
11189 X = X.getOperand(0);
11190 Y = Y.getOperand(0);
11191 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
11192 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
11193 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
11194 unsigned Opc = 0;
11195 switch (EltBits) {
11196 case 8: Opc = X86ISD::PSIGNB; break;
11197 case 16: Opc = X86ISD::PSIGNW; break;
11198 case 32: Opc = X86ISD::PSIGND; break;
11199 default: break;
11200 }
11201 if (Opc) {
11202 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
11203 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
11204 }
11205 }
11206 // PBLENDVB only available on SSE 4.1
11207 if (!Subtarget->hasSSE41())
11208 return SDValue();
11209
Nate Begemanb65c1752010-12-17 22:55:37 +000011210 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
11211 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
11212 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000011213 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000011214 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
11215 }
11216 }
11217 }
11218
11219 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000011220 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
11221 std::swap(N0, N1);
11222 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
11223 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000011224 if (!N0.hasOneUse() || !N1.hasOneUse())
11225 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000011226
11227 SDValue ShAmt0 = N0.getOperand(1);
11228 if (ShAmt0.getValueType() != MVT::i8)
11229 return SDValue();
11230 SDValue ShAmt1 = N1.getOperand(1);
11231 if (ShAmt1.getValueType() != MVT::i8)
11232 return SDValue();
11233 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
11234 ShAmt0 = ShAmt0.getOperand(0);
11235 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
11236 ShAmt1 = ShAmt1.getOperand(0);
11237
11238 DebugLoc DL = N->getDebugLoc();
11239 unsigned Opc = X86ISD::SHLD;
11240 SDValue Op0 = N0.getOperand(0);
11241 SDValue Op1 = N1.getOperand(0);
11242 if (ShAmt0.getOpcode() == ISD::SUB) {
11243 Opc = X86ISD::SHRD;
11244 std::swap(Op0, Op1);
11245 std::swap(ShAmt0, ShAmt1);
11246 }
11247
Evan Cheng8b1190a2010-04-28 01:18:01 +000011248 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000011249 if (ShAmt1.getOpcode() == ISD::SUB) {
11250 SDValue Sum = ShAmt1.getOperand(0);
11251 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000011252 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
11253 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
11254 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
11255 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000011256 return DAG.getNode(Opc, DL, VT,
11257 Op0, Op1,
11258 DAG.getNode(ISD::TRUNCATE, DL,
11259 MVT::i8, ShAmt0));
11260 }
11261 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
11262 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
11263 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000011264 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000011265 return DAG.getNode(Opc, DL, VT,
11266 N0.getOperand(0), N1.getOperand(0),
11267 DAG.getNode(ISD::TRUNCATE, DL,
11268 MVT::i8, ShAmt0));
11269 }
Nate Begemanb65c1752010-12-17 22:55:37 +000011270
Evan Cheng760d1942010-01-04 21:22:48 +000011271 return SDValue();
11272}
11273
Chris Lattner149a4e52008-02-22 02:09:43 +000011274/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011275static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000011276 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000011277 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
11278 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000011279 // A preferable solution to the general problem is to figure out the right
11280 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000011281
11282 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000011283 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000011284 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000011285 if (VT.getSizeInBits() != 64)
11286 return SDValue();
11287
Devang Patel578efa92009-06-05 21:57:13 +000011288 const Function *F = DAG.getMachineFunction().getFunction();
11289 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000011290 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000011291 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000011292 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000011293 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000011294 isa<LoadSDNode>(St->getValue()) &&
11295 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
11296 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011297 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011298 LoadSDNode *Ld = 0;
11299 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000011300 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000011301 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011302 // Must be a store of a load. We currently handle two cases: the load
11303 // is a direct child, and it's under an intervening TokenFactor. It is
11304 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000011305 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000011306 Ld = cast<LoadSDNode>(St->getChain());
11307 else if (St->getValue().hasOneUse() &&
11308 ChainVal->getOpcode() == ISD::TokenFactor) {
11309 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011310 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000011311 TokenFactorIndex = i;
11312 Ld = cast<LoadSDNode>(St->getValue());
11313 } else
11314 Ops.push_back(ChainVal->getOperand(i));
11315 }
11316 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000011317
Evan Cheng536e6672009-03-12 05:59:15 +000011318 if (!Ld || !ISD::isNormalLoad(Ld))
11319 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011320
Evan Cheng536e6672009-03-12 05:59:15 +000011321 // If this is not the MMX case, i.e. we are just turning i64 load/store
11322 // into f64 load/store, avoid the transformation if there are multiple
11323 // uses of the loaded value.
11324 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
11325 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011326
Evan Cheng536e6672009-03-12 05:59:15 +000011327 DebugLoc LdDL = Ld->getDebugLoc();
11328 DebugLoc StDL = N->getDebugLoc();
11329 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
11330 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
11331 // pair instead.
11332 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011333 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000011334 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
11335 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011336 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011337 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000011338 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000011339 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000011340 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000011341 Ops.size());
11342 }
Evan Cheng536e6672009-03-12 05:59:15 +000011343 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011344 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011345 St->isVolatile(), St->isNonTemporal(),
11346 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000011347 }
Evan Cheng536e6672009-03-12 05:59:15 +000011348
11349 // Otherwise, lower to two pairs of 32-bit loads / stores.
11350 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011351 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
11352 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011353
Owen Anderson825b72b2009-08-11 20:47:22 +000011354 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011355 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011356 Ld->isVolatile(), Ld->isNonTemporal(),
11357 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000011358 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011359 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000011360 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011361 MinAlign(Ld->getAlignment(), 4));
11362
11363 SDValue NewChain = LoLd.getValue(1);
11364 if (TokenFactorIndex != -1) {
11365 Ops.push_back(LoLd);
11366 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000011367 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000011368 Ops.size());
11369 }
11370
11371 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011372 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
11373 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011374
11375 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011376 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011377 St->isVolatile(), St->isNonTemporal(),
11378 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011379 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011380 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000011381 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011382 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011383 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000011384 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000011385 }
Dan Gohman475871a2008-07-27 21:46:04 +000011386 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000011387}
11388
Chris Lattner6cf73262008-01-25 06:14:17 +000011389/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
11390/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011391static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000011392 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
11393 // F[X]OR(0.0, x) -> x
11394 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000011395 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11396 if (C->getValueAPF().isPosZero())
11397 return N->getOperand(1);
11398 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11399 if (C->getValueAPF().isPosZero())
11400 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000011401 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011402}
11403
11404/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011405static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000011406 // FAND(0.0, x) -> 0.0
11407 // FAND(x, 0.0) -> 0.0
11408 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11409 if (C->getValueAPF().isPosZero())
11410 return N->getOperand(0);
11411 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11412 if (C->getValueAPF().isPosZero())
11413 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000011414 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011415}
11416
Dan Gohmane5af2d32009-01-29 01:59:02 +000011417static SDValue PerformBTCombine(SDNode *N,
11418 SelectionDAG &DAG,
11419 TargetLowering::DAGCombinerInfo &DCI) {
11420 // BT ignores high bits in the bit index operand.
11421 SDValue Op1 = N->getOperand(1);
11422 if (Op1.hasOneUse()) {
11423 unsigned BitWidth = Op1.getValueSizeInBits();
11424 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
11425 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011426 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
11427 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000011428 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000011429 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
11430 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
11431 DCI.CommitTargetLoweringOpt(TLO);
11432 }
11433 return SDValue();
11434}
Chris Lattner83e6c992006-10-04 06:57:07 +000011435
Eli Friedman7a5e5552009-06-07 06:52:44 +000011436static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
11437 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011438 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000011439 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000011440 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000011441 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000011442 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000011443 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011444 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011445 }
11446 return SDValue();
11447}
11448
Evan Cheng2e489c42009-12-16 00:53:11 +000011449static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
11450 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
11451 // (and (i32 x86isd::setcc_carry), 1)
11452 // This eliminates the zext. This transformation is necessary because
11453 // ISD::SETCC is always legalized to i8.
11454 DebugLoc dl = N->getDebugLoc();
11455 SDValue N0 = N->getOperand(0);
11456 EVT VT = N->getValueType(0);
11457 if (N0.getOpcode() == ISD::AND &&
11458 N0.hasOneUse() &&
11459 N0.getOperand(0).hasOneUse()) {
11460 SDValue N00 = N0.getOperand(0);
11461 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
11462 return SDValue();
11463 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
11464 if (!C || C->getZExtValue() != 1)
11465 return SDValue();
11466 return DAG.getNode(ISD::AND, dl, VT,
11467 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
11468 N00.getOperand(0), N00.getOperand(1)),
11469 DAG.getConstant(1, VT));
11470 }
11471
11472 return SDValue();
11473}
11474
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011475// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
11476static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
11477 unsigned X86CC = N->getConstantOperandVal(0);
11478 SDValue EFLAG = N->getOperand(1);
11479 DebugLoc DL = N->getDebugLoc();
11480
11481 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
11482 // a zext and produces an all-ones bit which is more useful than 0/1 in some
11483 // cases.
11484 if (X86CC == X86::COND_B)
11485 return DAG.getNode(ISD::AND, DL, MVT::i8,
11486 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
11487 DAG.getConstant(X86CC, MVT::i8), EFLAG),
11488 DAG.getConstant(1, MVT::i8));
11489
11490 return SDValue();
11491}
Chris Lattner23a01992010-12-20 01:37:09 +000011492
11493// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
11494static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
11495 X86TargetLowering::DAGCombinerInfo &DCI) {
11496 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
11497 // the result is either zero or one (depending on the input carry bit).
11498 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
11499 if (X86::isZeroNode(N->getOperand(0)) &&
11500 X86::isZeroNode(N->getOperand(1)) &&
11501 // We don't have a good way to replace an EFLAGS use, so only do this when
11502 // dead right now.
11503 SDValue(N, 1).use_empty()) {
11504 DebugLoc DL = N->getDebugLoc();
11505 EVT VT = N->getValueType(0);
11506 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
11507 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
11508 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
11509 DAG.getConstant(X86::COND_B,MVT::i8),
11510 N->getOperand(2)),
11511 DAG.getConstant(1, VT));
11512 return DCI.CombineTo(N, Res1, CarryOut);
11513 }
11514
11515 return SDValue();
11516}
11517
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011518// fold (add Y, (sete X, 0)) -> adc 0, Y
11519// (add Y, (setne X, 0)) -> sbb -1, Y
11520// (sub (sete X, 0), Y) -> sbb 0, Y
11521// (sub (setne X, 0), Y) -> adc -1, Y
11522static SDValue OptimizeConditonalInDecrement(SDNode *N, SelectionDAG &DAG) {
11523 DebugLoc DL = N->getDebugLoc();
11524
11525 // Look through ZExts.
11526 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
11527 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
11528 return SDValue();
11529
11530 SDValue SetCC = Ext.getOperand(0);
11531 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
11532 return SDValue();
11533
11534 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
11535 if (CC != X86::COND_E && CC != X86::COND_NE)
11536 return SDValue();
11537
11538 SDValue Cmp = SetCC.getOperand(1);
11539 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
11540 !X86::isZeroNode(Cmp.getOperand(1)))
11541 return SDValue();
11542
11543 SDValue CmpOp0 = Cmp.getOperand(0);
11544 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
11545 DAG.getConstant(1, CmpOp0.getValueType()));
11546
11547 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
11548 if (CC == X86::COND_NE)
11549 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
11550 DL, OtherVal.getValueType(), OtherVal,
11551 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
11552 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
11553 DL, OtherVal.getValueType(), OtherVal,
11554 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
11555}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011556
Dan Gohman475871a2008-07-27 21:46:04 +000011557SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000011558 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011559 SelectionDAG &DAG = DCI.DAG;
11560 switch (N->getOpcode()) {
11561 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011562 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011563 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000011564 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011565 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011566 case ISD::ADD:
11567 case ISD::SUB: return OptimizeConditonalInDecrement(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000011568 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000011569 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000011570 case ISD::SHL:
11571 case ISD::SRA:
11572 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000011573 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000011574 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000011575 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000011576 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000011577 case X86ISD::FOR: return PerformFORCombine(N, DAG);
11578 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000011579 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011580 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000011581 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011582 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011583 case X86ISD::SHUFPS: // Handle all target specific shuffles
11584 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000011585 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011586 case X86ISD::PUNPCKHBW:
11587 case X86ISD::PUNPCKHWD:
11588 case X86ISD::PUNPCKHDQ:
11589 case X86ISD::PUNPCKHQDQ:
11590 case X86ISD::UNPCKHPS:
11591 case X86ISD::UNPCKHPD:
11592 case X86ISD::PUNPCKLBW:
11593 case X86ISD::PUNPCKLWD:
11594 case X86ISD::PUNPCKLDQ:
11595 case X86ISD::PUNPCKLQDQ:
11596 case X86ISD::UNPCKLPS:
11597 case X86ISD::UNPCKLPD:
11598 case X86ISD::MOVHLPS:
11599 case X86ISD::MOVLHPS:
11600 case X86ISD::PSHUFD:
11601 case X86ISD::PSHUFHW:
11602 case X86ISD::PSHUFLW:
11603 case X86ISD::MOVSS:
11604 case X86ISD::MOVSD:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011605 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011606 }
11607
Dan Gohman475871a2008-07-27 21:46:04 +000011608 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011609}
11610
Evan Chenge5b51ac2010-04-17 06:13:15 +000011611/// isTypeDesirableForOp - Return true if the target has native support for
11612/// the specified value type and it is 'desirable' to use the type for the
11613/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
11614/// instruction encodings are longer and some i16 instructions are slow.
11615bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
11616 if (!isTypeLegal(VT))
11617 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011618 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000011619 return true;
11620
11621 switch (Opc) {
11622 default:
11623 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000011624 case ISD::LOAD:
11625 case ISD::SIGN_EXTEND:
11626 case ISD::ZERO_EXTEND:
11627 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011628 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011629 case ISD::SRL:
11630 case ISD::SUB:
11631 case ISD::ADD:
11632 case ISD::MUL:
11633 case ISD::AND:
11634 case ISD::OR:
11635 case ISD::XOR:
11636 return false;
11637 }
11638}
11639
11640/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000011641/// beneficial for dag combiner to promote the specified node. If true, it
11642/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000011643bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011644 EVT VT = Op.getValueType();
11645 if (VT != MVT::i16)
11646 return false;
11647
Evan Cheng4c26e932010-04-19 19:29:22 +000011648 bool Promote = false;
11649 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011650 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000011651 default: break;
11652 case ISD::LOAD: {
11653 LoadSDNode *LD = cast<LoadSDNode>(Op);
11654 // If the non-extending load has a single use and it's not live out, then it
11655 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011656 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
11657 Op.hasOneUse()*/) {
11658 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
11659 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
11660 // The only case where we'd want to promote LOAD (rather then it being
11661 // promoted as an operand is when it's only use is liveout.
11662 if (UI->getOpcode() != ISD::CopyToReg)
11663 return false;
11664 }
11665 }
Evan Cheng4c26e932010-04-19 19:29:22 +000011666 Promote = true;
11667 break;
11668 }
11669 case ISD::SIGN_EXTEND:
11670 case ISD::ZERO_EXTEND:
11671 case ISD::ANY_EXTEND:
11672 Promote = true;
11673 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011674 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011675 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000011676 SDValue N0 = Op.getOperand(0);
11677 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000011678 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000011679 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011680 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011681 break;
11682 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000011683 case ISD::ADD:
11684 case ISD::MUL:
11685 case ISD::AND:
11686 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000011687 case ISD::XOR:
11688 Commute = true;
11689 // fallthrough
11690 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011691 SDValue N0 = Op.getOperand(0);
11692 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000011693 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011694 return false;
11695 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000011696 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011697 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000011698 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011699 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011700 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011701 }
11702 }
11703
11704 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000011705 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011706}
11707
Evan Cheng60c07e12006-07-05 22:17:51 +000011708//===----------------------------------------------------------------------===//
11709// X86 Inline Assembly Support
11710//===----------------------------------------------------------------------===//
11711
Chris Lattnerb8105652009-07-20 17:51:36 +000011712static bool LowerToBSwap(CallInst *CI) {
11713 // FIXME: this should verify that we are targetting a 486 or better. If not,
11714 // we will turn this bswap into something that will be lowered to logical ops
11715 // instead of emitting the bswap asm. For now, we don't support 486 or lower
11716 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000011717
Chris Lattnerb8105652009-07-20 17:51:36 +000011718 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000011719 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011720 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011721 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000011722 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011723
Chris Lattnerb8105652009-07-20 17:51:36 +000011724 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11725 if (!Ty || Ty->getBitWidth() % 16 != 0)
11726 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011727
Chris Lattnerb8105652009-07-20 17:51:36 +000011728 // Okay, we can do this xform, do so now.
11729 const Type *Tys[] = { Ty };
11730 Module *M = CI->getParent()->getParent()->getParent();
11731 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000011732
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011733 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000011734 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000011735
Chris Lattnerb8105652009-07-20 17:51:36 +000011736 CI->replaceAllUsesWith(Op);
11737 CI->eraseFromParent();
11738 return true;
11739}
11740
11741bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
11742 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
John Thompson44ab89e2010-10-29 17:29:13 +000011743 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
Chris Lattnerb8105652009-07-20 17:51:36 +000011744
11745 std::string AsmStr = IA->getAsmString();
11746
11747 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011748 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000011749 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000011750
11751 switch (AsmPieces.size()) {
11752 default: return false;
11753 case 1:
11754 AsmStr = AsmPieces[0];
11755 AsmPieces.clear();
11756 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
11757
11758 // bswap $0
11759 if (AsmPieces.size() == 2 &&
11760 (AsmPieces[0] == "bswap" ||
11761 AsmPieces[0] == "bswapq" ||
11762 AsmPieces[0] == "bswapl") &&
11763 (AsmPieces[1] == "$0" ||
11764 AsmPieces[1] == "${0:q}")) {
11765 // No need to check constraints, nothing other than the equivalent of
11766 // "=r,0" would be valid here.
11767 return LowerToBSwap(CI);
11768 }
11769 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011770 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011771 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011772 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011773 AsmPieces[1] == "$$8," &&
11774 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011775 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11776 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000011777 const std::string &Constraints = IA->getConstraintString();
11778 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000011779 std::sort(AsmPieces.begin(), AsmPieces.end());
11780 if (AsmPieces.size() == 4 &&
11781 AsmPieces[0] == "~{cc}" &&
11782 AsmPieces[1] == "~{dirflag}" &&
11783 AsmPieces[2] == "~{flags}" &&
11784 AsmPieces[3] == "~{fpsr}") {
11785 return LowerToBSwap(CI);
11786 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011787 }
11788 break;
11789 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000011790 if (CI->getType()->isIntegerTy(32) &&
11791 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11792 SmallVector<StringRef, 4> Words;
11793 SplitString(AsmPieces[0], Words, " \t,");
11794 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11795 Words[2] == "${0:w}") {
11796 Words.clear();
11797 SplitString(AsmPieces[1], Words, " \t,");
11798 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
11799 Words[2] == "$0") {
11800 Words.clear();
11801 SplitString(AsmPieces[2], Words, " \t,");
11802 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11803 Words[2] == "${0:w}") {
11804 AsmPieces.clear();
11805 const std::string &Constraints = IA->getConstraintString();
11806 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
11807 std::sort(AsmPieces.begin(), AsmPieces.end());
11808 if (AsmPieces.size() == 4 &&
11809 AsmPieces[0] == "~{cc}" &&
11810 AsmPieces[1] == "~{dirflag}" &&
11811 AsmPieces[2] == "~{flags}" &&
11812 AsmPieces[3] == "~{fpsr}") {
11813 return LowerToBSwap(CI);
11814 }
11815 }
11816 }
11817 }
11818 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011819 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000011820 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011821 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
11822 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
11823 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011824 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000011825 SplitString(AsmPieces[0], Words, " \t");
11826 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
11827 Words.clear();
11828 SplitString(AsmPieces[1], Words, " \t");
11829 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11830 Words.clear();
11831 SplitString(AsmPieces[2], Words, " \t,");
11832 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11833 Words[2] == "%edx") {
11834 return LowerToBSwap(CI);
11835 }
11836 }
11837 }
11838 }
11839 break;
11840 }
11841 return false;
11842}
11843
11844
11845
Chris Lattnerf4dff842006-07-11 02:54:03 +000011846/// getConstraintType - Given a constraint letter, return the type of
11847/// constraint it is for this target.
11848X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011849X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11850 if (Constraint.size() == 1) {
11851 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000011852 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000011853 case 'q':
11854 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000011855 case 'f':
11856 case 't':
11857 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011858 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000011859 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000011860 case 'Y':
11861 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000011862 case 'a':
11863 case 'b':
11864 case 'c':
11865 case 'd':
11866 case 'S':
11867 case 'D':
11868 case 'A':
11869 return C_Register;
11870 case 'I':
11871 case 'J':
11872 case 'K':
11873 case 'L':
11874 case 'M':
11875 case 'N':
11876 case 'G':
11877 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000011878 case 'e':
11879 case 'Z':
11880 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011881 default:
11882 break;
11883 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011884 }
Chris Lattner4234f572007-03-25 02:14:49 +000011885 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011886}
11887
John Thompson44ab89e2010-10-29 17:29:13 +000011888/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000011889/// This object must already have been set up with the operand type
11890/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000011891TargetLowering::ConstraintWeight
11892 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000011893 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000011894 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011895 Value *CallOperandVal = info.CallOperandVal;
11896 // If we don't have a value, we can't do a match,
11897 // but allow it at the lowest weight.
11898 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000011899 return CW_Default;
11900 const Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000011901 // Look at the constraint type.
11902 switch (*constraint) {
11903 default:
John Thompson44ab89e2010-10-29 17:29:13 +000011904 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
11905 case 'R':
11906 case 'q':
11907 case 'Q':
11908 case 'a':
11909 case 'b':
11910 case 'c':
11911 case 'd':
11912 case 'S':
11913 case 'D':
11914 case 'A':
11915 if (CallOperandVal->getType()->isIntegerTy())
11916 weight = CW_SpecificReg;
11917 break;
11918 case 'f':
11919 case 't':
11920 case 'u':
11921 if (type->isFloatingPointTy())
11922 weight = CW_SpecificReg;
11923 break;
11924 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000011925 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000011926 weight = CW_SpecificReg;
11927 break;
11928 case 'x':
11929 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000011930 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000011931 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011932 break;
11933 case 'I':
11934 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
11935 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000011936 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011937 }
11938 break;
John Thompson44ab89e2010-10-29 17:29:13 +000011939 case 'J':
11940 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11941 if (C->getZExtValue() <= 63)
11942 weight = CW_Constant;
11943 }
11944 break;
11945 case 'K':
11946 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11947 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
11948 weight = CW_Constant;
11949 }
11950 break;
11951 case 'L':
11952 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11953 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
11954 weight = CW_Constant;
11955 }
11956 break;
11957 case 'M':
11958 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11959 if (C->getZExtValue() <= 3)
11960 weight = CW_Constant;
11961 }
11962 break;
11963 case 'N':
11964 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11965 if (C->getZExtValue() <= 0xff)
11966 weight = CW_Constant;
11967 }
11968 break;
11969 case 'G':
11970 case 'C':
11971 if (dyn_cast<ConstantFP>(CallOperandVal)) {
11972 weight = CW_Constant;
11973 }
11974 break;
11975 case 'e':
11976 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11977 if ((C->getSExtValue() >= -0x80000000LL) &&
11978 (C->getSExtValue() <= 0x7fffffffLL))
11979 weight = CW_Constant;
11980 }
11981 break;
11982 case 'Z':
11983 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11984 if (C->getZExtValue() <= 0xffffffff)
11985 weight = CW_Constant;
11986 }
11987 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011988 }
11989 return weight;
11990}
11991
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011992/// LowerXConstraint - try to replace an X constraint, which matches anything,
11993/// with another that has more specific requirements based on the type of the
11994/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000011995const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000011996LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000011997 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
11998 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000011999 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012000 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000012001 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012002 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000012003 return "x";
12004 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012005
Chris Lattner5e764232008-04-26 23:02:14 +000012006 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012007}
12008
Chris Lattner48884cd2007-08-25 00:47:38 +000012009/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
12010/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000012011void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000012012 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000012013 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000012014 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000012015 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000012016
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012017 switch (Constraint) {
12018 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000012019 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000012020 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012021 if (C->getZExtValue() <= 31) {
12022 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012023 break;
12024 }
Devang Patel84f7fd22007-03-17 00:13:28 +000012025 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012026 return;
Evan Cheng364091e2008-09-22 23:57:37 +000012027 case 'J':
12028 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012029 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000012030 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12031 break;
12032 }
12033 }
12034 return;
12035 case 'K':
12036 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012037 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000012038 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12039 break;
12040 }
12041 }
12042 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000012043 case 'N':
12044 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012045 if (C->getZExtValue() <= 255) {
12046 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012047 break;
12048 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000012049 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012050 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000012051 case 'e': {
12052 // 32-bit signed value
12053 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012054 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12055 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012056 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012057 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000012058 break;
12059 }
12060 // FIXME gcc accepts some relocatable values here too, but only in certain
12061 // memory models; it's complicated.
12062 }
12063 return;
12064 }
12065 case 'Z': {
12066 // 32-bit unsigned value
12067 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012068 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12069 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012070 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12071 break;
12072 }
12073 }
12074 // FIXME gcc accepts some relocatable values here too, but only in certain
12075 // memory models; it's complicated.
12076 return;
12077 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012078 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012079 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000012080 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012081 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012082 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000012083 break;
12084 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012085
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012086 // In any sort of PIC mode addresses need to be computed at runtime by
12087 // adding in a register or some sort of table lookup. These can't
12088 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000012089 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012090 return;
12091
Chris Lattnerdc43a882007-05-03 16:52:29 +000012092 // If we are in non-pic codegen mode, we allow the address of a global (with
12093 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000012094 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012095 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000012096
Chris Lattner49921962009-05-08 18:23:14 +000012097 // Match either (GA), (GA+C), (GA+C1+C2), etc.
12098 while (1) {
12099 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
12100 Offset += GA->getOffset();
12101 break;
12102 } else if (Op.getOpcode() == ISD::ADD) {
12103 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12104 Offset += C->getZExtValue();
12105 Op = Op.getOperand(0);
12106 continue;
12107 }
12108 } else if (Op.getOpcode() == ISD::SUB) {
12109 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12110 Offset += -C->getZExtValue();
12111 Op = Op.getOperand(0);
12112 continue;
12113 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012114 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012115
Chris Lattner49921962009-05-08 18:23:14 +000012116 // Otherwise, this isn't something we can handle, reject it.
12117 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012118 }
Eric Christopherfd179292009-08-27 18:07:15 +000012119
Dan Gohman46510a72010-04-15 01:51:59 +000012120 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012121 // If we require an extra load to get this address, as in PIC mode, we
12122 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000012123 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
12124 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012125 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000012126
Devang Patel0d881da2010-07-06 22:08:15 +000012127 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
12128 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000012129 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012130 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012131 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012132
Gabor Greifba36cb52008-08-28 21:40:38 +000012133 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000012134 Ops.push_back(Result);
12135 return;
12136 }
Dale Johannesen1784d162010-06-25 21:55:36 +000012137 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012138}
12139
Chris Lattner259e97c2006-01-31 19:43:35 +000012140std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000012141getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012142 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000012143 if (Constraint.size() == 1) {
12144 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000012145 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000012146 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000012147 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
12148 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012149 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012150 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
12151 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
12152 X86::R10D,X86::R11D,X86::R12D,
12153 X86::R13D,X86::R14D,X86::R15D,
12154 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012155 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012156 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
12157 X86::SI, X86::DI, X86::R8W,X86::R9W,
12158 X86::R10W,X86::R11W,X86::R12W,
12159 X86::R13W,X86::R14W,X86::R15W,
12160 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012161 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012162 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
12163 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
12164 X86::R10B,X86::R11B,X86::R12B,
12165 X86::R13B,X86::R14B,X86::R15B,
12166 X86::BPL, X86::SPL, 0);
12167
Owen Anderson825b72b2009-08-11 20:47:22 +000012168 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012169 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
12170 X86::RSI, X86::RDI, X86::R8, X86::R9,
12171 X86::R10, X86::R11, X86::R12,
12172 X86::R13, X86::R14, X86::R15,
12173 X86::RBP, X86::RSP, 0);
12174
12175 break;
12176 }
Eric Christopherfd179292009-08-27 18:07:15 +000012177 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000012178 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012179 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012180 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012181 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012182 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012183 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000012184 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012185 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000012186 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
12187 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000012188 }
12189 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012190
Chris Lattner1efa40f2006-02-22 00:56:39 +000012191 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000012192}
Chris Lattnerf76d1802006-07-31 23:26:50 +000012193
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012194std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000012195X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012196 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000012197 // First, see if this is a constraint that directly corresponds to an LLVM
12198 // register class.
12199 if (Constraint.size() == 1) {
12200 // GCC Constraint Letters
12201 switch (Constraint[0]) {
12202 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012203 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000012204 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012205 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000012206 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012207 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000012208 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012209 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000012210 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000012211 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000012212 case 'R': // LEGACY_REGS
12213 if (VT == MVT::i8)
12214 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
12215 if (VT == MVT::i16)
12216 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
12217 if (VT == MVT::i32 || !Subtarget->is64Bit())
12218 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
12219 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012220 case 'f': // FP Stack registers.
12221 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
12222 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000012223 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012224 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012225 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012226 return std::make_pair(0U, X86::RFP64RegisterClass);
12227 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000012228 case 'y': // MMX_REGS if MMX allowed.
12229 if (!Subtarget->hasMMX()) break;
12230 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012231 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012232 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012233 // FALL THROUGH.
12234 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012235 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012236
Owen Anderson825b72b2009-08-11 20:47:22 +000012237 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000012238 default: break;
12239 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012240 case MVT::f32:
12241 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000012242 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012243 case MVT::f64:
12244 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000012245 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012246 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012247 case MVT::v16i8:
12248 case MVT::v8i16:
12249 case MVT::v4i32:
12250 case MVT::v2i64:
12251 case MVT::v4f32:
12252 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000012253 return std::make_pair(0U, X86::VR128RegisterClass);
12254 }
Chris Lattnerad043e82007-04-09 05:11:28 +000012255 break;
12256 }
12257 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012258
Chris Lattnerf76d1802006-07-31 23:26:50 +000012259 // Use the default implementation in TargetLowering to convert the register
12260 // constraint into a member of a register class.
12261 std::pair<unsigned, const TargetRegisterClass*> Res;
12262 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000012263
12264 // Not found as a standard register?
12265 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012266 // Map st(0) -> st(7) -> ST0
12267 if (Constraint.size() == 7 && Constraint[0] == '{' &&
12268 tolower(Constraint[1]) == 's' &&
12269 tolower(Constraint[2]) == 't' &&
12270 Constraint[3] == '(' &&
12271 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
12272 Constraint[5] == ')' &&
12273 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000012274
Chris Lattner56d77c72009-09-13 22:41:48 +000012275 Res.first = X86::ST0+Constraint[4]-'0';
12276 Res.second = X86::RFP80RegisterClass;
12277 return Res;
12278 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012279
Chris Lattner56d77c72009-09-13 22:41:48 +000012280 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012281 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000012282 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000012283 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012284 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000012285 }
Chris Lattner56d77c72009-09-13 22:41:48 +000012286
12287 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012288 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012289 Res.first = X86::EFLAGS;
12290 Res.second = X86::CCRRegisterClass;
12291 return Res;
12292 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012293
Dale Johannesen330169f2008-11-13 21:52:36 +000012294 // 'A' means EAX + EDX.
12295 if (Constraint == "A") {
12296 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000012297 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012298 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000012299 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000012300 return Res;
12301 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012302
Chris Lattnerf76d1802006-07-31 23:26:50 +000012303 // Otherwise, check to see if this is a register class of the wrong value
12304 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
12305 // turn into {ax},{dx}.
12306 if (Res.second->hasType(VT))
12307 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012308
Chris Lattnerf76d1802006-07-31 23:26:50 +000012309 // All of the single-register GCC register classes map their values onto
12310 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
12311 // really want an 8-bit or 32-bit register, map to the appropriate register
12312 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000012313 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012314 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012315 unsigned DestReg = 0;
12316 switch (Res.first) {
12317 default: break;
12318 case X86::AX: DestReg = X86::AL; break;
12319 case X86::DX: DestReg = X86::DL; break;
12320 case X86::CX: DestReg = X86::CL; break;
12321 case X86::BX: DestReg = X86::BL; break;
12322 }
12323 if (DestReg) {
12324 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012325 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012326 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012327 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012328 unsigned DestReg = 0;
12329 switch (Res.first) {
12330 default: break;
12331 case X86::AX: DestReg = X86::EAX; break;
12332 case X86::DX: DestReg = X86::EDX; break;
12333 case X86::CX: DestReg = X86::ECX; break;
12334 case X86::BX: DestReg = X86::EBX; break;
12335 case X86::SI: DestReg = X86::ESI; break;
12336 case X86::DI: DestReg = X86::EDI; break;
12337 case X86::BP: DestReg = X86::EBP; break;
12338 case X86::SP: DestReg = X86::ESP; break;
12339 }
12340 if (DestReg) {
12341 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012342 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012343 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012344 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012345 unsigned DestReg = 0;
12346 switch (Res.first) {
12347 default: break;
12348 case X86::AX: DestReg = X86::RAX; break;
12349 case X86::DX: DestReg = X86::RDX; break;
12350 case X86::CX: DestReg = X86::RCX; break;
12351 case X86::BX: DestReg = X86::RBX; break;
12352 case X86::SI: DestReg = X86::RSI; break;
12353 case X86::DI: DestReg = X86::RDI; break;
12354 case X86::BP: DestReg = X86::RBP; break;
12355 case X86::SP: DestReg = X86::RSP; break;
12356 }
12357 if (DestReg) {
12358 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012359 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012360 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000012361 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000012362 } else if (Res.second == X86::FR32RegisterClass ||
12363 Res.second == X86::FR64RegisterClass ||
12364 Res.second == X86::VR128RegisterClass) {
12365 // Handle references to XMM physical registers that got mapped into the
12366 // wrong class. This can happen with constraints like {xmm0} where the
12367 // target independent register mapper will just pick the first match it can
12368 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000012369 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012370 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000012371 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012372 Res.second = X86::FR64RegisterClass;
12373 else if (X86::VR128RegisterClass->hasType(VT))
12374 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000012375 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012376
Chris Lattnerf76d1802006-07-31 23:26:50 +000012377 return Res;
12378}