blob: 1a4bb97f6979454d8e0cd9344f2f5db8ee6c8d69 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000048#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Michael J. Spencerec38de22010-10-10 22:04:20 +000064
Eric Christopher62f35a22010-07-05 19:26:33 +000065 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Michael J. Spencerec38de22010-10-10 22:04:20 +000066
Eric Christopher62f35a22010-07-05 19:26:33 +000067 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
Chris Lattnere019ec12010-12-19 20:07:10 +000068 if (is64Bit)
69 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +000071 }
Chris Lattnere019ec12010-12-19 20:07:10 +000072
73 if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
74 if (is64Bit)
75 return new X8664_ELFTargetObjectFile(TM);
76 return new X8632_ELFTargetObjectFile(TM);
77 }
78 if (TM.getSubtarget<X86Subtarget>().isTargetCOFF())
79 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000080 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000081}
82
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000083X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000084 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000085 Subtarget = &TM.getSubtarget<X86Subtarget>();
Nate Begeman2ea8ee72010-12-10 00:26:57 +000086 X86ScalarSSEf64 = Subtarget->hasXMMInt();
87 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +000088 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000089
Anton Korobeynikov2365f512007-07-14 14:06:15 +000090 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000091 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000092
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000093 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +000094 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000095
96 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000097 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000098 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000099 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000100 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000101
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000102 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000103 // Setup Windows compiler runtime calls.
104 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000105 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
106 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000107 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000108 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000109 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000110 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
111 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000112 }
113
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000114 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000115 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000116 setUseUnderscoreSetJmp(false);
117 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000118 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000119 // MS runtime is weird: it exports _setjmp, but longjmp!
120 setUseUnderscoreSetJmp(true);
121 setUseUnderscoreLongJmp(false);
122 } else {
123 setUseUnderscoreSetJmp(true);
124 setUseUnderscoreLongJmp(true);
125 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000126
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000127 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000129 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000133
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000135
Scott Michelfdc40a02009-02-17 22:15:04 +0000136 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000138 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000140 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
142 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000143
144 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
148 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
149 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
150 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000151
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000152 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
153 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
155 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
156 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000157
Evan Cheng25ab6902006-09-08 06:48:29 +0000158 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
160 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000161 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000162 // We have an algorithm for SSE2->double, and we turn this into a
163 // 64-bit FILD followed by conditional FADD for other targets.
164 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000165 // We have an algorithm for SSE2, and we turn this into a 64-bit
166 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000167 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000168 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000169
170 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
171 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
173 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174
Devang Patel6a784892009-06-05 18:48:29 +0000175 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 // SSE has no i16 to fp conversion, only i32
177 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000181 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
183 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000184 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000185 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
187 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000188 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000189
Dale Johannesen73328d12007-09-19 23:55:34 +0000190 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
191 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
193 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000194
Evan Cheng02568ff2006-01-30 22:13:22 +0000195 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
196 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
198 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000200 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000202 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000204 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
206 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000207 }
208
209 // Handle FP_TO_UINT by promoting the destination to a larger signed
210 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
213 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000214
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
217 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000218 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000219 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000220 // Expand FP_TO_UINT into a select.
221 // FIXME: We would like to use a Custom expander here eventually to do
222 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000224 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000225 // With SSE3 we can use fisttpll to convert to a signed i64; without
226 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000228 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229
Chris Lattner399610a2006-12-05 18:22:22 +0000230 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000231 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000232 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
233 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000234 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000235 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000236 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000237 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000238 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000239 }
Chris Lattner21f66852005-12-23 05:15:23 +0000240
Dan Gohmanb00ee212008-02-18 19:34:53 +0000241 // Scalar integer divide and remainder are lowered to use operations that
242 // produce two results, to match the available instructions. This exposes
243 // the two-result form to trivial CSE, which is able to combine x/y and x%y
244 // into a single instruction.
245 //
246 // Scalar integer multiply-high is also lowered to use two-result
247 // operations, to match the available instructions. However, plain multiply
248 // (low) operations are left as Legal, as there are single-result
249 // instructions for this in x86. Using the two-result multiply instructions
250 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000251 for (unsigned i = 0, e = 4; i != e; ++i) {
252 MVT VT = IntVTs[i];
253 setOperationAction(ISD::MULHS, VT, Expand);
254 setOperationAction(ISD::MULHU, VT, Expand);
255 setOperationAction(ISD::SDIV, VT, Expand);
256 setOperationAction(ISD::UDIV, VT, Expand);
257 setOperationAction(ISD::SREM, VT, Expand);
258 setOperationAction(ISD::UREM, VT, Expand);
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000259
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000260 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000261 setOperationAction(ISD::ADDC, VT, Custom);
262 setOperationAction(ISD::ADDE, VT, Custom);
263 setOperationAction(ISD::SUBC, VT, Custom);
264 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000265 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
268 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
269 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
270 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000271 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
276 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f32 , Expand);
278 setOperationAction(ISD::FREM , MVT::f64 , Expand);
279 setOperationAction(ISD::FREM , MVT::f80 , Expand);
280 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000281
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000284 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
285 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
287 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000288 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Benjamin Kramer1292c222010-12-04 20:32:23 +0000293 if (Subtarget->hasPOPCNT()) {
294 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
295 } else {
296 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
297 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
298 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
299 if (Subtarget->is64Bit())
300 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
301 }
302
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
304 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000305
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000308 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000309 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000310 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
312 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000316 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
318 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
319 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
320 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
323 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000326
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000327 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
329 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
330 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
331 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000332 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
334 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000335 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
338 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
339 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
340 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000341 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000342 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000343 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000352
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000353 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000355
Eric Christopher9a9d2752010-07-22 02:48:34 +0000356 // We may not have a libcall for MEMBARRIER so we should lower this.
357 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000358
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000359 // On X86 and X86-64, atomic operations are lowered to locked instructions.
360 // Locked instructions, in turn, have implicit fence semantics (all memory
361 // operations are flushed before issuing the locked instruction, and they
362 // are not buffered), so we can fold away the common pattern of
363 // fence-atomic-fence.
364 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000367 for (unsigned i = 0, e = 4; i != e; ++i) {
368 MVT VT = IntVTs[i];
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
371 }
372
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000373 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000381 }
382
Evan Cheng3c992d22006-03-07 02:02:57 +0000383 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000384 if (!Subtarget->isTargetDarwin() &&
385 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000386 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000388 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000389
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
391 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
392 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
393 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000394 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 setExceptionPointerRegister(X86::RAX);
396 setExceptionSelectorRegister(X86::RDX);
397 } else {
398 setExceptionPointerRegister(X86::EAX);
399 setExceptionSelectorRegister(X86::EDX);
400 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000403
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000405
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000407
Nate Begemanacc398c2006-01-25 18:21:52 +0000408 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VASTART , MVT::Other, Custom);
410 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::VAARG , MVT::Other, Custom);
413 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000414 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::VAARG , MVT::Other, Expand);
416 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000417 }
Evan Chengae642192007-03-02 23:16:35 +0000418
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
420 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000421 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000423 if (Subtarget->isTargetCygMing() || Subtarget->isTargetWindows())
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000425 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000427
Evan Chengc7ce29b2009-02-13 22:36:38 +0000428 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000429 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
432 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000433
Evan Cheng223547a2006-01-31 22:28:30 +0000434 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::FABS , MVT::f64, Custom);
436 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000437
438 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FNEG , MVT::f64, Custom);
440 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
Evan Cheng68c47cb2007-01-05 07:55:56 +0000442 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
444 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000445
Evan Chengd25e9e82006-02-02 00:28:23 +0000446 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FSIN , MVT::f64, Expand);
448 setOperationAction(ISD::FCOS , MVT::f64, Expand);
449 setOperationAction(ISD::FSIN , MVT::f32, Expand);
450 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000451
Chris Lattnera54aa942006-01-29 06:26:08 +0000452 // Expand FP immediates into loads from the stack, except for the special
453 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454 addLegalFPImmediate(APFloat(+0.0)); // xorpd
455 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000456 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457 // Use SSE for f32, x87 for f64.
458 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
460 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
462 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464
465 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469
470 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
472 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FSIN , MVT::f32, Expand);
476 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
Nate Begemane1795842008-02-14 08:57:00 +0000478 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 addLegalFPImmediate(APFloat(+0.0f)); // xorps
480 addLegalFPImmediate(APFloat(+0.0)); // FLD0
481 addLegalFPImmediate(APFloat(+1.0)); // FLD1
482 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
483 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
484
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000485 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
487 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000488 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000489 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000490 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000491 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
493 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000494
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
496 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
497 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000499
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000500 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
502 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000503 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000504 addLegalFPImmediate(APFloat(+0.0)); // FLD0
505 addLegalFPImmediate(APFloat(+1.0)); // FLD1
506 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
507 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000508 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000512 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000513
Dale Johannesen59a58732007-08-05 18:49:15 +0000514 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000515 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
517 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
518 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000519 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000520 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000521 addLegalFPImmediate(TmpFlt); // FLD0
522 TmpFlt.changeSign();
523 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000524
525 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000526 APFloat TmpFlt2(+1.0);
527 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
528 &ignored);
529 addLegalFPImmediate(TmpFlt2); // FLD1
530 TmpFlt2.changeSign();
531 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
532 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000533
Evan Chengc7ce29b2009-02-13 22:36:38 +0000534 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
536 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000537 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000538 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000539
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000540 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
542 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
543 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000544
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::FLOG, MVT::f80, Expand);
546 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
547 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
548 setOperationAction(ISD::FEXP, MVT::f80, Expand);
549 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000550
Mon P Wangf007a8b2008-11-06 05:31:54 +0000551 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000552 // (for widening) or expand (for scalarization). Then we will selectively
553 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
555 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
556 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
571 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
572 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000604 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000605 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
610 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
611 setTruncStoreAction((MVT::SimpleValueType)VT,
612 (MVT::SimpleValueType)InnerVT, Expand);
613 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
614 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
615 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000616 }
617
Evan Chengc7ce29b2009-02-13 22:36:38 +0000618 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
619 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000620 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000621 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000622 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000623 }
624
Dale Johannesen0488fb62010-09-30 23:57:10 +0000625 // MMX-sized vectors (other than x86mmx) are expected to be expanded
626 // into smaller operations.
627 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
628 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
629 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
630 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
631 setOperationAction(ISD::AND, MVT::v8i8, Expand);
632 setOperationAction(ISD::AND, MVT::v4i16, Expand);
633 setOperationAction(ISD::AND, MVT::v2i32, Expand);
634 setOperationAction(ISD::AND, MVT::v1i64, Expand);
635 setOperationAction(ISD::OR, MVT::v8i8, Expand);
636 setOperationAction(ISD::OR, MVT::v4i16, Expand);
637 setOperationAction(ISD::OR, MVT::v2i32, Expand);
638 setOperationAction(ISD::OR, MVT::v1i64, Expand);
639 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
640 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
641 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
642 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
643 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
644 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
645 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
646 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
647 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
648 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
649 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
650 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
651 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000652 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
653 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
654 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
655 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000656
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000657 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000659
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
661 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
662 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
663 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
664 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
665 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
666 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
668 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
669 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
670 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
671 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000672 }
673
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000674 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000676
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000677 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
678 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
680 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
681 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
682 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000683
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
685 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
686 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
687 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
688 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
689 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
690 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
691 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
692 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
693 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
694 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
695 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
696 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
697 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
698 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
699 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
704 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
707 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
708 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
709 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
710 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000711
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000712 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
713 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
714 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
715 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
716 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
717
Evan Cheng2c3ae372006-04-12 21:21:57 +0000718 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
720 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000721 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000722 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000723 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000724 // Do not attempt to custom lower non-128-bit vectors
725 if (!VT.is128BitVector())
726 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::BUILD_VECTOR,
728 VT.getSimpleVT().SimpleTy, Custom);
729 setOperationAction(ISD::VECTOR_SHUFFLE,
730 VT.getSimpleVT().SimpleTy, Custom);
731 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
732 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000733 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000734
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
736 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
737 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
738 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
740 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000741
Nate Begemancdd1eec2008-02-12 22:51:28 +0000742 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
744 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000745 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000747 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
749 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000750 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000751
752 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000753 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000754 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000755
Owen Andersond6662ad2009-08-10 20:46:15 +0000756 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000758 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000759 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000760 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000762 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000763 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000764 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000766 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000769
Evan Cheng2c3ae372006-04-12 21:21:57 +0000770 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
772 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
773 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
774 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000775
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
777 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000778 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000779
Nate Begeman14d12ca2008-02-11 04:19:36 +0000780 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000781 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
782 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
783 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
784 setOperationAction(ISD::FRINT, MVT::f32, Legal);
785 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
786 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
787 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
788 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
789 setOperationAction(ISD::FRINT, MVT::f64, Legal);
790 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
791
Nate Begeman14d12ca2008-02-11 04:19:36 +0000792 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000794
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000795 // Can turn SHL into an integer multiply.
796 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000797 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000798
Nate Begeman14d12ca2008-02-11 04:19:36 +0000799 // i8 and i16 vectors are custom , because the source register and source
800 // source memory operand types are not the same width. f32 vectors are
801 // custom since the immediate controlling the insert encodes additional
802 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
804 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
806 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000807
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
809 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
810 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
811 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000812
813 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
815 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000816 }
817 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000818
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000819 if (Subtarget->hasSSE42())
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
David Greene9b9838d2009-06-29 16:47:10 +0000822 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
824 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
825 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
826 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000827 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000828
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
830 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
831 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
832 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
833 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
834 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
835 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
836 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
837 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
838 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000839 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
841 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
842 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
843 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000844
845 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
847 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
848 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
849 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
850 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
851 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
852 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
853 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
854 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
855 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
856 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
857 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
858 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
859 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000860
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
862 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
863 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
864 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
867 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
868 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000871
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
873 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
874 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
875 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
876 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
877 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000878
879#if 0
880 // Not sure we want to do this since there are no 256-bit integer
881 // operations in AVX
882
883 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
884 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
886 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000887
888 // Do not attempt to custom lower non-power-of-2 vectors
889 if (!isPowerOf2_32(VT.getVectorNumElements()))
890 continue;
891
892 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
893 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
895 }
896
897 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
899 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000900 }
David Greene9b9838d2009-06-29 16:47:10 +0000901#endif
902
903#if 0
904 // Not sure we want to do this since there are no 256-bit integer
905 // operations in AVX
906
907 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
908 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
910 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000911
912 if (!VT.is256BitVector()) {
913 continue;
914 }
915 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000917 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000919 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000921 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000923 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000925 }
926
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000928#endif
929 }
930
Evan Cheng6be2c582006-04-05 23:38:46 +0000931 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000933
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000934
Eli Friedman962f5492010-06-02 19:35:46 +0000935 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
936 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000937 //
Eli Friedman962f5492010-06-02 19:35:46 +0000938 // FIXME: We really should do custom legalization for addition and
939 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
940 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000941 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
942 // Add/Sub/Mul with overflow operations are custom lowered.
943 MVT VT = IntVTs[i];
944 setOperationAction(ISD::SADDO, VT, Custom);
945 setOperationAction(ISD::UADDO, VT, Custom);
946 setOperationAction(ISD::SSUBO, VT, Custom);
947 setOperationAction(ISD::USUBO, VT, Custom);
948 setOperationAction(ISD::SMULO, VT, Custom);
949 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +0000950 }
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000951
952 // There are no 8-bit 3-address imul/mul instructions
953 setOperationAction(ISD::SMULO, MVT::i8, Expand);
954 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000955
Evan Chengd54f2d52009-03-31 19:38:51 +0000956 if (!Subtarget->is64Bit()) {
957 // These libcalls are not available in 32-bit.
958 setLibcallName(RTLIB::SHL_I128, 0);
959 setLibcallName(RTLIB::SRL_I128, 0);
960 setLibcallName(RTLIB::SRA_I128, 0);
961 }
962
Evan Cheng206ee9d2006-07-07 08:33:52 +0000963 // We have target-specific dag combine patterns for the following nodes:
964 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000965 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000966 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000967 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000968 setTargetDAGCombine(ISD::SHL);
969 setTargetDAGCombine(ISD::SRA);
970 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000971 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +0000972 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +0000973 setTargetDAGCombine(ISD::ADD);
974 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +0000975 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +0000976 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000977 if (Subtarget->is64Bit())
978 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000979
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000980 computeRegisterProperties();
981
Evan Cheng05219282011-01-06 06:52:41 +0000982 // On Darwin, -Os means optimize for size without hurting performance,
983 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +0000984 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +0000985 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +0000986 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +0000987 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
988 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
989 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +0000990 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000991 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000992}
993
Scott Michel5b8f82e2008-03-10 15:42:14 +0000994
Owen Anderson825b72b2009-08-11 20:47:22 +0000995MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
996 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000997}
998
999
Evan Cheng29286502008-01-23 23:17:41 +00001000/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1001/// the desired ByVal argument alignment.
1002static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1003 if (MaxAlign == 16)
1004 return;
1005 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1006 if (VTy->getBitWidth() == 128)
1007 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001008 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1009 unsigned EltAlign = 0;
1010 getMaxByValAlign(ATy->getElementType(), EltAlign);
1011 if (EltAlign > MaxAlign)
1012 MaxAlign = EltAlign;
1013 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1014 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1015 unsigned EltAlign = 0;
1016 getMaxByValAlign(STy->getElementType(i), EltAlign);
1017 if (EltAlign > MaxAlign)
1018 MaxAlign = EltAlign;
1019 if (MaxAlign == 16)
1020 break;
1021 }
1022 }
1023 return;
1024}
1025
1026/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1027/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001028/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1029/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001030unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001031 if (Subtarget->is64Bit()) {
1032 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001033 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001034 if (TyAlign > 8)
1035 return TyAlign;
1036 return 8;
1037 }
1038
Evan Cheng29286502008-01-23 23:17:41 +00001039 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001040 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001041 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001042 return Align;
1043}
Chris Lattner2b02a442007-02-25 08:29:00 +00001044
Evan Chengf0df0312008-05-15 08:39:06 +00001045/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001046/// and store operations as a result of memset, memcpy, and memmove
1047/// lowering. If DstAlign is zero that means it's safe to destination
1048/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1049/// means there isn't a need to check it against alignment requirement,
1050/// probably because the source does not need to be loaded. If
1051/// 'NonScalarIntSafe' is true, that means it's safe to return a
1052/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1053/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1054/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001055/// It returns EVT::Other if the type should be determined using generic
1056/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001057EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001058X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1059 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001060 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001061 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001062 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001063 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1064 // linux. This is because the stack realignment code can't handle certain
1065 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001066 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001067 if (NonScalarIntSafe &&
1068 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001069 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001070 (Subtarget->isUnalignedMemAccessFast() ||
1071 ((DstAlign == 0 || DstAlign >= 16) &&
1072 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001073 Subtarget->getStackAlignment() >= 16) {
1074 if (Subtarget->hasSSE2())
1075 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001076 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001077 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001078 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001079 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001080 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001081 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001082 // Do not use f64 to lower memcpy if source is string constant. It's
1083 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001084 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001085 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001086 }
Evan Chengf0df0312008-05-15 08:39:06 +00001087 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 return MVT::i64;
1089 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001090}
1091
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001092/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1093/// current function. The returned value is a member of the
1094/// MachineJumpTableInfo::JTEntryKind enum.
1095unsigned X86TargetLowering::getJumpTableEncoding() const {
1096 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1097 // symbol.
1098 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1099 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001100 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001101
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001102 // Otherwise, use the normal jump table encoding heuristics.
1103 return TargetLowering::getJumpTableEncoding();
1104}
1105
Chris Lattnerc64daab2010-01-26 05:02:42 +00001106const MCExpr *
1107X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1108 const MachineBasicBlock *MBB,
1109 unsigned uid,MCContext &Ctx) const{
1110 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1111 Subtarget->isPICStyleGOT());
1112 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1113 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001114 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1115 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001116}
1117
Evan Chengcc415862007-11-09 01:32:10 +00001118/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1119/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001120SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001121 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001122 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001123 // This doesn't have DebugLoc associated with it, but is not really the
1124 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001125 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001126 return Table;
1127}
1128
Chris Lattner589c6f62010-01-26 06:28:43 +00001129/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1130/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1131/// MCExpr.
1132const MCExpr *X86TargetLowering::
1133getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1134 MCContext &Ctx) const {
1135 // X86-64 uses RIP relative addressing based on the jump table label.
1136 if (Subtarget->isPICStyleRIPRel())
1137 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1138
1139 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001140 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001141}
1142
Bill Wendlingb4202b82009-07-01 18:50:55 +00001143/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001144unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001145 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001146}
1147
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001148// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001149std::pair<const TargetRegisterClass*, uint8_t>
1150X86TargetLowering::findRepresentativeClass(EVT VT) const{
1151 const TargetRegisterClass *RRC = 0;
1152 uint8_t Cost = 1;
1153 switch (VT.getSimpleVT().SimpleTy) {
1154 default:
1155 return TargetLowering::findRepresentativeClass(VT);
1156 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1157 RRC = (Subtarget->is64Bit()
1158 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1159 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001160 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001161 RRC = X86::VR64RegisterClass;
1162 break;
1163 case MVT::f32: case MVT::f64:
1164 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1165 case MVT::v4f32: case MVT::v2f64:
1166 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1167 case MVT::v4f64:
1168 RRC = X86::VR128RegisterClass;
1169 break;
1170 }
1171 return std::make_pair(RRC, Cost);
1172}
1173
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001174// FIXME: Why this routine is here? Move to RegInfo!
Evan Cheng70017e42010-07-24 00:39:05 +00001175unsigned
1176X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1177 MachineFunction &MF) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001178 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +00001179
1180 unsigned FPDiff = TFI->hasFP(MF) ? 1 : 0;
Evan Cheng70017e42010-07-24 00:39:05 +00001181 switch (RC->getID()) {
1182 default:
1183 return 0;
1184 case X86::GR32RegClassID:
1185 return 4 - FPDiff;
1186 case X86::GR64RegClassID:
1187 return 8 - FPDiff;
1188 case X86::VR128RegClassID:
1189 return Subtarget->is64Bit() ? 10 : 4;
1190 case X86::VR64RegClassID:
1191 return 4;
1192 }
1193}
1194
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001195bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1196 unsigned &Offset) const {
1197 if (!Subtarget->isTargetLinux())
1198 return false;
1199
1200 if (Subtarget->is64Bit()) {
1201 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1202 Offset = 0x28;
1203 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1204 AddressSpace = 256;
1205 else
1206 AddressSpace = 257;
1207 } else {
1208 // %gs:0x14 on i386
1209 Offset = 0x14;
1210 AddressSpace = 256;
1211 }
1212 return true;
1213}
1214
1215
Chris Lattner2b02a442007-02-25 08:29:00 +00001216//===----------------------------------------------------------------------===//
1217// Return Value Calling Convention Implementation
1218//===----------------------------------------------------------------------===//
1219
Chris Lattner59ed56b2007-02-28 04:55:35 +00001220#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001221
Michael J. Spencerec38de22010-10-10 22:04:20 +00001222bool
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001223X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001224 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001225 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001226 SmallVector<CCValAssign, 16> RVLocs;
1227 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001228 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001229 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001230}
1231
Dan Gohman98ca4f22009-08-05 01:29:28 +00001232SDValue
1233X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001234 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001235 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001236 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001237 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001238 MachineFunction &MF = DAG.getMachineFunction();
1239 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001240
Chris Lattner9774c912007-02-27 05:28:59 +00001241 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001242 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1243 RVLocs, *DAG.getContext());
1244 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001245
Evan Chengdcea1632010-02-04 02:40:39 +00001246 // Add the regs to the liveout set for the function.
1247 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1248 for (unsigned i = 0; i != RVLocs.size(); ++i)
1249 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1250 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001251
Dan Gohman475871a2008-07-27 21:46:04 +00001252 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001253
Dan Gohman475871a2008-07-27 21:46:04 +00001254 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001255 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1256 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001257 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1258 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001259
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001260 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001261 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1262 CCValAssign &VA = RVLocs[i];
1263 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001264 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001265 EVT ValVT = ValToCopy.getValueType();
1266
Dale Johannesenc4510512010-09-24 19:05:48 +00001267 // If this is x86-64, and we disabled SSE, we can't return FP values,
1268 // or SSE or MMX vectors.
1269 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1270 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001271 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001272 report_fatal_error("SSE register return with SSE disabled");
1273 }
1274 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1275 // llvm-gcc has never done it right and no one has noticed, so this
1276 // should be OK for now.
1277 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001278 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001279 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001280
Chris Lattner447ff682008-03-11 03:23:40 +00001281 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1282 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001283 if (VA.getLocReg() == X86::ST0 ||
1284 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001285 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1286 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001287 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001288 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001289 RetOps.push_back(ValToCopy);
1290 // Don't emit a copytoreg.
1291 continue;
1292 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001293
Evan Cheng242b38b2009-02-23 09:03:22 +00001294 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1295 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001296 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001297 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001298 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001299 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001300 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1301 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001302 // If we don't have SSE2 available, convert to v4f32 so the generated
1303 // register is legal.
1304 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001305 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001306 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001307 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001308 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001309
Dale Johannesendd64c412009-02-04 00:33:20 +00001310 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001311 Flag = Chain.getValue(1);
1312 }
Dan Gohman61a92132008-04-21 23:59:07 +00001313
1314 // The x86-64 ABI for returning structs by value requires that we copy
1315 // the sret argument into %rax for the return. We saved the argument into
1316 // a virtual register in the entry block, so now we copy the value out
1317 // and into %rax.
1318 if (Subtarget->is64Bit() &&
1319 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1320 MachineFunction &MF = DAG.getMachineFunction();
1321 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1322 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001323 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001324 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001325 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001326
Dale Johannesendd64c412009-02-04 00:33:20 +00001327 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001328 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001329
1330 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001331 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001332 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001333
Chris Lattner447ff682008-03-11 03:23:40 +00001334 RetOps[0] = Chain; // Update chain.
1335
1336 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001337 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001338 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001339
1340 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001341 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001342}
1343
Evan Cheng3d2125c2010-11-30 23:55:39 +00001344bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1345 if (N->getNumValues() != 1)
1346 return false;
1347 if (!N->hasNUsesOfValue(1, 0))
1348 return false;
1349
1350 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001351 if (Copy->getOpcode() != ISD::CopyToReg &&
1352 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001353 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001354
1355 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001356 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001357 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001358 if (UI->getOpcode() != X86ISD::RET_FLAG)
1359 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001360 HasRet = true;
1361 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001362
Evan Cheng1bf891a2010-12-01 22:59:46 +00001363 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001364}
1365
Dan Gohman98ca4f22009-08-05 01:29:28 +00001366/// LowerCallResult - Lower the result values of a call into the
1367/// appropriate copies out of appropriate physical registers.
1368///
1369SDValue
1370X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001371 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001372 const SmallVectorImpl<ISD::InputArg> &Ins,
1373 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001374 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001375
Chris Lattnere32bbf62007-02-28 07:09:55 +00001376 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001377 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001378 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001380 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001381 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001382
Chris Lattner3085e152007-02-25 08:59:22 +00001383 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001384 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001385 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001386 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001387
Torok Edwin3f142c32009-02-01 18:15:56 +00001388 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001389 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001390 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001391 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001392 }
1393
Evan Cheng79fb3b42009-02-20 20:43:02 +00001394 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001395
1396 // If this is a call to a function that returns an fp value on the floating
1397 // point stack, we must guarantee the the value is popped from the stack, so
1398 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1399 // if the return value is not used. We use the FpGET_ST0 instructions
1400 // instead.
1401 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1402 // If we prefer to use the value in xmm registers, copy it out as f80 and
1403 // use a truncate to move it from fp stack reg to xmm reg.
1404 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1405 bool isST0 = VA.getLocReg() == X86::ST0;
1406 unsigned Opc = 0;
1407 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1408 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1409 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1410 SDValue Ops[] = { Chain, InFlag };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001411 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Glue,
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001412 Ops, 2), 1);
1413 Val = Chain.getValue(0);
1414
1415 // Round the f80 to the right size, which also moves it to the appropriate
1416 // xmm register.
1417 if (CopyVT != VA.getValVT())
1418 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1419 // This truncation won't change the value.
1420 DAG.getIntPtrConstant(1));
1421 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001422 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1423 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1424 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001426 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001427 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1428 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001429 } else {
1430 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001431 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001432 Val = Chain.getValue(0);
1433 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001434 Val = DAG.getNode(ISD::BITCAST, dl, CopyVT, Val);
Evan Cheng79fb3b42009-02-20 20:43:02 +00001435 } else {
1436 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1437 CopyVT, InFlag).getValue(1);
1438 Val = Chain.getValue(0);
1439 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001440 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001441 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001442 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001443
Dan Gohman98ca4f22009-08-05 01:29:28 +00001444 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001445}
1446
1447
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001448//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001449// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001450//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001451// StdCall calling convention seems to be standard for many Windows' API
1452// routines and around. It differs from C calling convention just a little:
1453// callee should clean up the stack, not caller. Symbols should be also
1454// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001455// For info on fast calling convention see Fast Calling Convention (tail call)
1456// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001457
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001459/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1461 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001462 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001463
Dan Gohman98ca4f22009-08-05 01:29:28 +00001464 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001465}
1466
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001467/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001468/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469static bool
1470ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1471 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001472 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001473
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001475}
1476
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001477/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1478/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001479/// the specific parameter attribute. The copy will be passed as a byval
1480/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001481static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001482CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001483 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1484 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001485 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001486
Dale Johannesendd64c412009-02-04 00:33:20 +00001487 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001488 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001489 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001490}
1491
Chris Lattner29689432010-03-11 00:22:57 +00001492/// IsTailCallConvention - Return true if the calling convention is one that
1493/// supports tail call optimization.
1494static bool IsTailCallConvention(CallingConv::ID CC) {
1495 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1496}
1497
Evan Cheng0c439eb2010-01-27 00:07:07 +00001498/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1499/// a tailcall target by changing its ABI.
1500static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001501 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001502}
1503
Dan Gohman98ca4f22009-08-05 01:29:28 +00001504SDValue
1505X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001506 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001507 const SmallVectorImpl<ISD::InputArg> &Ins,
1508 DebugLoc dl, SelectionDAG &DAG,
1509 const CCValAssign &VA,
1510 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001511 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001512 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001514 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001515 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001516 EVT ValVT;
1517
1518 // If value is passed by pointer we have address passed instead of the value
1519 // itself.
1520 if (VA.getLocInfo() == CCValAssign::Indirect)
1521 ValVT = VA.getLocVT();
1522 else
1523 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001524
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001525 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001526 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001527 // In case of tail call optimization mark all arguments mutable. Since they
1528 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001529 if (Flags.isByVal()) {
1530 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001531 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001532 return DAG.getFrameIndex(FI, getPointerTy());
1533 } else {
1534 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001535 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001536 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1537 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001538 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001539 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001540 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001541}
1542
Dan Gohman475871a2008-07-27 21:46:04 +00001543SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001544X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001545 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 bool isVarArg,
1547 const SmallVectorImpl<ISD::InputArg> &Ins,
1548 DebugLoc dl,
1549 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001550 SmallVectorImpl<SDValue> &InVals)
1551 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001552 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001553 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001554
Gordon Henriksen86737662008-01-05 16:56:59 +00001555 const Function* Fn = MF.getFunction();
1556 if (Fn->hasExternalLinkage() &&
1557 Subtarget->isTargetCygMing() &&
1558 Fn->getName() == "main")
1559 FuncInfo->setForceFramePointer(true);
1560
Evan Cheng1bc78042006-04-26 01:20:17 +00001561 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001562 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001563 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001564
Chris Lattner29689432010-03-11 00:22:57 +00001565 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1566 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001567
Chris Lattner638402b2007-02-28 07:00:42 +00001568 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001569 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001570 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1571 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001572 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001573
Chris Lattnerf39f7712007-02-28 05:46:49 +00001574 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001575 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001576 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1577 CCValAssign &VA = ArgLocs[i];
1578 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1579 // places.
1580 assert(VA.getValNo() != LastVal &&
1581 "Don't support value assigned to multiple locs yet");
1582 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001583
Chris Lattnerf39f7712007-02-28 05:46:49 +00001584 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001585 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001586 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001588 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001590 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001592 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001594 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001595 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1596 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001597 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001598 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001599 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001600 RC = X86::VR64RegisterClass;
1601 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001602 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001603
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001604 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001605 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001606
Chris Lattnerf39f7712007-02-28 05:46:49 +00001607 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1608 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1609 // right size.
1610 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001611 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001612 DAG.getValueType(VA.getValVT()));
1613 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001614 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001615 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001616 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001617 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001618
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001619 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001620 // Handle MMX values passed in XMM regs.
1621 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001622 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1623 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001624 } else
1625 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001626 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001627 } else {
1628 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001630 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001631
1632 // If value is passed via pointer - do a load.
1633 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001634 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1635 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001636
Dan Gohman98ca4f22009-08-05 01:29:28 +00001637 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001638 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001639
Dan Gohman61a92132008-04-21 23:59:07 +00001640 // The x86-64 ABI for returning structs by value requires that we copy
1641 // the sret argument into %rax for the return. Save the argument into
1642 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001643 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001644 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1645 unsigned Reg = FuncInfo->getSRetReturnReg();
1646 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001647 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001648 FuncInfo->setSRetReturnReg(Reg);
1649 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001650 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001651 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001652 }
1653
Chris Lattnerf39f7712007-02-28 05:46:49 +00001654 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001655 // Align stack specially for tail calls.
1656 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001657 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001658
Evan Cheng1bc78042006-04-26 01:20:17 +00001659 // If the function takes variable number of arguments, make a frame index for
1660 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001661 if (isVarArg) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001662 if (!IsWin64 && (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1663 CallConv != CallingConv::X86_ThisCall))) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001664 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001665 }
1666 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001667 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1668
1669 // FIXME: We should really autogenerate these arrays
1670 static const unsigned GPR64ArgRegsWin64[] = {
1671 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001673 static const unsigned GPR64ArgRegs64Bit[] = {
1674 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1675 };
1676 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1678 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1679 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001680 const unsigned *GPR64ArgRegs;
1681 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001682
1683 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001684 // The XMM registers which might contain var arg parameters are shadowed
1685 // in their paired GPR. So we only need to save the GPR to their home
1686 // slots.
1687 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001688 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001689 } else {
1690 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1691 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001692
1693 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001694 }
1695 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1696 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001697
Devang Patel578efa92009-06-05 21:57:13 +00001698 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001699 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001700 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001701 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001702 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001703 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001704 // Kernel mode asks for SSE to be disabled, so don't push them
1705 // on the stack.
1706 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001707
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001708 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001709 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001710 // Get to the caller-allocated home save location. Add 8 to account
1711 // for the return address.
1712 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001713 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001714 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001715 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
1716 } else {
1717 // For X86-64, if there are vararg parameters that are passed via
1718 // registers, then we must store them to their spots on the stack so they
1719 // may be loaded by deferencing the result of va_next.
1720 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1721 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1722 FuncInfo->setRegSaveFrameIndex(
1723 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001724 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001725 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001726
Gordon Henriksen86737662008-01-05 16:56:59 +00001727 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001728 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001729 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1730 getPointerTy());
1731 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001732 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001733 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1734 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001735 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1736 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001737 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001738 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001739 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001740 MachinePointerInfo::getFixedStack(
1741 FuncInfo->getRegSaveFrameIndex(), Offset),
1742 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001743 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001744 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001745 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001746
Dan Gohmanface41a2009-08-16 21:24:25 +00001747 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1748 // Now store the XMM (fp + vector) parameter registers.
1749 SmallVector<SDValue, 11> SaveXMMOps;
1750 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001751
Dan Gohmanface41a2009-08-16 21:24:25 +00001752 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1753 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1754 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001755
Dan Gohman1e93df62010-04-17 14:41:14 +00001756 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1757 FuncInfo->getRegSaveFrameIndex()));
1758 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1759 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001760
Dan Gohmanface41a2009-08-16 21:24:25 +00001761 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001762 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Dan Gohmanface41a2009-08-16 21:24:25 +00001763 X86::VR128RegisterClass);
1764 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1765 SaveXMMOps.push_back(Val);
1766 }
1767 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1768 MVT::Other,
1769 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001770 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001771
1772 if (!MemOps.empty())
1773 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1774 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001775 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001776 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001777
Gordon Henriksen86737662008-01-05 16:56:59 +00001778 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001779 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001780 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001781 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001782 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001783 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001784 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001785 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001786 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001787
Gordon Henriksen86737662008-01-05 16:56:59 +00001788 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001789 // RegSaveFrameIndex is X86-64 only.
1790 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001791 if (CallConv == CallingConv::X86_FastCall ||
1792 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001793 // fastcc functions can't have varargs.
1794 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001795 }
Evan Cheng25caf632006-05-23 21:06:34 +00001796
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001798}
1799
Dan Gohman475871a2008-07-27 21:46:04 +00001800SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1802 SDValue StackPtr, SDValue Arg,
1803 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001804 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001805 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001806 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1807 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001808 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001809 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001810 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001811 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001812
1813 return DAG.getStore(Chain, dl, Arg, PtrOff,
1814 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001815 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001816}
1817
Bill Wendling64e87322009-01-16 19:25:27 +00001818/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001819/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001820SDValue
1821X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001822 SDValue &OutRetAddr, SDValue Chain,
1823 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001824 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001825 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001826 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001827 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001828
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001829 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001830 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1831 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001832 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001833}
1834
1835/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1836/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001837static SDValue
1838EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001839 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001840 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001841 // Store the return address to the appropriate stack slot.
1842 if (!FPDiff) return Chain;
1843 // Calculate the new stack slot for the return address.
1844 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001845 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001846 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001848 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001849 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001850 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001851 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001852 return Chain;
1853}
1854
Dan Gohman98ca4f22009-08-05 01:29:28 +00001855SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001856X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001857 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001858 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001859 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001860 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001861 const SmallVectorImpl<ISD::InputArg> &Ins,
1862 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001863 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 MachineFunction &MF = DAG.getMachineFunction();
1865 bool Is64Bit = Subtarget->is64Bit();
1866 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001867 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001868
Evan Cheng5f941932010-02-05 02:21:12 +00001869 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001870 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001871 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1872 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001873 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001874
1875 // Sibcalls are automatically detected tailcalls which do not require
1876 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001877 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001878 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001879
1880 if (isTailCall)
1881 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001882 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001883
Chris Lattner29689432010-03-11 00:22:57 +00001884 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1885 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001886
Chris Lattner638402b2007-02-28 07:00:42 +00001887 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001888 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001889 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1890 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001891 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001892
Chris Lattner423c5f42007-02-28 05:31:48 +00001893 // Get a count of how many bytes are to be pushed on the stack.
1894 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001895 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001896 // This is a sibcall. The memory operands are available in caller's
1897 // own caller's stack.
1898 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001899 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001900 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001901
Gordon Henriksen86737662008-01-05 16:56:59 +00001902 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001903 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001904 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001905 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001906 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1907 FPDiff = NumBytesCallerPushed - NumBytes;
1908
1909 // Set the delta of movement of the returnaddr stackslot.
1910 // But only set if delta is greater than previous delta.
1911 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1912 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1913 }
1914
Evan Chengf22f9b32010-02-06 03:28:46 +00001915 if (!IsSibcall)
1916 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001917
Dan Gohman475871a2008-07-27 21:46:04 +00001918 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001919 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001920 if (isTailCall && FPDiff)
1921 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1922 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001923
Dan Gohman475871a2008-07-27 21:46:04 +00001924 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1925 SmallVector<SDValue, 8> MemOpChains;
1926 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001927
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001928 // Walk the register/memloc assignments, inserting copies/loads. In the case
1929 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001930 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1931 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001932 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001933 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001934 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001935 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001936
Chris Lattner423c5f42007-02-28 05:31:48 +00001937 // Promote the value if needed.
1938 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001939 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001940 case CCValAssign::Full: break;
1941 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001942 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001943 break;
1944 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001945 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001946 break;
1947 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001948 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1949 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001950 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1952 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001953 } else
1954 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1955 break;
1956 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001957 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001958 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001959 case CCValAssign::Indirect: {
1960 // Store the argument.
1961 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001962 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001963 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00001964 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001965 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001966 Arg = SpillSlot;
1967 break;
1968 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001969 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001970
Chris Lattner423c5f42007-02-28 05:31:48 +00001971 if (VA.isRegLoc()) {
1972 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001973 if (isVarArg && Subtarget->isTargetWin64()) {
1974 // Win64 ABI requires argument XMM reg to be copied to the corresponding
1975 // shadow reg if callee is a varargs function.
1976 unsigned ShadowReg = 0;
1977 switch (VA.getLocReg()) {
1978 case X86::XMM0: ShadowReg = X86::RCX; break;
1979 case X86::XMM1: ShadowReg = X86::RDX; break;
1980 case X86::XMM2: ShadowReg = X86::R8; break;
1981 case X86::XMM3: ShadowReg = X86::R9; break;
1982 }
1983 if (ShadowReg)
1984 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
1985 }
Evan Chengf22f9b32010-02-06 03:28:46 +00001986 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001987 assert(VA.isMemLoc());
1988 if (StackPtr.getNode() == 0)
1989 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1990 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1991 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001992 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001993 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001994
Evan Cheng32fe1032006-05-25 00:59:30 +00001995 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001997 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001998
Evan Cheng347d5f72006-04-28 21:29:37 +00001999 // Build a sequence of copy-to-reg nodes chained together with token chain
2000 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002001 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002002 // Tail call byval lowering might overwrite argument registers so in case of
2003 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002004 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002005 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002006 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002007 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002008 InFlag = Chain.getValue(1);
2009 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002010
Chris Lattner88e1fd52009-07-09 04:24:46 +00002011 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002012 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2013 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002014 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002015 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2016 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002017 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002018 InFlag);
2019 InFlag = Chain.getValue(1);
2020 } else {
2021 // If we are tail calling and generating PIC/GOT style code load the
2022 // address of the callee into ECX. The value in ecx is used as target of
2023 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2024 // for tail calls on PIC/GOT architectures. Normally we would just put the
2025 // address of GOT into ebx and then call target@PLT. But for tail calls
2026 // ebx would be restored (since ebx is callee saved) before jumping to the
2027 // target@PLT.
2028
2029 // Note: The actual moving to ECX is done further down.
2030 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2031 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2032 !G->getGlobal()->hasProtectedVisibility())
2033 Callee = LowerGlobalAddress(Callee, DAG);
2034 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002035 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002036 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002037 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002038
Nate Begemanc8ea6732010-07-21 20:49:52 +00002039 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002040 // From AMD64 ABI document:
2041 // For calls that may call functions that use varargs or stdargs
2042 // (prototype-less calls or calls to functions containing ellipsis (...) in
2043 // the declaration) %al is used as hidden argument to specify the number
2044 // of SSE registers used. The contents of %al do not need to match exactly
2045 // the number of registers, but must be an ubound on the number of SSE
2046 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002047
Gordon Henriksen86737662008-01-05 16:56:59 +00002048 // Count the number of XMM registers allocated.
2049 static const unsigned XMMArgRegs[] = {
2050 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2051 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2052 };
2053 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002054 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002055 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002056
Dale Johannesendd64c412009-02-04 00:33:20 +00002057 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002058 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002059 InFlag = Chain.getValue(1);
2060 }
2061
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002062
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002063 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002064 if (isTailCall) {
2065 // Force all the incoming stack arguments to be loaded from the stack
2066 // before any new outgoing arguments are stored to the stack, because the
2067 // outgoing stack slots may alias the incoming argument stack slots, and
2068 // the alias isn't otherwise explicit. This is slightly more conservative
2069 // than necessary, because it means that each store effectively depends
2070 // on every argument instead of just those arguments it would clobber.
2071 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2072
Dan Gohman475871a2008-07-27 21:46:04 +00002073 SmallVector<SDValue, 8> MemOpChains2;
2074 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002075 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002076 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002077 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002078 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002079 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2080 CCValAssign &VA = ArgLocs[i];
2081 if (VA.isRegLoc())
2082 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002083 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002084 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002085 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002086 // Create frame index.
2087 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002088 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002089 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002090 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002091
Duncan Sands276dcbd2008-03-21 09:14:45 +00002092 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002093 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002094 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002095 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002096 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002097 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002098 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002099
Dan Gohman98ca4f22009-08-05 01:29:28 +00002100 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2101 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002102 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002103 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002104 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002105 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002107 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002108 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002109 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002110 }
2111 }
2112
2113 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002115 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002116
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002117 // Copy arguments to their registers.
2118 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002119 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002120 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002121 InFlag = Chain.getValue(1);
2122 }
Dan Gohman475871a2008-07-27 21:46:04 +00002123 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002124
Gordon Henriksen86737662008-01-05 16:56:59 +00002125 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002126 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002127 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002128 }
2129
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002130 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2131 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2132 // In the 64-bit large code model, we have to make all calls
2133 // through a register, since the call instruction's 32-bit
2134 // pc-relative offset may not be large enough to hold the whole
2135 // address.
2136 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002137 // If the callee is a GlobalAddress node (quite common, every direct call
2138 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2139 // it.
2140
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002141 // We should use extra load for direct calls to dllimported functions in
2142 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002143 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002144 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002145 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002146
Chris Lattner48a7d022009-07-09 05:02:21 +00002147 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2148 // external symbols most go through the PLT in PIC mode. If the symbol
2149 // has hidden or protected visibility, or if it is static or local, then
2150 // we don't need to use the PLT - we can directly call it.
2151 if (Subtarget->isTargetELF() &&
2152 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002153 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002154 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002155 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002156 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2157 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002158 // PC-relative references to external symbols should go through $stub,
2159 // unless we're building with the leopard linker or later, which
2160 // automatically synthesizes these stubs.
2161 OpFlags = X86II::MO_DARWIN_STUB;
2162 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002163
Devang Patel0d881da2010-07-06 22:08:15 +00002164 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002165 G->getOffset(), OpFlags);
2166 }
Bill Wendling056292f2008-09-16 21:48:12 +00002167 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002168 unsigned char OpFlags = 0;
2169
Evan Cheng1bf891a2010-12-01 22:59:46 +00002170 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2171 // external symbols should go through the PLT.
2172 if (Subtarget->isTargetELF() &&
2173 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2174 OpFlags = X86II::MO_PLT;
2175 } else if (Subtarget->isPICStyleStubAny() &&
2176 Subtarget->getDarwinVers() < 9) {
2177 // PC-relative references to external symbols should go through $stub,
2178 // unless we're building with the leopard linker or later, which
2179 // automatically synthesizes these stubs.
2180 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002181 }
Eric Christopherfd179292009-08-27 18:07:15 +00002182
Chris Lattner48a7d022009-07-09 05:02:21 +00002183 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2184 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002185 }
2186
Chris Lattnerd96d0722007-02-25 06:40:16 +00002187 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002188 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002189 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002190
Evan Chengf22f9b32010-02-06 03:28:46 +00002191 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002192 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2193 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002194 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002196
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002197 Ops.push_back(Chain);
2198 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002199
Dan Gohman98ca4f22009-08-05 01:29:28 +00002200 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002201 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002202
Gordon Henriksen86737662008-01-05 16:56:59 +00002203 // Add argument registers to the end of the list so that they are known live
2204 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002205 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2206 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2207 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002208
Evan Cheng586ccac2008-03-18 23:36:35 +00002209 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002210 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002211 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2212
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002213 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2214 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002215 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002216
Gabor Greifba36cb52008-08-28 21:40:38 +00002217 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002218 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002219
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002221 // We used to do:
2222 //// If this is the first return lowered for this function, add the regs
2223 //// to the liveout set for the function.
2224 // This isn't right, although it's probably harmless on x86; liveouts
2225 // should be computed from returns not tail calls. Consider a void
2226 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002227 return DAG.getNode(X86ISD::TC_RETURN, dl,
2228 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002229 }
2230
Dale Johannesenace16102009-02-03 19:33:06 +00002231 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002232 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002233
Chris Lattner2d297092006-05-23 18:50:38 +00002234 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002235 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002236 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002237 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002238 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002239 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002240 // pops the hidden struct pointer, so we have to push it back.
2241 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002242 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002243 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002244 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002245
Gordon Henriksenae636f82008-01-03 16:47:34 +00002246 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002247 if (!IsSibcall) {
2248 Chain = DAG.getCALLSEQ_END(Chain,
2249 DAG.getIntPtrConstant(NumBytes, true),
2250 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2251 true),
2252 InFlag);
2253 InFlag = Chain.getValue(1);
2254 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002255
Chris Lattner3085e152007-02-25 08:59:22 +00002256 // Handle result values, copying them out of physregs into vregs that we
2257 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002258 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2259 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002260}
2261
Evan Cheng25ab6902006-09-08 06:48:29 +00002262
2263//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002264// Fast Calling Convention (tail call) implementation
2265//===----------------------------------------------------------------------===//
2266
2267// Like std call, callee cleans arguments, convention except that ECX is
2268// reserved for storing the tail called function address. Only 2 registers are
2269// free for argument passing (inreg). Tail call optimization is performed
2270// provided:
2271// * tailcallopt is enabled
2272// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002273// On X86_64 architecture with GOT-style position independent code only local
2274// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002275// To keep the stack aligned according to platform abi the function
2276// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2277// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002278// If a tail called function callee has more arguments than the caller the
2279// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002280// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002281// original REtADDR, but before the saved framepointer or the spilled registers
2282// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2283// stack layout:
2284// arg1
2285// arg2
2286// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002287// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002288// move area ]
2289// (possible EBP)
2290// ESI
2291// EDI
2292// local1 ..
2293
2294/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2295/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002296unsigned
2297X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2298 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002299 MachineFunction &MF = DAG.getMachineFunction();
2300 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002301 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002302 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002303 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002304 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002305 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002306 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2307 // Number smaller than 12 so just add the difference.
2308 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2309 } else {
2310 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002311 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002312 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002313 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002314 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002315}
2316
Evan Cheng5f941932010-02-05 02:21:12 +00002317/// MatchingStackOffset - Return true if the given stack call argument is
2318/// already available in the same position (relatively) of the caller's
2319/// incoming argument stack.
2320static
2321bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2322 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2323 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002324 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2325 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002326 if (Arg.getOpcode() == ISD::CopyFromReg) {
2327 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002328 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002329 return false;
2330 MachineInstr *Def = MRI->getVRegDef(VR);
2331 if (!Def)
2332 return false;
2333 if (!Flags.isByVal()) {
2334 if (!TII->isLoadFromStackSlot(Def, FI))
2335 return false;
2336 } else {
2337 unsigned Opcode = Def->getOpcode();
2338 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2339 Def->getOperand(1).isFI()) {
2340 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002341 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002342 } else
2343 return false;
2344 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002345 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2346 if (Flags.isByVal())
2347 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002348 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002349 // define @foo(%struct.X* %A) {
2350 // tail call @bar(%struct.X* byval %A)
2351 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002352 return false;
2353 SDValue Ptr = Ld->getBasePtr();
2354 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2355 if (!FINode)
2356 return false;
2357 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002358 } else
2359 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002360
Evan Cheng4cae1332010-03-05 08:38:04 +00002361 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002362 if (!MFI->isFixedObjectIndex(FI))
2363 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002364 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002365}
2366
Dan Gohman98ca4f22009-08-05 01:29:28 +00002367/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2368/// for tail call optimization. Targets which want to do tail call
2369/// optimization should implement this function.
2370bool
2371X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002372 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002373 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002374 bool isCalleeStructRet,
2375 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002376 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002377 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002378 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002379 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002380 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002381 CalleeCC != CallingConv::C)
2382 return false;
2383
Evan Cheng7096ae42010-01-29 06:45:59 +00002384 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002385 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002386 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002387 CallingConv::ID CallerCC = CallerF->getCallingConv();
2388 bool CCMatch = CallerCC == CalleeCC;
2389
Dan Gohman1797ed52010-02-08 20:27:50 +00002390 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002391 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002392 return true;
2393 return false;
2394 }
2395
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002396 // Look for obvious safe cases to perform tail call optimization that do not
2397 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002398
Evan Cheng2c12cb42010-03-26 16:26:03 +00002399 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2400 // emit a special epilogue.
2401 if (RegInfo->needsStackRealignment(MF))
2402 return false;
2403
Eric Christopher90eb4022010-07-22 00:26:08 +00002404 // Do not sibcall optimize vararg calls unless the call site is not passing
2405 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002406 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002407 return false;
2408
Evan Chenga375d472010-03-15 18:54:48 +00002409 // Also avoid sibcall optimization if either caller or callee uses struct
2410 // return semantics.
2411 if (isCalleeStructRet || isCallerStructRet)
2412 return false;
2413
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002414 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2415 // Therefore if it's not used by the call it is not safe to optimize this into
2416 // a sibcall.
2417 bool Unused = false;
2418 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2419 if (!Ins[i].Used) {
2420 Unused = true;
2421 break;
2422 }
2423 }
2424 if (Unused) {
2425 SmallVector<CCValAssign, 16> RVLocs;
2426 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2427 RVLocs, *DAG.getContext());
2428 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002429 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002430 CCValAssign &VA = RVLocs[i];
2431 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2432 return false;
2433 }
2434 }
2435
Evan Cheng13617962010-04-30 01:12:32 +00002436 // If the calling conventions do not match, then we'd better make sure the
2437 // results are returned in the same way as what the caller expects.
2438 if (!CCMatch) {
2439 SmallVector<CCValAssign, 16> RVLocs1;
2440 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2441 RVLocs1, *DAG.getContext());
2442 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2443
2444 SmallVector<CCValAssign, 16> RVLocs2;
2445 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2446 RVLocs2, *DAG.getContext());
2447 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2448
2449 if (RVLocs1.size() != RVLocs2.size())
2450 return false;
2451 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2452 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2453 return false;
2454 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2455 return false;
2456 if (RVLocs1[i].isRegLoc()) {
2457 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2458 return false;
2459 } else {
2460 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2461 return false;
2462 }
2463 }
2464 }
2465
Evan Chenga6bff982010-01-30 01:22:00 +00002466 // If the callee takes no arguments then go on to check the results of the
2467 // call.
2468 if (!Outs.empty()) {
2469 // Check if stack adjustment is needed. For now, do not do this if any
2470 // argument is passed on the stack.
2471 SmallVector<CCValAssign, 16> ArgLocs;
2472 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2473 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00002474 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Evan Chengb2c92902010-02-02 02:22:50 +00002475 if (CCInfo.getNextStackOffset()) {
2476 MachineFunction &MF = DAG.getMachineFunction();
2477 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2478 return false;
2479 if (Subtarget->isTargetWin64())
2480 // Win64 ABI has additional complications.
2481 return false;
2482
2483 // Check if the arguments are already laid out in the right way as
2484 // the caller's fixed stack objects.
2485 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002486 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2487 const X86InstrInfo *TII =
2488 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002489 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2490 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002491 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002492 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002493 if (VA.getLocInfo() == CCValAssign::Indirect)
2494 return false;
2495 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002496 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2497 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002498 return false;
2499 }
2500 }
2501 }
Evan Cheng9c044672010-05-29 01:35:22 +00002502
2503 // If the tailcall address may be in a register, then make sure it's
2504 // possible to register allocate for it. In 32-bit, the call address can
2505 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002506 // callee-saved registers are restored. These happen to be the same
2507 // registers used to pass 'inreg' arguments so watch out for those.
2508 if (!Subtarget->is64Bit() &&
2509 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002510 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002511 unsigned NumInRegs = 0;
2512 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2513 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002514 if (!VA.isRegLoc())
2515 continue;
2516 unsigned Reg = VA.getLocReg();
2517 switch (Reg) {
2518 default: break;
2519 case X86::EAX: case X86::EDX: case X86::ECX:
2520 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002521 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002522 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002523 }
2524 }
2525 }
Evan Chenga6bff982010-01-30 01:22:00 +00002526 }
Evan Chengb1712452010-01-27 06:25:16 +00002527
Dale Johannesend155d7e2010-10-25 22:17:05 +00002528 // An stdcall caller is expected to clean up its arguments; the callee
Dale Johannesen0e034562010-11-12 00:43:18 +00002529 // isn't going to do that.
Dale Johannesend155d7e2010-10-25 22:17:05 +00002530 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2531 return false;
2532
Evan Cheng86809cc2010-02-03 03:28:02 +00002533 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002534}
2535
Dan Gohman3df24e62008-09-03 23:12:08 +00002536FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002537X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2538 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002539}
2540
2541
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002542//===----------------------------------------------------------------------===//
2543// Other Lowering Hooks
2544//===----------------------------------------------------------------------===//
2545
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002546static bool MayFoldLoad(SDValue Op) {
2547 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2548}
2549
2550static bool MayFoldIntoStore(SDValue Op) {
2551 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2552}
2553
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002554static bool isTargetShuffle(unsigned Opcode) {
2555 switch(Opcode) {
2556 default: return false;
2557 case X86ISD::PSHUFD:
2558 case X86ISD::PSHUFHW:
2559 case X86ISD::PSHUFLW:
2560 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002561 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002562 case X86ISD::SHUFPS:
2563 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002564 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002565 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002566 case X86ISD::MOVLPS:
2567 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002568 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002569 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002570 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002571 case X86ISD::MOVSS:
2572 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002573 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002574 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002575 case X86ISD::PUNPCKLWD:
2576 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002577 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002578 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002579 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002580 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002581 case X86ISD::PUNPCKHWD:
2582 case X86ISD::PUNPCKHBW:
2583 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002584 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002585 return true;
2586 }
2587 return false;
2588}
2589
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002590static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002591 SDValue V1, SelectionDAG &DAG) {
2592 switch(Opc) {
2593 default: llvm_unreachable("Unknown x86 shuffle node");
2594 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002595 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002596 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002597 return DAG.getNode(Opc, dl, VT, V1);
2598 }
2599
2600 return SDValue();
2601}
2602
2603static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002604 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002605 switch(Opc) {
2606 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002607 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002608 case X86ISD::PSHUFHW:
2609 case X86ISD::PSHUFLW:
2610 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2611 }
2612
2613 return SDValue();
2614}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002615
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002616static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2617 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2618 switch(Opc) {
2619 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002620 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002621 case X86ISD::SHUFPD:
2622 case X86ISD::SHUFPS:
2623 return DAG.getNode(Opc, dl, VT, V1, V2,
2624 DAG.getConstant(TargetMask, MVT::i8));
2625 }
2626 return SDValue();
2627}
2628
2629static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2630 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2631 switch(Opc) {
2632 default: llvm_unreachable("Unknown x86 shuffle node");
2633 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002634 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002635 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002636 case X86ISD::MOVLPS:
2637 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002638 case X86ISD::MOVSS:
2639 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002640 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002641 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002642 case X86ISD::PUNPCKLWD:
2643 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002644 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002645 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002646 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002647 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002648 case X86ISD::PUNPCKHWD:
2649 case X86ISD::PUNPCKHBW:
2650 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002651 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002652 return DAG.getNode(Opc, dl, VT, V1, V2);
2653 }
2654 return SDValue();
2655}
2656
Dan Gohmand858e902010-04-17 15:26:15 +00002657SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002658 MachineFunction &MF = DAG.getMachineFunction();
2659 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2660 int ReturnAddrIndex = FuncInfo->getRAIndex();
2661
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002662 if (ReturnAddrIndex == 0) {
2663 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002664 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002665 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002666 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002667 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002668 }
2669
Evan Cheng25ab6902006-09-08 06:48:29 +00002670 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002671}
2672
2673
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002674bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2675 bool hasSymbolicDisplacement) {
2676 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002677 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002678 return false;
2679
2680 // If we don't have a symbolic displacement - we don't have any extra
2681 // restrictions.
2682 if (!hasSymbolicDisplacement)
2683 return true;
2684
2685 // FIXME: Some tweaks might be needed for medium code model.
2686 if (M != CodeModel::Small && M != CodeModel::Kernel)
2687 return false;
2688
2689 // For small code model we assume that latest object is 16MB before end of 31
2690 // bits boundary. We may also accept pretty large negative constants knowing
2691 // that all objects are in the positive half of address space.
2692 if (M == CodeModel::Small && Offset < 16*1024*1024)
2693 return true;
2694
2695 // For kernel code model we know that all object resist in the negative half
2696 // of 32bits address space. We may not accept negative offsets, since they may
2697 // be just off and we may accept pretty large positive ones.
2698 if (M == CodeModel::Kernel && Offset > 0)
2699 return true;
2700
2701 return false;
2702}
2703
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002704/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2705/// specific condition code, returning the condition code and the LHS/RHS of the
2706/// comparison to make.
2707static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2708 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002709 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002710 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2711 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2712 // X > -1 -> X == 0, jump !sign.
2713 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002714 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002715 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2716 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002717 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002718 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002719 // X < 1 -> X <= 0
2720 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002721 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002722 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002723 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002724
Evan Chengd9558e02006-01-06 00:43:03 +00002725 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002726 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002727 case ISD::SETEQ: return X86::COND_E;
2728 case ISD::SETGT: return X86::COND_G;
2729 case ISD::SETGE: return X86::COND_GE;
2730 case ISD::SETLT: return X86::COND_L;
2731 case ISD::SETLE: return X86::COND_LE;
2732 case ISD::SETNE: return X86::COND_NE;
2733 case ISD::SETULT: return X86::COND_B;
2734 case ISD::SETUGT: return X86::COND_A;
2735 case ISD::SETULE: return X86::COND_BE;
2736 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002737 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002738 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002739
Chris Lattner4c78e022008-12-23 23:42:27 +00002740 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002741
Chris Lattner4c78e022008-12-23 23:42:27 +00002742 // If LHS is a foldable load, but RHS is not, flip the condition.
2743 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2744 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2745 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2746 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002747 }
2748
Chris Lattner4c78e022008-12-23 23:42:27 +00002749 switch (SetCCOpcode) {
2750 default: break;
2751 case ISD::SETOLT:
2752 case ISD::SETOLE:
2753 case ISD::SETUGT:
2754 case ISD::SETUGE:
2755 std::swap(LHS, RHS);
2756 break;
2757 }
2758
2759 // On a floating point condition, the flags are set as follows:
2760 // ZF PF CF op
2761 // 0 | 0 | 0 | X > Y
2762 // 0 | 0 | 1 | X < Y
2763 // 1 | 0 | 0 | X == Y
2764 // 1 | 1 | 1 | unordered
2765 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002766 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002767 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002768 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002769 case ISD::SETOLT: // flipped
2770 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002771 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002772 case ISD::SETOLE: // flipped
2773 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002774 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002775 case ISD::SETUGT: // flipped
2776 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002777 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002778 case ISD::SETUGE: // flipped
2779 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002780 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002781 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002782 case ISD::SETNE: return X86::COND_NE;
2783 case ISD::SETUO: return X86::COND_P;
2784 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002785 case ISD::SETOEQ:
2786 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002787 }
Evan Chengd9558e02006-01-06 00:43:03 +00002788}
2789
Evan Cheng4a460802006-01-11 00:33:36 +00002790/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2791/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002792/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002793static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002794 switch (X86CC) {
2795 default:
2796 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002797 case X86::COND_B:
2798 case X86::COND_BE:
2799 case X86::COND_E:
2800 case X86::COND_P:
2801 case X86::COND_A:
2802 case X86::COND_AE:
2803 case X86::COND_NE:
2804 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002805 return true;
2806 }
2807}
2808
Evan Chengeb2f9692009-10-27 19:56:55 +00002809/// isFPImmLegal - Returns true if the target can instruction select the
2810/// specified FP immediate natively. If false, the legalizer will
2811/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002812bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002813 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2814 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2815 return true;
2816 }
2817 return false;
2818}
2819
Nate Begeman9008ca62009-04-27 18:41:29 +00002820/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2821/// the specified range (L, H].
2822static bool isUndefOrInRange(int Val, int Low, int Hi) {
2823 return (Val < 0) || (Val >= Low && Val < Hi);
2824}
2825
2826/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2827/// specified value.
2828static bool isUndefOrEqual(int Val, int CmpVal) {
2829 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002830 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002831 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002832}
2833
Nate Begeman9008ca62009-04-27 18:41:29 +00002834/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2835/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2836/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002837static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00002838 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002840 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 return (Mask[0] < 2 && Mask[1] < 2);
2842 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002843}
2844
Nate Begeman9008ca62009-04-27 18:41:29 +00002845bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002846 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002847 N->getMask(M);
2848 return ::isPSHUFDMask(M, N->getValueType(0));
2849}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002850
Nate Begeman9008ca62009-04-27 18:41:29 +00002851/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2852/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002853static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002854 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002855 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002856
Nate Begeman9008ca62009-04-27 18:41:29 +00002857 // Lower quadword copied in order or undef.
2858 for (int i = 0; i != 4; ++i)
2859 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002860 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002861
Evan Cheng506d3df2006-03-29 23:07:14 +00002862 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 for (int i = 4; i != 8; ++i)
2864 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002865 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002866
Evan Cheng506d3df2006-03-29 23:07:14 +00002867 return true;
2868}
2869
Nate Begeman9008ca62009-04-27 18:41:29 +00002870bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002871 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 N->getMask(M);
2873 return ::isPSHUFHWMask(M, N->getValueType(0));
2874}
Evan Cheng506d3df2006-03-29 23:07:14 +00002875
Nate Begeman9008ca62009-04-27 18:41:29 +00002876/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2877/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002878static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002879 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002880 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002881
Rafael Espindola15684b22009-04-24 12:40:33 +00002882 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 for (int i = 4; i != 8; ++i)
2884 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002885 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002886
Rafael Espindola15684b22009-04-24 12:40:33 +00002887 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002888 for (int i = 0; i != 4; ++i)
2889 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002890 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002891
Rafael Espindola15684b22009-04-24 12:40:33 +00002892 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002893}
2894
Nate Begeman9008ca62009-04-27 18:41:29 +00002895bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002896 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002897 N->getMask(M);
2898 return ::isPSHUFLWMask(M, N->getValueType(0));
2899}
2900
Nate Begemana09008b2009-10-19 02:17:23 +00002901/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2902/// is suitable for input to PALIGNR.
2903static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2904 bool hasSSSE3) {
2905 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00002906
Nate Begemana09008b2009-10-19 02:17:23 +00002907 // Do not handle v2i64 / v2f64 shuffles with palignr.
2908 if (e < 4 || !hasSSSE3)
2909 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002910
Nate Begemana09008b2009-10-19 02:17:23 +00002911 for (i = 0; i != e; ++i)
2912 if (Mask[i] >= 0)
2913 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002914
Nate Begemana09008b2009-10-19 02:17:23 +00002915 // All undef, not a palignr.
2916 if (i == e)
2917 return false;
2918
2919 // Determine if it's ok to perform a palignr with only the LHS, since we
2920 // don't have access to the actual shuffle elements to see if RHS is undef.
2921 bool Unary = Mask[i] < (int)e;
2922 bool NeedsUnary = false;
2923
2924 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002925
Nate Begemana09008b2009-10-19 02:17:23 +00002926 // Check the rest of the elements to see if they are consecutive.
2927 for (++i; i != e; ++i) {
2928 int m = Mask[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00002929 if (m < 0)
Nate Begemana09008b2009-10-19 02:17:23 +00002930 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002931
Nate Begemana09008b2009-10-19 02:17:23 +00002932 Unary = Unary && (m < (int)e);
2933 NeedsUnary = NeedsUnary || (m < s);
2934
2935 if (NeedsUnary && !Unary)
2936 return false;
2937 if (Unary && m != ((s+i) & (e-1)))
2938 return false;
2939 if (!Unary && m != (s+i))
2940 return false;
2941 }
2942 return true;
2943}
2944
2945bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2946 SmallVector<int, 8> M;
2947 N->getMask(M);
2948 return ::isPALIGNRMask(M, N->getValueType(0), true);
2949}
2950
Evan Cheng14aed5e2006-03-24 01:18:28 +00002951/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2952/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002953static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002954 int NumElems = VT.getVectorNumElements();
2955 if (NumElems != 2 && NumElems != 4)
2956 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002957
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 int Half = NumElems / 2;
2959 for (int i = 0; i < Half; ++i)
2960 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002961 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 for (int i = Half; i < NumElems; ++i)
2963 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002964 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002965
Evan Cheng14aed5e2006-03-24 01:18:28 +00002966 return true;
2967}
2968
Nate Begeman9008ca62009-04-27 18:41:29 +00002969bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2970 SmallVector<int, 8> M;
2971 N->getMask(M);
2972 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002973}
2974
Evan Cheng213d2cf2007-05-17 18:45:50 +00002975/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002976/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2977/// half elements to come from vector 1 (which would equal the dest.) and
2978/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002979static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002981
2982 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002984
Nate Begeman9008ca62009-04-27 18:41:29 +00002985 int Half = NumElems / 2;
2986 for (int i = 0; i < Half; ++i)
2987 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002988 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002989 for (int i = Half; i < NumElems; ++i)
2990 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002991 return false;
2992 return true;
2993}
2994
Nate Begeman9008ca62009-04-27 18:41:29 +00002995static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2996 SmallVector<int, 8> M;
2997 N->getMask(M);
2998 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002999}
3000
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003001/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3002/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003003bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3004 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003005 return false;
3006
Evan Cheng2064a2b2006-03-28 06:50:32 +00003007 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003008 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3009 isUndefOrEqual(N->getMaskElt(1), 7) &&
3010 isUndefOrEqual(N->getMaskElt(2), 2) &&
3011 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003012}
3013
Nate Begeman0b10b912009-11-07 23:17:15 +00003014/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3015/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3016/// <2, 3, 2, 3>
3017bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3018 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003019
Nate Begeman0b10b912009-11-07 23:17:15 +00003020 if (NumElems != 4)
3021 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003022
Nate Begeman0b10b912009-11-07 23:17:15 +00003023 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3024 isUndefOrEqual(N->getMaskElt(1), 3) &&
3025 isUndefOrEqual(N->getMaskElt(2), 2) &&
3026 isUndefOrEqual(N->getMaskElt(3), 3);
3027}
3028
Evan Cheng5ced1d82006-04-06 23:23:56 +00003029/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3030/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003031bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3032 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003033
Evan Cheng5ced1d82006-04-06 23:23:56 +00003034 if (NumElems != 2 && NumElems != 4)
3035 return false;
3036
Evan Chengc5cdff22006-04-07 21:53:05 +00003037 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003039 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003040
Evan Chengc5cdff22006-04-07 21:53:05 +00003041 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003042 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003043 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003044
3045 return true;
3046}
3047
Nate Begeman0b10b912009-11-07 23:17:15 +00003048/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3049/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3050bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003052
Evan Cheng5ced1d82006-04-06 23:23:56 +00003053 if (NumElems != 2 && NumElems != 4)
3054 return false;
3055
Evan Chengc5cdff22006-04-07 21:53:05 +00003056 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003057 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003058 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003059
Nate Begeman9008ca62009-04-27 18:41:29 +00003060 for (unsigned i = 0; i < NumElems/2; ++i)
3061 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003062 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003063
3064 return true;
3065}
3066
Evan Cheng0038e592006-03-28 00:39:58 +00003067/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3068/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003069static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003070 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003071 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003072 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003073 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003074
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3076 int BitI = Mask[i];
3077 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003078 if (!isUndefOrEqual(BitI, j))
3079 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003080 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003081 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003082 return false;
3083 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003084 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003085 return false;
3086 }
Evan Cheng0038e592006-03-28 00:39:58 +00003087 }
Evan Cheng0038e592006-03-28 00:39:58 +00003088 return true;
3089}
3090
Nate Begeman9008ca62009-04-27 18:41:29 +00003091bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3092 SmallVector<int, 8> M;
3093 N->getMask(M);
3094 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003095}
3096
Evan Cheng4fcb9222006-03-28 02:43:26 +00003097/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3098/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003099static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003100 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003102 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003103 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003104
Nate Begeman9008ca62009-04-27 18:41:29 +00003105 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3106 int BitI = Mask[i];
3107 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003108 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003109 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003110 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003111 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003112 return false;
3113 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003114 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003115 return false;
3116 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003117 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003118 return true;
3119}
3120
Nate Begeman9008ca62009-04-27 18:41:29 +00003121bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3122 SmallVector<int, 8> M;
3123 N->getMask(M);
3124 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003125}
3126
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003127/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3128/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3129/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003130static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003131 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003132 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003133 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003134
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3136 int BitI = Mask[i];
3137 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003138 if (!isUndefOrEqual(BitI, j))
3139 return false;
3140 if (!isUndefOrEqual(BitI1, j))
3141 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003142 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003143 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003144}
3145
Nate Begeman9008ca62009-04-27 18:41:29 +00003146bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3147 SmallVector<int, 8> M;
3148 N->getMask(M);
3149 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3150}
3151
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003152/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3153/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3154/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003155static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003156 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003157 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3158 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003159
Nate Begeman9008ca62009-04-27 18:41:29 +00003160 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3161 int BitI = Mask[i];
3162 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003163 if (!isUndefOrEqual(BitI, j))
3164 return false;
3165 if (!isUndefOrEqual(BitI1, j))
3166 return false;
3167 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003168 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003169}
3170
Nate Begeman9008ca62009-04-27 18:41:29 +00003171bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3172 SmallVector<int, 8> M;
3173 N->getMask(M);
3174 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3175}
3176
Evan Cheng017dcc62006-04-21 01:05:10 +00003177/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3178/// specifies a shuffle of elements that is suitable for input to MOVSS,
3179/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003180static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003181 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003182 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003183
3184 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003187 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003188
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 for (int i = 1; i < NumElts; ++i)
3190 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003191 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003192
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003193 return true;
3194}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003195
Nate Begeman9008ca62009-04-27 18:41:29 +00003196bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3197 SmallVector<int, 8> M;
3198 N->getMask(M);
3199 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003200}
3201
Evan Cheng017dcc62006-04-21 01:05:10 +00003202/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3203/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003204/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003205static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003206 bool V2IsSplat = false, bool V2IsUndef = false) {
3207 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003208 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003209 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003210
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003212 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003213
Nate Begeman9008ca62009-04-27 18:41:29 +00003214 for (int i = 1; i < NumOps; ++i)
3215 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3216 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3217 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003218 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003219
Evan Cheng39623da2006-04-20 08:58:49 +00003220 return true;
3221}
3222
Nate Begeman9008ca62009-04-27 18:41:29 +00003223static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003224 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003225 SmallVector<int, 8> M;
3226 N->getMask(M);
3227 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003228}
3229
Evan Chengd9539472006-04-14 21:59:03 +00003230/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3231/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003232bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3233 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003234 return false;
3235
3236 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003237 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 int Elt = N->getMaskElt(i);
3239 if (Elt >= 0 && Elt != 1)
3240 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003241 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003242
3243 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003244 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003245 int Elt = N->getMaskElt(i);
3246 if (Elt >= 0 && Elt != 3)
3247 return false;
3248 if (Elt == 3)
3249 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003250 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003251 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003253 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003254}
3255
3256/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3257/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003258bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3259 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003260 return false;
3261
3262 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003263 for (unsigned i = 0; i < 2; ++i)
3264 if (N->getMaskElt(i) > 0)
3265 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003266
3267 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003268 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003269 int Elt = N->getMaskElt(i);
3270 if (Elt >= 0 && Elt != 2)
3271 return false;
3272 if (Elt == 2)
3273 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003274 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003275 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003276 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003277}
3278
Evan Cheng0b457f02008-09-25 20:50:48 +00003279/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3280/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003281bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3282 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003283
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 for (int i = 0; i < e; ++i)
3285 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003286 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003287 for (int i = 0; i < e; ++i)
3288 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003289 return false;
3290 return true;
3291}
3292
Evan Cheng63d33002006-03-22 08:01:21 +00003293/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003294/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003295unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003296 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3297 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3298
Evan Chengb9df0ca2006-03-22 02:53:00 +00003299 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3300 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003301 for (int i = 0; i < NumOperands; ++i) {
3302 int Val = SVOp->getMaskElt(NumOperands-i-1);
3303 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003304 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003305 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003306 if (i != NumOperands - 1)
3307 Mask <<= Shift;
3308 }
Evan Cheng63d33002006-03-22 08:01:21 +00003309 return Mask;
3310}
3311
Evan Cheng506d3df2006-03-29 23:07:14 +00003312/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003313/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003314unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003315 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003316 unsigned Mask = 0;
3317 // 8 nodes, but we only care about the last 4.
3318 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 int Val = SVOp->getMaskElt(i);
3320 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003321 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003322 if (i != 4)
3323 Mask <<= 2;
3324 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003325 return Mask;
3326}
3327
3328/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003329/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003330unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003331 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003332 unsigned Mask = 0;
3333 // 8 nodes, but we only care about the first 4.
3334 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003335 int Val = SVOp->getMaskElt(i);
3336 if (Val >= 0)
3337 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003338 if (i != 0)
3339 Mask <<= 2;
3340 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003341 return Mask;
3342}
3343
Nate Begemana09008b2009-10-19 02:17:23 +00003344/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3345/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3346unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3347 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3348 EVT VVT = N->getValueType(0);
3349 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3350 int Val = 0;
3351
3352 unsigned i, e;
3353 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3354 Val = SVOp->getMaskElt(i);
3355 if (Val >= 0)
3356 break;
3357 }
3358 return (Val - i) * EltSize;
3359}
3360
Evan Cheng37b73872009-07-30 08:33:02 +00003361/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3362/// constant +0.0.
3363bool X86::isZeroNode(SDValue Elt) {
3364 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003365 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003366 (isa<ConstantFPSDNode>(Elt) &&
3367 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3368}
3369
Nate Begeman9008ca62009-04-27 18:41:29 +00003370/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3371/// their permute mask.
3372static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3373 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003374 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003375 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003377
Nate Begeman5a5ca152009-04-29 05:20:52 +00003378 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 int idx = SVOp->getMaskElt(i);
3380 if (idx < 0)
3381 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003382 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003383 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003384 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003386 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3388 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003389}
3390
Evan Cheng779ccea2007-12-07 21:30:01 +00003391/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3392/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003393static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003394 unsigned NumElems = VT.getVectorNumElements();
3395 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 int idx = Mask[i];
3397 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003398 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003399 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003401 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003402 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003403 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003404}
3405
Evan Cheng533a0aa2006-04-19 20:35:22 +00003406/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3407/// match movhlps. The lower half elements should come from upper half of
3408/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003409/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003410static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3411 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003412 return false;
3413 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003415 return false;
3416 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003417 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003418 return false;
3419 return true;
3420}
3421
Evan Cheng5ced1d82006-04-06 23:23:56 +00003422/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003423/// is promoted to a vector. It also returns the LoadSDNode by reference if
3424/// required.
3425static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003426 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3427 return false;
3428 N = N->getOperand(0).getNode();
3429 if (!ISD::isNON_EXTLoad(N))
3430 return false;
3431 if (LD)
3432 *LD = cast<LoadSDNode>(N);
3433 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003434}
3435
Evan Cheng533a0aa2006-04-19 20:35:22 +00003436/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3437/// match movlp{s|d}. The lower half elements should come from lower half of
3438/// V1 (and in order), and the upper half elements should come from the upper
3439/// half of V2 (and in order). And since V1 will become the source of the
3440/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003441static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3442 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003443 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003444 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003445 // Is V2 is a vector load, don't do this transformation. We will try to use
3446 // load folding shufps op.
3447 if (ISD::isNON_EXTLoad(V2))
3448 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003449
Nate Begeman5a5ca152009-04-29 05:20:52 +00003450 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003451
Evan Cheng533a0aa2006-04-19 20:35:22 +00003452 if (NumElems != 2 && NumElems != 4)
3453 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003454 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003456 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003457 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003458 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003459 return false;
3460 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003461}
3462
Evan Cheng39623da2006-04-20 08:58:49 +00003463/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3464/// all the same.
3465static bool isSplatVector(SDNode *N) {
3466 if (N->getOpcode() != ISD::BUILD_VECTOR)
3467 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003468
Dan Gohman475871a2008-07-27 21:46:04 +00003469 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003470 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3471 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003472 return false;
3473 return true;
3474}
3475
Evan Cheng213d2cf2007-05-17 18:45:50 +00003476/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003477/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003478/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003479static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003480 SDValue V1 = N->getOperand(0);
3481 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003482 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3483 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003484 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003485 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003486 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003487 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3488 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003489 if (Opc != ISD::BUILD_VECTOR ||
3490 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003491 return false;
3492 } else if (Idx >= 0) {
3493 unsigned Opc = V1.getOpcode();
3494 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3495 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003496 if (Opc != ISD::BUILD_VECTOR ||
3497 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003498 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003499 }
3500 }
3501 return true;
3502}
3503
3504/// getZeroVector - Returns a vector of specified type with all zero elements.
3505///
Owen Andersone50ed302009-08-10 22:56:29 +00003506static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003507 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003508 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003509
Dale Johannesen0488fb62010-09-30 23:57:10 +00003510 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003511 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003512 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003513 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003514 if (HasSSE2) { // SSE2
3515 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3516 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3517 } else { // SSE1
3518 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3519 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3520 }
3521 } else if (VT.getSizeInBits() == 256) { // AVX
3522 // 256-bit logic and arithmetic instructions in AVX are
3523 // all floating-point, no support for integer ops. Default
3524 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003525 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003526 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3527 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003528 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003529 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003530}
3531
Chris Lattner8a594482007-11-25 00:24:49 +00003532/// getOnesVector - Returns a vector of specified type with all bits set.
3533///
Owen Andersone50ed302009-08-10 22:56:29 +00003534static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003535 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003536
Chris Lattner8a594482007-11-25 00:24:49 +00003537 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3538 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003540 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003541 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003542 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003543}
3544
3545
Evan Cheng39623da2006-04-20 08:58:49 +00003546/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3547/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003548static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003549 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003550 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003551
Evan Cheng39623da2006-04-20 08:58:49 +00003552 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003553 SmallVector<int, 8> MaskVec;
3554 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003555
Nate Begeman5a5ca152009-04-29 05:20:52 +00003556 for (unsigned i = 0; i != NumElems; ++i) {
3557 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003558 MaskVec[i] = NumElems;
3559 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003560 }
Evan Cheng39623da2006-04-20 08:58:49 +00003561 }
Evan Cheng39623da2006-04-20 08:58:49 +00003562 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003563 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3564 SVOp->getOperand(1), &MaskVec[0]);
3565 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003566}
3567
Evan Cheng017dcc62006-04-21 01:05:10 +00003568/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3569/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003570static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003571 SDValue V2) {
3572 unsigned NumElems = VT.getVectorNumElements();
3573 SmallVector<int, 8> Mask;
3574 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003575 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003576 Mask.push_back(i);
3577 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003578}
3579
Nate Begeman9008ca62009-04-27 18:41:29 +00003580/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003581static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 SDValue V2) {
3583 unsigned NumElems = VT.getVectorNumElements();
3584 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003585 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003586 Mask.push_back(i);
3587 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003588 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003589 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003590}
3591
Nate Begeman9008ca62009-04-27 18:41:29 +00003592/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003593static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003594 SDValue V2) {
3595 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003596 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003597 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003598 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003599 Mask.push_back(i + Half);
3600 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003601 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003602 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003603}
3604
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003605/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3606static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003608 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 DebugLoc dl = SV->getDebugLoc();
3610 SDValue V1 = SV->getOperand(0);
3611 int NumElems = VT.getVectorNumElements();
3612 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003613
Nate Begeman9008ca62009-04-27 18:41:29 +00003614 // unpack elements to the correct location
3615 while (NumElems > 4) {
3616 if (EltNo < NumElems/2) {
3617 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3618 } else {
3619 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3620 EltNo -= NumElems/2;
3621 }
3622 NumElems >>= 1;
3623 }
Eric Christopherfd179292009-08-27 18:07:15 +00003624
Nate Begeman9008ca62009-04-27 18:41:29 +00003625 // Perform the splat.
3626 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003627 V1 = DAG.getNode(ISD::BITCAST, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003628 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003629 return DAG.getNode(ISD::BITCAST, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003630}
3631
Evan Chengba05f722006-04-21 23:03:30 +00003632/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003633/// vector of zero or undef vector. This produces a shuffle where the low
3634/// element of V2 is swizzled into the zero/undef vector, landing at element
3635/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003636static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003637 bool isZero, bool HasSSE2,
3638 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003639 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003640 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003641 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3642 unsigned NumElems = VT.getVectorNumElements();
3643 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003644 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003645 // If this is the insertion idx, put the low elt of V2 here.
3646 MaskVec.push_back(i == Idx ? NumElems : i);
3647 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003648}
3649
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003650/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3651/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003652SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3653 unsigned Depth) {
3654 if (Depth == 6)
3655 return SDValue(); // Limit search depth.
3656
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003657 SDValue V = SDValue(N, 0);
3658 EVT VT = V.getValueType();
3659 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003660
3661 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3662 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3663 Index = SV->getMaskElt(Index);
3664
3665 if (Index < 0)
3666 return DAG.getUNDEF(VT.getVectorElementType());
3667
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003668 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003669 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003670 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003671 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003672
3673 // Recurse into target specific vector shuffles to find scalars.
3674 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003675 int NumElems = VT.getVectorNumElements();
3676 SmallVector<unsigned, 16> ShuffleMask;
3677 SDValue ImmN;
3678
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003679 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003680 case X86ISD::SHUFPS:
3681 case X86ISD::SHUFPD:
3682 ImmN = N->getOperand(N->getNumOperands()-1);
3683 DecodeSHUFPSMask(NumElems,
3684 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3685 ShuffleMask);
3686 break;
3687 case X86ISD::PUNPCKHBW:
3688 case X86ISD::PUNPCKHWD:
3689 case X86ISD::PUNPCKHDQ:
3690 case X86ISD::PUNPCKHQDQ:
3691 DecodePUNPCKHMask(NumElems, ShuffleMask);
3692 break;
3693 case X86ISD::UNPCKHPS:
3694 case X86ISD::UNPCKHPD:
3695 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3696 break;
3697 case X86ISD::PUNPCKLBW:
3698 case X86ISD::PUNPCKLWD:
3699 case X86ISD::PUNPCKLDQ:
3700 case X86ISD::PUNPCKLQDQ:
3701 DecodePUNPCKLMask(NumElems, ShuffleMask);
3702 break;
3703 case X86ISD::UNPCKLPS:
3704 case X86ISD::UNPCKLPD:
3705 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3706 break;
3707 case X86ISD::MOVHLPS:
3708 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3709 break;
3710 case X86ISD::MOVLHPS:
3711 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3712 break;
3713 case X86ISD::PSHUFD:
3714 ImmN = N->getOperand(N->getNumOperands()-1);
3715 DecodePSHUFMask(NumElems,
3716 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3717 ShuffleMask);
3718 break;
3719 case X86ISD::PSHUFHW:
3720 ImmN = N->getOperand(N->getNumOperands()-1);
3721 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3722 ShuffleMask);
3723 break;
3724 case X86ISD::PSHUFLW:
3725 ImmN = N->getOperand(N->getNumOperands()-1);
3726 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3727 ShuffleMask);
3728 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003729 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003730 case X86ISD::MOVSD: {
3731 // The index 0 always comes from the first element of the second source,
3732 // this is why MOVSS and MOVSD are used in the first place. The other
3733 // elements come from the other positions of the first source vector.
3734 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003735 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3736 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003737 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003738 default:
3739 assert("not implemented for target shuffle node");
3740 return SDValue();
3741 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003742
3743 Index = ShuffleMask[Index];
3744 if (Index < 0)
3745 return DAG.getUNDEF(VT.getVectorElementType());
3746
3747 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3748 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3749 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003750 }
3751
3752 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003753 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003754 V = V.getOperand(0);
3755 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003756 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003757
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003758 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003759 return SDValue();
3760 }
3761
3762 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3763 return (Index == 0) ? V.getOperand(0)
3764 : DAG.getUNDEF(VT.getVectorElementType());
3765
3766 if (V.getOpcode() == ISD::BUILD_VECTOR)
3767 return V.getOperand(Index);
3768
3769 return SDValue();
3770}
3771
3772/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3773/// shuffle operation which come from a consecutively from a zero. The
3774/// search can start in two diferent directions, from left or right.
3775static
3776unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3777 bool ZerosFromLeft, SelectionDAG &DAG) {
3778 int i = 0;
3779
3780 while (i < NumElems) {
3781 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003782 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003783 if (!(Elt.getNode() &&
3784 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3785 break;
3786 ++i;
3787 }
3788
3789 return i;
3790}
3791
3792/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3793/// MaskE correspond consecutively to elements from one of the vector operands,
3794/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3795static
3796bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3797 int OpIdx, int NumElems, unsigned &OpNum) {
3798 bool SeenV1 = false;
3799 bool SeenV2 = false;
3800
3801 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3802 int Idx = SVOp->getMaskElt(i);
3803 // Ignore undef indicies
3804 if (Idx < 0)
3805 continue;
3806
3807 if (Idx < NumElems)
3808 SeenV1 = true;
3809 else
3810 SeenV2 = true;
3811
3812 // Only accept consecutive elements from the same vector
3813 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3814 return false;
3815 }
3816
3817 OpNum = SeenV1 ? 0 : 1;
3818 return true;
3819}
3820
3821/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3822/// logical left shift of a vector.
3823static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3824 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3825 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3826 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3827 false /* check zeros from right */, DAG);
3828 unsigned OpSrc;
3829
3830 if (!NumZeros)
3831 return false;
3832
3833 // Considering the elements in the mask that are not consecutive zeros,
3834 // check if they consecutively come from only one of the source vectors.
3835 //
3836 // V1 = {X, A, B, C} 0
3837 // \ \ \ /
3838 // vector_shuffle V1, V2 <1, 2, 3, X>
3839 //
3840 if (!isShuffleMaskConsecutive(SVOp,
3841 0, // Mask Start Index
3842 NumElems-NumZeros-1, // Mask End Index
3843 NumZeros, // Where to start looking in the src vector
3844 NumElems, // Number of elements in vector
3845 OpSrc)) // Which source operand ?
3846 return false;
3847
3848 isLeft = false;
3849 ShAmt = NumZeros;
3850 ShVal = SVOp->getOperand(OpSrc);
3851 return true;
3852}
3853
3854/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3855/// logical left shift of a vector.
3856static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3857 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3858 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3859 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3860 true /* check zeros from left */, DAG);
3861 unsigned OpSrc;
3862
3863 if (!NumZeros)
3864 return false;
3865
3866 // Considering the elements in the mask that are not consecutive zeros,
3867 // check if they consecutively come from only one of the source vectors.
3868 //
3869 // 0 { A, B, X, X } = V2
3870 // / \ / /
3871 // vector_shuffle V1, V2 <X, X, 4, 5>
3872 //
3873 if (!isShuffleMaskConsecutive(SVOp,
3874 NumZeros, // Mask Start Index
3875 NumElems-1, // Mask End Index
3876 0, // Where to start looking in the src vector
3877 NumElems, // Number of elements in vector
3878 OpSrc)) // Which source operand ?
3879 return false;
3880
3881 isLeft = true;
3882 ShAmt = NumZeros;
3883 ShVal = SVOp->getOperand(OpSrc);
3884 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003885}
3886
3887/// isVectorShift - Returns true if the shuffle can be implemented as a
3888/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003889static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003890 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003891 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3892 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3893 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003894
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003895 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003896}
3897
Evan Chengc78d3b42006-04-24 18:01:45 +00003898/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3899///
Dan Gohman475871a2008-07-27 21:46:04 +00003900static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003901 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003902 SelectionDAG &DAG,
3903 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003904 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003905 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003906
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003907 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003908 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003909 bool First = true;
3910 for (unsigned i = 0; i < 16; ++i) {
3911 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3912 if (ThisIsNonZero && First) {
3913 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003915 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003916 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003917 First = false;
3918 }
3919
3920 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003921 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003922 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3923 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003924 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003926 }
3927 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3929 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3930 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003931 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003933 } else
3934 ThisElt = LastElt;
3935
Gabor Greifba36cb52008-08-28 21:40:38 +00003936 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003938 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003939 }
3940 }
3941
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003942 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003943}
3944
Bill Wendlinga348c562007-03-22 18:42:45 +00003945/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003946///
Dan Gohman475871a2008-07-27 21:46:04 +00003947static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003948 unsigned NumNonZero, unsigned NumZero,
3949 SelectionDAG &DAG,
3950 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003951 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003952 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003953
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003954 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003955 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003956 bool First = true;
3957 for (unsigned i = 0; i < 8; ++i) {
3958 bool isNonZero = (NonZeros & (1 << i)) != 0;
3959 if (isNonZero) {
3960 if (First) {
3961 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003962 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003963 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003964 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003965 First = false;
3966 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003967 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003968 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003969 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003970 }
3971 }
3972
3973 return V;
3974}
3975
Evan Chengf26ffe92008-05-29 08:22:04 +00003976/// getVShift - Return a vector logical shift node.
3977///
Owen Andersone50ed302009-08-10 22:56:29 +00003978static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003979 unsigned NumBits, SelectionDAG &DAG,
3980 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003981 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003982 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003983 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
3984 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00003985 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003986 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003987}
3988
Dan Gohman475871a2008-07-27 21:46:04 +00003989SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003990X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003991 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00003992
Evan Chengc3630942009-12-09 21:00:30 +00003993 // Check if the scalar load can be widened into a vector load. And if
3994 // the address is "base + cst" see if the cst can be "absorbed" into
3995 // the shuffle mask.
3996 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3997 SDValue Ptr = LD->getBasePtr();
3998 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3999 return SDValue();
4000 EVT PVT = LD->getValueType(0);
4001 if (PVT != MVT::i32 && PVT != MVT::f32)
4002 return SDValue();
4003
4004 int FI = -1;
4005 int64_t Offset = 0;
4006 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4007 FI = FINode->getIndex();
4008 Offset = 0;
4009 } else if (Ptr.getOpcode() == ISD::ADD &&
4010 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4011 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4012 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4013 Offset = Ptr.getConstantOperandVal(1);
4014 Ptr = Ptr.getOperand(0);
4015 } else {
4016 return SDValue();
4017 }
4018
4019 SDValue Chain = LD->getChain();
4020 // Make sure the stack object alignment is at least 16.
4021 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4022 if (DAG.InferPtrAlignment(Ptr) < 16) {
4023 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004024 // Can't change the alignment. FIXME: It's possible to compute
4025 // the exact stack offset and reference FI + adjust offset instead.
4026 // If someone *really* cares about this. That's the way to implement it.
4027 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004028 } else {
4029 MFI->setObjectAlignment(FI, 16);
4030 }
4031 }
4032
4033 // (Offset % 16) must be multiple of 4. Then address is then
4034 // Ptr + (Offset & ~15).
4035 if (Offset < 0)
4036 return SDValue();
4037 if ((Offset % 16) & 3)
4038 return SDValue();
4039 int64_t StartOffset = Offset & ~15;
4040 if (StartOffset)
4041 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4042 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4043
4044 int EltNo = (Offset - StartOffset) >> 2;
4045 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4046 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004047 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4048 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004049 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004050 // Canonicalize it to a v4i32 shuffle.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004051 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
4052 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Chengc3630942009-12-09 21:00:30 +00004053 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004054 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004055 }
4056
4057 return SDValue();
4058}
4059
Michael J. Spencerec38de22010-10-10 22:04:20 +00004060/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4061/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004062/// load which has the same value as a build_vector whose operands are 'elts'.
4063///
4064/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004065///
Nate Begeman1449f292010-03-24 22:19:06 +00004066/// FIXME: we'd also like to handle the case where the last elements are zero
4067/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4068/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004069static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004070 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004071 EVT EltVT = VT.getVectorElementType();
4072 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004073
Nate Begemanfdea31a2010-03-24 20:49:50 +00004074 LoadSDNode *LDBase = NULL;
4075 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004076
Nate Begeman1449f292010-03-24 22:19:06 +00004077 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004078 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004079 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004080 for (unsigned i = 0; i < NumElems; ++i) {
4081 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004082
Nate Begemanfdea31a2010-03-24 20:49:50 +00004083 if (!Elt.getNode() ||
4084 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4085 return SDValue();
4086 if (!LDBase) {
4087 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4088 return SDValue();
4089 LDBase = cast<LoadSDNode>(Elt.getNode());
4090 LastLoadedElt = i;
4091 continue;
4092 }
4093 if (Elt.getOpcode() == ISD::UNDEF)
4094 continue;
4095
4096 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4097 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4098 return SDValue();
4099 LastLoadedElt = i;
4100 }
Nate Begeman1449f292010-03-24 22:19:06 +00004101
4102 // If we have found an entire vector of loads and undefs, then return a large
4103 // load of the entire vector width starting at the base pointer. If we found
4104 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004105 if (LastLoadedElt == NumElems - 1) {
4106 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004107 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004108 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004109 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004110 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004111 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004112 LDBase->isVolatile(), LDBase->isNonTemporal(),
4113 LDBase->getAlignment());
4114 } else if (NumElems == 4 && LastLoadedElt == 1) {
4115 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4116 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004117 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4118 Ops, 2, MVT::i32,
4119 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004120 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004121 }
4122 return SDValue();
4123}
4124
Evan Chengc3630942009-12-09 21:00:30 +00004125SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004126X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004127 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004128 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4129 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004130 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4131 // is present, so AllOnes is ignored.
4132 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4133 (Op.getValueType().getSizeInBits() != 256 &&
4134 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004135 // Canonicalize this to <4 x i32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004136 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4137 // eliminated on x86-32 hosts.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004138 if (Op.getValueType() == MVT::v4i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004139 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004140
Gabor Greifba36cb52008-08-28 21:40:38 +00004141 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004142 return getOnesVector(Op.getValueType(), DAG, dl);
4143 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004144 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004145
Owen Andersone50ed302009-08-10 22:56:29 +00004146 EVT VT = Op.getValueType();
4147 EVT ExtVT = VT.getVectorElementType();
4148 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004149
4150 unsigned NumElems = Op.getNumOperands();
4151 unsigned NumZero = 0;
4152 unsigned NumNonZero = 0;
4153 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004154 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004155 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004156 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004157 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004158 if (Elt.getOpcode() == ISD::UNDEF)
4159 continue;
4160 Values.insert(Elt);
4161 if (Elt.getOpcode() != ISD::Constant &&
4162 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004163 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004164 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004165 NumZero++;
4166 else {
4167 NonZeros |= (1 << i);
4168 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004169 }
4170 }
4171
Chris Lattner97a2a562010-08-26 05:24:29 +00004172 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4173 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004174 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004175
Chris Lattner67f453a2008-03-09 05:42:06 +00004176 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004177 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004178 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004179 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004180
Chris Lattner62098042008-03-09 01:05:04 +00004181 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4182 // the value are obviously zero, truncate the value to i32 and do the
4183 // insertion that way. Only do this if the value is non-constant or if the
4184 // value is a constant being inserted into element 0. It is cheaper to do
4185 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004187 (!IsAllConstants || Idx == 0)) {
4188 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004189 // Handle SSE only.
4190 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4191 EVT VecVT = MVT::v4i32;
4192 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004193
Chris Lattner62098042008-03-09 01:05:04 +00004194 // Truncate the value (which may itself be a constant) to i32, and
4195 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004197 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004198 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4199 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004200
Chris Lattner62098042008-03-09 01:05:04 +00004201 // Now we have our 32-bit value zero extended in the low element of
4202 // a vector. If Idx != 0, swizzle it into place.
4203 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 SmallVector<int, 4> Mask;
4205 Mask.push_back(Idx);
4206 for (unsigned i = 1; i != VecElts; ++i)
4207 Mask.push_back(i);
4208 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004209 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004211 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004212 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004213 }
4214 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004215
Chris Lattner19f79692008-03-08 22:59:52 +00004216 // If we have a constant or non-constant insertion into the low element of
4217 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4218 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004219 // depending on what the source datatype is.
4220 if (Idx == 0) {
4221 if (NumZero == 0) {
4222 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004223 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4224 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004225 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4226 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4227 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4228 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4230 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004231 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4232 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004233 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4234 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4235 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004236 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004237 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004238 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004239
4240 // Is it a vector logical left shift?
4241 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004242 X86::isZeroNode(Op.getOperand(0)) &&
4243 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004244 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004245 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004246 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004247 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004248 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004250
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004251 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004252 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004253
Chris Lattner19f79692008-03-08 22:59:52 +00004254 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4255 // is a non-constant being inserted into an element other than the low one,
4256 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4257 // movd/movss) to move this into the low element, then shuffle it into
4258 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004259 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004260 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004261
Evan Cheng0db9fe62006-04-25 20:13:52 +00004262 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004263 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4264 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004266 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004267 MaskVec.push_back(i == Idx ? 0 : 1);
4268 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004269 }
4270 }
4271
Chris Lattner67f453a2008-03-09 05:42:06 +00004272 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004273 if (Values.size() == 1) {
4274 if (EVTBits == 32) {
4275 // Instead of a shuffle like this:
4276 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4277 // Check if it's possible to issue this instead.
4278 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4279 unsigned Idx = CountTrailingZeros_32(NonZeros);
4280 SDValue Item = Op.getOperand(Idx);
4281 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4282 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4283 }
Dan Gohman475871a2008-07-27 21:46:04 +00004284 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004285 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004286
Dan Gohmana3941172007-07-24 22:55:08 +00004287 // A vector full of immediates; various special cases are already
4288 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004289 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004290 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004291
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004292 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004293 if (EVTBits == 64) {
4294 if (NumNonZero == 1) {
4295 // One half is zero or undef.
4296 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004297 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004298 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004299 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4300 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004301 }
Dan Gohman475871a2008-07-27 21:46:04 +00004302 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004303 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004304
4305 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004306 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004307 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004308 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004309 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004310 }
4311
Bill Wendling826f36f2007-03-28 00:57:11 +00004312 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004313 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004314 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004315 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004316 }
4317
4318 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004319 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004320 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004321 if (NumElems == 4 && NumZero > 0) {
4322 for (unsigned i = 0; i < 4; ++i) {
4323 bool isZero = !(NonZeros & (1 << i));
4324 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004325 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004326 else
Dale Johannesenace16102009-02-03 19:33:06 +00004327 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004328 }
4329
4330 for (unsigned i = 0; i < 2; ++i) {
4331 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4332 default: break;
4333 case 0:
4334 V[i] = V[i*2]; // Must be a zero vector.
4335 break;
4336 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004338 break;
4339 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004341 break;
4342 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004344 break;
4345 }
4346 }
4347
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004349 bool Reverse = (NonZeros & 0x3) == 2;
4350 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004351 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004352 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4353 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004354 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4355 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004356 }
4357
Nate Begemanfdea31a2010-03-24 20:49:50 +00004358 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4359 // Check for a build vector of consecutive loads.
4360 for (unsigned i = 0; i < NumElems; ++i)
4361 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004362
Nate Begemanfdea31a2010-03-24 20:49:50 +00004363 // Check for elements which are consecutive loads.
4364 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4365 if (LD.getNode())
4366 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004367
4368 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004369 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004370 SDValue Result;
4371 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4372 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4373 else
4374 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004375
Chris Lattner24faf612010-08-28 17:59:08 +00004376 for (unsigned i = 1; i < NumElems; ++i) {
4377 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4378 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004380 }
4381 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004382 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004383
Chris Lattner6e80e442010-08-28 17:15:43 +00004384 // Otherwise, expand into a number of unpckl*, start by extending each of
4385 // our (non-undef) elements to the full vector width with the element in the
4386 // bottom slot of the vector (which generates no code for SSE).
4387 for (unsigned i = 0; i < NumElems; ++i) {
4388 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4389 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4390 else
4391 V[i] = DAG.getUNDEF(VT);
4392 }
4393
4394 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004395 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4396 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4397 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004398 unsigned EltStride = NumElems >> 1;
4399 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004400 for (unsigned i = 0; i < EltStride; ++i) {
4401 // If V[i+EltStride] is undef and this is the first round of mixing,
4402 // then it is safe to just drop this shuffle: V[i] is already in the
4403 // right place, the one element (since it's the first round) being
4404 // inserted as undef can be dropped. This isn't safe for successive
4405 // rounds because they will permute elements within both vectors.
4406 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4407 EltStride == NumElems/2)
4408 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004409
Chris Lattner6e80e442010-08-28 17:15:43 +00004410 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004411 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004412 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004413 }
4414 return V[0];
4415 }
Dan Gohman475871a2008-07-27 21:46:04 +00004416 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004417}
4418
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004419SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004420X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004421 // We support concatenate two MMX registers and place them in a MMX
4422 // register. This is better than doing a stack convert.
4423 DebugLoc dl = Op.getDebugLoc();
4424 EVT ResVT = Op.getValueType();
4425 assert(Op.getNumOperands() == 2);
4426 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4427 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4428 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004429 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004430 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4431 InVec = Op.getOperand(1);
4432 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4433 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004434 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004435 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4436 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4437 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004438 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004439 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4440 Mask[0] = 0; Mask[1] = 2;
4441 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4442 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004443 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004444}
4445
Nate Begemanb9a47b82009-02-23 08:49:38 +00004446// v8i16 shuffles - Prefer shuffles in the following order:
4447// 1. [all] pshuflw, pshufhw, optional move
4448// 2. [ssse3] 1 x pshufb
4449// 3. [ssse3] 2 x pshufb + 1 x por
4450// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004451SDValue
4452X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4453 SelectionDAG &DAG) const {
4454 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004455 SDValue V1 = SVOp->getOperand(0);
4456 SDValue V2 = SVOp->getOperand(1);
4457 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004458 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004459
Nate Begemanb9a47b82009-02-23 08:49:38 +00004460 // Determine if more than 1 of the words in each of the low and high quadwords
4461 // of the result come from the same quadword of one of the two inputs. Undef
4462 // mask values count as coming from any quadword, for better codegen.
4463 SmallVector<unsigned, 4> LoQuad(4);
4464 SmallVector<unsigned, 4> HiQuad(4);
4465 BitVector InputQuads(4);
4466 for (unsigned i = 0; i < 8; ++i) {
4467 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004468 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004469 MaskVals.push_back(EltIdx);
4470 if (EltIdx < 0) {
4471 ++Quad[0];
4472 ++Quad[1];
4473 ++Quad[2];
4474 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004475 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004476 }
4477 ++Quad[EltIdx / 4];
4478 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004479 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004480
Nate Begemanb9a47b82009-02-23 08:49:38 +00004481 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004482 unsigned MaxQuad = 1;
4483 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004484 if (LoQuad[i] > MaxQuad) {
4485 BestLoQuad = i;
4486 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004487 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004488 }
4489
Nate Begemanb9a47b82009-02-23 08:49:38 +00004490 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004491 MaxQuad = 1;
4492 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004493 if (HiQuad[i] > MaxQuad) {
4494 BestHiQuad = i;
4495 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004496 }
4497 }
4498
Nate Begemanb9a47b82009-02-23 08:49:38 +00004499 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004500 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004501 // single pshufb instruction is necessary. If There are more than 2 input
4502 // quads, disable the next transformation since it does not help SSSE3.
4503 bool V1Used = InputQuads[0] || InputQuads[1];
4504 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004505 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004506 if (InputQuads.count() == 2 && V1Used && V2Used) {
4507 BestLoQuad = InputQuads.find_first();
4508 BestHiQuad = InputQuads.find_next(BestLoQuad);
4509 }
4510 if (InputQuads.count() > 2) {
4511 BestLoQuad = -1;
4512 BestHiQuad = -1;
4513 }
4514 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004515
Nate Begemanb9a47b82009-02-23 08:49:38 +00004516 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4517 // the shuffle mask. If a quad is scored as -1, that means that it contains
4518 // words from all 4 input quadwords.
4519 SDValue NewV;
4520 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004521 SmallVector<int, 8> MaskV;
4522 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4523 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004524 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004525 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
4526 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
4527 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004528
Nate Begemanb9a47b82009-02-23 08:49:38 +00004529 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4530 // source words for the shuffle, to aid later transformations.
4531 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004532 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004533 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004534 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004535 if (idx != (int)i)
4536 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004537 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004538 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004539 AllWordsInNewV = false;
4540 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004541 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004542
Nate Begemanb9a47b82009-02-23 08:49:38 +00004543 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4544 if (AllWordsInNewV) {
4545 for (int i = 0; i != 8; ++i) {
4546 int idx = MaskVals[i];
4547 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004548 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004549 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004550 if ((idx != i) && idx < 4)
4551 pshufhw = false;
4552 if ((idx != i) && idx > 3)
4553 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004554 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004555 V1 = NewV;
4556 V2Used = false;
4557 BestLoQuad = 0;
4558 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004559 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004560
Nate Begemanb9a47b82009-02-23 08:49:38 +00004561 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4562 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004563 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004564 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4565 unsigned TargetMask = 0;
4566 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004567 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004568 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4569 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4570 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004571 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004572 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004573 }
Eric Christopherfd179292009-08-27 18:07:15 +00004574
Nate Begemanb9a47b82009-02-23 08:49:38 +00004575 // If we have SSSE3, and all words of the result are from 1 input vector,
4576 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4577 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004578 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004579 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004580
Nate Begemanb9a47b82009-02-23 08:49:38 +00004581 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004582 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004583 // mask, and elements that come from V1 in the V2 mask, so that the two
4584 // results can be OR'd together.
4585 bool TwoInputs = V1Used && V2Used;
4586 for (unsigned i = 0; i != 8; ++i) {
4587 int EltIdx = MaskVals[i] * 2;
4588 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004589 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4590 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004591 continue;
4592 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004593 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4594 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004595 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004596 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004597 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004598 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004599 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004600 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004601 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004602
Nate Begemanb9a47b82009-02-23 08:49:38 +00004603 // Calculate the shuffle mask for the second input, shuffle it, and
4604 // OR it with the first shuffled input.
4605 pshufbMask.clear();
4606 for (unsigned i = 0; i != 8; ++i) {
4607 int EltIdx = MaskVals[i] * 2;
4608 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004609 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4610 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004611 continue;
4612 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004613 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4614 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004615 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004616 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004617 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004618 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004619 MVT::v16i8, &pshufbMask[0], 16));
4620 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004621 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004622 }
4623
4624 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4625 // and update MaskVals with new element order.
4626 BitVector InOrder(8);
4627 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004628 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004629 for (int i = 0; i != 4; ++i) {
4630 int idx = MaskVals[i];
4631 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004632 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004633 InOrder.set(i);
4634 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004635 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004636 InOrder.set(i);
4637 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004639 }
4640 }
4641 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004642 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004643 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004644 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004645
4646 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4647 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4648 NewV.getOperand(0),
4649 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4650 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004651 }
Eric Christopherfd179292009-08-27 18:07:15 +00004652
Nate Begemanb9a47b82009-02-23 08:49:38 +00004653 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4654 // and update MaskVals with the new element order.
4655 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004656 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004657 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004658 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004659 for (unsigned i = 4; i != 8; ++i) {
4660 int idx = MaskVals[i];
4661 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004662 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004663 InOrder.set(i);
4664 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004665 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004666 InOrder.set(i);
4667 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004668 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004669 }
4670 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004672 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004673
4674 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4675 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4676 NewV.getOperand(0),
4677 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4678 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004679 }
Eric Christopherfd179292009-08-27 18:07:15 +00004680
Nate Begemanb9a47b82009-02-23 08:49:38 +00004681 // In case BestHi & BestLo were both -1, which means each quadword has a word
4682 // from each of the four input quadwords, calculate the InOrder bitvector now
4683 // before falling through to the insert/extract cleanup.
4684 if (BestLoQuad == -1 && BestHiQuad == -1) {
4685 NewV = V1;
4686 for (int i = 0; i != 8; ++i)
4687 if (MaskVals[i] < 0 || MaskVals[i] == i)
4688 InOrder.set(i);
4689 }
Eric Christopherfd179292009-08-27 18:07:15 +00004690
Nate Begemanb9a47b82009-02-23 08:49:38 +00004691 // The other elements are put in the right place using pextrw and pinsrw.
4692 for (unsigned i = 0; i != 8; ++i) {
4693 if (InOrder[i])
4694 continue;
4695 int EltIdx = MaskVals[i];
4696 if (EltIdx < 0)
4697 continue;
4698 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004699 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004700 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004701 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004702 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004704 DAG.getIntPtrConstant(i));
4705 }
4706 return NewV;
4707}
4708
4709// v16i8 shuffles - Prefer shuffles in the following order:
4710// 1. [ssse3] 1 x pshufb
4711// 2. [ssse3] 2 x pshufb + 1 x por
4712// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4713static
Nate Begeman9008ca62009-04-27 18:41:29 +00004714SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004715 SelectionDAG &DAG,
4716 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004717 SDValue V1 = SVOp->getOperand(0);
4718 SDValue V2 = SVOp->getOperand(1);
4719 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004720 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004721 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004722
Nate Begemanb9a47b82009-02-23 08:49:38 +00004723 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004724 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004725 // present, fall back to case 3.
4726 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4727 bool V1Only = true;
4728 bool V2Only = true;
4729 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004730 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004731 if (EltIdx < 0)
4732 continue;
4733 if (EltIdx < 16)
4734 V2Only = false;
4735 else
4736 V1Only = false;
4737 }
Eric Christopherfd179292009-08-27 18:07:15 +00004738
Nate Begemanb9a47b82009-02-23 08:49:38 +00004739 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4740 if (TLI.getSubtarget()->hasSSSE3()) {
4741 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004742
Nate Begemanb9a47b82009-02-23 08:49:38 +00004743 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004744 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004745 //
4746 // Otherwise, we have elements from both input vectors, and must zero out
4747 // elements that come from V2 in the first mask, and V1 in the second mask
4748 // so that we can OR them together.
4749 bool TwoInputs = !(V1Only || V2Only);
4750 for (unsigned i = 0; i != 16; ++i) {
4751 int EltIdx = MaskVals[i];
4752 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004753 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004754 continue;
4755 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004756 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004757 }
4758 // If all the elements are from V2, assign it to V1 and return after
4759 // building the first pshufb.
4760 if (V2Only)
4761 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004762 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004763 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004764 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004765 if (!TwoInputs)
4766 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004767
Nate Begemanb9a47b82009-02-23 08:49:38 +00004768 // Calculate the shuffle mask for the second input, shuffle it, and
4769 // OR it with the first shuffled input.
4770 pshufbMask.clear();
4771 for (unsigned i = 0; i != 16; ++i) {
4772 int EltIdx = MaskVals[i];
4773 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004774 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004775 continue;
4776 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004778 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004779 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004780 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004781 MVT::v16i8, &pshufbMask[0], 16));
4782 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004783 }
Eric Christopherfd179292009-08-27 18:07:15 +00004784
Nate Begemanb9a47b82009-02-23 08:49:38 +00004785 // No SSSE3 - Calculate in place words and then fix all out of place words
4786 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4787 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004788 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
4789 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004790 SDValue NewV = V2Only ? V2 : V1;
4791 for (int i = 0; i != 8; ++i) {
4792 int Elt0 = MaskVals[i*2];
4793 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004794
Nate Begemanb9a47b82009-02-23 08:49:38 +00004795 // This word of the result is all undef, skip it.
4796 if (Elt0 < 0 && Elt1 < 0)
4797 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004798
Nate Begemanb9a47b82009-02-23 08:49:38 +00004799 // This word of the result is already in the correct place, skip it.
4800 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4801 continue;
4802 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4803 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004804
Nate Begemanb9a47b82009-02-23 08:49:38 +00004805 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4806 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4807 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004808
4809 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4810 // using a single extract together, load it and store it.
4811 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004812 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004813 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004814 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004815 DAG.getIntPtrConstant(i));
4816 continue;
4817 }
4818
Nate Begemanb9a47b82009-02-23 08:49:38 +00004819 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004820 // source byte is not also odd, shift the extracted word left 8 bits
4821 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004822 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004824 DAG.getIntPtrConstant(Elt1 / 2));
4825 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004827 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004828 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4830 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004831 }
4832 // If Elt0 is defined, extract it from the appropriate source. If the
4833 // source byte is not also even, shift the extracted word right 8 bits. If
4834 // Elt1 was also defined, OR the extracted values together before
4835 // inserting them in the result.
4836 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004837 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004838 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4839 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004840 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004841 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004842 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004843 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4844 DAG.getConstant(0x00FF, MVT::i16));
4845 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004846 : InsElt0;
4847 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004848 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004849 DAG.getIntPtrConstant(i));
4850 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004851 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004852}
4853
Evan Cheng7a831ce2007-12-15 03:00:47 +00004854/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004855/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004856/// done when every pair / quad of shuffle mask elements point to elements in
4857/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004858/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00004859static
Nate Begeman9008ca62009-04-27 18:41:29 +00004860SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00004861 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004862 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004863 SDValue V1 = SVOp->getOperand(0);
4864 SDValue V2 = SVOp->getOperand(1);
4865 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004866 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004867 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004869 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004870 case MVT::v4f32: NewVT = MVT::v2f64; break;
4871 case MVT::v4i32: NewVT = MVT::v2i64; break;
4872 case MVT::v8i16: NewVT = MVT::v4i32; break;
4873 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004874 }
4875
Nate Begeman9008ca62009-04-27 18:41:29 +00004876 int Scale = NumElems / NewWidth;
4877 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004878 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004879 int StartIdx = -1;
4880 for (int j = 0; j < Scale; ++j) {
4881 int EltIdx = SVOp->getMaskElt(i+j);
4882 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004883 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004884 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004885 StartIdx = EltIdx - (EltIdx % Scale);
4886 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004887 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004888 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004889 if (StartIdx == -1)
4890 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004891 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004892 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004893 }
4894
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004895 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
4896 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004897 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004898}
4899
Evan Chengd880b972008-05-09 21:53:03 +00004900/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004901///
Owen Andersone50ed302009-08-10 22:56:29 +00004902static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004903 SDValue SrcOp, SelectionDAG &DAG,
4904 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004906 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004907 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004908 LD = dyn_cast<LoadSDNode>(SrcOp);
4909 if (!LD) {
4910 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4911 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004912 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00004913 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004914 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004915 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004916 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004917 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004918 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004919 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004920 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4921 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4922 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004923 SrcOp.getOperand(0)
4924 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004925 }
4926 }
4927 }
4928
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004929 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004930 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004931 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004932 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004933}
4934
Evan Chengace3c172008-07-22 21:13:36 +00004935/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4936/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004937static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004938LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4939 SDValue V1 = SVOp->getOperand(0);
4940 SDValue V2 = SVOp->getOperand(1);
4941 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004942 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004943
Evan Chengace3c172008-07-22 21:13:36 +00004944 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004945 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004946 SmallVector<int, 8> Mask1(4U, -1);
4947 SmallVector<int, 8> PermMask;
4948 SVOp->getMask(PermMask);
4949
Evan Chengace3c172008-07-22 21:13:36 +00004950 unsigned NumHi = 0;
4951 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004952 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004953 int Idx = PermMask[i];
4954 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004955 Locs[i] = std::make_pair(-1, -1);
4956 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004957 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4958 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004959 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004960 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004961 NumLo++;
4962 } else {
4963 Locs[i] = std::make_pair(1, NumHi);
4964 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004965 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004966 NumHi++;
4967 }
4968 }
4969 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004970
Evan Chengace3c172008-07-22 21:13:36 +00004971 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004972 // If no more than two elements come from either vector. This can be
4973 // implemented with two shuffles. First shuffle gather the elements.
4974 // The second shuffle, which takes the first shuffle as both of its
4975 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004976 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004977
Nate Begeman9008ca62009-04-27 18:41:29 +00004978 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004979
Evan Chengace3c172008-07-22 21:13:36 +00004980 for (unsigned i = 0; i != 4; ++i) {
4981 if (Locs[i].first == -1)
4982 continue;
4983 else {
4984 unsigned Idx = (i < 2) ? 0 : 4;
4985 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004986 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004987 }
4988 }
4989
Nate Begeman9008ca62009-04-27 18:41:29 +00004990 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004991 } else if (NumLo == 3 || NumHi == 3) {
4992 // Otherwise, we must have three elements from one vector, call it X, and
4993 // one element from the other, call it Y. First, use a shufps to build an
4994 // intermediate vector with the one element from Y and the element from X
4995 // that will be in the same half in the final destination (the indexes don't
4996 // matter). Then, use a shufps to build the final vector, taking the half
4997 // containing the element from Y from the intermediate, and the other half
4998 // from X.
4999 if (NumHi == 3) {
5000 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005001 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005002 std::swap(V1, V2);
5003 }
5004
5005 // Find the element from V2.
5006 unsigned HiIndex;
5007 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005008 int Val = PermMask[HiIndex];
5009 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005010 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005011 if (Val >= 4)
5012 break;
5013 }
5014
Nate Begeman9008ca62009-04-27 18:41:29 +00005015 Mask1[0] = PermMask[HiIndex];
5016 Mask1[1] = -1;
5017 Mask1[2] = PermMask[HiIndex^1];
5018 Mask1[3] = -1;
5019 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005020
5021 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005022 Mask1[0] = PermMask[0];
5023 Mask1[1] = PermMask[1];
5024 Mask1[2] = HiIndex & 1 ? 6 : 4;
5025 Mask1[3] = HiIndex & 1 ? 4 : 6;
5026 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005027 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005028 Mask1[0] = HiIndex & 1 ? 2 : 0;
5029 Mask1[1] = HiIndex & 1 ? 0 : 2;
5030 Mask1[2] = PermMask[2];
5031 Mask1[3] = PermMask[3];
5032 if (Mask1[2] >= 0)
5033 Mask1[2] += 4;
5034 if (Mask1[3] >= 0)
5035 Mask1[3] += 4;
5036 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005037 }
Evan Chengace3c172008-07-22 21:13:36 +00005038 }
5039
5040 // Break it into (shuffle shuffle_hi, shuffle_lo).
5041 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005042 SmallVector<int,8> LoMask(4U, -1);
5043 SmallVector<int,8> HiMask(4U, -1);
5044
5045 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005046 unsigned MaskIdx = 0;
5047 unsigned LoIdx = 0;
5048 unsigned HiIdx = 2;
5049 for (unsigned i = 0; i != 4; ++i) {
5050 if (i == 2) {
5051 MaskPtr = &HiMask;
5052 MaskIdx = 1;
5053 LoIdx = 0;
5054 HiIdx = 2;
5055 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005056 int Idx = PermMask[i];
5057 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005058 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005059 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005060 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005061 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005062 LoIdx++;
5063 } else {
5064 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005065 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005066 HiIdx++;
5067 }
5068 }
5069
Nate Begeman9008ca62009-04-27 18:41:29 +00005070 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5071 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5072 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005073 for (unsigned i = 0; i != 4; ++i) {
5074 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005075 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005076 } else {
5077 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005078 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005079 }
5080 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005081 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005082}
5083
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005084static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005085 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005086 V = V.getOperand(0);
5087 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5088 V = V.getOperand(0);
5089 if (MayFoldLoad(V))
5090 return true;
5091 return false;
5092}
5093
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005094// FIXME: the version above should always be used. Since there's
5095// a bug where several vector shuffles can't be folded because the
5096// DAG is not updated during lowering and a node claims to have two
5097// uses while it only has one, use this version, and let isel match
5098// another instruction if the load really happens to have more than
5099// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005100// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005101static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005102 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005103 V = V.getOperand(0);
5104 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5105 V = V.getOperand(0);
5106 if (ISD::isNormalLoad(V.getNode()))
5107 return true;
5108 return false;
5109}
5110
5111/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5112/// a vector extract, and if both can be later optimized into a single load.
5113/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5114/// here because otherwise a target specific shuffle node is going to be
5115/// emitted for this shuffle, and the optimization not done.
5116/// FIXME: This is probably not the best approach, but fix the problem
5117/// until the right path is decided.
5118static
5119bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5120 const TargetLowering &TLI) {
5121 EVT VT = V.getValueType();
5122 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5123
5124 // Be sure that the vector shuffle is present in a pattern like this:
5125 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5126 if (!V.hasOneUse())
5127 return false;
5128
5129 SDNode *N = *V.getNode()->use_begin();
5130 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5131 return false;
5132
5133 SDValue EltNo = N->getOperand(1);
5134 if (!isa<ConstantSDNode>(EltNo))
5135 return false;
5136
5137 // If the bit convert changed the number of elements, it is unsafe
5138 // to examine the mask.
5139 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005140 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005141 EVT SrcVT = V.getOperand(0).getValueType();
5142 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5143 return false;
5144 V = V.getOperand(0);
5145 HasShuffleIntoBitcast = true;
5146 }
5147
5148 // Select the input vector, guarding against out of range extract vector.
5149 unsigned NumElems = VT.getVectorNumElements();
5150 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5151 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5152 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5153
5154 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005155 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005156 V = V.getOperand(0);
5157
5158 if (ISD::isNormalLoad(V.getNode())) {
5159 // Is the original load suitable?
5160 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5161
5162 // FIXME: avoid the multi-use bug that is preventing lots of
5163 // of foldings to be detected, this is still wrong of course, but
5164 // give the temporary desired behavior, and if it happens that
5165 // the load has real more uses, during isel it will not fold, and
5166 // will generate poor code.
5167 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5168 return false;
5169
5170 if (!HasShuffleIntoBitcast)
5171 return true;
5172
5173 // If there's a bitcast before the shuffle, check if the load type and
5174 // alignment is valid.
5175 unsigned Align = LN0->getAlignment();
5176 unsigned NewAlign =
5177 TLI.getTargetData()->getABITypeAlignment(
5178 VT.getTypeForEVT(*DAG.getContext()));
5179
5180 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5181 return false;
5182 }
5183
5184 return true;
5185}
5186
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005187static
Evan Cheng835580f2010-10-07 20:50:20 +00005188SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5189 EVT VT = Op.getValueType();
5190
5191 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005192 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5193 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005194 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5195 V1, DAG));
5196}
5197
5198static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005199SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5200 bool HasSSE2) {
5201 SDValue V1 = Op.getOperand(0);
5202 SDValue V2 = Op.getOperand(1);
5203 EVT VT = Op.getValueType();
5204
5205 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5206
5207 if (HasSSE2 && VT == MVT::v2f64)
5208 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5209
5210 // v4f32 or v4i32
5211 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5212}
5213
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005214static
5215SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5216 SDValue V1 = Op.getOperand(0);
5217 SDValue V2 = Op.getOperand(1);
5218 EVT VT = Op.getValueType();
5219
5220 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5221 "unsupported shuffle type");
5222
5223 if (V2.getOpcode() == ISD::UNDEF)
5224 V2 = V1;
5225
5226 // v4i32 or v4f32
5227 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5228}
5229
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005230static
5231SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5232 SDValue V1 = Op.getOperand(0);
5233 SDValue V2 = Op.getOperand(1);
5234 EVT VT = Op.getValueType();
5235 unsigned NumElems = VT.getVectorNumElements();
5236
5237 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5238 // operand of these instructions is only memory, so check if there's a
5239 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5240 // same masks.
5241 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005242
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005243 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005244 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005245 CanFoldLoad = true;
5246
5247 // When V1 is a load, it can be folded later into a store in isel, example:
5248 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5249 // turns into:
5250 // (MOVLPSmr addr:$src1, VR128:$src2)
5251 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005252 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005253 CanFoldLoad = true;
5254
5255 if (CanFoldLoad) {
5256 if (HasSSE2 && NumElems == 2)
5257 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5258
5259 if (NumElems == 4)
5260 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5261 }
5262
5263 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5264 // movl and movlp will both match v2i64, but v2i64 is never matched by
5265 // movl earlier because we make it strict to avoid messing with the movlp load
5266 // folding logic (see the code above getMOVLP call). Match it here then,
5267 // this is horrible, but will stay like this until we move all shuffle
5268 // matching to x86 specific nodes. Note that for the 1st condition all
5269 // types are matched with movsd.
5270 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5271 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5272 else if (HasSSE2)
5273 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5274
5275
5276 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5277
5278 // Invert the operand order and use SHUFPS to match it.
5279 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5280 X86::getShuffleSHUFImmediate(SVOp), DAG);
5281}
5282
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005283static inline unsigned getUNPCKLOpcode(EVT VT) {
5284 switch(VT.getSimpleVT().SimpleTy) {
5285 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5286 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5287 case MVT::v4f32: return X86ISD::UNPCKLPS;
5288 case MVT::v2f64: return X86ISD::UNPCKLPD;
5289 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5290 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5291 default:
5292 llvm_unreachable("Unknow type for unpckl");
5293 }
5294 return 0;
5295}
5296
5297static inline unsigned getUNPCKHOpcode(EVT VT) {
5298 switch(VT.getSimpleVT().SimpleTy) {
5299 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5300 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5301 case MVT::v4f32: return X86ISD::UNPCKHPS;
5302 case MVT::v2f64: return X86ISD::UNPCKHPD;
5303 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5304 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5305 default:
5306 llvm_unreachable("Unknow type for unpckh");
5307 }
5308 return 0;
5309}
5310
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005311static
5312SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005313 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005314 const X86Subtarget *Subtarget) {
5315 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5316 EVT VT = Op.getValueType();
5317 DebugLoc dl = Op.getDebugLoc();
5318 SDValue V1 = Op.getOperand(0);
5319 SDValue V2 = Op.getOperand(1);
5320
5321 if (isZeroShuffle(SVOp))
5322 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5323
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005324 // Handle splat operations
5325 if (SVOp->isSplat()) {
5326 // Special case, this is the only place now where it's
5327 // allowed to return a vector_shuffle operation without
5328 // using a target specific node, because *hopefully* it
5329 // will be optimized away by the dag combiner.
5330 if (VT.getVectorNumElements() <= 4 &&
5331 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5332 return Op;
5333
5334 // Handle splats by matching through known masks
5335 if (VT.getVectorNumElements() <= 4)
5336 return SDValue();
5337
Evan Cheng835580f2010-10-07 20:50:20 +00005338 // Canonicalize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005339 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005340 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005341
5342 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5343 // do it!
5344 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5345 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5346 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005347 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005348 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5349 // FIXME: Figure out a cleaner way to do this.
5350 // Try to make use of movq to zero out the top part.
5351 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5352 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5353 if (NewOp.getNode()) {
5354 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5355 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5356 DAG, Subtarget, dl);
5357 }
5358 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5359 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5360 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5361 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5362 DAG, Subtarget, dl);
5363 }
5364 }
5365 return SDValue();
5366}
5367
Dan Gohman475871a2008-07-27 21:46:04 +00005368SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005369X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005370 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005371 SDValue V1 = Op.getOperand(0);
5372 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005373 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005374 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005375 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005376 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005377 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5378 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005379 bool V1IsSplat = false;
5380 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005381 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005382 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005383 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005384 MachineFunction &MF = DAG.getMachineFunction();
5385 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005386
Dale Johannesen0488fb62010-09-30 23:57:10 +00005387 // Shuffle operations on MMX not supported.
5388 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005389 return Op;
5390
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005391 // Vector shuffle lowering takes 3 steps:
5392 //
5393 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5394 // narrowing and commutation of operands should be handled.
5395 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5396 // shuffle nodes.
5397 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5398 // so the shuffle can be broken into other shuffles and the legalizer can
5399 // try the lowering again.
5400 //
5401 // The general ideia is that no vector_shuffle operation should be left to
5402 // be matched during isel, all of them must be converted to a target specific
5403 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005404
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005405 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5406 // narrowing and commutation of operands should be handled. The actual code
5407 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005408 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005409 if (NewOp.getNode())
5410 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005411
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005412 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5413 // unpckh_undef). Only use pshufd if speed is more important than size.
5414 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5415 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5416 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5417 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5418 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5419 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005420
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005421 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005422 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005423 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005424
Dale Johannesen0488fb62010-09-30 23:57:10 +00005425 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005426 return getMOVHighToLow(Op, dl, DAG);
5427
5428 // Use to match splats
5429 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5430 (VT == MVT::v2f64 || VT == MVT::v2i64))
5431 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5432
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005433 if (X86::isPSHUFDMask(SVOp)) {
5434 // The actual implementation will match the mask in the if above and then
5435 // during isel it can match several different instructions, not only pshufd
5436 // as its name says, sad but true, emulate the behavior for now...
5437 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5438 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5439
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005440 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5441
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005442 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005443 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5444
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005445 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005446 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5447 TargetMask, DAG);
5448
5449 if (VT == MVT::v4f32)
5450 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5451 TargetMask, DAG);
5452 }
Eric Christopherfd179292009-08-27 18:07:15 +00005453
Evan Chengf26ffe92008-05-29 08:22:04 +00005454 // Check if this can be converted into a logical shift.
5455 bool isLeft = false;
5456 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005457 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005458 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005459 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005460 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005461 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005462 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005463 EVT EltVT = VT.getVectorElementType();
5464 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005465 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005466 }
Eric Christopherfd179292009-08-27 18:07:15 +00005467
Nate Begeman9008ca62009-04-27 18:41:29 +00005468 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005469 if (V1IsUndef)
5470 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005471 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005472 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005473 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005474 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005475 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5476
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005477 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005478 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5479 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005480 }
Eric Christopherfd179292009-08-27 18:07:15 +00005481
Nate Begeman9008ca62009-04-27 18:41:29 +00005482 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00005483 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5484 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005485
Dale Johannesen0488fb62010-09-30 23:57:10 +00005486 if (X86::isMOVHLPSMask(SVOp))
5487 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005488
Dale Johannesen0488fb62010-09-30 23:57:10 +00005489 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5490 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005491
Dale Johannesen0488fb62010-09-30 23:57:10 +00005492 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5493 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005494
Dale Johannesen0488fb62010-09-30 23:57:10 +00005495 if (X86::isMOVLPMask(SVOp))
5496 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005497
Nate Begeman9008ca62009-04-27 18:41:29 +00005498 if (ShouldXformToMOVHLPS(SVOp) ||
5499 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5500 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005501
Evan Chengf26ffe92008-05-29 08:22:04 +00005502 if (isShift) {
5503 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005504 EVT EltVT = VT.getVectorElementType();
5505 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005506 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005507 }
Eric Christopherfd179292009-08-27 18:07:15 +00005508
Evan Cheng9eca5e82006-10-25 21:49:50 +00005509 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005510 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5511 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005512 V1IsSplat = isSplatVector(V1.getNode());
5513 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005514
Chris Lattner8a594482007-11-25 00:24:49 +00005515 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005516 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005517 Op = CommuteVectorShuffle(SVOp, DAG);
5518 SVOp = cast<ShuffleVectorSDNode>(Op);
5519 V1 = SVOp->getOperand(0);
5520 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005521 std::swap(V1IsSplat, V2IsSplat);
5522 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005523 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005524 }
5525
Nate Begeman9008ca62009-04-27 18:41:29 +00005526 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5527 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005528 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005529 return V1;
5530 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5531 // the instruction selector will not match, so get a canonical MOVL with
5532 // swapped operands to undo the commute.
5533 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005534 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005535
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005536 if (X86::isUNPCKLMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005537 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005538
5539 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005540 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005541
Evan Cheng9bbbb982006-10-25 20:48:19 +00005542 if (V2IsSplat) {
5543 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005544 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005545 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005546 SDValue NewMask = NormalizeMask(SVOp, DAG);
5547 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5548 if (NSVOp != SVOp) {
5549 if (X86::isUNPCKLMask(NSVOp, true)) {
5550 return NewMask;
5551 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5552 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005553 }
5554 }
5555 }
5556
Evan Cheng9eca5e82006-10-25 21:49:50 +00005557 if (Commuted) {
5558 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005559 // FIXME: this seems wrong.
5560 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5561 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005562
5563 if (X86::isUNPCKLMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005564 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005565
5566 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005567 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005568 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005569
Nate Begeman9008ca62009-04-27 18:41:29 +00005570 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00005571 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00005572 return CommuteVectorShuffle(SVOp, DAG);
5573
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005574 // The checks below are all present in isShuffleMaskLegal, but they are
5575 // inlined here right now to enable us to directly emit target specific
5576 // nodes, and remove one by one until they don't return Op anymore.
5577 SmallVector<int, 16> M;
5578 SVOp->getMask(M);
5579
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005580 if (isPALIGNRMask(M, VT, HasSSSE3))
5581 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5582 X86::getShufflePALIGNRImmediate(SVOp),
5583 DAG);
5584
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005585 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5586 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5587 if (VT == MVT::v2f64)
5588 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5589 if (VT == MVT::v2i64)
5590 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5591 }
5592
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005593 if (isPSHUFHWMask(M, VT))
5594 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5595 X86::getShufflePSHUFHWImmediate(SVOp),
5596 DAG);
5597
5598 if (isPSHUFLWMask(M, VT))
5599 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5600 X86::getShufflePSHUFLWImmediate(SVOp),
5601 DAG);
5602
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005603 if (isSHUFPMask(M, VT)) {
5604 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5605 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5606 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5607 TargetMask, DAG);
5608 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5609 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5610 TargetMask, DAG);
5611 }
5612
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005613 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5614 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5615 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5616 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5617 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5618 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5619
Evan Cheng14b32e12007-12-11 01:46:18 +00005620 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005622 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005623 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005624 return NewOp;
5625 }
5626
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005628 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 if (NewOp.getNode())
5630 return NewOp;
5631 }
Eric Christopherfd179292009-08-27 18:07:15 +00005632
Dale Johannesen0488fb62010-09-30 23:57:10 +00005633 // Handle all 4 wide cases with a number of shuffles.
5634 if (NumElems == 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005635 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005636
Dan Gohman475871a2008-07-27 21:46:04 +00005637 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005638}
5639
Dan Gohman475871a2008-07-27 21:46:04 +00005640SDValue
5641X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005642 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005643 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005644 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005645 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005647 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005649 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005650 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005651 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005652 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5653 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5654 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5656 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005657 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005659 Op.getOperand(0)),
5660 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005662 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005664 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005665 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005666 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005667 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5668 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005669 // result has a single use which is a store or a bitcast to i32. And in
5670 // the case of a store, it's not worth it if the index is a constant 0,
5671 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005672 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005673 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005674 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005675 if ((User->getOpcode() != ISD::STORE ||
5676 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5677 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005678 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005680 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005682 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005683 Op.getOperand(0)),
5684 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005685 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005687 // ExtractPS works with constant index.
5688 if (isa<ConstantSDNode>(Op.getOperand(1)))
5689 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005690 }
Dan Gohman475871a2008-07-27 21:46:04 +00005691 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005692}
5693
5694
Dan Gohman475871a2008-07-27 21:46:04 +00005695SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005696X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5697 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005698 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005699 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005700
Evan Cheng62a3f152008-03-24 21:52:23 +00005701 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005702 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005703 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005704 return Res;
5705 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005706
Owen Andersone50ed302009-08-10 22:56:29 +00005707 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005708 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005709 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005710 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005711 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005712 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005713 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5715 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005716 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005717 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005718 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005719 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005720 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005721 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005722 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005723 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005724 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005725 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005726 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005727 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005728 if (Idx == 0)
5729 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005730
Evan Cheng0db9fe62006-04-25 20:13:52 +00005731 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005732 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005733 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005734 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005735 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005736 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005737 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005738 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005739 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5740 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5741 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005742 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005743 if (Idx == 0)
5744 return Op;
5745
5746 // UNPCKHPD the element to the lowest double word, then movsd.
5747 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5748 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005749 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005750 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005751 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005752 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005753 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005754 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005755 }
5756
Dan Gohman475871a2008-07-27 21:46:04 +00005757 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005758}
5759
Dan Gohman475871a2008-07-27 21:46:04 +00005760SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005761X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5762 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005763 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005764 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005765 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005766
Dan Gohman475871a2008-07-27 21:46:04 +00005767 SDValue N0 = Op.getOperand(0);
5768 SDValue N1 = Op.getOperand(1);
5769 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005770
Dan Gohman8a55ce42009-09-23 21:02:20 +00005771 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005772 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005773 unsigned Opc;
5774 if (VT == MVT::v8i16)
5775 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005776 else if (VT == MVT::v16i8)
5777 Opc = X86ISD::PINSRB;
5778 else
5779 Opc = X86ISD::PINSRB;
5780
Nate Begeman14d12ca2008-02-11 04:19:36 +00005781 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5782 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005783 if (N1.getValueType() != MVT::i32)
5784 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5785 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005786 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005787 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005788 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005789 // Bits [7:6] of the constant are the source select. This will always be
5790 // zero here. The DAG Combiner may combine an extract_elt index into these
5791 // bits. For example (insert (extract, 3), 2) could be matched by putting
5792 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005793 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005794 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005795 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005796 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005797 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005798 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005799 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005800 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005801 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005802 // PINSR* works with constant index.
5803 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005804 }
Dan Gohman475871a2008-07-27 21:46:04 +00005805 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005806}
5807
Dan Gohman475871a2008-07-27 21:46:04 +00005808SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005809X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005810 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005811 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005812
5813 if (Subtarget->hasSSE41())
5814 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5815
Dan Gohman8a55ce42009-09-23 21:02:20 +00005816 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005817 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005818
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005819 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005820 SDValue N0 = Op.getOperand(0);
5821 SDValue N1 = Op.getOperand(1);
5822 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005823
Dan Gohman8a55ce42009-09-23 21:02:20 +00005824 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005825 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5826 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 if (N1.getValueType() != MVT::i32)
5828 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5829 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005830 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00005831 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005832 }
Dan Gohman475871a2008-07-27 21:46:04 +00005833 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005834}
5835
Dan Gohman475871a2008-07-27 21:46:04 +00005836SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005837X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005838 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005839
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005840 if (Op.getValueType() == MVT::v1i64 &&
5841 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005843
Owen Anderson825b72b2009-08-11 20:47:22 +00005844 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00005845 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
5846 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005847 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00005848 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005849}
5850
Bill Wendling056292f2008-09-16 21:48:12 +00005851// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5852// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5853// one of the above mentioned nodes. It has to be wrapped because otherwise
5854// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5855// be used to form addressing mode. These wrapped nodes will be selected
5856// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005857SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005858X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005859 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005860
Chris Lattner41621a22009-06-26 19:22:52 +00005861 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5862 // global base reg.
5863 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005864 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005865 CodeModel::Model M = getTargetMachine().getCodeModel();
5866
Chris Lattner4f066492009-07-11 20:29:19 +00005867 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005868 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005869 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005870 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005871 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005872 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005873 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005874
Evan Cheng1606e8e2009-03-13 07:51:59 +00005875 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005876 CP->getAlignment(),
5877 CP->getOffset(), OpFlag);
5878 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005879 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005880 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005881 if (OpFlag) {
5882 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005883 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005884 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005885 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005886 }
5887
5888 return Result;
5889}
5890
Dan Gohmand858e902010-04-17 15:26:15 +00005891SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005892 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005893
Chris Lattner18c59872009-06-27 04:16:01 +00005894 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5895 // global base reg.
5896 unsigned char OpFlag = 0;
5897 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005898 CodeModel::Model M = getTargetMachine().getCodeModel();
5899
Chris Lattner4f066492009-07-11 20:29:19 +00005900 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005901 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005902 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005903 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005904 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005905 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005906 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005907
Chris Lattner18c59872009-06-27 04:16:01 +00005908 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5909 OpFlag);
5910 DebugLoc DL = JT->getDebugLoc();
5911 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005912
Chris Lattner18c59872009-06-27 04:16:01 +00005913 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00005914 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00005915 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5916 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005917 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005918 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005919
Chris Lattner18c59872009-06-27 04:16:01 +00005920 return Result;
5921}
5922
5923SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005924X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005925 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005926
Chris Lattner18c59872009-06-27 04:16:01 +00005927 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5928 // global base reg.
5929 unsigned char OpFlag = 0;
5930 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005931 CodeModel::Model M = getTargetMachine().getCodeModel();
5932
Chris Lattner4f066492009-07-11 20:29:19 +00005933 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005934 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005935 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005936 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005937 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005938 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005939 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005940
Chris Lattner18c59872009-06-27 04:16:01 +00005941 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005942
Chris Lattner18c59872009-06-27 04:16:01 +00005943 DebugLoc DL = Op.getDebugLoc();
5944 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005945
5946
Chris Lattner18c59872009-06-27 04:16:01 +00005947 // With PIC, the address is actually $g + Offset.
5948 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005949 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005950 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5951 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005952 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005953 Result);
5954 }
Eric Christopherfd179292009-08-27 18:07:15 +00005955
Chris Lattner18c59872009-06-27 04:16:01 +00005956 return Result;
5957}
5958
Dan Gohman475871a2008-07-27 21:46:04 +00005959SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005960X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005961 // Create the TargetBlockAddressAddress node.
5962 unsigned char OpFlags =
5963 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005964 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005965 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005966 DebugLoc dl = Op.getDebugLoc();
5967 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5968 /*isTarget=*/true, OpFlags);
5969
Dan Gohmanf705adb2009-10-30 01:28:02 +00005970 if (Subtarget->isPICStyleRIPRel() &&
5971 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005972 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5973 else
5974 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005975
Dan Gohman29cbade2009-11-20 23:18:13 +00005976 // With PIC, the address is actually $g + Offset.
5977 if (isGlobalRelativeToPICBase(OpFlags)) {
5978 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5979 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5980 Result);
5981 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005982
5983 return Result;
5984}
5985
5986SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005987X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005988 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005989 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005990 // Create the TargetGlobalAddress node, folding in the constant
5991 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005992 unsigned char OpFlags =
5993 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005994 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005995 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005996 if (OpFlags == X86II::MO_NO_FLAG &&
5997 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005998 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005999 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006000 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006001 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006002 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006003 }
Eric Christopherfd179292009-08-27 18:07:15 +00006004
Chris Lattner4f066492009-07-11 20:29:19 +00006005 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006006 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006007 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6008 else
6009 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006010
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006011 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006012 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006013 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6014 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006015 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006016 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006017
Chris Lattner36c25012009-07-10 07:34:39 +00006018 // For globals that require a load from a stub to get the address, emit the
6019 // load.
6020 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006021 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006022 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006023
Dan Gohman6520e202008-10-18 02:06:02 +00006024 // If there was a non-zero offset that we didn't fold, create an explicit
6025 // addition for it.
6026 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006027 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006028 DAG.getConstant(Offset, getPointerTy()));
6029
Evan Cheng0db9fe62006-04-25 20:13:52 +00006030 return Result;
6031}
6032
Evan Chengda43bcf2008-09-24 00:05:32 +00006033SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006034X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006035 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006036 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006037 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006038}
6039
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006040static SDValue
6041GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006042 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006043 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006044 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006045 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006046 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006047 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006048 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006049 GA->getOffset(),
6050 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006051 if (InFlag) {
6052 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006053 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006054 } else {
6055 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006056 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006057 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006058
6059 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006060 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006061
Rafael Espindola15f1b662009-04-24 12:59:40 +00006062 SDValue Flag = Chain.getValue(1);
6063 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006064}
6065
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006066// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006067static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006068LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006069 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006070 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006071 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6072 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006073 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006074 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006075 InFlag = Chain.getValue(1);
6076
Chris Lattnerb903bed2009-06-26 21:20:29 +00006077 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006078}
6079
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006080// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006081static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006082LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006083 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006084 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6085 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006086}
6087
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006088// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6089// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006090static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006091 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006092 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006093 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006094
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006095 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6096 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6097 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006098
Michael J. Spencerec38de22010-10-10 22:04:20 +00006099 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006100 DAG.getIntPtrConstant(0),
6101 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006102
Chris Lattnerb903bed2009-06-26 21:20:29 +00006103 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006104 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6105 // initialexec.
6106 unsigned WrapperKind = X86ISD::Wrapper;
6107 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006108 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006109 } else if (is64Bit) {
6110 assert(model == TLSModel::InitialExec);
6111 OperandFlags = X86II::MO_GOTTPOFF;
6112 WrapperKind = X86ISD::WrapperRIP;
6113 } else {
6114 assert(model == TLSModel::InitialExec);
6115 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006116 }
Eric Christopherfd179292009-08-27 18:07:15 +00006117
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006118 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6119 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006120 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006121 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006122 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006123 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006124
Rafael Espindola9a580232009-02-27 13:37:18 +00006125 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006126 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006127 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006128
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006129 // The address of the thread local variable is the add of the thread
6130 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006131 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006132}
6133
Dan Gohman475871a2008-07-27 21:46:04 +00006134SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006135X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006136
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006137 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006138 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006139
Eric Christopher30ef0e52010-06-03 04:07:48 +00006140 if (Subtarget->isTargetELF()) {
6141 // TODO: implement the "local dynamic" model
6142 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006143
Eric Christopher30ef0e52010-06-03 04:07:48 +00006144 // If GV is an alias then use the aliasee for determining
6145 // thread-localness.
6146 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6147 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006148
6149 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006150 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006151
Eric Christopher30ef0e52010-06-03 04:07:48 +00006152 switch (model) {
6153 case TLSModel::GeneralDynamic:
6154 case TLSModel::LocalDynamic: // not implemented
6155 if (Subtarget->is64Bit())
6156 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6157 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006158
Eric Christopher30ef0e52010-06-03 04:07:48 +00006159 case TLSModel::InitialExec:
6160 case TLSModel::LocalExec:
6161 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6162 Subtarget->is64Bit());
6163 }
6164 } else if (Subtarget->isTargetDarwin()) {
6165 // Darwin only has one model of TLS. Lower to that.
6166 unsigned char OpFlag = 0;
6167 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6168 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006169
Eric Christopher30ef0e52010-06-03 04:07:48 +00006170 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6171 // global base reg.
6172 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6173 !Subtarget->is64Bit();
6174 if (PIC32)
6175 OpFlag = X86II::MO_TLVP_PIC_BASE;
6176 else
6177 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006178 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006179 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00006180 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00006181 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006182 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006183
Eric Christopher30ef0e52010-06-03 04:07:48 +00006184 // With PIC32, the address is actually $g + Offset.
6185 if (PIC32)
6186 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6187 DAG.getNode(X86ISD::GlobalBaseReg,
6188 DebugLoc(), getPointerTy()),
6189 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006190
Eric Christopher30ef0e52010-06-03 04:07:48 +00006191 // Lowering the machine isd will make sure everything is in the right
6192 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006193 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006194 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00006195 SDValue Args[] = { Chain, Offset };
6196 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006197
Eric Christopher30ef0e52010-06-03 04:07:48 +00006198 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6199 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6200 MFI->setAdjustsStack(true);
Eric Christopher8bce7cc2010-12-09 00:27:58 +00006201
Eric Christopher30ef0e52010-06-03 04:07:48 +00006202 // And our return value (tls address) is in the standard call return value
6203 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006204 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6205 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006206 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006207
Eric Christopher30ef0e52010-06-03 04:07:48 +00006208 assert(false &&
6209 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006210
Torok Edwinc23197a2009-07-14 16:55:14 +00006211 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006212 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006213}
6214
Evan Cheng0db9fe62006-04-25 20:13:52 +00006215
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006216/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006217/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006218SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006219 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006220 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006221 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006222 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006223 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006224 SDValue ShOpLo = Op.getOperand(0);
6225 SDValue ShOpHi = Op.getOperand(1);
6226 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006227 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006228 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006229 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006230
Dan Gohman475871a2008-07-27 21:46:04 +00006231 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006232 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006233 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6234 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006235 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006236 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6237 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006238 }
Evan Chenge3413162006-01-09 18:33:28 +00006239
Owen Anderson825b72b2009-08-11 20:47:22 +00006240 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6241 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006242 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006243 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006244
Dan Gohman475871a2008-07-27 21:46:04 +00006245 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006246 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006247 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6248 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006249
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006250 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006251 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6252 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006253 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006254 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6255 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006256 }
6257
Dan Gohman475871a2008-07-27 21:46:04 +00006258 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006259 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006260}
Evan Chenga3195e82006-01-12 22:54:21 +00006261
Dan Gohmand858e902010-04-17 15:26:15 +00006262SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6263 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006264 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006265
Dale Johannesen0488fb62010-09-30 23:57:10 +00006266 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006267 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006268
Owen Anderson825b72b2009-08-11 20:47:22 +00006269 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006270 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006271
Eli Friedman36df4992009-05-27 00:47:34 +00006272 // These are really Legal; return the operand so the caller accepts it as
6273 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006274 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006275 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006276 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006277 Subtarget->is64Bit()) {
6278 return Op;
6279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006280
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006281 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006282 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006283 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006284 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006285 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006286 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006287 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006288 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006289 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006290 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6291}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006292
Owen Andersone50ed302009-08-10 22:56:29 +00006293SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006294 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006295 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006296 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006297 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006298 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006299 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006300 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006301 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00006302 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006303 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006304
Chris Lattner492a43e2010-09-22 01:28:21 +00006305 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006306
Chris Lattner492a43e2010-09-22 01:28:21 +00006307 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6308 MachineMemOperand *MMO =
6309 DAG.getMachineFunction()
6310 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6311 MachineMemOperand::MOLoad, ByteSize, ByteSize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006312
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006313 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006314 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
6315 X86ISD::FILD, DL,
6316 Tys, Ops, array_lengthof(Ops),
6317 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006318
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006319 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006320 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006321 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006322
6323 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6324 // shouldn't be necessary except that RFP cannot be live across
6325 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006326 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006327 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
6328 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006329 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006330 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006331 SDValue Ops[] = {
6332 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6333 };
Chris Lattner492a43e2010-09-22 01:28:21 +00006334 MachineMemOperand *MMO =
6335 DAG.getMachineFunction()
6336 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006337 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006338
Chris Lattner492a43e2010-09-22 01:28:21 +00006339 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
6340 Ops, array_lengthof(Ops),
6341 Op.getValueType(), MMO);
6342 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006343 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006344 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006345 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006346
Evan Cheng0db9fe62006-04-25 20:13:52 +00006347 return Result;
6348}
6349
Bill Wendling8b8a6362009-01-17 03:56:04 +00006350// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006351SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6352 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006353 // This algorithm is not obvious. Here it is in C code, more or less:
6354 /*
6355 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6356 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6357 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006358
Bill Wendling8b8a6362009-01-17 03:56:04 +00006359 // Copy ints to xmm registers.
6360 __m128i xh = _mm_cvtsi32_si128( hi );
6361 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006362
Bill Wendling8b8a6362009-01-17 03:56:04 +00006363 // Combine into low half of a single xmm register.
6364 __m128i x = _mm_unpacklo_epi32( xh, xl );
6365 __m128d d;
6366 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006367
Bill Wendling8b8a6362009-01-17 03:56:04 +00006368 // Merge in appropriate exponents to give the integer bits the right
6369 // magnitude.
6370 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006371
Bill Wendling8b8a6362009-01-17 03:56:04 +00006372 // Subtract away the biases to deal with the IEEE-754 double precision
6373 // implicit 1.
6374 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006375
Bill Wendling8b8a6362009-01-17 03:56:04 +00006376 // All conversions up to here are exact. The correctly rounded result is
6377 // calculated using the current rounding mode using the following
6378 // horizontal add.
6379 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6380 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6381 // store doesn't really need to be here (except
6382 // maybe to zero the other double)
6383 return sd;
6384 }
6385 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006386
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006387 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006388 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006389
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006390 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006391 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006392 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6393 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6394 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6395 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006396 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006397 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006398
Bill Wendling8b8a6362009-01-17 03:56:04 +00006399 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006400 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006401 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006402 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006403 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006404 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006405 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006406
Owen Anderson825b72b2009-08-11 20:47:22 +00006407 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6408 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006409 Op.getOperand(0),
6410 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006411 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6412 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006413 Op.getOperand(0),
6414 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006415 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6416 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006417 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006418 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006419 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006420 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006421 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006422 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006423 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006424 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006425
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006426 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006427 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006428 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6429 DAG.getUNDEF(MVT::v2f64), ShufMask);
6430 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6431 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006432 DAG.getIntPtrConstant(0));
6433}
6434
Bill Wendling8b8a6362009-01-17 03:56:04 +00006435// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006436SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6437 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006438 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006439 // FP constant to bias correct the final result.
6440 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006441 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006442
6443 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006444 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6445 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006446 Op.getOperand(0),
6447 DAG.getIntPtrConstant(0)));
6448
Owen Anderson825b72b2009-08-11 20:47:22 +00006449 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006450 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006451 DAG.getIntPtrConstant(0));
6452
6453 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006454 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006455 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006456 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006457 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006458 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006459 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006460 MVT::v2f64, Bias)));
6461 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006462 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006463 DAG.getIntPtrConstant(0));
6464
6465 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006466 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006467
6468 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006469 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006470
Owen Anderson825b72b2009-08-11 20:47:22 +00006471 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006472 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006473 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006474 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006475 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006476 }
6477
6478 // Handle final rounding.
6479 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006480}
6481
Dan Gohmand858e902010-04-17 15:26:15 +00006482SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6483 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006484 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006485 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006486
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006487 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006488 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6489 // the optimization here.
6490 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006491 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006492
Owen Andersone50ed302009-08-10 22:56:29 +00006493 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006494 EVT DstVT = Op.getValueType();
6495 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006496 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006497 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006498 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006499
6500 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006501 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006502 if (SrcVT == MVT::i32) {
6503 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6504 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6505 getPointerTy(), StackSlot, WordOff);
6506 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006507 StackSlot, MachinePointerInfo(),
6508 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006509 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006510 OffsetSlot, MachinePointerInfo(),
6511 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006512 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6513 return Fild;
6514 }
6515
6516 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6517 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006518 StackSlot, MachinePointerInfo(),
6519 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006520 // For i64 source, we need to add the appropriate power of 2 if the input
6521 // was negative. This is the same as the optimization in
6522 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6523 // we must be careful to do the computation in x87 extended precision, not
6524 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00006525 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6526 MachineMemOperand *MMO =
6527 DAG.getMachineFunction()
6528 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6529 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006530
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006531 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6532 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006533 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
6534 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006535
6536 APInt FF(32, 0x5F800000ULL);
6537
6538 // Check whether the sign bit is set.
6539 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6540 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6541 ISD::SETLT);
6542
6543 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6544 SDValue FudgePtr = DAG.getConstantPool(
6545 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6546 getPointerTy());
6547
6548 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6549 SDValue Zero = DAG.getIntPtrConstant(0);
6550 SDValue Four = DAG.getIntPtrConstant(4);
6551 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6552 Zero, Four);
6553 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6554
6555 // Load the value out, extending it from f32 to f80.
6556 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006557 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006558 FudgePtr, MachinePointerInfo::getConstantPool(),
6559 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006560 // Extend everything to 80 bits to force it to be done on x87.
6561 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6562 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006563}
6564
Dan Gohman475871a2008-07-27 21:46:04 +00006565std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006566FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00006567 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006568
Owen Andersone50ed302009-08-10 22:56:29 +00006569 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006570
6571 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006572 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6573 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006574 }
6575
Owen Anderson825b72b2009-08-11 20:47:22 +00006576 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6577 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006578 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006579
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006580 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006581 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006582 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006583 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006584 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006585 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006586 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006587 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006588
Evan Cheng87c89352007-10-15 20:11:21 +00006589 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6590 // stack slot.
6591 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006592 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006593 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006594 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006595
Michael J. Spencerec38de22010-10-10 22:04:20 +00006596
6597
Evan Cheng0db9fe62006-04-25 20:13:52 +00006598 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006599 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006600 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006601 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6602 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6603 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006604 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006605
Dan Gohman475871a2008-07-27 21:46:04 +00006606 SDValue Chain = DAG.getEntryNode();
6607 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00006608 EVT TheVT = Op.getOperand(0).getValueType();
6609 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006610 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00006611 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006612 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006613 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006614 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006615 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00006616 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00006617 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00006618
Chris Lattner492a43e2010-09-22 01:28:21 +00006619 MachineMemOperand *MMO =
6620 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6621 MachineMemOperand::MOLoad, MemSize, MemSize);
6622 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
6623 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006624 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006625 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006626 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6627 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006628
Chris Lattner07290932010-09-22 01:05:16 +00006629 MachineMemOperand *MMO =
6630 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6631 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006632
Evan Cheng0db9fe62006-04-25 20:13:52 +00006633 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006634 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00006635 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
6636 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00006637
Chris Lattner27a6c732007-11-24 07:07:01 +00006638 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006639}
6640
Dan Gohmand858e902010-04-17 15:26:15 +00006641SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6642 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00006643 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006644 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006645
Eli Friedman948e95a2009-05-23 09:59:16 +00006646 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006647 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006648 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6649 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006650
Chris Lattner27a6c732007-11-24 07:07:01 +00006651 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006652 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006653 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006654}
6655
Dan Gohmand858e902010-04-17 15:26:15 +00006656SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6657 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006658 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6659 SDValue FIST = Vals.first, StackSlot = Vals.second;
6660 assert(FIST.getNode() && "Unexpected failure");
6661
6662 // Load the result.
6663 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006664 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006665}
6666
Dan Gohmand858e902010-04-17 15:26:15 +00006667SDValue X86TargetLowering::LowerFABS(SDValue Op,
6668 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006669 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006670 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006671 EVT VT = Op.getValueType();
6672 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006673 if (VT.isVector())
6674 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006675 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006676 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006677 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006678 CV.push_back(C);
6679 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006680 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006681 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006682 CV.push_back(C);
6683 CV.push_back(C);
6684 CV.push_back(C);
6685 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006686 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006687 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006688 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006689 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006690 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006691 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006692 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006693}
6694
Dan Gohmand858e902010-04-17 15:26:15 +00006695SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006696 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006697 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006698 EVT VT = Op.getValueType();
6699 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006700 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006701 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006702 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006703 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006704 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006705 CV.push_back(C);
6706 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006707 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006708 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006709 CV.push_back(C);
6710 CV.push_back(C);
6711 CV.push_back(C);
6712 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006713 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006714 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006715 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006716 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006717 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006718 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006719 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006720 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006721 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006722 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006723 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006724 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006725 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006726 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006727 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006728}
6729
Dan Gohmand858e902010-04-17 15:26:15 +00006730SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006731 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006732 SDValue Op0 = Op.getOperand(0);
6733 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006734 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006735 EVT VT = Op.getValueType();
6736 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006737
6738 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006739 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006740 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006741 SrcVT = VT;
6742 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006743 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006744 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006745 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006746 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006747 }
6748
6749 // At this point the operands and the result should have the same
6750 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006751
Evan Cheng68c47cb2007-01-05 07:55:56 +00006752 // First get the sign bit of second operand.
6753 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006754 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006755 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6756 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006757 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006758 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6759 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6760 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6761 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006762 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006763 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006764 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006765 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006766 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006767 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006768 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006769
6770 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006771 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006772 // Op0 is MVT::f32, Op1 is MVT::f64.
6773 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6774 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6775 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006776 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00006777 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006778 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006779 }
6780
Evan Cheng73d6cf12007-01-05 21:37:56 +00006781 // Clear first operand sign bit.
6782 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006783 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006784 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6785 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006786 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006787 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6788 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6789 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6790 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006791 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006792 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006793 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006794 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006795 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006796 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006797 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006798
6799 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006800 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006801}
6802
Dan Gohman076aee32009-03-04 19:44:21 +00006803/// Emit nodes that will be selected as "test Op0,Op0", or something
6804/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006805SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006806 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006807 DebugLoc dl = Op.getDebugLoc();
6808
Dan Gohman31125812009-03-07 01:58:32 +00006809 // CF and OF aren't always set the way we want. Determine which
6810 // of these we need.
6811 bool NeedCF = false;
6812 bool NeedOF = false;
6813 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006814 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006815 case X86::COND_A: case X86::COND_AE:
6816 case X86::COND_B: case X86::COND_BE:
6817 NeedCF = true;
6818 break;
6819 case X86::COND_G: case X86::COND_GE:
6820 case X86::COND_L: case X86::COND_LE:
6821 case X86::COND_O: case X86::COND_NO:
6822 NeedOF = true;
6823 break;
Dan Gohman31125812009-03-07 01:58:32 +00006824 }
6825
Dan Gohman076aee32009-03-04 19:44:21 +00006826 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006827 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6828 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006829 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6830 // Emit a CMP with 0, which is the TEST pattern.
6831 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6832 DAG.getConstant(0, Op.getValueType()));
6833
6834 unsigned Opcode = 0;
6835 unsigned NumOperands = 0;
6836 switch (Op.getNode()->getOpcode()) {
6837 case ISD::ADD:
6838 // Due to an isel shortcoming, be conservative if this add is likely to be
6839 // selected as part of a load-modify-store instruction. When the root node
6840 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6841 // uses of other nodes in the match, such as the ADD in this case. This
6842 // leads to the ADD being left around and reselected, with the result being
6843 // two adds in the output. Alas, even if none our users are stores, that
6844 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6845 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6846 // climbing the DAG back to the root, and it doesn't seem to be worth the
6847 // effort.
6848 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006849 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006850 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6851 goto default_case;
6852
6853 if (ConstantSDNode *C =
6854 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6855 // An add of one will be selected as an INC.
6856 if (C->getAPIntValue() == 1) {
6857 Opcode = X86ISD::INC;
6858 NumOperands = 1;
6859 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006860 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006861
6862 // An add of negative one (subtract of one) will be selected as a DEC.
6863 if (C->getAPIntValue().isAllOnesValue()) {
6864 Opcode = X86ISD::DEC;
6865 NumOperands = 1;
6866 break;
6867 }
Dan Gohman076aee32009-03-04 19:44:21 +00006868 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006869
6870 // Otherwise use a regular EFLAGS-setting add.
6871 Opcode = X86ISD::ADD;
6872 NumOperands = 2;
6873 break;
6874 case ISD::AND: {
6875 // If the primary and result isn't used, don't bother using X86ISD::AND,
6876 // because a TEST instruction will be better.
6877 bool NonFlagUse = false;
6878 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6879 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6880 SDNode *User = *UI;
6881 unsigned UOpNo = UI.getOperandNo();
6882 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6883 // Look pass truncate.
6884 UOpNo = User->use_begin().getOperandNo();
6885 User = *User->use_begin();
6886 }
6887
6888 if (User->getOpcode() != ISD::BRCOND &&
6889 User->getOpcode() != ISD::SETCC &&
6890 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6891 NonFlagUse = true;
6892 break;
6893 }
Dan Gohman076aee32009-03-04 19:44:21 +00006894 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006895
6896 if (!NonFlagUse)
6897 break;
6898 }
6899 // FALL THROUGH
6900 case ISD::SUB:
6901 case ISD::OR:
6902 case ISD::XOR:
6903 // Due to the ISEL shortcoming noted above, be conservative if this op is
6904 // likely to be selected as part of a load-modify-store instruction.
6905 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6906 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6907 if (UI->getOpcode() == ISD::STORE)
6908 goto default_case;
6909
6910 // Otherwise use a regular EFLAGS-setting instruction.
6911 switch (Op.getNode()->getOpcode()) {
6912 default: llvm_unreachable("unexpected operator!");
6913 case ISD::SUB: Opcode = X86ISD::SUB; break;
6914 case ISD::OR: Opcode = X86ISD::OR; break;
6915 case ISD::XOR: Opcode = X86ISD::XOR; break;
6916 case ISD::AND: Opcode = X86ISD::AND; break;
6917 }
6918
6919 NumOperands = 2;
6920 break;
6921 case X86ISD::ADD:
6922 case X86ISD::SUB:
6923 case X86ISD::INC:
6924 case X86ISD::DEC:
6925 case X86ISD::OR:
6926 case X86ISD::XOR:
6927 case X86ISD::AND:
6928 return SDValue(Op.getNode(), 1);
6929 default:
6930 default_case:
6931 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006932 }
6933
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006934 if (Opcode == 0)
6935 // Emit a CMP with 0, which is the TEST pattern.
6936 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6937 DAG.getConstant(0, Op.getValueType()));
6938
6939 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6940 SmallVector<SDValue, 4> Ops;
6941 for (unsigned i = 0; i != NumOperands; ++i)
6942 Ops.push_back(Op.getOperand(i));
6943
6944 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6945 DAG.ReplaceAllUsesWith(Op, New);
6946 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006947}
6948
6949/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6950/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006951SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006952 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006953 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6954 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006955 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006956
6957 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006958 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006959}
6960
Evan Chengd40d03e2010-01-06 19:38:29 +00006961/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6962/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006963SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6964 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006965 SDValue Op0 = And.getOperand(0);
6966 SDValue Op1 = And.getOperand(1);
6967 if (Op0.getOpcode() == ISD::TRUNCATE)
6968 Op0 = Op0.getOperand(0);
6969 if (Op1.getOpcode() == ISD::TRUNCATE)
6970 Op1 = Op1.getOperand(0);
6971
Evan Chengd40d03e2010-01-06 19:38:29 +00006972 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006973 if (Op1.getOpcode() == ISD::SHL)
6974 std::swap(Op0, Op1);
6975 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006976 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6977 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006978 // If we looked past a truncate, check that it's only truncating away
6979 // known zeros.
6980 unsigned BitWidth = Op0.getValueSizeInBits();
6981 unsigned AndBitWidth = And.getValueSizeInBits();
6982 if (BitWidth > AndBitWidth) {
6983 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6984 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6985 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6986 return SDValue();
6987 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006988 LHS = Op1;
6989 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006990 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006991 } else if (Op1.getOpcode() == ISD::Constant) {
6992 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6993 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006994 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6995 LHS = AndLHS.getOperand(0);
6996 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006997 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006998 }
Evan Cheng0488db92007-09-25 01:57:46 +00006999
Evan Chengd40d03e2010-01-06 19:38:29 +00007000 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007001 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007002 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007003 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007004 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007005 // Also promote i16 to i32 for performance / code size reason.
7006 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007007 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007008 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007009
Evan Chengd40d03e2010-01-06 19:38:29 +00007010 // If the operand types disagree, extend the shift amount to match. Since
7011 // BT ignores high bits (like shifts) we can use anyextend.
7012 if (LHS.getValueType() != RHS.getValueType())
7013 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007014
Evan Chengd40d03e2010-01-06 19:38:29 +00007015 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7016 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7017 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7018 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007019 }
7020
Evan Cheng54de3ea2010-01-05 06:52:31 +00007021 return SDValue();
7022}
7023
Dan Gohmand858e902010-04-17 15:26:15 +00007024SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007025 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7026 SDValue Op0 = Op.getOperand(0);
7027 SDValue Op1 = Op.getOperand(1);
7028 DebugLoc dl = Op.getDebugLoc();
7029 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7030
7031 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007032 // Lower (X & (1 << N)) == 0 to BT(X, N).
7033 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7034 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Chris Lattner481eebc2010-12-19 21:23:48 +00007035 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007036 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007037 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007038 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7039 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7040 if (NewSetCC.getNode())
7041 return NewSetCC;
7042 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007043
Chris Lattner481eebc2010-12-19 21:23:48 +00007044 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7045 // these.
7046 if (Op1.getOpcode() == ISD::Constant &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00007047 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7048 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7049 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Chris Lattner481eebc2010-12-19 21:23:48 +00007050
7051 // If the input is a setcc, then reuse the input setcc or use a new one with
7052 // the inverted condition.
7053 if (Op0.getOpcode() == X86ISD::SETCC) {
7054 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7055 bool Invert = (CC == ISD::SETNE) ^
7056 cast<ConstantSDNode>(Op1)->isNullValue();
7057 if (!Invert) return Op0;
7058
Evan Cheng2c755ba2010-02-27 07:36:59 +00007059 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007060 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7061 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7062 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007063 }
7064
Evan Chenge5b51ac2010-04-17 06:13:15 +00007065 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007066 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007067 if (X86CC == X86::COND_INVALID)
7068 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007069
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007070 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007071 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007072 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007073}
7074
Dan Gohmand858e902010-04-17 15:26:15 +00007075SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007076 SDValue Cond;
7077 SDValue Op0 = Op.getOperand(0);
7078 SDValue Op1 = Op.getOperand(1);
7079 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007080 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007081 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7082 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007083 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007084
7085 if (isFP) {
7086 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007087 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007088 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7089 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007090 bool Swap = false;
7091
7092 switch (SetCCOpcode) {
7093 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007094 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007095 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007096 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007097 case ISD::SETGT: Swap = true; // Fallthrough
7098 case ISD::SETLT:
7099 case ISD::SETOLT: SSECC = 1; break;
7100 case ISD::SETOGE:
7101 case ISD::SETGE: Swap = true; // Fallthrough
7102 case ISD::SETLE:
7103 case ISD::SETOLE: SSECC = 2; break;
7104 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007105 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007106 case ISD::SETNE: SSECC = 4; break;
7107 case ISD::SETULE: Swap = true;
7108 case ISD::SETUGE: SSECC = 5; break;
7109 case ISD::SETULT: Swap = true;
7110 case ISD::SETUGT: SSECC = 6; break;
7111 case ISD::SETO: SSECC = 7; break;
7112 }
7113 if (Swap)
7114 std::swap(Op0, Op1);
7115
Nate Begemanfb8ead02008-07-25 19:05:58 +00007116 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007117 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007118 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007119 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007120 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7121 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007122 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007123 }
7124 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007125 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007126 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7127 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007128 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007129 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007130 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007131 }
7132 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007133 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007134 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007135
Nate Begeman30a0de92008-07-17 16:51:19 +00007136 // We are handling one of the integer comparisons here. Since SSE only has
7137 // GT and EQ comparisons for integer, swapping operands and multiple
7138 // operations may be required for some comparisons.
7139 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7140 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007141
Owen Anderson825b72b2009-08-11 20:47:22 +00007142 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007143 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007144 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007145 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007146 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7147 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007148 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007149
Nate Begeman30a0de92008-07-17 16:51:19 +00007150 switch (SetCCOpcode) {
7151 default: break;
7152 case ISD::SETNE: Invert = true;
7153 case ISD::SETEQ: Opc = EQOpc; break;
7154 case ISD::SETLT: Swap = true;
7155 case ISD::SETGT: Opc = GTOpc; break;
7156 case ISD::SETGE: Swap = true;
7157 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7158 case ISD::SETULT: Swap = true;
7159 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7160 case ISD::SETUGE: Swap = true;
7161 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7162 }
7163 if (Swap)
7164 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007165
Nate Begeman30a0de92008-07-17 16:51:19 +00007166 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7167 // bits of the inputs before performing those operations.
7168 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007169 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007170 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7171 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007172 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007173 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7174 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007175 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7176 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007177 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007178
Dale Johannesenace16102009-02-03 19:33:06 +00007179 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007180
7181 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007182 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007183 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007184
Nate Begeman30a0de92008-07-17 16:51:19 +00007185 return Result;
7186}
Evan Cheng0488db92007-09-25 01:57:46 +00007187
Evan Cheng370e5342008-12-03 08:38:43 +00007188// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007189static bool isX86LogicalCmp(SDValue Op) {
7190 unsigned Opc = Op.getNode()->getOpcode();
7191 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7192 return true;
7193 if (Op.getResNo() == 1 &&
7194 (Opc == X86ISD::ADD ||
7195 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00007196 Opc == X86ISD::ADC ||
7197 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00007198 Opc == X86ISD::SMUL ||
7199 Opc == X86ISD::UMUL ||
7200 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007201 Opc == X86ISD::DEC ||
7202 Opc == X86ISD::OR ||
7203 Opc == X86ISD::XOR ||
7204 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007205 return true;
7206
Chris Lattner9637d5b2010-12-05 07:49:54 +00007207 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
7208 return true;
7209
Dan Gohman076aee32009-03-04 19:44:21 +00007210 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007211}
7212
Chris Lattnera2b56002010-12-05 01:23:24 +00007213static bool isZero(SDValue V) {
7214 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7215 return C && C->isNullValue();
7216}
7217
Chris Lattner96908b12010-12-05 02:00:51 +00007218static bool isAllOnes(SDValue V) {
7219 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7220 return C && C->isAllOnesValue();
7221}
7222
Dan Gohmand858e902010-04-17 15:26:15 +00007223SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007224 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007225 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00007226 SDValue Op1 = Op.getOperand(1);
7227 SDValue Op2 = Op.getOperand(2);
7228 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007229 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007230
Dan Gohman1a492952009-10-20 16:22:37 +00007231 if (Cond.getOpcode() == ISD::SETCC) {
7232 SDValue NewCond = LowerSETCC(Cond, DAG);
7233 if (NewCond.getNode())
7234 Cond = NewCond;
7235 }
Evan Cheng734503b2006-09-11 02:19:56 +00007236
Chris Lattnera2b56002010-12-05 01:23:24 +00007237 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007238 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00007239 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007240 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007241 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00007242 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
7243 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007244 SDValue Cmp = Cond.getOperand(1);
Chris Lattnera2b56002010-12-05 01:23:24 +00007245
7246 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
7247
Chris Lattner96908b12010-12-05 02:00:51 +00007248 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
7249 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
7250 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00007251
7252 SDValue CmpOp0 = Cmp.getOperand(0);
7253 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
7254 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7255
Chris Lattner96908b12010-12-05 02:00:51 +00007256 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00007257 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7258 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
Chris Lattner96908b12010-12-05 02:00:51 +00007259
7260 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
7261 Res = DAG.getNOT(DL, Res, Res.getValueType());
7262
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007263 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00007264 if (N2C == 0 || !N2C->isNullValue())
7265 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
7266 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007267 }
7268 }
7269
Chris Lattnera2b56002010-12-05 01:23:24 +00007270 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00007271 if (Cond.getOpcode() == ISD::AND &&
7272 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7273 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007274 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007275 Cond = Cond.getOperand(0);
7276 }
7277
Evan Cheng3f41d662007-10-08 22:16:29 +00007278 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7279 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007280 if (Cond.getOpcode() == X86ISD::SETCC ||
7281 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007282 CC = Cond.getOperand(0);
7283
Dan Gohman475871a2008-07-27 21:46:04 +00007284 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007285 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007286 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007287
Evan Cheng3f41d662007-10-08 22:16:29 +00007288 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007289 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007290 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007291 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007292
Chris Lattnerd1980a52009-03-12 06:52:53 +00007293 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7294 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007295 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007296 addTest = false;
7297 }
7298 }
7299
7300 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007301 // Look pass the truncate.
7302 if (Cond.getOpcode() == ISD::TRUNCATE)
7303 Cond = Cond.getOperand(0);
7304
7305 // We know the result of AND is compared against zero. Try to match
7306 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007307 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00007308 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00007309 if (NewSetCC.getNode()) {
7310 CC = NewSetCC.getOperand(0);
7311 Cond = NewSetCC.getOperand(1);
7312 addTest = false;
7313 }
7314 }
7315 }
7316
7317 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007318 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007319 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007320 }
7321
Benjamin Kramere915ff32010-12-22 23:09:28 +00007322 // a < b ? -1 : 0 -> RES = ~setcc_carry
7323 // a < b ? 0 : -1 -> RES = setcc_carry
7324 // a >= b ? -1 : 0 -> RES = setcc_carry
7325 // a >= b ? 0 : -1 -> RES = ~setcc_carry
7326 if (Cond.getOpcode() == X86ISD::CMP) {
7327 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
7328
7329 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
7330 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
7331 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7332 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
7333 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
7334 return DAG.getNOT(DL, Res, Res.getValueType());
7335 return Res;
7336 }
7337 }
7338
Evan Cheng0488db92007-09-25 01:57:46 +00007339 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7340 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007341 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007342 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00007343 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007344}
7345
Evan Cheng370e5342008-12-03 08:38:43 +00007346// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7347// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7348// from the AND / OR.
7349static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7350 Opc = Op.getOpcode();
7351 if (Opc != ISD::OR && Opc != ISD::AND)
7352 return false;
7353 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7354 Op.getOperand(0).hasOneUse() &&
7355 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7356 Op.getOperand(1).hasOneUse());
7357}
7358
Evan Cheng961d6d42009-02-02 08:19:07 +00007359// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7360// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007361static bool isXor1OfSetCC(SDValue Op) {
7362 if (Op.getOpcode() != ISD::XOR)
7363 return false;
7364 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7365 if (N1C && N1C->getAPIntValue() == 1) {
7366 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7367 Op.getOperand(0).hasOneUse();
7368 }
7369 return false;
7370}
7371
Dan Gohmand858e902010-04-17 15:26:15 +00007372SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007373 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007374 SDValue Chain = Op.getOperand(0);
7375 SDValue Cond = Op.getOperand(1);
7376 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007377 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007378 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007379
Dan Gohman1a492952009-10-20 16:22:37 +00007380 if (Cond.getOpcode() == ISD::SETCC) {
7381 SDValue NewCond = LowerSETCC(Cond, DAG);
7382 if (NewCond.getNode())
7383 Cond = NewCond;
7384 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007385#if 0
7386 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007387 else if (Cond.getOpcode() == X86ISD::ADD ||
7388 Cond.getOpcode() == X86ISD::SUB ||
7389 Cond.getOpcode() == X86ISD::SMUL ||
7390 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007391 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007392#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007393
Evan Chengad9c0a32009-12-15 00:53:42 +00007394 // Look pass (and (setcc_carry (cmp ...)), 1).
7395 if (Cond.getOpcode() == ISD::AND &&
7396 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7397 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007398 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007399 Cond = Cond.getOperand(0);
7400 }
7401
Evan Cheng3f41d662007-10-08 22:16:29 +00007402 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7403 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007404 if (Cond.getOpcode() == X86ISD::SETCC ||
7405 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007406 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007407
Dan Gohman475871a2008-07-27 21:46:04 +00007408 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007409 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007410 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007411 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007412 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007413 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007414 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007415 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007416 default: break;
7417 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007418 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007419 // These can only come from an arithmetic instruction with overflow,
7420 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007421 Cond = Cond.getNode()->getOperand(1);
7422 addTest = false;
7423 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007424 }
Evan Cheng0488db92007-09-25 01:57:46 +00007425 }
Evan Cheng370e5342008-12-03 08:38:43 +00007426 } else {
7427 unsigned CondOpc;
7428 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7429 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007430 if (CondOpc == ISD::OR) {
7431 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7432 // two branches instead of an explicit OR instruction with a
7433 // separate test.
7434 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007435 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007436 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007437 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007438 Chain, Dest, CC, Cmp);
7439 CC = Cond.getOperand(1).getOperand(0);
7440 Cond = Cmp;
7441 addTest = false;
7442 }
7443 } else { // ISD::AND
7444 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7445 // two branches instead of an explicit AND instruction with a
7446 // separate test. However, we only do this if this block doesn't
7447 // have a fall-through edge, because this requires an explicit
7448 // jmp when the condition is false.
7449 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007450 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007451 Op.getNode()->hasOneUse()) {
7452 X86::CondCode CCode =
7453 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7454 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007455 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007456 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007457 // Look for an unconditional branch following this conditional branch.
7458 // We need this because we need to reverse the successors in order
7459 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007460 if (User->getOpcode() == ISD::BR) {
7461 SDValue FalseBB = User->getOperand(1);
7462 SDNode *NewBR =
7463 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007464 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007465 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007466 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007467
Dale Johannesene4d209d2009-02-03 20:21:25 +00007468 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007469 Chain, Dest, CC, Cmp);
7470 X86::CondCode CCode =
7471 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7472 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007473 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007474 Cond = Cmp;
7475 addTest = false;
7476 }
7477 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007478 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007479 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7480 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7481 // It should be transformed during dag combiner except when the condition
7482 // is set by a arithmetics with overflow node.
7483 X86::CondCode CCode =
7484 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7485 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007486 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007487 Cond = Cond.getOperand(0).getOperand(1);
7488 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007489 }
Evan Cheng0488db92007-09-25 01:57:46 +00007490 }
7491
7492 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007493 // Look pass the truncate.
7494 if (Cond.getOpcode() == ISD::TRUNCATE)
7495 Cond = Cond.getOperand(0);
7496
7497 // We know the result of AND is compared against zero. Try to match
7498 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007499 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007500 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7501 if (NewSetCC.getNode()) {
7502 CC = NewSetCC.getOperand(0);
7503 Cond = NewSetCC.getOperand(1);
7504 addTest = false;
7505 }
7506 }
7507 }
7508
7509 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007510 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007511 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007512 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007513 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007514 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007515}
7516
Anton Korobeynikove060b532007-04-17 19:34:00 +00007517
7518// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7519// Calls to _alloca is needed to probe the stack when allocating more than 4k
7520// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7521// that the guard pages used by the OS virtual memory manager are allocated in
7522// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007523SDValue
7524X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007525 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00007526 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007527 "This should be used only on Windows targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007528 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007529
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007530 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007531 SDValue Chain = Op.getOperand(0);
7532 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007533 // FIXME: Ensure alignment here
7534
Dan Gohman475871a2008-07-27 21:46:04 +00007535 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007536
Owen Anderson825b72b2009-08-11 20:47:22 +00007537 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007538
Dale Johannesendd64c412009-02-04 00:33:20 +00007539 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007540 Flag = Chain.getValue(1);
7541
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007542 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007543
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007544 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007545 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007546
Dale Johannesendd64c412009-02-04 00:33:20 +00007547 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007548
Dan Gohman475871a2008-07-27 21:46:04 +00007549 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007550 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007551}
7552
Dan Gohmand858e902010-04-17 15:26:15 +00007553SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007554 MachineFunction &MF = DAG.getMachineFunction();
7555 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7556
Dan Gohman69de1932008-02-06 22:27:42 +00007557 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007558 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007559
Anton Korobeynikove7beda12010-10-03 22:52:07 +00007560 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00007561 // vastart just stores the address of the VarArgsFrameIndex slot into the
7562 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007563 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7564 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007565 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7566 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007567 }
7568
7569 // __va_list_tag:
7570 // gp_offset (0 - 6 * 8)
7571 // fp_offset (48 - 48 + 8 * 16)
7572 // overflow_arg_area (point to parameters coming in memory).
7573 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007574 SmallVector<SDValue, 8> MemOps;
7575 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007576 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007577 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007578 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7579 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007580 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007581 MemOps.push_back(Store);
7582
7583 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007584 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007585 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007586 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007587 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7588 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007589 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007590 MemOps.push_back(Store);
7591
7592 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00007593 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007594 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007595 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7596 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007597 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
7598 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00007599 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007600 MemOps.push_back(Store);
7601
7602 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00007603 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007604 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007605 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7606 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007607 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
7608 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007609 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007610 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007611 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007612}
7613
Dan Gohmand858e902010-04-17 15:26:15 +00007614SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00007615 assert(Subtarget->is64Bit() &&
7616 "LowerVAARG only handles 64-bit va_arg!");
7617 assert((Subtarget->isTargetLinux() ||
7618 Subtarget->isTargetDarwin()) &&
7619 "Unhandled target in LowerVAARG");
7620 assert(Op.getNode()->getNumOperands() == 4);
7621 SDValue Chain = Op.getOperand(0);
7622 SDValue SrcPtr = Op.getOperand(1);
7623 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
7624 unsigned Align = Op.getConstantOperandVal(3);
7625 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00007626
Dan Gohman320afb82010-10-12 18:00:49 +00007627 EVT ArgVT = Op.getNode()->getValueType(0);
7628 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
7629 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
7630 uint8_t ArgMode;
7631
7632 // Decide which area this value should be read from.
7633 // TODO: Implement the AMD64 ABI in its entirety. This simple
7634 // selection mechanism works only for the basic types.
7635 if (ArgVT == MVT::f80) {
7636 llvm_unreachable("va_arg for f80 not yet implemented");
7637 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
7638 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
7639 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
7640 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
7641 } else {
7642 llvm_unreachable("Unhandled argument type in LowerVAARG");
7643 }
7644
7645 if (ArgMode == 2) {
7646 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00007647 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00007648 !(DAG.getMachineFunction()
7649 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00007650 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00007651 }
7652
7653 // Insert VAARG_64 node into the DAG
7654 // VAARG_64 returns two values: Variable Argument Address, Chain
7655 SmallVector<SDValue, 11> InstOps;
7656 InstOps.push_back(Chain);
7657 InstOps.push_back(SrcPtr);
7658 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
7659 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
7660 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
7661 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
7662 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
7663 VTs, &InstOps[0], InstOps.size(),
7664 MVT::i64,
7665 MachinePointerInfo(SV),
7666 /*Align=*/0,
7667 /*Volatile=*/false,
7668 /*ReadMem=*/true,
7669 /*WriteMem=*/true);
7670 Chain = VAARG.getValue(1);
7671
7672 // Load the next argument and return it
7673 return DAG.getLoad(ArgVT, dl,
7674 Chain,
7675 VAARG,
7676 MachinePointerInfo(),
7677 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00007678}
7679
Dan Gohmand858e902010-04-17 15:26:15 +00007680SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007681 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007682 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007683 SDValue Chain = Op.getOperand(0);
7684 SDValue DstPtr = Op.getOperand(1);
7685 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007686 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7687 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00007688 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007689
Chris Lattnere72f2022010-09-21 05:40:29 +00007690 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007691 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007692 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00007693 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00007694}
7695
Dan Gohman475871a2008-07-27 21:46:04 +00007696SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007697X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007698 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007699 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007700 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007701 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007702 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007703 case Intrinsic::x86_sse_comieq_ss:
7704 case Intrinsic::x86_sse_comilt_ss:
7705 case Intrinsic::x86_sse_comile_ss:
7706 case Intrinsic::x86_sse_comigt_ss:
7707 case Intrinsic::x86_sse_comige_ss:
7708 case Intrinsic::x86_sse_comineq_ss:
7709 case Intrinsic::x86_sse_ucomieq_ss:
7710 case Intrinsic::x86_sse_ucomilt_ss:
7711 case Intrinsic::x86_sse_ucomile_ss:
7712 case Intrinsic::x86_sse_ucomigt_ss:
7713 case Intrinsic::x86_sse_ucomige_ss:
7714 case Intrinsic::x86_sse_ucomineq_ss:
7715 case Intrinsic::x86_sse2_comieq_sd:
7716 case Intrinsic::x86_sse2_comilt_sd:
7717 case Intrinsic::x86_sse2_comile_sd:
7718 case Intrinsic::x86_sse2_comigt_sd:
7719 case Intrinsic::x86_sse2_comige_sd:
7720 case Intrinsic::x86_sse2_comineq_sd:
7721 case Intrinsic::x86_sse2_ucomieq_sd:
7722 case Intrinsic::x86_sse2_ucomilt_sd:
7723 case Intrinsic::x86_sse2_ucomile_sd:
7724 case Intrinsic::x86_sse2_ucomigt_sd:
7725 case Intrinsic::x86_sse2_ucomige_sd:
7726 case Intrinsic::x86_sse2_ucomineq_sd: {
7727 unsigned Opc = 0;
7728 ISD::CondCode CC = ISD::SETCC_INVALID;
7729 switch (IntNo) {
7730 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007731 case Intrinsic::x86_sse_comieq_ss:
7732 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007733 Opc = X86ISD::COMI;
7734 CC = ISD::SETEQ;
7735 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007736 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007737 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007738 Opc = X86ISD::COMI;
7739 CC = ISD::SETLT;
7740 break;
7741 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007742 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007743 Opc = X86ISD::COMI;
7744 CC = ISD::SETLE;
7745 break;
7746 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007747 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007748 Opc = X86ISD::COMI;
7749 CC = ISD::SETGT;
7750 break;
7751 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007752 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007753 Opc = X86ISD::COMI;
7754 CC = ISD::SETGE;
7755 break;
7756 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007757 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007758 Opc = X86ISD::COMI;
7759 CC = ISD::SETNE;
7760 break;
7761 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007762 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007763 Opc = X86ISD::UCOMI;
7764 CC = ISD::SETEQ;
7765 break;
7766 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007767 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007768 Opc = X86ISD::UCOMI;
7769 CC = ISD::SETLT;
7770 break;
7771 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007772 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007773 Opc = X86ISD::UCOMI;
7774 CC = ISD::SETLE;
7775 break;
7776 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007777 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007778 Opc = X86ISD::UCOMI;
7779 CC = ISD::SETGT;
7780 break;
7781 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007782 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007783 Opc = X86ISD::UCOMI;
7784 CC = ISD::SETGE;
7785 break;
7786 case Intrinsic::x86_sse_ucomineq_ss:
7787 case Intrinsic::x86_sse2_ucomineq_sd:
7788 Opc = X86ISD::UCOMI;
7789 CC = ISD::SETNE;
7790 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007791 }
Evan Cheng734503b2006-09-11 02:19:56 +00007792
Dan Gohman475871a2008-07-27 21:46:04 +00007793 SDValue LHS = Op.getOperand(1);
7794 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007795 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007796 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007797 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7798 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7799 DAG.getConstant(X86CC, MVT::i8), Cond);
7800 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007801 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007802 // ptest and testp intrinsics. The intrinsic these come from are designed to
7803 // return an integer value, not just an instruction so lower it to the ptest
7804 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007805 case Intrinsic::x86_sse41_ptestz:
7806 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007807 case Intrinsic::x86_sse41_ptestnzc:
7808 case Intrinsic::x86_avx_ptestz_256:
7809 case Intrinsic::x86_avx_ptestc_256:
7810 case Intrinsic::x86_avx_ptestnzc_256:
7811 case Intrinsic::x86_avx_vtestz_ps:
7812 case Intrinsic::x86_avx_vtestc_ps:
7813 case Intrinsic::x86_avx_vtestnzc_ps:
7814 case Intrinsic::x86_avx_vtestz_pd:
7815 case Intrinsic::x86_avx_vtestc_pd:
7816 case Intrinsic::x86_avx_vtestnzc_pd:
7817 case Intrinsic::x86_avx_vtestz_ps_256:
7818 case Intrinsic::x86_avx_vtestc_ps_256:
7819 case Intrinsic::x86_avx_vtestnzc_ps_256:
7820 case Intrinsic::x86_avx_vtestz_pd_256:
7821 case Intrinsic::x86_avx_vtestc_pd_256:
7822 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7823 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007824 unsigned X86CC = 0;
7825 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007826 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007827 case Intrinsic::x86_avx_vtestz_ps:
7828 case Intrinsic::x86_avx_vtestz_pd:
7829 case Intrinsic::x86_avx_vtestz_ps_256:
7830 case Intrinsic::x86_avx_vtestz_pd_256:
7831 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007832 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007833 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007834 // ZF = 1
7835 X86CC = X86::COND_E;
7836 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007837 case Intrinsic::x86_avx_vtestc_ps:
7838 case Intrinsic::x86_avx_vtestc_pd:
7839 case Intrinsic::x86_avx_vtestc_ps_256:
7840 case Intrinsic::x86_avx_vtestc_pd_256:
7841 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007842 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007843 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007844 // CF = 1
7845 X86CC = X86::COND_B;
7846 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007847 case Intrinsic::x86_avx_vtestnzc_ps:
7848 case Intrinsic::x86_avx_vtestnzc_pd:
7849 case Intrinsic::x86_avx_vtestnzc_ps_256:
7850 case Intrinsic::x86_avx_vtestnzc_pd_256:
7851 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007852 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007853 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007854 // ZF and CF = 0
7855 X86CC = X86::COND_A;
7856 break;
7857 }
Eric Christopherfd179292009-08-27 18:07:15 +00007858
Eric Christopher71c67532009-07-29 00:28:05 +00007859 SDValue LHS = Op.getOperand(1);
7860 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007861 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7862 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007863 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7864 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7865 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007866 }
Evan Cheng5759f972008-05-04 09:15:50 +00007867
7868 // Fix vector shift instructions where the last operand is a non-immediate
7869 // i32 value.
7870 case Intrinsic::x86_sse2_pslli_w:
7871 case Intrinsic::x86_sse2_pslli_d:
7872 case Intrinsic::x86_sse2_pslli_q:
7873 case Intrinsic::x86_sse2_psrli_w:
7874 case Intrinsic::x86_sse2_psrli_d:
7875 case Intrinsic::x86_sse2_psrli_q:
7876 case Intrinsic::x86_sse2_psrai_w:
7877 case Intrinsic::x86_sse2_psrai_d:
7878 case Intrinsic::x86_mmx_pslli_w:
7879 case Intrinsic::x86_mmx_pslli_d:
7880 case Intrinsic::x86_mmx_pslli_q:
7881 case Intrinsic::x86_mmx_psrli_w:
7882 case Intrinsic::x86_mmx_psrli_d:
7883 case Intrinsic::x86_mmx_psrli_q:
7884 case Intrinsic::x86_mmx_psrai_w:
7885 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007886 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007887 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007888 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007889
7890 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007891 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007892 switch (IntNo) {
7893 case Intrinsic::x86_sse2_pslli_w:
7894 NewIntNo = Intrinsic::x86_sse2_psll_w;
7895 break;
7896 case Intrinsic::x86_sse2_pslli_d:
7897 NewIntNo = Intrinsic::x86_sse2_psll_d;
7898 break;
7899 case Intrinsic::x86_sse2_pslli_q:
7900 NewIntNo = Intrinsic::x86_sse2_psll_q;
7901 break;
7902 case Intrinsic::x86_sse2_psrli_w:
7903 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7904 break;
7905 case Intrinsic::x86_sse2_psrli_d:
7906 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7907 break;
7908 case Intrinsic::x86_sse2_psrli_q:
7909 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7910 break;
7911 case Intrinsic::x86_sse2_psrai_w:
7912 NewIntNo = Intrinsic::x86_sse2_psra_w;
7913 break;
7914 case Intrinsic::x86_sse2_psrai_d:
7915 NewIntNo = Intrinsic::x86_sse2_psra_d;
7916 break;
7917 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007918 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007919 switch (IntNo) {
7920 case Intrinsic::x86_mmx_pslli_w:
7921 NewIntNo = Intrinsic::x86_mmx_psll_w;
7922 break;
7923 case Intrinsic::x86_mmx_pslli_d:
7924 NewIntNo = Intrinsic::x86_mmx_psll_d;
7925 break;
7926 case Intrinsic::x86_mmx_pslli_q:
7927 NewIntNo = Intrinsic::x86_mmx_psll_q;
7928 break;
7929 case Intrinsic::x86_mmx_psrli_w:
7930 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7931 break;
7932 case Intrinsic::x86_mmx_psrli_d:
7933 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7934 break;
7935 case Intrinsic::x86_mmx_psrli_q:
7936 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7937 break;
7938 case Intrinsic::x86_mmx_psrai_w:
7939 NewIntNo = Intrinsic::x86_mmx_psra_w;
7940 break;
7941 case Intrinsic::x86_mmx_psrai_d:
7942 NewIntNo = Intrinsic::x86_mmx_psra_d;
7943 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007944 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007945 }
7946 break;
7947 }
7948 }
Mon P Wangefa42202009-09-03 19:56:25 +00007949
7950 // The vector shift intrinsics with scalars uses 32b shift amounts but
7951 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7952 // to be zero.
7953 SDValue ShOps[4];
7954 ShOps[0] = ShAmt;
7955 ShOps[1] = DAG.getConstant(0, MVT::i32);
7956 if (ShAmtVT == MVT::v4i32) {
7957 ShOps[2] = DAG.getUNDEF(MVT::i32);
7958 ShOps[3] = DAG.getUNDEF(MVT::i32);
7959 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7960 } else {
7961 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00007962// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00007963 }
7964
Owen Andersone50ed302009-08-10 22:56:29 +00007965 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007966 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007967 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007968 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007969 Op.getOperand(1), ShAmt);
7970 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007971 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007972}
Evan Cheng72261582005-12-20 06:22:03 +00007973
Dan Gohmand858e902010-04-17 15:26:15 +00007974SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7975 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007976 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7977 MFI->setReturnAddressIsTaken(true);
7978
Bill Wendling64e87322009-01-16 19:25:27 +00007979 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007980 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007981
7982 if (Depth > 0) {
7983 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7984 SDValue Offset =
7985 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007986 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007987 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007988 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007989 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00007990 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007991 }
7992
7993 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007994 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007995 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007996 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007997}
7998
Dan Gohmand858e902010-04-17 15:26:15 +00007999SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00008000 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8001 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00008002
Owen Andersone50ed302009-08-10 22:56:29 +00008003 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008004 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00008005 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8006 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008007 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008008 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008009 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8010 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008011 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008012 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008013}
8014
Dan Gohman475871a2008-07-27 21:46:04 +00008015SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008016 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008017 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008018}
8019
Dan Gohmand858e902010-04-17 15:26:15 +00008020SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008021 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008022 SDValue Chain = Op.getOperand(0);
8023 SDValue Offset = Op.getOperand(1);
8024 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008025 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008026
Dan Gohmand8816272010-08-11 18:14:00 +00008027 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8028 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8029 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008030 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008031
Dan Gohmand8816272010-08-11 18:14:00 +00008032 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8033 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008034 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008035 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8036 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008037 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008038 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008039
Dale Johannesene4d209d2009-02-03 20:21:25 +00008040 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008041 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008042 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008043}
8044
Dan Gohman475871a2008-07-27 21:46:04 +00008045SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008046 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008047 SDValue Root = Op.getOperand(0);
8048 SDValue Trmp = Op.getOperand(1); // trampoline
8049 SDValue FPtr = Op.getOperand(2); // nested function
8050 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008051 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008052
Dan Gohman69de1932008-02-06 22:27:42 +00008053 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008054
8055 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008056 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008057
8058 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008059 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8060 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008061
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008062 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
8063 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008064
8065 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8066
8067 // Load the pointer to the nested function into R11.
8068 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008069 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008070 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008071 Addr, MachinePointerInfo(TrmpAddr),
8072 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008073
Owen Anderson825b72b2009-08-11 20:47:22 +00008074 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8075 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008076 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8077 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008078 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008079
8080 // Load the 'nest' parameter value into R10.
8081 // R10 is specified in X86CallingConv.td
8082 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008083 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8084 DAG.getConstant(10, MVT::i64));
8085 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008086 Addr, MachinePointerInfo(TrmpAddr, 10),
8087 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008088
Owen Anderson825b72b2009-08-11 20:47:22 +00008089 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8090 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008091 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8092 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008093 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008094
8095 // Jump to the nested function.
8096 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008097 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8098 DAG.getConstant(20, MVT::i64));
8099 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008100 Addr, MachinePointerInfo(TrmpAddr, 20),
8101 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008102
8103 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008104 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8105 DAG.getConstant(22, MVT::i64));
8106 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008107 MachinePointerInfo(TrmpAddr, 22),
8108 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008109
Dan Gohman475871a2008-07-27 21:46:04 +00008110 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008111 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008112 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008113 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008114 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008115 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008116 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008117 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008118
8119 switch (CC) {
8120 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008121 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008122 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008123 case CallingConv::X86_StdCall: {
8124 // Pass 'nest' parameter in ECX.
8125 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008126 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008127
8128 // Check that ECX wasn't needed by an 'inreg' parameter.
8129 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008130 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008131
Chris Lattner58d74912008-03-12 17:45:29 +00008132 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008133 unsigned InRegCount = 0;
8134 unsigned Idx = 1;
8135
8136 for (FunctionType::param_iterator I = FTy->param_begin(),
8137 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008138 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008139 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008140 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008141
8142 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008143 report_fatal_error("Nest register in use - reduce number of inreg"
8144 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008145 }
8146 }
8147 break;
8148 }
8149 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008150 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008151 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008152 // Pass 'nest' parameter in EAX.
8153 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008154 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008155 break;
8156 }
8157
Dan Gohman475871a2008-07-27 21:46:04 +00008158 SDValue OutChains[4];
8159 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008160
Owen Anderson825b72b2009-08-11 20:47:22 +00008161 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8162 DAG.getConstant(10, MVT::i32));
8163 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008164
Chris Lattnera62fe662010-02-05 19:20:30 +00008165 // This is storing the opcode for MOV32ri.
8166 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008167 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008168 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008169 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008170 Trmp, MachinePointerInfo(TrmpAddr),
8171 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008172
Owen Anderson825b72b2009-08-11 20:47:22 +00008173 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8174 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008175 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8176 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008177 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008178
Chris Lattnera62fe662010-02-05 19:20:30 +00008179 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008180 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8181 DAG.getConstant(5, MVT::i32));
8182 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008183 MachinePointerInfo(TrmpAddr, 5),
8184 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008185
Owen Anderson825b72b2009-08-11 20:47:22 +00008186 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8187 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008188 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8189 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008190 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008191
Dan Gohman475871a2008-07-27 21:46:04 +00008192 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008193 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008194 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008195 }
8196}
8197
Dan Gohmand858e902010-04-17 15:26:15 +00008198SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8199 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008200 /*
8201 The rounding mode is in bits 11:10 of FPSR, and has the following
8202 settings:
8203 00 Round to nearest
8204 01 Round to -inf
8205 10 Round to +inf
8206 11 Round to 0
8207
8208 FLT_ROUNDS, on the other hand, expects the following:
8209 -1 Undefined
8210 0 Round to 0
8211 1 Round to nearest
8212 2 Round to +inf
8213 3 Round to -inf
8214
8215 To perform the conversion, we do:
8216 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8217 */
8218
8219 MachineFunction &MF = DAG.getMachineFunction();
8220 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00008221 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008222 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008223 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008224 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008225
8226 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008227 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008228 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008229
Michael J. Spencerec38de22010-10-10 22:04:20 +00008230
Chris Lattner2156b792010-09-22 01:11:26 +00008231 MachineMemOperand *MMO =
8232 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8233 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008234
Chris Lattner2156b792010-09-22 01:11:26 +00008235 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8236 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8237 DAG.getVTList(MVT::Other),
8238 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008239
8240 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008241 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008242 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008243
8244 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008245 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008246 DAG.getNode(ISD::SRL, DL, MVT::i16,
8247 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008248 CWD, DAG.getConstant(0x800, MVT::i16)),
8249 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008250 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008251 DAG.getNode(ISD::SRL, DL, MVT::i16,
8252 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008253 CWD, DAG.getConstant(0x400, MVT::i16)),
8254 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008255
Dan Gohman475871a2008-07-27 21:46:04 +00008256 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008257 DAG.getNode(ISD::AND, DL, MVT::i16,
8258 DAG.getNode(ISD::ADD, DL, MVT::i16,
8259 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008260 DAG.getConstant(1, MVT::i16)),
8261 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008262
8263
Duncan Sands83ec4b62008-06-06 12:08:01 +00008264 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008265 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008266}
8267
Dan Gohmand858e902010-04-17 15:26:15 +00008268SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008269 EVT VT = Op.getValueType();
8270 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008271 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008272 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008273
8274 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008275 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008276 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008277 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008278 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008279 }
Evan Cheng18efe262007-12-14 02:13:44 +00008280
Evan Cheng152804e2007-12-14 08:30:15 +00008281 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008282 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008283 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008284
8285 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008286 SDValue Ops[] = {
8287 Op,
8288 DAG.getConstant(NumBits+NumBits-1, OpVT),
8289 DAG.getConstant(X86::COND_E, MVT::i8),
8290 Op.getValue(1)
8291 };
8292 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008293
8294 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008295 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008296
Owen Anderson825b72b2009-08-11 20:47:22 +00008297 if (VT == MVT::i8)
8298 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008299 return Op;
8300}
8301
Dan Gohmand858e902010-04-17 15:26:15 +00008302SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008303 EVT VT = Op.getValueType();
8304 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008305 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008306 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008307
8308 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008309 if (VT == MVT::i8) {
8310 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008311 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008312 }
Evan Cheng152804e2007-12-14 08:30:15 +00008313
8314 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008315 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008316 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008317
8318 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008319 SDValue Ops[] = {
8320 Op,
8321 DAG.getConstant(NumBits, OpVT),
8322 DAG.getConstant(X86::COND_E, MVT::i8),
8323 Op.getValue(1)
8324 };
8325 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008326
Owen Anderson825b72b2009-08-11 20:47:22 +00008327 if (VT == MVT::i8)
8328 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008329 return Op;
8330}
8331
Dan Gohmand858e902010-04-17 15:26:15 +00008332SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008333 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008334 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008335 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008336
Mon P Wangaf9b9522008-12-18 21:42:19 +00008337 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8338 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8339 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8340 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8341 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8342 //
8343 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8344 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8345 // return AloBlo + AloBhi + AhiBlo;
8346
8347 SDValue A = Op.getOperand(0);
8348 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008349
Dale Johannesene4d209d2009-02-03 20:21:25 +00008350 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008351 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8352 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008353 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008354 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8355 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008356 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008357 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008358 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008359 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008360 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008361 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008362 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008363 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008364 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008365 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008366 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8367 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008368 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008369 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8370 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008371 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8372 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008373 return Res;
8374}
8375
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008376SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8377 EVT VT = Op.getValueType();
8378 DebugLoc dl = Op.getDebugLoc();
8379 SDValue R = Op.getOperand(0);
8380
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008381 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008382
Nate Begeman51409212010-07-28 00:21:48 +00008383 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8384
8385 if (VT == MVT::v4i32) {
8386 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8387 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8388 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8389
8390 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008391
Nate Begeman51409212010-07-28 00:21:48 +00008392 std::vector<Constant*> CV(4, CI);
8393 Constant *C = ConstantVector::get(CV);
8394 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8395 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008396 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008397 false, false, 16);
8398
8399 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008400 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008401 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8402 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8403 }
8404 if (VT == MVT::v16i8) {
8405 // a = a << 5;
8406 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8407 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8408 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8409
8410 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8411 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8412
8413 std::vector<Constant*> CVM1(16, CM1);
8414 std::vector<Constant*> CVM2(16, CM2);
8415 Constant *C = ConstantVector::get(CVM1);
8416 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8417 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008418 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008419 false, false, 16);
8420
8421 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8422 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8423 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8424 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8425 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008426 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008427 // a += a
8428 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008429
Nate Begeman51409212010-07-28 00:21:48 +00008430 C = ConstantVector::get(CVM2);
8431 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8432 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008433 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008434 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008435
Nate Begeman51409212010-07-28 00:21:48 +00008436 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8437 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8438 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8439 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8440 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008441 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008442 // a += a
8443 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008444
Nate Begeman51409212010-07-28 00:21:48 +00008445 // return pblendv(r, r+r, a);
Nate Begeman672fb622010-12-20 22:04:24 +00008446 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00008447 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8448 return R;
8449 }
8450 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008451}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008452
Dan Gohmand858e902010-04-17 15:26:15 +00008453SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008454 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8455 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008456 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8457 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008458 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008459 SDValue LHS = N->getOperand(0);
8460 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008461 unsigned BaseOp = 0;
8462 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008463 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008464 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008465 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008466 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008467 // A subtract of one will be selected as a INC. Note that INC doesn't
8468 // set CF, so we can't do this for UADDO.
8469 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8470 if (C->getAPIntValue() == 1) {
8471 BaseOp = X86ISD::INC;
8472 Cond = X86::COND_O;
8473 break;
8474 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008475 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008476 Cond = X86::COND_O;
8477 break;
8478 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008479 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008480 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008481 break;
8482 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008483 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8484 // set CF, so we can't do this for USUBO.
8485 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8486 if (C->getAPIntValue() == 1) {
8487 BaseOp = X86ISD::DEC;
8488 Cond = X86::COND_O;
8489 break;
8490 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008491 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008492 Cond = X86::COND_O;
8493 break;
8494 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008495 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008496 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008497 break;
8498 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008499 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008500 Cond = X86::COND_O;
8501 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008502 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
8503 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
8504 MVT::i32);
8505 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
8506
8507 SDValue SetCC =
8508 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8509 DAG.getConstant(X86::COND_O, MVT::i32),
8510 SDValue(Sum.getNode(), 2));
8511
8512 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8513 return Sum;
8514 }
Bill Wendling74c37652008-12-09 22:08:41 +00008515 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008516
Bill Wendling61edeb52008-12-02 01:06:39 +00008517 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008518 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008519 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008520
Bill Wendling61edeb52008-12-02 01:06:39 +00008521 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008522 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
8523 DAG.getConstant(Cond, MVT::i32),
8524 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008525
Bill Wendling61edeb52008-12-02 01:06:39 +00008526 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8527 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008528}
8529
Eric Christopher9a9d2752010-07-22 02:48:34 +00008530SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8531 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008532
Eric Christopherb6729dc2010-08-04 23:03:04 +00008533 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008534 SDValue Chain = Op.getOperand(0);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008535 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008536 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008537 SDValue Ops[] = {
8538 DAG.getRegister(X86::ESP, MVT::i32), // Base
8539 DAG.getTargetConstant(1, MVT::i8), // Scale
8540 DAG.getRegister(0, MVT::i32), // Index
8541 DAG.getTargetConstant(0, MVT::i32), // Disp
8542 DAG.getRegister(0, MVT::i32), // Segment.
8543 Zero,
8544 Chain
8545 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008546 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00008547 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8548 array_lengthof(Ops));
8549 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008550 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008551
Eric Christopher9a9d2752010-07-22 02:48:34 +00008552 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008553 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008554 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008555
Chris Lattner132929a2010-08-14 17:26:09 +00008556 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8557 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8558 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8559 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008560
Chris Lattner132929a2010-08-14 17:26:09 +00008561 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8562 if (!Op1 && !Op2 && !Op3 && Op4)
8563 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008564
Chris Lattner132929a2010-08-14 17:26:09 +00008565 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8566 if (Op1 && !Op2 && !Op3 && !Op4)
8567 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008568
8569 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00008570 // (MFENCE)>;
8571 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008572}
8573
Dan Gohmand858e902010-04-17 15:26:15 +00008574SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008575 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008576 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008577 unsigned Reg = 0;
8578 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008579 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008580 default:
8581 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008582 case MVT::i8: Reg = X86::AL; size = 1; break;
8583 case MVT::i16: Reg = X86::AX; size = 2; break;
8584 case MVT::i32: Reg = X86::EAX; size = 4; break;
8585 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008586 assert(Subtarget->is64Bit() && "Node not type legal!");
8587 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008588 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008589 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008590 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008591 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008592 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008593 Op.getOperand(1),
8594 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008595 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008596 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008597 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008598 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
8599 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
8600 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00008601 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008602 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008603 return cpOut;
8604}
8605
Duncan Sands1607f052008-12-01 11:39:25 +00008606SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008607 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008608 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008609 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00008610 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008611 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008612 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008613 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8614 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008615 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008616 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8617 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008618 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008619 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008620 rdx.getValue(1)
8621 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008622 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008623}
8624
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008625SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00008626 SelectionDAG &DAG) const {
8627 EVT SrcVT = Op.getOperand(0).getValueType();
8628 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00008629 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8630 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00008631 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00008632 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008633 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00008634 // i64 <=> MMX conversions are Legal.
8635 if (SrcVT==MVT::i64 && DstVT.isVector())
8636 return Op;
8637 if (DstVT==MVT::i64 && SrcVT.isVector())
8638 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008639 // MMX <=> MMX conversions are Legal.
8640 if (SrcVT.isVector() && DstVT.isVector())
8641 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008642 // All other conversions need to be expanded.
8643 return SDValue();
8644}
Chris Lattner5b856542010-12-20 00:59:46 +00008645
Dan Gohmand858e902010-04-17 15:26:15 +00008646SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008647 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008648 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008649 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008650 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008651 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008652 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008653 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008654 Node->getOperand(0),
8655 Node->getOperand(1), negOp,
8656 cast<AtomicSDNode>(Node)->getSrcValue(),
8657 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008658}
8659
Chris Lattner5b856542010-12-20 00:59:46 +00008660static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
8661 EVT VT = Op.getNode()->getValueType(0);
8662
8663 // Let legalize expand this if it isn't a legal type yet.
8664 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8665 return SDValue();
8666
8667 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
8668
8669 unsigned Opc;
8670 bool ExtraOp = false;
8671 switch (Op.getOpcode()) {
8672 default: assert(0 && "Invalid code");
8673 case ISD::ADDC: Opc = X86ISD::ADD; break;
8674 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
8675 case ISD::SUBC: Opc = X86ISD::SUB; break;
8676 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
8677 }
8678
8679 if (!ExtraOp)
8680 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
8681 Op.getOperand(1));
8682 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
8683 Op.getOperand(1), Op.getOperand(2));
8684}
8685
Evan Cheng0db9fe62006-04-25 20:13:52 +00008686/// LowerOperation - Provide custom lowering hooks for some operations.
8687///
Dan Gohmand858e902010-04-17 15:26:15 +00008688SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008689 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008690 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008691 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008692 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8693 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008694 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008695 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008696 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8697 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8698 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8699 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8700 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8701 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008702 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008703 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008704 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008705 case ISD::SHL_PARTS:
8706 case ISD::SRA_PARTS:
8707 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8708 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008709 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008710 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008711 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008712 case ISD::FABS: return LowerFABS(Op, DAG);
8713 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008714 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008715 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008716 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008717 case ISD::SELECT: return LowerSELECT(Op, DAG);
8718 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008719 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008720 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008721 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008722 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008723 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008724 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8725 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008726 case ISD::FRAME_TO_ARGS_OFFSET:
8727 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008728 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008729 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008730 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008731 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008732 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8733 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008734 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008735 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008736 case ISD::SADDO:
8737 case ISD::UADDO:
8738 case ISD::SSUBO:
8739 case ISD::USUBO:
8740 case ISD::SMULO:
8741 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008742 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008743 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00008744 case ISD::ADDC:
8745 case ISD::ADDE:
8746 case ISD::SUBC:
8747 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008748 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008749}
8750
Duncan Sands1607f052008-12-01 11:39:25 +00008751void X86TargetLowering::
8752ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008753 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008754 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008755 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008756 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008757
8758 SDValue Chain = Node->getOperand(0);
8759 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008760 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008761 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008762 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008763 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008764 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008765 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008766 SDValue Result =
8767 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8768 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008769 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008770 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008771 Results.push_back(Result.getValue(2));
8772}
8773
Duncan Sands126d9072008-07-04 11:47:58 +00008774/// ReplaceNodeResults - Replace a node with an illegal result type
8775/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008776void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8777 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008778 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008779 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008780 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008781 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008782 assert(false && "Do not know how to custom type legalize this operation!");
8783 return;
Chris Lattner5b856542010-12-20 00:59:46 +00008784 case ISD::ADDC:
8785 case ISD::ADDE:
8786 case ISD::SUBC:
8787 case ISD::SUBE:
8788 // We don't want to expand or promote these.
8789 return;
Duncan Sands1607f052008-12-01 11:39:25 +00008790 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008791 std::pair<SDValue,SDValue> Vals =
8792 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008793 SDValue FIST = Vals.first, StackSlot = Vals.second;
8794 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008795 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008796 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00008797 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
8798 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008799 }
8800 return;
8801 }
8802 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008803 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00008804 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008805 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008806 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008807 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008808 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008809 eax.getValue(2));
8810 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8811 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008812 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008813 Results.push_back(edx.getValue(1));
8814 return;
8815 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008816 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008817 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008818 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008819 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008820 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8821 DAG.getConstant(0, MVT::i32));
8822 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8823 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008824 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8825 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008826 cpInL.getValue(1));
8827 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008828 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8829 DAG.getConstant(0, MVT::i32));
8830 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8831 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008832 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008833 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008834 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008835 swapInL.getValue(1));
8836 SDValue Ops[] = { swapInH.getValue(0),
8837 N->getOperand(1),
8838 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008839 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00008840 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
8841 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
8842 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00008843 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008844 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008845 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008846 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008847 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008848 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008849 Results.push_back(cpOutH.getValue(1));
8850 return;
8851 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008852 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008853 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8854 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008855 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008856 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8857 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008858 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008859 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8860 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008861 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008862 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8863 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008864 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008865 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8866 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008867 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008868 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8869 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008870 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008871 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8872 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008873 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008874}
8875
Evan Cheng72261582005-12-20 06:22:03 +00008876const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8877 switch (Opcode) {
8878 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008879 case X86ISD::BSF: return "X86ISD::BSF";
8880 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008881 case X86ISD::SHLD: return "X86ISD::SHLD";
8882 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008883 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008884 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008885 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008886 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008887 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008888 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008889 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8890 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8891 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008892 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008893 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008894 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008895 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008896 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008897 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008898 case X86ISD::COMI: return "X86ISD::COMI";
8899 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008900 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008901 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008902 case X86ISD::CMOV: return "X86ISD::CMOV";
8903 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008904 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008905 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8906 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008907 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008908 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008909 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008910 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008911 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008912 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8913 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008914 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008915 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Nate Begemanb65c1752010-12-17 22:55:37 +00008916 case X86ISD::PANDN: return "X86ISD::PANDN";
8917 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
8918 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
8919 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00008920 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008921 case X86ISD::FMAX: return "X86ISD::FMAX";
8922 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008923 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8924 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008925 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008926 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008927 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008928 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008929 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008930 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8931 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008932 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8933 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8934 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8935 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8936 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8937 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008938 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8939 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008940 case X86ISD::VSHL: return "X86ISD::VSHL";
8941 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008942 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8943 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8944 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8945 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8946 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8947 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8948 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8949 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8950 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8951 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008952 case X86ISD::ADD: return "X86ISD::ADD";
8953 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +00008954 case X86ISD::ADC: return "X86ISD::ADC";
8955 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008956 case X86ISD::SMUL: return "X86ISD::SMUL";
8957 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008958 case X86ISD::INC: return "X86ISD::INC";
8959 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008960 case X86ISD::OR: return "X86ISD::OR";
8961 case X86ISD::XOR: return "X86ISD::XOR";
8962 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008963 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008964 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008965 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008966 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8967 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8968 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8969 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8970 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8971 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8972 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8973 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8974 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008975 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008976 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008977 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008978 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8979 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008980 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8981 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8982 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8983 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8984 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8985 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8986 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8987 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8988 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8989 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8990 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8991 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8992 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8993 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8994 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8995 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8996 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8997 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8998 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008999 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00009000 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009001 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00009002 }
9003}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009004
Chris Lattnerc9addb72007-03-30 23:15:24 +00009005// isLegalAddressingMode - Return true if the addressing mode represented
9006// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00009007bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00009008 const Type *Ty) const {
9009 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009010 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00009011 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00009012
Chris Lattnerc9addb72007-03-30 23:15:24 +00009013 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009014 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009015 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009016
Chris Lattnerc9addb72007-03-30 23:15:24 +00009017 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00009018 unsigned GVFlags =
9019 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009020
Chris Lattnerdfed4132009-07-10 07:38:24 +00009021 // If a reference to this global requires an extra load, we can't fold it.
9022 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009023 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009024
Chris Lattnerdfed4132009-07-10 07:38:24 +00009025 // If BaseGV requires a register for the PIC base, we cannot also have a
9026 // BaseReg specified.
9027 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00009028 return false;
Evan Cheng52787842007-08-01 23:46:47 +00009029
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009030 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00009031 if ((M != CodeModel::Small || R != Reloc::Static) &&
9032 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009033 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00009034 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009035
Chris Lattnerc9addb72007-03-30 23:15:24 +00009036 switch (AM.Scale) {
9037 case 0:
9038 case 1:
9039 case 2:
9040 case 4:
9041 case 8:
9042 // These scales always work.
9043 break;
9044 case 3:
9045 case 5:
9046 case 9:
9047 // These scales are formed with basereg+scalereg. Only accept if there is
9048 // no basereg yet.
9049 if (AM.HasBaseReg)
9050 return false;
9051 break;
9052 default: // Other stuff never works.
9053 return false;
9054 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009055
Chris Lattnerc9addb72007-03-30 23:15:24 +00009056 return true;
9057}
9058
9059
Evan Cheng2bd122c2007-10-26 01:56:11 +00009060bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009061 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00009062 return false;
Evan Chenge127a732007-10-29 07:57:50 +00009063 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9064 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009065 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00009066 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009067 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00009068}
9069
Owen Andersone50ed302009-08-10 22:56:29 +00009070bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009071 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009072 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009073 unsigned NumBits1 = VT1.getSizeInBits();
9074 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009075 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009076 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009077 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009078}
Evan Cheng2bd122c2007-10-26 01:56:11 +00009079
Dan Gohman97121ba2009-04-08 00:15:30 +00009080bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009081 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009082 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009083}
9084
Owen Andersone50ed302009-08-10 22:56:29 +00009085bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009086 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00009087 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009088}
9089
Owen Andersone50ed302009-08-10 22:56:29 +00009090bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00009091 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00009092 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00009093}
9094
Evan Cheng60c07e12006-07-05 22:17:51 +00009095/// isShuffleMaskLegal - Targets can use this to indicate that they only
9096/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
9097/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
9098/// are assumed to be legal.
9099bool
Eric Christopherfd179292009-08-27 18:07:15 +00009100X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00009101 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00009102 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00009103 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00009104 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00009105
Nate Begemana09008b2009-10-19 02:17:23 +00009106 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00009107 return (VT.getVectorNumElements() == 2 ||
9108 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
9109 isMOVLMask(M, VT) ||
9110 isSHUFPMask(M, VT) ||
9111 isPSHUFDMask(M, VT) ||
9112 isPSHUFHWMask(M, VT) ||
9113 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00009114 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00009115 isUNPCKLMask(M, VT) ||
9116 isUNPCKHMask(M, VT) ||
9117 isUNPCKL_v_undef_Mask(M, VT) ||
9118 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009119}
9120
Dan Gohman7d8143f2008-04-09 20:09:42 +00009121bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00009122X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00009123 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00009124 unsigned NumElts = VT.getVectorNumElements();
9125 // FIXME: This collection of masks seems suspect.
9126 if (NumElts == 2)
9127 return true;
9128 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9129 return (isMOVLMask(Mask, VT) ||
9130 isCommutedMOVLMask(Mask, VT, true) ||
9131 isSHUFPMask(Mask, VT) ||
9132 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009133 }
9134 return false;
9135}
9136
9137//===----------------------------------------------------------------------===//
9138// X86 Scheduler Hooks
9139//===----------------------------------------------------------------------===//
9140
Mon P Wang63307c32008-05-05 19:05:59 +00009141// private utility function
9142MachineBasicBlock *
9143X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9144 MachineBasicBlock *MBB,
9145 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009146 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009147 unsigned LoadOpc,
9148 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009149 unsigned notOpc,
9150 unsigned EAXreg,
9151 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009152 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009153 // For the atomic bitwise operator, we generate
9154 // thisMBB:
9155 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009156 // ld t1 = [bitinstr.addr]
9157 // op t2 = t1, [bitinstr.val]
9158 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009159 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9160 // bz newMBB
9161 // fallthrough -->nextMBB
9162 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9163 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009164 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009165 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009166
Mon P Wang63307c32008-05-05 19:05:59 +00009167 /// First build the CFG
9168 MachineFunction *F = MBB->getParent();
9169 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009170 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9171 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9172 F->insert(MBBIter, newMBB);
9173 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009174
Dan Gohman14152b42010-07-06 20:24:04 +00009175 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9176 nextMBB->splice(nextMBB->begin(), thisMBB,
9177 llvm::next(MachineBasicBlock::iterator(bInstr)),
9178 thisMBB->end());
9179 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009180
Mon P Wang63307c32008-05-05 19:05:59 +00009181 // Update thisMBB to fall through to newMBB
9182 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009183
Mon P Wang63307c32008-05-05 19:05:59 +00009184 // newMBB jumps to itself and fall through to nextMBB
9185 newMBB->addSuccessor(nextMBB);
9186 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009187
Mon P Wang63307c32008-05-05 19:05:59 +00009188 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009189 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009190 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009191 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009192 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009193 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009194 int numArgs = bInstr->getNumOperands() - 1;
9195 for (int i=0; i < numArgs; ++i)
9196 argOpers[i] = &bInstr->getOperand(i+1);
9197
9198 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009199 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009200 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009201
Dale Johannesen140be2d2008-08-19 18:47:28 +00009202 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009203 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009204 for (int i=0; i <= lastAddrIndx; ++i)
9205 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009206
Dale Johannesen140be2d2008-08-19 18:47:28 +00009207 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009208 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009209 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009210 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009211 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009212 tt = t1;
9213
Dale Johannesen140be2d2008-08-19 18:47:28 +00009214 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009215 assert((argOpers[valArgIndx]->isReg() ||
9216 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009217 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009218 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009219 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009220 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009221 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009222 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009223 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009224
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009225 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009226 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009227
Dale Johannesene4d209d2009-02-03 20:21:25 +00009228 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009229 for (int i=0; i <= lastAddrIndx; ++i)
9230 (*MIB).addOperand(*argOpers[i]);
9231 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009232 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009233 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9234 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009235
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009236 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009237 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009238
Mon P Wang63307c32008-05-05 19:05:59 +00009239 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009240 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009241
Dan Gohman14152b42010-07-06 20:24:04 +00009242 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009243 return nextMBB;
9244}
9245
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009246// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009247MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009248X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9249 MachineBasicBlock *MBB,
9250 unsigned regOpcL,
9251 unsigned regOpcH,
9252 unsigned immOpcL,
9253 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009254 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009255 // For the atomic bitwise operator, we generate
9256 // thisMBB (instructions are in pairs, except cmpxchg8b)
9257 // ld t1,t2 = [bitinstr.addr]
9258 // newMBB:
9259 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9260 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009261 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009262 // mov ECX, EBX <- t5, t6
9263 // mov EAX, EDX <- t1, t2
9264 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9265 // mov t3, t4 <- EAX, EDX
9266 // bz newMBB
9267 // result in out1, out2
9268 // fallthrough -->nextMBB
9269
9270 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9271 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009272 const unsigned NotOpc = X86::NOT32r;
9273 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9274 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9275 MachineFunction::iterator MBBIter = MBB;
9276 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009277
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009278 /// First build the CFG
9279 MachineFunction *F = MBB->getParent();
9280 MachineBasicBlock *thisMBB = MBB;
9281 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9282 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9283 F->insert(MBBIter, newMBB);
9284 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009285
Dan Gohman14152b42010-07-06 20:24:04 +00009286 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9287 nextMBB->splice(nextMBB->begin(), thisMBB,
9288 llvm::next(MachineBasicBlock::iterator(bInstr)),
9289 thisMBB->end());
9290 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009291
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009292 // Update thisMBB to fall through to newMBB
9293 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009294
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009295 // newMBB jumps to itself and fall through to nextMBB
9296 newMBB->addSuccessor(nextMBB);
9297 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009298
Dale Johannesene4d209d2009-02-03 20:21:25 +00009299 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009300 // Insert instructions into newMBB based on incoming instruction
9301 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009302 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009303 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009304 MachineOperand& dest1Oper = bInstr->getOperand(0);
9305 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009306 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9307 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009308 argOpers[i] = &bInstr->getOperand(i+2);
9309
Dan Gohman71ea4e52010-05-14 21:01:44 +00009310 // We use some of the operands multiple times, so conservatively just
9311 // clear any kill flags that might be present.
9312 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9313 argOpers[i]->setIsKill(false);
9314 }
9315
Evan Chengad5b52f2010-01-08 19:14:57 +00009316 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009317 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009318
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009319 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009320 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009321 for (int i=0; i <= lastAddrIndx; ++i)
9322 (*MIB).addOperand(*argOpers[i]);
9323 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009324 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009325 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009326 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009327 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009328 MachineOperand newOp3 = *(argOpers[3]);
9329 if (newOp3.isImm())
9330 newOp3.setImm(newOp3.getImm()+4);
9331 else
9332 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009333 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009334 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009335
9336 // t3/4 are defined later, at the bottom of the loop
9337 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9338 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009339 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009340 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009341 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009342 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9343
Evan Cheng306b4ca2010-01-08 23:41:50 +00009344 // The subsequent operations should be using the destination registers of
9345 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009346 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009347 t1 = F->getRegInfo().createVirtualRegister(RC);
9348 t2 = F->getRegInfo().createVirtualRegister(RC);
9349 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9350 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009351 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009352 t1 = dest1Oper.getReg();
9353 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009354 }
9355
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009356 int valArgIndx = lastAddrIndx + 1;
9357 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009358 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009359 "invalid operand");
9360 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9361 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009362 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009363 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009364 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009365 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009366 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009367 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009368 (*MIB).addOperand(*argOpers[valArgIndx]);
9369 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009370 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009371 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009372 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009373 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009374 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009375 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009376 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009377 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009378 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009379 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009380
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009381 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009382 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009383 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009384 MIB.addReg(t2);
9385
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009386 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009387 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009388 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009389 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009390
Dale Johannesene4d209d2009-02-03 20:21:25 +00009391 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009392 for (int i=0; i <= lastAddrIndx; ++i)
9393 (*MIB).addOperand(*argOpers[i]);
9394
9395 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009396 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9397 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009398
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009399 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009400 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009401 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009402 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009403
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009404 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009405 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009406
Dan Gohman14152b42010-07-06 20:24:04 +00009407 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009408 return nextMBB;
9409}
9410
9411// private utility function
9412MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009413X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9414 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009415 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009416 // For the atomic min/max operator, we generate
9417 // thisMBB:
9418 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009419 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009420 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009421 // cmp t1, t2
9422 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009423 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009424 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9425 // bz newMBB
9426 // fallthrough -->nextMBB
9427 //
9428 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9429 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009430 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009431 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009432
Mon P Wang63307c32008-05-05 19:05:59 +00009433 /// First build the CFG
9434 MachineFunction *F = MBB->getParent();
9435 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009436 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9437 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9438 F->insert(MBBIter, newMBB);
9439 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009440
Dan Gohman14152b42010-07-06 20:24:04 +00009441 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9442 nextMBB->splice(nextMBB->begin(), thisMBB,
9443 llvm::next(MachineBasicBlock::iterator(mInstr)),
9444 thisMBB->end());
9445 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009446
Mon P Wang63307c32008-05-05 19:05:59 +00009447 // Update thisMBB to fall through to newMBB
9448 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009449
Mon P Wang63307c32008-05-05 19:05:59 +00009450 // newMBB jumps to newMBB and fall through to nextMBB
9451 newMBB->addSuccessor(nextMBB);
9452 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009453
Dale Johannesene4d209d2009-02-03 20:21:25 +00009454 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009455 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009456 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009457 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009458 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009459 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009460 int numArgs = mInstr->getNumOperands() - 1;
9461 for (int i=0; i < numArgs; ++i)
9462 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009463
Mon P Wang63307c32008-05-05 19:05:59 +00009464 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009465 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009466 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009467
Mon P Wangab3e7472008-05-05 22:56:23 +00009468 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009469 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009470 for (int i=0; i <= lastAddrIndx; ++i)
9471 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009472
Mon P Wang63307c32008-05-05 19:05:59 +00009473 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009474 assert((argOpers[valArgIndx]->isReg() ||
9475 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009476 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009477
9478 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009479 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009480 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009481 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009482 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009483 (*MIB).addOperand(*argOpers[valArgIndx]);
9484
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009485 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009486 MIB.addReg(t1);
9487
Dale Johannesene4d209d2009-02-03 20:21:25 +00009488 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009489 MIB.addReg(t1);
9490 MIB.addReg(t2);
9491
9492 // Generate movc
9493 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009494 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009495 MIB.addReg(t2);
9496 MIB.addReg(t1);
9497
9498 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009499 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009500 for (int i=0; i <= lastAddrIndx; ++i)
9501 (*MIB).addOperand(*argOpers[i]);
9502 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009503 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009504 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9505 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009506
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009507 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009508 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009509
Mon P Wang63307c32008-05-05 19:05:59 +00009510 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009511 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009512
Dan Gohman14152b42010-07-06 20:24:04 +00009513 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009514 return nextMBB;
9515}
9516
Eric Christopherf83a5de2009-08-27 18:08:16 +00009517// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009518// or XMM0_V32I8 in AVX all of this code can be replaced with that
9519// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009520MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009521X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009522 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009523 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9524 "Target must have SSE4.2 or AVX features enabled");
9525
Eric Christopherb120ab42009-08-18 22:50:32 +00009526 DebugLoc dl = MI->getDebugLoc();
9527 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +00009528 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009529 if (!Subtarget->hasAVX()) {
9530 if (memArg)
9531 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9532 else
9533 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9534 } else {
9535 if (memArg)
9536 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9537 else
9538 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9539 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009540
Eric Christopher41c902f2010-11-30 08:20:21 +00009541 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +00009542 for (unsigned i = 0; i < numArgs; ++i) {
9543 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +00009544 if (!(Op.isReg() && Op.isImplicit()))
9545 MIB.addOperand(Op);
9546 }
Eric Christopher41c902f2010-11-30 08:20:21 +00009547 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +00009548 .addReg(X86::XMM0);
9549
Dan Gohman14152b42010-07-06 20:24:04 +00009550 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009551 return BB;
9552}
9553
9554MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +00009555X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +00009556 DebugLoc dl = MI->getDebugLoc();
9557 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9558
9559 // Address into RAX/EAX, other two args into ECX, EDX.
9560 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
9561 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
9562 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
9563 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +00009564 MIB.addOperand(MI->getOperand(i));
Eric Christopher228232b2010-11-30 07:20:12 +00009565
9566 unsigned ValOps = X86::AddrNumOperands;
9567 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9568 .addReg(MI->getOperand(ValOps).getReg());
9569 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
9570 .addReg(MI->getOperand(ValOps+1).getReg());
9571
9572 // The instruction doesn't actually take any operands though.
9573 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
9574
9575 MI->eraseFromParent(); // The pseudo is gone now.
9576 return BB;
9577}
9578
9579MachineBasicBlock *
9580X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +00009581 DebugLoc dl = MI->getDebugLoc();
9582 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9583
9584 // First arg in ECX, the second in EAX.
9585 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9586 .addReg(MI->getOperand(0).getReg());
9587 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
9588 .addReg(MI->getOperand(1).getReg());
9589
9590 // The instruction doesn't actually take any operands though.
9591 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
9592
9593 MI->eraseFromParent(); // The pseudo is gone now.
9594 return BB;
9595}
9596
9597MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +00009598X86TargetLowering::EmitVAARG64WithCustomInserter(
9599 MachineInstr *MI,
9600 MachineBasicBlock *MBB) const {
9601 // Emit va_arg instruction on X86-64.
9602
9603 // Operands to this pseudo-instruction:
9604 // 0 ) Output : destination address (reg)
9605 // 1-5) Input : va_list address (addr, i64mem)
9606 // 6 ) ArgSize : Size (in bytes) of vararg type
9607 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
9608 // 8 ) Align : Alignment of type
9609 // 9 ) EFLAGS (implicit-def)
9610
9611 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
9612 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
9613
9614 unsigned DestReg = MI->getOperand(0).getReg();
9615 MachineOperand &Base = MI->getOperand(1);
9616 MachineOperand &Scale = MI->getOperand(2);
9617 MachineOperand &Index = MI->getOperand(3);
9618 MachineOperand &Disp = MI->getOperand(4);
9619 MachineOperand &Segment = MI->getOperand(5);
9620 unsigned ArgSize = MI->getOperand(6).getImm();
9621 unsigned ArgMode = MI->getOperand(7).getImm();
9622 unsigned Align = MI->getOperand(8).getImm();
9623
9624 // Memory Reference
9625 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
9626 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
9627 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
9628
9629 // Machine Information
9630 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9631 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
9632 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
9633 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
9634 DebugLoc DL = MI->getDebugLoc();
9635
9636 // struct va_list {
9637 // i32 gp_offset
9638 // i32 fp_offset
9639 // i64 overflow_area (address)
9640 // i64 reg_save_area (address)
9641 // }
9642 // sizeof(va_list) = 24
9643 // alignment(va_list) = 8
9644
9645 unsigned TotalNumIntRegs = 6;
9646 unsigned TotalNumXMMRegs = 8;
9647 bool UseGPOffset = (ArgMode == 1);
9648 bool UseFPOffset = (ArgMode == 2);
9649 unsigned MaxOffset = TotalNumIntRegs * 8 +
9650 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
9651
9652 /* Align ArgSize to a multiple of 8 */
9653 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
9654 bool NeedsAlign = (Align > 8);
9655
9656 MachineBasicBlock *thisMBB = MBB;
9657 MachineBasicBlock *overflowMBB;
9658 MachineBasicBlock *offsetMBB;
9659 MachineBasicBlock *endMBB;
9660
9661 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
9662 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
9663 unsigned OffsetReg = 0;
9664
9665 if (!UseGPOffset && !UseFPOffset) {
9666 // If we only pull from the overflow region, we don't create a branch.
9667 // We don't need to alter control flow.
9668 OffsetDestReg = 0; // unused
9669 OverflowDestReg = DestReg;
9670
9671 offsetMBB = NULL;
9672 overflowMBB = thisMBB;
9673 endMBB = thisMBB;
9674 } else {
9675 // First emit code to check if gp_offset (or fp_offset) is below the bound.
9676 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
9677 // If not, pull from overflow_area. (branch to overflowMBB)
9678 //
9679 // thisMBB
9680 // | .
9681 // | .
9682 // offsetMBB overflowMBB
9683 // | .
9684 // | .
9685 // endMBB
9686
9687 // Registers for the PHI in endMBB
9688 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
9689 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
9690
9691 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9692 MachineFunction *MF = MBB->getParent();
9693 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9694 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9695 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9696
9697 MachineFunction::iterator MBBIter = MBB;
9698 ++MBBIter;
9699
9700 // Insert the new basic blocks
9701 MF->insert(MBBIter, offsetMBB);
9702 MF->insert(MBBIter, overflowMBB);
9703 MF->insert(MBBIter, endMBB);
9704
9705 // Transfer the remainder of MBB and its successor edges to endMBB.
9706 endMBB->splice(endMBB->begin(), thisMBB,
9707 llvm::next(MachineBasicBlock::iterator(MI)),
9708 thisMBB->end());
9709 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
9710
9711 // Make offsetMBB and overflowMBB successors of thisMBB
9712 thisMBB->addSuccessor(offsetMBB);
9713 thisMBB->addSuccessor(overflowMBB);
9714
9715 // endMBB is a successor of both offsetMBB and overflowMBB
9716 offsetMBB->addSuccessor(endMBB);
9717 overflowMBB->addSuccessor(endMBB);
9718
9719 // Load the offset value into a register
9720 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9721 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
9722 .addOperand(Base)
9723 .addOperand(Scale)
9724 .addOperand(Index)
9725 .addDisp(Disp, UseFPOffset ? 4 : 0)
9726 .addOperand(Segment)
9727 .setMemRefs(MMOBegin, MMOEnd);
9728
9729 // Check if there is enough room left to pull this argument.
9730 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
9731 .addReg(OffsetReg)
9732 .addImm(MaxOffset + 8 - ArgSizeA8);
9733
9734 // Branch to "overflowMBB" if offset >= max
9735 // Fall through to "offsetMBB" otherwise
9736 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
9737 .addMBB(overflowMBB);
9738 }
9739
9740 // In offsetMBB, emit code to use the reg_save_area.
9741 if (offsetMBB) {
9742 assert(OffsetReg != 0);
9743
9744 // Read the reg_save_area address.
9745 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
9746 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
9747 .addOperand(Base)
9748 .addOperand(Scale)
9749 .addOperand(Index)
9750 .addDisp(Disp, 16)
9751 .addOperand(Segment)
9752 .setMemRefs(MMOBegin, MMOEnd);
9753
9754 // Zero-extend the offset
9755 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
9756 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
9757 .addImm(0)
9758 .addReg(OffsetReg)
9759 .addImm(X86::sub_32bit);
9760
9761 // Add the offset to the reg_save_area to get the final address.
9762 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
9763 .addReg(OffsetReg64)
9764 .addReg(RegSaveReg);
9765
9766 // Compute the offset for the next argument
9767 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9768 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
9769 .addReg(OffsetReg)
9770 .addImm(UseFPOffset ? 16 : 8);
9771
9772 // Store it back into the va_list.
9773 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
9774 .addOperand(Base)
9775 .addOperand(Scale)
9776 .addOperand(Index)
9777 .addDisp(Disp, UseFPOffset ? 4 : 0)
9778 .addOperand(Segment)
9779 .addReg(NextOffsetReg)
9780 .setMemRefs(MMOBegin, MMOEnd);
9781
9782 // Jump to endMBB
9783 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
9784 .addMBB(endMBB);
9785 }
9786
9787 //
9788 // Emit code to use overflow area
9789 //
9790
9791 // Load the overflow_area address into a register.
9792 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
9793 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
9794 .addOperand(Base)
9795 .addOperand(Scale)
9796 .addOperand(Index)
9797 .addDisp(Disp, 8)
9798 .addOperand(Segment)
9799 .setMemRefs(MMOBegin, MMOEnd);
9800
9801 // If we need to align it, do so. Otherwise, just copy the address
9802 // to OverflowDestReg.
9803 if (NeedsAlign) {
9804 // Align the overflow address
9805 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
9806 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
9807
9808 // aligned_addr = (addr + (align-1)) & ~(align-1)
9809 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
9810 .addReg(OverflowAddrReg)
9811 .addImm(Align-1);
9812
9813 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
9814 .addReg(TmpReg)
9815 .addImm(~(uint64_t)(Align-1));
9816 } else {
9817 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
9818 .addReg(OverflowAddrReg);
9819 }
9820
9821 // Compute the next overflow address after this argument.
9822 // (the overflow address should be kept 8-byte aligned)
9823 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
9824 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
9825 .addReg(OverflowDestReg)
9826 .addImm(ArgSizeA8);
9827
9828 // Store the new overflow address.
9829 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
9830 .addOperand(Base)
9831 .addOperand(Scale)
9832 .addOperand(Index)
9833 .addDisp(Disp, 8)
9834 .addOperand(Segment)
9835 .addReg(NextAddrReg)
9836 .setMemRefs(MMOBegin, MMOEnd);
9837
9838 // If we branched, emit the PHI to the front of endMBB.
9839 if (offsetMBB) {
9840 BuildMI(*endMBB, endMBB->begin(), DL,
9841 TII->get(X86::PHI), DestReg)
9842 .addReg(OffsetDestReg).addMBB(offsetMBB)
9843 .addReg(OverflowDestReg).addMBB(overflowMBB);
9844 }
9845
9846 // Erase the pseudo instruction
9847 MI->eraseFromParent();
9848
9849 return endMBB;
9850}
9851
9852MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009853X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9854 MachineInstr *MI,
9855 MachineBasicBlock *MBB) const {
9856 // Emit code to save XMM registers to the stack. The ABI says that the
9857 // number of registers to save is given in %al, so it's theoretically
9858 // possible to do an indirect jump trick to avoid saving all of them,
9859 // however this code takes a simpler approach and just executes all
9860 // of the stores if %al is non-zero. It's less code, and it's probably
9861 // easier on the hardware branch predictor, and stores aren't all that
9862 // expensive anyway.
9863
9864 // Create the new basic blocks. One block contains all the XMM stores,
9865 // and one block is the final destination regardless of whether any
9866 // stores were performed.
9867 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9868 MachineFunction *F = MBB->getParent();
9869 MachineFunction::iterator MBBIter = MBB;
9870 ++MBBIter;
9871 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9872 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9873 F->insert(MBBIter, XMMSaveMBB);
9874 F->insert(MBBIter, EndMBB);
9875
Dan Gohman14152b42010-07-06 20:24:04 +00009876 // Transfer the remainder of MBB and its successor edges to EndMBB.
9877 EndMBB->splice(EndMBB->begin(), MBB,
9878 llvm::next(MachineBasicBlock::iterator(MI)),
9879 MBB->end());
9880 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9881
Dan Gohmand6708ea2009-08-15 01:38:56 +00009882 // The original block will now fall through to the XMM save block.
9883 MBB->addSuccessor(XMMSaveMBB);
9884 // The XMMSaveMBB will fall through to the end block.
9885 XMMSaveMBB->addSuccessor(EndMBB);
9886
9887 // Now add the instructions.
9888 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9889 DebugLoc DL = MI->getDebugLoc();
9890
9891 unsigned CountReg = MI->getOperand(0).getReg();
9892 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9893 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9894
9895 if (!Subtarget->isTargetWin64()) {
9896 // If %al is 0, branch around the XMM save block.
9897 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009898 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009899 MBB->addSuccessor(EndMBB);
9900 }
9901
9902 // In the XMM save block, save all the XMM argument registers.
9903 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9904 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009905 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009906 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +00009907 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +00009908 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +00009909 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009910 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9911 .addFrameIndex(RegSaveFrameIndex)
9912 .addImm(/*Scale=*/1)
9913 .addReg(/*IndexReg=*/0)
9914 .addImm(/*Disp=*/Offset)
9915 .addReg(/*Segment=*/0)
9916 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009917 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009918 }
9919
Dan Gohman14152b42010-07-06 20:24:04 +00009920 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009921
9922 return EndMBB;
9923}
Mon P Wang63307c32008-05-05 19:05:59 +00009924
Evan Cheng60c07e12006-07-05 22:17:51 +00009925MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009926X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009927 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009928 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9929 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009930
Chris Lattner52600972009-09-02 05:57:00 +00009931 // To "insert" a SELECT_CC instruction, we actually have to insert the
9932 // diamond control-flow pattern. The incoming instruction knows the
9933 // destination vreg to set, the condition code register to branch on, the
9934 // true/false values to select between, and a branch opcode to use.
9935 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9936 MachineFunction::iterator It = BB;
9937 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009938
Chris Lattner52600972009-09-02 05:57:00 +00009939 // thisMBB:
9940 // ...
9941 // TrueVal = ...
9942 // cmpTY ccX, r1, r2
9943 // bCC copy1MBB
9944 // fallthrough --> copy0MBB
9945 MachineBasicBlock *thisMBB = BB;
9946 MachineFunction *F = BB->getParent();
9947 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9948 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009949 F->insert(It, copy0MBB);
9950 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009951
Bill Wendling730c07e2010-06-25 20:48:10 +00009952 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9953 // live into the sink and copy blocks.
9954 const MachineFunction *MF = BB->getParent();
9955 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9956 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009957
Dan Gohman14152b42010-07-06 20:24:04 +00009958 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9959 const MachineOperand &MO = MI->getOperand(I);
9960 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009961 unsigned Reg = MO.getReg();
9962 if (Reg != X86::EFLAGS) continue;
9963 copy0MBB->addLiveIn(Reg);
9964 sinkMBB->addLiveIn(Reg);
9965 }
9966
Dan Gohman14152b42010-07-06 20:24:04 +00009967 // Transfer the remainder of BB and its successor edges to sinkMBB.
9968 sinkMBB->splice(sinkMBB->begin(), BB,
9969 llvm::next(MachineBasicBlock::iterator(MI)),
9970 BB->end());
9971 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9972
9973 // Add the true and fallthrough blocks as its successors.
9974 BB->addSuccessor(copy0MBB);
9975 BB->addSuccessor(sinkMBB);
9976
9977 // Create the conditional branch instruction.
9978 unsigned Opc =
9979 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9980 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9981
Chris Lattner52600972009-09-02 05:57:00 +00009982 // copy0MBB:
9983 // %FalseValue = ...
9984 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009985 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009986
Chris Lattner52600972009-09-02 05:57:00 +00009987 // sinkMBB:
9988 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9989 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009990 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9991 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009992 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9993 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9994
Dan Gohman14152b42010-07-06 20:24:04 +00009995 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009996 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009997}
9998
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009999MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010000X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010001 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010002 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10003 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010004
10005 // The lowering is pretty easy: we're just emitting the call to _alloca. The
10006 // non-trivial part is impdef of ESP.
10007 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
10008 // mingw-w64.
10009
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010010 const char *StackProbeSymbol =
10011 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
10012
Dan Gohman14152b42010-07-06 20:24:04 +000010013 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010014 .addExternalSymbol(StackProbeSymbol)
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010015 .addReg(X86::EAX, RegState::Implicit)
10016 .addReg(X86::ESP, RegState::Implicit)
10017 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +000010018 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
10019 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010020
Dan Gohman14152b42010-07-06 20:24:04 +000010021 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010022 return BB;
10023}
Chris Lattner52600972009-09-02 05:57:00 +000010024
10025MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000010026X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
10027 MachineBasicBlock *BB) const {
10028 // This is pretty easy. We're taking the value that we received from
10029 // our load from the relocation, sticking it in either RDI (x86-64)
10030 // or EAX and doing an indirect call. The return value will then
10031 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010032 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000010033 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000010034 DebugLoc DL = MI->getDebugLoc();
10035 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000010036
10037 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000010038 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010039
Eric Christopher30ef0e52010-06-03 04:07:48 +000010040 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000010041 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10042 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000010043 .addReg(X86::RIP)
10044 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010045 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010046 MI->getOperand(3).getTargetFlags())
10047 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000010048 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000010049 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000010050 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000010051 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10052 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000010053 .addReg(0)
10054 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010055 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000010056 MI->getOperand(3).getTargetFlags())
10057 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010058 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010059 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010060 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000010061 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10062 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000010063 .addReg(TII->getGlobalBaseReg(F))
10064 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010065 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010066 MI->getOperand(3).getTargetFlags())
10067 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010068 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010069 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010070 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010071
Dan Gohman14152b42010-07-06 20:24:04 +000010072 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000010073 return BB;
10074}
10075
10076MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000010077X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010078 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000010079 switch (MI->getOpcode()) {
10080 default: assert(false && "Unexpected instr type to insert");
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010081 case X86::WIN_ALLOCA:
10082 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010083 case X86::TLSCall_32:
10084 case X86::TLSCall_64:
10085 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000010086 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000010087 case X86::CMOV_FR32:
10088 case X86::CMOV_FR64:
10089 case X86::CMOV_V4F32:
10090 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000010091 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +000010092 case X86::CMOV_GR16:
10093 case X86::CMOV_GR32:
10094 case X86::CMOV_RFP32:
10095 case X86::CMOV_RFP64:
10096 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010097 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010098
Dale Johannesen849f2142007-07-03 00:53:03 +000010099 case X86::FP32_TO_INT16_IN_MEM:
10100 case X86::FP32_TO_INT32_IN_MEM:
10101 case X86::FP32_TO_INT64_IN_MEM:
10102 case X86::FP64_TO_INT16_IN_MEM:
10103 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000010104 case X86::FP64_TO_INT64_IN_MEM:
10105 case X86::FP80_TO_INT16_IN_MEM:
10106 case X86::FP80_TO_INT32_IN_MEM:
10107 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000010108 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10109 DebugLoc DL = MI->getDebugLoc();
10110
Evan Cheng60c07e12006-07-05 22:17:51 +000010111 // Change the floating point control register to use "round towards zero"
10112 // mode when truncating to an integer value.
10113 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000010114 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000010115 addFrameReference(BuildMI(*BB, MI, DL,
10116 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010117
10118 // Load the old value of the high byte of the control word...
10119 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000010120 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000010121 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010122 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010123
10124 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000010125 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010126 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000010127
10128 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000010129 addFrameReference(BuildMI(*BB, MI, DL,
10130 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010131
10132 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000010133 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010134 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000010135
10136 // Get the X86 opcode to use.
10137 unsigned Opc;
10138 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010139 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000010140 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
10141 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
10142 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
10143 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
10144 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
10145 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000010146 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
10147 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
10148 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000010149 }
10150
10151 X86AddressMode AM;
10152 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000010153 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010154 AM.BaseType = X86AddressMode::RegBase;
10155 AM.Base.Reg = Op.getReg();
10156 } else {
10157 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000010158 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000010159 }
10160 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000010161 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010162 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010163 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000010164 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010165 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010166 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000010167 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010168 AM.GV = Op.getGlobal();
10169 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000010170 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010171 }
Dan Gohman14152b42010-07-06 20:24:04 +000010172 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010173 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000010174
10175 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000010176 addFrameReference(BuildMI(*BB, MI, DL,
10177 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010178
Dan Gohman14152b42010-07-06 20:24:04 +000010179 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000010180 return BB;
10181 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010182 // String/text processing lowering.
10183 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010184 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010185 return EmitPCMP(MI, BB, 3, false /* in-mem */);
10186 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010187 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010188 return EmitPCMP(MI, BB, 3, true /* in-mem */);
10189 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010190 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010191 return EmitPCMP(MI, BB, 5, false /* in mem */);
10192 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010193 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010194 return EmitPCMP(MI, BB, 5, true /* in mem */);
10195
Eric Christopher228232b2010-11-30 07:20:12 +000010196 // Thread synchronization.
10197 case X86::MONITOR:
10198 return EmitMonitor(MI, BB);
10199 case X86::MWAIT:
10200 return EmitMwait(MI, BB);
10201
Eric Christopherb120ab42009-08-18 22:50:32 +000010202 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000010203 case X86::ATOMAND32:
10204 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010205 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010206 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010207 X86::NOT32r, X86::EAX,
10208 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010209 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000010210 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
10211 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010212 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010213 X86::NOT32r, X86::EAX,
10214 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010215 case X86::ATOMXOR32:
10216 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010217 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010218 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010219 X86::NOT32r, X86::EAX,
10220 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010221 case X86::ATOMNAND32:
10222 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010223 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010224 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010225 X86::NOT32r, X86::EAX,
10226 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000010227 case X86::ATOMMIN32:
10228 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
10229 case X86::ATOMMAX32:
10230 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
10231 case X86::ATOMUMIN32:
10232 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
10233 case X86::ATOMUMAX32:
10234 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000010235
10236 case X86::ATOMAND16:
10237 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10238 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010239 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010240 X86::NOT16r, X86::AX,
10241 X86::GR16RegisterClass);
10242 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000010243 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010244 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010245 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010246 X86::NOT16r, X86::AX,
10247 X86::GR16RegisterClass);
10248 case X86::ATOMXOR16:
10249 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
10250 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010251 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010252 X86::NOT16r, X86::AX,
10253 X86::GR16RegisterClass);
10254 case X86::ATOMNAND16:
10255 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10256 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010257 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010258 X86::NOT16r, X86::AX,
10259 X86::GR16RegisterClass, true);
10260 case X86::ATOMMIN16:
10261 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
10262 case X86::ATOMMAX16:
10263 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
10264 case X86::ATOMUMIN16:
10265 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
10266 case X86::ATOMUMAX16:
10267 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
10268
10269 case X86::ATOMAND8:
10270 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10271 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010272 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010273 X86::NOT8r, X86::AL,
10274 X86::GR8RegisterClass);
10275 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000010276 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010277 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010278 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010279 X86::NOT8r, X86::AL,
10280 X86::GR8RegisterClass);
10281 case X86::ATOMXOR8:
10282 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
10283 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010284 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010285 X86::NOT8r, X86::AL,
10286 X86::GR8RegisterClass);
10287 case X86::ATOMNAND8:
10288 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10289 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010290 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010291 X86::NOT8r, X86::AL,
10292 X86::GR8RegisterClass, true);
10293 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010294 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000010295 case X86::ATOMAND64:
10296 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010297 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010298 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010299 X86::NOT64r, X86::RAX,
10300 X86::GR64RegisterClass);
10301 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000010302 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
10303 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010304 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010305 X86::NOT64r, X86::RAX,
10306 X86::GR64RegisterClass);
10307 case X86::ATOMXOR64:
10308 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010309 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010310 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010311 X86::NOT64r, X86::RAX,
10312 X86::GR64RegisterClass);
10313 case X86::ATOMNAND64:
10314 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
10315 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010316 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010317 X86::NOT64r, X86::RAX,
10318 X86::GR64RegisterClass, true);
10319 case X86::ATOMMIN64:
10320 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
10321 case X86::ATOMMAX64:
10322 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
10323 case X86::ATOMUMIN64:
10324 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
10325 case X86::ATOMUMAX64:
10326 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010327
10328 // This group does 64-bit operations on a 32-bit host.
10329 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010330 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010331 X86::AND32rr, X86::AND32rr,
10332 X86::AND32ri, X86::AND32ri,
10333 false);
10334 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010335 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010336 X86::OR32rr, X86::OR32rr,
10337 X86::OR32ri, X86::OR32ri,
10338 false);
10339 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010340 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010341 X86::XOR32rr, X86::XOR32rr,
10342 X86::XOR32ri, X86::XOR32ri,
10343 false);
10344 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010345 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010346 X86::AND32rr, X86::AND32rr,
10347 X86::AND32ri, X86::AND32ri,
10348 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010349 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010350 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010351 X86::ADD32rr, X86::ADC32rr,
10352 X86::ADD32ri, X86::ADC32ri,
10353 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010354 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010355 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010356 X86::SUB32rr, X86::SBB32rr,
10357 X86::SUB32ri, X86::SBB32ri,
10358 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000010359 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010360 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000010361 X86::MOV32rr, X86::MOV32rr,
10362 X86::MOV32ri, X86::MOV32ri,
10363 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010364 case X86::VASTART_SAVE_XMM_REGS:
10365 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000010366
10367 case X86::VAARG_64:
10368 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010369 }
10370}
10371
10372//===----------------------------------------------------------------------===//
10373// X86 Optimization Hooks
10374//===----------------------------------------------------------------------===//
10375
Dan Gohman475871a2008-07-27 21:46:04 +000010376void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000010377 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010378 APInt &KnownZero,
10379 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010380 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000010381 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010382 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000010383 assert((Opc >= ISD::BUILTIN_OP_END ||
10384 Opc == ISD::INTRINSIC_WO_CHAIN ||
10385 Opc == ISD::INTRINSIC_W_CHAIN ||
10386 Opc == ISD::INTRINSIC_VOID) &&
10387 "Should use MaskedValueIsZero if you don't know whether Op"
10388 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010389
Dan Gohmanf4f92f52008-02-13 23:07:24 +000010390 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010391 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000010392 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010393 case X86ISD::ADD:
10394 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000010395 case X86ISD::ADC:
10396 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010397 case X86ISD::SMUL:
10398 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000010399 case X86ISD::INC:
10400 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000010401 case X86ISD::OR:
10402 case X86ISD::XOR:
10403 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010404 // These nodes' second result is a boolean.
10405 if (Op.getResNo() == 0)
10406 break;
10407 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010408 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010409 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
10410 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000010411 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010412 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010413}
Chris Lattner259e97c2006-01-31 19:43:35 +000010414
Owen Andersonbc146b02010-09-21 20:42:50 +000010415unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
10416 unsigned Depth) const {
10417 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
10418 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
10419 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010420
Owen Andersonbc146b02010-09-21 20:42:50 +000010421 // Fallback case.
10422 return 1;
10423}
10424
Evan Cheng206ee9d2006-07-07 08:33:52 +000010425/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000010426/// node is a GlobalAddress + offset.
10427bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000010428 const GlobalValue* &GA,
10429 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000010430 if (N->getOpcode() == X86ISD::Wrapper) {
10431 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010432 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000010433 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010434 return true;
10435 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000010436 }
Evan Chengad4196b2008-05-12 19:56:52 +000010437 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010438}
10439
Evan Cheng206ee9d2006-07-07 08:33:52 +000010440/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
10441/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
10442/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +000010443/// order.
Dan Gohman475871a2008-07-27 21:46:04 +000010444static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010445 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010446 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010447 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000010448
Eli Friedman7a5e5552009-06-07 06:52:44 +000010449 if (VT.getSizeInBits() != 128)
10450 return SDValue();
10451
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010452 // Don't create instructions with illegal types after legalize types has run.
10453 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10454 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
10455 return SDValue();
10456
Nate Begemanfdea31a2010-03-24 20:49:50 +000010457 SmallVector<SDValue, 16> Elts;
10458 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010459 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000010460
Nate Begemanfdea31a2010-03-24 20:49:50 +000010461 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010462}
Evan Chengd880b972008-05-09 21:53:03 +000010463
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010464/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10465/// generation and convert it from being a bunch of shuffles and extracts
10466/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010467static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10468 const TargetLowering &TLI) {
10469 SDValue InputVector = N->getOperand(0);
10470
10471 // Only operate on vectors of 4 elements, where the alternative shuffling
10472 // gets to be more expensive.
10473 if (InputVector.getValueType() != MVT::v4i32)
10474 return SDValue();
10475
10476 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10477 // single use which is a sign-extend or zero-extend, and all elements are
10478 // used.
10479 SmallVector<SDNode *, 4> Uses;
10480 unsigned ExtractedElements = 0;
10481 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10482 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10483 if (UI.getUse().getResNo() != InputVector.getResNo())
10484 return SDValue();
10485
10486 SDNode *Extract = *UI;
10487 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10488 return SDValue();
10489
10490 if (Extract->getValueType(0) != MVT::i32)
10491 return SDValue();
10492 if (!Extract->hasOneUse())
10493 return SDValue();
10494 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10495 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10496 return SDValue();
10497 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10498 return SDValue();
10499
10500 // Record which element was extracted.
10501 ExtractedElements |=
10502 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10503
10504 Uses.push_back(Extract);
10505 }
10506
10507 // If not all the elements were used, this may not be worthwhile.
10508 if (ExtractedElements != 15)
10509 return SDValue();
10510
10511 // Ok, we've now decided to do the transformation.
10512 DebugLoc dl = InputVector.getDebugLoc();
10513
10514 // Store the value to a temporary stack slot.
10515 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010516 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
10517 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010518
10519 // Replace each use (extract) with a load of the appropriate element.
10520 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10521 UE = Uses.end(); UI != UE; ++UI) {
10522 SDNode *Extract = *UI;
10523
10524 // Compute the element's address.
10525 SDValue Idx = Extract->getOperand(1);
10526 unsigned EltSize =
10527 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10528 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10529 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10530
Eric Christopher90eb4022010-07-22 00:26:08 +000010531 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010532 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010533
10534 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010535 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000010536 ScalarAddr, MachinePointerInfo(),
10537 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010538
10539 // Replace the exact with the load.
10540 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10541 }
10542
10543 // The replacement was made in place; don't return anything.
10544 return SDValue();
10545}
10546
Chris Lattner83e6c992006-10-04 06:57:07 +000010547/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010548static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010549 const X86Subtarget *Subtarget) {
10550 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010551 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010552 // Get the LHS/RHS of the select.
10553 SDValue LHS = N->getOperand(1);
10554 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010555
Dan Gohman670e5392009-09-21 18:03:22 +000010556 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010557 // instructions match the semantics of the common C idiom x<y?x:y but not
10558 // x<=y?x:y, because of how they handle negative zero (which can be
10559 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010560 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010561 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010562 Cond.getOpcode() == ISD::SETCC) {
10563 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010564
Chris Lattner47b4ce82009-03-11 05:48:52 +000010565 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010566 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010567 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10568 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010569 switch (CC) {
10570 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010571 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010572 // Converting this to a min would handle NaNs incorrectly, and swapping
10573 // the operands would cause it to handle comparisons between positive
10574 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010575 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010576 if (!UnsafeFPMath &&
10577 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10578 break;
10579 std::swap(LHS, RHS);
10580 }
Dan Gohman670e5392009-09-21 18:03:22 +000010581 Opcode = X86ISD::FMIN;
10582 break;
10583 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010584 // Converting this to a min would handle comparisons between positive
10585 // and negative zero incorrectly.
10586 if (!UnsafeFPMath &&
10587 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10588 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010589 Opcode = X86ISD::FMIN;
10590 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010591 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010592 // Converting this to a min would handle both negative zeros and NaNs
10593 // incorrectly, but we can swap the operands to fix both.
10594 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010595 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010596 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010597 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010598 Opcode = X86ISD::FMIN;
10599 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010600
Dan Gohman670e5392009-09-21 18:03:22 +000010601 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010602 // Converting this to a max would handle comparisons between positive
10603 // and negative zero incorrectly.
10604 if (!UnsafeFPMath &&
10605 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10606 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010607 Opcode = X86ISD::FMAX;
10608 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010609 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010610 // Converting this to a max would handle NaNs incorrectly, and swapping
10611 // the operands would cause it to handle comparisons between positive
10612 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010613 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010614 if (!UnsafeFPMath &&
10615 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10616 break;
10617 std::swap(LHS, RHS);
10618 }
Dan Gohman670e5392009-09-21 18:03:22 +000010619 Opcode = X86ISD::FMAX;
10620 break;
10621 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010622 // Converting this to a max would handle both negative zeros and NaNs
10623 // incorrectly, but we can swap the operands to fix both.
10624 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010625 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010626 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010627 case ISD::SETGE:
10628 Opcode = X86ISD::FMAX;
10629 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010630 }
Dan Gohman670e5392009-09-21 18:03:22 +000010631 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010632 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10633 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010634 switch (CC) {
10635 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010636 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010637 // Converting this to a min would handle comparisons between positive
10638 // and negative zero incorrectly, and swapping the operands would
10639 // cause it to handle NaNs incorrectly.
10640 if (!UnsafeFPMath &&
10641 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010642 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010643 break;
10644 std::swap(LHS, RHS);
10645 }
Dan Gohman670e5392009-09-21 18:03:22 +000010646 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010647 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010648 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010649 // Converting this to a min would handle NaNs incorrectly.
10650 if (!UnsafeFPMath &&
10651 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10652 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010653 Opcode = X86ISD::FMIN;
10654 break;
10655 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010656 // Converting this to a min would handle both negative zeros and NaNs
10657 // incorrectly, but we can swap the operands to fix both.
10658 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010659 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010660 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010661 case ISD::SETGE:
10662 Opcode = X86ISD::FMIN;
10663 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010664
Dan Gohman670e5392009-09-21 18:03:22 +000010665 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010666 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010667 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010668 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010669 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010670 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010671 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010672 // Converting this to a max would handle comparisons between positive
10673 // and negative zero incorrectly, and swapping the operands would
10674 // cause it to handle NaNs incorrectly.
10675 if (!UnsafeFPMath &&
10676 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010677 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010678 break;
10679 std::swap(LHS, RHS);
10680 }
Dan Gohman670e5392009-09-21 18:03:22 +000010681 Opcode = X86ISD::FMAX;
10682 break;
10683 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010684 // Converting this to a max would handle both negative zeros and NaNs
10685 // incorrectly, but we can swap the operands to fix both.
10686 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010687 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010688 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010689 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010690 Opcode = X86ISD::FMAX;
10691 break;
10692 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010693 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010694
Chris Lattner47b4ce82009-03-11 05:48:52 +000010695 if (Opcode)
10696 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010697 }
Eric Christopherfd179292009-08-27 18:07:15 +000010698
Chris Lattnerd1980a52009-03-12 06:52:53 +000010699 // If this is a select between two integer constants, try to do some
10700 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010701 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10702 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010703 // Don't do this for crazy integer types.
10704 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10705 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010706 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010707 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010708
Chris Lattnercee56e72009-03-13 05:53:31 +000010709 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010710 // Efficiently invertible.
10711 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10712 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10713 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10714 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010715 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010716 }
Eric Christopherfd179292009-08-27 18:07:15 +000010717
Chris Lattnerd1980a52009-03-12 06:52:53 +000010718 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010719 if (FalseC->getAPIntValue() == 0 &&
10720 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010721 if (NeedsCondInvert) // Invert the condition if needed.
10722 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10723 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010724
Chris Lattnerd1980a52009-03-12 06:52:53 +000010725 // Zero extend the condition if needed.
10726 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010727
Chris Lattnercee56e72009-03-13 05:53:31 +000010728 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010729 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010730 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010731 }
Eric Christopherfd179292009-08-27 18:07:15 +000010732
Chris Lattner97a29a52009-03-13 05:22:11 +000010733 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010734 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010735 if (NeedsCondInvert) // Invert the condition if needed.
10736 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10737 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010738
Chris Lattner97a29a52009-03-13 05:22:11 +000010739 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010740 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10741 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010742 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010743 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010744 }
Eric Christopherfd179292009-08-27 18:07:15 +000010745
Chris Lattnercee56e72009-03-13 05:53:31 +000010746 // Optimize cases that will turn into an LEA instruction. This requires
10747 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010748 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010749 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010750 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010751
Chris Lattnercee56e72009-03-13 05:53:31 +000010752 bool isFastMultiplier = false;
10753 if (Diff < 10) {
10754 switch ((unsigned char)Diff) {
10755 default: break;
10756 case 1: // result = add base, cond
10757 case 2: // result = lea base( , cond*2)
10758 case 3: // result = lea base(cond, cond*2)
10759 case 4: // result = lea base( , cond*4)
10760 case 5: // result = lea base(cond, cond*4)
10761 case 8: // result = lea base( , cond*8)
10762 case 9: // result = lea base(cond, cond*8)
10763 isFastMultiplier = true;
10764 break;
10765 }
10766 }
Eric Christopherfd179292009-08-27 18:07:15 +000010767
Chris Lattnercee56e72009-03-13 05:53:31 +000010768 if (isFastMultiplier) {
10769 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10770 if (NeedsCondInvert) // Invert the condition if needed.
10771 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10772 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010773
Chris Lattnercee56e72009-03-13 05:53:31 +000010774 // Zero extend the condition if needed.
10775 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10776 Cond);
10777 // Scale the condition by the difference.
10778 if (Diff != 1)
10779 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10780 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010781
Chris Lattnercee56e72009-03-13 05:53:31 +000010782 // Add the base if non-zero.
10783 if (FalseC->getAPIntValue() != 0)
10784 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10785 SDValue(FalseC, 0));
10786 return Cond;
10787 }
Eric Christopherfd179292009-08-27 18:07:15 +000010788 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010789 }
10790 }
Eric Christopherfd179292009-08-27 18:07:15 +000010791
Dan Gohman475871a2008-07-27 21:46:04 +000010792 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010793}
10794
Chris Lattnerd1980a52009-03-12 06:52:53 +000010795/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10796static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10797 TargetLowering::DAGCombinerInfo &DCI) {
10798 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010799
Chris Lattnerd1980a52009-03-12 06:52:53 +000010800 // If the flag operand isn't dead, don't touch this CMOV.
10801 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10802 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010803
Chris Lattnerd1980a52009-03-12 06:52:53 +000010804 // If this is a select between two integer constants, try to do some
10805 // optimizations. Note that the operands are ordered the opposite of SELECT
10806 // operands.
10807 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10808 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10809 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10810 // larger than FalseC (the false value).
10811 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010812
Chris Lattnerd1980a52009-03-12 06:52:53 +000010813 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10814 CC = X86::GetOppositeBranchCondition(CC);
10815 std::swap(TrueC, FalseC);
10816 }
Eric Christopherfd179292009-08-27 18:07:15 +000010817
Chris Lattnerd1980a52009-03-12 06:52:53 +000010818 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010819 // This is efficient for any integer data type (including i8/i16) and
10820 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010821 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10822 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010823 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10824 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010825
Chris Lattnerd1980a52009-03-12 06:52:53 +000010826 // Zero extend the condition if needed.
10827 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010828
Chris Lattnerd1980a52009-03-12 06:52:53 +000010829 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10830 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010831 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010832 if (N->getNumValues() == 2) // Dead flag value?
10833 return DCI.CombineTo(N, Cond, SDValue());
10834 return Cond;
10835 }
Eric Christopherfd179292009-08-27 18:07:15 +000010836
Chris Lattnercee56e72009-03-13 05:53:31 +000010837 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10838 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010839 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10840 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010841 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10842 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010843
Chris Lattner97a29a52009-03-13 05:22:11 +000010844 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010845 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10846 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010847 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10848 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010849
Chris Lattner97a29a52009-03-13 05:22:11 +000010850 if (N->getNumValues() == 2) // Dead flag value?
10851 return DCI.CombineTo(N, Cond, SDValue());
10852 return Cond;
10853 }
Eric Christopherfd179292009-08-27 18:07:15 +000010854
Chris Lattnercee56e72009-03-13 05:53:31 +000010855 // Optimize cases that will turn into an LEA instruction. This requires
10856 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010857 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010858 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010859 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010860
Chris Lattnercee56e72009-03-13 05:53:31 +000010861 bool isFastMultiplier = false;
10862 if (Diff < 10) {
10863 switch ((unsigned char)Diff) {
10864 default: break;
10865 case 1: // result = add base, cond
10866 case 2: // result = lea base( , cond*2)
10867 case 3: // result = lea base(cond, cond*2)
10868 case 4: // result = lea base( , cond*4)
10869 case 5: // result = lea base(cond, cond*4)
10870 case 8: // result = lea base( , cond*8)
10871 case 9: // result = lea base(cond, cond*8)
10872 isFastMultiplier = true;
10873 break;
10874 }
10875 }
Eric Christopherfd179292009-08-27 18:07:15 +000010876
Chris Lattnercee56e72009-03-13 05:53:31 +000010877 if (isFastMultiplier) {
10878 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10879 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010880 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10881 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010882 // Zero extend the condition if needed.
10883 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10884 Cond);
10885 // Scale the condition by the difference.
10886 if (Diff != 1)
10887 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10888 DAG.getConstant(Diff, Cond.getValueType()));
10889
10890 // Add the base if non-zero.
10891 if (FalseC->getAPIntValue() != 0)
10892 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10893 SDValue(FalseC, 0));
10894 if (N->getNumValues() == 2) // Dead flag value?
10895 return DCI.CombineTo(N, Cond, SDValue());
10896 return Cond;
10897 }
Eric Christopherfd179292009-08-27 18:07:15 +000010898 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010899 }
10900 }
10901 return SDValue();
10902}
10903
10904
Evan Cheng0b0cd912009-03-28 05:57:29 +000010905/// PerformMulCombine - Optimize a single multiply with constant into two
10906/// in order to implement it with two cheaper instructions, e.g.
10907/// LEA + SHL, LEA + LEA.
10908static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10909 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010910 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10911 return SDValue();
10912
Owen Andersone50ed302009-08-10 22:56:29 +000010913 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010914 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010915 return SDValue();
10916
10917 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10918 if (!C)
10919 return SDValue();
10920 uint64_t MulAmt = C->getZExtValue();
10921 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10922 return SDValue();
10923
10924 uint64_t MulAmt1 = 0;
10925 uint64_t MulAmt2 = 0;
10926 if ((MulAmt % 9) == 0) {
10927 MulAmt1 = 9;
10928 MulAmt2 = MulAmt / 9;
10929 } else if ((MulAmt % 5) == 0) {
10930 MulAmt1 = 5;
10931 MulAmt2 = MulAmt / 5;
10932 } else if ((MulAmt % 3) == 0) {
10933 MulAmt1 = 3;
10934 MulAmt2 = MulAmt / 3;
10935 }
10936 if (MulAmt2 &&
10937 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10938 DebugLoc DL = N->getDebugLoc();
10939
10940 if (isPowerOf2_64(MulAmt2) &&
10941 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10942 // If second multiplifer is pow2, issue it first. We want the multiply by
10943 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10944 // is an add.
10945 std::swap(MulAmt1, MulAmt2);
10946
10947 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010948 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010949 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010950 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010951 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010952 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010953 DAG.getConstant(MulAmt1, VT));
10954
Eric Christopherfd179292009-08-27 18:07:15 +000010955 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010956 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010957 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010958 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010959 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010960 DAG.getConstant(MulAmt2, VT));
10961
10962 // Do not add new nodes to DAG combiner worklist.
10963 DCI.CombineTo(N, NewMul, false);
10964 }
10965 return SDValue();
10966}
10967
Evan Chengad9c0a32009-12-15 00:53:42 +000010968static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10969 SDValue N0 = N->getOperand(0);
10970 SDValue N1 = N->getOperand(1);
10971 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10972 EVT VT = N0.getValueType();
10973
10974 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10975 // since the result of setcc_c is all zero's or all ones.
10976 if (N1C && N0.getOpcode() == ISD::AND &&
10977 N0.getOperand(1).getOpcode() == ISD::Constant) {
10978 SDValue N00 = N0.getOperand(0);
10979 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10980 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10981 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10982 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10983 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10984 APInt ShAmt = N1C->getAPIntValue();
10985 Mask = Mask.shl(ShAmt);
10986 if (Mask != 0)
10987 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10988 N00, DAG.getConstant(Mask, VT));
10989 }
10990 }
10991
10992 return SDValue();
10993}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010994
Nate Begeman740ab032009-01-26 00:52:55 +000010995/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10996/// when possible.
10997static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10998 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010999 EVT VT = N->getValueType(0);
11000 if (!VT.isVector() && VT.isInteger() &&
11001 N->getOpcode() == ISD::SHL)
11002 return PerformSHLCombine(N, DAG);
11003
Nate Begeman740ab032009-01-26 00:52:55 +000011004 // On X86 with SSE2 support, we can transform this to a vector shift if
11005 // all elements are shifted by the same amount. We can't do this in legalize
11006 // because the a constant vector is typically transformed to a constant pool
11007 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011008 if (!Subtarget->hasSSE2())
11009 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011010
Owen Anderson825b72b2009-08-11 20:47:22 +000011011 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011012 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011013
Mon P Wang3becd092009-01-28 08:12:05 +000011014 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000011015 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000011016 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000011017 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000011018 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
11019 unsigned NumElts = VT.getVectorNumElements();
11020 unsigned i = 0;
11021 for (; i != NumElts; ++i) {
11022 SDValue Arg = ShAmtOp.getOperand(i);
11023 if (Arg.getOpcode() == ISD::UNDEF) continue;
11024 BaseShAmt = Arg;
11025 break;
11026 }
11027 for (; i != NumElts; ++i) {
11028 SDValue Arg = ShAmtOp.getOperand(i);
11029 if (Arg.getOpcode() == ISD::UNDEF) continue;
11030 if (Arg != BaseShAmt) {
11031 return SDValue();
11032 }
11033 }
11034 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000011035 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000011036 SDValue InVec = ShAmtOp.getOperand(0);
11037 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
11038 unsigned NumElts = InVec.getValueType().getVectorNumElements();
11039 unsigned i = 0;
11040 for (; i != NumElts; ++i) {
11041 SDValue Arg = InVec.getOperand(i);
11042 if (Arg.getOpcode() == ISD::UNDEF) continue;
11043 BaseShAmt = Arg;
11044 break;
11045 }
11046 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
11047 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000011048 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000011049 if (C->getZExtValue() == SplatIdx)
11050 BaseShAmt = InVec.getOperand(1);
11051 }
11052 }
11053 if (BaseShAmt.getNode() == 0)
11054 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
11055 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000011056 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011057 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000011058
Mon P Wangefa42202009-09-03 19:56:25 +000011059 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000011060 if (EltVT.bitsGT(MVT::i32))
11061 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
11062 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000011063 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000011064
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011065 // The shift amount is identical so we can do a vector shift.
11066 SDValue ValOp = N->getOperand(0);
11067 switch (N->getOpcode()) {
11068 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000011069 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011070 break;
11071 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011072 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011073 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011074 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011075 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011076 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011077 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011078 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011079 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011080 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011081 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011082 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011083 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011084 break;
11085 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000011086 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011087 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011088 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011089 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011090 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011091 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011092 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011093 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011094 break;
11095 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011096 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011097 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011098 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011099 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011100 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011101 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011102 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011103 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011104 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011105 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011106 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011107 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011108 break;
Nate Begeman740ab032009-01-26 00:52:55 +000011109 }
11110 return SDValue();
11111}
11112
Nate Begemanb65c1752010-12-17 22:55:37 +000011113
11114static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
11115 TargetLowering::DAGCombinerInfo &DCI,
11116 const X86Subtarget *Subtarget) {
11117 if (DCI.isBeforeLegalizeOps())
11118 return SDValue();
11119
11120 // Want to form PANDN nodes, in the hopes of then easily combining them with
11121 // OR and AND nodes to form PBLEND/PSIGN.
11122 EVT VT = N->getValueType(0);
11123 if (VT != MVT::v2i64)
11124 return SDValue();
11125
11126 SDValue N0 = N->getOperand(0);
11127 SDValue N1 = N->getOperand(1);
11128 DebugLoc DL = N->getDebugLoc();
11129
11130 // Check LHS for vnot
11131 if (N0.getOpcode() == ISD::XOR &&
11132 ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
11133 return DAG.getNode(X86ISD::PANDN, DL, VT, N0.getOperand(0), N1);
11134
11135 // Check RHS for vnot
11136 if (N1.getOpcode() == ISD::XOR &&
11137 ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
11138 return DAG.getNode(X86ISD::PANDN, DL, VT, N1.getOperand(0), N0);
11139
11140 return SDValue();
11141}
11142
Evan Cheng760d1942010-01-04 21:22:48 +000011143static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000011144 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000011145 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000011146 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000011147 return SDValue();
11148
Evan Cheng760d1942010-01-04 21:22:48 +000011149 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000011150 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000011151 return SDValue();
11152
Evan Cheng760d1942010-01-04 21:22:48 +000011153 SDValue N0 = N->getOperand(0);
11154 SDValue N1 = N->getOperand(1);
Nate Begemanb65c1752010-12-17 22:55:37 +000011155
11156 // look for psign/blend
11157 if (Subtarget->hasSSSE3()) {
11158 if (VT == MVT::v2i64) {
11159 // Canonicalize pandn to RHS
11160 if (N0.getOpcode() == X86ISD::PANDN)
11161 std::swap(N0, N1);
11162 // or (and (m, x), (pandn m, y))
11163 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::PANDN) {
11164 SDValue Mask = N1.getOperand(0);
11165 SDValue X = N1.getOperand(1);
11166 SDValue Y;
11167 if (N0.getOperand(0) == Mask)
11168 Y = N0.getOperand(1);
11169 if (N0.getOperand(1) == Mask)
11170 Y = N0.getOperand(0);
11171
11172 // Check to see if the mask appeared in both the AND and PANDN and
11173 if (!Y.getNode())
11174 return SDValue();
11175
11176 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
11177 if (Mask.getOpcode() != ISD::BITCAST ||
11178 X.getOpcode() != ISD::BITCAST ||
11179 Y.getOpcode() != ISD::BITCAST)
11180 return SDValue();
11181
11182 // Look through mask bitcast.
11183 Mask = Mask.getOperand(0);
11184 EVT MaskVT = Mask.getValueType();
11185
11186 // Validate that the Mask operand is a vector sra node. The sra node
11187 // will be an intrinsic.
11188 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
11189 return SDValue();
11190
11191 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
11192 // there is no psrai.b
11193 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
11194 case Intrinsic::x86_sse2_psrai_w:
11195 case Intrinsic::x86_sse2_psrai_d:
11196 break;
11197 default: return SDValue();
11198 }
11199
11200 // Check that the SRA is all signbits.
11201 SDValue SraC = Mask.getOperand(2);
11202 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
11203 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
11204 if ((SraAmt + 1) != EltBits)
11205 return SDValue();
11206
11207 DebugLoc DL = N->getDebugLoc();
11208
11209 // Now we know we at least have a plendvb with the mask val. See if
11210 // we can form a psignb/w/d.
11211 // psign = x.type == y.type == mask.type && y = sub(0, x);
11212 X = X.getOperand(0);
11213 Y = Y.getOperand(0);
11214 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
11215 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
11216 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
11217 unsigned Opc = 0;
11218 switch (EltBits) {
11219 case 8: Opc = X86ISD::PSIGNB; break;
11220 case 16: Opc = X86ISD::PSIGNW; break;
11221 case 32: Opc = X86ISD::PSIGND; break;
11222 default: break;
11223 }
11224 if (Opc) {
11225 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
11226 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
11227 }
11228 }
11229 // PBLENDVB only available on SSE 4.1
11230 if (!Subtarget->hasSSE41())
11231 return SDValue();
11232
Nate Begemanb65c1752010-12-17 22:55:37 +000011233 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
11234 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
11235 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000011236 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000011237 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
11238 }
11239 }
11240 }
11241
11242 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000011243 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
11244 std::swap(N0, N1);
11245 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
11246 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000011247 if (!N0.hasOneUse() || !N1.hasOneUse())
11248 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000011249
11250 SDValue ShAmt0 = N0.getOperand(1);
11251 if (ShAmt0.getValueType() != MVT::i8)
11252 return SDValue();
11253 SDValue ShAmt1 = N1.getOperand(1);
11254 if (ShAmt1.getValueType() != MVT::i8)
11255 return SDValue();
11256 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
11257 ShAmt0 = ShAmt0.getOperand(0);
11258 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
11259 ShAmt1 = ShAmt1.getOperand(0);
11260
11261 DebugLoc DL = N->getDebugLoc();
11262 unsigned Opc = X86ISD::SHLD;
11263 SDValue Op0 = N0.getOperand(0);
11264 SDValue Op1 = N1.getOperand(0);
11265 if (ShAmt0.getOpcode() == ISD::SUB) {
11266 Opc = X86ISD::SHRD;
11267 std::swap(Op0, Op1);
11268 std::swap(ShAmt0, ShAmt1);
11269 }
11270
Evan Cheng8b1190a2010-04-28 01:18:01 +000011271 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000011272 if (ShAmt1.getOpcode() == ISD::SUB) {
11273 SDValue Sum = ShAmt1.getOperand(0);
11274 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000011275 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
11276 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
11277 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
11278 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000011279 return DAG.getNode(Opc, DL, VT,
11280 Op0, Op1,
11281 DAG.getNode(ISD::TRUNCATE, DL,
11282 MVT::i8, ShAmt0));
11283 }
11284 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
11285 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
11286 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000011287 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000011288 return DAG.getNode(Opc, DL, VT,
11289 N0.getOperand(0), N1.getOperand(0),
11290 DAG.getNode(ISD::TRUNCATE, DL,
11291 MVT::i8, ShAmt0));
11292 }
Nate Begemanb65c1752010-12-17 22:55:37 +000011293
Evan Cheng760d1942010-01-04 21:22:48 +000011294 return SDValue();
11295}
11296
Chris Lattner149a4e52008-02-22 02:09:43 +000011297/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011298static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000011299 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000011300 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
11301 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000011302 // A preferable solution to the general problem is to figure out the right
11303 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000011304
11305 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000011306 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000011307 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000011308 if (VT.getSizeInBits() != 64)
11309 return SDValue();
11310
Devang Patel578efa92009-06-05 21:57:13 +000011311 const Function *F = DAG.getMachineFunction().getFunction();
11312 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000011313 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000011314 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000011315 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000011316 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000011317 isa<LoadSDNode>(St->getValue()) &&
11318 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
11319 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011320 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011321 LoadSDNode *Ld = 0;
11322 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000011323 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000011324 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011325 // Must be a store of a load. We currently handle two cases: the load
11326 // is a direct child, and it's under an intervening TokenFactor. It is
11327 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000011328 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000011329 Ld = cast<LoadSDNode>(St->getChain());
11330 else if (St->getValue().hasOneUse() &&
11331 ChainVal->getOpcode() == ISD::TokenFactor) {
11332 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011333 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000011334 TokenFactorIndex = i;
11335 Ld = cast<LoadSDNode>(St->getValue());
11336 } else
11337 Ops.push_back(ChainVal->getOperand(i));
11338 }
11339 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000011340
Evan Cheng536e6672009-03-12 05:59:15 +000011341 if (!Ld || !ISD::isNormalLoad(Ld))
11342 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011343
Evan Cheng536e6672009-03-12 05:59:15 +000011344 // If this is not the MMX case, i.e. we are just turning i64 load/store
11345 // into f64 load/store, avoid the transformation if there are multiple
11346 // uses of the loaded value.
11347 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
11348 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011349
Evan Cheng536e6672009-03-12 05:59:15 +000011350 DebugLoc LdDL = Ld->getDebugLoc();
11351 DebugLoc StDL = N->getDebugLoc();
11352 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
11353 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
11354 // pair instead.
11355 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011356 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000011357 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
11358 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011359 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011360 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000011361 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000011362 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000011363 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000011364 Ops.size());
11365 }
Evan Cheng536e6672009-03-12 05:59:15 +000011366 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011367 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011368 St->isVolatile(), St->isNonTemporal(),
11369 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000011370 }
Evan Cheng536e6672009-03-12 05:59:15 +000011371
11372 // Otherwise, lower to two pairs of 32-bit loads / stores.
11373 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011374 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
11375 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011376
Owen Anderson825b72b2009-08-11 20:47:22 +000011377 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011378 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011379 Ld->isVolatile(), Ld->isNonTemporal(),
11380 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000011381 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011382 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000011383 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011384 MinAlign(Ld->getAlignment(), 4));
11385
11386 SDValue NewChain = LoLd.getValue(1);
11387 if (TokenFactorIndex != -1) {
11388 Ops.push_back(LoLd);
11389 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000011390 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000011391 Ops.size());
11392 }
11393
11394 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011395 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
11396 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011397
11398 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011399 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011400 St->isVolatile(), St->isNonTemporal(),
11401 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011402 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011403 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000011404 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011405 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011406 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000011407 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000011408 }
Dan Gohman475871a2008-07-27 21:46:04 +000011409 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000011410}
11411
Chris Lattner6cf73262008-01-25 06:14:17 +000011412/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
11413/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011414static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000011415 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
11416 // F[X]OR(0.0, x) -> x
11417 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000011418 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11419 if (C->getValueAPF().isPosZero())
11420 return N->getOperand(1);
11421 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11422 if (C->getValueAPF().isPosZero())
11423 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000011424 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011425}
11426
11427/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011428static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000011429 // FAND(0.0, x) -> 0.0
11430 // FAND(x, 0.0) -> 0.0
11431 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11432 if (C->getValueAPF().isPosZero())
11433 return N->getOperand(0);
11434 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11435 if (C->getValueAPF().isPosZero())
11436 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000011437 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011438}
11439
Dan Gohmane5af2d32009-01-29 01:59:02 +000011440static SDValue PerformBTCombine(SDNode *N,
11441 SelectionDAG &DAG,
11442 TargetLowering::DAGCombinerInfo &DCI) {
11443 // BT ignores high bits in the bit index operand.
11444 SDValue Op1 = N->getOperand(1);
11445 if (Op1.hasOneUse()) {
11446 unsigned BitWidth = Op1.getValueSizeInBits();
11447 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
11448 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011449 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
11450 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000011451 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000011452 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
11453 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
11454 DCI.CommitTargetLoweringOpt(TLO);
11455 }
11456 return SDValue();
11457}
Chris Lattner83e6c992006-10-04 06:57:07 +000011458
Eli Friedman7a5e5552009-06-07 06:52:44 +000011459static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
11460 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011461 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000011462 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000011463 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000011464 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000011465 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000011466 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011467 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011468 }
11469 return SDValue();
11470}
11471
Evan Cheng2e489c42009-12-16 00:53:11 +000011472static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
11473 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
11474 // (and (i32 x86isd::setcc_carry), 1)
11475 // This eliminates the zext. This transformation is necessary because
11476 // ISD::SETCC is always legalized to i8.
11477 DebugLoc dl = N->getDebugLoc();
11478 SDValue N0 = N->getOperand(0);
11479 EVT VT = N->getValueType(0);
11480 if (N0.getOpcode() == ISD::AND &&
11481 N0.hasOneUse() &&
11482 N0.getOperand(0).hasOneUse()) {
11483 SDValue N00 = N0.getOperand(0);
11484 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
11485 return SDValue();
11486 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
11487 if (!C || C->getZExtValue() != 1)
11488 return SDValue();
11489 return DAG.getNode(ISD::AND, dl, VT,
11490 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
11491 N00.getOperand(0), N00.getOperand(1)),
11492 DAG.getConstant(1, VT));
11493 }
11494
11495 return SDValue();
11496}
11497
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011498// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
11499static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
11500 unsigned X86CC = N->getConstantOperandVal(0);
11501 SDValue EFLAG = N->getOperand(1);
11502 DebugLoc DL = N->getDebugLoc();
11503
11504 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
11505 // a zext and produces an all-ones bit which is more useful than 0/1 in some
11506 // cases.
11507 if (X86CC == X86::COND_B)
11508 return DAG.getNode(ISD::AND, DL, MVT::i8,
11509 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
11510 DAG.getConstant(X86CC, MVT::i8), EFLAG),
11511 DAG.getConstant(1, MVT::i8));
11512
11513 return SDValue();
11514}
Chris Lattner23a01992010-12-20 01:37:09 +000011515
11516// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
11517static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
11518 X86TargetLowering::DAGCombinerInfo &DCI) {
11519 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
11520 // the result is either zero or one (depending on the input carry bit).
11521 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
11522 if (X86::isZeroNode(N->getOperand(0)) &&
11523 X86::isZeroNode(N->getOperand(1)) &&
11524 // We don't have a good way to replace an EFLAGS use, so only do this when
11525 // dead right now.
11526 SDValue(N, 1).use_empty()) {
11527 DebugLoc DL = N->getDebugLoc();
11528 EVT VT = N->getValueType(0);
11529 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
11530 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
11531 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
11532 DAG.getConstant(X86::COND_B,MVT::i8),
11533 N->getOperand(2)),
11534 DAG.getConstant(1, VT));
11535 return DCI.CombineTo(N, Res1, CarryOut);
11536 }
11537
11538 return SDValue();
11539}
11540
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011541// fold (add Y, (sete X, 0)) -> adc 0, Y
11542// (add Y, (setne X, 0)) -> sbb -1, Y
11543// (sub (sete X, 0), Y) -> sbb 0, Y
11544// (sub (setne X, 0), Y) -> adc -1, Y
11545static SDValue OptimizeConditonalInDecrement(SDNode *N, SelectionDAG &DAG) {
11546 DebugLoc DL = N->getDebugLoc();
11547
11548 // Look through ZExts.
11549 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
11550 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
11551 return SDValue();
11552
11553 SDValue SetCC = Ext.getOperand(0);
11554 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
11555 return SDValue();
11556
11557 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
11558 if (CC != X86::COND_E && CC != X86::COND_NE)
11559 return SDValue();
11560
11561 SDValue Cmp = SetCC.getOperand(1);
11562 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
11563 !X86::isZeroNode(Cmp.getOperand(1)))
11564 return SDValue();
11565
11566 SDValue CmpOp0 = Cmp.getOperand(0);
11567 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
11568 DAG.getConstant(1, CmpOp0.getValueType()));
11569
11570 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
11571 if (CC == X86::COND_NE)
11572 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
11573 DL, OtherVal.getValueType(), OtherVal,
11574 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
11575 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
11576 DL, OtherVal.getValueType(), OtherVal,
11577 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
11578}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011579
Dan Gohman475871a2008-07-27 21:46:04 +000011580SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000011581 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011582 SelectionDAG &DAG = DCI.DAG;
11583 switch (N->getOpcode()) {
11584 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011585 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011586 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000011587 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011588 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011589 case ISD::ADD:
11590 case ISD::SUB: return OptimizeConditonalInDecrement(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000011591 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000011592 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000011593 case ISD::SHL:
11594 case ISD::SRA:
11595 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000011596 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000011597 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000011598 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000011599 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000011600 case X86ISD::FOR: return PerformFORCombine(N, DAG);
11601 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000011602 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011603 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000011604 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011605 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011606 case X86ISD::SHUFPS: // Handle all target specific shuffles
11607 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000011608 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011609 case X86ISD::PUNPCKHBW:
11610 case X86ISD::PUNPCKHWD:
11611 case X86ISD::PUNPCKHDQ:
11612 case X86ISD::PUNPCKHQDQ:
11613 case X86ISD::UNPCKHPS:
11614 case X86ISD::UNPCKHPD:
11615 case X86ISD::PUNPCKLBW:
11616 case X86ISD::PUNPCKLWD:
11617 case X86ISD::PUNPCKLDQ:
11618 case X86ISD::PUNPCKLQDQ:
11619 case X86ISD::UNPCKLPS:
11620 case X86ISD::UNPCKLPD:
11621 case X86ISD::MOVHLPS:
11622 case X86ISD::MOVLHPS:
11623 case X86ISD::PSHUFD:
11624 case X86ISD::PSHUFHW:
11625 case X86ISD::PSHUFLW:
11626 case X86ISD::MOVSS:
11627 case X86ISD::MOVSD:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011628 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011629 }
11630
Dan Gohman475871a2008-07-27 21:46:04 +000011631 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011632}
11633
Evan Chenge5b51ac2010-04-17 06:13:15 +000011634/// isTypeDesirableForOp - Return true if the target has native support for
11635/// the specified value type and it is 'desirable' to use the type for the
11636/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
11637/// instruction encodings are longer and some i16 instructions are slow.
11638bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
11639 if (!isTypeLegal(VT))
11640 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011641 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000011642 return true;
11643
11644 switch (Opc) {
11645 default:
11646 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000011647 case ISD::LOAD:
11648 case ISD::SIGN_EXTEND:
11649 case ISD::ZERO_EXTEND:
11650 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011651 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011652 case ISD::SRL:
11653 case ISD::SUB:
11654 case ISD::ADD:
11655 case ISD::MUL:
11656 case ISD::AND:
11657 case ISD::OR:
11658 case ISD::XOR:
11659 return false;
11660 }
11661}
11662
11663/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000011664/// beneficial for dag combiner to promote the specified node. If true, it
11665/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000011666bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011667 EVT VT = Op.getValueType();
11668 if (VT != MVT::i16)
11669 return false;
11670
Evan Cheng4c26e932010-04-19 19:29:22 +000011671 bool Promote = false;
11672 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011673 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000011674 default: break;
11675 case ISD::LOAD: {
11676 LoadSDNode *LD = cast<LoadSDNode>(Op);
11677 // If the non-extending load has a single use and it's not live out, then it
11678 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011679 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
11680 Op.hasOneUse()*/) {
11681 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
11682 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
11683 // The only case where we'd want to promote LOAD (rather then it being
11684 // promoted as an operand is when it's only use is liveout.
11685 if (UI->getOpcode() != ISD::CopyToReg)
11686 return false;
11687 }
11688 }
Evan Cheng4c26e932010-04-19 19:29:22 +000011689 Promote = true;
11690 break;
11691 }
11692 case ISD::SIGN_EXTEND:
11693 case ISD::ZERO_EXTEND:
11694 case ISD::ANY_EXTEND:
11695 Promote = true;
11696 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011697 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011698 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000011699 SDValue N0 = Op.getOperand(0);
11700 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000011701 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000011702 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011703 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011704 break;
11705 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000011706 case ISD::ADD:
11707 case ISD::MUL:
11708 case ISD::AND:
11709 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000011710 case ISD::XOR:
11711 Commute = true;
11712 // fallthrough
11713 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011714 SDValue N0 = Op.getOperand(0);
11715 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000011716 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011717 return false;
11718 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000011719 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011720 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000011721 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011722 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011723 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011724 }
11725 }
11726
11727 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000011728 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011729}
11730
Evan Cheng60c07e12006-07-05 22:17:51 +000011731//===----------------------------------------------------------------------===//
11732// X86 Inline Assembly Support
11733//===----------------------------------------------------------------------===//
11734
Chris Lattnerb8105652009-07-20 17:51:36 +000011735bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
11736 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000011737
11738 std::string AsmStr = IA->getAsmString();
11739
11740 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011741 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000011742 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000011743
11744 switch (AsmPieces.size()) {
11745 default: return false;
11746 case 1:
11747 AsmStr = AsmPieces[0];
11748 AsmPieces.clear();
11749 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
11750
Evan Cheng55d42002011-01-08 01:24:27 +000011751 // FIXME: this should verify that we are targetting a 486 or better. If not,
11752 // we will turn this bswap into something that will be lowered to logical ops
11753 // instead of emitting the bswap asm. For now, we don't support 486 or lower
11754 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000011755 // bswap $0
11756 if (AsmPieces.size() == 2 &&
11757 (AsmPieces[0] == "bswap" ||
11758 AsmPieces[0] == "bswapq" ||
11759 AsmPieces[0] == "bswapl") &&
11760 (AsmPieces[1] == "$0" ||
11761 AsmPieces[1] == "${0:q}")) {
11762 // No need to check constraints, nothing other than the equivalent of
11763 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000011764 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11765 if (!Ty || Ty->getBitWidth() % 16 != 0)
11766 return false;
11767 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000011768 }
11769 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011770 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011771 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011772 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011773 AsmPieces[1] == "$$8," &&
11774 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011775 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11776 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000011777 const std::string &ConstraintsStr = IA->getConstraintString();
11778 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000011779 std::sort(AsmPieces.begin(), AsmPieces.end());
11780 if (AsmPieces.size() == 4 &&
11781 AsmPieces[0] == "~{cc}" &&
11782 AsmPieces[1] == "~{dirflag}" &&
11783 AsmPieces[2] == "~{flags}" &&
11784 AsmPieces[3] == "~{fpsr}") {
Evan Cheng55d42002011-01-08 01:24:27 +000011785 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11786 if (!Ty || Ty->getBitWidth() % 16 != 0)
11787 return false;
11788 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000011789 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011790 }
11791 break;
11792 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000011793 if (CI->getType()->isIntegerTy(32) &&
11794 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11795 SmallVector<StringRef, 4> Words;
11796 SplitString(AsmPieces[0], Words, " \t,");
11797 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11798 Words[2] == "${0:w}") {
11799 Words.clear();
11800 SplitString(AsmPieces[1], Words, " \t,");
11801 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
11802 Words[2] == "$0") {
11803 Words.clear();
11804 SplitString(AsmPieces[2], Words, " \t,");
11805 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11806 Words[2] == "${0:w}") {
11807 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000011808 const std::string &ConstraintsStr = IA->getConstraintString();
11809 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000011810 std::sort(AsmPieces.begin(), AsmPieces.end());
11811 if (AsmPieces.size() == 4 &&
11812 AsmPieces[0] == "~{cc}" &&
11813 AsmPieces[1] == "~{dirflag}" &&
11814 AsmPieces[2] == "~{flags}" &&
11815 AsmPieces[3] == "~{fpsr}") {
Evan Cheng55d42002011-01-08 01:24:27 +000011816 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11817 if (!Ty || Ty->getBitWidth() % 16 != 0)
11818 return false;
11819 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000011820 }
11821 }
11822 }
11823 }
11824 }
Evan Cheng55d42002011-01-08 01:24:27 +000011825
11826 if (CI->getType()->isIntegerTy(64)) {
11827 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
11828 if (Constraints.size() >= 2 &&
11829 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
11830 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
11831 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
11832 SmallVector<StringRef, 4> Words;
11833 SplitString(AsmPieces[0], Words, " \t");
11834 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000011835 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000011836 SplitString(AsmPieces[1], Words, " \t");
11837 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11838 Words.clear();
11839 SplitString(AsmPieces[2], Words, " \t,");
11840 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11841 Words[2] == "%edx") {
11842 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11843 if (!Ty || Ty->getBitWidth() % 16 != 0)
11844 return false;
11845 return IntrinsicLowering::LowerToByteSwap(CI);
11846 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011847 }
11848 }
11849 }
11850 }
11851 break;
11852 }
11853 return false;
11854}
11855
11856
11857
Chris Lattnerf4dff842006-07-11 02:54:03 +000011858/// getConstraintType - Given a constraint letter, return the type of
11859/// constraint it is for this target.
11860X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011861X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11862 if (Constraint.size() == 1) {
11863 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000011864 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000011865 case 'q':
11866 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000011867 case 'f':
11868 case 't':
11869 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011870 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000011871 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000011872 case 'Y':
11873 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000011874 case 'a':
11875 case 'b':
11876 case 'c':
11877 case 'd':
11878 case 'S':
11879 case 'D':
11880 case 'A':
11881 return C_Register;
11882 case 'I':
11883 case 'J':
11884 case 'K':
11885 case 'L':
11886 case 'M':
11887 case 'N':
11888 case 'G':
11889 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000011890 case 'e':
11891 case 'Z':
11892 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011893 default:
11894 break;
11895 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011896 }
Chris Lattner4234f572007-03-25 02:14:49 +000011897 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011898}
11899
John Thompson44ab89e2010-10-29 17:29:13 +000011900/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000011901/// This object must already have been set up with the operand type
11902/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000011903TargetLowering::ConstraintWeight
11904 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000011905 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000011906 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011907 Value *CallOperandVal = info.CallOperandVal;
11908 // If we don't have a value, we can't do a match,
11909 // but allow it at the lowest weight.
11910 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000011911 return CW_Default;
11912 const Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000011913 // Look at the constraint type.
11914 switch (*constraint) {
11915 default:
John Thompson44ab89e2010-10-29 17:29:13 +000011916 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
11917 case 'R':
11918 case 'q':
11919 case 'Q':
11920 case 'a':
11921 case 'b':
11922 case 'c':
11923 case 'd':
11924 case 'S':
11925 case 'D':
11926 case 'A':
11927 if (CallOperandVal->getType()->isIntegerTy())
11928 weight = CW_SpecificReg;
11929 break;
11930 case 'f':
11931 case 't':
11932 case 'u':
11933 if (type->isFloatingPointTy())
11934 weight = CW_SpecificReg;
11935 break;
11936 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000011937 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000011938 weight = CW_SpecificReg;
11939 break;
11940 case 'x':
11941 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000011942 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000011943 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011944 break;
11945 case 'I':
11946 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
11947 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000011948 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011949 }
11950 break;
John Thompson44ab89e2010-10-29 17:29:13 +000011951 case 'J':
11952 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11953 if (C->getZExtValue() <= 63)
11954 weight = CW_Constant;
11955 }
11956 break;
11957 case 'K':
11958 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11959 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
11960 weight = CW_Constant;
11961 }
11962 break;
11963 case 'L':
11964 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11965 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
11966 weight = CW_Constant;
11967 }
11968 break;
11969 case 'M':
11970 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11971 if (C->getZExtValue() <= 3)
11972 weight = CW_Constant;
11973 }
11974 break;
11975 case 'N':
11976 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11977 if (C->getZExtValue() <= 0xff)
11978 weight = CW_Constant;
11979 }
11980 break;
11981 case 'G':
11982 case 'C':
11983 if (dyn_cast<ConstantFP>(CallOperandVal)) {
11984 weight = CW_Constant;
11985 }
11986 break;
11987 case 'e':
11988 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11989 if ((C->getSExtValue() >= -0x80000000LL) &&
11990 (C->getSExtValue() <= 0x7fffffffLL))
11991 weight = CW_Constant;
11992 }
11993 break;
11994 case 'Z':
11995 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11996 if (C->getZExtValue() <= 0xffffffff)
11997 weight = CW_Constant;
11998 }
11999 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012000 }
12001 return weight;
12002}
12003
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012004/// LowerXConstraint - try to replace an X constraint, which matches anything,
12005/// with another that has more specific requirements based on the type of the
12006/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000012007const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000012008LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000012009 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
12010 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000012011 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012012 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000012013 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012014 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000012015 return "x";
12016 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012017
Chris Lattner5e764232008-04-26 23:02:14 +000012018 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012019}
12020
Chris Lattner48884cd2007-08-25 00:47:38 +000012021/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
12022/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000012023void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000012024 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000012025 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000012026 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000012027 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000012028
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012029 switch (Constraint) {
12030 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000012031 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000012032 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012033 if (C->getZExtValue() <= 31) {
12034 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012035 break;
12036 }
Devang Patel84f7fd22007-03-17 00:13:28 +000012037 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012038 return;
Evan Cheng364091e2008-09-22 23:57:37 +000012039 case 'J':
12040 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012041 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000012042 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12043 break;
12044 }
12045 }
12046 return;
12047 case 'K':
12048 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012049 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000012050 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12051 break;
12052 }
12053 }
12054 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000012055 case 'N':
12056 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012057 if (C->getZExtValue() <= 255) {
12058 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012059 break;
12060 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000012061 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012062 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000012063 case 'e': {
12064 // 32-bit signed value
12065 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012066 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12067 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012068 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012069 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000012070 break;
12071 }
12072 // FIXME gcc accepts some relocatable values here too, but only in certain
12073 // memory models; it's complicated.
12074 }
12075 return;
12076 }
12077 case 'Z': {
12078 // 32-bit unsigned value
12079 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012080 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12081 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012082 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12083 break;
12084 }
12085 }
12086 // FIXME gcc accepts some relocatable values here too, but only in certain
12087 // memory models; it's complicated.
12088 return;
12089 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012090 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012091 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000012092 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012093 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012094 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000012095 break;
12096 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012097
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012098 // In any sort of PIC mode addresses need to be computed at runtime by
12099 // adding in a register or some sort of table lookup. These can't
12100 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000012101 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012102 return;
12103
Chris Lattnerdc43a882007-05-03 16:52:29 +000012104 // If we are in non-pic codegen mode, we allow the address of a global (with
12105 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000012106 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012107 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000012108
Chris Lattner49921962009-05-08 18:23:14 +000012109 // Match either (GA), (GA+C), (GA+C1+C2), etc.
12110 while (1) {
12111 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
12112 Offset += GA->getOffset();
12113 break;
12114 } else if (Op.getOpcode() == ISD::ADD) {
12115 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12116 Offset += C->getZExtValue();
12117 Op = Op.getOperand(0);
12118 continue;
12119 }
12120 } else if (Op.getOpcode() == ISD::SUB) {
12121 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12122 Offset += -C->getZExtValue();
12123 Op = Op.getOperand(0);
12124 continue;
12125 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012126 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012127
Chris Lattner49921962009-05-08 18:23:14 +000012128 // Otherwise, this isn't something we can handle, reject it.
12129 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012130 }
Eric Christopherfd179292009-08-27 18:07:15 +000012131
Dan Gohman46510a72010-04-15 01:51:59 +000012132 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012133 // If we require an extra load to get this address, as in PIC mode, we
12134 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000012135 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
12136 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012137 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000012138
Devang Patel0d881da2010-07-06 22:08:15 +000012139 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
12140 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000012141 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012142 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012143 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012144
Gabor Greifba36cb52008-08-28 21:40:38 +000012145 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000012146 Ops.push_back(Result);
12147 return;
12148 }
Dale Johannesen1784d162010-06-25 21:55:36 +000012149 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012150}
12151
Chris Lattner259e97c2006-01-31 19:43:35 +000012152std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000012153getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012154 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000012155 if (Constraint.size() == 1) {
12156 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000012157 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000012158 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000012159 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
12160 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012161 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012162 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
12163 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
12164 X86::R10D,X86::R11D,X86::R12D,
12165 X86::R13D,X86::R14D,X86::R15D,
12166 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012167 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012168 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
12169 X86::SI, X86::DI, X86::R8W,X86::R9W,
12170 X86::R10W,X86::R11W,X86::R12W,
12171 X86::R13W,X86::R14W,X86::R15W,
12172 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012173 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012174 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
12175 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
12176 X86::R10B,X86::R11B,X86::R12B,
12177 X86::R13B,X86::R14B,X86::R15B,
12178 X86::BPL, X86::SPL, 0);
12179
Owen Anderson825b72b2009-08-11 20:47:22 +000012180 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012181 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
12182 X86::RSI, X86::RDI, X86::R8, X86::R9,
12183 X86::R10, X86::R11, X86::R12,
12184 X86::R13, X86::R14, X86::R15,
12185 X86::RBP, X86::RSP, 0);
12186
12187 break;
12188 }
Eric Christopherfd179292009-08-27 18:07:15 +000012189 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000012190 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012191 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012192 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012193 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012194 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012195 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000012196 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012197 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000012198 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
12199 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000012200 }
12201 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012202
Chris Lattner1efa40f2006-02-22 00:56:39 +000012203 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000012204}
Chris Lattnerf76d1802006-07-31 23:26:50 +000012205
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012206std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000012207X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012208 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000012209 // First, see if this is a constraint that directly corresponds to an LLVM
12210 // register class.
12211 if (Constraint.size() == 1) {
12212 // GCC Constraint Letters
12213 switch (Constraint[0]) {
12214 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012215 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000012216 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012217 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000012218 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012219 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000012220 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012221 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000012222 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000012223 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000012224 case 'R': // LEGACY_REGS
12225 if (VT == MVT::i8)
12226 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
12227 if (VT == MVT::i16)
12228 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
12229 if (VT == MVT::i32 || !Subtarget->is64Bit())
12230 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
12231 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012232 case 'f': // FP Stack registers.
12233 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
12234 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000012235 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012236 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012237 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012238 return std::make_pair(0U, X86::RFP64RegisterClass);
12239 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000012240 case 'y': // MMX_REGS if MMX allowed.
12241 if (!Subtarget->hasMMX()) break;
12242 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012243 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012244 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012245 // FALL THROUGH.
12246 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012247 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012248
Owen Anderson825b72b2009-08-11 20:47:22 +000012249 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000012250 default: break;
12251 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012252 case MVT::f32:
12253 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000012254 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012255 case MVT::f64:
12256 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000012257 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012258 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012259 case MVT::v16i8:
12260 case MVT::v8i16:
12261 case MVT::v4i32:
12262 case MVT::v2i64:
12263 case MVT::v4f32:
12264 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000012265 return std::make_pair(0U, X86::VR128RegisterClass);
12266 }
Chris Lattnerad043e82007-04-09 05:11:28 +000012267 break;
12268 }
12269 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012270
Chris Lattnerf76d1802006-07-31 23:26:50 +000012271 // Use the default implementation in TargetLowering to convert the register
12272 // constraint into a member of a register class.
12273 std::pair<unsigned, const TargetRegisterClass*> Res;
12274 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000012275
12276 // Not found as a standard register?
12277 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012278 // Map st(0) -> st(7) -> ST0
12279 if (Constraint.size() == 7 && Constraint[0] == '{' &&
12280 tolower(Constraint[1]) == 's' &&
12281 tolower(Constraint[2]) == 't' &&
12282 Constraint[3] == '(' &&
12283 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
12284 Constraint[5] == ')' &&
12285 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000012286
Chris Lattner56d77c72009-09-13 22:41:48 +000012287 Res.first = X86::ST0+Constraint[4]-'0';
12288 Res.second = X86::RFP80RegisterClass;
12289 return Res;
12290 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012291
Chris Lattner56d77c72009-09-13 22:41:48 +000012292 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012293 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000012294 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000012295 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012296 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000012297 }
Chris Lattner56d77c72009-09-13 22:41:48 +000012298
12299 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012300 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012301 Res.first = X86::EFLAGS;
12302 Res.second = X86::CCRRegisterClass;
12303 return Res;
12304 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012305
Dale Johannesen330169f2008-11-13 21:52:36 +000012306 // 'A' means EAX + EDX.
12307 if (Constraint == "A") {
12308 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000012309 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012310 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000012311 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000012312 return Res;
12313 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012314
Chris Lattnerf76d1802006-07-31 23:26:50 +000012315 // Otherwise, check to see if this is a register class of the wrong value
12316 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
12317 // turn into {ax},{dx}.
12318 if (Res.second->hasType(VT))
12319 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012320
Chris Lattnerf76d1802006-07-31 23:26:50 +000012321 // All of the single-register GCC register classes map their values onto
12322 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
12323 // really want an 8-bit or 32-bit register, map to the appropriate register
12324 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000012325 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012326 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012327 unsigned DestReg = 0;
12328 switch (Res.first) {
12329 default: break;
12330 case X86::AX: DestReg = X86::AL; break;
12331 case X86::DX: DestReg = X86::DL; break;
12332 case X86::CX: DestReg = X86::CL; break;
12333 case X86::BX: DestReg = X86::BL; break;
12334 }
12335 if (DestReg) {
12336 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012337 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012338 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012339 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012340 unsigned DestReg = 0;
12341 switch (Res.first) {
12342 default: break;
12343 case X86::AX: DestReg = X86::EAX; break;
12344 case X86::DX: DestReg = X86::EDX; break;
12345 case X86::CX: DestReg = X86::ECX; break;
12346 case X86::BX: DestReg = X86::EBX; break;
12347 case X86::SI: DestReg = X86::ESI; break;
12348 case X86::DI: DestReg = X86::EDI; break;
12349 case X86::BP: DestReg = X86::EBP; break;
12350 case X86::SP: DestReg = X86::ESP; break;
12351 }
12352 if (DestReg) {
12353 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012354 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012355 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012356 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012357 unsigned DestReg = 0;
12358 switch (Res.first) {
12359 default: break;
12360 case X86::AX: DestReg = X86::RAX; break;
12361 case X86::DX: DestReg = X86::RDX; break;
12362 case X86::CX: DestReg = X86::RCX; break;
12363 case X86::BX: DestReg = X86::RBX; break;
12364 case X86::SI: DestReg = X86::RSI; break;
12365 case X86::DI: DestReg = X86::RDI; break;
12366 case X86::BP: DestReg = X86::RBP; break;
12367 case X86::SP: DestReg = X86::RSP; break;
12368 }
12369 if (DestReg) {
12370 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012371 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012372 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000012373 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000012374 } else if (Res.second == X86::FR32RegisterClass ||
12375 Res.second == X86::FR64RegisterClass ||
12376 Res.second == X86::VR128RegisterClass) {
12377 // Handle references to XMM physical registers that got mapped into the
12378 // wrong class. This can happen with constraints like {xmm0} where the
12379 // target independent register mapper will just pick the first match it can
12380 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000012381 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012382 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000012383 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012384 Res.second = X86::FR64RegisterClass;
12385 else if (X86::VR128RegisterClass->hasType(VT))
12386 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000012387 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012388
Chris Lattnerf76d1802006-07-31 23:26:50 +000012389 return Res;
12390}