blob: 13cab27a6bf62ea3593bdd191b89d7ab9c305384 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt();
172 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000183
Eric Christopherde5e1012011-03-11 01:05:58 +0000184 // For 64-bit since we have so many registers use the ILP scheduler, for
185 // 32-bit code use the register pressure specific scheduling.
186 if (Subtarget->is64Bit())
187 setSchedulingPreference(Sched::ILP);
188 else
189 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000190 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000191
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000192 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000193 // Setup Windows compiler runtime calls.
194 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000195 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000196 setLibcallName(RTLIB::SREM_I64, "_allrem");
197 setLibcallName(RTLIB::UREM_I64, "_aullrem");
198 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000199 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000200 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000201 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000203 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
204 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
205 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000206 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
207 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000208 }
209
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000211 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 setUseUnderscoreSetJmp(false);
213 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000214 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 // MS runtime is weird: it exports _setjmp, but longjmp!
216 setUseUnderscoreSetJmp(true);
217 setUseUnderscoreLongJmp(false);
218 } else {
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(true);
221 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000225 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000227 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000231
Scott Michelfdc40a02009-02-17 22:15:04 +0000232 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000234 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
238 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000239
240 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000247
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000248 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
249 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
252 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000253
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 // We have an algorithm for SSE2->double, and we turn this into a
259 // 64-bit FILD followed by conditional FADD for other targets.
260 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000261 // We have an algorithm for SSE2, and we turn this into a 64-bit
262 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000263 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000264 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000265
266 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
267 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270
Devang Patel6a784892009-06-05 18:48:29 +0000271 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 // SSE has no i16 to fp conversion, only i32
273 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000281 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000284 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285
Dale Johannesen73328d12007-09-19 23:55:34 +0000286 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
287 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
289 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000290
Evan Cheng02568ff2006-01-30 22:13:22 +0000291 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
292 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
294 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000296 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000298 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000300 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000303 }
304
305 // Handle FP_TO_UINT by promoting the destination to a larger signed
306 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
313 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000314 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000315 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Chris Lattner399610a2006-12-05 18:22:22 +0000326 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000327 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
329 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000330 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000332 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000334 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000335 }
Chris Lattner21f66852005-12-23 05:15:23 +0000336
Dan Gohmanb00ee212008-02-18 19:34:53 +0000337 // Scalar integer divide and remainder are lowered to use operations that
338 // produce two results, to match the available instructions. This exposes
339 // the two-result form to trivial CSE, which is able to combine x/y and x%y
340 // into a single instruction.
341 //
342 // Scalar integer multiply-high is also lowered to use two-result
343 // operations, to match the available instructions. However, plain multiply
344 // (low) operations are left as Legal, as there are single-result
345 // instructions for this in x86. Using the two-result multiply instructions
346 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000347 for (unsigned i = 0, e = 4; i != e; ++i) {
348 MVT VT = IntVTs[i];
349 setOperationAction(ISD::MULHS, VT, Expand);
350 setOperationAction(ISD::MULHU, VT, Expand);
351 setOperationAction(ISD::SDIV, VT, Expand);
352 setOperationAction(ISD::UDIV, VT, Expand);
353 setOperationAction(ISD::SREM, VT, Expand);
354 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000355
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000356 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000357 setOperationAction(ISD::ADDC, VT, Custom);
358 setOperationAction(ISD::ADDE, VT, Custom);
359 setOperationAction(ISD::SUBC, VT, Custom);
360 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000361 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
364 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
365 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
366 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000367 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
372 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
373 setOperationAction(ISD::FREM , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f64 , Expand);
375 setOperationAction(ISD::FREM , MVT::f80 , Expand);
376 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
379 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000380 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
381 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
383 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000384 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
386 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 }
388
Benjamin Kramer1292c222010-12-04 20:32:23 +0000389 if (Subtarget->hasPOPCNT()) {
390 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
391 } else {
392 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
393 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
394 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
397 }
398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
400 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000401
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000403 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000404 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000405 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000406 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
408 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
409 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
410 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
411 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000412 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
414 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
415 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
416 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000419 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000422
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000423 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
425 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
426 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
427 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000428 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
430 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000431 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
434 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
435 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
436 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000437 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000438 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
441 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
442 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000443 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
445 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
446 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000447 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000448
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000449 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000451
Eric Christopher9a9d2752010-07-22 02:48:34 +0000452 // We may not have a libcall for MEMBARRIER so we should lower this.
453 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000454
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000455 // On X86 and X86-64, atomic operations are lowered to locked instructions.
456 // Locked instructions, in turn, have implicit fence semantics (all memory
457 // operations are flushed before issuing the locked instruction, and they
458 // are not buffered), so we can fold away the common pattern of
459 // fence-atomic-fence.
460 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000461
Mon P Wang63307c32008-05-05 19:05:59 +0000462 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000463 for (unsigned i = 0, e = 4; i != e; ++i) {
464 MVT VT = IntVTs[i];
465 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
466 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
467 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000468
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000469 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
471 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
472 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
473 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
474 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
475 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
476 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000477 }
478
Evan Cheng3c992d22006-03-07 02:02:57 +0000479 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000480 if (!Subtarget->isTargetDarwin() &&
481 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000482 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000484 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000485
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
487 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
488 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
489 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000490 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000491 setExceptionPointerRegister(X86::RAX);
492 setExceptionSelectorRegister(X86::RDX);
493 } else {
494 setExceptionPointerRegister(X86::EAX);
495 setExceptionSelectorRegister(X86::EDX);
496 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
498 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000499
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000501
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000503
Nate Begemanacc398c2006-01-25 18:21:52 +0000504 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::VASTART , MVT::Other, Custom);
506 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000507 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::VAARG , MVT::Other, Custom);
509 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000510 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::VAARG , MVT::Other, Expand);
512 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000513 }
Evan Chengae642192007-03-02 23:16:35 +0000514
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
516 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000517 setOperationAction(ISD::DYNAMIC_STACKALLOC,
518 (Subtarget->is64Bit() ? MVT::i64 : MVT::i32),
519 (Subtarget->isTargetCOFF()
520 && !Subtarget->isTargetEnvMacho()
521 ? Custom : Expand));
Chris Lattnerb99329e2006-01-13 02:42:53 +0000522
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000524 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000525 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
527 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000528
Evan Cheng223547a2006-01-31 22:28:30 +0000529 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FABS , MVT::f64, Custom);
531 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000532
533 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FNEG , MVT::f64, Custom);
535 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000536
Evan Cheng68c47cb2007-01-05 07:55:56 +0000537 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
539 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000540
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000541 // Lower this to FGETSIGNx86 plus an AND.
542 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
543 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
544
Evan Chengd25e9e82006-02-02 00:28:23 +0000545 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FSIN , MVT::f64, Expand);
547 setOperationAction(ISD::FCOS , MVT::f64, Expand);
548 setOperationAction(ISD::FSIN , MVT::f32, Expand);
549 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000550
Chris Lattnera54aa942006-01-29 06:26:08 +0000551 // Expand FP immediates into loads from the stack, except for the special
552 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000553 addLegalFPImmediate(APFloat(+0.0)); // xorpd
554 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000555 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000556 // Use SSE for f32, x87 for f64.
557 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
559 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000560
561 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000563
564 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000566
Owen Anderson825b72b2009-08-11 20:47:22 +0000567 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568
569 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
571 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000572
573 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FSIN , MVT::f32, Expand);
575 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000576
Nate Begemane1795842008-02-14 08:57:00 +0000577 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
579 addLegalFPImmediate(APFloat(+0.0)); // FLD0
580 addLegalFPImmediate(APFloat(+1.0)); // FLD1
581 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
582 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
583
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
586 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000588 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000589 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
592 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000593
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
595 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
596 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
597 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000598
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000599 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
601 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000602 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
608 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
609 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
610 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000611 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000612
Cameron Zwarich33390842011-07-08 21:39:21 +0000613 // We don't support FMA.
614 setOperationAction(ISD::FMA, MVT::f64, Expand);
615 setOperationAction(ISD::FMA, MVT::f32, Expand);
616
Dale Johannesen59a58732007-08-05 18:49:15 +0000617 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000618 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
620 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000622 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000623 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000624 addLegalFPImmediate(TmpFlt); // FLD0
625 TmpFlt.changeSign();
626 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000627
628 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000629 APFloat TmpFlt2(+1.0);
630 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
631 &ignored);
632 addLegalFPImmediate(TmpFlt2); // FLD1
633 TmpFlt2.changeSign();
634 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
635 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000636
Evan Chengc7ce29b2009-02-13 22:36:38 +0000637 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
639 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000640 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000641
642 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000643 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000644
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000645 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
647 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
648 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FLOG, MVT::f80, Expand);
651 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
652 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
653 setOperationAction(ISD::FEXP, MVT::f80, Expand);
654 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000655
Mon P Wangf007a8b2008-11-06 05:31:54 +0000656 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000657 // (for widening) or expand (for scalarization). Then we will selectively
658 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
660 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
661 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
662 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
663 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
664 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
665 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
666 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
667 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
668 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
669 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
670 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
671 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
672 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
673 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
674 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
675 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000677 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
678 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
680 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
681 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
682 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
683 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
684 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
685 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
702 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
703 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000710 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000711 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
715 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
716 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
717 setTruncStoreAction((MVT::SimpleValueType)VT,
718 (MVT::SimpleValueType)InnerVT, Expand);
719 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
720 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
721 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000722 }
723
Evan Chengc7ce29b2009-02-13 22:36:38 +0000724 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
725 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000726 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000727 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000728 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729 }
730
Dale Johannesen0488fb62010-09-30 23:57:10 +0000731 // MMX-sized vectors (other than x86mmx) are expected to be expanded
732 // into smaller operations.
733 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
734 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
735 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
736 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
737 setOperationAction(ISD::AND, MVT::v8i8, Expand);
738 setOperationAction(ISD::AND, MVT::v4i16, Expand);
739 setOperationAction(ISD::AND, MVT::v2i32, Expand);
740 setOperationAction(ISD::AND, MVT::v1i64, Expand);
741 setOperationAction(ISD::OR, MVT::v8i8, Expand);
742 setOperationAction(ISD::OR, MVT::v4i16, Expand);
743 setOperationAction(ISD::OR, MVT::v2i32, Expand);
744 setOperationAction(ISD::OR, MVT::v1i64, Expand);
745 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
746 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
747 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
748 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
750 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
751 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
753 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
754 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
755 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
756 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
757 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000758 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
759 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
760 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
761 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000762
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000763 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000765
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
767 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
768 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
769 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
770 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
771 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
772 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
773 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
774 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
776 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
777 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000778 }
779
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000780 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
784 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
786 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
787 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
788 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000789
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
791 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
792 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
793 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
794 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
795 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
796 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
797 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
798 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
799 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
800 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
801 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
802 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
803 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
804 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
805 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000806
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
808 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
809 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
810 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000811
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
813 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
814 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000817
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000818 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
819 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
820 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
821 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
822 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
823
Evan Cheng2c3ae372006-04-12 21:21:57 +0000824 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
826 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000827 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000828 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000829 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000830 // Do not attempt to custom lower non-128-bit vectors
831 if (!VT.is128BitVector())
832 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::BUILD_VECTOR,
834 VT.getSimpleVT().SimpleTy, Custom);
835 setOperationAction(ISD::VECTOR_SHUFFLE,
836 VT.getSimpleVT().SimpleTy, Custom);
837 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
838 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000839 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
842 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
843 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
844 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000847
Nate Begemancdd1eec2008-02-12 22:51:28 +0000848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000851 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000852
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000853 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
855 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000856 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000857
858 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000859 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000860 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000861
Owen Andersond6662ad2009-08-10 20:46:15 +0000862 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000864 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000866 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000868 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000870 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000873
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
878 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
879 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
880 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
883 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000884 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000885
Nate Begeman14d12ca2008-02-11 04:19:36 +0000886 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000887 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
888 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
889 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
890 setOperationAction(ISD::FRINT, MVT::f32, Legal);
891 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
892 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
893 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
894 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
895 setOperationAction(ISD::FRINT, MVT::f64, Legal);
896 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
897
Nate Begeman14d12ca2008-02-11 04:19:36 +0000898 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000900
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000901 // Can turn SHL into an integer multiply.
902 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000903 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000904
Nate Begeman14d12ca2008-02-11 04:19:36 +0000905 // i8 and i16 vectors are custom , because the source register and source
906 // source memory operand types are not the same width. f32 vectors are
907 // custom since the immediate controlling the insert encodes additional
908 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
916 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
917 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000918
919 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
921 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000922 }
923 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000924
Nadav Rotem43012222011-05-11 08:12:09 +0000925 if (Subtarget->hasSSE2()) {
926 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
927 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
928 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
929
930 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
931 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
932 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
933
934 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
935 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
936 }
937
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000938 if (Subtarget->hasSSE42())
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
David Greene9b9838d2009-06-29 16:47:10 +0000941 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000942 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
943 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
944 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
945 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
946 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
947 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000948
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
951 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000952
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
954 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
955 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
956 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
957 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
958 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000959
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
961 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
962 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
963 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
964 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
965 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000966
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000967 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +0000968 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000969 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
970 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
971 EVT VT = SVT;
972
973 // Extract subvector is special because the value type
974 // (result) is 128-bit but the source is 256-bit wide.
975 if (VT.is128BitVector())
976 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
977
978 // Do not attempt to custom lower other non-256-bit vectors
979 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000980 continue;
David Greene54d8eba2011-01-27 22:38:56 +0000981
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000982 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
983 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
984 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
985 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +0000986 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000987 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000988 }
989
David Greene54d8eba2011-01-27 22:38:56 +0000990 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000991 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
992 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
993 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +0000994
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000995 // Do not attempt to promote non-256-bit vectors
996 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +0000997 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000998
999 setOperationAction(ISD::AND, SVT, Promote);
1000 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1001 setOperationAction(ISD::OR, SVT, Promote);
1002 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1003 setOperationAction(ISD::XOR, SVT, Promote);
1004 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1005 setOperationAction(ISD::LOAD, SVT, Promote);
1006 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1007 setOperationAction(ISD::SELECT, SVT, Promote);
1008 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001009 }
David Greene9b9838d2009-06-29 16:47:10 +00001010 }
1011
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001012 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1013 // of this type with custom code.
1014 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1015 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1016 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1017 }
1018
Evan Cheng6be2c582006-04-05 23:38:46 +00001019 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001021
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001022
Eli Friedman962f5492010-06-02 19:35:46 +00001023 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1024 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001025 //
Eli Friedman962f5492010-06-02 19:35:46 +00001026 // FIXME: We really should do custom legalization for addition and
1027 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1028 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001029 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1030 // Add/Sub/Mul with overflow operations are custom lowered.
1031 MVT VT = IntVTs[i];
1032 setOperationAction(ISD::SADDO, VT, Custom);
1033 setOperationAction(ISD::UADDO, VT, Custom);
1034 setOperationAction(ISD::SSUBO, VT, Custom);
1035 setOperationAction(ISD::USUBO, VT, Custom);
1036 setOperationAction(ISD::SMULO, VT, Custom);
1037 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001038 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001039
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001040 // There are no 8-bit 3-address imul/mul instructions
1041 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1042 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001043
Evan Chengd54f2d52009-03-31 19:38:51 +00001044 if (!Subtarget->is64Bit()) {
1045 // These libcalls are not available in 32-bit.
1046 setLibcallName(RTLIB::SHL_I128, 0);
1047 setLibcallName(RTLIB::SRL_I128, 0);
1048 setLibcallName(RTLIB::SRA_I128, 0);
1049 }
1050
Evan Cheng206ee9d2006-07-07 08:33:52 +00001051 // We have target-specific dag combine patterns for the following nodes:
1052 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001053 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001054 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001055 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001056 setTargetDAGCombine(ISD::SHL);
1057 setTargetDAGCombine(ISD::SRA);
1058 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001059 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001060 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001061 setTargetDAGCombine(ISD::ADD);
1062 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001063 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001064 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001065 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001066 if (Subtarget->is64Bit())
1067 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001068
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001069 computeRegisterProperties();
1070
Evan Cheng05219282011-01-06 06:52:41 +00001071 // On Darwin, -Os means optimize for size without hurting performance,
1072 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001073 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001074 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001075 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001076 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1077 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1078 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001079 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001080 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001081
1082 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001083}
1084
Scott Michel5b8f82e2008-03-10 15:42:14 +00001085
Owen Anderson825b72b2009-08-11 20:47:22 +00001086MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1087 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001088}
1089
1090
Evan Cheng29286502008-01-23 23:17:41 +00001091/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1092/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001093static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001094 if (MaxAlign == 16)
1095 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001096 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001097 if (VTy->getBitWidth() == 128)
1098 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001099 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001100 unsigned EltAlign = 0;
1101 getMaxByValAlign(ATy->getElementType(), EltAlign);
1102 if (EltAlign > MaxAlign)
1103 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001104 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001105 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1106 unsigned EltAlign = 0;
1107 getMaxByValAlign(STy->getElementType(i), EltAlign);
1108 if (EltAlign > MaxAlign)
1109 MaxAlign = EltAlign;
1110 if (MaxAlign == 16)
1111 break;
1112 }
1113 }
1114 return;
1115}
1116
1117/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1118/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001119/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1120/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001121unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001122 if (Subtarget->is64Bit()) {
1123 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001124 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001125 if (TyAlign > 8)
1126 return TyAlign;
1127 return 8;
1128 }
1129
Evan Cheng29286502008-01-23 23:17:41 +00001130 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001131 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001132 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001133 return Align;
1134}
Chris Lattner2b02a442007-02-25 08:29:00 +00001135
Evan Chengf0df0312008-05-15 08:39:06 +00001136/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001137/// and store operations as a result of memset, memcpy, and memmove
1138/// lowering. If DstAlign is zero that means it's safe to destination
1139/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1140/// means there isn't a need to check it against alignment requirement,
1141/// probably because the source does not need to be loaded. If
1142/// 'NonScalarIntSafe' is true, that means it's safe to return a
1143/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1144/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1145/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001146/// It returns EVT::Other if the type should be determined using generic
1147/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001148EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001149X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1150 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001151 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001152 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001153 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001154 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1155 // linux. This is because the stack realignment code can't handle certain
1156 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001157 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001158 if (NonScalarIntSafe &&
1159 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001160 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001161 (Subtarget->isUnalignedMemAccessFast() ||
1162 ((DstAlign == 0 || DstAlign >= 16) &&
1163 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001164 Subtarget->getStackAlignment() >= 16) {
1165 if (Subtarget->hasSSE2())
1166 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001167 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001168 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001169 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001170 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001171 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001172 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001173 // Do not use f64 to lower memcpy if source is string constant. It's
1174 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001175 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001176 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001177 }
Evan Chengf0df0312008-05-15 08:39:06 +00001178 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 return MVT::i64;
1180 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001181}
1182
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001183/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1184/// current function. The returned value is a member of the
1185/// MachineJumpTableInfo::JTEntryKind enum.
1186unsigned X86TargetLowering::getJumpTableEncoding() const {
1187 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1188 // symbol.
1189 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1190 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001191 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001192
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001193 // Otherwise, use the normal jump table encoding heuristics.
1194 return TargetLowering::getJumpTableEncoding();
1195}
1196
Chris Lattnerc64daab2010-01-26 05:02:42 +00001197const MCExpr *
1198X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1199 const MachineBasicBlock *MBB,
1200 unsigned uid,MCContext &Ctx) const{
1201 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1202 Subtarget->isPICStyleGOT());
1203 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1204 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001205 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1206 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001207}
1208
Evan Chengcc415862007-11-09 01:32:10 +00001209/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1210/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001211SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001212 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001213 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001214 // This doesn't have DebugLoc associated with it, but is not really the
1215 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001216 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001217 return Table;
1218}
1219
Chris Lattner589c6f62010-01-26 06:28:43 +00001220/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1221/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1222/// MCExpr.
1223const MCExpr *X86TargetLowering::
1224getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1225 MCContext &Ctx) const {
1226 // X86-64 uses RIP relative addressing based on the jump table label.
1227 if (Subtarget->isPICStyleRIPRel())
1228 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1229
1230 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001231 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001232}
1233
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001234// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001235std::pair<const TargetRegisterClass*, uint8_t>
1236X86TargetLowering::findRepresentativeClass(EVT VT) const{
1237 const TargetRegisterClass *RRC = 0;
1238 uint8_t Cost = 1;
1239 switch (VT.getSimpleVT().SimpleTy) {
1240 default:
1241 return TargetLowering::findRepresentativeClass(VT);
1242 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1243 RRC = (Subtarget->is64Bit()
1244 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1245 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001246 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001247 RRC = X86::VR64RegisterClass;
1248 break;
1249 case MVT::f32: case MVT::f64:
1250 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1251 case MVT::v4f32: case MVT::v2f64:
1252 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1253 case MVT::v4f64:
1254 RRC = X86::VR128RegisterClass;
1255 break;
1256 }
1257 return std::make_pair(RRC, Cost);
1258}
1259
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001260bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1261 unsigned &Offset) const {
1262 if (!Subtarget->isTargetLinux())
1263 return false;
1264
1265 if (Subtarget->is64Bit()) {
1266 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1267 Offset = 0x28;
1268 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1269 AddressSpace = 256;
1270 else
1271 AddressSpace = 257;
1272 } else {
1273 // %gs:0x14 on i386
1274 Offset = 0x14;
1275 AddressSpace = 256;
1276 }
1277 return true;
1278}
1279
1280
Chris Lattner2b02a442007-02-25 08:29:00 +00001281//===----------------------------------------------------------------------===//
1282// Return Value Calling Convention Implementation
1283//===----------------------------------------------------------------------===//
1284
Chris Lattner59ed56b2007-02-28 04:55:35 +00001285#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001286
Michael J. Spencerec38de22010-10-10 22:04:20 +00001287bool
Eric Christopher471e4222011-06-08 23:55:35 +00001288X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1289 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001290 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001291 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001292 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001293 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001294 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001295 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001296}
1297
Dan Gohman98ca4f22009-08-05 01:29:28 +00001298SDValue
1299X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001300 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001301 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001302 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001303 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001304 MachineFunction &MF = DAG.getMachineFunction();
1305 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001306
Chris Lattner9774c912007-02-27 05:28:59 +00001307 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001308 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001309 RVLocs, *DAG.getContext());
1310 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001311
Evan Chengdcea1632010-02-04 02:40:39 +00001312 // Add the regs to the liveout set for the function.
1313 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1314 for (unsigned i = 0; i != RVLocs.size(); ++i)
1315 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1316 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001317
Dan Gohman475871a2008-07-27 21:46:04 +00001318 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001319
Dan Gohman475871a2008-07-27 21:46:04 +00001320 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001321 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1322 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001323 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1324 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001325
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001326 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001327 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1328 CCValAssign &VA = RVLocs[i];
1329 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001330 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001331 EVT ValVT = ValToCopy.getValueType();
1332
Dale Johannesenc4510512010-09-24 19:05:48 +00001333 // If this is x86-64, and we disabled SSE, we can't return FP values,
1334 // or SSE or MMX vectors.
1335 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1336 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001337 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001338 report_fatal_error("SSE register return with SSE disabled");
1339 }
1340 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1341 // llvm-gcc has never done it right and no one has noticed, so this
1342 // should be OK for now.
1343 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001344 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001345 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001346
Chris Lattner447ff682008-03-11 03:23:40 +00001347 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1348 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001349 if (VA.getLocReg() == X86::ST0 ||
1350 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001351 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1352 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001353 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001354 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001355 RetOps.push_back(ValToCopy);
1356 // Don't emit a copytoreg.
1357 continue;
1358 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001359
Evan Cheng242b38b2009-02-23 09:03:22 +00001360 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1361 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001362 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001363 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001364 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001365 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001366 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1367 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001368 // If we don't have SSE2 available, convert to v4f32 so the generated
1369 // register is legal.
1370 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001371 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001372 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001373 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001374 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001375
Dale Johannesendd64c412009-02-04 00:33:20 +00001376 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001377 Flag = Chain.getValue(1);
1378 }
Dan Gohman61a92132008-04-21 23:59:07 +00001379
1380 // The x86-64 ABI for returning structs by value requires that we copy
1381 // the sret argument into %rax for the return. We saved the argument into
1382 // a virtual register in the entry block, so now we copy the value out
1383 // and into %rax.
1384 if (Subtarget->is64Bit() &&
1385 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1386 MachineFunction &MF = DAG.getMachineFunction();
1387 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1388 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001389 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001390 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001391 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001392
Dale Johannesendd64c412009-02-04 00:33:20 +00001393 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001394 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001395
1396 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001397 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001398 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001399
Chris Lattner447ff682008-03-11 03:23:40 +00001400 RetOps[0] = Chain; // Update chain.
1401
1402 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001403 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001404 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001405
1406 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001407 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001408}
1409
Evan Cheng3d2125c2010-11-30 23:55:39 +00001410bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1411 if (N->getNumValues() != 1)
1412 return false;
1413 if (!N->hasNUsesOfValue(1, 0))
1414 return false;
1415
1416 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001417 if (Copy->getOpcode() != ISD::CopyToReg &&
1418 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001419 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001420
1421 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001422 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001423 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001424 if (UI->getOpcode() != X86ISD::RET_FLAG)
1425 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001426 HasRet = true;
1427 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001428
Evan Cheng1bf891a2010-12-01 22:59:46 +00001429 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001430}
1431
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001432EVT
1433X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001434 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001435 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001436 // TODO: Is this also valid on 32-bit?
1437 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001438 ReturnMVT = MVT::i8;
1439 else
1440 ReturnMVT = MVT::i32;
1441
1442 EVT MinVT = getRegisterType(Context, ReturnMVT);
1443 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001444}
1445
Dan Gohman98ca4f22009-08-05 01:29:28 +00001446/// LowerCallResult - Lower the result values of a call into the
1447/// appropriate copies out of appropriate physical registers.
1448///
1449SDValue
1450X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001451 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 const SmallVectorImpl<ISD::InputArg> &Ins,
1453 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001454 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001455
Chris Lattnere32bbf62007-02-28 07:09:55 +00001456 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001457 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001458 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001459 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1460 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001462
Chris Lattner3085e152007-02-25 08:59:22 +00001463 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001464 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001465 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001466 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001467
Torok Edwin3f142c32009-02-01 18:15:56 +00001468 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001469 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001470 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001471 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001472 }
1473
Evan Cheng79fb3b42009-02-20 20:43:02 +00001474 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001475
1476 // If this is a call to a function that returns an fp value on the floating
1477 // point stack, we must guarantee the the value is popped from the stack, so
1478 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001479 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001480 // instead.
1481 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1482 // If we prefer to use the value in xmm registers, copy it out as f80 and
1483 // use a truncate to move it from fp stack reg to xmm reg.
1484 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001485 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001486 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1487 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001488 Val = Chain.getValue(0);
1489
1490 // Round the f80 to the right size, which also moves it to the appropriate
1491 // xmm register.
1492 if (CopyVT != VA.getValVT())
1493 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1494 // This truncation won't change the value.
1495 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001496 } else {
1497 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1498 CopyVT, InFlag).getValue(1);
1499 Val = Chain.getValue(0);
1500 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001501 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001503 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001504
Dan Gohman98ca4f22009-08-05 01:29:28 +00001505 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001506}
1507
1508
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001509//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001510// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001511//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001512// StdCall calling convention seems to be standard for many Windows' API
1513// routines and around. It differs from C calling convention just a little:
1514// callee should clean up the stack, not caller. Symbols should be also
1515// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001516// For info on fast calling convention see Fast Calling Convention (tail call)
1517// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001518
Dan Gohman98ca4f22009-08-05 01:29:28 +00001519/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001520/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001521static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1522 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001523 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001524
Dan Gohman98ca4f22009-08-05 01:29:28 +00001525 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001526}
1527
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001528/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001529/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001530static bool
1531ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1532 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001533 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001534
Dan Gohman98ca4f22009-08-05 01:29:28 +00001535 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001536}
1537
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001538/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1539/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001540/// the specific parameter attribute. The copy will be passed as a byval
1541/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001542static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001543CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001544 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1545 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001546 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001547
Dale Johannesendd64c412009-02-04 00:33:20 +00001548 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001549 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001550 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001551}
1552
Chris Lattner29689432010-03-11 00:22:57 +00001553/// IsTailCallConvention - Return true if the calling convention is one that
1554/// supports tail call optimization.
1555static bool IsTailCallConvention(CallingConv::ID CC) {
1556 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1557}
1558
Evan Cheng485fafc2011-03-21 01:19:09 +00001559bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1560 if (!CI->isTailCall())
1561 return false;
1562
1563 CallSite CS(CI);
1564 CallingConv::ID CalleeCC = CS.getCallingConv();
1565 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1566 return false;
1567
1568 return true;
1569}
1570
Evan Cheng0c439eb2010-01-27 00:07:07 +00001571/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1572/// a tailcall target by changing its ABI.
1573static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001574 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001575}
1576
Dan Gohman98ca4f22009-08-05 01:29:28 +00001577SDValue
1578X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001579 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 const SmallVectorImpl<ISD::InputArg> &Ins,
1581 DebugLoc dl, SelectionDAG &DAG,
1582 const CCValAssign &VA,
1583 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001584 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001585 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001586 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001587 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001588 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001589 EVT ValVT;
1590
1591 // If value is passed by pointer we have address passed instead of the value
1592 // itself.
1593 if (VA.getLocInfo() == CCValAssign::Indirect)
1594 ValVT = VA.getLocVT();
1595 else
1596 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001597
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001598 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001599 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001600 // In case of tail call optimization mark all arguments mutable. Since they
1601 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001602 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001603 unsigned Bytes = Flags.getByValSize();
1604 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1605 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001606 return DAG.getFrameIndex(FI, getPointerTy());
1607 } else {
1608 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001609 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001610 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1611 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001612 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001613 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001614 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001615}
1616
Dan Gohman475871a2008-07-27 21:46:04 +00001617SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001619 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001620 bool isVarArg,
1621 const SmallVectorImpl<ISD::InputArg> &Ins,
1622 DebugLoc dl,
1623 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001624 SmallVectorImpl<SDValue> &InVals)
1625 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001626 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001627 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001628
Gordon Henriksen86737662008-01-05 16:56:59 +00001629 const Function* Fn = MF.getFunction();
1630 if (Fn->hasExternalLinkage() &&
1631 Subtarget->isTargetCygMing() &&
1632 Fn->getName() == "main")
1633 FuncInfo->setForceFramePointer(true);
1634
Evan Cheng1bc78042006-04-26 01:20:17 +00001635 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001636 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001637 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001638
Chris Lattner29689432010-03-11 00:22:57 +00001639 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1640 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001641
Chris Lattner638402b2007-02-28 07:00:42 +00001642 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001643 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001644 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001646
1647 // Allocate shadow area for Win64
1648 if (IsWin64) {
1649 CCInfo.AllocateStack(32, 8);
1650 }
1651
Duncan Sands45907662010-10-31 13:21:44 +00001652 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001653
Chris Lattnerf39f7712007-02-28 05:46:49 +00001654 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001655 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001656 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1657 CCValAssign &VA = ArgLocs[i];
1658 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1659 // places.
1660 assert(VA.getValNo() != LastVal &&
1661 "Don't support value assigned to multiple locs yet");
1662 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001663
Chris Lattnerf39f7712007-02-28 05:46:49 +00001664 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001665 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001666 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001668 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001670 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001675 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1676 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001677 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001678 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001679 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001680 RC = X86::VR64RegisterClass;
1681 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001682 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001683
Devang Patel68e6bee2011-02-21 23:21:26 +00001684 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001686
Chris Lattnerf39f7712007-02-28 05:46:49 +00001687 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1688 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1689 // right size.
1690 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001691 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001692 DAG.getValueType(VA.getValVT()));
1693 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001694 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001695 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001696 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001697 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001698
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001699 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001700 // Handle MMX values passed in XMM regs.
1701 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001702 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1703 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001704 } else
1705 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001706 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001707 } else {
1708 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001709 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001710 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001711
1712 // If value is passed via pointer - do a load.
1713 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001714 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1715 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001716
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001718 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001719
Dan Gohman61a92132008-04-21 23:59:07 +00001720 // The x86-64 ABI for returning structs by value requires that we copy
1721 // the sret argument into %rax for the return. Save the argument into
1722 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001723 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001724 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1725 unsigned Reg = FuncInfo->getSRetReturnReg();
1726 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001727 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001728 FuncInfo->setSRetReturnReg(Reg);
1729 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001730 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001731 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001732 }
1733
Chris Lattnerf39f7712007-02-28 05:46:49 +00001734 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001735 // Align stack specially for tail calls.
1736 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001737 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001738
Evan Cheng1bc78042006-04-26 01:20:17 +00001739 // If the function takes variable number of arguments, make a frame index for
1740 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001741 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001742 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1743 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001744 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001745 }
1746 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001747 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1748
1749 // FIXME: We should really autogenerate these arrays
1750 static const unsigned GPR64ArgRegsWin64[] = {
1751 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001752 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001753 static const unsigned GPR64ArgRegs64Bit[] = {
1754 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1755 };
1756 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001757 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1758 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1759 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001760 const unsigned *GPR64ArgRegs;
1761 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001762
1763 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001764 // The XMM registers which might contain var arg parameters are shadowed
1765 // in their paired GPR. So we only need to save the GPR to their home
1766 // slots.
1767 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001768 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001769 } else {
1770 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1771 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001772
1773 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001774 }
1775 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1776 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001777
Devang Patel578efa92009-06-05 21:57:13 +00001778 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001779 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001780 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001781 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001782 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001783 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001784 // Kernel mode asks for SSE to be disabled, so don't push them
1785 // on the stack.
1786 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001787
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001788 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001789 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001790 // Get to the caller-allocated home save location. Add 8 to account
1791 // for the return address.
1792 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001793 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001794 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001795 // Fixup to set vararg frame on shadow area (4 x i64).
1796 if (NumIntRegs < 4)
1797 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001798 } else {
1799 // For X86-64, if there are vararg parameters that are passed via
1800 // registers, then we must store them to their spots on the stack so they
1801 // may be loaded by deferencing the result of va_next.
1802 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1803 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1804 FuncInfo->setRegSaveFrameIndex(
1805 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001806 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001807 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001808
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001810 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001811 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1812 getPointerTy());
1813 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001814 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001815 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1816 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001817 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001818 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001819 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001820 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001821 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001822 MachinePointerInfo::getFixedStack(
1823 FuncInfo->getRegSaveFrameIndex(), Offset),
1824 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001825 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001826 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001828
Dan Gohmanface41a2009-08-16 21:24:25 +00001829 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1830 // Now store the XMM (fp + vector) parameter registers.
1831 SmallVector<SDValue, 11> SaveXMMOps;
1832 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001833
Devang Patel68e6bee2011-02-21 23:21:26 +00001834 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001835 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1836 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001837
Dan Gohman1e93df62010-04-17 14:41:14 +00001838 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1839 FuncInfo->getRegSaveFrameIndex()));
1840 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1841 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001842
Dan Gohmanface41a2009-08-16 21:24:25 +00001843 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001844 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001845 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001846 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1847 SaveXMMOps.push_back(Val);
1848 }
1849 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1850 MVT::Other,
1851 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001852 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001853
1854 if (!MemOps.empty())
1855 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1856 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001858 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001859
Gordon Henriksen86737662008-01-05 16:56:59 +00001860 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00001861 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001862 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001863 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001864 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001865 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001866 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001867 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001868 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001869
Gordon Henriksen86737662008-01-05 16:56:59 +00001870 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001871 // RegSaveFrameIndex is X86-64 only.
1872 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001873 if (CallConv == CallingConv::X86_FastCall ||
1874 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001875 // fastcc functions can't have varargs.
1876 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001877 }
Evan Cheng25caf632006-05-23 21:06:34 +00001878
Dan Gohman98ca4f22009-08-05 01:29:28 +00001879 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001880}
1881
Dan Gohman475871a2008-07-27 21:46:04 +00001882SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1884 SDValue StackPtr, SDValue Arg,
1885 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001886 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001887 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001888 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001889 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001890 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001891 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001892 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001893
1894 return DAG.getStore(Chain, dl, Arg, PtrOff,
1895 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001896 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001897}
1898
Bill Wendling64e87322009-01-16 19:25:27 +00001899/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001900/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001901SDValue
1902X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001903 SDValue &OutRetAddr, SDValue Chain,
1904 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001905 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001906 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001907 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001908 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001909
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001910 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001911 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1912 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001913 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001914}
1915
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001916/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001917/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001918static SDValue
1919EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001920 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001921 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001922 // Store the return address to the appropriate stack slot.
1923 if (!FPDiff) return Chain;
1924 // Calculate the new stack slot for the return address.
1925 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001926 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001927 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001928 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001929 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001930 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001931 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001932 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001933 return Chain;
1934}
1935
Dan Gohman98ca4f22009-08-05 01:29:28 +00001936SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001937X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001938 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001939 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001940 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001941 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001942 const SmallVectorImpl<ISD::InputArg> &Ins,
1943 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001944 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945 MachineFunction &MF = DAG.getMachineFunction();
1946 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00001947 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001948 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001949 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001950
Evan Cheng5f941932010-02-05 02:21:12 +00001951 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001952 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001953 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1954 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001955 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001956
1957 // Sibcalls are automatically detected tailcalls which do not require
1958 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001959 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001960 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001961
1962 if (isTailCall)
1963 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001964 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001965
Chris Lattner29689432010-03-11 00:22:57 +00001966 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1967 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001968
Chris Lattner638402b2007-02-28 07:00:42 +00001969 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001970 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001971 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001973
1974 // Allocate shadow area for Win64
1975 if (IsWin64) {
1976 CCInfo.AllocateStack(32, 8);
1977 }
1978
Duncan Sands45907662010-10-31 13:21:44 +00001979 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001980
Chris Lattner423c5f42007-02-28 05:31:48 +00001981 // Get a count of how many bytes are to be pushed on the stack.
1982 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001983 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001984 // This is a sibcall. The memory operands are available in caller's
1985 // own caller's stack.
1986 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001987 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001988 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001989
Gordon Henriksen86737662008-01-05 16:56:59 +00001990 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001991 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001993 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1995 FPDiff = NumBytesCallerPushed - NumBytes;
1996
1997 // Set the delta of movement of the returnaddr stackslot.
1998 // But only set if delta is greater than previous delta.
1999 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2000 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2001 }
2002
Evan Chengf22f9b32010-02-06 03:28:46 +00002003 if (!IsSibcall)
2004 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002005
Dan Gohman475871a2008-07-27 21:46:04 +00002006 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002007 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002008 if (isTailCall && FPDiff)
2009 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2010 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002011
Dan Gohman475871a2008-07-27 21:46:04 +00002012 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2013 SmallVector<SDValue, 8> MemOpChains;
2014 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002015
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002016 // Walk the register/memloc assignments, inserting copies/loads. In the case
2017 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002018 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2019 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002020 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002021 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002022 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002023 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002024
Chris Lattner423c5f42007-02-28 05:31:48 +00002025 // Promote the value if needed.
2026 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002027 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002028 case CCValAssign::Full: break;
2029 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002030 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002031 break;
2032 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002033 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002034 break;
2035 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002036 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2037 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002038 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2040 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002041 } else
2042 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2043 break;
2044 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002045 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002046 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002047 case CCValAssign::Indirect: {
2048 // Store the argument.
2049 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002050 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002051 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002052 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002053 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002054 Arg = SpillSlot;
2055 break;
2056 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002058
Chris Lattner423c5f42007-02-28 05:31:48 +00002059 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002060 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2061 if (isVarArg && IsWin64) {
2062 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2063 // shadow reg if callee is a varargs function.
2064 unsigned ShadowReg = 0;
2065 switch (VA.getLocReg()) {
2066 case X86::XMM0: ShadowReg = X86::RCX; break;
2067 case X86::XMM1: ShadowReg = X86::RDX; break;
2068 case X86::XMM2: ShadowReg = X86::R8; break;
2069 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002070 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002071 if (ShadowReg)
2072 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002073 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002074 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002075 assert(VA.isMemLoc());
2076 if (StackPtr.getNode() == 0)
2077 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2078 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2079 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002080 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002081 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002082
Evan Cheng32fe1032006-05-25 00:59:30 +00002083 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002085 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002086
Evan Cheng347d5f72006-04-28 21:29:37 +00002087 // Build a sequence of copy-to-reg nodes chained together with token chain
2088 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002089 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002090 // Tail call byval lowering might overwrite argument registers so in case of
2091 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002093 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002094 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002095 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002096 InFlag = Chain.getValue(1);
2097 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002098
Chris Lattner88e1fd52009-07-09 04:24:46 +00002099 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002100 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2101 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002102 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002103 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2104 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002105 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002106 InFlag);
2107 InFlag = Chain.getValue(1);
2108 } else {
2109 // If we are tail calling and generating PIC/GOT style code load the
2110 // address of the callee into ECX. The value in ecx is used as target of
2111 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2112 // for tail calls on PIC/GOT architectures. Normally we would just put the
2113 // address of GOT into ebx and then call target@PLT. But for tail calls
2114 // ebx would be restored (since ebx is callee saved) before jumping to the
2115 // target@PLT.
2116
2117 // Note: The actual moving to ECX is done further down.
2118 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2119 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2120 !G->getGlobal()->hasProtectedVisibility())
2121 Callee = LowerGlobalAddress(Callee, DAG);
2122 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002123 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002124 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002125 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002126
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002127 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002128 // From AMD64 ABI document:
2129 // For calls that may call functions that use varargs or stdargs
2130 // (prototype-less calls or calls to functions containing ellipsis (...) in
2131 // the declaration) %al is used as hidden argument to specify the number
2132 // of SSE registers used. The contents of %al do not need to match exactly
2133 // the number of registers, but must be an ubound on the number of SSE
2134 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002135
Gordon Henriksen86737662008-01-05 16:56:59 +00002136 // Count the number of XMM registers allocated.
2137 static const unsigned XMMArgRegs[] = {
2138 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2139 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2140 };
2141 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002142 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002143 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002144
Dale Johannesendd64c412009-02-04 00:33:20 +00002145 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002146 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002147 InFlag = Chain.getValue(1);
2148 }
2149
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002150
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002151 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002152 if (isTailCall) {
2153 // Force all the incoming stack arguments to be loaded from the stack
2154 // before any new outgoing arguments are stored to the stack, because the
2155 // outgoing stack slots may alias the incoming argument stack slots, and
2156 // the alias isn't otherwise explicit. This is slightly more conservative
2157 // than necessary, because it means that each store effectively depends
2158 // on every argument instead of just those arguments it would clobber.
2159 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2160
Dan Gohman475871a2008-07-27 21:46:04 +00002161 SmallVector<SDValue, 8> MemOpChains2;
2162 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002163 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002164 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002165 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002166 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002167 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2168 CCValAssign &VA = ArgLocs[i];
2169 if (VA.isRegLoc())
2170 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002171 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002172 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002174 // Create frame index.
2175 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002176 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002177 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002178 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002179
Duncan Sands276dcbd2008-03-21 09:14:45 +00002180 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002181 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002182 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002183 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002184 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002185 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002186 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002187
Dan Gohman98ca4f22009-08-05 01:29:28 +00002188 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2189 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002190 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002191 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002192 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002193 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002194 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002195 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002196 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002197 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002198 }
2199 }
2200
2201 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002202 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002203 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002204
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002205 // Copy arguments to their registers.
2206 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002207 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002208 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002209 InFlag = Chain.getValue(1);
2210 }
Dan Gohman475871a2008-07-27 21:46:04 +00002211 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002212
Gordon Henriksen86737662008-01-05 16:56:59 +00002213 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002214 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002215 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002216 }
2217
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002218 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2219 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2220 // In the 64-bit large code model, we have to make all calls
2221 // through a register, since the call instruction's 32-bit
2222 // pc-relative offset may not be large enough to hold the whole
2223 // address.
2224 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002225 // If the callee is a GlobalAddress node (quite common, every direct call
2226 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2227 // it.
2228
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002229 // We should use extra load for direct calls to dllimported functions in
2230 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002231 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002232 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002233 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002234 bool ExtraLoad = false;
2235 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002236
Chris Lattner48a7d022009-07-09 05:02:21 +00002237 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2238 // external symbols most go through the PLT in PIC mode. If the symbol
2239 // has hidden or protected visibility, or if it is static or local, then
2240 // we don't need to use the PLT - we can directly call it.
2241 if (Subtarget->isTargetELF() &&
2242 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002243 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002244 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002245 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002246 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002247 (!Subtarget->getTargetTriple().isMacOSX() ||
2248 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002249 // PC-relative references to external symbols should go through $stub,
2250 // unless we're building with the leopard linker or later, which
2251 // automatically synthesizes these stubs.
2252 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002253 } else if (Subtarget->isPICStyleRIPRel() &&
2254 isa<Function>(GV) &&
2255 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2256 // If the function is marked as non-lazy, generate an indirect call
2257 // which loads from the GOT directly. This avoids runtime overhead
2258 // at the cost of eager binding (and one extra byte of encoding).
2259 OpFlags = X86II::MO_GOTPCREL;
2260 WrapperKind = X86ISD::WrapperRIP;
2261 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002262 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002263
Devang Patel0d881da2010-07-06 22:08:15 +00002264 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002265 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002266
2267 // Add a wrapper if needed.
2268 if (WrapperKind != ISD::DELETED_NODE)
2269 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2270 // Add extra indirection if needed.
2271 if (ExtraLoad)
2272 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2273 MachinePointerInfo::getGOT(),
2274 false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002275 }
Bill Wendling056292f2008-09-16 21:48:12 +00002276 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002277 unsigned char OpFlags = 0;
2278
Evan Cheng1bf891a2010-12-01 22:59:46 +00002279 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2280 // external symbols should go through the PLT.
2281 if (Subtarget->isTargetELF() &&
2282 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2283 OpFlags = X86II::MO_PLT;
2284 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002285 (!Subtarget->getTargetTriple().isMacOSX() ||
2286 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002287 // PC-relative references to external symbols should go through $stub,
2288 // unless we're building with the leopard linker or later, which
2289 // automatically synthesizes these stubs.
2290 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002291 }
Eric Christopherfd179292009-08-27 18:07:15 +00002292
Chris Lattner48a7d022009-07-09 05:02:21 +00002293 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2294 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002295 }
2296
Chris Lattnerd96d0722007-02-25 06:40:16 +00002297 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002298 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002299 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002300
Evan Chengf22f9b32010-02-06 03:28:46 +00002301 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002302 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2303 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002304 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002305 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002306
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002307 Ops.push_back(Chain);
2308 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002309
Dan Gohman98ca4f22009-08-05 01:29:28 +00002310 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002311 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002312
Gordon Henriksen86737662008-01-05 16:56:59 +00002313 // Add argument registers to the end of the list so that they are known live
2314 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002315 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2316 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2317 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002318
Evan Cheng586ccac2008-03-18 23:36:35 +00002319 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002320 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002321 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2322
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002323 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002324 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002326
Gabor Greifba36cb52008-08-28 21:40:38 +00002327 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002328 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002329
Dan Gohman98ca4f22009-08-05 01:29:28 +00002330 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002331 // We used to do:
2332 //// If this is the first return lowered for this function, add the regs
2333 //// to the liveout set for the function.
2334 // This isn't right, although it's probably harmless on x86; liveouts
2335 // should be computed from returns not tail calls. Consider a void
2336 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002337 return DAG.getNode(X86ISD::TC_RETURN, dl,
2338 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002339 }
2340
Dale Johannesenace16102009-02-03 19:33:06 +00002341 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002342 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002343
Chris Lattner2d297092006-05-23 18:50:38 +00002344 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002345 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002346 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002347 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002348 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002349 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002350 // pops the hidden struct pointer, so we have to push it back.
2351 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002352 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002353 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002354 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002355
Gordon Henriksenae636f82008-01-03 16:47:34 +00002356 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002357 if (!IsSibcall) {
2358 Chain = DAG.getCALLSEQ_END(Chain,
2359 DAG.getIntPtrConstant(NumBytes, true),
2360 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2361 true),
2362 InFlag);
2363 InFlag = Chain.getValue(1);
2364 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002365
Chris Lattner3085e152007-02-25 08:59:22 +00002366 // Handle result values, copying them out of physregs into vregs that we
2367 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002368 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2369 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002370}
2371
Evan Cheng25ab6902006-09-08 06:48:29 +00002372
2373//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002374// Fast Calling Convention (tail call) implementation
2375//===----------------------------------------------------------------------===//
2376
2377// Like std call, callee cleans arguments, convention except that ECX is
2378// reserved for storing the tail called function address. Only 2 registers are
2379// free for argument passing (inreg). Tail call optimization is performed
2380// provided:
2381// * tailcallopt is enabled
2382// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002383// On X86_64 architecture with GOT-style position independent code only local
2384// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002385// To keep the stack aligned according to platform abi the function
2386// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2387// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002388// If a tail called function callee has more arguments than the caller the
2389// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002390// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002391// original REtADDR, but before the saved framepointer or the spilled registers
2392// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2393// stack layout:
2394// arg1
2395// arg2
2396// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002397// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002398// move area ]
2399// (possible EBP)
2400// ESI
2401// EDI
2402// local1 ..
2403
2404/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2405/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002406unsigned
2407X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2408 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002409 MachineFunction &MF = DAG.getMachineFunction();
2410 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002411 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002412 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002413 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002414 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002415 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002416 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2417 // Number smaller than 12 so just add the difference.
2418 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2419 } else {
2420 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002421 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002422 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002423 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002424 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002425}
2426
Evan Cheng5f941932010-02-05 02:21:12 +00002427/// MatchingStackOffset - Return true if the given stack call argument is
2428/// already available in the same position (relatively) of the caller's
2429/// incoming argument stack.
2430static
2431bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2432 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2433 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002434 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2435 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002436 if (Arg.getOpcode() == ISD::CopyFromReg) {
2437 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002438 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002439 return false;
2440 MachineInstr *Def = MRI->getVRegDef(VR);
2441 if (!Def)
2442 return false;
2443 if (!Flags.isByVal()) {
2444 if (!TII->isLoadFromStackSlot(Def, FI))
2445 return false;
2446 } else {
2447 unsigned Opcode = Def->getOpcode();
2448 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2449 Def->getOperand(1).isFI()) {
2450 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002451 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002452 } else
2453 return false;
2454 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002455 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2456 if (Flags.isByVal())
2457 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002458 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002459 // define @foo(%struct.X* %A) {
2460 // tail call @bar(%struct.X* byval %A)
2461 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002462 return false;
2463 SDValue Ptr = Ld->getBasePtr();
2464 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2465 if (!FINode)
2466 return false;
2467 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002468 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002469 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002470 FI = FINode->getIndex();
2471 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002472 } else
2473 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002474
Evan Cheng4cae1332010-03-05 08:38:04 +00002475 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002476 if (!MFI->isFixedObjectIndex(FI))
2477 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002478 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002479}
2480
Dan Gohman98ca4f22009-08-05 01:29:28 +00002481/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2482/// for tail call optimization. Targets which want to do tail call
2483/// optimization should implement this function.
2484bool
2485X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002486 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002487 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002488 bool isCalleeStructRet,
2489 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002490 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002491 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002492 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002493 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002494 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002495 CalleeCC != CallingConv::C)
2496 return false;
2497
Evan Cheng7096ae42010-01-29 06:45:59 +00002498 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002499 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002500 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002501 CallingConv::ID CallerCC = CallerF->getCallingConv();
2502 bool CCMatch = CallerCC == CalleeCC;
2503
Dan Gohman1797ed52010-02-08 20:27:50 +00002504 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002505 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002506 return true;
2507 return false;
2508 }
2509
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002510 // Look for obvious safe cases to perform tail call optimization that do not
2511 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002512
Evan Cheng2c12cb42010-03-26 16:26:03 +00002513 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2514 // emit a special epilogue.
2515 if (RegInfo->needsStackRealignment(MF))
2516 return false;
2517
Evan Chenga375d472010-03-15 18:54:48 +00002518 // Also avoid sibcall optimization if either caller or callee uses struct
2519 // return semantics.
2520 if (isCalleeStructRet || isCallerStructRet)
2521 return false;
2522
Chad Rosier2416da32011-06-24 21:15:36 +00002523 // An stdcall caller is expected to clean up its arguments; the callee
2524 // isn't going to do that.
2525 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2526 return false;
2527
Chad Rosier871f6642011-05-18 19:59:50 +00002528 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002529 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002530 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002531
2532 // Optimizing for varargs on Win64 is unlikely to be safe without
2533 // additional testing.
2534 if (Subtarget->isTargetWin64())
2535 return false;
2536
Chad Rosier871f6642011-05-18 19:59:50 +00002537 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002538 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2539 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002540
Chad Rosier871f6642011-05-18 19:59:50 +00002541 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2542 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2543 if (!ArgLocs[i].isRegLoc())
2544 return false;
2545 }
2546
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002547 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2548 // Therefore if it's not used by the call it is not safe to optimize this into
2549 // a sibcall.
2550 bool Unused = false;
2551 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2552 if (!Ins[i].Used) {
2553 Unused = true;
2554 break;
2555 }
2556 }
2557 if (Unused) {
2558 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002559 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2560 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002561 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002562 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002563 CCValAssign &VA = RVLocs[i];
2564 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2565 return false;
2566 }
2567 }
2568
Evan Cheng13617962010-04-30 01:12:32 +00002569 // If the calling conventions do not match, then we'd better make sure the
2570 // results are returned in the same way as what the caller expects.
2571 if (!CCMatch) {
2572 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002573 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2574 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002575 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2576
2577 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002578 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2579 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002580 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2581
2582 if (RVLocs1.size() != RVLocs2.size())
2583 return false;
2584 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2585 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2586 return false;
2587 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2588 return false;
2589 if (RVLocs1[i].isRegLoc()) {
2590 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2591 return false;
2592 } else {
2593 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2594 return false;
2595 }
2596 }
2597 }
2598
Evan Chenga6bff982010-01-30 01:22:00 +00002599 // If the callee takes no arguments then go on to check the results of the
2600 // call.
2601 if (!Outs.empty()) {
2602 // Check if stack adjustment is needed. For now, do not do this if any
2603 // argument is passed on the stack.
2604 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002605 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2606 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002607
2608 // Allocate shadow area for Win64
2609 if (Subtarget->isTargetWin64()) {
2610 CCInfo.AllocateStack(32, 8);
2611 }
2612
Duncan Sands45907662010-10-31 13:21:44 +00002613 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002614 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002615 MachineFunction &MF = DAG.getMachineFunction();
2616 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2617 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002618
2619 // Check if the arguments are already laid out in the right way as
2620 // the caller's fixed stack objects.
2621 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002622 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2623 const X86InstrInfo *TII =
2624 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002625 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2626 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002627 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002628 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002629 if (VA.getLocInfo() == CCValAssign::Indirect)
2630 return false;
2631 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002632 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2633 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002634 return false;
2635 }
2636 }
2637 }
Evan Cheng9c044672010-05-29 01:35:22 +00002638
2639 // If the tailcall address may be in a register, then make sure it's
2640 // possible to register allocate for it. In 32-bit, the call address can
2641 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002642 // callee-saved registers are restored. These happen to be the same
2643 // registers used to pass 'inreg' arguments so watch out for those.
2644 if (!Subtarget->is64Bit() &&
2645 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002646 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002647 unsigned NumInRegs = 0;
2648 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2649 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002650 if (!VA.isRegLoc())
2651 continue;
2652 unsigned Reg = VA.getLocReg();
2653 switch (Reg) {
2654 default: break;
2655 case X86::EAX: case X86::EDX: case X86::ECX:
2656 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002657 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002658 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002659 }
2660 }
2661 }
Evan Chenga6bff982010-01-30 01:22:00 +00002662 }
Evan Chengb1712452010-01-27 06:25:16 +00002663
Evan Cheng86809cc2010-02-03 03:28:02 +00002664 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002665}
2666
Dan Gohman3df24e62008-09-03 23:12:08 +00002667FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002668X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2669 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002670}
2671
2672
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002673//===----------------------------------------------------------------------===//
2674// Other Lowering Hooks
2675//===----------------------------------------------------------------------===//
2676
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002677static bool MayFoldLoad(SDValue Op) {
2678 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2679}
2680
2681static bool MayFoldIntoStore(SDValue Op) {
2682 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2683}
2684
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002685static bool isTargetShuffle(unsigned Opcode) {
2686 switch(Opcode) {
2687 default: return false;
2688 case X86ISD::PSHUFD:
2689 case X86ISD::PSHUFHW:
2690 case X86ISD::PSHUFLW:
2691 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002692 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002693 case X86ISD::SHUFPS:
2694 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002695 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002696 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002697 case X86ISD::MOVLPS:
2698 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002699 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002700 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002701 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002702 case X86ISD::MOVSS:
2703 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002704 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002705 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002706 case X86ISD::VUNPCKLPSY:
2707 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002708 case X86ISD::PUNPCKLWD:
2709 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002710 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002711 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002712 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002713 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002714 case X86ISD::VUNPCKHPSY:
2715 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002716 case X86ISD::PUNPCKHWD:
2717 case X86ISD::PUNPCKHBW:
2718 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002719 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002720 case X86ISD::VPERMILPS:
2721 case X86ISD::VPERMILPSY:
2722 case X86ISD::VPERMILPD:
2723 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002724 return true;
2725 }
2726 return false;
2727}
2728
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002729static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002730 SDValue V1, SelectionDAG &DAG) {
2731 switch(Opc) {
2732 default: llvm_unreachable("Unknown x86 shuffle node");
2733 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002734 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002735 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002736 return DAG.getNode(Opc, dl, VT, V1);
2737 }
2738
2739 return SDValue();
2740}
2741
2742static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002743 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002744 switch(Opc) {
2745 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002746 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002747 case X86ISD::PSHUFHW:
2748 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002749 case X86ISD::VPERMILPS:
2750 case X86ISD::VPERMILPSY:
2751 case X86ISD::VPERMILPD:
2752 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002753 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2754 }
2755
2756 return SDValue();
2757}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002758
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002759static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2760 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2761 switch(Opc) {
2762 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002763 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002764 case X86ISD::SHUFPD:
2765 case X86ISD::SHUFPS:
2766 return DAG.getNode(Opc, dl, VT, V1, V2,
2767 DAG.getConstant(TargetMask, MVT::i8));
2768 }
2769 return SDValue();
2770}
2771
2772static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2773 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2774 switch(Opc) {
2775 default: llvm_unreachable("Unknown x86 shuffle node");
2776 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002777 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002778 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002779 case X86ISD::MOVLPS:
2780 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002781 case X86ISD::MOVSS:
2782 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002783 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002784 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002785 case X86ISD::VUNPCKLPSY:
2786 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002787 case X86ISD::PUNPCKLWD:
2788 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002789 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002790 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002791 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002792 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002793 case X86ISD::VUNPCKHPSY:
2794 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002795 case X86ISD::PUNPCKHWD:
2796 case X86ISD::PUNPCKHBW:
2797 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002798 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002799 return DAG.getNode(Opc, dl, VT, V1, V2);
2800 }
2801 return SDValue();
2802}
2803
Dan Gohmand858e902010-04-17 15:26:15 +00002804SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002805 MachineFunction &MF = DAG.getMachineFunction();
2806 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2807 int ReturnAddrIndex = FuncInfo->getRAIndex();
2808
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002809 if (ReturnAddrIndex == 0) {
2810 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002811 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002812 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002813 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002814 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002815 }
2816
Evan Cheng25ab6902006-09-08 06:48:29 +00002817 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002818}
2819
2820
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002821bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2822 bool hasSymbolicDisplacement) {
2823 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002824 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002825 return false;
2826
2827 // If we don't have a symbolic displacement - we don't have any extra
2828 // restrictions.
2829 if (!hasSymbolicDisplacement)
2830 return true;
2831
2832 // FIXME: Some tweaks might be needed for medium code model.
2833 if (M != CodeModel::Small && M != CodeModel::Kernel)
2834 return false;
2835
2836 // For small code model we assume that latest object is 16MB before end of 31
2837 // bits boundary. We may also accept pretty large negative constants knowing
2838 // that all objects are in the positive half of address space.
2839 if (M == CodeModel::Small && Offset < 16*1024*1024)
2840 return true;
2841
2842 // For kernel code model we know that all object resist in the negative half
2843 // of 32bits address space. We may not accept negative offsets, since they may
2844 // be just off and we may accept pretty large positive ones.
2845 if (M == CodeModel::Kernel && Offset > 0)
2846 return true;
2847
2848 return false;
2849}
2850
Evan Chengef41ff62011-06-23 17:54:54 +00002851/// isCalleePop - Determines whether the callee is required to pop its
2852/// own arguments. Callee pop is necessary to support tail calls.
2853bool X86::isCalleePop(CallingConv::ID CallingConv,
2854 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2855 if (IsVarArg)
2856 return false;
2857
2858 switch (CallingConv) {
2859 default:
2860 return false;
2861 case CallingConv::X86_StdCall:
2862 return !is64Bit;
2863 case CallingConv::X86_FastCall:
2864 return !is64Bit;
2865 case CallingConv::X86_ThisCall:
2866 return !is64Bit;
2867 case CallingConv::Fast:
2868 return TailCallOpt;
2869 case CallingConv::GHC:
2870 return TailCallOpt;
2871 }
2872}
2873
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002874/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2875/// specific condition code, returning the condition code and the LHS/RHS of the
2876/// comparison to make.
2877static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2878 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002879 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002880 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2881 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2882 // X > -1 -> X == 0, jump !sign.
2883 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002884 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002885 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2886 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002887 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00002888 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002889 // X < 1 -> X <= 0
2890 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002891 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002892 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002893 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002894
Evan Chengd9558e02006-01-06 00:43:03 +00002895 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002896 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002897 case ISD::SETEQ: return X86::COND_E;
2898 case ISD::SETGT: return X86::COND_G;
2899 case ISD::SETGE: return X86::COND_GE;
2900 case ISD::SETLT: return X86::COND_L;
2901 case ISD::SETLE: return X86::COND_LE;
2902 case ISD::SETNE: return X86::COND_NE;
2903 case ISD::SETULT: return X86::COND_B;
2904 case ISD::SETUGT: return X86::COND_A;
2905 case ISD::SETULE: return X86::COND_BE;
2906 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002907 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002908 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002909
Chris Lattner4c78e022008-12-23 23:42:27 +00002910 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002911
Chris Lattner4c78e022008-12-23 23:42:27 +00002912 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002913 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2914 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002915 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2916 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002917 }
2918
Chris Lattner4c78e022008-12-23 23:42:27 +00002919 switch (SetCCOpcode) {
2920 default: break;
2921 case ISD::SETOLT:
2922 case ISD::SETOLE:
2923 case ISD::SETUGT:
2924 case ISD::SETUGE:
2925 std::swap(LHS, RHS);
2926 break;
2927 }
2928
2929 // On a floating point condition, the flags are set as follows:
2930 // ZF PF CF op
2931 // 0 | 0 | 0 | X > Y
2932 // 0 | 0 | 1 | X < Y
2933 // 1 | 0 | 0 | X == Y
2934 // 1 | 1 | 1 | unordered
2935 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002936 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002937 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002938 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002939 case ISD::SETOLT: // flipped
2940 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002941 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002942 case ISD::SETOLE: // flipped
2943 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002944 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002945 case ISD::SETUGT: // flipped
2946 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002947 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002948 case ISD::SETUGE: // flipped
2949 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002950 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002951 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002952 case ISD::SETNE: return X86::COND_NE;
2953 case ISD::SETUO: return X86::COND_P;
2954 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002955 case ISD::SETOEQ:
2956 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002957 }
Evan Chengd9558e02006-01-06 00:43:03 +00002958}
2959
Evan Cheng4a460802006-01-11 00:33:36 +00002960/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2961/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002962/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002963static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002964 switch (X86CC) {
2965 default:
2966 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002967 case X86::COND_B:
2968 case X86::COND_BE:
2969 case X86::COND_E:
2970 case X86::COND_P:
2971 case X86::COND_A:
2972 case X86::COND_AE:
2973 case X86::COND_NE:
2974 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002975 return true;
2976 }
2977}
2978
Evan Chengeb2f9692009-10-27 19:56:55 +00002979/// isFPImmLegal - Returns true if the target can instruction select the
2980/// specified FP immediate natively. If false, the legalizer will
2981/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002982bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002983 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2984 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2985 return true;
2986 }
2987 return false;
2988}
2989
Nate Begeman9008ca62009-04-27 18:41:29 +00002990/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2991/// the specified range (L, H].
2992static bool isUndefOrInRange(int Val, int Low, int Hi) {
2993 return (Val < 0) || (Val >= Low && Val < Hi);
2994}
2995
2996/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2997/// specified value.
2998static bool isUndefOrEqual(int Val, int CmpVal) {
2999 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003000 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003002}
3003
Nate Begeman9008ca62009-04-27 18:41:29 +00003004/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3005/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3006/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003007static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003008 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003009 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003010 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003011 return (Mask[0] < 2 && Mask[1] < 2);
3012 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003013}
3014
Nate Begeman9008ca62009-04-27 18:41:29 +00003015bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003016 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 N->getMask(M);
3018 return ::isPSHUFDMask(M, N->getValueType(0));
3019}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003020
Nate Begeman9008ca62009-04-27 18:41:29 +00003021/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3022/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003023static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003024 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003025 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003026
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 // Lower quadword copied in order or undef.
3028 for (int i = 0; i != 4; ++i)
3029 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003030 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003031
Evan Cheng506d3df2006-03-29 23:07:14 +00003032 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003033 for (int i = 4; i != 8; ++i)
3034 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003035 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003036
Evan Cheng506d3df2006-03-29 23:07:14 +00003037 return true;
3038}
3039
Nate Begeman9008ca62009-04-27 18:41:29 +00003040bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003041 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003042 N->getMask(M);
3043 return ::isPSHUFHWMask(M, N->getValueType(0));
3044}
Evan Cheng506d3df2006-03-29 23:07:14 +00003045
Nate Begeman9008ca62009-04-27 18:41:29 +00003046/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3047/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003048static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003049 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003050 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003051
Rafael Espindola15684b22009-04-24 12:40:33 +00003052 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003053 for (int i = 4; i != 8; ++i)
3054 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003055 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003056
Rafael Espindola15684b22009-04-24 12:40:33 +00003057 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003058 for (int i = 0; i != 4; ++i)
3059 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003060 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003061
Rafael Espindola15684b22009-04-24 12:40:33 +00003062 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003063}
3064
Nate Begeman9008ca62009-04-27 18:41:29 +00003065bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003066 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 N->getMask(M);
3068 return ::isPSHUFLWMask(M, N->getValueType(0));
3069}
3070
Nate Begemana09008b2009-10-19 02:17:23 +00003071/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3072/// is suitable for input to PALIGNR.
3073static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3074 bool hasSSSE3) {
3075 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003076
Nate Begemana09008b2009-10-19 02:17:23 +00003077 // Do not handle v2i64 / v2f64 shuffles with palignr.
3078 if (e < 4 || !hasSSSE3)
3079 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003080
Nate Begemana09008b2009-10-19 02:17:23 +00003081 for (i = 0; i != e; ++i)
3082 if (Mask[i] >= 0)
3083 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003084
Nate Begemana09008b2009-10-19 02:17:23 +00003085 // All undef, not a palignr.
3086 if (i == e)
3087 return false;
3088
Eli Friedman63f8dde2011-07-25 21:36:45 +00003089 // Make sure we're shifting in the right direction.
3090 if (Mask[i] <= i)
3091 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003092
3093 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003094
Nate Begemana09008b2009-10-19 02:17:23 +00003095 // Check the rest of the elements to see if they are consecutive.
3096 for (++i; i != e; ++i) {
3097 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003098 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003099 return false;
3100 }
3101 return true;
3102}
3103
3104bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
3105 SmallVector<int, 8> M;
3106 N->getMask(M);
3107 return ::isPALIGNRMask(M, N->getValueType(0), true);
3108}
3109
Evan Cheng14aed5e2006-03-24 01:18:28 +00003110/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3111/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00003112static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003113 int NumElems = VT.getVectorNumElements();
3114 if (NumElems != 2 && NumElems != 4)
3115 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003116
Nate Begeman9008ca62009-04-27 18:41:29 +00003117 int Half = NumElems / 2;
3118 for (int i = 0; i < Half; ++i)
3119 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003120 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 for (int i = Half; i < NumElems; ++i)
3122 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003123 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003124
Evan Cheng14aed5e2006-03-24 01:18:28 +00003125 return true;
3126}
3127
Nate Begeman9008ca62009-04-27 18:41:29 +00003128bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3129 SmallVector<int, 8> M;
3130 N->getMask(M);
3131 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003132}
3133
Evan Cheng213d2cf2007-05-17 18:45:50 +00003134/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003135/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3136/// half elements to come from vector 1 (which would equal the dest.) and
3137/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003138static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003139 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003140
3141 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003142 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003143
Nate Begeman9008ca62009-04-27 18:41:29 +00003144 int Half = NumElems / 2;
3145 for (int i = 0; i < Half; ++i)
3146 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003147 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 for (int i = Half; i < NumElems; ++i)
3149 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003150 return false;
3151 return true;
3152}
3153
Nate Begeman9008ca62009-04-27 18:41:29 +00003154static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3155 SmallVector<int, 8> M;
3156 N->getMask(M);
3157 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003158}
3159
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003160/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3161/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003162bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3163 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003164 return false;
3165
Evan Cheng2064a2b2006-03-28 06:50:32 +00003166 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3168 isUndefOrEqual(N->getMaskElt(1), 7) &&
3169 isUndefOrEqual(N->getMaskElt(2), 2) &&
3170 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003171}
3172
Nate Begeman0b10b912009-11-07 23:17:15 +00003173/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3174/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3175/// <2, 3, 2, 3>
3176bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3177 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003178
Nate Begeman0b10b912009-11-07 23:17:15 +00003179 if (NumElems != 4)
3180 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003181
Nate Begeman0b10b912009-11-07 23:17:15 +00003182 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3183 isUndefOrEqual(N->getMaskElt(1), 3) &&
3184 isUndefOrEqual(N->getMaskElt(2), 2) &&
3185 isUndefOrEqual(N->getMaskElt(3), 3);
3186}
3187
Evan Cheng5ced1d82006-04-06 23:23:56 +00003188/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3189/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003190bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3191 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003192
Evan Cheng5ced1d82006-04-06 23:23:56 +00003193 if (NumElems != 2 && NumElems != 4)
3194 return false;
3195
Evan Chengc5cdff22006-04-07 21:53:05 +00003196 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003198 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003199
Evan Chengc5cdff22006-04-07 21:53:05 +00003200 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003202 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003203
3204 return true;
3205}
3206
Nate Begeman0b10b912009-11-07 23:17:15 +00003207/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3208/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3209bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003210 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003211
David Greenea20244d2011-03-02 17:23:43 +00003212 if ((NumElems != 2 && NumElems != 4)
3213 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003214 return false;
3215
Evan Chengc5cdff22006-04-07 21:53:05 +00003216 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003218 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003219
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 for (unsigned i = 0; i < NumElems/2; ++i)
3221 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003222 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003223
3224 return true;
3225}
3226
Evan Cheng0038e592006-03-28 00:39:58 +00003227/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3228/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003229static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003230 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003231 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003232
3233 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3234 "Unsupported vector type for unpckh");
3235
3236 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng0038e592006-03-28 00:39:58 +00003237 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003238
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003239 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3240 // independently on 128-bit lanes.
3241 unsigned NumLanes = VT.getSizeInBits()/128;
3242 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003243
3244 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003245 unsigned End = NumLaneElts;
3246 for (unsigned s = 0; s < NumLanes; ++s) {
3247 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003248 i != End;
3249 i += 2, ++j) {
3250 int BitI = Mask[i];
3251 int BitI1 = Mask[i+1];
3252 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003253 return false;
David Greenea20244d2011-03-02 17:23:43 +00003254 if (V2IsSplat) {
3255 if (!isUndefOrEqual(BitI1, NumElts))
3256 return false;
3257 } else {
3258 if (!isUndefOrEqual(BitI1, j + NumElts))
3259 return false;
3260 }
Evan Cheng39623da2006-04-20 08:58:49 +00003261 }
David Greenea20244d2011-03-02 17:23:43 +00003262 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003263 Start += NumLaneElts;
3264 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003265 }
David Greenea20244d2011-03-02 17:23:43 +00003266
Evan Cheng0038e592006-03-28 00:39:58 +00003267 return true;
3268}
3269
Nate Begeman9008ca62009-04-27 18:41:29 +00003270bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3271 SmallVector<int, 8> M;
3272 N->getMask(M);
3273 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003274}
3275
Evan Cheng4fcb9222006-03-28 02:43:26 +00003276/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3277/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003278static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003279 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003280 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003281
3282 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3283 "Unsupported vector type for unpckh");
3284
3285 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003286 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003287
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003288 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3289 // independently on 128-bit lanes.
3290 unsigned NumLanes = VT.getSizeInBits()/128;
3291 unsigned NumLaneElts = NumElts/NumLanes;
3292
3293 unsigned Start = 0;
3294 unsigned End = NumLaneElts;
3295 for (unsigned l = 0; l != NumLanes; ++l) {
3296 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3297 i != End; i += 2, ++j) {
3298 int BitI = Mask[i];
3299 int BitI1 = Mask[i+1];
3300 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003301 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003302 if (V2IsSplat) {
3303 if (isUndefOrEqual(BitI1, NumElts))
3304 return false;
3305 } else {
3306 if (!isUndefOrEqual(BitI1, j+NumElts))
3307 return false;
3308 }
Evan Cheng39623da2006-04-20 08:58:49 +00003309 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003310 // Process the next 128 bits.
3311 Start += NumLaneElts;
3312 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003313 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003314 return true;
3315}
3316
Nate Begeman9008ca62009-04-27 18:41:29 +00003317bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3318 SmallVector<int, 8> M;
3319 N->getMask(M);
3320 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003321}
3322
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003323/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3324/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3325/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003326static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003328 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003329 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003330
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003331 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3332 // independently on 128-bit lanes.
3333 unsigned NumLanes = VT.getSizeInBits() / 128;
3334 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003335
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003336 for (unsigned s = 0; s < NumLanes; ++s) {
3337 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3338 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003339 i += 2, ++j) {
3340 int BitI = Mask[i];
3341 int BitI1 = Mask[i+1];
3342
3343 if (!isUndefOrEqual(BitI, j))
3344 return false;
3345 if (!isUndefOrEqual(BitI1, j))
3346 return false;
3347 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003348 }
David Greenea20244d2011-03-02 17:23:43 +00003349
Rafael Espindola15684b22009-04-24 12:40:33 +00003350 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003351}
3352
Nate Begeman9008ca62009-04-27 18:41:29 +00003353bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3354 SmallVector<int, 8> M;
3355 N->getMask(M);
3356 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3357}
3358
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003359/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3360/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3361/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003362static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003364 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3365 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003366
Nate Begeman9008ca62009-04-27 18:41:29 +00003367 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3368 int BitI = Mask[i];
3369 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003370 if (!isUndefOrEqual(BitI, j))
3371 return false;
3372 if (!isUndefOrEqual(BitI1, j))
3373 return false;
3374 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003375 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003376}
3377
Nate Begeman9008ca62009-04-27 18:41:29 +00003378bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3379 SmallVector<int, 8> M;
3380 N->getMask(M);
3381 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3382}
3383
Evan Cheng017dcc62006-04-21 01:05:10 +00003384/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3385/// specifies a shuffle of elements that is suitable for input to MOVSS,
3386/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003387static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003388 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003389 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003390
3391 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003392
Nate Begeman9008ca62009-04-27 18:41:29 +00003393 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003394 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003395
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 for (int i = 1; i < NumElts; ++i)
3397 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003398 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003399
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003400 return true;
3401}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003402
Nate Begeman9008ca62009-04-27 18:41:29 +00003403bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3404 SmallVector<int, 8> M;
3405 N->getMask(M);
3406 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003407}
3408
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003409/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3410/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3411/// Note that VPERMIL mask matching is different depending whether theunderlying
3412/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3413/// to the same elements of the low, but to the higher half of the source.
3414/// In VPERMILPD the two lanes could be shuffled independently of each other
3415/// with the same restriction that lanes can't be crossed.
3416static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3417 const X86Subtarget *Subtarget) {
3418 int NumElts = VT.getVectorNumElements();
3419 int NumLanes = VT.getSizeInBits()/128;
3420
3421 if (!Subtarget->hasAVX())
3422 return false;
3423
3424 // Match any permutation of 128-bit vector with 64-bit types
3425 if (NumLanes == 1 && NumElts != 2)
3426 return false;
3427
3428 // Only match 256-bit with 32 types
3429 if (VT.getSizeInBits() == 256 && NumElts != 4)
3430 return false;
3431
3432 // The mask on the high lane is independent of the low. Both can match
3433 // any element in inside its own lane, but can't cross.
3434 int LaneSize = NumElts/NumLanes;
3435 for (int l = 0; l < NumLanes; ++l)
3436 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3437 int LaneStart = l*LaneSize;
3438 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3439 return false;
3440 }
3441
3442 return true;
3443}
3444
3445/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3446/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3447/// Note that VPERMIL mask matching is different depending whether theunderlying
3448/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3449/// to the same elements of the low, but to the higher half of the source.
3450/// In VPERMILPD the two lanes could be shuffled independently of each other
3451/// with the same restriction that lanes can't be crossed.
3452static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3453 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003454 unsigned NumElts = VT.getVectorNumElements();
3455 unsigned NumLanes = VT.getSizeInBits()/128;
3456
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003457 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003458 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003459
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003460 // Match any permutation of 128-bit vector with 32-bit types
3461 if (NumLanes == 1 && NumElts != 4)
3462 return false;
3463
3464 // Only match 256-bit with 32 types
3465 if (VT.getSizeInBits() == 256 && NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003466 return false;
3467
3468 // The mask on the high lane should be the same as the low. Actually,
3469 // they can differ if any of the corresponding index in a lane is undef.
3470 int LaneSize = NumElts/NumLanes;
3471 for (int i = 0; i < LaneSize; ++i) {
3472 int HighElt = i+LaneSize;
3473 if (Mask[i] < 0 || Mask[HighElt] < 0)
3474 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003475 if (Mask[HighElt]-Mask[i] != LaneSize)
3476 return false;
3477 }
3478
3479 return true;
3480}
3481
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003482/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3483/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3484static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003485 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3486 EVT VT = SVOp->getValueType(0);
3487
3488 int NumElts = VT.getVectorNumElements();
3489 int NumLanes = VT.getSizeInBits()/128;
3490
3491 unsigned Mask = 0;
3492 for (int i = 0; i < NumElts/NumLanes /* lane size */; ++i)
3493 Mask |= SVOp->getMaskElt(i) << (i*2);
3494
3495 return Mask;
3496}
3497
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003498/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3499/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3500static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3501 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3502 EVT VT = SVOp->getValueType(0);
3503
3504 int NumElts = VT.getVectorNumElements();
3505 int NumLanes = VT.getSizeInBits()/128;
3506
3507 unsigned Mask = 0;
3508 int LaneSize = NumElts/NumLanes;
3509 for (int l = 0; l < NumLanes; ++l)
3510 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i)
3511 Mask |= (SVOp->getMaskElt(i)-l*LaneSize) << i;
3512
3513 return Mask;
3514}
3515
Evan Cheng017dcc62006-04-21 01:05:10 +00003516/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3517/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003518/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003519static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003520 bool V2IsSplat = false, bool V2IsUndef = false) {
3521 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003522 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003523 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003524
Nate Begeman9008ca62009-04-27 18:41:29 +00003525 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003526 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003527
Nate Begeman9008ca62009-04-27 18:41:29 +00003528 for (int i = 1; i < NumOps; ++i)
3529 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3530 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3531 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003532 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003533
Evan Cheng39623da2006-04-20 08:58:49 +00003534 return true;
3535}
3536
Nate Begeman9008ca62009-04-27 18:41:29 +00003537static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003538 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003539 SmallVector<int, 8> M;
3540 N->getMask(M);
3541 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003542}
3543
Evan Chengd9539472006-04-14 21:59:03 +00003544/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3545/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003546/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3547bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3548 const X86Subtarget *Subtarget) {
3549 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003550 return false;
3551
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003552 // The second vector must be undef
3553 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3554 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003555
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003556 EVT VT = N->getValueType(0);
3557 unsigned NumElems = VT.getVectorNumElements();
3558
3559 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3560 (VT.getSizeInBits() == 256 && NumElems != 8))
3561 return false;
3562
3563 // "i+1" is the value the indexed mask element must have
3564 for (unsigned i = 0; i < NumElems; i += 2)
3565 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3566 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003567 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003568
3569 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003570}
3571
3572/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3573/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003574/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3575bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3576 const X86Subtarget *Subtarget) {
3577 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003578 return false;
3579
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003580 // The second vector must be undef
3581 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3582 return false;
3583
3584 EVT VT = N->getValueType(0);
3585 unsigned NumElems = VT.getVectorNumElements();
3586
3587 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3588 (VT.getSizeInBits() == 256 && NumElems != 8))
3589 return false;
3590
3591 // "i" is the value the indexed mask element must have
3592 for (unsigned i = 0; i < NumElems; i += 2)
3593 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3594 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003596
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003597 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003598}
3599
Evan Cheng0b457f02008-09-25 20:50:48 +00003600/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3601/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003602bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3603 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003604
Nate Begeman9008ca62009-04-27 18:41:29 +00003605 for (int i = 0; i < e; ++i)
3606 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003607 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 for (int i = 0; i < e; ++i)
3609 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003610 return false;
3611 return true;
3612}
3613
David Greenec38a03e2011-02-03 15:50:00 +00003614/// isVEXTRACTF128Index - Return true if the specified
3615/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3616/// suitable for input to VEXTRACTF128.
3617bool X86::isVEXTRACTF128Index(SDNode *N) {
3618 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3619 return false;
3620
3621 // The index should be aligned on a 128-bit boundary.
3622 uint64_t Index =
3623 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3624
3625 unsigned VL = N->getValueType(0).getVectorNumElements();
3626 unsigned VBits = N->getValueType(0).getSizeInBits();
3627 unsigned ElSize = VBits / VL;
3628 bool Result = (Index * ElSize) % 128 == 0;
3629
3630 return Result;
3631}
3632
David Greeneccacdc12011-02-04 16:08:29 +00003633/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3634/// operand specifies a subvector insert that is suitable for input to
3635/// VINSERTF128.
3636bool X86::isVINSERTF128Index(SDNode *N) {
3637 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3638 return false;
3639
3640 // The index should be aligned on a 128-bit boundary.
3641 uint64_t Index =
3642 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3643
3644 unsigned VL = N->getValueType(0).getVectorNumElements();
3645 unsigned VBits = N->getValueType(0).getSizeInBits();
3646 unsigned ElSize = VBits / VL;
3647 bool Result = (Index * ElSize) % 128 == 0;
3648
3649 return Result;
3650}
3651
Evan Cheng63d33002006-03-22 08:01:21 +00003652/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003653/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003654unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003655 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3656 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3657
Evan Chengb9df0ca2006-03-22 02:53:00 +00003658 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3659 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003660 for (int i = 0; i < NumOperands; ++i) {
3661 int Val = SVOp->getMaskElt(NumOperands-i-1);
3662 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003663 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003664 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003665 if (i != NumOperands - 1)
3666 Mask <<= Shift;
3667 }
Evan Cheng63d33002006-03-22 08:01:21 +00003668 return Mask;
3669}
3670
Evan Cheng506d3df2006-03-29 23:07:14 +00003671/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003672/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003673unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003674 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003675 unsigned Mask = 0;
3676 // 8 nodes, but we only care about the last 4.
3677 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003678 int Val = SVOp->getMaskElt(i);
3679 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003680 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003681 if (i != 4)
3682 Mask <<= 2;
3683 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003684 return Mask;
3685}
3686
3687/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003688/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003689unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003690 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003691 unsigned Mask = 0;
3692 // 8 nodes, but we only care about the first 4.
3693 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003694 int Val = SVOp->getMaskElt(i);
3695 if (Val >= 0)
3696 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003697 if (i != 0)
3698 Mask <<= 2;
3699 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003700 return Mask;
3701}
3702
Nate Begemana09008b2009-10-19 02:17:23 +00003703/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3704/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3705unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3706 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3707 EVT VVT = N->getValueType(0);
3708 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3709 int Val = 0;
3710
3711 unsigned i, e;
3712 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3713 Val = SVOp->getMaskElt(i);
3714 if (Val >= 0)
3715 break;
3716 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00003717 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003718 return (Val - i) * EltSize;
3719}
3720
David Greenec38a03e2011-02-03 15:50:00 +00003721/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3722/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3723/// instructions.
3724unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3725 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3726 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3727
3728 uint64_t Index =
3729 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3730
3731 EVT VecVT = N->getOperand(0).getValueType();
3732 EVT ElVT = VecVT.getVectorElementType();
3733
3734 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003735 return Index / NumElemsPerChunk;
3736}
3737
David Greeneccacdc12011-02-04 16:08:29 +00003738/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3739/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3740/// instructions.
3741unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3742 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3743 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3744
3745 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003746 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003747
3748 EVT VecVT = N->getValueType(0);
3749 EVT ElVT = VecVT.getVectorElementType();
3750
3751 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003752 return Index / NumElemsPerChunk;
3753}
3754
Evan Cheng37b73872009-07-30 08:33:02 +00003755/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3756/// constant +0.0.
3757bool X86::isZeroNode(SDValue Elt) {
3758 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003759 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003760 (isa<ConstantFPSDNode>(Elt) &&
3761 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3762}
3763
Nate Begeman9008ca62009-04-27 18:41:29 +00003764/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3765/// their permute mask.
3766static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3767 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003768 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003769 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003770 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003771
Nate Begeman5a5ca152009-04-29 05:20:52 +00003772 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003773 int idx = SVOp->getMaskElt(i);
3774 if (idx < 0)
3775 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003776 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003777 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003778 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003779 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003780 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003781 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3782 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003783}
3784
Evan Cheng779ccea2007-12-07 21:30:01 +00003785/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3786/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003787static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003788 unsigned NumElems = VT.getVectorNumElements();
3789 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003790 int idx = Mask[i];
3791 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003792 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003793 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003794 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003795 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003796 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003797 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003798}
3799
Evan Cheng533a0aa2006-04-19 20:35:22 +00003800/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3801/// match movhlps. The lower half elements should come from upper half of
3802/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003803/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003804static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3805 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003806 return false;
3807 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003808 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003809 return false;
3810 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003811 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003812 return false;
3813 return true;
3814}
3815
Evan Cheng5ced1d82006-04-06 23:23:56 +00003816/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003817/// is promoted to a vector. It also returns the LoadSDNode by reference if
3818/// required.
3819static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003820 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3821 return false;
3822 N = N->getOperand(0).getNode();
3823 if (!ISD::isNON_EXTLoad(N))
3824 return false;
3825 if (LD)
3826 *LD = cast<LoadSDNode>(N);
3827 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003828}
3829
Evan Cheng533a0aa2006-04-19 20:35:22 +00003830/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3831/// match movlp{s|d}. The lower half elements should come from lower half of
3832/// V1 (and in order), and the upper half elements should come from the upper
3833/// half of V2 (and in order). And since V1 will become the source of the
3834/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003835static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3836 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003837 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003838 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003839 // Is V2 is a vector load, don't do this transformation. We will try to use
3840 // load folding shufps op.
3841 if (ISD::isNON_EXTLoad(V2))
3842 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003843
Nate Begeman5a5ca152009-04-29 05:20:52 +00003844 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003845
Evan Cheng533a0aa2006-04-19 20:35:22 +00003846 if (NumElems != 2 && NumElems != 4)
3847 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003848 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003849 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003850 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003851 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003852 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003853 return false;
3854 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003855}
3856
Evan Cheng39623da2006-04-20 08:58:49 +00003857/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3858/// all the same.
3859static bool isSplatVector(SDNode *N) {
3860 if (N->getOpcode() != ISD::BUILD_VECTOR)
3861 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003862
Dan Gohman475871a2008-07-27 21:46:04 +00003863 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003864 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3865 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003866 return false;
3867 return true;
3868}
3869
Evan Cheng213d2cf2007-05-17 18:45:50 +00003870/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003871/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003872/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003873static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003874 SDValue V1 = N->getOperand(0);
3875 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003876 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3877 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003878 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003879 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003880 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003881 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3882 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003883 if (Opc != ISD::BUILD_VECTOR ||
3884 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003885 return false;
3886 } else if (Idx >= 0) {
3887 unsigned Opc = V1.getOpcode();
3888 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3889 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003890 if (Opc != ISD::BUILD_VECTOR ||
3891 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003892 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003893 }
3894 }
3895 return true;
3896}
3897
3898/// getZeroVector - Returns a vector of specified type with all zero elements.
3899///
Owen Andersone50ed302009-08-10 22:56:29 +00003900static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003901 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003902 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003903
Dale Johannesen0488fb62010-09-30 23:57:10 +00003904 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003905 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003906 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003907 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003908 if (HasSSE2) { // SSE2
3909 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3910 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3911 } else { // SSE1
3912 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3913 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3914 }
3915 } else if (VT.getSizeInBits() == 256) { // AVX
3916 // 256-bit logic and arithmetic instructions in AVX are
3917 // all floating-point, no support for integer ops. Default
3918 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003920 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3921 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003922 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003923 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003924}
3925
Chris Lattner8a594482007-11-25 00:24:49 +00003926/// getOnesVector - Returns a vector of specified type with all bits set.
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003927/// Always build ones vectors as <4 x i32>. For 256-bit types, use two
3928/// <4 x i32> inserted in a <8 x i32> appropriately. Then bitcast to their
3929/// original type, ensuring they get CSE'd.
Owen Andersone50ed302009-08-10 22:56:29 +00003930static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003931 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003932 assert((VT.is128BitVector() || VT.is256BitVector())
3933 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003934
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003936 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
3937 Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003938
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003939 if (VT.is256BitVector()) {
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003940 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
3941 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
3942 Vec = Insert128BitVector(InsV, Vec,
3943 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
3944 }
3945
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003946 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003947}
3948
Evan Cheng39623da2006-04-20 08:58:49 +00003949/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3950/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003951static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003952 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003953 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003954
Evan Cheng39623da2006-04-20 08:58:49 +00003955 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003956 SmallVector<int, 8> MaskVec;
3957 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003958
Nate Begeman5a5ca152009-04-29 05:20:52 +00003959 for (unsigned i = 0; i != NumElems; ++i) {
3960 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003961 MaskVec[i] = NumElems;
3962 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003963 }
Evan Cheng39623da2006-04-20 08:58:49 +00003964 }
Evan Cheng39623da2006-04-20 08:58:49 +00003965 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003966 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3967 SVOp->getOperand(1), &MaskVec[0]);
3968 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003969}
3970
Evan Cheng017dcc62006-04-21 01:05:10 +00003971/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3972/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003973static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003974 SDValue V2) {
3975 unsigned NumElems = VT.getVectorNumElements();
3976 SmallVector<int, 8> Mask;
3977 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003978 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003979 Mask.push_back(i);
3980 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003981}
3982
Nate Begeman9008ca62009-04-27 18:41:29 +00003983/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003984static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 SDValue V2) {
3986 unsigned NumElems = VT.getVectorNumElements();
3987 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003988 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003989 Mask.push_back(i);
3990 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003991 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003992 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003993}
3994
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00003995/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003996static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003997 SDValue V2) {
3998 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003999 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004001 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004002 Mask.push_back(i + Half);
4003 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004004 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004006}
4007
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004008// PromoteSplatv8v16 - All i16 and i8 vector types can't be used directly by
4009// a generic shuffle instruction because the target has no such instructions.
4010// Generate shuffles which repeat i16 and i8 several times until they can be
4011// represented by v4f32 and then be manipulated by target suported shuffles.
4012static SDValue PromoteSplatv8v16(SDValue V, SelectionDAG &DAG, int &EltNo) {
4013 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004014 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004015 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004016
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 while (NumElems > 4) {
4018 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004019 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004021 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 EltNo -= NumElems/2;
4023 }
4024 NumElems >>= 1;
4025 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004026 return V;
4027}
Eric Christopherfd179292009-08-27 18:07:15 +00004028
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004029/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4030static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4031 EVT VT = V.getValueType();
4032 DebugLoc dl = V.getDebugLoc();
4033 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4034 && "Vector size not supported");
4035
4036 bool Is128 = VT.getSizeInBits() == 128;
4037 EVT NVT = Is128 ? MVT::v4f32 : MVT::v8f32;
4038 V = DAG.getNode(ISD::BITCAST, dl, NVT, V);
4039
4040 if (Is128) {
4041 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
4042 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4043 } else {
4044 // The second half of indicies refer to the higher part, which is a
4045 // duplication of the lower one. This makes this shuffle a perfect match
4046 // for the VPERM instruction.
4047 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4048 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
4049 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4050 }
4051
4052 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4053}
4054
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00004055/// PromoteVectorToScalarSplat - Since there's no native support for
4056/// scalar_to_vector for 256-bit AVX, a 128-bit scalar_to_vector +
4057/// INSERT_SUBVECTOR is generated. Recognize this idiom and do the
4058/// shuffle before the insertion, this yields less instructions in the end.
4059static SDValue PromoteVectorToScalarSplat(ShuffleVectorSDNode *SV,
4060 SelectionDAG &DAG) {
4061 EVT SrcVT = SV->getValueType(0);
4062 SDValue V1 = SV->getOperand(0);
4063 DebugLoc dl = SV->getDebugLoc();
4064 int NumElems = SrcVT.getVectorNumElements();
4065
4066 assert(SrcVT.is256BitVector() && "unknown howto handle vector type");
4067
4068 SmallVector<int, 4> Mask;
4069 for (int i = 0; i < NumElems/2; ++i)
4070 Mask.push_back(SV->getMaskElt(i));
4071
4072 EVT SVT = EVT::getVectorVT(*DAG.getContext(), SrcVT.getVectorElementType(),
4073 NumElems/2);
4074 SDValue SV1 = DAG.getVectorShuffle(SVT, dl, V1.getOperand(1),
4075 DAG.getUNDEF(SVT), &Mask[0]);
4076 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), SV1,
4077 DAG.getConstant(0, MVT::i32), DAG, dl);
4078
4079 return Insert128BitVector(InsV, SV1,
4080 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4081}
4082
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004083/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32 and
4084/// v8i32, v16i16 or v32i8 to v8f32.
4085static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4086 EVT SrcVT = SV->getValueType(0);
4087 SDValue V1 = SV->getOperand(0);
4088 DebugLoc dl = SV->getDebugLoc();
4089
4090 int EltNo = SV->getSplatIndex();
4091 int NumElems = SrcVT.getVectorNumElements();
4092 unsigned Size = SrcVT.getSizeInBits();
4093
4094 // Extract the 128-bit part containing the splat element and update
4095 // the splat element index when it refers to the higher register.
4096 if (Size == 256) {
4097 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4098 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4099 if (Idx > 0)
4100 EltNo -= NumElems/2;
4101 }
4102
4103 // Make this 128-bit vector duplicate i8 and i16 elements
4104 if (NumElems > 4)
4105 V1 = PromoteSplatv8v16(V1, DAG, EltNo);
4106
4107 // Recreate the 256-bit vector and place the same 128-bit vector
4108 // into the low and high part. This is necessary because we want
4109 // to use VPERM to shuffle the v8f32 vector, and VPERM only shuffles
4110 // inside each separate v4f32 lane.
4111 if (Size == 256) {
4112 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4113 DAG.getConstant(0, MVT::i32), DAG, dl);
4114 V1 = Insert128BitVector(InsV, V1,
4115 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4116 }
4117
4118 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004119}
4120
Evan Chengba05f722006-04-21 23:03:30 +00004121/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004122/// vector of zero or undef vector. This produces a shuffle where the low
4123/// element of V2 is swizzled into the zero/undef vector, landing at element
4124/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004125static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00004126 bool isZero, bool HasSSE2,
4127 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004128 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004129 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00004130 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
4131 unsigned NumElems = VT.getVectorNumElements();
4132 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004133 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004134 // If this is the insertion idx, put the low elt of V2 here.
4135 MaskVec.push_back(i == Idx ? NumElems : i);
4136 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004137}
4138
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004139/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4140/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004141static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4142 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004143 if (Depth == 6)
4144 return SDValue(); // Limit search depth.
4145
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004146 SDValue V = SDValue(N, 0);
4147 EVT VT = V.getValueType();
4148 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004149
4150 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4151 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4152 Index = SV->getMaskElt(Index);
4153
4154 if (Index < 0)
4155 return DAG.getUNDEF(VT.getVectorElementType());
4156
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004157 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004158 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004159 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004160 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004161
4162 // Recurse into target specific vector shuffles to find scalars.
4163 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004164 int NumElems = VT.getVectorNumElements();
4165 SmallVector<unsigned, 16> ShuffleMask;
4166 SDValue ImmN;
4167
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004168 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004169 case X86ISD::SHUFPS:
4170 case X86ISD::SHUFPD:
4171 ImmN = N->getOperand(N->getNumOperands()-1);
4172 DecodeSHUFPSMask(NumElems,
4173 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4174 ShuffleMask);
4175 break;
4176 case X86ISD::PUNPCKHBW:
4177 case X86ISD::PUNPCKHWD:
4178 case X86ISD::PUNPCKHDQ:
4179 case X86ISD::PUNPCKHQDQ:
4180 DecodePUNPCKHMask(NumElems, ShuffleMask);
4181 break;
4182 case X86ISD::UNPCKHPS:
4183 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004184 case X86ISD::VUNPCKHPSY:
4185 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004186 DecodeUNPCKHPMask(NumElems, ShuffleMask);
4187 break;
4188 case X86ISD::PUNPCKLBW:
4189 case X86ISD::PUNPCKLWD:
4190 case X86ISD::PUNPCKLDQ:
4191 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004192 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004193 break;
4194 case X86ISD::UNPCKLPS:
4195 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004196 case X86ISD::VUNPCKLPSY:
4197 case X86ISD::VUNPCKLPDY:
4198 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004199 break;
4200 case X86ISD::MOVHLPS:
4201 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4202 break;
4203 case X86ISD::MOVLHPS:
4204 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4205 break;
4206 case X86ISD::PSHUFD:
4207 ImmN = N->getOperand(N->getNumOperands()-1);
4208 DecodePSHUFMask(NumElems,
4209 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4210 ShuffleMask);
4211 break;
4212 case X86ISD::PSHUFHW:
4213 ImmN = N->getOperand(N->getNumOperands()-1);
4214 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4215 ShuffleMask);
4216 break;
4217 case X86ISD::PSHUFLW:
4218 ImmN = N->getOperand(N->getNumOperands()-1);
4219 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4220 ShuffleMask);
4221 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004222 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004223 case X86ISD::MOVSD: {
4224 // The index 0 always comes from the first element of the second source,
4225 // this is why MOVSS and MOVSD are used in the first place. The other
4226 // elements come from the other positions of the first source vector.
4227 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004228 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4229 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004230 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004231 case X86ISD::VPERMILPS:
4232 case X86ISD::VPERMILPSY:
4233 // FIXME: Implement the other types
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004234 ImmN = N->getOperand(N->getNumOperands()-1);
4235 DecodeVPERMILMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4236 ShuffleMask);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004237 default:
4238 assert("not implemented for target shuffle node");
4239 return SDValue();
4240 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004241
4242 Index = ShuffleMask[Index];
4243 if (Index < 0)
4244 return DAG.getUNDEF(VT.getVectorElementType());
4245
4246 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4247 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4248 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004249 }
4250
4251 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004252 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004253 V = V.getOperand(0);
4254 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004255 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004256
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004257 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004258 return SDValue();
4259 }
4260
4261 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4262 return (Index == 0) ? V.getOperand(0)
4263 : DAG.getUNDEF(VT.getVectorElementType());
4264
4265 if (V.getOpcode() == ISD::BUILD_VECTOR)
4266 return V.getOperand(Index);
4267
4268 return SDValue();
4269}
4270
4271/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4272/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004273/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004274static
4275unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4276 bool ZerosFromLeft, SelectionDAG &DAG) {
4277 int i = 0;
4278
4279 while (i < NumElems) {
4280 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004281 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004282 if (!(Elt.getNode() &&
4283 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4284 break;
4285 ++i;
4286 }
4287
4288 return i;
4289}
4290
4291/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4292/// MaskE correspond consecutively to elements from one of the vector operands,
4293/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4294static
4295bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4296 int OpIdx, int NumElems, unsigned &OpNum) {
4297 bool SeenV1 = false;
4298 bool SeenV2 = false;
4299
4300 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4301 int Idx = SVOp->getMaskElt(i);
4302 // Ignore undef indicies
4303 if (Idx < 0)
4304 continue;
4305
4306 if (Idx < NumElems)
4307 SeenV1 = true;
4308 else
4309 SeenV2 = true;
4310
4311 // Only accept consecutive elements from the same vector
4312 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4313 return false;
4314 }
4315
4316 OpNum = SeenV1 ? 0 : 1;
4317 return true;
4318}
4319
4320/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4321/// logical left shift of a vector.
4322static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4323 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4324 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4325 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4326 false /* check zeros from right */, DAG);
4327 unsigned OpSrc;
4328
4329 if (!NumZeros)
4330 return false;
4331
4332 // Considering the elements in the mask that are not consecutive zeros,
4333 // check if they consecutively come from only one of the source vectors.
4334 //
4335 // V1 = {X, A, B, C} 0
4336 // \ \ \ /
4337 // vector_shuffle V1, V2 <1, 2, 3, X>
4338 //
4339 if (!isShuffleMaskConsecutive(SVOp,
4340 0, // Mask Start Index
4341 NumElems-NumZeros-1, // Mask End Index
4342 NumZeros, // Where to start looking in the src vector
4343 NumElems, // Number of elements in vector
4344 OpSrc)) // Which source operand ?
4345 return false;
4346
4347 isLeft = false;
4348 ShAmt = NumZeros;
4349 ShVal = SVOp->getOperand(OpSrc);
4350 return true;
4351}
4352
4353/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4354/// logical left shift of a vector.
4355static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4356 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4357 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4358 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4359 true /* check zeros from left */, DAG);
4360 unsigned OpSrc;
4361
4362 if (!NumZeros)
4363 return false;
4364
4365 // Considering the elements in the mask that are not consecutive zeros,
4366 // check if they consecutively come from only one of the source vectors.
4367 //
4368 // 0 { A, B, X, X } = V2
4369 // / \ / /
4370 // vector_shuffle V1, V2 <X, X, 4, 5>
4371 //
4372 if (!isShuffleMaskConsecutive(SVOp,
4373 NumZeros, // Mask Start Index
4374 NumElems-1, // Mask End Index
4375 0, // Where to start looking in the src vector
4376 NumElems, // Number of elements in vector
4377 OpSrc)) // Which source operand ?
4378 return false;
4379
4380 isLeft = true;
4381 ShAmt = NumZeros;
4382 ShVal = SVOp->getOperand(OpSrc);
4383 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004384}
4385
4386/// isVectorShift - Returns true if the shuffle can be implemented as a
4387/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004388static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004389 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004390 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4391 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4392 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004393
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004394 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004395}
4396
Evan Chengc78d3b42006-04-24 18:01:45 +00004397/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4398///
Dan Gohman475871a2008-07-27 21:46:04 +00004399static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004400 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004401 SelectionDAG &DAG,
4402 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004403 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004404 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004405
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004406 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004407 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004408 bool First = true;
4409 for (unsigned i = 0; i < 16; ++i) {
4410 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4411 if (ThisIsNonZero && First) {
4412 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004413 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004414 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004415 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004416 First = false;
4417 }
4418
4419 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004420 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004421 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4422 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004423 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004424 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004425 }
4426 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004427 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4428 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4429 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004430 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004431 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004432 } else
4433 ThisElt = LastElt;
4434
Gabor Greifba36cb52008-08-28 21:40:38 +00004435 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004437 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004438 }
4439 }
4440
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004441 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004442}
4443
Bill Wendlinga348c562007-03-22 18:42:45 +00004444/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004445///
Dan Gohman475871a2008-07-27 21:46:04 +00004446static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004447 unsigned NumNonZero, unsigned NumZero,
4448 SelectionDAG &DAG,
4449 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004450 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004451 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004452
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004453 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004454 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004455 bool First = true;
4456 for (unsigned i = 0; i < 8; ++i) {
4457 bool isNonZero = (NonZeros & (1 << i)) != 0;
4458 if (isNonZero) {
4459 if (First) {
4460 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004461 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004462 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004463 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004464 First = false;
4465 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004466 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004467 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004468 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004469 }
4470 }
4471
4472 return V;
4473}
4474
Evan Chengf26ffe92008-05-29 08:22:04 +00004475/// getVShift - Return a vector logical shift node.
4476///
Owen Andersone50ed302009-08-10 22:56:29 +00004477static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004478 unsigned NumBits, SelectionDAG &DAG,
4479 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004480 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004481 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004482 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4483 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004484 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004485 DAG.getConstant(NumBits,
4486 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004487}
4488
Dan Gohman475871a2008-07-27 21:46:04 +00004489SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004490X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004491 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004492
Evan Chengc3630942009-12-09 21:00:30 +00004493 // Check if the scalar load can be widened into a vector load. And if
4494 // the address is "base + cst" see if the cst can be "absorbed" into
4495 // the shuffle mask.
4496 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4497 SDValue Ptr = LD->getBasePtr();
4498 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4499 return SDValue();
4500 EVT PVT = LD->getValueType(0);
4501 if (PVT != MVT::i32 && PVT != MVT::f32)
4502 return SDValue();
4503
4504 int FI = -1;
4505 int64_t Offset = 0;
4506 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4507 FI = FINode->getIndex();
4508 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004509 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004510 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4511 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4512 Offset = Ptr.getConstantOperandVal(1);
4513 Ptr = Ptr.getOperand(0);
4514 } else {
4515 return SDValue();
4516 }
4517
4518 SDValue Chain = LD->getChain();
4519 // Make sure the stack object alignment is at least 16.
4520 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4521 if (DAG.InferPtrAlignment(Ptr) < 16) {
4522 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004523 // Can't change the alignment. FIXME: It's possible to compute
4524 // the exact stack offset and reference FI + adjust offset instead.
4525 // If someone *really* cares about this. That's the way to implement it.
4526 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004527 } else {
4528 MFI->setObjectAlignment(FI, 16);
4529 }
4530 }
4531
4532 // (Offset % 16) must be multiple of 4. Then address is then
4533 // Ptr + (Offset & ~15).
4534 if (Offset < 0)
4535 return SDValue();
4536 if ((Offset % 16) & 3)
4537 return SDValue();
4538 int64_t StartOffset = Offset & ~15;
4539 if (StartOffset)
4540 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4541 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4542
4543 int EltNo = (Offset - StartOffset) >> 2;
4544 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4545 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004546 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4547 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004548 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004549 // Canonicalize it to a v4i32 shuffle.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004550 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
4551 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Chengc3630942009-12-09 21:00:30 +00004552 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004553 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004554 }
4555
4556 return SDValue();
4557}
4558
Michael J. Spencerec38de22010-10-10 22:04:20 +00004559/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4560/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004561/// load which has the same value as a build_vector whose operands are 'elts'.
4562///
4563/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004564///
Nate Begeman1449f292010-03-24 22:19:06 +00004565/// FIXME: we'd also like to handle the case where the last elements are zero
4566/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4567/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004568static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004569 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004570 EVT EltVT = VT.getVectorElementType();
4571 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004572
Nate Begemanfdea31a2010-03-24 20:49:50 +00004573 LoadSDNode *LDBase = NULL;
4574 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004575
Nate Begeman1449f292010-03-24 22:19:06 +00004576 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004577 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004578 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004579 for (unsigned i = 0; i < NumElems; ++i) {
4580 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004581
Nate Begemanfdea31a2010-03-24 20:49:50 +00004582 if (!Elt.getNode() ||
4583 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4584 return SDValue();
4585 if (!LDBase) {
4586 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4587 return SDValue();
4588 LDBase = cast<LoadSDNode>(Elt.getNode());
4589 LastLoadedElt = i;
4590 continue;
4591 }
4592 if (Elt.getOpcode() == ISD::UNDEF)
4593 continue;
4594
4595 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4596 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4597 return SDValue();
4598 LastLoadedElt = i;
4599 }
Nate Begeman1449f292010-03-24 22:19:06 +00004600
4601 // If we have found an entire vector of loads and undefs, then return a large
4602 // load of the entire vector width starting at the base pointer. If we found
4603 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004604 if (LastLoadedElt == NumElems - 1) {
4605 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004606 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004607 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004608 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004609 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004610 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004611 LDBase->isVolatile(), LDBase->isNonTemporal(),
4612 LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004613 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4614 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004615 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4616 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004617 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4618 Ops, 2, MVT::i32,
4619 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004620 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004621 }
4622 return SDValue();
4623}
4624
Evan Chengc3630942009-12-09 21:00:30 +00004625SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004626X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004627 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004628
David Greenef125a292011-02-08 19:04:41 +00004629 EVT VT = Op.getValueType();
4630 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004631 unsigned NumElems = Op.getNumOperands();
4632
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004633 // All zero's:
4634 // - pxor (SSE2), xorps (SSE1), vpxor (128 AVX), xorp[s|d] (256 AVX)
4635 // All one's:
4636 // - pcmpeqd (SSE2 and 128 AVX), fallback to constant pools (256 AVX)
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004637 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004638 ISD::isBuildVectorAllOnes(Op.getNode())) {
4639 // Canonicalize this to <4 x i32> or <8 x 32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004640 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4641 // eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004642 if (Op.getValueType() == MVT::v4i32 ||
4643 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004644 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004645
Gabor Greifba36cb52008-08-28 21:40:38 +00004646 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004647 return getOnesVector(Op.getValueType(), DAG, dl);
4648 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004649 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004650
Owen Andersone50ed302009-08-10 22:56:29 +00004651 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004652
Evan Cheng0db9fe62006-04-25 20:13:52 +00004653 unsigned NumZero = 0;
4654 unsigned NumNonZero = 0;
4655 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004656 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004657 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004658 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004659 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004660 if (Elt.getOpcode() == ISD::UNDEF)
4661 continue;
4662 Values.insert(Elt);
4663 if (Elt.getOpcode() != ISD::Constant &&
4664 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004665 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004666 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004667 NumZero++;
4668 else {
4669 NonZeros |= (1 << i);
4670 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004671 }
4672 }
4673
Chris Lattner97a2a562010-08-26 05:24:29 +00004674 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4675 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004676 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004677
Chris Lattner67f453a2008-03-09 05:42:06 +00004678 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004679 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004680 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004681 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004682
Chris Lattner62098042008-03-09 01:05:04 +00004683 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4684 // the value are obviously zero, truncate the value to i32 and do the
4685 // insertion that way. Only do this if the value is non-constant or if the
4686 // value is a constant being inserted into element 0. It is cheaper to do
4687 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004689 (!IsAllConstants || Idx == 0)) {
4690 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004691 // Handle SSE only.
4692 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4693 EVT VecVT = MVT::v4i32;
4694 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004695
Chris Lattner62098042008-03-09 01:05:04 +00004696 // Truncate the value (which may itself be a constant) to i32, and
4697 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004698 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004699 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004700 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4701 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004702
Chris Lattner62098042008-03-09 01:05:04 +00004703 // Now we have our 32-bit value zero extended in the low element of
4704 // a vector. If Idx != 0, swizzle it into place.
4705 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004706 SmallVector<int, 4> Mask;
4707 Mask.push_back(Idx);
4708 for (unsigned i = 1; i != VecElts; ++i)
4709 Mask.push_back(i);
4710 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004711 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004712 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004713 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004714 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004715 }
4716 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004717
Chris Lattner19f79692008-03-08 22:59:52 +00004718 // If we have a constant or non-constant insertion into the low element of
4719 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4720 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004721 // depending on what the source datatype is.
4722 if (Idx == 0) {
4723 if (NumZero == 0) {
4724 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4726 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004727 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4728 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4729 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4730 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004731 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4732 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004733 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4734 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004735 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4736 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4737 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004738 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004739 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004740 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004741
4742 // Is it a vector logical left shift?
4743 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004744 X86::isZeroNode(Op.getOperand(0)) &&
4745 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004746 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004747 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004748 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004749 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004750 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004751 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004752
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004753 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004754 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004755
Chris Lattner19f79692008-03-08 22:59:52 +00004756 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4757 // is a non-constant being inserted into an element other than the low one,
4758 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4759 // movd/movss) to move this into the low element, then shuffle it into
4760 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004761 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004762 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004763
Evan Cheng0db9fe62006-04-25 20:13:52 +00004764 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004765 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4766 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004767 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004768 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004769 MaskVec.push_back(i == Idx ? 0 : 1);
4770 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004771 }
4772 }
4773
Chris Lattner67f453a2008-03-09 05:42:06 +00004774 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004775 if (Values.size() == 1) {
4776 if (EVTBits == 32) {
4777 // Instead of a shuffle like this:
4778 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4779 // Check if it's possible to issue this instead.
4780 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4781 unsigned Idx = CountTrailingZeros_32(NonZeros);
4782 SDValue Item = Op.getOperand(Idx);
4783 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4784 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4785 }
Dan Gohman475871a2008-07-27 21:46:04 +00004786 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004787 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004788
Dan Gohmana3941172007-07-24 22:55:08 +00004789 // A vector full of immediates; various special cases are already
4790 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004791 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004792 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004793
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004794 // For AVX-length vectors, build the individual 128-bit pieces and use
4795 // shuffles to put them in place.
4796 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
4797 SmallVector<SDValue, 32> V;
4798 for (unsigned i = 0; i < NumElems; ++i)
4799 V.push_back(Op.getOperand(i));
4800
4801 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
4802
4803 // Build both the lower and upper subvector.
4804 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
4805 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
4806 NumElems/2);
4807
4808 // Recreate the wider vector with the lower and upper part.
4809 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Upper,
4810 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4811 return Insert128BitVector(Vec, Lower, DAG.getConstant(0, MVT::i32),
4812 DAG, dl);
4813 }
4814
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004815 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004816 if (EVTBits == 64) {
4817 if (NumNonZero == 1) {
4818 // One half is zero or undef.
4819 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004820 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004821 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004822 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4823 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004824 }
Dan Gohman475871a2008-07-27 21:46:04 +00004825 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004826 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004827
4828 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004829 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004830 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004831 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004832 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004833 }
4834
Bill Wendling826f36f2007-03-28 00:57:11 +00004835 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004836 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004837 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004838 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004839 }
4840
4841 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004842 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004843 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004844 if (NumElems == 4 && NumZero > 0) {
4845 for (unsigned i = 0; i < 4; ++i) {
4846 bool isZero = !(NonZeros & (1 << i));
4847 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004848 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004849 else
Dale Johannesenace16102009-02-03 19:33:06 +00004850 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004851 }
4852
4853 for (unsigned i = 0; i < 2; ++i) {
4854 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4855 default: break;
4856 case 0:
4857 V[i] = V[i*2]; // Must be a zero vector.
4858 break;
4859 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004860 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004861 break;
4862 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004863 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004864 break;
4865 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004866 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004867 break;
4868 }
4869 }
4870
Nate Begeman9008ca62009-04-27 18:41:29 +00004871 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004872 bool Reverse = (NonZeros & 0x3) == 2;
4873 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004874 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004875 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4876 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004877 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4878 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004879 }
4880
Nate Begemanfdea31a2010-03-24 20:49:50 +00004881 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4882 // Check for a build vector of consecutive loads.
4883 for (unsigned i = 0; i < NumElems; ++i)
4884 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004885
Nate Begemanfdea31a2010-03-24 20:49:50 +00004886 // Check for elements which are consecutive loads.
4887 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4888 if (LD.getNode())
4889 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004890
4891 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004892 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004893 SDValue Result;
4894 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4895 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4896 else
4897 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004898
Chris Lattner24faf612010-08-28 17:59:08 +00004899 for (unsigned i = 1; i < NumElems; ++i) {
4900 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4901 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004902 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004903 }
4904 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004905 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004906
Chris Lattner6e80e442010-08-28 17:15:43 +00004907 // Otherwise, expand into a number of unpckl*, start by extending each of
4908 // our (non-undef) elements to the full vector width with the element in the
4909 // bottom slot of the vector (which generates no code for SSE).
4910 for (unsigned i = 0; i < NumElems; ++i) {
4911 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4912 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4913 else
4914 V[i] = DAG.getUNDEF(VT);
4915 }
4916
4917 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004918 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4919 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4920 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004921 unsigned EltStride = NumElems >> 1;
4922 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004923 for (unsigned i = 0; i < EltStride; ++i) {
4924 // If V[i+EltStride] is undef and this is the first round of mixing,
4925 // then it is safe to just drop this shuffle: V[i] is already in the
4926 // right place, the one element (since it's the first round) being
4927 // inserted as undef can be dropped. This isn't safe for successive
4928 // rounds because they will permute elements within both vectors.
4929 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4930 EltStride == NumElems/2)
4931 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004932
Chris Lattner6e80e442010-08-28 17:15:43 +00004933 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004934 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004935 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004936 }
4937 return V[0];
4938 }
Dan Gohman475871a2008-07-27 21:46:04 +00004939 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004940}
4941
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004942SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004943X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004944 // We support concatenate two MMX registers and place them in a MMX
4945 // register. This is better than doing a stack convert.
4946 DebugLoc dl = Op.getDebugLoc();
4947 EVT ResVT = Op.getValueType();
4948 assert(Op.getNumOperands() == 2);
4949 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4950 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4951 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004952 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004953 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4954 InVec = Op.getOperand(1);
4955 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4956 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004957 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004958 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4959 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4960 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004961 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004962 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4963 Mask[0] = 0; Mask[1] = 2;
4964 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4965 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004966 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004967}
4968
Nate Begemanb9a47b82009-02-23 08:49:38 +00004969// v8i16 shuffles - Prefer shuffles in the following order:
4970// 1. [all] pshuflw, pshufhw, optional move
4971// 2. [ssse3] 1 x pshufb
4972// 3. [ssse3] 2 x pshufb + 1 x por
4973// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004974SDValue
4975X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4976 SelectionDAG &DAG) const {
4977 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004978 SDValue V1 = SVOp->getOperand(0);
4979 SDValue V2 = SVOp->getOperand(1);
4980 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004981 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004982
Nate Begemanb9a47b82009-02-23 08:49:38 +00004983 // Determine if more than 1 of the words in each of the low and high quadwords
4984 // of the result come from the same quadword of one of the two inputs. Undef
4985 // mask values count as coming from any quadword, for better codegen.
4986 SmallVector<unsigned, 4> LoQuad(4);
4987 SmallVector<unsigned, 4> HiQuad(4);
4988 BitVector InputQuads(4);
4989 for (unsigned i = 0; i < 8; ++i) {
4990 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004991 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004992 MaskVals.push_back(EltIdx);
4993 if (EltIdx < 0) {
4994 ++Quad[0];
4995 ++Quad[1];
4996 ++Quad[2];
4997 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004998 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004999 }
5000 ++Quad[EltIdx / 4];
5001 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005002 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005003
Nate Begemanb9a47b82009-02-23 08:49:38 +00005004 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005005 unsigned MaxQuad = 1;
5006 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005007 if (LoQuad[i] > MaxQuad) {
5008 BestLoQuad = i;
5009 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005010 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005011 }
5012
Nate Begemanb9a47b82009-02-23 08:49:38 +00005013 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005014 MaxQuad = 1;
5015 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005016 if (HiQuad[i] > MaxQuad) {
5017 BestHiQuad = i;
5018 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005019 }
5020 }
5021
Nate Begemanb9a47b82009-02-23 08:49:38 +00005022 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005023 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005024 // single pshufb instruction is necessary. If There are more than 2 input
5025 // quads, disable the next transformation since it does not help SSSE3.
5026 bool V1Used = InputQuads[0] || InputQuads[1];
5027 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005028 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005029 if (InputQuads.count() == 2 && V1Used && V2Used) {
5030 BestLoQuad = InputQuads.find_first();
5031 BestHiQuad = InputQuads.find_next(BestLoQuad);
5032 }
5033 if (InputQuads.count() > 2) {
5034 BestLoQuad = -1;
5035 BestHiQuad = -1;
5036 }
5037 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005038
Nate Begemanb9a47b82009-02-23 08:49:38 +00005039 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5040 // the shuffle mask. If a quad is scored as -1, that means that it contains
5041 // words from all 4 input quadwords.
5042 SDValue NewV;
5043 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005044 SmallVector<int, 8> MaskV;
5045 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5046 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005047 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005048 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5049 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5050 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005051
Nate Begemanb9a47b82009-02-23 08:49:38 +00005052 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5053 // source words for the shuffle, to aid later transformations.
5054 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005055 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005056 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005057 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005058 if (idx != (int)i)
5059 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005060 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005061 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005062 AllWordsInNewV = false;
5063 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005064 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005065
Nate Begemanb9a47b82009-02-23 08:49:38 +00005066 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5067 if (AllWordsInNewV) {
5068 for (int i = 0; i != 8; ++i) {
5069 int idx = MaskVals[i];
5070 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005071 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005072 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005073 if ((idx != i) && idx < 4)
5074 pshufhw = false;
5075 if ((idx != i) && idx > 3)
5076 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005077 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005078 V1 = NewV;
5079 V2Used = false;
5080 BestLoQuad = 0;
5081 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005082 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005083
Nate Begemanb9a47b82009-02-23 08:49:38 +00005084 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5085 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005086 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005087 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5088 unsigned TargetMask = 0;
5089 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005091 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5092 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5093 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005094 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005095 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005096 }
Eric Christopherfd179292009-08-27 18:07:15 +00005097
Nate Begemanb9a47b82009-02-23 08:49:38 +00005098 // If we have SSSE3, and all words of the result are from 1 input vector,
5099 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5100 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005101 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005102 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005103
Nate Begemanb9a47b82009-02-23 08:49:38 +00005104 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005105 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005106 // mask, and elements that come from V1 in the V2 mask, so that the two
5107 // results can be OR'd together.
5108 bool TwoInputs = V1Used && V2Used;
5109 for (unsigned i = 0; i != 8; ++i) {
5110 int EltIdx = MaskVals[i] * 2;
5111 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005112 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5113 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005114 continue;
5115 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005116 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5117 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005118 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005119 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005120 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005121 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005123 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005124 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005125
Nate Begemanb9a47b82009-02-23 08:49:38 +00005126 // Calculate the shuffle mask for the second input, shuffle it, and
5127 // OR it with the first shuffled input.
5128 pshufbMask.clear();
5129 for (unsigned i = 0; i != 8; ++i) {
5130 int EltIdx = MaskVals[i] * 2;
5131 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005132 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5133 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005134 continue;
5135 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5137 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005138 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005139 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005140 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005141 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005142 MVT::v16i8, &pshufbMask[0], 16));
5143 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005144 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005145 }
5146
5147 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5148 // and update MaskVals with new element order.
5149 BitVector InOrder(8);
5150 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005151 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005152 for (int i = 0; i != 4; ++i) {
5153 int idx = MaskVals[i];
5154 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005155 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005156 InOrder.set(i);
5157 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005158 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005159 InOrder.set(i);
5160 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005161 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005162 }
5163 }
5164 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005165 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005166 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005167 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005168
5169 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5170 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5171 NewV.getOperand(0),
5172 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5173 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005174 }
Eric Christopherfd179292009-08-27 18:07:15 +00005175
Nate Begemanb9a47b82009-02-23 08:49:38 +00005176 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5177 // and update MaskVals with the new element order.
5178 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005179 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005180 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005181 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005182 for (unsigned i = 4; i != 8; ++i) {
5183 int idx = MaskVals[i];
5184 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005185 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005186 InOrder.set(i);
5187 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005188 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005189 InOrder.set(i);
5190 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005191 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005192 }
5193 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005194 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005195 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005196
5197 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5198 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5199 NewV.getOperand(0),
5200 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5201 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005202 }
Eric Christopherfd179292009-08-27 18:07:15 +00005203
Nate Begemanb9a47b82009-02-23 08:49:38 +00005204 // In case BestHi & BestLo were both -1, which means each quadword has a word
5205 // from each of the four input quadwords, calculate the InOrder bitvector now
5206 // before falling through to the insert/extract cleanup.
5207 if (BestLoQuad == -1 && BestHiQuad == -1) {
5208 NewV = V1;
5209 for (int i = 0; i != 8; ++i)
5210 if (MaskVals[i] < 0 || MaskVals[i] == i)
5211 InOrder.set(i);
5212 }
Eric Christopherfd179292009-08-27 18:07:15 +00005213
Nate Begemanb9a47b82009-02-23 08:49:38 +00005214 // The other elements are put in the right place using pextrw and pinsrw.
5215 for (unsigned i = 0; i != 8; ++i) {
5216 if (InOrder[i])
5217 continue;
5218 int EltIdx = MaskVals[i];
5219 if (EltIdx < 0)
5220 continue;
5221 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005222 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005223 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005224 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005225 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005227 DAG.getIntPtrConstant(i));
5228 }
5229 return NewV;
5230}
5231
5232// v16i8 shuffles - Prefer shuffles in the following order:
5233// 1. [ssse3] 1 x pshufb
5234// 2. [ssse3] 2 x pshufb + 1 x por
5235// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5236static
Nate Begeman9008ca62009-04-27 18:41:29 +00005237SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005238 SelectionDAG &DAG,
5239 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005240 SDValue V1 = SVOp->getOperand(0);
5241 SDValue V2 = SVOp->getOperand(1);
5242 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005243 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005244 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005245
Nate Begemanb9a47b82009-02-23 08:49:38 +00005246 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005247 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005248 // present, fall back to case 3.
5249 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5250 bool V1Only = true;
5251 bool V2Only = true;
5252 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005253 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005254 if (EltIdx < 0)
5255 continue;
5256 if (EltIdx < 16)
5257 V2Only = false;
5258 else
5259 V1Only = false;
5260 }
Eric Christopherfd179292009-08-27 18:07:15 +00005261
Nate Begemanb9a47b82009-02-23 08:49:38 +00005262 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
5263 if (TLI.getSubtarget()->hasSSSE3()) {
5264 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005265
Nate Begemanb9a47b82009-02-23 08:49:38 +00005266 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005267 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005268 //
5269 // Otherwise, we have elements from both input vectors, and must zero out
5270 // elements that come from V2 in the first mask, and V1 in the second mask
5271 // so that we can OR them together.
5272 bool TwoInputs = !(V1Only || V2Only);
5273 for (unsigned i = 0; i != 16; ++i) {
5274 int EltIdx = MaskVals[i];
5275 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005276 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005277 continue;
5278 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005280 }
5281 // If all the elements are from V2, assign it to V1 and return after
5282 // building the first pshufb.
5283 if (V2Only)
5284 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005285 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005286 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005287 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005288 if (!TwoInputs)
5289 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005290
Nate Begemanb9a47b82009-02-23 08:49:38 +00005291 // Calculate the shuffle mask for the second input, shuffle it, and
5292 // OR it with the first shuffled input.
5293 pshufbMask.clear();
5294 for (unsigned i = 0; i != 16; ++i) {
5295 int EltIdx = MaskVals[i];
5296 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005297 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005298 continue;
5299 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005300 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005301 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005302 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005303 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 MVT::v16i8, &pshufbMask[0], 16));
5305 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005306 }
Eric Christopherfd179292009-08-27 18:07:15 +00005307
Nate Begemanb9a47b82009-02-23 08:49:38 +00005308 // No SSSE3 - Calculate in place words and then fix all out of place words
5309 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5310 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005311 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5312 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005313 SDValue NewV = V2Only ? V2 : V1;
5314 for (int i = 0; i != 8; ++i) {
5315 int Elt0 = MaskVals[i*2];
5316 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005317
Nate Begemanb9a47b82009-02-23 08:49:38 +00005318 // This word of the result is all undef, skip it.
5319 if (Elt0 < 0 && Elt1 < 0)
5320 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005321
Nate Begemanb9a47b82009-02-23 08:49:38 +00005322 // This word of the result is already in the correct place, skip it.
5323 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5324 continue;
5325 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5326 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005327
Nate Begemanb9a47b82009-02-23 08:49:38 +00005328 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5329 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5330 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005331
5332 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5333 // using a single extract together, load it and store it.
5334 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005335 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005336 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005337 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005338 DAG.getIntPtrConstant(i));
5339 continue;
5340 }
5341
Nate Begemanb9a47b82009-02-23 08:49:38 +00005342 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005343 // source byte is not also odd, shift the extracted word left 8 bits
5344 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005345 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005346 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005347 DAG.getIntPtrConstant(Elt1 / 2));
5348 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005349 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005350 DAG.getConstant(8,
5351 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005352 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005353 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5354 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005355 }
5356 // If Elt0 is defined, extract it from the appropriate source. If the
5357 // source byte is not also even, shift the extracted word right 8 bits. If
5358 // Elt1 was also defined, OR the extracted values together before
5359 // inserting them in the result.
5360 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005361 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005362 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5363 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005364 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005365 DAG.getConstant(8,
5366 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005367 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005368 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5369 DAG.getConstant(0x00FF, MVT::i16));
5370 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005371 : InsElt0;
5372 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005373 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005374 DAG.getIntPtrConstant(i));
5375 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005376 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005377}
5378
Evan Cheng7a831ce2007-12-15 03:00:47 +00005379/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005380/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005381/// done when every pair / quad of shuffle mask elements point to elements in
5382/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005383/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005384static
Nate Begeman9008ca62009-04-27 18:41:29 +00005385SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005386 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005387 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005388 SDValue V1 = SVOp->getOperand(0);
5389 SDValue V2 = SVOp->getOperand(1);
5390 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005391 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005392 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005393 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005394 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005395 case MVT::v4f32: NewVT = MVT::v2f64; break;
5396 case MVT::v4i32: NewVT = MVT::v2i64; break;
5397 case MVT::v8i16: NewVT = MVT::v4i32; break;
5398 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005399 }
5400
Nate Begeman9008ca62009-04-27 18:41:29 +00005401 int Scale = NumElems / NewWidth;
5402 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005403 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005404 int StartIdx = -1;
5405 for (int j = 0; j < Scale; ++j) {
5406 int EltIdx = SVOp->getMaskElt(i+j);
5407 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005408 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005409 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005410 StartIdx = EltIdx - (EltIdx % Scale);
5411 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005412 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005413 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005414 if (StartIdx == -1)
5415 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005416 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005417 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005418 }
5419
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005420 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5421 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005422 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005423}
5424
Evan Chengd880b972008-05-09 21:53:03 +00005425/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005426///
Owen Andersone50ed302009-08-10 22:56:29 +00005427static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005428 SDValue SrcOp, SelectionDAG &DAG,
5429 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005431 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005432 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005433 LD = dyn_cast<LoadSDNode>(SrcOp);
5434 if (!LD) {
5435 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5436 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005437 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005438 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005439 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005440 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005441 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005442 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005444 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005445 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5446 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5447 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005448 SrcOp.getOperand(0)
5449 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005450 }
5451 }
5452 }
5453
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005454 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005455 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005456 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005457 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005458}
5459
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005460/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5461/// which could not be matched by any known target speficic shuffle
5462static SDValue
5463LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
5464 return SDValue();
5465}
5466
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005467/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5468/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005469static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005470LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005471 SDValue V1 = SVOp->getOperand(0);
5472 SDValue V2 = SVOp->getOperand(1);
5473 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005474 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005475
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005476 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5477
Evan Chengace3c172008-07-22 21:13:36 +00005478 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00005479 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005480 SmallVector<int, 8> Mask1(4U, -1);
5481 SmallVector<int, 8> PermMask;
5482 SVOp->getMask(PermMask);
5483
Evan Chengace3c172008-07-22 21:13:36 +00005484 unsigned NumHi = 0;
5485 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005486 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005487 int Idx = PermMask[i];
5488 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005489 Locs[i] = std::make_pair(-1, -1);
5490 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005491 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5492 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005493 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005494 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005495 NumLo++;
5496 } else {
5497 Locs[i] = std::make_pair(1, NumHi);
5498 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005499 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005500 NumHi++;
5501 }
5502 }
5503 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005504
Evan Chengace3c172008-07-22 21:13:36 +00005505 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005506 // If no more than two elements come from either vector. This can be
5507 // implemented with two shuffles. First shuffle gather the elements.
5508 // The second shuffle, which takes the first shuffle as both of its
5509 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005510 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005511
Nate Begeman9008ca62009-04-27 18:41:29 +00005512 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005513
Evan Chengace3c172008-07-22 21:13:36 +00005514 for (unsigned i = 0; i != 4; ++i) {
5515 if (Locs[i].first == -1)
5516 continue;
5517 else {
5518 unsigned Idx = (i < 2) ? 0 : 4;
5519 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005520 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005521 }
5522 }
5523
Nate Begeman9008ca62009-04-27 18:41:29 +00005524 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005525 } else if (NumLo == 3 || NumHi == 3) {
5526 // Otherwise, we must have three elements from one vector, call it X, and
5527 // one element from the other, call it Y. First, use a shufps to build an
5528 // intermediate vector with the one element from Y and the element from X
5529 // that will be in the same half in the final destination (the indexes don't
5530 // matter). Then, use a shufps to build the final vector, taking the half
5531 // containing the element from Y from the intermediate, and the other half
5532 // from X.
5533 if (NumHi == 3) {
5534 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005535 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005536 std::swap(V1, V2);
5537 }
5538
5539 // Find the element from V2.
5540 unsigned HiIndex;
5541 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005542 int Val = PermMask[HiIndex];
5543 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005544 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005545 if (Val >= 4)
5546 break;
5547 }
5548
Nate Begeman9008ca62009-04-27 18:41:29 +00005549 Mask1[0] = PermMask[HiIndex];
5550 Mask1[1] = -1;
5551 Mask1[2] = PermMask[HiIndex^1];
5552 Mask1[3] = -1;
5553 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005554
5555 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005556 Mask1[0] = PermMask[0];
5557 Mask1[1] = PermMask[1];
5558 Mask1[2] = HiIndex & 1 ? 6 : 4;
5559 Mask1[3] = HiIndex & 1 ? 4 : 6;
5560 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005561 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005562 Mask1[0] = HiIndex & 1 ? 2 : 0;
5563 Mask1[1] = HiIndex & 1 ? 0 : 2;
5564 Mask1[2] = PermMask[2];
5565 Mask1[3] = PermMask[3];
5566 if (Mask1[2] >= 0)
5567 Mask1[2] += 4;
5568 if (Mask1[3] >= 0)
5569 Mask1[3] += 4;
5570 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005571 }
Evan Chengace3c172008-07-22 21:13:36 +00005572 }
5573
5574 // Break it into (shuffle shuffle_hi, shuffle_lo).
5575 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00005576 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005577 SmallVector<int,8> LoMask(4U, -1);
5578 SmallVector<int,8> HiMask(4U, -1);
5579
5580 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005581 unsigned MaskIdx = 0;
5582 unsigned LoIdx = 0;
5583 unsigned HiIdx = 2;
5584 for (unsigned i = 0; i != 4; ++i) {
5585 if (i == 2) {
5586 MaskPtr = &HiMask;
5587 MaskIdx = 1;
5588 LoIdx = 0;
5589 HiIdx = 2;
5590 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005591 int Idx = PermMask[i];
5592 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005593 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005594 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005595 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005596 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005597 LoIdx++;
5598 } else {
5599 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005600 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005601 HiIdx++;
5602 }
5603 }
5604
Nate Begeman9008ca62009-04-27 18:41:29 +00005605 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5606 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5607 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005608 for (unsigned i = 0; i != 4; ++i) {
5609 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005610 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005611 } else {
5612 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005613 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005614 }
5615 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005616 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005617}
5618
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005619static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005620 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005621 V = V.getOperand(0);
5622 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5623 V = V.getOperand(0);
5624 if (MayFoldLoad(V))
5625 return true;
5626 return false;
5627}
5628
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005629// FIXME: the version above should always be used. Since there's
5630// a bug where several vector shuffles can't be folded because the
5631// DAG is not updated during lowering and a node claims to have two
5632// uses while it only has one, use this version, and let isel match
5633// another instruction if the load really happens to have more than
5634// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005635// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005636static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005637 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005638 V = V.getOperand(0);
5639 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5640 V = V.getOperand(0);
5641 if (ISD::isNormalLoad(V.getNode()))
5642 return true;
5643 return false;
5644}
5645
5646/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5647/// a vector extract, and if both can be later optimized into a single load.
5648/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5649/// here because otherwise a target specific shuffle node is going to be
5650/// emitted for this shuffle, and the optimization not done.
5651/// FIXME: This is probably not the best approach, but fix the problem
5652/// until the right path is decided.
5653static
5654bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5655 const TargetLowering &TLI) {
5656 EVT VT = V.getValueType();
5657 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5658
5659 // Be sure that the vector shuffle is present in a pattern like this:
5660 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5661 if (!V.hasOneUse())
5662 return false;
5663
5664 SDNode *N = *V.getNode()->use_begin();
5665 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5666 return false;
5667
5668 SDValue EltNo = N->getOperand(1);
5669 if (!isa<ConstantSDNode>(EltNo))
5670 return false;
5671
5672 // If the bit convert changed the number of elements, it is unsafe
5673 // to examine the mask.
5674 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005675 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005676 EVT SrcVT = V.getOperand(0).getValueType();
5677 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5678 return false;
5679 V = V.getOperand(0);
5680 HasShuffleIntoBitcast = true;
5681 }
5682
5683 // Select the input vector, guarding against out of range extract vector.
5684 unsigned NumElems = VT.getVectorNumElements();
5685 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5686 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5687 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5688
5689 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005690 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005691 V = V.getOperand(0);
5692
5693 if (ISD::isNormalLoad(V.getNode())) {
5694 // Is the original load suitable?
5695 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5696
5697 // FIXME: avoid the multi-use bug that is preventing lots of
5698 // of foldings to be detected, this is still wrong of course, but
5699 // give the temporary desired behavior, and if it happens that
5700 // the load has real more uses, during isel it will not fold, and
5701 // will generate poor code.
5702 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5703 return false;
5704
5705 if (!HasShuffleIntoBitcast)
5706 return true;
5707
5708 // If there's a bitcast before the shuffle, check if the load type and
5709 // alignment is valid.
5710 unsigned Align = LN0->getAlignment();
5711 unsigned NewAlign =
5712 TLI.getTargetData()->getABITypeAlignment(
5713 VT.getTypeForEVT(*DAG.getContext()));
5714
5715 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5716 return false;
5717 }
5718
5719 return true;
5720}
5721
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005722static
Evan Cheng835580f2010-10-07 20:50:20 +00005723SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5724 EVT VT = Op.getValueType();
5725
5726 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005727 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5728 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005729 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5730 V1, DAG));
5731}
5732
5733static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005734SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5735 bool HasSSE2) {
5736 SDValue V1 = Op.getOperand(0);
5737 SDValue V2 = Op.getOperand(1);
5738 EVT VT = Op.getValueType();
5739
5740 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5741
5742 if (HasSSE2 && VT == MVT::v2f64)
5743 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5744
5745 // v4f32 or v4i32
5746 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5747}
5748
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005749static
5750SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5751 SDValue V1 = Op.getOperand(0);
5752 SDValue V2 = Op.getOperand(1);
5753 EVT VT = Op.getValueType();
5754
5755 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5756 "unsupported shuffle type");
5757
5758 if (V2.getOpcode() == ISD::UNDEF)
5759 V2 = V1;
5760
5761 // v4i32 or v4f32
5762 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5763}
5764
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005765static
5766SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5767 SDValue V1 = Op.getOperand(0);
5768 SDValue V2 = Op.getOperand(1);
5769 EVT VT = Op.getValueType();
5770 unsigned NumElems = VT.getVectorNumElements();
5771
5772 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5773 // operand of these instructions is only memory, so check if there's a
5774 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5775 // same masks.
5776 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005777
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005778 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005779 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005780 CanFoldLoad = true;
5781
5782 // When V1 is a load, it can be folded later into a store in isel, example:
5783 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5784 // turns into:
5785 // (MOVLPSmr addr:$src1, VR128:$src2)
5786 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005787 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005788 CanFoldLoad = true;
5789
Eric Christopher893a8822011-02-20 05:04:42 +00005790 // Both of them can't be memory operations though.
5791 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
5792 CanFoldLoad = false;
Owen Anderson95771af2011-02-25 21:41:48 +00005793
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005794 if (CanFoldLoad) {
5795 if (HasSSE2 && NumElems == 2)
5796 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5797
5798 if (NumElems == 4)
5799 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5800 }
5801
5802 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5803 // movl and movlp will both match v2i64, but v2i64 is never matched by
5804 // movl earlier because we make it strict to avoid messing with the movlp load
5805 // folding logic (see the code above getMOVLP call). Match it here then,
5806 // this is horrible, but will stay like this until we move all shuffle
5807 // matching to x86 specific nodes. Note that for the 1st condition all
5808 // types are matched with movsd.
5809 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5810 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5811 else if (HasSSE2)
5812 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5813
5814
5815 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5816
5817 // Invert the operand order and use SHUFPS to match it.
5818 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5819 X86::getShuffleSHUFImmediate(SVOp), DAG);
5820}
5821
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00005822static inline unsigned getUNPCKLOpcode(EVT VT) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005823 switch(VT.getSimpleVT().SimpleTy) {
5824 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5825 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005826 case MVT::v4f32: return X86ISD::UNPCKLPS;
5827 case MVT::v2f64: return X86ISD::UNPCKLPD;
David Greenec4db4e52011-02-28 19:06:56 +00005828 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
5829 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005830 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5831 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5832 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005833 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005834 }
5835 return 0;
5836}
5837
5838static inline unsigned getUNPCKHOpcode(EVT VT) {
5839 switch(VT.getSimpleVT().SimpleTy) {
5840 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5841 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5842 case MVT::v4f32: return X86ISD::UNPCKHPS;
5843 case MVT::v2f64: return X86ISD::UNPCKHPD;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00005844 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
5845 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005846 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5847 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5848 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005849 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005850 }
5851 return 0;
5852}
5853
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00005854static inline unsigned getVPERMILOpcode(EVT VT) {
5855 switch(VT.getSimpleVT().SimpleTy) {
5856 case MVT::v4i32:
5857 case MVT::v4f32: return X86ISD::VPERMILPS;
5858 case MVT::v2i64:
5859 case MVT::v2f64: return X86ISD::VPERMILPD;
5860 case MVT::v8i32:
5861 case MVT::v8f32: return X86ISD::VPERMILPSY;
5862 case MVT::v4i64:
5863 case MVT::v4f64: return X86ISD::VPERMILPDY;
5864 default:
5865 llvm_unreachable("Unknown type for vpermil");
5866 }
5867 return 0;
5868}
5869
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005870static
5871SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005872 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005873 const X86Subtarget *Subtarget) {
5874 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5875 EVT VT = Op.getValueType();
5876 DebugLoc dl = Op.getDebugLoc();
5877 SDValue V1 = Op.getOperand(0);
5878 SDValue V2 = Op.getOperand(1);
5879
5880 if (isZeroShuffle(SVOp))
5881 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5882
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005883 // Handle splat operations
5884 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00005885 unsigned NumElem = VT.getVectorNumElements();
5886 // Special case, this is the only place now where it's allowed to return
5887 // a vector_shuffle operation without using a target specific node, because
5888 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
5889 // this be moved to DAGCombine instead?
5890 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005891 return Op;
5892
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00005893 // Since there's no native support for scalar_to_vector for 256-bit AVX, a
5894 // 128-bit scalar_to_vector + INSERT_SUBVECTOR is generated. Recognize this
5895 // idiom and do the shuffle before the insertion, this yields less
5896 // instructions in the end.
5897 if (VT.is256BitVector() &&
5898 V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
5899 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
5900 V1.getOperand(1).getOpcode() == ISD::SCALAR_TO_VECTOR)
5901 return PromoteVectorToScalarSplat(SVOp, DAG);
5902
5903 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00005904 if ((VT.is128BitVector() && NumElem <= 4) ||
5905 (VT.is256BitVector() && NumElem <= 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005906 return SDValue();
5907
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00005908 // All i16 and i8 vector types can't be used directly by a generic shuffle
5909 // instruction because the target has no such instruction. Generate shuffles
5910 // which repeat i16 and i8 several times until they fit in i32, and then can
5911 // be manipulated by target suported shuffles. After the insertion of the
5912 // necessary shuffles, the result is bitcasted back to v4f32 or v8f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005913 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005914 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005915
5916 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5917 // do it!
5918 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5919 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5920 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005921 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005922 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5923 // FIXME: Figure out a cleaner way to do this.
5924 // Try to make use of movq to zero out the top part.
5925 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5926 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5927 if (NewOp.getNode()) {
5928 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5929 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5930 DAG, Subtarget, dl);
5931 }
5932 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5933 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5934 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5935 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5936 DAG, Subtarget, dl);
5937 }
5938 }
5939 return SDValue();
5940}
5941
Dan Gohman475871a2008-07-27 21:46:04 +00005942SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005943X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005944 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005945 SDValue V1 = Op.getOperand(0);
5946 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005947 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005948 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005949 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005950 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005951 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5952 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005953 bool V1IsSplat = false;
5954 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005955 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005956 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005957 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005958 MachineFunction &MF = DAG.getMachineFunction();
5959 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005960
Dale Johannesen0488fb62010-09-30 23:57:10 +00005961 // Shuffle operations on MMX not supported.
5962 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005963 return Op;
5964
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005965 // Vector shuffle lowering takes 3 steps:
5966 //
5967 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5968 // narrowing and commutation of operands should be handled.
5969 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5970 // shuffle nodes.
5971 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5972 // so the shuffle can be broken into other shuffles and the legalizer can
5973 // try the lowering again.
5974 //
5975 // The general ideia is that no vector_shuffle operation should be left to
5976 // be matched during isel, all of them must be converted to a target specific
5977 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005978
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005979 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5980 // narrowing and commutation of operands should be handled. The actual code
5981 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005982 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005983 if (NewOp.getNode())
5984 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005985
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005986 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5987 // unpckh_undef). Only use pshufd if speed is more important than size.
5988 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00005989 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005990 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00005991 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005992
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005993 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005994 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005995 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005996
Dale Johannesen0488fb62010-09-30 23:57:10 +00005997 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005998 return getMOVHighToLow(Op, dl, DAG);
5999
6000 // Use to match splats
6001 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
6002 (VT == MVT::v2f64 || VT == MVT::v2i64))
6003 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
6004
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006005 if (X86::isPSHUFDMask(SVOp)) {
6006 // The actual implementation will match the mask in the if above and then
6007 // during isel it can match several different instructions, not only pshufd
6008 // as its name says, sad but true, emulate the behavior for now...
6009 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6010 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6011
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006012 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6013
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006014 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006015 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6016
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006017 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006018 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
6019 TargetMask, DAG);
6020
6021 if (VT == MVT::v4f32)
6022 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
6023 TargetMask, DAG);
6024 }
Eric Christopherfd179292009-08-27 18:07:15 +00006025
Evan Chengf26ffe92008-05-29 08:22:04 +00006026 // Check if this can be converted into a logical shift.
6027 bool isLeft = false;
6028 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006029 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00006030 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00006031 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006032 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006033 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006034 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006035 EVT EltVT = VT.getVectorElementType();
6036 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006037 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006038 }
Eric Christopherfd179292009-08-27 18:07:15 +00006039
Nate Begeman9008ca62009-04-27 18:41:29 +00006040 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006041 if (V1IsUndef)
6042 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006043 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006044 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006045 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006046 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006047 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6048
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006049 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006050 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6051 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006052 }
Eric Christopherfd179292009-08-27 18:07:15 +00006053
Nate Begeman9008ca62009-04-27 18:41:29 +00006054 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00006055 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
6056 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006057
Dale Johannesen0488fb62010-09-30 23:57:10 +00006058 if (X86::isMOVHLPSMask(SVOp))
6059 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006060
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006061 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006062 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006063
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006064 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006065 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006066
Dale Johannesen0488fb62010-09-30 23:57:10 +00006067 if (X86::isMOVLPMask(SVOp))
6068 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006069
Nate Begeman9008ca62009-04-27 18:41:29 +00006070 if (ShouldXformToMOVHLPS(SVOp) ||
6071 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6072 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006073
Evan Chengf26ffe92008-05-29 08:22:04 +00006074 if (isShift) {
6075 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006076 EVT EltVT = VT.getVectorElementType();
6077 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006078 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006079 }
Eric Christopherfd179292009-08-27 18:07:15 +00006080
Evan Cheng9eca5e82006-10-25 21:49:50 +00006081 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006082 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6083 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006084 V1IsSplat = isSplatVector(V1.getNode());
6085 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006086
Chris Lattner8a594482007-11-25 00:24:49 +00006087 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006088 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006089 Op = CommuteVectorShuffle(SVOp, DAG);
6090 SVOp = cast<ShuffleVectorSDNode>(Op);
6091 V1 = SVOp->getOperand(0);
6092 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006093 std::swap(V1IsSplat, V2IsSplat);
6094 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006095 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006096 }
6097
Nate Begeman9008ca62009-04-27 18:41:29 +00006098 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6099 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006100 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006101 return V1;
6102 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6103 // the instruction selector will not match, so get a canonical MOVL with
6104 // swapped operands to undo the commute.
6105 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006106 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006107
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006108 if (X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006109 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006110
6111 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006112 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006113
Evan Cheng9bbbb982006-10-25 20:48:19 +00006114 if (V2IsSplat) {
6115 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006116 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006117 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006118 SDValue NewMask = NormalizeMask(SVOp, DAG);
6119 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6120 if (NSVOp != SVOp) {
6121 if (X86::isUNPCKLMask(NSVOp, true)) {
6122 return NewMask;
6123 } else if (X86::isUNPCKHMask(NSVOp, true)) {
6124 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006125 }
6126 }
6127 }
6128
Evan Cheng9eca5e82006-10-25 21:49:50 +00006129 if (Commuted) {
6130 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006131 // FIXME: this seems wrong.
6132 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6133 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006134
6135 if (X86::isUNPCKLMask(NewSVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006136 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006137
6138 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006139 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006140 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006141
Nate Begeman9008ca62009-04-27 18:41:29 +00006142 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006143 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006144 return CommuteVectorShuffle(SVOp, DAG);
6145
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006146 // The checks below are all present in isShuffleMaskLegal, but they are
6147 // inlined here right now to enable us to directly emit target specific
6148 // nodes, and remove one by one until they don't return Op anymore.
6149 SmallVector<int, 16> M;
6150 SVOp->getMask(M);
6151
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006152 if (isPALIGNRMask(M, VT, HasSSSE3))
6153 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6154 X86::getShufflePALIGNRImmediate(SVOp),
6155 DAG);
6156
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006157 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6158 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006159 if (VT == MVT::v2f64)
6160 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006161 if (VT == MVT::v2i64)
6162 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6163 }
6164
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006165 if (isPSHUFHWMask(M, VT))
6166 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6167 X86::getShufflePSHUFHWImmediate(SVOp),
6168 DAG);
6169
6170 if (isPSHUFLWMask(M, VT))
6171 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6172 X86::getShufflePSHUFLWImmediate(SVOp),
6173 DAG);
6174
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006175 if (isSHUFPMask(M, VT)) {
6176 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6177 if (VT == MVT::v4f32 || VT == MVT::v4i32)
6178 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
6179 TargetMask, DAG);
6180 if (VT == MVT::v2f64 || VT == MVT::v2i64)
6181 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
6182 TargetMask, DAG);
6183 }
6184
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006185 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006186 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006187 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006188 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006189
Evan Cheng14b32e12007-12-11 01:46:18 +00006190 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00006191 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00006192 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006193 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00006194 return NewOp;
6195 }
6196
Owen Anderson825b72b2009-08-11 20:47:22 +00006197 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006198 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006199 if (NewOp.getNode())
6200 return NewOp;
6201 }
Eric Christopherfd179292009-08-27 18:07:15 +00006202
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006203 // Handle all 128-bit wide vectors with 4 elements, and match them with
6204 // several different shuffle types.
6205 if (NumElems == 4 && VT.getSizeInBits() == 128)
6206 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006207
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006208 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006209 // Generate target specific nodes for 128 or 256-bit shuffles only
6210 // supported in the AVX instruction set.
6211 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006212
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006213 // Handle VPERMILPS* permutations
6214 if (isVPERMILPSMask(M, VT, Subtarget))
6215 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6216 getShuffleVPERMILPSImmediate(SVOp), DAG);
6217
6218 // Handle VPERMILPD* permutations
6219 if (isVPERMILPDMask(M, VT, Subtarget))
6220 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6221 getShuffleVPERMILPDImmediate(SVOp), DAG);
6222
6223 //===--------------------------------------------------------------------===//
6224 // Since no target specific shuffle was selected for this generic one,
6225 // lower it into other known shuffles. FIXME: this isn't true yet, but
6226 // this is the plan.
6227 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006228
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006229 // Handle general 256-bit shuffles
6230 if (VT.is256BitVector())
6231 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6232
Dan Gohman475871a2008-07-27 21:46:04 +00006233 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006234}
6235
Dan Gohman475871a2008-07-27 21:46:04 +00006236SDValue
6237X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006238 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006239 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006240 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006241 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006242 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006243 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006244 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006245 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006246 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006247 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006248 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6249 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6250 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006251 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6252 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006253 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006254 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006255 Op.getOperand(0)),
6256 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006257 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006258 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006259 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006260 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006261 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006262 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006263 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6264 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006265 // result has a single use which is a store or a bitcast to i32. And in
6266 // the case of a store, it's not worth it if the index is a constant 0,
6267 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006268 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006269 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006270 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006271 if ((User->getOpcode() != ISD::STORE ||
6272 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6273 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006274 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006275 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006276 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006277 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006278 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006279 Op.getOperand(0)),
6280 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006281 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00006282 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006283 // ExtractPS works with constant index.
6284 if (isa<ConstantSDNode>(Op.getOperand(1)))
6285 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006286 }
Dan Gohman475871a2008-07-27 21:46:04 +00006287 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006288}
6289
6290
Dan Gohman475871a2008-07-27 21:46:04 +00006291SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006292X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6293 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006294 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006295 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006296
David Greene74a579d2011-02-10 16:57:36 +00006297 SDValue Vec = Op.getOperand(0);
6298 EVT VecVT = Vec.getValueType();
6299
6300 // If this is a 256-bit vector result, first extract the 128-bit
6301 // vector and then extract from the 128-bit vector.
6302 if (VecVT.getSizeInBits() > 128) {
6303 DebugLoc dl = Op.getNode()->getDebugLoc();
6304 unsigned NumElems = VecVT.getVectorNumElements();
6305 SDValue Idx = Op.getOperand(1);
6306
6307 if (!isa<ConstantSDNode>(Idx))
6308 return SDValue();
6309
6310 unsigned ExtractNumElems = NumElems / (VecVT.getSizeInBits() / 128);
6311 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6312
6313 // Get the 128-bit vector.
6314 bool Upper = IdxVal >= ExtractNumElems;
6315 Vec = Extract128BitVector(Vec, Idx, DAG, dl);
6316
6317 // Extract from it.
6318 SDValue ScaledIdx = Idx;
6319 if (Upper)
6320 ScaledIdx = DAG.getNode(ISD::SUB, dl, Idx.getValueType(), Idx,
6321 DAG.getConstant(ExtractNumElems,
6322 Idx.getValueType()));
6323 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
6324 ScaledIdx);
6325 }
6326
6327 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6328
Evan Cheng62a3f152008-03-24 21:52:23 +00006329 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006330 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006331 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006332 return Res;
6333 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006334
Owen Andersone50ed302009-08-10 22:56:29 +00006335 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006336 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006337 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006338 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006339 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006340 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006341 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006342 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6343 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006344 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006345 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006346 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006347 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006348 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006349 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006350 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006351 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006352 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006353 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006354 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006355 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006356 if (Idx == 0)
6357 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006358
Evan Cheng0db9fe62006-04-25 20:13:52 +00006359 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00006360 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006361 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006362 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006363 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006364 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006365 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006366 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006367 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6368 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6369 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006370 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006371 if (Idx == 0)
6372 return Op;
6373
6374 // UNPCKHPD the element to the lowest double word, then movsd.
6375 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6376 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006377 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006378 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006379 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006380 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006381 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006382 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006383 }
6384
Dan Gohman475871a2008-07-27 21:46:04 +00006385 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006386}
6387
Dan Gohman475871a2008-07-27 21:46:04 +00006388SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006389X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6390 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006391 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006392 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006393 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006394
Dan Gohman475871a2008-07-27 21:46:04 +00006395 SDValue N0 = Op.getOperand(0);
6396 SDValue N1 = Op.getOperand(1);
6397 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006398
Dan Gohman8a55ce42009-09-23 21:02:20 +00006399 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006400 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006401 unsigned Opc;
6402 if (VT == MVT::v8i16)
6403 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006404 else if (VT == MVT::v16i8)
6405 Opc = X86ISD::PINSRB;
6406 else
6407 Opc = X86ISD::PINSRB;
6408
Nate Begeman14d12ca2008-02-11 04:19:36 +00006409 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6410 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006411 if (N1.getValueType() != MVT::i32)
6412 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6413 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006414 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006415 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006416 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006417 // Bits [7:6] of the constant are the source select. This will always be
6418 // zero here. The DAG Combiner may combine an extract_elt index into these
6419 // bits. For example (insert (extract, 3), 2) could be matched by putting
6420 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006421 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006422 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006423 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006424 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006425 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006426 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006427 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006428 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006429 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006430 // PINSR* works with constant index.
6431 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006432 }
Dan Gohman475871a2008-07-27 21:46:04 +00006433 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006434}
6435
Dan Gohman475871a2008-07-27 21:46:04 +00006436SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006437X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006438 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006439 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006440
David Greene6b381262011-02-09 15:32:06 +00006441 DebugLoc dl = Op.getDebugLoc();
6442 SDValue N0 = Op.getOperand(0);
6443 SDValue N1 = Op.getOperand(1);
6444 SDValue N2 = Op.getOperand(2);
6445
6446 // If this is a 256-bit vector result, first insert into a 128-bit
6447 // vector and then insert into the 256-bit vector.
6448 if (VT.getSizeInBits() > 128) {
6449 if (!isa<ConstantSDNode>(N2))
6450 return SDValue();
6451
6452 // Get the 128-bit vector.
6453 unsigned NumElems = VT.getVectorNumElements();
6454 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
6455 bool Upper = IdxVal >= NumElems / 2;
6456
6457 SDValue SubN0 = Extract128BitVector(N0, N2, DAG, dl);
6458
6459 // Insert into it.
6460 SDValue ScaledN2 = N2;
6461 if (Upper)
6462 ScaledN2 = DAG.getNode(ISD::SUB, dl, N2.getValueType(), N2,
Owen Anderson95771af2011-02-25 21:41:48 +00006463 DAG.getConstant(NumElems /
David Greene6b381262011-02-09 15:32:06 +00006464 (VT.getSizeInBits() / 128),
6465 N2.getValueType()));
6466 Op = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, SubN0.getValueType(), SubN0,
6467 N1, ScaledN2);
6468
6469 // Insert the 128-bit vector
6470 // FIXME: Why UNDEF?
6471 return Insert128BitVector(N0, Op, N2, DAG, dl);
6472 }
6473
Nate Begeman14d12ca2008-02-11 04:19:36 +00006474 if (Subtarget->hasSSE41())
6475 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6476
Dan Gohman8a55ce42009-09-23 21:02:20 +00006477 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006478 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006479
Dan Gohman8a55ce42009-09-23 21:02:20 +00006480 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006481 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6482 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006483 if (N1.getValueType() != MVT::i32)
6484 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6485 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006486 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006487 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006488 }
Dan Gohman475871a2008-07-27 21:46:04 +00006489 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006490}
6491
Dan Gohman475871a2008-07-27 21:46:04 +00006492SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006493X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006494 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006495 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006496 EVT OpVT = Op.getValueType();
6497
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006498 // If this is a 256-bit vector result, first insert into a 128-bit
6499 // vector and then insert into the 256-bit vector.
6500 if (OpVT.getSizeInBits() > 128) {
6501 // Insert into a 128-bit vector.
6502 EVT VT128 = EVT::getVectorVT(*Context,
6503 OpVT.getVectorElementType(),
6504 OpVT.getVectorNumElements() / 2);
6505
6506 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6507
6508 // Insert the 128-bit vector.
6509 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6510 DAG.getConstant(0, MVT::i32),
6511 DAG, dl);
6512 }
6513
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006514 if (Op.getValueType() == MVT::v1i64 &&
6515 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006516 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006517
Owen Anderson825b72b2009-08-11 20:47:22 +00006518 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006519 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6520 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006521 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006522 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006523}
6524
David Greene91585092011-01-26 15:38:49 +00006525// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6526// a simple subregister reference or explicit instructions to grab
6527// upper bits of a vector.
6528SDValue
6529X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6530 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006531 DebugLoc dl = Op.getNode()->getDebugLoc();
6532 SDValue Vec = Op.getNode()->getOperand(0);
6533 SDValue Idx = Op.getNode()->getOperand(1);
6534
6535 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6536 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6537 return Extract128BitVector(Vec, Idx, DAG, dl);
6538 }
David Greene91585092011-01-26 15:38:49 +00006539 }
6540 return SDValue();
6541}
6542
David Greenecfe33c42011-01-26 19:13:22 +00006543// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6544// simple superregister reference or explicit instructions to insert
6545// the upper bits of a vector.
6546SDValue
6547X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6548 if (Subtarget->hasAVX()) {
6549 DebugLoc dl = Op.getNode()->getDebugLoc();
6550 SDValue Vec = Op.getNode()->getOperand(0);
6551 SDValue SubVec = Op.getNode()->getOperand(1);
6552 SDValue Idx = Op.getNode()->getOperand(2);
6553
6554 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6555 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006556 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006557 }
6558 }
6559 return SDValue();
6560}
6561
Bill Wendling056292f2008-09-16 21:48:12 +00006562// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6563// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6564// one of the above mentioned nodes. It has to be wrapped because otherwise
6565// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6566// be used to form addressing mode. These wrapped nodes will be selected
6567// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006568SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006569X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006570 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006571
Chris Lattner41621a22009-06-26 19:22:52 +00006572 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6573 // global base reg.
6574 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006575 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006576 CodeModel::Model M = getTargetMachine().getCodeModel();
6577
Chris Lattner4f066492009-07-11 20:29:19 +00006578 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006579 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006580 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006581 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006582 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006583 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006584 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006585
Evan Cheng1606e8e2009-03-13 07:51:59 +00006586 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006587 CP->getAlignment(),
6588 CP->getOffset(), OpFlag);
6589 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006590 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006591 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006592 if (OpFlag) {
6593 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006594 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006595 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006596 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006597 }
6598
6599 return Result;
6600}
6601
Dan Gohmand858e902010-04-17 15:26:15 +00006602SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006603 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006604
Chris Lattner18c59872009-06-27 04:16:01 +00006605 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6606 // global base reg.
6607 unsigned char OpFlag = 0;
6608 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006609 CodeModel::Model M = getTargetMachine().getCodeModel();
6610
Chris Lattner4f066492009-07-11 20:29:19 +00006611 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006612 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006613 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006614 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006615 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006616 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006617 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006618
Chris Lattner18c59872009-06-27 04:16:01 +00006619 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6620 OpFlag);
6621 DebugLoc DL = JT->getDebugLoc();
6622 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006623
Chris Lattner18c59872009-06-27 04:16:01 +00006624 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006625 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006626 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6627 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006628 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006629 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006630
Chris Lattner18c59872009-06-27 04:16:01 +00006631 return Result;
6632}
6633
6634SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006635X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006636 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00006637
Chris Lattner18c59872009-06-27 04:16:01 +00006638 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6639 // global base reg.
6640 unsigned char OpFlag = 0;
6641 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006642 CodeModel::Model M = getTargetMachine().getCodeModel();
6643
Chris Lattner4f066492009-07-11 20:29:19 +00006644 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006645 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006646 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006647 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006648 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006649 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006650 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006651
Chris Lattner18c59872009-06-27 04:16:01 +00006652 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006653
Chris Lattner18c59872009-06-27 04:16:01 +00006654 DebugLoc DL = Op.getDebugLoc();
6655 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006656
6657
Chris Lattner18c59872009-06-27 04:16:01 +00006658 // With PIC, the address is actually $g + Offset.
6659 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006660 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006661 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6662 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006663 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006664 Result);
6665 }
Eric Christopherfd179292009-08-27 18:07:15 +00006666
Chris Lattner18c59872009-06-27 04:16:01 +00006667 return Result;
6668}
6669
Dan Gohman475871a2008-07-27 21:46:04 +00006670SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006671X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006672 // Create the TargetBlockAddressAddress node.
6673 unsigned char OpFlags =
6674 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006675 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006676 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006677 DebugLoc dl = Op.getDebugLoc();
6678 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6679 /*isTarget=*/true, OpFlags);
6680
Dan Gohmanf705adb2009-10-30 01:28:02 +00006681 if (Subtarget->isPICStyleRIPRel() &&
6682 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006683 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6684 else
6685 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006686
Dan Gohman29cbade2009-11-20 23:18:13 +00006687 // With PIC, the address is actually $g + Offset.
6688 if (isGlobalRelativeToPICBase(OpFlags)) {
6689 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6690 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6691 Result);
6692 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006693
6694 return Result;
6695}
6696
6697SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006698X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006699 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006700 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006701 // Create the TargetGlobalAddress node, folding in the constant
6702 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006703 unsigned char OpFlags =
6704 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006705 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006706 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006707 if (OpFlags == X86II::MO_NO_FLAG &&
6708 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006709 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006710 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006711 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006712 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006713 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006714 }
Eric Christopherfd179292009-08-27 18:07:15 +00006715
Chris Lattner4f066492009-07-11 20:29:19 +00006716 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006717 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006718 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6719 else
6720 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006721
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006722 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006723 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006724 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6725 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006726 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006727 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006728
Chris Lattner36c25012009-07-10 07:34:39 +00006729 // For globals that require a load from a stub to get the address, emit the
6730 // load.
6731 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006732 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006733 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006734
Dan Gohman6520e202008-10-18 02:06:02 +00006735 // If there was a non-zero offset that we didn't fold, create an explicit
6736 // addition for it.
6737 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006738 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006739 DAG.getConstant(Offset, getPointerTy()));
6740
Evan Cheng0db9fe62006-04-25 20:13:52 +00006741 return Result;
6742}
6743
Evan Chengda43bcf2008-09-24 00:05:32 +00006744SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006745X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006746 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006747 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006748 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006749}
6750
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006751static SDValue
6752GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006753 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006754 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006755 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006756 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006757 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006758 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006759 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006760 GA->getOffset(),
6761 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006762 if (InFlag) {
6763 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006764 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006765 } else {
6766 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006767 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006768 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006769
6770 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006771 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006772
Rafael Espindola15f1b662009-04-24 12:59:40 +00006773 SDValue Flag = Chain.getValue(1);
6774 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006775}
6776
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006777// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006778static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006779LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006780 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006781 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006782 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6783 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006784 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006785 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006786 InFlag = Chain.getValue(1);
6787
Chris Lattnerb903bed2009-06-26 21:20:29 +00006788 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006789}
6790
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006791// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006792static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006793LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006794 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006795 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6796 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006797}
6798
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006799// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6800// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006801static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006802 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006803 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006804 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006805
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006806 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6807 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6808 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006809
Michael J. Spencerec38de22010-10-10 22:04:20 +00006810 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006811 DAG.getIntPtrConstant(0),
6812 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006813
Chris Lattnerb903bed2009-06-26 21:20:29 +00006814 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006815 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6816 // initialexec.
6817 unsigned WrapperKind = X86ISD::Wrapper;
6818 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006819 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006820 } else if (is64Bit) {
6821 assert(model == TLSModel::InitialExec);
6822 OperandFlags = X86II::MO_GOTTPOFF;
6823 WrapperKind = X86ISD::WrapperRIP;
6824 } else {
6825 assert(model == TLSModel::InitialExec);
6826 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006827 }
Eric Christopherfd179292009-08-27 18:07:15 +00006828
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006829 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6830 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006831 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006832 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006833 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006834 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006835
Rafael Espindola9a580232009-02-27 13:37:18 +00006836 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006837 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006838 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006839
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006840 // The address of the thread local variable is the add of the thread
6841 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006842 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006843}
6844
Dan Gohman475871a2008-07-27 21:46:04 +00006845SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006846X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006847
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006848 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006849 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006850
Eric Christopher30ef0e52010-06-03 04:07:48 +00006851 if (Subtarget->isTargetELF()) {
6852 // TODO: implement the "local dynamic" model
6853 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006854
Eric Christopher30ef0e52010-06-03 04:07:48 +00006855 // If GV is an alias then use the aliasee for determining
6856 // thread-localness.
6857 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6858 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006859
6860 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006861 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006862
Eric Christopher30ef0e52010-06-03 04:07:48 +00006863 switch (model) {
6864 case TLSModel::GeneralDynamic:
6865 case TLSModel::LocalDynamic: // not implemented
6866 if (Subtarget->is64Bit())
6867 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6868 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006869
Eric Christopher30ef0e52010-06-03 04:07:48 +00006870 case TLSModel::InitialExec:
6871 case TLSModel::LocalExec:
6872 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6873 Subtarget->is64Bit());
6874 }
6875 } else if (Subtarget->isTargetDarwin()) {
6876 // Darwin only has one model of TLS. Lower to that.
6877 unsigned char OpFlag = 0;
6878 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6879 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006880
Eric Christopher30ef0e52010-06-03 04:07:48 +00006881 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6882 // global base reg.
6883 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6884 !Subtarget->is64Bit();
6885 if (PIC32)
6886 OpFlag = X86II::MO_TLVP_PIC_BASE;
6887 else
6888 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006889 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006890 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00006891 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00006892 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006893 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006894
Eric Christopher30ef0e52010-06-03 04:07:48 +00006895 // With PIC32, the address is actually $g + Offset.
6896 if (PIC32)
6897 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6898 DAG.getNode(X86ISD::GlobalBaseReg,
6899 DebugLoc(), getPointerTy()),
6900 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006901
Eric Christopher30ef0e52010-06-03 04:07:48 +00006902 // Lowering the machine isd will make sure everything is in the right
6903 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006904 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006905 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00006906 SDValue Args[] = { Chain, Offset };
6907 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006908
Eric Christopher30ef0e52010-06-03 04:07:48 +00006909 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6910 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6911 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00006912
Eric Christopher30ef0e52010-06-03 04:07:48 +00006913 // And our return value (tls address) is in the standard call return value
6914 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006915 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6916 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006917 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006918
Eric Christopher30ef0e52010-06-03 04:07:48 +00006919 assert(false &&
6920 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006921
Torok Edwinc23197a2009-07-14 16:55:14 +00006922 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006923 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006924}
6925
Evan Cheng0db9fe62006-04-25 20:13:52 +00006926
Nadav Rotem43012222011-05-11 08:12:09 +00006927/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006928/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00006929SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006930 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006931 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006932 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006933 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006934 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006935 SDValue ShOpLo = Op.getOperand(0);
6936 SDValue ShOpHi = Op.getOperand(1);
6937 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006938 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006939 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006940 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006941
Dan Gohman475871a2008-07-27 21:46:04 +00006942 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006943 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006944 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6945 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006946 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006947 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6948 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006949 }
Evan Chenge3413162006-01-09 18:33:28 +00006950
Owen Anderson825b72b2009-08-11 20:47:22 +00006951 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6952 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006953 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006954 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006955
Dan Gohman475871a2008-07-27 21:46:04 +00006956 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006957 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006958 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6959 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006960
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006961 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006962 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6963 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006964 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006965 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6966 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006967 }
6968
Dan Gohman475871a2008-07-27 21:46:04 +00006969 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006970 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006971}
Evan Chenga3195e82006-01-12 22:54:21 +00006972
Dan Gohmand858e902010-04-17 15:26:15 +00006973SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6974 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006975 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006976
Dale Johannesen0488fb62010-09-30 23:57:10 +00006977 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006978 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006979
Owen Anderson825b72b2009-08-11 20:47:22 +00006980 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006981 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006982
Eli Friedman36df4992009-05-27 00:47:34 +00006983 // These are really Legal; return the operand so the caller accepts it as
6984 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006985 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006986 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006988 Subtarget->is64Bit()) {
6989 return Op;
6990 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006991
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006992 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006993 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006994 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006995 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006996 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006997 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006998 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006999 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007000 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007001 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7002}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007003
Owen Andersone50ed302009-08-10 22:56:29 +00007004SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007005 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007006 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007007 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007008 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007009 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007010 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007011 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007012 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007013 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007014 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007015
Chris Lattner492a43e2010-09-22 01:28:21 +00007016 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007017
Stuart Hastings84be9582011-06-02 15:57:11 +00007018 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7019 MachineMemOperand *MMO;
7020 if (FI) {
7021 int SSFI = FI->getIndex();
7022 MMO =
7023 DAG.getMachineFunction()
7024 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7025 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7026 } else {
7027 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7028 StackSlot = StackSlot.getOperand(1);
7029 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007030 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007031 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7032 X86ISD::FILD, DL,
7033 Tys, Ops, array_lengthof(Ops),
7034 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007035
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007036 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007037 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007038 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007039
7040 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7041 // shouldn't be necessary except that RFP cannot be live across
7042 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007043 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007044 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7045 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007046 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007047 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007048 SDValue Ops[] = {
7049 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7050 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007051 MachineMemOperand *MMO =
7052 DAG.getMachineFunction()
7053 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007054 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007055
Chris Lattner492a43e2010-09-22 01:28:21 +00007056 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7057 Ops, array_lengthof(Ops),
7058 Op.getValueType(), MMO);
7059 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007060 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007061 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007062 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007063
Evan Cheng0db9fe62006-04-25 20:13:52 +00007064 return Result;
7065}
7066
Bill Wendling8b8a6362009-01-17 03:56:04 +00007067// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007068SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7069 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007070 // This algorithm is not obvious. Here it is in C code, more or less:
7071 /*
7072 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7073 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7074 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007075
Bill Wendling8b8a6362009-01-17 03:56:04 +00007076 // Copy ints to xmm registers.
7077 __m128i xh = _mm_cvtsi32_si128( hi );
7078 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007079
Bill Wendling8b8a6362009-01-17 03:56:04 +00007080 // Combine into low half of a single xmm register.
7081 __m128i x = _mm_unpacklo_epi32( xh, xl );
7082 __m128d d;
7083 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007084
Bill Wendling8b8a6362009-01-17 03:56:04 +00007085 // Merge in appropriate exponents to give the integer bits the right
7086 // magnitude.
7087 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007088
Bill Wendling8b8a6362009-01-17 03:56:04 +00007089 // Subtract away the biases to deal with the IEEE-754 double precision
7090 // implicit 1.
7091 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007092
Bill Wendling8b8a6362009-01-17 03:56:04 +00007093 // All conversions up to here are exact. The correctly rounded result is
7094 // calculated using the current rounding mode using the following
7095 // horizontal add.
7096 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7097 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7098 // store doesn't really need to be here (except
7099 // maybe to zero the other double)
7100 return sd;
7101 }
7102 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007103
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007104 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007105 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007106
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007107 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007108 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007109 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7110 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7111 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7112 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007113 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007114 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007115
Bill Wendling8b8a6362009-01-17 03:56:04 +00007116 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007117 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007118 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007119 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007120 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007121 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007122 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007123
Owen Anderson825b72b2009-08-11 20:47:22 +00007124 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7125 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007126 Op.getOperand(0),
7127 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007128 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7129 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007130 Op.getOperand(0),
7131 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007132 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7133 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007134 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007135 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007136 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007137 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007138 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007139 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007140 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007141 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007142
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007143 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007144 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007145 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7146 DAG.getUNDEF(MVT::v2f64), ShufMask);
7147 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7148 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007149 DAG.getIntPtrConstant(0));
7150}
7151
Bill Wendling8b8a6362009-01-17 03:56:04 +00007152// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007153SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7154 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007155 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007156 // FP constant to bias correct the final result.
7157 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007158 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007159
7160 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007161 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7162 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00007163 Op.getOperand(0),
7164 DAG.getIntPtrConstant(0)));
7165
Owen Anderson825b72b2009-08-11 20:47:22 +00007166 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007167 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007168 DAG.getIntPtrConstant(0));
7169
7170 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007171 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007172 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007173 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007174 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007175 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007176 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007177 MVT::v2f64, Bias)));
7178 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007179 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007180 DAG.getIntPtrConstant(0));
7181
7182 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007183 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007184
7185 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007186 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007187
Owen Anderson825b72b2009-08-11 20:47:22 +00007188 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007189 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007190 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007191 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007192 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007193 }
7194
7195 // Handle final rounding.
7196 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007197}
7198
Dan Gohmand858e902010-04-17 15:26:15 +00007199SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7200 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007201 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007202 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007203
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007204 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007205 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7206 // the optimization here.
7207 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007208 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007209
Owen Andersone50ed302009-08-10 22:56:29 +00007210 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007211 EVT DstVT = Op.getValueType();
7212 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007213 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007214 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007215 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007216
7217 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007218 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007219 if (SrcVT == MVT::i32) {
7220 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7221 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7222 getPointerTy(), StackSlot, WordOff);
7223 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007224 StackSlot, MachinePointerInfo(),
7225 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007226 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007227 OffsetSlot, MachinePointerInfo(),
7228 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007229 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7230 return Fild;
7231 }
7232
7233 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7234 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007235 StackSlot, MachinePointerInfo(),
7236 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007237 // For i64 source, we need to add the appropriate power of 2 if the input
7238 // was negative. This is the same as the optimization in
7239 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7240 // we must be careful to do the computation in x87 extended precision, not
7241 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007242 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7243 MachineMemOperand *MMO =
7244 DAG.getMachineFunction()
7245 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7246 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007247
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007248 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7249 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007250 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7251 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007252
7253 APInt FF(32, 0x5F800000ULL);
7254
7255 // Check whether the sign bit is set.
7256 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7257 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7258 ISD::SETLT);
7259
7260 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7261 SDValue FudgePtr = DAG.getConstantPool(
7262 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7263 getPointerTy());
7264
7265 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7266 SDValue Zero = DAG.getIntPtrConstant(0);
7267 SDValue Four = DAG.getIntPtrConstant(4);
7268 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7269 Zero, Four);
7270 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7271
7272 // Load the value out, extending it from f32 to f80.
7273 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007274 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007275 FudgePtr, MachinePointerInfo::getConstantPool(),
7276 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007277 // Extend everything to 80 bits to force it to be done on x87.
7278 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7279 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007280}
7281
Dan Gohman475871a2008-07-27 21:46:04 +00007282std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007283FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007284 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007285
Owen Andersone50ed302009-08-10 22:56:29 +00007286 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007287
7288 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007289 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7290 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007291 }
7292
Owen Anderson825b72b2009-08-11 20:47:22 +00007293 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7294 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007295 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007296
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007297 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007298 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007299 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007300 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007301 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007302 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007303 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007304 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007305
Evan Cheng87c89352007-10-15 20:11:21 +00007306 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7307 // stack slot.
7308 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007309 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007310 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007311 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007312
Michael J. Spencerec38de22010-10-10 22:04:20 +00007313
7314
Evan Cheng0db9fe62006-04-25 20:13:52 +00007315 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007316 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007317 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007318 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7319 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7320 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007321 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007322
Dan Gohman475871a2008-07-27 21:46:04 +00007323 SDValue Chain = DAG.getEntryNode();
7324 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007325 EVT TheVT = Op.getOperand(0).getValueType();
7326 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007327 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007328 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007329 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007330 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007331 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007332 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007333 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007334 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007335
Chris Lattner492a43e2010-09-22 01:28:21 +00007336 MachineMemOperand *MMO =
7337 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7338 MachineMemOperand::MOLoad, MemSize, MemSize);
7339 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7340 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007341 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007342 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007343 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7344 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007345
Chris Lattner07290932010-09-22 01:05:16 +00007346 MachineMemOperand *MMO =
7347 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7348 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007349
Evan Cheng0db9fe62006-04-25 20:13:52 +00007350 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007351 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007352 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7353 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007354
Chris Lattner27a6c732007-11-24 07:07:01 +00007355 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007356}
7357
Dan Gohmand858e902010-04-17 15:26:15 +00007358SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7359 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007360 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007361 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007362
Eli Friedman948e95a2009-05-23 09:59:16 +00007363 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007364 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007365 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7366 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007367
Chris Lattner27a6c732007-11-24 07:07:01 +00007368 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007369 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007370 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007371}
7372
Dan Gohmand858e902010-04-17 15:26:15 +00007373SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7374 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007375 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7376 SDValue FIST = Vals.first, StackSlot = Vals.second;
7377 assert(FIST.getNode() && "Unexpected failure");
7378
7379 // Load the result.
7380 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007381 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007382}
7383
Dan Gohmand858e902010-04-17 15:26:15 +00007384SDValue X86TargetLowering::LowerFABS(SDValue Op,
7385 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007386 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007387 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007388 EVT VT = Op.getValueType();
7389 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007390 if (VT.isVector())
7391 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007392 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007393 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007394 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00007395 CV.push_back(C);
7396 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007397 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007398 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007399 CV.push_back(C);
7400 CV.push_back(C);
7401 CV.push_back(C);
7402 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007403 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007404 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007405 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007406 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007407 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007408 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007409 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007410}
7411
Dan Gohmand858e902010-04-17 15:26:15 +00007412SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007413 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007414 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007415 EVT VT = Op.getValueType();
7416 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00007417 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00007418 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007419 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007420 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007421 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00007422 CV.push_back(C);
7423 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007424 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007425 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00007426 CV.push_back(C);
7427 CV.push_back(C);
7428 CV.push_back(C);
7429 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007430 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007431 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007432 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007433 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007434 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007435 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007436 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007437 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007438 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007439 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007440 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007441 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007442 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007443 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007444 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007445}
7446
Dan Gohmand858e902010-04-17 15:26:15 +00007447SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007448 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007449 SDValue Op0 = Op.getOperand(0);
7450 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007451 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007452 EVT VT = Op.getValueType();
7453 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007454
7455 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007456 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007457 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007458 SrcVT = VT;
7459 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007460 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007461 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007462 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007463 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007464 }
7465
7466 // At this point the operands and the result should have the same
7467 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007468
Evan Cheng68c47cb2007-01-05 07:55:56 +00007469 // First get the sign bit of second operand.
7470 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007471 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007472 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7473 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007474 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007475 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7476 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7477 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7478 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007479 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007480 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007481 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007482 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007483 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007484 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007485 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007486
7487 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007488 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007489 // Op0 is MVT::f32, Op1 is MVT::f64.
7490 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7491 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7492 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007493 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007494 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007495 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007496 }
7497
Evan Cheng73d6cf12007-01-05 21:37:56 +00007498 // Clear first operand sign bit.
7499 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007500 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007501 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7502 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007503 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007504 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7505 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7506 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7507 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007508 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007509 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007510 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007511 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007512 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007513 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007514 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007515
7516 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007517 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007518}
7519
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007520SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7521 SDValue N0 = Op.getOperand(0);
7522 DebugLoc dl = Op.getDebugLoc();
7523 EVT VT = Op.getValueType();
7524
7525 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7526 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7527 DAG.getConstant(1, VT));
7528 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7529}
7530
Dan Gohman076aee32009-03-04 19:44:21 +00007531/// Emit nodes that will be selected as "test Op0,Op0", or something
7532/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007533SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007534 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007535 DebugLoc dl = Op.getDebugLoc();
7536
Dan Gohman31125812009-03-07 01:58:32 +00007537 // CF and OF aren't always set the way we want. Determine which
7538 // of these we need.
7539 bool NeedCF = false;
7540 bool NeedOF = false;
7541 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007542 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007543 case X86::COND_A: case X86::COND_AE:
7544 case X86::COND_B: case X86::COND_BE:
7545 NeedCF = true;
7546 break;
7547 case X86::COND_G: case X86::COND_GE:
7548 case X86::COND_L: case X86::COND_LE:
7549 case X86::COND_O: case X86::COND_NO:
7550 NeedOF = true;
7551 break;
Dan Gohman31125812009-03-07 01:58:32 +00007552 }
7553
Dan Gohman076aee32009-03-04 19:44:21 +00007554 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007555 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7556 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007557 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7558 // Emit a CMP with 0, which is the TEST pattern.
7559 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7560 DAG.getConstant(0, Op.getValueType()));
7561
7562 unsigned Opcode = 0;
7563 unsigned NumOperands = 0;
7564 switch (Op.getNode()->getOpcode()) {
7565 case ISD::ADD:
7566 // Due to an isel shortcoming, be conservative if this add is likely to be
7567 // selected as part of a load-modify-store instruction. When the root node
7568 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7569 // uses of other nodes in the match, such as the ADD in this case. This
7570 // leads to the ADD being left around and reselected, with the result being
7571 // two adds in the output. Alas, even if none our users are stores, that
7572 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7573 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7574 // climbing the DAG back to the root, and it doesn't seem to be worth the
7575 // effort.
7576 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00007577 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007578 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
7579 goto default_case;
7580
7581 if (ConstantSDNode *C =
7582 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
7583 // An add of one will be selected as an INC.
7584 if (C->getAPIntValue() == 1) {
7585 Opcode = X86ISD::INC;
7586 NumOperands = 1;
7587 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00007588 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007589
7590 // An add of negative one (subtract of one) will be selected as a DEC.
7591 if (C->getAPIntValue().isAllOnesValue()) {
7592 Opcode = X86ISD::DEC;
7593 NumOperands = 1;
7594 break;
7595 }
Dan Gohman076aee32009-03-04 19:44:21 +00007596 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007597
7598 // Otherwise use a regular EFLAGS-setting add.
7599 Opcode = X86ISD::ADD;
7600 NumOperands = 2;
7601 break;
7602 case ISD::AND: {
7603 // If the primary and result isn't used, don't bother using X86ISD::AND,
7604 // because a TEST instruction will be better.
7605 bool NonFlagUse = false;
7606 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7607 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
7608 SDNode *User = *UI;
7609 unsigned UOpNo = UI.getOperandNo();
7610 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
7611 // Look pass truncate.
7612 UOpNo = User->use_begin().getOperandNo();
7613 User = *User->use_begin();
7614 }
7615
7616 if (User->getOpcode() != ISD::BRCOND &&
7617 User->getOpcode() != ISD::SETCC &&
7618 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
7619 NonFlagUse = true;
7620 break;
7621 }
Dan Gohman076aee32009-03-04 19:44:21 +00007622 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007623
7624 if (!NonFlagUse)
7625 break;
7626 }
7627 // FALL THROUGH
7628 case ISD::SUB:
7629 case ISD::OR:
7630 case ISD::XOR:
7631 // Due to the ISEL shortcoming noted above, be conservative if this op is
7632 // likely to be selected as part of a load-modify-store instruction.
7633 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7634 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7635 if (UI->getOpcode() == ISD::STORE)
7636 goto default_case;
7637
7638 // Otherwise use a regular EFLAGS-setting instruction.
7639 switch (Op.getNode()->getOpcode()) {
7640 default: llvm_unreachable("unexpected operator!");
7641 case ISD::SUB: Opcode = X86ISD::SUB; break;
7642 case ISD::OR: Opcode = X86ISD::OR; break;
7643 case ISD::XOR: Opcode = X86ISD::XOR; break;
7644 case ISD::AND: Opcode = X86ISD::AND; break;
7645 }
7646
7647 NumOperands = 2;
7648 break;
7649 case X86ISD::ADD:
7650 case X86ISD::SUB:
7651 case X86ISD::INC:
7652 case X86ISD::DEC:
7653 case X86ISD::OR:
7654 case X86ISD::XOR:
7655 case X86ISD::AND:
7656 return SDValue(Op.getNode(), 1);
7657 default:
7658 default_case:
7659 break;
Dan Gohman076aee32009-03-04 19:44:21 +00007660 }
7661
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007662 if (Opcode == 0)
7663 // Emit a CMP with 0, which is the TEST pattern.
7664 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7665 DAG.getConstant(0, Op.getValueType()));
7666
7667 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
7668 SmallVector<SDValue, 4> Ops;
7669 for (unsigned i = 0; i != NumOperands; ++i)
7670 Ops.push_back(Op.getOperand(i));
7671
7672 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
7673 DAG.ReplaceAllUsesWith(Op, New);
7674 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00007675}
7676
7677/// Emit nodes that will be selected as "cmp Op0,Op1", or something
7678/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007679SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007680 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007681 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
7682 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00007683 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00007684
7685 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007686 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00007687}
7688
Evan Chengd40d03e2010-01-06 19:38:29 +00007689/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
7690/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00007691SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
7692 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007693 SDValue Op0 = And.getOperand(0);
7694 SDValue Op1 = And.getOperand(1);
7695 if (Op0.getOpcode() == ISD::TRUNCATE)
7696 Op0 = Op0.getOperand(0);
7697 if (Op1.getOpcode() == ISD::TRUNCATE)
7698 Op1 = Op1.getOperand(0);
7699
Evan Chengd40d03e2010-01-06 19:38:29 +00007700 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007701 if (Op1.getOpcode() == ISD::SHL)
7702 std::swap(Op0, Op1);
7703 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007704 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
7705 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007706 // If we looked past a truncate, check that it's only truncating away
7707 // known zeros.
7708 unsigned BitWidth = Op0.getValueSizeInBits();
7709 unsigned AndBitWidth = And.getValueSizeInBits();
7710 if (BitWidth > AndBitWidth) {
7711 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7712 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7713 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7714 return SDValue();
7715 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007716 LHS = Op1;
7717 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007718 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007719 } else if (Op1.getOpcode() == ISD::Constant) {
7720 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7721 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007722 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7723 LHS = AndLHS.getOperand(0);
7724 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007725 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007726 }
Evan Cheng0488db92007-09-25 01:57:46 +00007727
Evan Chengd40d03e2010-01-06 19:38:29 +00007728 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007729 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007730 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007731 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007732 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007733 // Also promote i16 to i32 for performance / code size reason.
7734 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007735 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007736 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007737
Evan Chengd40d03e2010-01-06 19:38:29 +00007738 // If the operand types disagree, extend the shift amount to match. Since
7739 // BT ignores high bits (like shifts) we can use anyextend.
7740 if (LHS.getValueType() != RHS.getValueType())
7741 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007742
Evan Chengd40d03e2010-01-06 19:38:29 +00007743 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7744 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7745 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7746 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007747 }
7748
Evan Cheng54de3ea2010-01-05 06:52:31 +00007749 return SDValue();
7750}
7751
Dan Gohmand858e902010-04-17 15:26:15 +00007752SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007753 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7754 SDValue Op0 = Op.getOperand(0);
7755 SDValue Op1 = Op.getOperand(1);
7756 DebugLoc dl = Op.getDebugLoc();
7757 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7758
7759 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007760 // Lower (X & (1 << N)) == 0 to BT(X, N).
7761 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7762 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00007763 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007764 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007765 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007766 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7767 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7768 if (NewSetCC.getNode())
7769 return NewSetCC;
7770 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007771
Chris Lattner481eebc2010-12-19 21:23:48 +00007772 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7773 // these.
7774 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00007775 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00007776 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7777 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007778
Chris Lattner481eebc2010-12-19 21:23:48 +00007779 // If the input is a setcc, then reuse the input setcc or use a new one with
7780 // the inverted condition.
7781 if (Op0.getOpcode() == X86ISD::SETCC) {
7782 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7783 bool Invert = (CC == ISD::SETNE) ^
7784 cast<ConstantSDNode>(Op1)->isNullValue();
7785 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007786
Evan Cheng2c755ba2010-02-27 07:36:59 +00007787 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007788 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7789 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7790 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007791 }
7792
Evan Chenge5b51ac2010-04-17 06:13:15 +00007793 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007794 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007795 if (X86CC == X86::COND_INVALID)
7796 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007797
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007798 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007799 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007800 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007801}
7802
Dan Gohmand858e902010-04-17 15:26:15 +00007803SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007804 SDValue Cond;
7805 SDValue Op0 = Op.getOperand(0);
7806 SDValue Op1 = Op.getOperand(1);
7807 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007808 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007809 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7810 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007811 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007812
7813 if (isFP) {
7814 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007815 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007816 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7817 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007818 bool Swap = false;
7819
7820 switch (SetCCOpcode) {
7821 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007822 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007823 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007824 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007825 case ISD::SETGT: Swap = true; // Fallthrough
7826 case ISD::SETLT:
7827 case ISD::SETOLT: SSECC = 1; break;
7828 case ISD::SETOGE:
7829 case ISD::SETGE: Swap = true; // Fallthrough
7830 case ISD::SETLE:
7831 case ISD::SETOLE: SSECC = 2; break;
7832 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007833 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007834 case ISD::SETNE: SSECC = 4; break;
7835 case ISD::SETULE: Swap = true;
7836 case ISD::SETUGE: SSECC = 5; break;
7837 case ISD::SETULT: Swap = true;
7838 case ISD::SETUGT: SSECC = 6; break;
7839 case ISD::SETO: SSECC = 7; break;
7840 }
7841 if (Swap)
7842 std::swap(Op0, Op1);
7843
Nate Begemanfb8ead02008-07-25 19:05:58 +00007844 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007845 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007846 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007847 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007848 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7849 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007850 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007851 }
7852 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007853 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007854 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7855 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007856 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007857 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007858 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007859 }
7860 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007861 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007862 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007863
Nate Begeman30a0de92008-07-17 16:51:19 +00007864 // We are handling one of the integer comparisons here. Since SSE only has
7865 // GT and EQ comparisons for integer, swapping operands and multiple
7866 // operations may be required for some comparisons.
7867 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7868 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007869
Owen Anderson825b72b2009-08-11 20:47:22 +00007870 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007871 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007872 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007873 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007874 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7875 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007876 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007877
Nate Begeman30a0de92008-07-17 16:51:19 +00007878 switch (SetCCOpcode) {
7879 default: break;
7880 case ISD::SETNE: Invert = true;
7881 case ISD::SETEQ: Opc = EQOpc; break;
7882 case ISD::SETLT: Swap = true;
7883 case ISD::SETGT: Opc = GTOpc; break;
7884 case ISD::SETGE: Swap = true;
7885 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7886 case ISD::SETULT: Swap = true;
7887 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7888 case ISD::SETUGE: Swap = true;
7889 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7890 }
7891 if (Swap)
7892 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007893
Nate Begeman30a0de92008-07-17 16:51:19 +00007894 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7895 // bits of the inputs before performing those operations.
7896 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007897 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007898 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7899 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007900 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007901 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7902 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007903 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7904 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007905 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007906
Dale Johannesenace16102009-02-03 19:33:06 +00007907 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007908
7909 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007910 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007911 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007912
Nate Begeman30a0de92008-07-17 16:51:19 +00007913 return Result;
7914}
Evan Cheng0488db92007-09-25 01:57:46 +00007915
Evan Cheng370e5342008-12-03 08:38:43 +00007916// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007917static bool isX86LogicalCmp(SDValue Op) {
7918 unsigned Opc = Op.getNode()->getOpcode();
7919 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7920 return true;
7921 if (Op.getResNo() == 1 &&
7922 (Opc == X86ISD::ADD ||
7923 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00007924 Opc == X86ISD::ADC ||
7925 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00007926 Opc == X86ISD::SMUL ||
7927 Opc == X86ISD::UMUL ||
7928 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007929 Opc == X86ISD::DEC ||
7930 Opc == X86ISD::OR ||
7931 Opc == X86ISD::XOR ||
7932 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007933 return true;
7934
Chris Lattner9637d5b2010-12-05 07:49:54 +00007935 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
7936 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007937
Dan Gohman076aee32009-03-04 19:44:21 +00007938 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007939}
7940
Chris Lattnera2b56002010-12-05 01:23:24 +00007941static bool isZero(SDValue V) {
7942 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7943 return C && C->isNullValue();
7944}
7945
Chris Lattner96908b12010-12-05 02:00:51 +00007946static bool isAllOnes(SDValue V) {
7947 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7948 return C && C->isAllOnesValue();
7949}
7950
Dan Gohmand858e902010-04-17 15:26:15 +00007951SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007952 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007953 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00007954 SDValue Op1 = Op.getOperand(1);
7955 SDValue Op2 = Op.getOperand(2);
7956 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007957 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007958
Dan Gohman1a492952009-10-20 16:22:37 +00007959 if (Cond.getOpcode() == ISD::SETCC) {
7960 SDValue NewCond = LowerSETCC(Cond, DAG);
7961 if (NewCond.getNode())
7962 Cond = NewCond;
7963 }
Evan Cheng734503b2006-09-11 02:19:56 +00007964
Chris Lattnera2b56002010-12-05 01:23:24 +00007965 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007966 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00007967 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007968 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007969 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00007970 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
7971 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007972 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007973
Chris Lattnera2b56002010-12-05 01:23:24 +00007974 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007975
7976 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00007977 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
7978 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00007979
7980 SDValue CmpOp0 = Cmp.getOperand(0);
7981 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
7982 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007983
Chris Lattner96908b12010-12-05 02:00:51 +00007984 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00007985 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7986 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007987
Chris Lattner96908b12010-12-05 02:00:51 +00007988 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
7989 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007990
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007991 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00007992 if (N2C == 0 || !N2C->isNullValue())
7993 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
7994 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007995 }
7996 }
7997
Chris Lattnera2b56002010-12-05 01:23:24 +00007998 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00007999 if (Cond.getOpcode() == ISD::AND &&
8000 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8001 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008002 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008003 Cond = Cond.getOperand(0);
8004 }
8005
Evan Cheng3f41d662007-10-08 22:16:29 +00008006 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8007 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008008 if (Cond.getOpcode() == X86ISD::SETCC ||
8009 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008010 CC = Cond.getOperand(0);
8011
Dan Gohman475871a2008-07-27 21:46:04 +00008012 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008013 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008014 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008015
Evan Cheng3f41d662007-10-08 22:16:29 +00008016 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008017 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008018 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008019 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008020
Chris Lattnerd1980a52009-03-12 06:52:53 +00008021 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8022 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008023 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008024 addTest = false;
8025 }
8026 }
8027
8028 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008029 // Look pass the truncate.
8030 if (Cond.getOpcode() == ISD::TRUNCATE)
8031 Cond = Cond.getOperand(0);
8032
8033 // We know the result of AND is compared against zero. Try to match
8034 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008035 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008036 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008037 if (NewSetCC.getNode()) {
8038 CC = NewSetCC.getOperand(0);
8039 Cond = NewSetCC.getOperand(1);
8040 addTest = false;
8041 }
8042 }
8043 }
8044
8045 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008046 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008047 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008048 }
8049
Benjamin Kramere915ff32010-12-22 23:09:28 +00008050 // a < b ? -1 : 0 -> RES = ~setcc_carry
8051 // a < b ? 0 : -1 -> RES = setcc_carry
8052 // a >= b ? -1 : 0 -> RES = setcc_carry
8053 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8054 if (Cond.getOpcode() == X86ISD::CMP) {
8055 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8056
8057 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8058 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8059 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8060 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8061 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8062 return DAG.getNOT(DL, Res, Res.getValueType());
8063 return Res;
8064 }
8065 }
8066
Evan Cheng0488db92007-09-25 01:57:46 +00008067 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8068 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008069 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008070 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008071 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008072}
8073
Evan Cheng370e5342008-12-03 08:38:43 +00008074// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8075// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8076// from the AND / OR.
8077static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8078 Opc = Op.getOpcode();
8079 if (Opc != ISD::OR && Opc != ISD::AND)
8080 return false;
8081 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8082 Op.getOperand(0).hasOneUse() &&
8083 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8084 Op.getOperand(1).hasOneUse());
8085}
8086
Evan Cheng961d6d42009-02-02 08:19:07 +00008087// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8088// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008089static bool isXor1OfSetCC(SDValue Op) {
8090 if (Op.getOpcode() != ISD::XOR)
8091 return false;
8092 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8093 if (N1C && N1C->getAPIntValue() == 1) {
8094 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8095 Op.getOperand(0).hasOneUse();
8096 }
8097 return false;
8098}
8099
Dan Gohmand858e902010-04-17 15:26:15 +00008100SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008101 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008102 SDValue Chain = Op.getOperand(0);
8103 SDValue Cond = Op.getOperand(1);
8104 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008105 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008106 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00008107
Dan Gohman1a492952009-10-20 16:22:37 +00008108 if (Cond.getOpcode() == ISD::SETCC) {
8109 SDValue NewCond = LowerSETCC(Cond, DAG);
8110 if (NewCond.getNode())
8111 Cond = NewCond;
8112 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008113#if 0
8114 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008115 else if (Cond.getOpcode() == X86ISD::ADD ||
8116 Cond.getOpcode() == X86ISD::SUB ||
8117 Cond.getOpcode() == X86ISD::SMUL ||
8118 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008119 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008120#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008121
Evan Chengad9c0a32009-12-15 00:53:42 +00008122 // Look pass (and (setcc_carry (cmp ...)), 1).
8123 if (Cond.getOpcode() == ISD::AND &&
8124 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8125 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008126 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008127 Cond = Cond.getOperand(0);
8128 }
8129
Evan Cheng3f41d662007-10-08 22:16:29 +00008130 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8131 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008132 if (Cond.getOpcode() == X86ISD::SETCC ||
8133 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008134 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008135
Dan Gohman475871a2008-07-27 21:46:04 +00008136 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008137 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008138 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008139 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008140 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008141 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008142 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008143 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008144 default: break;
8145 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008146 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008147 // These can only come from an arithmetic instruction with overflow,
8148 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008149 Cond = Cond.getNode()->getOperand(1);
8150 addTest = false;
8151 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008152 }
Evan Cheng0488db92007-09-25 01:57:46 +00008153 }
Evan Cheng370e5342008-12-03 08:38:43 +00008154 } else {
8155 unsigned CondOpc;
8156 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8157 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008158 if (CondOpc == ISD::OR) {
8159 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8160 // two branches instead of an explicit OR instruction with a
8161 // separate test.
8162 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008163 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008164 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008165 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008166 Chain, Dest, CC, Cmp);
8167 CC = Cond.getOperand(1).getOperand(0);
8168 Cond = Cmp;
8169 addTest = false;
8170 }
8171 } else { // ISD::AND
8172 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8173 // two branches instead of an explicit AND instruction with a
8174 // separate test. However, we only do this if this block doesn't
8175 // have a fall-through edge, because this requires an explicit
8176 // jmp when the condition is false.
8177 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008178 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008179 Op.getNode()->hasOneUse()) {
8180 X86::CondCode CCode =
8181 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8182 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008183 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008184 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008185 // Look for an unconditional branch following this conditional branch.
8186 // We need this because we need to reverse the successors in order
8187 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008188 if (User->getOpcode() == ISD::BR) {
8189 SDValue FalseBB = User->getOperand(1);
8190 SDNode *NewBR =
8191 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008192 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008193 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008194 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008195
Dale Johannesene4d209d2009-02-03 20:21:25 +00008196 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008197 Chain, Dest, CC, Cmp);
8198 X86::CondCode CCode =
8199 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8200 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008201 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008202 Cond = Cmp;
8203 addTest = false;
8204 }
8205 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008206 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008207 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8208 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8209 // It should be transformed during dag combiner except when the condition
8210 // is set by a arithmetics with overflow node.
8211 X86::CondCode CCode =
8212 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8213 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008214 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008215 Cond = Cond.getOperand(0).getOperand(1);
8216 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00008217 }
Evan Cheng0488db92007-09-25 01:57:46 +00008218 }
8219
8220 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008221 // Look pass the truncate.
8222 if (Cond.getOpcode() == ISD::TRUNCATE)
8223 Cond = Cond.getOperand(0);
8224
8225 // We know the result of AND is compared against zero. Try to match
8226 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008227 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008228 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8229 if (NewSetCC.getNode()) {
8230 CC = NewSetCC.getOperand(0);
8231 Cond = NewSetCC.getOperand(1);
8232 addTest = false;
8233 }
8234 }
8235 }
8236
8237 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008238 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008239 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008240 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008241 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008242 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008243}
8244
Anton Korobeynikove060b532007-04-17 19:34:00 +00008245
8246// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8247// Calls to _alloca is needed to probe the stack when allocating more than 4k
8248// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8249// that the guard pages used by the OS virtual memory manager are allocated in
8250// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008251SDValue
8252X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008253 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00008254 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008255 "This should be used only on Windows targets");
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008256 assert(!Subtarget->isTargetEnvMacho());
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008257 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008258
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008259 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008260 SDValue Chain = Op.getOperand(0);
8261 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008262 // FIXME: Ensure alignment here
8263
Dan Gohman475871a2008-07-27 21:46:04 +00008264 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008265
Owen Anderson825b72b2009-08-11 20:47:22 +00008266 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008267 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008268
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008269 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008270 Flag = Chain.getValue(1);
8271
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008272 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008273
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008274 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008275 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008276
Dale Johannesendd64c412009-02-04 00:33:20 +00008277 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008278
Dan Gohman475871a2008-07-27 21:46:04 +00008279 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008280 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008281}
8282
Dan Gohmand858e902010-04-17 15:26:15 +00008283SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008284 MachineFunction &MF = DAG.getMachineFunction();
8285 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8286
Dan Gohman69de1932008-02-06 22:27:42 +00008287 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008288 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008289
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008290 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008291 // vastart just stores the address of the VarArgsFrameIndex slot into the
8292 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008293 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8294 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008295 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8296 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008297 }
8298
8299 // __va_list_tag:
8300 // gp_offset (0 - 6 * 8)
8301 // fp_offset (48 - 48 + 8 * 16)
8302 // overflow_arg_area (point to parameters coming in memory).
8303 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008304 SmallVector<SDValue, 8> MemOps;
8305 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008306 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008307 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008308 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8309 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008310 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008311 MemOps.push_back(Store);
8312
8313 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008314 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008315 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008316 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008317 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8318 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008319 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008320 MemOps.push_back(Store);
8321
8322 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008323 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008324 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008325 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8326 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008327 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8328 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008329 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008330 MemOps.push_back(Store);
8331
8332 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008333 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008334 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008335 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8336 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008337 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8338 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008339 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008340 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008341 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008342}
8343
Dan Gohmand858e902010-04-17 15:26:15 +00008344SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00008345 assert(Subtarget->is64Bit() &&
8346 "LowerVAARG only handles 64-bit va_arg!");
8347 assert((Subtarget->isTargetLinux() ||
8348 Subtarget->isTargetDarwin()) &&
8349 "Unhandled target in LowerVAARG");
8350 assert(Op.getNode()->getNumOperands() == 4);
8351 SDValue Chain = Op.getOperand(0);
8352 SDValue SrcPtr = Op.getOperand(1);
8353 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
8354 unsigned Align = Op.getConstantOperandVal(3);
8355 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00008356
Dan Gohman320afb82010-10-12 18:00:49 +00008357 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008358 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00008359 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
8360 uint8_t ArgMode;
8361
8362 // Decide which area this value should be read from.
8363 // TODO: Implement the AMD64 ABI in its entirety. This simple
8364 // selection mechanism works only for the basic types.
8365 if (ArgVT == MVT::f80) {
8366 llvm_unreachable("va_arg for f80 not yet implemented");
8367 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
8368 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
8369 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
8370 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
8371 } else {
8372 llvm_unreachable("Unhandled argument type in LowerVAARG");
8373 }
8374
8375 if (ArgMode == 2) {
8376 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00008377 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00008378 !(DAG.getMachineFunction()
8379 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00008380 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00008381 }
8382
8383 // Insert VAARG_64 node into the DAG
8384 // VAARG_64 returns two values: Variable Argument Address, Chain
8385 SmallVector<SDValue, 11> InstOps;
8386 InstOps.push_back(Chain);
8387 InstOps.push_back(SrcPtr);
8388 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
8389 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
8390 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
8391 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
8392 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
8393 VTs, &InstOps[0], InstOps.size(),
8394 MVT::i64,
8395 MachinePointerInfo(SV),
8396 /*Align=*/0,
8397 /*Volatile=*/false,
8398 /*ReadMem=*/true,
8399 /*WriteMem=*/true);
8400 Chain = VAARG.getValue(1);
8401
8402 // Load the next argument and return it
8403 return DAG.getLoad(ArgVT, dl,
8404 Chain,
8405 VAARG,
8406 MachinePointerInfo(),
8407 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00008408}
8409
Dan Gohmand858e902010-04-17 15:26:15 +00008410SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00008411 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00008412 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00008413 SDValue Chain = Op.getOperand(0);
8414 SDValue DstPtr = Op.getOperand(1);
8415 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00008416 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
8417 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00008418 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00008419
Chris Lattnere72f2022010-09-21 05:40:29 +00008420 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00008421 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008422 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00008423 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00008424}
8425
Dan Gohman475871a2008-07-27 21:46:04 +00008426SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008427X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008428 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008429 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008430 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00008431 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00008432 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00008433 case Intrinsic::x86_sse_comieq_ss:
8434 case Intrinsic::x86_sse_comilt_ss:
8435 case Intrinsic::x86_sse_comile_ss:
8436 case Intrinsic::x86_sse_comigt_ss:
8437 case Intrinsic::x86_sse_comige_ss:
8438 case Intrinsic::x86_sse_comineq_ss:
8439 case Intrinsic::x86_sse_ucomieq_ss:
8440 case Intrinsic::x86_sse_ucomilt_ss:
8441 case Intrinsic::x86_sse_ucomile_ss:
8442 case Intrinsic::x86_sse_ucomigt_ss:
8443 case Intrinsic::x86_sse_ucomige_ss:
8444 case Intrinsic::x86_sse_ucomineq_ss:
8445 case Intrinsic::x86_sse2_comieq_sd:
8446 case Intrinsic::x86_sse2_comilt_sd:
8447 case Intrinsic::x86_sse2_comile_sd:
8448 case Intrinsic::x86_sse2_comigt_sd:
8449 case Intrinsic::x86_sse2_comige_sd:
8450 case Intrinsic::x86_sse2_comineq_sd:
8451 case Intrinsic::x86_sse2_ucomieq_sd:
8452 case Intrinsic::x86_sse2_ucomilt_sd:
8453 case Intrinsic::x86_sse2_ucomile_sd:
8454 case Intrinsic::x86_sse2_ucomigt_sd:
8455 case Intrinsic::x86_sse2_ucomige_sd:
8456 case Intrinsic::x86_sse2_ucomineq_sd: {
8457 unsigned Opc = 0;
8458 ISD::CondCode CC = ISD::SETCC_INVALID;
8459 switch (IntNo) {
8460 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008461 case Intrinsic::x86_sse_comieq_ss:
8462 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008463 Opc = X86ISD::COMI;
8464 CC = ISD::SETEQ;
8465 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008466 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008467 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008468 Opc = X86ISD::COMI;
8469 CC = ISD::SETLT;
8470 break;
8471 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008472 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008473 Opc = X86ISD::COMI;
8474 CC = ISD::SETLE;
8475 break;
8476 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008477 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008478 Opc = X86ISD::COMI;
8479 CC = ISD::SETGT;
8480 break;
8481 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008482 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008483 Opc = X86ISD::COMI;
8484 CC = ISD::SETGE;
8485 break;
8486 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008487 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008488 Opc = X86ISD::COMI;
8489 CC = ISD::SETNE;
8490 break;
8491 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008492 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008493 Opc = X86ISD::UCOMI;
8494 CC = ISD::SETEQ;
8495 break;
8496 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008497 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008498 Opc = X86ISD::UCOMI;
8499 CC = ISD::SETLT;
8500 break;
8501 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008502 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008503 Opc = X86ISD::UCOMI;
8504 CC = ISD::SETLE;
8505 break;
8506 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008507 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008508 Opc = X86ISD::UCOMI;
8509 CC = ISD::SETGT;
8510 break;
8511 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008512 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008513 Opc = X86ISD::UCOMI;
8514 CC = ISD::SETGE;
8515 break;
8516 case Intrinsic::x86_sse_ucomineq_ss:
8517 case Intrinsic::x86_sse2_ucomineq_sd:
8518 Opc = X86ISD::UCOMI;
8519 CC = ISD::SETNE;
8520 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008521 }
Evan Cheng734503b2006-09-11 02:19:56 +00008522
Dan Gohman475871a2008-07-27 21:46:04 +00008523 SDValue LHS = Op.getOperand(1);
8524 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00008525 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008526 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008527 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
8528 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8529 DAG.getConstant(X86CC, MVT::i8), Cond);
8530 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00008531 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008532 // ptest and testp intrinsics. The intrinsic these come from are designed to
8533 // return an integer value, not just an instruction so lower it to the ptest
8534 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00008535 case Intrinsic::x86_sse41_ptestz:
8536 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008537 case Intrinsic::x86_sse41_ptestnzc:
8538 case Intrinsic::x86_avx_ptestz_256:
8539 case Intrinsic::x86_avx_ptestc_256:
8540 case Intrinsic::x86_avx_ptestnzc_256:
8541 case Intrinsic::x86_avx_vtestz_ps:
8542 case Intrinsic::x86_avx_vtestc_ps:
8543 case Intrinsic::x86_avx_vtestnzc_ps:
8544 case Intrinsic::x86_avx_vtestz_pd:
8545 case Intrinsic::x86_avx_vtestc_pd:
8546 case Intrinsic::x86_avx_vtestnzc_pd:
8547 case Intrinsic::x86_avx_vtestz_ps_256:
8548 case Intrinsic::x86_avx_vtestc_ps_256:
8549 case Intrinsic::x86_avx_vtestnzc_ps_256:
8550 case Intrinsic::x86_avx_vtestz_pd_256:
8551 case Intrinsic::x86_avx_vtestc_pd_256:
8552 case Intrinsic::x86_avx_vtestnzc_pd_256: {
8553 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00008554 unsigned X86CC = 0;
8555 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00008556 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008557 case Intrinsic::x86_avx_vtestz_ps:
8558 case Intrinsic::x86_avx_vtestz_pd:
8559 case Intrinsic::x86_avx_vtestz_ps_256:
8560 case Intrinsic::x86_avx_vtestz_pd_256:
8561 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008562 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008563 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008564 // ZF = 1
8565 X86CC = X86::COND_E;
8566 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008567 case Intrinsic::x86_avx_vtestc_ps:
8568 case Intrinsic::x86_avx_vtestc_pd:
8569 case Intrinsic::x86_avx_vtestc_ps_256:
8570 case Intrinsic::x86_avx_vtestc_pd_256:
8571 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008572 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008573 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008574 // CF = 1
8575 X86CC = X86::COND_B;
8576 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008577 case Intrinsic::x86_avx_vtestnzc_ps:
8578 case Intrinsic::x86_avx_vtestnzc_pd:
8579 case Intrinsic::x86_avx_vtestnzc_ps_256:
8580 case Intrinsic::x86_avx_vtestnzc_pd_256:
8581 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00008582 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008583 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008584 // ZF and CF = 0
8585 X86CC = X86::COND_A;
8586 break;
8587 }
Eric Christopherfd179292009-08-27 18:07:15 +00008588
Eric Christopher71c67532009-07-29 00:28:05 +00008589 SDValue LHS = Op.getOperand(1);
8590 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008591 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
8592 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00008593 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
8594 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
8595 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00008596 }
Evan Cheng5759f972008-05-04 09:15:50 +00008597
8598 // Fix vector shift instructions where the last operand is a non-immediate
8599 // i32 value.
8600 case Intrinsic::x86_sse2_pslli_w:
8601 case Intrinsic::x86_sse2_pslli_d:
8602 case Intrinsic::x86_sse2_pslli_q:
8603 case Intrinsic::x86_sse2_psrli_w:
8604 case Intrinsic::x86_sse2_psrli_d:
8605 case Intrinsic::x86_sse2_psrli_q:
8606 case Intrinsic::x86_sse2_psrai_w:
8607 case Intrinsic::x86_sse2_psrai_d:
8608 case Intrinsic::x86_mmx_pslli_w:
8609 case Intrinsic::x86_mmx_pslli_d:
8610 case Intrinsic::x86_mmx_pslli_q:
8611 case Intrinsic::x86_mmx_psrli_w:
8612 case Intrinsic::x86_mmx_psrli_d:
8613 case Intrinsic::x86_mmx_psrli_q:
8614 case Intrinsic::x86_mmx_psrai_w:
8615 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00008616 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00008617 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00008618 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00008619
8620 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008621 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008622 switch (IntNo) {
8623 case Intrinsic::x86_sse2_pslli_w:
8624 NewIntNo = Intrinsic::x86_sse2_psll_w;
8625 break;
8626 case Intrinsic::x86_sse2_pslli_d:
8627 NewIntNo = Intrinsic::x86_sse2_psll_d;
8628 break;
8629 case Intrinsic::x86_sse2_pslli_q:
8630 NewIntNo = Intrinsic::x86_sse2_psll_q;
8631 break;
8632 case Intrinsic::x86_sse2_psrli_w:
8633 NewIntNo = Intrinsic::x86_sse2_psrl_w;
8634 break;
8635 case Intrinsic::x86_sse2_psrli_d:
8636 NewIntNo = Intrinsic::x86_sse2_psrl_d;
8637 break;
8638 case Intrinsic::x86_sse2_psrli_q:
8639 NewIntNo = Intrinsic::x86_sse2_psrl_q;
8640 break;
8641 case Intrinsic::x86_sse2_psrai_w:
8642 NewIntNo = Intrinsic::x86_sse2_psra_w;
8643 break;
8644 case Intrinsic::x86_sse2_psrai_d:
8645 NewIntNo = Intrinsic::x86_sse2_psra_d;
8646 break;
8647 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008648 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008649 switch (IntNo) {
8650 case Intrinsic::x86_mmx_pslli_w:
8651 NewIntNo = Intrinsic::x86_mmx_psll_w;
8652 break;
8653 case Intrinsic::x86_mmx_pslli_d:
8654 NewIntNo = Intrinsic::x86_mmx_psll_d;
8655 break;
8656 case Intrinsic::x86_mmx_pslli_q:
8657 NewIntNo = Intrinsic::x86_mmx_psll_q;
8658 break;
8659 case Intrinsic::x86_mmx_psrli_w:
8660 NewIntNo = Intrinsic::x86_mmx_psrl_w;
8661 break;
8662 case Intrinsic::x86_mmx_psrli_d:
8663 NewIntNo = Intrinsic::x86_mmx_psrl_d;
8664 break;
8665 case Intrinsic::x86_mmx_psrli_q:
8666 NewIntNo = Intrinsic::x86_mmx_psrl_q;
8667 break;
8668 case Intrinsic::x86_mmx_psrai_w:
8669 NewIntNo = Intrinsic::x86_mmx_psra_w;
8670 break;
8671 case Intrinsic::x86_mmx_psrai_d:
8672 NewIntNo = Intrinsic::x86_mmx_psra_d;
8673 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008674 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00008675 }
8676 break;
8677 }
8678 }
Mon P Wangefa42202009-09-03 19:56:25 +00008679
8680 // The vector shift intrinsics with scalars uses 32b shift amounts but
8681 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
8682 // to be zero.
8683 SDValue ShOps[4];
8684 ShOps[0] = ShAmt;
8685 ShOps[1] = DAG.getConstant(0, MVT::i32);
8686 if (ShAmtVT == MVT::v4i32) {
8687 ShOps[2] = DAG.getUNDEF(MVT::i32);
8688 ShOps[3] = DAG.getUNDEF(MVT::i32);
8689 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
8690 } else {
8691 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00008692// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00008693 }
8694
Owen Andersone50ed302009-08-10 22:56:29 +00008695 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008696 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008697 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008698 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00008699 Op.getOperand(1), ShAmt);
8700 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00008701 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008702}
Evan Cheng72261582005-12-20 06:22:03 +00008703
Dan Gohmand858e902010-04-17 15:26:15 +00008704SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
8705 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00008706 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8707 MFI->setReturnAddressIsTaken(true);
8708
Bill Wendling64e87322009-01-16 19:25:27 +00008709 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008710 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00008711
8712 if (Depth > 0) {
8713 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8714 SDValue Offset =
8715 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00008716 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008717 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008718 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008719 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00008720 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00008721 }
8722
8723 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00008724 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008725 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008726 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008727}
8728
Dan Gohmand858e902010-04-17 15:26:15 +00008729SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00008730 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8731 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00008732
Owen Andersone50ed302009-08-10 22:56:29 +00008733 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008734 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00008735 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8736 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008737 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008738 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008739 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8740 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008741 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008742 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008743}
8744
Dan Gohman475871a2008-07-27 21:46:04 +00008745SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008746 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008747 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008748}
8749
Dan Gohmand858e902010-04-17 15:26:15 +00008750SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008751 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008752 SDValue Chain = Op.getOperand(0);
8753 SDValue Offset = Op.getOperand(1);
8754 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008755 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008756
Dan Gohmand8816272010-08-11 18:14:00 +00008757 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8758 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8759 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008760 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008761
Dan Gohmand8816272010-08-11 18:14:00 +00008762 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8763 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008764 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008765 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8766 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008767 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008768 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008769
Dale Johannesene4d209d2009-02-03 20:21:25 +00008770 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008771 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008772 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008773}
8774
Dan Gohman475871a2008-07-27 21:46:04 +00008775SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008776 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008777 SDValue Root = Op.getOperand(0);
8778 SDValue Trmp = Op.getOperand(1); // trampoline
8779 SDValue FPtr = Op.getOperand(2); // nested function
8780 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008781 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008782
Dan Gohman69de1932008-02-06 22:27:42 +00008783 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008784
8785 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008786 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008787
8788 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008789 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8790 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008791
Evan Cheng0e6a0522011-07-18 20:57:22 +00008792 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
8793 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008794
8795 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8796
8797 // Load the pointer to the nested function into R11.
8798 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008799 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008800 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008801 Addr, MachinePointerInfo(TrmpAddr),
8802 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008803
Owen Anderson825b72b2009-08-11 20:47:22 +00008804 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8805 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008806 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8807 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008808 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008809
8810 // Load the 'nest' parameter value into R10.
8811 // R10 is specified in X86CallingConv.td
8812 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008813 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8814 DAG.getConstant(10, MVT::i64));
8815 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008816 Addr, MachinePointerInfo(TrmpAddr, 10),
8817 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008818
Owen Anderson825b72b2009-08-11 20:47:22 +00008819 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8820 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008821 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8822 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008823 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008824
8825 // Jump to the nested function.
8826 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008827 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8828 DAG.getConstant(20, MVT::i64));
8829 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008830 Addr, MachinePointerInfo(TrmpAddr, 20),
8831 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008832
8833 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008834 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8835 DAG.getConstant(22, MVT::i64));
8836 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008837 MachinePointerInfo(TrmpAddr, 22),
8838 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008839
Dan Gohman475871a2008-07-27 21:46:04 +00008840 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008841 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008842 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008843 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008844 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008845 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008846 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008847 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008848
8849 switch (CC) {
8850 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008851 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008852 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008853 case CallingConv::X86_StdCall: {
8854 // Pass 'nest' parameter in ECX.
8855 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008856 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008857
8858 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008859 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008860 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008861
Chris Lattner58d74912008-03-12 17:45:29 +00008862 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008863 unsigned InRegCount = 0;
8864 unsigned Idx = 1;
8865
8866 for (FunctionType::param_iterator I = FTy->param_begin(),
8867 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008868 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008869 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008870 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008871
8872 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008873 report_fatal_error("Nest register in use - reduce number of inreg"
8874 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008875 }
8876 }
8877 break;
8878 }
8879 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008880 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008881 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008882 // Pass 'nest' parameter in EAX.
8883 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008884 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008885 break;
8886 }
8887
Dan Gohman475871a2008-07-27 21:46:04 +00008888 SDValue OutChains[4];
8889 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008890
Owen Anderson825b72b2009-08-11 20:47:22 +00008891 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8892 DAG.getConstant(10, MVT::i32));
8893 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008894
Chris Lattnera62fe662010-02-05 19:20:30 +00008895 // This is storing the opcode for MOV32ri.
8896 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00008897 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008898 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008899 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008900 Trmp, MachinePointerInfo(TrmpAddr),
8901 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008902
Owen Anderson825b72b2009-08-11 20:47:22 +00008903 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8904 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008905 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8906 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008907 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008908
Chris Lattnera62fe662010-02-05 19:20:30 +00008909 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008910 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8911 DAG.getConstant(5, MVT::i32));
8912 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008913 MachinePointerInfo(TrmpAddr, 5),
8914 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008915
Owen Anderson825b72b2009-08-11 20:47:22 +00008916 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8917 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008918 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8919 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008920 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008921
Dan Gohman475871a2008-07-27 21:46:04 +00008922 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008923 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008924 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008925 }
8926}
8927
Dan Gohmand858e902010-04-17 15:26:15 +00008928SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8929 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008930 /*
8931 The rounding mode is in bits 11:10 of FPSR, and has the following
8932 settings:
8933 00 Round to nearest
8934 01 Round to -inf
8935 10 Round to +inf
8936 11 Round to 0
8937
8938 FLT_ROUNDS, on the other hand, expects the following:
8939 -1 Undefined
8940 0 Round to 0
8941 1 Round to nearest
8942 2 Round to +inf
8943 3 Round to -inf
8944
8945 To perform the conversion, we do:
8946 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8947 */
8948
8949 MachineFunction &MF = DAG.getMachineFunction();
8950 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00008951 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008952 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008953 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008954 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008955
8956 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008957 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008958 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008959
Michael J. Spencerec38de22010-10-10 22:04:20 +00008960
Chris Lattner2156b792010-09-22 01:11:26 +00008961 MachineMemOperand *MMO =
8962 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8963 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008964
Chris Lattner2156b792010-09-22 01:11:26 +00008965 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8966 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8967 DAG.getVTList(MVT::Other),
8968 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008969
8970 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008971 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008972 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008973
8974 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008975 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008976 DAG.getNode(ISD::SRL, DL, MVT::i16,
8977 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008978 CWD, DAG.getConstant(0x800, MVT::i16)),
8979 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008980 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008981 DAG.getNode(ISD::SRL, DL, MVT::i16,
8982 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008983 CWD, DAG.getConstant(0x400, MVT::i16)),
8984 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008985
Dan Gohman475871a2008-07-27 21:46:04 +00008986 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008987 DAG.getNode(ISD::AND, DL, MVT::i16,
8988 DAG.getNode(ISD::ADD, DL, MVT::i16,
8989 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008990 DAG.getConstant(1, MVT::i16)),
8991 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008992
8993
Duncan Sands83ec4b62008-06-06 12:08:01 +00008994 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008995 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008996}
8997
Dan Gohmand858e902010-04-17 15:26:15 +00008998SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008999 EVT VT = Op.getValueType();
9000 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009001 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009002 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009003
9004 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009005 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009006 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009007 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009008 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009009 }
Evan Cheng18efe262007-12-14 02:13:44 +00009010
Evan Cheng152804e2007-12-14 08:30:15 +00009011 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009012 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009013 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009014
9015 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009016 SDValue Ops[] = {
9017 Op,
9018 DAG.getConstant(NumBits+NumBits-1, OpVT),
9019 DAG.getConstant(X86::COND_E, MVT::i8),
9020 Op.getValue(1)
9021 };
9022 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009023
9024 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009025 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009026
Owen Anderson825b72b2009-08-11 20:47:22 +00009027 if (VT == MVT::i8)
9028 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009029 return Op;
9030}
9031
Dan Gohmand858e902010-04-17 15:26:15 +00009032SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009033 EVT VT = Op.getValueType();
9034 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009035 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009036 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009037
9038 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009039 if (VT == MVT::i8) {
9040 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009041 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009042 }
Evan Cheng152804e2007-12-14 08:30:15 +00009043
9044 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009045 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009046 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009047
9048 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009049 SDValue Ops[] = {
9050 Op,
9051 DAG.getConstant(NumBits, OpVT),
9052 DAG.getConstant(X86::COND_E, MVT::i8),
9053 Op.getValue(1)
9054 };
9055 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009056
Owen Anderson825b72b2009-08-11 20:47:22 +00009057 if (VT == MVT::i8)
9058 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009059 return Op;
9060}
9061
Dan Gohmand858e902010-04-17 15:26:15 +00009062SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009063 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00009064 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009065 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009066
Mon P Wangaf9b9522008-12-18 21:42:19 +00009067 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9068 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9069 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9070 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9071 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9072 //
9073 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9074 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9075 // return AloBlo + AloBhi + AhiBlo;
9076
9077 SDValue A = Op.getOperand(0);
9078 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009079
Dale Johannesene4d209d2009-02-03 20:21:25 +00009080 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009081 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9082 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009083 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009084 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9085 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009086 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009087 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009088 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009089 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009090 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009091 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009092 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009093 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009094 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009095 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009096 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9097 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009098 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009099 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9100 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009101 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9102 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009103 return Res;
9104}
9105
Nadav Rotem43012222011-05-11 08:12:09 +00009106SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
9107
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009108 EVT VT = Op.getValueType();
9109 DebugLoc dl = Op.getDebugLoc();
9110 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00009111 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009112
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009113 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009114
Nadav Rotem43012222011-05-11 08:12:09 +00009115 // Must have SSE2.
9116 if (!Subtarget->hasSSE2()) return SDValue();
Nate Begeman51409212010-07-28 00:21:48 +00009117
Nadav Rotem43012222011-05-11 08:12:09 +00009118 // Optimize shl/srl/sra with constant shift amount.
9119 if (isSplatVector(Amt.getNode())) {
9120 SDValue SclrAmt = Amt->getOperand(0);
9121 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
9122 uint64_t ShiftAmt = C->getZExtValue();
9123
9124 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
9125 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9126 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9127 R, DAG.getConstant(ShiftAmt, MVT::i32));
9128
9129 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
9130 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9131 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9132 R, DAG.getConstant(ShiftAmt, MVT::i32));
9133
9134 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
9135 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9136 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9137 R, DAG.getConstant(ShiftAmt, MVT::i32));
9138
9139 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
9140 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9141 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9142 R, DAG.getConstant(ShiftAmt, MVT::i32));
9143
9144 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
9145 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9146 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
9147 R, DAG.getConstant(ShiftAmt, MVT::i32));
9148
9149 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
9150 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9151 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
9152 R, DAG.getConstant(ShiftAmt, MVT::i32));
9153
9154 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
9155 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9156 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
9157 R, DAG.getConstant(ShiftAmt, MVT::i32));
9158
9159 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
9160 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9161 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
9162 R, DAG.getConstant(ShiftAmt, MVT::i32));
9163 }
9164 }
9165
9166 // Lower SHL with variable shift amount.
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009167 // Cannot lower SHL without SSE2 or later.
9168 if (!Subtarget->hasSSE2()) return SDValue();
Nadav Rotem43012222011-05-11 08:12:09 +00009169
9170 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009171 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9172 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9173 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
9174
9175 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009176
Nate Begeman51409212010-07-28 00:21:48 +00009177 std::vector<Constant*> CV(4, CI);
9178 Constant *C = ConstantVector::get(CV);
9179 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9180 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009181 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009182 false, false, 16);
9183
9184 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009185 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009186 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
9187 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
9188 }
Nadav Rotem43012222011-05-11 08:12:09 +00009189 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009190 // a = a << 5;
9191 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9192 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9193 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
9194
9195 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
9196 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
9197
9198 std::vector<Constant*> CVM1(16, CM1);
9199 std::vector<Constant*> CVM2(16, CM2);
9200 Constant *C = ConstantVector::get(CVM1);
9201 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9202 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009203 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009204 false, false, 16);
9205
9206 // r = pblendv(r, psllw(r & (char16)15, 4), a);
9207 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9208 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9209 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9210 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009211 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009212 // a += a
9213 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009214
Nate Begeman51409212010-07-28 00:21:48 +00009215 C = ConstantVector::get(CVM2);
9216 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9217 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009218 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009219 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009220
Nate Begeman51409212010-07-28 00:21:48 +00009221 // r = pblendv(r, psllw(r & (char16)63, 2), a);
9222 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9223 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9224 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9225 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009226 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009227 // a += a
9228 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009229
Nate Begeman51409212010-07-28 00:21:48 +00009230 // return pblendv(r, r+r, a);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009231 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00009232 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
9233 return R;
9234 }
9235 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009236}
Mon P Wangaf9b9522008-12-18 21:42:19 +00009237
Dan Gohmand858e902010-04-17 15:26:15 +00009238SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00009239 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
9240 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00009241 // looks for this combo and may remove the "setcc" instruction if the "setcc"
9242 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00009243 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00009244 SDValue LHS = N->getOperand(0);
9245 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00009246 unsigned BaseOp = 0;
9247 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009248 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00009249 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009250 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00009251 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00009252 // A subtract of one will be selected as a INC. Note that INC doesn't
9253 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009254 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9255 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009256 BaseOp = X86ISD::INC;
9257 Cond = X86::COND_O;
9258 break;
9259 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009260 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00009261 Cond = X86::COND_O;
9262 break;
9263 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009264 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00009265 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009266 break;
9267 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00009268 // A subtract of one will be selected as a DEC. Note that DEC doesn't
9269 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009270 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9271 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009272 BaseOp = X86ISD::DEC;
9273 Cond = X86::COND_O;
9274 break;
9275 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009276 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00009277 Cond = X86::COND_O;
9278 break;
9279 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009280 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00009281 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009282 break;
9283 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00009284 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00009285 Cond = X86::COND_O;
9286 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009287 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
9288 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
9289 MVT::i32);
9290 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009291
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009292 SDValue SetCC =
9293 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9294 DAG.getConstant(X86::COND_O, MVT::i32),
9295 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009296
Dan Gohman6e5fda22011-07-22 18:45:15 +00009297 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009298 }
Bill Wendling74c37652008-12-09 22:08:41 +00009299 }
Bill Wendling3fafd932008-11-26 22:37:40 +00009300
Bill Wendling61edeb52008-12-02 01:06:39 +00009301 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009302 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009303 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00009304
Bill Wendling61edeb52008-12-02 01:06:39 +00009305 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009306 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
9307 DAG.getConstant(Cond, MVT::i32),
9308 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00009309
Dan Gohman6e5fda22011-07-22 18:45:15 +00009310 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +00009311}
9312
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009313SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
9314 DebugLoc dl = Op.getDebugLoc();
9315 SDNode* Node = Op.getNode();
9316 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
9317 EVT VT = Node->getValueType(0);
9318
9319 if (Subtarget->hasSSE2() && VT.isVector()) {
9320 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
9321 ExtraVT.getScalarType().getSizeInBits();
9322 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
9323
9324 unsigned SHLIntrinsicsID = 0;
9325 unsigned SRAIntrinsicsID = 0;
9326 switch (VT.getSimpleVT().SimpleTy) {
9327 default:
9328 return SDValue();
9329 case MVT::v2i64: {
9330 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_q;
9331 SRAIntrinsicsID = 0;
9332 break;
9333 }
9334 case MVT::v4i32: {
9335 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
9336 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
9337 break;
9338 }
9339 case MVT::v8i16: {
9340 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
9341 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
9342 break;
9343 }
9344 }
9345
9346 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9347 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
9348 Node->getOperand(0), ShAmt);
9349
9350 // In case of 1 bit sext, no need to shr
9351 if (ExtraVT.getScalarType().getSizeInBits() == 1) return Tmp1;
9352
9353 if (SRAIntrinsicsID) {
9354 Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9355 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
9356 Tmp1, ShAmt);
9357 }
9358 return Tmp1;
9359 }
9360
9361 return SDValue();
9362}
9363
9364
Eric Christopher9a9d2752010-07-22 02:48:34 +00009365SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
9366 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009367
Eric Christopher77ed1352011-07-08 00:04:56 +00009368 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
9369 // There isn't any reason to disable it if the target processor supports it.
9370 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00009371 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +00009372 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00009373 SDValue Ops[] = {
9374 DAG.getRegister(X86::ESP, MVT::i32), // Base
9375 DAG.getTargetConstant(1, MVT::i8), // Scale
9376 DAG.getRegister(0, MVT::i32), // Index
9377 DAG.getTargetConstant(0, MVT::i32), // Disp
9378 DAG.getRegister(0, MVT::i32), // Segment.
9379 Zero,
9380 Chain
9381 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00009382 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00009383 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9384 array_lengthof(Ops));
9385 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00009386 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009387
Eric Christopher9a9d2752010-07-22 02:48:34 +00009388 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00009389 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00009390 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009391
Chris Lattner132929a2010-08-14 17:26:09 +00009392 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9393 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
9394 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
9395 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009396
Chris Lattner132929a2010-08-14 17:26:09 +00009397 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
9398 if (!Op1 && !Op2 && !Op3 && Op4)
9399 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009400
Chris Lattner132929a2010-08-14 17:26:09 +00009401 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
9402 if (Op1 && !Op2 && !Op3 && !Op4)
9403 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009404
9405 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00009406 // (MFENCE)>;
9407 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00009408}
9409
Dan Gohmand858e902010-04-17 15:26:15 +00009410SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009411 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009412 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00009413 unsigned Reg = 0;
9414 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009415 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009416 default:
9417 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009418 case MVT::i8: Reg = X86::AL; size = 1; break;
9419 case MVT::i16: Reg = X86::AX; size = 2; break;
9420 case MVT::i32: Reg = X86::EAX; size = 4; break;
9421 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00009422 assert(Subtarget->is64Bit() && "Node not type legal!");
9423 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00009424 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009425 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009426 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00009427 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00009428 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009429 Op.getOperand(1),
9430 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00009431 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009432 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009433 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009434 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
9435 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
9436 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00009437 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009438 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00009439 return cpOut;
9440}
9441
Duncan Sands1607f052008-12-01 11:39:25 +00009442SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009443 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00009444 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009445 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009446 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009447 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009448 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009449 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
9450 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00009451 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00009452 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
9453 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00009454 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00009455 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00009456 rdx.getValue(1)
9457 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009458 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009459}
9460
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009461SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00009462 SelectionDAG &DAG) const {
9463 EVT SrcVT = Op.getOperand(0).getValueType();
9464 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00009465 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
9466 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009467 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00009468 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009469 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00009470 // i64 <=> MMX conversions are Legal.
9471 if (SrcVT==MVT::i64 && DstVT.isVector())
9472 return Op;
9473 if (DstVT==MVT::i64 && SrcVT.isVector())
9474 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00009475 // MMX <=> MMX conversions are Legal.
9476 if (SrcVT.isVector() && DstVT.isVector())
9477 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00009478 // All other conversions need to be expanded.
9479 return SDValue();
9480}
Chris Lattner5b856542010-12-20 00:59:46 +00009481
Dan Gohmand858e902010-04-17 15:26:15 +00009482SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009483 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009484 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009485 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009486 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00009487 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009488 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009489 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009490 Node->getOperand(0),
9491 Node->getOperand(1), negOp,
9492 cast<AtomicSDNode>(Node)->getSrcValue(),
9493 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00009494}
9495
Chris Lattner5b856542010-12-20 00:59:46 +00009496static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
9497 EVT VT = Op.getNode()->getValueType(0);
9498
9499 // Let legalize expand this if it isn't a legal type yet.
9500 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
9501 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009502
Chris Lattner5b856542010-12-20 00:59:46 +00009503 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009504
Chris Lattner5b856542010-12-20 00:59:46 +00009505 unsigned Opc;
9506 bool ExtraOp = false;
9507 switch (Op.getOpcode()) {
9508 default: assert(0 && "Invalid code");
9509 case ISD::ADDC: Opc = X86ISD::ADD; break;
9510 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
9511 case ISD::SUBC: Opc = X86ISD::SUB; break;
9512 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
9513 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009514
Chris Lattner5b856542010-12-20 00:59:46 +00009515 if (!ExtraOp)
9516 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9517 Op.getOperand(1));
9518 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9519 Op.getOperand(1), Op.getOperand(2));
9520}
9521
Evan Cheng0db9fe62006-04-25 20:13:52 +00009522/// LowerOperation - Provide custom lowering hooks for some operations.
9523///
Dan Gohmand858e902010-04-17 15:26:15 +00009524SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00009525 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009526 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009527 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +00009528 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009529 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
9530 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009531 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00009532 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009533 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
9534 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
9535 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +00009536 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +00009537 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009538 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
9539 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
9540 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009541 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00009542 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00009543 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009544 case ISD::SHL_PARTS:
9545 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +00009546 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009547 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00009548 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009549 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00009550 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009551 case ISD::FABS: return LowerFABS(Op, DAG);
9552 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009553 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009554 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009555 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00009556 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009557 case ISD::SELECT: return LowerSELECT(Op, DAG);
9558 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009559 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009560 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00009561 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00009562 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009563 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009564 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
9565 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009566 case ISD::FRAME_TO_ARGS_OFFSET:
9567 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009568 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009569 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009570 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00009571 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00009572 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
9573 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009574 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +00009575 case ISD::SRA:
9576 case ISD::SRL:
9577 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00009578 case ISD::SADDO:
9579 case ISD::UADDO:
9580 case ISD::SSUBO:
9581 case ISD::USUBO:
9582 case ISD::SMULO:
9583 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00009584 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009585 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00009586 case ISD::ADDC:
9587 case ISD::ADDE:
9588 case ISD::SUBC:
9589 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009590 }
Chris Lattner27a6c732007-11-24 07:07:01 +00009591}
9592
Duncan Sands1607f052008-12-01 11:39:25 +00009593void X86TargetLowering::
9594ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009595 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009596 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009597 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00009598 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00009599
9600 SDValue Chain = Node->getOperand(0);
9601 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009602 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009603 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00009604 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009605 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00009606 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00009607 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00009608 SDValue Result =
9609 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
9610 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00009611 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009612 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009613 Results.push_back(Result.getValue(2));
9614}
9615
Duncan Sands126d9072008-07-04 11:47:58 +00009616/// ReplaceNodeResults - Replace a node with an illegal result type
9617/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00009618void X86TargetLowering::ReplaceNodeResults(SDNode *N,
9619 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009620 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009621 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00009622 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00009623 default:
Duncan Sands1607f052008-12-01 11:39:25 +00009624 assert(false && "Do not know how to custom type legalize this operation!");
9625 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009626 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +00009627 case ISD::ADDC:
9628 case ISD::ADDE:
9629 case ISD::SUBC:
9630 case ISD::SUBE:
9631 // We don't want to expand or promote these.
9632 return;
Duncan Sands1607f052008-12-01 11:39:25 +00009633 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00009634 std::pair<SDValue,SDValue> Vals =
9635 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00009636 SDValue FIST = Vals.first, StackSlot = Vals.second;
9637 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00009638 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00009639 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00009640 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
9641 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00009642 }
9643 return;
9644 }
9645 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009646 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009647 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009648 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009649 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00009650 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009651 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009652 eax.getValue(2));
9653 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
9654 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00009655 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009656 Results.push_back(edx.getValue(1));
9657 return;
9658 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009659 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00009660 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009661 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00009662 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009663 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9664 DAG.getConstant(0, MVT::i32));
9665 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9666 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009667 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
9668 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009669 cpInL.getValue(1));
9670 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009671 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9672 DAG.getConstant(0, MVT::i32));
9673 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9674 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009675 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00009676 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009677 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009678 swapInL.getValue(1));
9679 SDValue Ops[] = { swapInH.getValue(0),
9680 N->getOperand(1),
9681 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009682 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00009683 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
9684 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
9685 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00009686 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009687 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009688 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009689 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00009690 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009691 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009692 Results.push_back(cpOutH.getValue(1));
9693 return;
9694 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009695 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00009696 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
9697 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009698 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00009699 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
9700 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009701 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00009702 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
9703 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009704 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00009705 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
9706 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009707 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00009708 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
9709 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009710 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00009711 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
9712 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009713 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00009714 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
9715 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00009716 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00009717}
9718
Evan Cheng72261582005-12-20 06:22:03 +00009719const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
9720 switch (Opcode) {
9721 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00009722 case X86ISD::BSF: return "X86ISD::BSF";
9723 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00009724 case X86ISD::SHLD: return "X86ISD::SHLD";
9725 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00009726 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009727 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00009728 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009729 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00009730 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00009731 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00009732 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
9733 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
9734 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00009735 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00009736 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00009737 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00009738 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00009739 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00009740 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00009741 case X86ISD::COMI: return "X86ISD::COMI";
9742 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00009743 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00009744 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +00009745 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
9746 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +00009747 case X86ISD::CMOV: return "X86ISD::CMOV";
9748 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00009749 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00009750 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
9751 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00009752 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00009753 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00009754 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009755 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00009756 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009757 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
9758 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00009759 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00009760 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +00009761 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Nate Begemanb65c1752010-12-17 22:55:37 +00009762 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
9763 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
9764 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00009765 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00009766 case X86ISD::FMAX: return "X86ISD::FMAX";
9767 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00009768 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
9769 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009770 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00009771 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009772 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00009773 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009774 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00009775 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
9776 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009777 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
9778 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
9779 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
9780 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
9781 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
9782 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00009783 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
9784 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00009785 case X86ISD::VSHL: return "X86ISD::VSHL";
9786 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00009787 case X86ISD::CMPPD: return "X86ISD::CMPPD";
9788 case X86ISD::CMPPS: return "X86ISD::CMPPS";
9789 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
9790 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
9791 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
9792 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
9793 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
9794 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
9795 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
9796 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009797 case X86ISD::ADD: return "X86ISD::ADD";
9798 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +00009799 case X86ISD::ADC: return "X86ISD::ADC";
9800 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +00009801 case X86ISD::SMUL: return "X86ISD::SMUL";
9802 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00009803 case X86ISD::INC: return "X86ISD::INC";
9804 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00009805 case X86ISD::OR: return "X86ISD::OR";
9806 case X86ISD::XOR: return "X86ISD::XOR";
9807 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00009808 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00009809 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009810 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009811 case X86ISD::PALIGN: return "X86ISD::PALIGN";
9812 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
9813 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
9814 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
9815 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
9816 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
9817 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
9818 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
9819 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009820 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00009821 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009822 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00009823 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
9824 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009825 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
9826 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
9827 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
9828 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
9829 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
9830 case X86ISD::MOVSD: return "X86ISD::MOVSD";
9831 case X86ISD::MOVSS: return "X86ISD::MOVSS";
9832 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
9833 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +00009834 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009835 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
9836 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
9837 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
9838 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
9839 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
9840 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
9841 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
9842 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
9843 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
9844 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00009845 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
9846 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
9847 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
9848 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Dan Gohmand6708ea2009-08-15 01:38:56 +00009849 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00009850 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009851 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00009852 }
9853}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009854
Chris Lattnerc9addb72007-03-30 23:15:24 +00009855// isLegalAddressingMode - Return true if the addressing mode represented
9856// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00009857bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009858 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00009859 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009860 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00009861 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00009862
Chris Lattnerc9addb72007-03-30 23:15:24 +00009863 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009864 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009865 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009866
Chris Lattnerc9addb72007-03-30 23:15:24 +00009867 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00009868 unsigned GVFlags =
9869 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009870
Chris Lattnerdfed4132009-07-10 07:38:24 +00009871 // If a reference to this global requires an extra load, we can't fold it.
9872 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009873 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009874
Chris Lattnerdfed4132009-07-10 07:38:24 +00009875 // If BaseGV requires a register for the PIC base, we cannot also have a
9876 // BaseReg specified.
9877 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00009878 return false;
Evan Cheng52787842007-08-01 23:46:47 +00009879
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009880 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00009881 if ((M != CodeModel::Small || R != Reloc::Static) &&
9882 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009883 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00009884 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009885
Chris Lattnerc9addb72007-03-30 23:15:24 +00009886 switch (AM.Scale) {
9887 case 0:
9888 case 1:
9889 case 2:
9890 case 4:
9891 case 8:
9892 // These scales always work.
9893 break;
9894 case 3:
9895 case 5:
9896 case 9:
9897 // These scales are formed with basereg+scalereg. Only accept if there is
9898 // no basereg yet.
9899 if (AM.HasBaseReg)
9900 return false;
9901 break;
9902 default: // Other stuff never works.
9903 return false;
9904 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009905
Chris Lattnerc9addb72007-03-30 23:15:24 +00009906 return true;
9907}
9908
9909
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009910bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009911 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00009912 return false;
Evan Chenge127a732007-10-29 07:57:50 +00009913 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9914 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009915 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00009916 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009917 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00009918}
9919
Owen Andersone50ed302009-08-10 22:56:29 +00009920bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009921 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009922 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009923 unsigned NumBits1 = VT1.getSizeInBits();
9924 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009925 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009926 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009927 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009928}
Evan Cheng2bd122c2007-10-26 01:56:11 +00009929
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009930bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009931 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009932 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009933}
9934
Owen Andersone50ed302009-08-10 22:56:29 +00009935bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009936 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00009937 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009938}
9939
Owen Andersone50ed302009-08-10 22:56:29 +00009940bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00009941 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00009942 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00009943}
9944
Evan Cheng60c07e12006-07-05 22:17:51 +00009945/// isShuffleMaskLegal - Targets can use this to indicate that they only
9946/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
9947/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
9948/// are assumed to be legal.
9949bool
Eric Christopherfd179292009-08-27 18:07:15 +00009950X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00009951 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00009952 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00009953 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00009954 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00009955
Nate Begemana09008b2009-10-19 02:17:23 +00009956 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00009957 return (VT.getVectorNumElements() == 2 ||
9958 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
9959 isMOVLMask(M, VT) ||
9960 isSHUFPMask(M, VT) ||
9961 isPSHUFDMask(M, VT) ||
9962 isPSHUFHWMask(M, VT) ||
9963 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00009964 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00009965 isUNPCKLMask(M, VT) ||
9966 isUNPCKHMask(M, VT) ||
9967 isUNPCKL_v_undef_Mask(M, VT) ||
9968 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009969}
9970
Dan Gohman7d8143f2008-04-09 20:09:42 +00009971bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00009972X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00009973 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00009974 unsigned NumElts = VT.getVectorNumElements();
9975 // FIXME: This collection of masks seems suspect.
9976 if (NumElts == 2)
9977 return true;
9978 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9979 return (isMOVLMask(Mask, VT) ||
9980 isCommutedMOVLMask(Mask, VT, true) ||
9981 isSHUFPMask(Mask, VT) ||
9982 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009983 }
9984 return false;
9985}
9986
9987//===----------------------------------------------------------------------===//
9988// X86 Scheduler Hooks
9989//===----------------------------------------------------------------------===//
9990
Mon P Wang63307c32008-05-05 19:05:59 +00009991// private utility function
9992MachineBasicBlock *
9993X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9994 MachineBasicBlock *MBB,
9995 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009996 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009997 unsigned LoadOpc,
9998 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009999 unsigned notOpc,
10000 unsigned EAXreg,
10001 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010002 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010003 // For the atomic bitwise operator, we generate
10004 // thisMBB:
10005 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010006 // ld t1 = [bitinstr.addr]
10007 // op t2 = t1, [bitinstr.val]
10008 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010009 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10010 // bz newMBB
10011 // fallthrough -->nextMBB
10012 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10013 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010014 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010015 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010016
Mon P Wang63307c32008-05-05 19:05:59 +000010017 /// First build the CFG
10018 MachineFunction *F = MBB->getParent();
10019 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010020 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10021 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10022 F->insert(MBBIter, newMBB);
10023 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010024
Dan Gohman14152b42010-07-06 20:24:04 +000010025 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10026 nextMBB->splice(nextMBB->begin(), thisMBB,
10027 llvm::next(MachineBasicBlock::iterator(bInstr)),
10028 thisMBB->end());
10029 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010030
Mon P Wang63307c32008-05-05 19:05:59 +000010031 // Update thisMBB to fall through to newMBB
10032 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010033
Mon P Wang63307c32008-05-05 19:05:59 +000010034 // newMBB jumps to itself and fall through to nextMBB
10035 newMBB->addSuccessor(nextMBB);
10036 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010037
Mon P Wang63307c32008-05-05 19:05:59 +000010038 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010039 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010040 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000010041 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010042 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010043 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010044 int numArgs = bInstr->getNumOperands() - 1;
10045 for (int i=0; i < numArgs; ++i)
10046 argOpers[i] = &bInstr->getOperand(i+1);
10047
10048 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010049 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010050 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010051
Dale Johannesen140be2d2008-08-19 18:47:28 +000010052 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010053 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010054 for (int i=0; i <= lastAddrIndx; ++i)
10055 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010056
Dale Johannesen140be2d2008-08-19 18:47:28 +000010057 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010058 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010059 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010060 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010061 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010062 tt = t1;
10063
Dale Johannesen140be2d2008-08-19 18:47:28 +000010064 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000010065 assert((argOpers[valArgIndx]->isReg() ||
10066 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010067 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000010068 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010069 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010070 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010071 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010072 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000010073 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010074
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010075 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000010076 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010077
Dale Johannesene4d209d2009-02-03 20:21:25 +000010078 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000010079 for (int i=0; i <= lastAddrIndx; ++i)
10080 (*MIB).addOperand(*argOpers[i]);
10081 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000010082 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010083 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10084 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000010085
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010086 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000010087 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010088
Mon P Wang63307c32008-05-05 19:05:59 +000010089 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010090 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010091
Dan Gohman14152b42010-07-06 20:24:04 +000010092 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010093 return nextMBB;
10094}
10095
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000010096// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000010097MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010098X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
10099 MachineBasicBlock *MBB,
10100 unsigned regOpcL,
10101 unsigned regOpcH,
10102 unsigned immOpcL,
10103 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010104 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010105 // For the atomic bitwise operator, we generate
10106 // thisMBB (instructions are in pairs, except cmpxchg8b)
10107 // ld t1,t2 = [bitinstr.addr]
10108 // newMBB:
10109 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
10110 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000010111 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010112 // mov ECX, EBX <- t5, t6
10113 // mov EAX, EDX <- t1, t2
10114 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
10115 // mov t3, t4 <- EAX, EDX
10116 // bz newMBB
10117 // result in out1, out2
10118 // fallthrough -->nextMBB
10119
10120 const TargetRegisterClass *RC = X86::GR32RegisterClass;
10121 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010122 const unsigned NotOpc = X86::NOT32r;
10123 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10124 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10125 MachineFunction::iterator MBBIter = MBB;
10126 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010127
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010128 /// First build the CFG
10129 MachineFunction *F = MBB->getParent();
10130 MachineBasicBlock *thisMBB = MBB;
10131 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10132 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10133 F->insert(MBBIter, newMBB);
10134 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010135
Dan Gohman14152b42010-07-06 20:24:04 +000010136 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10137 nextMBB->splice(nextMBB->begin(), thisMBB,
10138 llvm::next(MachineBasicBlock::iterator(bInstr)),
10139 thisMBB->end());
10140 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010141
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010142 // Update thisMBB to fall through to newMBB
10143 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010144
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010145 // newMBB jumps to itself and fall through to nextMBB
10146 newMBB->addSuccessor(nextMBB);
10147 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010148
Dale Johannesene4d209d2009-02-03 20:21:25 +000010149 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010150 // Insert instructions into newMBB based on incoming instruction
10151 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010152 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010153 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010154 MachineOperand& dest1Oper = bInstr->getOperand(0);
10155 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010156 MachineOperand* argOpers[2 + X86::AddrNumOperands];
10157 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010158 argOpers[i] = &bInstr->getOperand(i+2);
10159
Dan Gohman71ea4e52010-05-14 21:01:44 +000010160 // We use some of the operands multiple times, so conservatively just
10161 // clear any kill flags that might be present.
10162 if (argOpers[i]->isReg() && argOpers[i]->isUse())
10163 argOpers[i]->setIsKill(false);
10164 }
10165
Evan Chengad5b52f2010-01-08 19:14:57 +000010166 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010167 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000010168
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010169 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010170 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010171 for (int i=0; i <= lastAddrIndx; ++i)
10172 (*MIB).addOperand(*argOpers[i]);
10173 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010174 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000010175 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000010176 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010177 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000010178 MachineOperand newOp3 = *(argOpers[3]);
10179 if (newOp3.isImm())
10180 newOp3.setImm(newOp3.getImm()+4);
10181 else
10182 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010183 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000010184 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010185
10186 // t3/4 are defined later, at the bottom of the loop
10187 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
10188 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010189 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010190 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010191 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010192 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
10193
Evan Cheng306b4ca2010-01-08 23:41:50 +000010194 // The subsequent operations should be using the destination registers of
10195 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000010196 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010197 t1 = F->getRegInfo().createVirtualRegister(RC);
10198 t2 = F->getRegInfo().createVirtualRegister(RC);
10199 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
10200 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010201 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010202 t1 = dest1Oper.getReg();
10203 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010204 }
10205
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010206 int valArgIndx = lastAddrIndx + 1;
10207 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000010208 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010209 "invalid operand");
10210 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
10211 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010212 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010213 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010214 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010215 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000010216 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010217 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010218 (*MIB).addOperand(*argOpers[valArgIndx]);
10219 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010220 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010221 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010222 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010223 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010224 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010225 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010226 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000010227 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010228 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010229 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010230
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010231 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010232 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010233 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010234 MIB.addReg(t2);
10235
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010236 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010237 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010238 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010239 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000010240
Dale Johannesene4d209d2009-02-03 20:21:25 +000010241 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010242 for (int i=0; i <= lastAddrIndx; ++i)
10243 (*MIB).addOperand(*argOpers[i]);
10244
10245 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010246 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10247 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010248
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010249 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010250 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010251 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010252 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010253
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010254 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010255 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010256
Dan Gohman14152b42010-07-06 20:24:04 +000010257 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010258 return nextMBB;
10259}
10260
10261// private utility function
10262MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000010263X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
10264 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010265 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010266 // For the atomic min/max operator, we generate
10267 // thisMBB:
10268 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010269 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000010270 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000010271 // cmp t1, t2
10272 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000010273 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010274 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10275 // bz newMBB
10276 // fallthrough -->nextMBB
10277 //
10278 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10279 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010280 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010281 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010282
Mon P Wang63307c32008-05-05 19:05:59 +000010283 /// First build the CFG
10284 MachineFunction *F = MBB->getParent();
10285 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010286 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10287 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10288 F->insert(MBBIter, newMBB);
10289 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010290
Dan Gohman14152b42010-07-06 20:24:04 +000010291 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10292 nextMBB->splice(nextMBB->begin(), thisMBB,
10293 llvm::next(MachineBasicBlock::iterator(mInstr)),
10294 thisMBB->end());
10295 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010296
Mon P Wang63307c32008-05-05 19:05:59 +000010297 // Update thisMBB to fall through to newMBB
10298 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010299
Mon P Wang63307c32008-05-05 19:05:59 +000010300 // newMBB jumps to newMBB and fall through to nextMBB
10301 newMBB->addSuccessor(nextMBB);
10302 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010303
Dale Johannesene4d209d2009-02-03 20:21:25 +000010304 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010305 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010306 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010307 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000010308 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010309 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010310 int numArgs = mInstr->getNumOperands() - 1;
10311 for (int i=0; i < numArgs; ++i)
10312 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010313
Mon P Wang63307c32008-05-05 19:05:59 +000010314 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010315 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010316 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010317
Mon P Wangab3e7472008-05-05 22:56:23 +000010318 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010319 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010320 for (int i=0; i <= lastAddrIndx; ++i)
10321 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000010322
Mon P Wang63307c32008-05-05 19:05:59 +000010323 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000010324 assert((argOpers[valArgIndx]->isReg() ||
10325 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010326 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000010327
10328 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000010329 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010330 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000010331 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010332 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010333 (*MIB).addOperand(*argOpers[valArgIndx]);
10334
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010335 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000010336 MIB.addReg(t1);
10337
Dale Johannesene4d209d2009-02-03 20:21:25 +000010338 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000010339 MIB.addReg(t1);
10340 MIB.addReg(t2);
10341
10342 // Generate movc
10343 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010344 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000010345 MIB.addReg(t2);
10346 MIB.addReg(t1);
10347
10348 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000010349 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000010350 for (int i=0; i <= lastAddrIndx; ++i)
10351 (*MIB).addOperand(*argOpers[i]);
10352 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000010353 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010354 (*MIB).setMemRefs(mInstr->memoperands_begin(),
10355 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000010356
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010357 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000010358 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010359
Mon P Wang63307c32008-05-05 19:05:59 +000010360 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010361 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010362
Dan Gohman14152b42010-07-06 20:24:04 +000010363 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010364 return nextMBB;
10365}
10366
Eric Christopherf83a5de2009-08-27 18:08:16 +000010367// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010368// or XMM0_V32I8 in AVX all of this code can be replaced with that
10369// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010370MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000010371X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000010372 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010373 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
10374 "Target must have SSE4.2 or AVX features enabled");
10375
Eric Christopherb120ab42009-08-18 22:50:32 +000010376 DebugLoc dl = MI->getDebugLoc();
10377 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000010378 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010379 if (!Subtarget->hasAVX()) {
10380 if (memArg)
10381 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
10382 else
10383 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
10384 } else {
10385 if (memArg)
10386 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
10387 else
10388 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
10389 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010390
Eric Christopher41c902f2010-11-30 08:20:21 +000010391 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000010392 for (unsigned i = 0; i < numArgs; ++i) {
10393 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000010394 if (!(Op.isReg() && Op.isImplicit()))
10395 MIB.addOperand(Op);
10396 }
Eric Christopher41c902f2010-11-30 08:20:21 +000010397 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000010398 .addReg(X86::XMM0);
10399
Dan Gohman14152b42010-07-06 20:24:04 +000010400 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000010401 return BB;
10402}
10403
10404MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000010405X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010406 DebugLoc dl = MI->getDebugLoc();
10407 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010408
Eric Christopher228232b2010-11-30 07:20:12 +000010409 // Address into RAX/EAX, other two args into ECX, EDX.
10410 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
10411 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
10412 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
10413 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000010414 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010415
Eric Christopher228232b2010-11-30 07:20:12 +000010416 unsigned ValOps = X86::AddrNumOperands;
10417 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10418 .addReg(MI->getOperand(ValOps).getReg());
10419 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
10420 .addReg(MI->getOperand(ValOps+1).getReg());
10421
10422 // The instruction doesn't actually take any operands though.
10423 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010424
Eric Christopher228232b2010-11-30 07:20:12 +000010425 MI->eraseFromParent(); // The pseudo is gone now.
10426 return BB;
10427}
10428
10429MachineBasicBlock *
10430X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010431 DebugLoc dl = MI->getDebugLoc();
10432 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010433
Eric Christopher228232b2010-11-30 07:20:12 +000010434 // First arg in ECX, the second in EAX.
10435 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10436 .addReg(MI->getOperand(0).getReg());
10437 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
10438 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010439
Eric Christopher228232b2010-11-30 07:20:12 +000010440 // The instruction doesn't actually take any operands though.
10441 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010442
Eric Christopher228232b2010-11-30 07:20:12 +000010443 MI->eraseFromParent(); // The pseudo is gone now.
10444 return BB;
10445}
10446
10447MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000010448X86TargetLowering::EmitVAARG64WithCustomInserter(
10449 MachineInstr *MI,
10450 MachineBasicBlock *MBB) const {
10451 // Emit va_arg instruction on X86-64.
10452
10453 // Operands to this pseudo-instruction:
10454 // 0 ) Output : destination address (reg)
10455 // 1-5) Input : va_list address (addr, i64mem)
10456 // 6 ) ArgSize : Size (in bytes) of vararg type
10457 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
10458 // 8 ) Align : Alignment of type
10459 // 9 ) EFLAGS (implicit-def)
10460
10461 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
10462 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
10463
10464 unsigned DestReg = MI->getOperand(0).getReg();
10465 MachineOperand &Base = MI->getOperand(1);
10466 MachineOperand &Scale = MI->getOperand(2);
10467 MachineOperand &Index = MI->getOperand(3);
10468 MachineOperand &Disp = MI->getOperand(4);
10469 MachineOperand &Segment = MI->getOperand(5);
10470 unsigned ArgSize = MI->getOperand(6).getImm();
10471 unsigned ArgMode = MI->getOperand(7).getImm();
10472 unsigned Align = MI->getOperand(8).getImm();
10473
10474 // Memory Reference
10475 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
10476 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
10477 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
10478
10479 // Machine Information
10480 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10481 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
10482 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
10483 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
10484 DebugLoc DL = MI->getDebugLoc();
10485
10486 // struct va_list {
10487 // i32 gp_offset
10488 // i32 fp_offset
10489 // i64 overflow_area (address)
10490 // i64 reg_save_area (address)
10491 // }
10492 // sizeof(va_list) = 24
10493 // alignment(va_list) = 8
10494
10495 unsigned TotalNumIntRegs = 6;
10496 unsigned TotalNumXMMRegs = 8;
10497 bool UseGPOffset = (ArgMode == 1);
10498 bool UseFPOffset = (ArgMode == 2);
10499 unsigned MaxOffset = TotalNumIntRegs * 8 +
10500 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
10501
10502 /* Align ArgSize to a multiple of 8 */
10503 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
10504 bool NeedsAlign = (Align > 8);
10505
10506 MachineBasicBlock *thisMBB = MBB;
10507 MachineBasicBlock *overflowMBB;
10508 MachineBasicBlock *offsetMBB;
10509 MachineBasicBlock *endMBB;
10510
10511 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
10512 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
10513 unsigned OffsetReg = 0;
10514
10515 if (!UseGPOffset && !UseFPOffset) {
10516 // If we only pull from the overflow region, we don't create a branch.
10517 // We don't need to alter control flow.
10518 OffsetDestReg = 0; // unused
10519 OverflowDestReg = DestReg;
10520
10521 offsetMBB = NULL;
10522 overflowMBB = thisMBB;
10523 endMBB = thisMBB;
10524 } else {
10525 // First emit code to check if gp_offset (or fp_offset) is below the bound.
10526 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
10527 // If not, pull from overflow_area. (branch to overflowMBB)
10528 //
10529 // thisMBB
10530 // | .
10531 // | .
10532 // offsetMBB overflowMBB
10533 // | .
10534 // | .
10535 // endMBB
10536
10537 // Registers for the PHI in endMBB
10538 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
10539 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
10540
10541 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10542 MachineFunction *MF = MBB->getParent();
10543 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10544 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10545 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10546
10547 MachineFunction::iterator MBBIter = MBB;
10548 ++MBBIter;
10549
10550 // Insert the new basic blocks
10551 MF->insert(MBBIter, offsetMBB);
10552 MF->insert(MBBIter, overflowMBB);
10553 MF->insert(MBBIter, endMBB);
10554
10555 // Transfer the remainder of MBB and its successor edges to endMBB.
10556 endMBB->splice(endMBB->begin(), thisMBB,
10557 llvm::next(MachineBasicBlock::iterator(MI)),
10558 thisMBB->end());
10559 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
10560
10561 // Make offsetMBB and overflowMBB successors of thisMBB
10562 thisMBB->addSuccessor(offsetMBB);
10563 thisMBB->addSuccessor(overflowMBB);
10564
10565 // endMBB is a successor of both offsetMBB and overflowMBB
10566 offsetMBB->addSuccessor(endMBB);
10567 overflowMBB->addSuccessor(endMBB);
10568
10569 // Load the offset value into a register
10570 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10571 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
10572 .addOperand(Base)
10573 .addOperand(Scale)
10574 .addOperand(Index)
10575 .addDisp(Disp, UseFPOffset ? 4 : 0)
10576 .addOperand(Segment)
10577 .setMemRefs(MMOBegin, MMOEnd);
10578
10579 // Check if there is enough room left to pull this argument.
10580 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
10581 .addReg(OffsetReg)
10582 .addImm(MaxOffset + 8 - ArgSizeA8);
10583
10584 // Branch to "overflowMBB" if offset >= max
10585 // Fall through to "offsetMBB" otherwise
10586 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
10587 .addMBB(overflowMBB);
10588 }
10589
10590 // In offsetMBB, emit code to use the reg_save_area.
10591 if (offsetMBB) {
10592 assert(OffsetReg != 0);
10593
10594 // Read the reg_save_area address.
10595 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
10596 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
10597 .addOperand(Base)
10598 .addOperand(Scale)
10599 .addOperand(Index)
10600 .addDisp(Disp, 16)
10601 .addOperand(Segment)
10602 .setMemRefs(MMOBegin, MMOEnd);
10603
10604 // Zero-extend the offset
10605 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
10606 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
10607 .addImm(0)
10608 .addReg(OffsetReg)
10609 .addImm(X86::sub_32bit);
10610
10611 // Add the offset to the reg_save_area to get the final address.
10612 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
10613 .addReg(OffsetReg64)
10614 .addReg(RegSaveReg);
10615
10616 // Compute the offset for the next argument
10617 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10618 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
10619 .addReg(OffsetReg)
10620 .addImm(UseFPOffset ? 16 : 8);
10621
10622 // Store it back into the va_list.
10623 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
10624 .addOperand(Base)
10625 .addOperand(Scale)
10626 .addOperand(Index)
10627 .addDisp(Disp, UseFPOffset ? 4 : 0)
10628 .addOperand(Segment)
10629 .addReg(NextOffsetReg)
10630 .setMemRefs(MMOBegin, MMOEnd);
10631
10632 // Jump to endMBB
10633 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
10634 .addMBB(endMBB);
10635 }
10636
10637 //
10638 // Emit code to use overflow area
10639 //
10640
10641 // Load the overflow_area address into a register.
10642 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
10643 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
10644 .addOperand(Base)
10645 .addOperand(Scale)
10646 .addOperand(Index)
10647 .addDisp(Disp, 8)
10648 .addOperand(Segment)
10649 .setMemRefs(MMOBegin, MMOEnd);
10650
10651 // If we need to align it, do so. Otherwise, just copy the address
10652 // to OverflowDestReg.
10653 if (NeedsAlign) {
10654 // Align the overflow address
10655 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
10656 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
10657
10658 // aligned_addr = (addr + (align-1)) & ~(align-1)
10659 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
10660 .addReg(OverflowAddrReg)
10661 .addImm(Align-1);
10662
10663 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
10664 .addReg(TmpReg)
10665 .addImm(~(uint64_t)(Align-1));
10666 } else {
10667 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
10668 .addReg(OverflowAddrReg);
10669 }
10670
10671 // Compute the next overflow address after this argument.
10672 // (the overflow address should be kept 8-byte aligned)
10673 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
10674 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
10675 .addReg(OverflowDestReg)
10676 .addImm(ArgSizeA8);
10677
10678 // Store the new overflow address.
10679 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
10680 .addOperand(Base)
10681 .addOperand(Scale)
10682 .addOperand(Index)
10683 .addDisp(Disp, 8)
10684 .addOperand(Segment)
10685 .addReg(NextAddrReg)
10686 .setMemRefs(MMOBegin, MMOEnd);
10687
10688 // If we branched, emit the PHI to the front of endMBB.
10689 if (offsetMBB) {
10690 BuildMI(*endMBB, endMBB->begin(), DL,
10691 TII->get(X86::PHI), DestReg)
10692 .addReg(OffsetDestReg).addMBB(offsetMBB)
10693 .addReg(OverflowDestReg).addMBB(overflowMBB);
10694 }
10695
10696 // Erase the pseudo instruction
10697 MI->eraseFromParent();
10698
10699 return endMBB;
10700}
10701
10702MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000010703X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
10704 MachineInstr *MI,
10705 MachineBasicBlock *MBB) const {
10706 // Emit code to save XMM registers to the stack. The ABI says that the
10707 // number of registers to save is given in %al, so it's theoretically
10708 // possible to do an indirect jump trick to avoid saving all of them,
10709 // however this code takes a simpler approach and just executes all
10710 // of the stores if %al is non-zero. It's less code, and it's probably
10711 // easier on the hardware branch predictor, and stores aren't all that
10712 // expensive anyway.
10713
10714 // Create the new basic blocks. One block contains all the XMM stores,
10715 // and one block is the final destination regardless of whether any
10716 // stores were performed.
10717 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10718 MachineFunction *F = MBB->getParent();
10719 MachineFunction::iterator MBBIter = MBB;
10720 ++MBBIter;
10721 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
10722 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
10723 F->insert(MBBIter, XMMSaveMBB);
10724 F->insert(MBBIter, EndMBB);
10725
Dan Gohman14152b42010-07-06 20:24:04 +000010726 // Transfer the remainder of MBB and its successor edges to EndMBB.
10727 EndMBB->splice(EndMBB->begin(), MBB,
10728 llvm::next(MachineBasicBlock::iterator(MI)),
10729 MBB->end());
10730 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
10731
Dan Gohmand6708ea2009-08-15 01:38:56 +000010732 // The original block will now fall through to the XMM save block.
10733 MBB->addSuccessor(XMMSaveMBB);
10734 // The XMMSaveMBB will fall through to the end block.
10735 XMMSaveMBB->addSuccessor(EndMBB);
10736
10737 // Now add the instructions.
10738 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10739 DebugLoc DL = MI->getDebugLoc();
10740
10741 unsigned CountReg = MI->getOperand(0).getReg();
10742 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
10743 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
10744
10745 if (!Subtarget->isTargetWin64()) {
10746 // If %al is 0, branch around the XMM save block.
10747 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010748 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010749 MBB->addSuccessor(EndMBB);
10750 }
10751
10752 // In the XMM save block, save all the XMM argument registers.
10753 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
10754 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000010755 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000010756 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000010757 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000010758 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000010759 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010760 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
10761 .addFrameIndex(RegSaveFrameIndex)
10762 .addImm(/*Scale=*/1)
10763 .addReg(/*IndexReg=*/0)
10764 .addImm(/*Disp=*/Offset)
10765 .addReg(/*Segment=*/0)
10766 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000010767 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010768 }
10769
Dan Gohman14152b42010-07-06 20:24:04 +000010770 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010771
10772 return EndMBB;
10773}
Mon P Wang63307c32008-05-05 19:05:59 +000010774
Evan Cheng60c07e12006-07-05 22:17:51 +000010775MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000010776X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010777 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000010778 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10779 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000010780
Chris Lattner52600972009-09-02 05:57:00 +000010781 // To "insert" a SELECT_CC instruction, we actually have to insert the
10782 // diamond control-flow pattern. The incoming instruction knows the
10783 // destination vreg to set, the condition code register to branch on, the
10784 // true/false values to select between, and a branch opcode to use.
10785 const BasicBlock *LLVM_BB = BB->getBasicBlock();
10786 MachineFunction::iterator It = BB;
10787 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000010788
Chris Lattner52600972009-09-02 05:57:00 +000010789 // thisMBB:
10790 // ...
10791 // TrueVal = ...
10792 // cmpTY ccX, r1, r2
10793 // bCC copy1MBB
10794 // fallthrough --> copy0MBB
10795 MachineBasicBlock *thisMBB = BB;
10796 MachineFunction *F = BB->getParent();
10797 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
10798 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000010799 F->insert(It, copy0MBB);
10800 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000010801
Bill Wendling730c07e2010-06-25 20:48:10 +000010802 // If the EFLAGS register isn't dead in the terminator, then claim that it's
10803 // live into the sink and copy blocks.
10804 const MachineFunction *MF = BB->getParent();
10805 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
10806 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +000010807
Dan Gohman14152b42010-07-06 20:24:04 +000010808 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
10809 const MachineOperand &MO = MI->getOperand(I);
10810 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +000010811 unsigned Reg = MO.getReg();
10812 if (Reg != X86::EFLAGS) continue;
10813 copy0MBB->addLiveIn(Reg);
10814 sinkMBB->addLiveIn(Reg);
10815 }
10816
Dan Gohman14152b42010-07-06 20:24:04 +000010817 // Transfer the remainder of BB and its successor edges to sinkMBB.
10818 sinkMBB->splice(sinkMBB->begin(), BB,
10819 llvm::next(MachineBasicBlock::iterator(MI)),
10820 BB->end());
10821 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
10822
10823 // Add the true and fallthrough blocks as its successors.
10824 BB->addSuccessor(copy0MBB);
10825 BB->addSuccessor(sinkMBB);
10826
10827 // Create the conditional branch instruction.
10828 unsigned Opc =
10829 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
10830 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
10831
Chris Lattner52600972009-09-02 05:57:00 +000010832 // copy0MBB:
10833 // %FalseValue = ...
10834 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000010835 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000010836
Chris Lattner52600972009-09-02 05:57:00 +000010837 // sinkMBB:
10838 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
10839 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000010840 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
10841 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000010842 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
10843 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
10844
Dan Gohman14152b42010-07-06 20:24:04 +000010845 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000010846 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000010847}
10848
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010849MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010850X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010851 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010852 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10853 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010854
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010855 assert(!Subtarget->isTargetEnvMacho());
10856
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010857 // The lowering is pretty easy: we're just emitting the call to _alloca. The
10858 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010859
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010860 if (Subtarget->isTargetWin64()) {
10861 if (Subtarget->isTargetCygMing()) {
10862 // ___chkstk(Mingw64):
10863 // Clobbers R10, R11, RAX and EFLAGS.
10864 // Updates RSP.
10865 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
10866 .addExternalSymbol("___chkstk")
10867 .addReg(X86::RAX, RegState::Implicit)
10868 .addReg(X86::RSP, RegState::Implicit)
10869 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
10870 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
10871 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
10872 } else {
10873 // __chkstk(MSVCRT): does not update stack pointer.
10874 // Clobbers R10, R11 and EFLAGS.
10875 // FIXME: RAX(allocated size) might be reused and not killed.
10876 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
10877 .addExternalSymbol("__chkstk")
10878 .addReg(X86::RAX, RegState::Implicit)
10879 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
10880 // RAX has the offset to subtracted from RSP.
10881 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
10882 .addReg(X86::RSP)
10883 .addReg(X86::RAX);
10884 }
10885 } else {
10886 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010887 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
10888
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010889 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
10890 .addExternalSymbol(StackProbeSymbol)
10891 .addReg(X86::EAX, RegState::Implicit)
10892 .addReg(X86::ESP, RegState::Implicit)
10893 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
10894 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
10895 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
10896 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010897
Dan Gohman14152b42010-07-06 20:24:04 +000010898 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010899 return BB;
10900}
Chris Lattner52600972009-09-02 05:57:00 +000010901
10902MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000010903X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
10904 MachineBasicBlock *BB) const {
10905 // This is pretty easy. We're taking the value that we received from
10906 // our load from the relocation, sticking it in either RDI (x86-64)
10907 // or EAX and doing an indirect call. The return value will then
10908 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010909 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000010910 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000010911 DebugLoc DL = MI->getDebugLoc();
10912 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000010913
10914 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000010915 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010916
Eric Christopher30ef0e52010-06-03 04:07:48 +000010917 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000010918 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10919 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000010920 .addReg(X86::RIP)
10921 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010922 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010923 MI->getOperand(3).getTargetFlags())
10924 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000010925 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000010926 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000010927 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000010928 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10929 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000010930 .addReg(0)
10931 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010932 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000010933 MI->getOperand(3).getTargetFlags())
10934 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010935 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010936 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010937 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000010938 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10939 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000010940 .addReg(TII->getGlobalBaseReg(F))
10941 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010942 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010943 MI->getOperand(3).getTargetFlags())
10944 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010945 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010946 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010947 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010948
Dan Gohman14152b42010-07-06 20:24:04 +000010949 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000010950 return BB;
10951}
10952
10953MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000010954X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010955 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000010956 switch (MI->getOpcode()) {
10957 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000010958 case X86::TAILJMPd64:
10959 case X86::TAILJMPr64:
10960 case X86::TAILJMPm64:
10961 assert(!"TAILJMP64 would not be touched here.");
10962 case X86::TCRETURNdi64:
10963 case X86::TCRETURNri64:
10964 case X86::TCRETURNmi64:
10965 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
10966 // On AMD64, additional defs should be added before register allocation.
10967 if (!Subtarget->isTargetWin64()) {
10968 MI->addRegisterDefined(X86::RSI);
10969 MI->addRegisterDefined(X86::RDI);
10970 MI->addRegisterDefined(X86::XMM6);
10971 MI->addRegisterDefined(X86::XMM7);
10972 MI->addRegisterDefined(X86::XMM8);
10973 MI->addRegisterDefined(X86::XMM9);
10974 MI->addRegisterDefined(X86::XMM10);
10975 MI->addRegisterDefined(X86::XMM11);
10976 MI->addRegisterDefined(X86::XMM12);
10977 MI->addRegisterDefined(X86::XMM13);
10978 MI->addRegisterDefined(X86::XMM14);
10979 MI->addRegisterDefined(X86::XMM15);
10980 }
10981 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010982 case X86::WIN_ALLOCA:
10983 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010984 case X86::TLSCall_32:
10985 case X86::TLSCall_64:
10986 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000010987 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000010988 case X86::CMOV_FR32:
10989 case X86::CMOV_FR64:
10990 case X86::CMOV_V4F32:
10991 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000010992 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +000010993 case X86::CMOV_GR16:
10994 case X86::CMOV_GR32:
10995 case X86::CMOV_RFP32:
10996 case X86::CMOV_RFP64:
10997 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010998 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010999
Dale Johannesen849f2142007-07-03 00:53:03 +000011000 case X86::FP32_TO_INT16_IN_MEM:
11001 case X86::FP32_TO_INT32_IN_MEM:
11002 case X86::FP32_TO_INT64_IN_MEM:
11003 case X86::FP64_TO_INT16_IN_MEM:
11004 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000011005 case X86::FP64_TO_INT64_IN_MEM:
11006 case X86::FP80_TO_INT16_IN_MEM:
11007 case X86::FP80_TO_INT32_IN_MEM:
11008 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000011009 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11010 DebugLoc DL = MI->getDebugLoc();
11011
Evan Cheng60c07e12006-07-05 22:17:51 +000011012 // Change the floating point control register to use "round towards zero"
11013 // mode when truncating to an integer value.
11014 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000011015 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000011016 addFrameReference(BuildMI(*BB, MI, DL,
11017 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011018
11019 // Load the old value of the high byte of the control word...
11020 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000011021 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000011022 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000011023 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011024
11025 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000011026 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011027 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000011028
11029 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000011030 addFrameReference(BuildMI(*BB, MI, DL,
11031 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011032
11033 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000011034 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011035 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000011036
11037 // Get the X86 opcode to use.
11038 unsigned Opc;
11039 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011040 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000011041 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
11042 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
11043 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
11044 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
11045 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
11046 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000011047 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
11048 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
11049 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000011050 }
11051
11052 X86AddressMode AM;
11053 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000011054 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011055 AM.BaseType = X86AddressMode::RegBase;
11056 AM.Base.Reg = Op.getReg();
11057 } else {
11058 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000011059 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000011060 }
11061 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000011062 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011063 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011064 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000011065 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011066 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011067 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000011068 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011069 AM.GV = Op.getGlobal();
11070 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000011071 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011072 }
Dan Gohman14152b42010-07-06 20:24:04 +000011073 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011074 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000011075
11076 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000011077 addFrameReference(BuildMI(*BB, MI, DL,
11078 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011079
Dan Gohman14152b42010-07-06 20:24:04 +000011080 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000011081 return BB;
11082 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011083 // String/text processing lowering.
11084 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011085 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011086 return EmitPCMP(MI, BB, 3, false /* in-mem */);
11087 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011088 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011089 return EmitPCMP(MI, BB, 3, true /* in-mem */);
11090 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011091 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011092 return EmitPCMP(MI, BB, 5, false /* in mem */);
11093 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011094 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011095 return EmitPCMP(MI, BB, 5, true /* in mem */);
11096
Eric Christopher228232b2010-11-30 07:20:12 +000011097 // Thread synchronization.
11098 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011099 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000011100 case X86::MWAIT:
11101 return EmitMwait(MI, BB);
11102
Eric Christopherb120ab42009-08-18 22:50:32 +000011103 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000011104 case X86::ATOMAND32:
11105 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011106 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011107 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011108 X86::NOT32r, X86::EAX,
11109 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011110 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000011111 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
11112 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011113 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011114 X86::NOT32r, X86::EAX,
11115 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011116 case X86::ATOMXOR32:
11117 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011118 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011119 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011120 X86::NOT32r, X86::EAX,
11121 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011122 case X86::ATOMNAND32:
11123 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011124 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011125 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011126 X86::NOT32r, X86::EAX,
11127 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000011128 case X86::ATOMMIN32:
11129 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
11130 case X86::ATOMMAX32:
11131 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
11132 case X86::ATOMUMIN32:
11133 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
11134 case X86::ATOMUMAX32:
11135 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000011136
11137 case X86::ATOMAND16:
11138 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11139 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011140 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011141 X86::NOT16r, X86::AX,
11142 X86::GR16RegisterClass);
11143 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000011144 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011145 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011146 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011147 X86::NOT16r, X86::AX,
11148 X86::GR16RegisterClass);
11149 case X86::ATOMXOR16:
11150 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
11151 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011152 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011153 X86::NOT16r, X86::AX,
11154 X86::GR16RegisterClass);
11155 case X86::ATOMNAND16:
11156 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11157 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011158 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011159 X86::NOT16r, X86::AX,
11160 X86::GR16RegisterClass, true);
11161 case X86::ATOMMIN16:
11162 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
11163 case X86::ATOMMAX16:
11164 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
11165 case X86::ATOMUMIN16:
11166 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
11167 case X86::ATOMUMAX16:
11168 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
11169
11170 case X86::ATOMAND8:
11171 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11172 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011173 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011174 X86::NOT8r, X86::AL,
11175 X86::GR8RegisterClass);
11176 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000011177 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011178 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011179 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011180 X86::NOT8r, X86::AL,
11181 X86::GR8RegisterClass);
11182 case X86::ATOMXOR8:
11183 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
11184 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011185 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011186 X86::NOT8r, X86::AL,
11187 X86::GR8RegisterClass);
11188 case X86::ATOMNAND8:
11189 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11190 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011191 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011192 X86::NOT8r, X86::AL,
11193 X86::GR8RegisterClass, true);
11194 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011195 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000011196 case X86::ATOMAND64:
11197 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011198 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011199 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011200 X86::NOT64r, X86::RAX,
11201 X86::GR64RegisterClass);
11202 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000011203 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
11204 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011205 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011206 X86::NOT64r, X86::RAX,
11207 X86::GR64RegisterClass);
11208 case X86::ATOMXOR64:
11209 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011210 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011211 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011212 X86::NOT64r, X86::RAX,
11213 X86::GR64RegisterClass);
11214 case X86::ATOMNAND64:
11215 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
11216 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011217 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011218 X86::NOT64r, X86::RAX,
11219 X86::GR64RegisterClass, true);
11220 case X86::ATOMMIN64:
11221 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
11222 case X86::ATOMMAX64:
11223 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
11224 case X86::ATOMUMIN64:
11225 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
11226 case X86::ATOMUMAX64:
11227 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011228
11229 // This group does 64-bit operations on a 32-bit host.
11230 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011231 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011232 X86::AND32rr, X86::AND32rr,
11233 X86::AND32ri, X86::AND32ri,
11234 false);
11235 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011236 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011237 X86::OR32rr, X86::OR32rr,
11238 X86::OR32ri, X86::OR32ri,
11239 false);
11240 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011241 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011242 X86::XOR32rr, X86::XOR32rr,
11243 X86::XOR32ri, X86::XOR32ri,
11244 false);
11245 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011246 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011247 X86::AND32rr, X86::AND32rr,
11248 X86::AND32ri, X86::AND32ri,
11249 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011250 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011251 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011252 X86::ADD32rr, X86::ADC32rr,
11253 X86::ADD32ri, X86::ADC32ri,
11254 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011255 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011256 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011257 X86::SUB32rr, X86::SBB32rr,
11258 X86::SUB32ri, X86::SBB32ri,
11259 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000011260 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011261 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000011262 X86::MOV32rr, X86::MOV32rr,
11263 X86::MOV32ri, X86::MOV32ri,
11264 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011265 case X86::VASTART_SAVE_XMM_REGS:
11266 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000011267
11268 case X86::VAARG_64:
11269 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011270 }
11271}
11272
11273//===----------------------------------------------------------------------===//
11274// X86 Optimization Hooks
11275//===----------------------------------------------------------------------===//
11276
Dan Gohman475871a2008-07-27 21:46:04 +000011277void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000011278 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011279 APInt &KnownZero,
11280 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000011281 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000011282 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011283 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000011284 assert((Opc >= ISD::BUILTIN_OP_END ||
11285 Opc == ISD::INTRINSIC_WO_CHAIN ||
11286 Opc == ISD::INTRINSIC_W_CHAIN ||
11287 Opc == ISD::INTRINSIC_VOID) &&
11288 "Should use MaskedValueIsZero if you don't know whether Op"
11289 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011290
Dan Gohmanf4f92f52008-02-13 23:07:24 +000011291 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011292 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000011293 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011294 case X86ISD::ADD:
11295 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000011296 case X86ISD::ADC:
11297 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011298 case X86ISD::SMUL:
11299 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000011300 case X86ISD::INC:
11301 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000011302 case X86ISD::OR:
11303 case X86ISD::XOR:
11304 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011305 // These nodes' second result is a boolean.
11306 if (Op.getResNo() == 0)
11307 break;
11308 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011309 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011310 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
11311 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000011312 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011313 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011314}
Chris Lattner259e97c2006-01-31 19:43:35 +000011315
Owen Andersonbc146b02010-09-21 20:42:50 +000011316unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
11317 unsigned Depth) const {
11318 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
11319 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
11320 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011321
Owen Andersonbc146b02010-09-21 20:42:50 +000011322 // Fallback case.
11323 return 1;
11324}
11325
Evan Cheng206ee9d2006-07-07 08:33:52 +000011326/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000011327/// node is a GlobalAddress + offset.
11328bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000011329 const GlobalValue* &GA,
11330 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000011331 if (N->getOpcode() == X86ISD::Wrapper) {
11332 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011333 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000011334 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011335 return true;
11336 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000011337 }
Evan Chengad4196b2008-05-12 19:56:52 +000011338 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011339}
11340
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011341/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
11342static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
11343 TargetLowering::DAGCombinerInfo &DCI) {
11344 DebugLoc dl = N->getDebugLoc();
11345 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
11346 SDValue V1 = SVOp->getOperand(0);
11347 SDValue V2 = SVOp->getOperand(1);
11348 EVT VT = SVOp->getValueType(0);
11349
11350 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
11351 V2.getOpcode() == ISD::CONCAT_VECTORS) {
11352 //
11353 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000011354 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011355 // V UNDEF BUILD_VECTOR UNDEF
11356 // \ / \ /
11357 // CONCAT_VECTOR CONCAT_VECTOR
11358 // \ /
11359 // \ /
11360 // RESULT: V + zero extended
11361 //
11362 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
11363 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
11364 V1.getOperand(1).getOpcode() != ISD::UNDEF)
11365 return SDValue();
11366
11367 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
11368 return SDValue();
11369
11370 // To match the shuffle mask, the first half of the mask should
11371 // be exactly the first vector, and all the rest a splat with the
11372 // first element of the second one.
11373 int NumElems = VT.getVectorNumElements();
11374 for (int i = 0; i < NumElems/2; ++i)
11375 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
11376 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
11377 return SDValue();
11378
11379 // Emit a zeroed vector and insert the desired subvector on its
11380 // first half.
11381 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, DAG, dl);
11382 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
11383 DAG.getConstant(0, MVT::i32), DAG, dl);
11384 return DCI.CombineTo(N, InsV);
11385 }
11386
11387 return SDValue();
11388}
11389
11390/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000011391static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011392 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011393 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000011394 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000011395
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011396 // Don't create instructions with illegal types after legalize types has run.
11397 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11398 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
11399 return SDValue();
11400
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011401 // Only handle pure VECTOR_SHUFFLE nodes.
11402 if (VT.getSizeInBits() == 256 && N->getOpcode() == ISD::VECTOR_SHUFFLE)
11403 return PerformShuffleCombine256(N, DAG, DCI);
11404
11405 // Only handle 128 wide vector from here on.
11406 if (VT.getSizeInBits() != 128)
11407 return SDValue();
11408
11409 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
11410 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
11411 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000011412 SmallVector<SDValue, 16> Elts;
11413 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011414 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000011415
Nate Begemanfdea31a2010-03-24 20:49:50 +000011416 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000011417}
Evan Chengd880b972008-05-09 21:53:03 +000011418
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000011419/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
11420/// generation and convert it from being a bunch of shuffles and extracts
11421/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011422static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
11423 const TargetLowering &TLI) {
11424 SDValue InputVector = N->getOperand(0);
11425
11426 // Only operate on vectors of 4 elements, where the alternative shuffling
11427 // gets to be more expensive.
11428 if (InputVector.getValueType() != MVT::v4i32)
11429 return SDValue();
11430
11431 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
11432 // single use which is a sign-extend or zero-extend, and all elements are
11433 // used.
11434 SmallVector<SDNode *, 4> Uses;
11435 unsigned ExtractedElements = 0;
11436 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
11437 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
11438 if (UI.getUse().getResNo() != InputVector.getResNo())
11439 return SDValue();
11440
11441 SDNode *Extract = *UI;
11442 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
11443 return SDValue();
11444
11445 if (Extract->getValueType(0) != MVT::i32)
11446 return SDValue();
11447 if (!Extract->hasOneUse())
11448 return SDValue();
11449 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
11450 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
11451 return SDValue();
11452 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
11453 return SDValue();
11454
11455 // Record which element was extracted.
11456 ExtractedElements |=
11457 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
11458
11459 Uses.push_back(Extract);
11460 }
11461
11462 // If not all the elements were used, this may not be worthwhile.
11463 if (ExtractedElements != 15)
11464 return SDValue();
11465
11466 // Ok, we've now decided to do the transformation.
11467 DebugLoc dl = InputVector.getDebugLoc();
11468
11469 // Store the value to a temporary stack slot.
11470 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000011471 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
11472 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011473
11474 // Replace each use (extract) with a load of the appropriate element.
11475 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
11476 UE = Uses.end(); UI != UE; ++UI) {
11477 SDNode *Extract = *UI;
11478
Nadav Rotem86694292011-05-17 08:31:57 +000011479 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011480 SDValue Idx = Extract->getOperand(1);
11481 unsigned EltSize =
11482 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
11483 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
11484 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
11485
Nadav Rotem86694292011-05-17 08:31:57 +000011486 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011487 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011488
11489 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000011490 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000011491 ScalarAddr, MachinePointerInfo(),
11492 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011493
11494 // Replace the exact with the load.
11495 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
11496 }
11497
11498 // The replacement was made in place; don't return anything.
11499 return SDValue();
11500}
11501
Chris Lattner83e6c992006-10-04 06:57:07 +000011502/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011503static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000011504 const X86Subtarget *Subtarget) {
11505 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000011506 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000011507 // Get the LHS/RHS of the select.
11508 SDValue LHS = N->getOperand(1);
11509 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000011510
Dan Gohman670e5392009-09-21 18:03:22 +000011511 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000011512 // instructions match the semantics of the common C idiom x<y?x:y but not
11513 // x<=y?x:y, because of how they handle negative zero (which can be
11514 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000011515 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000011516 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000011517 Cond.getOpcode() == ISD::SETCC) {
11518 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011519
Chris Lattner47b4ce82009-03-11 05:48:52 +000011520 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000011521 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000011522 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
11523 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011524 switch (CC) {
11525 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011526 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011527 // Converting this to a min would handle NaNs incorrectly, and swapping
11528 // the operands would cause it to handle comparisons between positive
11529 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011530 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011531 if (!UnsafeFPMath &&
11532 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11533 break;
11534 std::swap(LHS, RHS);
11535 }
Dan Gohman670e5392009-09-21 18:03:22 +000011536 Opcode = X86ISD::FMIN;
11537 break;
11538 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011539 // Converting this to a min would handle comparisons between positive
11540 // and negative zero incorrectly.
11541 if (!UnsafeFPMath &&
11542 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
11543 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011544 Opcode = X86ISD::FMIN;
11545 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011546 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011547 // Converting this to a min would handle both negative zeros and NaNs
11548 // incorrectly, but we can swap the operands to fix both.
11549 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011550 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011551 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011552 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011553 Opcode = X86ISD::FMIN;
11554 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011555
Dan Gohman670e5392009-09-21 18:03:22 +000011556 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011557 // Converting this to a max would handle comparisons between positive
11558 // and negative zero incorrectly.
11559 if (!UnsafeFPMath &&
11560 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
11561 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011562 Opcode = X86ISD::FMAX;
11563 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011564 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011565 // Converting this to a max would handle NaNs incorrectly, and swapping
11566 // the operands would cause it to handle comparisons between positive
11567 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011568 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011569 if (!UnsafeFPMath &&
11570 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11571 break;
11572 std::swap(LHS, RHS);
11573 }
Dan Gohman670e5392009-09-21 18:03:22 +000011574 Opcode = X86ISD::FMAX;
11575 break;
11576 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011577 // Converting this to a max would handle both negative zeros and NaNs
11578 // incorrectly, but we can swap the operands to fix both.
11579 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011580 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011581 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011582 case ISD::SETGE:
11583 Opcode = X86ISD::FMAX;
11584 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000011585 }
Dan Gohman670e5392009-09-21 18:03:22 +000011586 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000011587 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
11588 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011589 switch (CC) {
11590 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011591 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011592 // Converting this to a min would handle comparisons between positive
11593 // and negative zero incorrectly, and swapping the operands would
11594 // cause it to handle NaNs incorrectly.
11595 if (!UnsafeFPMath &&
11596 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000011597 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011598 break;
11599 std::swap(LHS, RHS);
11600 }
Dan Gohman670e5392009-09-21 18:03:22 +000011601 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000011602 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011603 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011604 // Converting this to a min would handle NaNs incorrectly.
11605 if (!UnsafeFPMath &&
11606 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
11607 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011608 Opcode = X86ISD::FMIN;
11609 break;
11610 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011611 // Converting this to a min would handle both negative zeros and NaNs
11612 // incorrectly, but we can swap the operands to fix both.
11613 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011614 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011615 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011616 case ISD::SETGE:
11617 Opcode = X86ISD::FMIN;
11618 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011619
Dan Gohman670e5392009-09-21 18:03:22 +000011620 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011621 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011622 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011623 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011624 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000011625 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011626 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011627 // Converting this to a max would handle comparisons between positive
11628 // and negative zero incorrectly, and swapping the operands would
11629 // cause it to handle NaNs incorrectly.
11630 if (!UnsafeFPMath &&
11631 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000011632 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011633 break;
11634 std::swap(LHS, RHS);
11635 }
Dan Gohman670e5392009-09-21 18:03:22 +000011636 Opcode = X86ISD::FMAX;
11637 break;
11638 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011639 // Converting this to a max would handle both negative zeros and NaNs
11640 // incorrectly, but we can swap the operands to fix both.
11641 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011642 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011643 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011644 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011645 Opcode = X86ISD::FMAX;
11646 break;
11647 }
Chris Lattner83e6c992006-10-04 06:57:07 +000011648 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011649
Chris Lattner47b4ce82009-03-11 05:48:52 +000011650 if (Opcode)
11651 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000011652 }
Eric Christopherfd179292009-08-27 18:07:15 +000011653
Chris Lattnerd1980a52009-03-12 06:52:53 +000011654 // If this is a select between two integer constants, try to do some
11655 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000011656 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
11657 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000011658 // Don't do this for crazy integer types.
11659 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
11660 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000011661 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011662 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000011663
Chris Lattnercee56e72009-03-13 05:53:31 +000011664 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000011665 // Efficiently invertible.
11666 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
11667 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
11668 isa<ConstantSDNode>(Cond.getOperand(1))))) {
11669 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000011670 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011671 }
Eric Christopherfd179292009-08-27 18:07:15 +000011672
Chris Lattnerd1980a52009-03-12 06:52:53 +000011673 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011674 if (FalseC->getAPIntValue() == 0 &&
11675 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011676 if (NeedsCondInvert) // Invert the condition if needed.
11677 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11678 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011679
Chris Lattnerd1980a52009-03-12 06:52:53 +000011680 // Zero extend the condition if needed.
11681 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011682
Chris Lattnercee56e72009-03-13 05:53:31 +000011683 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000011684 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011685 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011686 }
Eric Christopherfd179292009-08-27 18:07:15 +000011687
Chris Lattner97a29a52009-03-13 05:22:11 +000011688 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000011689 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000011690 if (NeedsCondInvert) // Invert the condition if needed.
11691 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11692 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011693
Chris Lattner97a29a52009-03-13 05:22:11 +000011694 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011695 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11696 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011697 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000011698 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000011699 }
Eric Christopherfd179292009-08-27 18:07:15 +000011700
Chris Lattnercee56e72009-03-13 05:53:31 +000011701 // Optimize cases that will turn into an LEA instruction. This requires
11702 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011703 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011704 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011705 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011706
Chris Lattnercee56e72009-03-13 05:53:31 +000011707 bool isFastMultiplier = false;
11708 if (Diff < 10) {
11709 switch ((unsigned char)Diff) {
11710 default: break;
11711 case 1: // result = add base, cond
11712 case 2: // result = lea base( , cond*2)
11713 case 3: // result = lea base(cond, cond*2)
11714 case 4: // result = lea base( , cond*4)
11715 case 5: // result = lea base(cond, cond*4)
11716 case 8: // result = lea base( , cond*8)
11717 case 9: // result = lea base(cond, cond*8)
11718 isFastMultiplier = true;
11719 break;
11720 }
11721 }
Eric Christopherfd179292009-08-27 18:07:15 +000011722
Chris Lattnercee56e72009-03-13 05:53:31 +000011723 if (isFastMultiplier) {
11724 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
11725 if (NeedsCondInvert) // Invert the condition if needed.
11726 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11727 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011728
Chris Lattnercee56e72009-03-13 05:53:31 +000011729 // Zero extend the condition if needed.
11730 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11731 Cond);
11732 // Scale the condition by the difference.
11733 if (Diff != 1)
11734 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11735 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011736
Chris Lattnercee56e72009-03-13 05:53:31 +000011737 // Add the base if non-zero.
11738 if (FalseC->getAPIntValue() != 0)
11739 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11740 SDValue(FalseC, 0));
11741 return Cond;
11742 }
Eric Christopherfd179292009-08-27 18:07:15 +000011743 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011744 }
11745 }
Eric Christopherfd179292009-08-27 18:07:15 +000011746
Dan Gohman475871a2008-07-27 21:46:04 +000011747 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000011748}
11749
Chris Lattnerd1980a52009-03-12 06:52:53 +000011750/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
11751static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
11752 TargetLowering::DAGCombinerInfo &DCI) {
11753 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000011754
Chris Lattnerd1980a52009-03-12 06:52:53 +000011755 // If the flag operand isn't dead, don't touch this CMOV.
11756 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
11757 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000011758
Evan Chengb5a55d92011-05-24 01:48:22 +000011759 SDValue FalseOp = N->getOperand(0);
11760 SDValue TrueOp = N->getOperand(1);
11761 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
11762 SDValue Cond = N->getOperand(3);
11763 if (CC == X86::COND_E || CC == X86::COND_NE) {
11764 switch (Cond.getOpcode()) {
11765 default: break;
11766 case X86ISD::BSR:
11767 case X86ISD::BSF:
11768 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
11769 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
11770 return (CC == X86::COND_E) ? FalseOp : TrueOp;
11771 }
11772 }
11773
Chris Lattnerd1980a52009-03-12 06:52:53 +000011774 // If this is a select between two integer constants, try to do some
11775 // optimizations. Note that the operands are ordered the opposite of SELECT
11776 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000011777 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
11778 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011779 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
11780 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000011781 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
11782 CC = X86::GetOppositeBranchCondition(CC);
11783 std::swap(TrueC, FalseC);
11784 }
Eric Christopherfd179292009-08-27 18:07:15 +000011785
Chris Lattnerd1980a52009-03-12 06:52:53 +000011786 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011787 // This is efficient for any integer data type (including i8/i16) and
11788 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011789 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011790 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11791 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011792
Chris Lattnerd1980a52009-03-12 06:52:53 +000011793 // Zero extend the condition if needed.
11794 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011795
Chris Lattnerd1980a52009-03-12 06:52:53 +000011796 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
11797 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011798 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011799 if (N->getNumValues() == 2) // Dead flag value?
11800 return DCI.CombineTo(N, Cond, SDValue());
11801 return Cond;
11802 }
Eric Christopherfd179292009-08-27 18:07:15 +000011803
Chris Lattnercee56e72009-03-13 05:53:31 +000011804 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
11805 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000011806 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011807 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11808 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011809
Chris Lattner97a29a52009-03-13 05:22:11 +000011810 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011811 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11812 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011813 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11814 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000011815
Chris Lattner97a29a52009-03-13 05:22:11 +000011816 if (N->getNumValues() == 2) // Dead flag value?
11817 return DCI.CombineTo(N, Cond, SDValue());
11818 return Cond;
11819 }
Eric Christopherfd179292009-08-27 18:07:15 +000011820
Chris Lattnercee56e72009-03-13 05:53:31 +000011821 // Optimize cases that will turn into an LEA instruction. This requires
11822 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011823 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011824 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011825 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011826
Chris Lattnercee56e72009-03-13 05:53:31 +000011827 bool isFastMultiplier = false;
11828 if (Diff < 10) {
11829 switch ((unsigned char)Diff) {
11830 default: break;
11831 case 1: // result = add base, cond
11832 case 2: // result = lea base( , cond*2)
11833 case 3: // result = lea base(cond, cond*2)
11834 case 4: // result = lea base( , cond*4)
11835 case 5: // result = lea base(cond, cond*4)
11836 case 8: // result = lea base( , cond*8)
11837 case 9: // result = lea base(cond, cond*8)
11838 isFastMultiplier = true;
11839 break;
11840 }
11841 }
Eric Christopherfd179292009-08-27 18:07:15 +000011842
Chris Lattnercee56e72009-03-13 05:53:31 +000011843 if (isFastMultiplier) {
11844 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011845 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11846 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000011847 // Zero extend the condition if needed.
11848 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11849 Cond);
11850 // Scale the condition by the difference.
11851 if (Diff != 1)
11852 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11853 DAG.getConstant(Diff, Cond.getValueType()));
11854
11855 // Add the base if non-zero.
11856 if (FalseC->getAPIntValue() != 0)
11857 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11858 SDValue(FalseC, 0));
11859 if (N->getNumValues() == 2) // Dead flag value?
11860 return DCI.CombineTo(N, Cond, SDValue());
11861 return Cond;
11862 }
Eric Christopherfd179292009-08-27 18:07:15 +000011863 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011864 }
11865 }
11866 return SDValue();
11867}
11868
11869
Evan Cheng0b0cd912009-03-28 05:57:29 +000011870/// PerformMulCombine - Optimize a single multiply with constant into two
11871/// in order to implement it with two cheaper instructions, e.g.
11872/// LEA + SHL, LEA + LEA.
11873static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
11874 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000011875 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
11876 return SDValue();
11877
Owen Andersone50ed302009-08-10 22:56:29 +000011878 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011879 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000011880 return SDValue();
11881
11882 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
11883 if (!C)
11884 return SDValue();
11885 uint64_t MulAmt = C->getZExtValue();
11886 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
11887 return SDValue();
11888
11889 uint64_t MulAmt1 = 0;
11890 uint64_t MulAmt2 = 0;
11891 if ((MulAmt % 9) == 0) {
11892 MulAmt1 = 9;
11893 MulAmt2 = MulAmt / 9;
11894 } else if ((MulAmt % 5) == 0) {
11895 MulAmt1 = 5;
11896 MulAmt2 = MulAmt / 5;
11897 } else if ((MulAmt % 3) == 0) {
11898 MulAmt1 = 3;
11899 MulAmt2 = MulAmt / 3;
11900 }
11901 if (MulAmt2 &&
11902 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
11903 DebugLoc DL = N->getDebugLoc();
11904
11905 if (isPowerOf2_64(MulAmt2) &&
11906 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
11907 // If second multiplifer is pow2, issue it first. We want the multiply by
11908 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
11909 // is an add.
11910 std::swap(MulAmt1, MulAmt2);
11911
11912 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000011913 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000011914 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000011915 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000011916 else
Evan Cheng73f24c92009-03-30 21:36:47 +000011917 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000011918 DAG.getConstant(MulAmt1, VT));
11919
Eric Christopherfd179292009-08-27 18:07:15 +000011920 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000011921 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000011922 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000011923 else
Evan Cheng73f24c92009-03-30 21:36:47 +000011924 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000011925 DAG.getConstant(MulAmt2, VT));
11926
11927 // Do not add new nodes to DAG combiner worklist.
11928 DCI.CombineTo(N, NewMul, false);
11929 }
11930 return SDValue();
11931}
11932
Evan Chengad9c0a32009-12-15 00:53:42 +000011933static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
11934 SDValue N0 = N->getOperand(0);
11935 SDValue N1 = N->getOperand(1);
11936 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
11937 EVT VT = N0.getValueType();
11938
11939 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
11940 // since the result of setcc_c is all zero's or all ones.
11941 if (N1C && N0.getOpcode() == ISD::AND &&
11942 N0.getOperand(1).getOpcode() == ISD::Constant) {
11943 SDValue N00 = N0.getOperand(0);
11944 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
11945 ((N00.getOpcode() == ISD::ANY_EXTEND ||
11946 N00.getOpcode() == ISD::ZERO_EXTEND) &&
11947 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
11948 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
11949 APInt ShAmt = N1C->getAPIntValue();
11950 Mask = Mask.shl(ShAmt);
11951 if (Mask != 0)
11952 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
11953 N00, DAG.getConstant(Mask, VT));
11954 }
11955 }
11956
11957 return SDValue();
11958}
Evan Cheng0b0cd912009-03-28 05:57:29 +000011959
Nate Begeman740ab032009-01-26 00:52:55 +000011960/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
11961/// when possible.
11962static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
11963 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000011964 EVT VT = N->getValueType(0);
11965 if (!VT.isVector() && VT.isInteger() &&
11966 N->getOpcode() == ISD::SHL)
11967 return PerformSHLCombine(N, DAG);
11968
Nate Begeman740ab032009-01-26 00:52:55 +000011969 // On X86 with SSE2 support, we can transform this to a vector shift if
11970 // all elements are shifted by the same amount. We can't do this in legalize
11971 // because the a constant vector is typically transformed to a constant pool
11972 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011973 if (!Subtarget->hasSSE2())
11974 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011975
Owen Anderson825b72b2009-08-11 20:47:22 +000011976 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011977 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011978
Mon P Wang3becd092009-01-28 08:12:05 +000011979 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000011980 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000011981 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000011982 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000011983 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
11984 unsigned NumElts = VT.getVectorNumElements();
11985 unsigned i = 0;
11986 for (; i != NumElts; ++i) {
11987 SDValue Arg = ShAmtOp.getOperand(i);
11988 if (Arg.getOpcode() == ISD::UNDEF) continue;
11989 BaseShAmt = Arg;
11990 break;
11991 }
11992 for (; i != NumElts; ++i) {
11993 SDValue Arg = ShAmtOp.getOperand(i);
11994 if (Arg.getOpcode() == ISD::UNDEF) continue;
11995 if (Arg != BaseShAmt) {
11996 return SDValue();
11997 }
11998 }
11999 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000012000 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000012001 SDValue InVec = ShAmtOp.getOperand(0);
12002 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
12003 unsigned NumElts = InVec.getValueType().getVectorNumElements();
12004 unsigned i = 0;
12005 for (; i != NumElts; ++i) {
12006 SDValue Arg = InVec.getOperand(i);
12007 if (Arg.getOpcode() == ISD::UNDEF) continue;
12008 BaseShAmt = Arg;
12009 break;
12010 }
12011 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
12012 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000012013 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000012014 if (C->getZExtValue() == SplatIdx)
12015 BaseShAmt = InVec.getOperand(1);
12016 }
12017 }
12018 if (BaseShAmt.getNode() == 0)
12019 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
12020 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000012021 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012022 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000012023
Mon P Wangefa42202009-09-03 19:56:25 +000012024 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000012025 if (EltVT.bitsGT(MVT::i32))
12026 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
12027 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000012028 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000012029
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012030 // The shift amount is identical so we can do a vector shift.
12031 SDValue ValOp = N->getOperand(0);
12032 switch (N->getOpcode()) {
12033 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000012034 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012035 break;
12036 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012037 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012038 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012039 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012040 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012041 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012042 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012043 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012044 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012045 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012046 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012047 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012048 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012049 break;
12050 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000012051 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012052 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012053 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012054 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012055 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012056 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012057 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012058 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012059 break;
12060 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012061 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012062 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012063 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012064 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012065 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012066 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012067 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012068 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012069 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012070 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012071 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012072 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012073 break;
Nate Begeman740ab032009-01-26 00:52:55 +000012074 }
12075 return SDValue();
12076}
12077
Nate Begemanb65c1752010-12-17 22:55:37 +000012078
Stuart Hastings865f0932011-06-03 23:53:54 +000012079// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
12080// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
12081// and friends. Likewise for OR -> CMPNEQSS.
12082static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
12083 TargetLowering::DAGCombinerInfo &DCI,
12084 const X86Subtarget *Subtarget) {
12085 unsigned opcode;
12086
12087 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
12088 // we're requiring SSE2 for both.
12089 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
12090 SDValue N0 = N->getOperand(0);
12091 SDValue N1 = N->getOperand(1);
12092 SDValue CMP0 = N0->getOperand(1);
12093 SDValue CMP1 = N1->getOperand(1);
12094 DebugLoc DL = N->getDebugLoc();
12095
12096 // The SETCCs should both refer to the same CMP.
12097 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
12098 return SDValue();
12099
12100 SDValue CMP00 = CMP0->getOperand(0);
12101 SDValue CMP01 = CMP0->getOperand(1);
12102 EVT VT = CMP00.getValueType();
12103
12104 if (VT == MVT::f32 || VT == MVT::f64) {
12105 bool ExpectingFlags = false;
12106 // Check for any users that want flags:
12107 for (SDNode::use_iterator UI = N->use_begin(),
12108 UE = N->use_end();
12109 !ExpectingFlags && UI != UE; ++UI)
12110 switch (UI->getOpcode()) {
12111 default:
12112 case ISD::BR_CC:
12113 case ISD::BRCOND:
12114 case ISD::SELECT:
12115 ExpectingFlags = true;
12116 break;
12117 case ISD::CopyToReg:
12118 case ISD::SIGN_EXTEND:
12119 case ISD::ZERO_EXTEND:
12120 case ISD::ANY_EXTEND:
12121 break;
12122 }
12123
12124 if (!ExpectingFlags) {
12125 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
12126 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
12127
12128 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
12129 X86::CondCode tmp = cc0;
12130 cc0 = cc1;
12131 cc1 = tmp;
12132 }
12133
12134 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
12135 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
12136 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
12137 X86ISD::NodeType NTOperator = is64BitFP ?
12138 X86ISD::FSETCCsd : X86ISD::FSETCCss;
12139 // FIXME: need symbolic constants for these magic numbers.
12140 // See X86ATTInstPrinter.cpp:printSSECC().
12141 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
12142 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
12143 DAG.getConstant(x86cc, MVT::i8));
12144 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
12145 OnesOrZeroesF);
12146 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
12147 DAG.getConstant(1, MVT::i32));
12148 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
12149 return OneBitOfTruth;
12150 }
12151 }
12152 }
12153 }
12154 return SDValue();
12155}
12156
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012157/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
12158/// so it can be folded inside ANDNP.
12159static bool CanFoldXORWithAllOnes(const SDNode *N) {
12160 EVT VT = N->getValueType(0);
12161
12162 // Match direct AllOnes for 128 and 256-bit vectors
12163 if (ISD::isBuildVectorAllOnes(N))
12164 return true;
12165
12166 // Look through a bit convert.
12167 if (N->getOpcode() == ISD::BITCAST)
12168 N = N->getOperand(0).getNode();
12169
12170 // Sometimes the operand may come from a insert_subvector building a 256-bit
12171 // allones vector
12172 SDValue V1 = N->getOperand(0);
12173 SDValue V2 = N->getOperand(1);
12174
12175 if (VT.getSizeInBits() == 256 &&
12176 N->getOpcode() == ISD::INSERT_SUBVECTOR &&
12177 V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
12178 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
12179 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
12180 ISD::isBuildVectorAllOnes(V2.getNode()))
12181 return true;
12182
12183 return false;
12184}
12185
Nate Begemanb65c1752010-12-17 22:55:37 +000012186static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
12187 TargetLowering::DAGCombinerInfo &DCI,
12188 const X86Subtarget *Subtarget) {
12189 if (DCI.isBeforeLegalizeOps())
12190 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012191
Stuart Hastings865f0932011-06-03 23:53:54 +000012192 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12193 if (R.getNode())
12194 return R;
12195
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012196 // Want to form ANDNP nodes:
12197 // 1) In the hopes of then easily combining them with OR and AND nodes
12198 // to form PBLEND/PSIGN.
12199 // 2) To match ANDN packed intrinsics
Nate Begemanb65c1752010-12-17 22:55:37 +000012200 EVT VT = N->getValueType(0);
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012201 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000012202 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012203
Nate Begemanb65c1752010-12-17 22:55:37 +000012204 SDValue N0 = N->getOperand(0);
12205 SDValue N1 = N->getOperand(1);
12206 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012207
Nate Begemanb65c1752010-12-17 22:55:37 +000012208 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012209 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012210 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
12211 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012212 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000012213
12214 // Check RHS for vnot
12215 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012216 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
12217 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012218 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012219
Nate Begemanb65c1752010-12-17 22:55:37 +000012220 return SDValue();
12221}
12222
Evan Cheng760d1942010-01-04 21:22:48 +000012223static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000012224 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000012225 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000012226 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000012227 return SDValue();
12228
Stuart Hastings865f0932011-06-03 23:53:54 +000012229 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12230 if (R.getNode())
12231 return R;
12232
Evan Cheng760d1942010-01-04 21:22:48 +000012233 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000012234 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000012235 return SDValue();
12236
Evan Cheng760d1942010-01-04 21:22:48 +000012237 SDValue N0 = N->getOperand(0);
12238 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012239
Nate Begemanb65c1752010-12-17 22:55:37 +000012240 // look for psign/blend
12241 if (Subtarget->hasSSSE3()) {
12242 if (VT == MVT::v2i64) {
12243 // Canonicalize pandn to RHS
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012244 if (N0.getOpcode() == X86ISD::ANDNP)
Nate Begemanb65c1752010-12-17 22:55:37 +000012245 std::swap(N0, N1);
12246 // or (and (m, x), (pandn m, y))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012247 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
Nate Begemanb65c1752010-12-17 22:55:37 +000012248 SDValue Mask = N1.getOperand(0);
12249 SDValue X = N1.getOperand(1);
12250 SDValue Y;
12251 if (N0.getOperand(0) == Mask)
12252 Y = N0.getOperand(1);
12253 if (N0.getOperand(1) == Mask)
12254 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012255
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012256 // Check to see if the mask appeared in both the AND and ANDNP and
Nate Begemanb65c1752010-12-17 22:55:37 +000012257 if (!Y.getNode())
12258 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012259
Nate Begemanb65c1752010-12-17 22:55:37 +000012260 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
12261 if (Mask.getOpcode() != ISD::BITCAST ||
12262 X.getOpcode() != ISD::BITCAST ||
12263 Y.getOpcode() != ISD::BITCAST)
12264 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012265
Nate Begemanb65c1752010-12-17 22:55:37 +000012266 // Look through mask bitcast.
12267 Mask = Mask.getOperand(0);
12268 EVT MaskVT = Mask.getValueType();
12269
12270 // Validate that the Mask operand is a vector sra node. The sra node
12271 // will be an intrinsic.
12272 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
12273 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012274
Nate Begemanb65c1752010-12-17 22:55:37 +000012275 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
12276 // there is no psrai.b
12277 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
12278 case Intrinsic::x86_sse2_psrai_w:
12279 case Intrinsic::x86_sse2_psrai_d:
12280 break;
12281 default: return SDValue();
12282 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012283
Nate Begemanb65c1752010-12-17 22:55:37 +000012284 // Check that the SRA is all signbits.
12285 SDValue SraC = Mask.getOperand(2);
12286 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
12287 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
12288 if ((SraAmt + 1) != EltBits)
12289 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012290
Nate Begemanb65c1752010-12-17 22:55:37 +000012291 DebugLoc DL = N->getDebugLoc();
12292
12293 // Now we know we at least have a plendvb with the mask val. See if
12294 // we can form a psignb/w/d.
12295 // psign = x.type == y.type == mask.type && y = sub(0, x);
12296 X = X.getOperand(0);
12297 Y = Y.getOperand(0);
12298 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
12299 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
12300 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
12301 unsigned Opc = 0;
12302 switch (EltBits) {
12303 case 8: Opc = X86ISD::PSIGNB; break;
12304 case 16: Opc = X86ISD::PSIGNW; break;
12305 case 32: Opc = X86ISD::PSIGND; break;
12306 default: break;
12307 }
12308 if (Opc) {
12309 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
12310 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
12311 }
12312 }
12313 // PBLENDVB only available on SSE 4.1
12314 if (!Subtarget->hasSSE41())
12315 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012316
Nate Begemanb65c1752010-12-17 22:55:37 +000012317 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
12318 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
12319 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000012320 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000012321 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
12322 }
12323 }
12324 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012325
Nate Begemanb65c1752010-12-17 22:55:37 +000012326 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000012327 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
12328 std::swap(N0, N1);
12329 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
12330 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000012331 if (!N0.hasOneUse() || !N1.hasOneUse())
12332 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000012333
12334 SDValue ShAmt0 = N0.getOperand(1);
12335 if (ShAmt0.getValueType() != MVT::i8)
12336 return SDValue();
12337 SDValue ShAmt1 = N1.getOperand(1);
12338 if (ShAmt1.getValueType() != MVT::i8)
12339 return SDValue();
12340 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
12341 ShAmt0 = ShAmt0.getOperand(0);
12342 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
12343 ShAmt1 = ShAmt1.getOperand(0);
12344
12345 DebugLoc DL = N->getDebugLoc();
12346 unsigned Opc = X86ISD::SHLD;
12347 SDValue Op0 = N0.getOperand(0);
12348 SDValue Op1 = N1.getOperand(0);
12349 if (ShAmt0.getOpcode() == ISD::SUB) {
12350 Opc = X86ISD::SHRD;
12351 std::swap(Op0, Op1);
12352 std::swap(ShAmt0, ShAmt1);
12353 }
12354
Evan Cheng8b1190a2010-04-28 01:18:01 +000012355 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000012356 if (ShAmt1.getOpcode() == ISD::SUB) {
12357 SDValue Sum = ShAmt1.getOperand(0);
12358 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000012359 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
12360 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
12361 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
12362 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000012363 return DAG.getNode(Opc, DL, VT,
12364 Op0, Op1,
12365 DAG.getNode(ISD::TRUNCATE, DL,
12366 MVT::i8, ShAmt0));
12367 }
12368 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
12369 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
12370 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000012371 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000012372 return DAG.getNode(Opc, DL, VT,
12373 N0.getOperand(0), N1.getOperand(0),
12374 DAG.getNode(ISD::TRUNCATE, DL,
12375 MVT::i8, ShAmt0));
12376 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012377
Evan Cheng760d1942010-01-04 21:22:48 +000012378 return SDValue();
12379}
12380
Chris Lattner149a4e52008-02-22 02:09:43 +000012381/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012382static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000012383 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000012384 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
12385 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000012386 // A preferable solution to the general problem is to figure out the right
12387 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000012388
12389 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000012390 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000012391 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000012392 if (VT.getSizeInBits() != 64)
12393 return SDValue();
12394
Devang Patel578efa92009-06-05 21:57:13 +000012395 const Function *F = DAG.getMachineFunction().getFunction();
12396 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000012397 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000012398 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000012399 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000012400 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000012401 isa<LoadSDNode>(St->getValue()) &&
12402 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
12403 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012404 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012405 LoadSDNode *Ld = 0;
12406 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000012407 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000012408 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012409 // Must be a store of a load. We currently handle two cases: the load
12410 // is a direct child, and it's under an intervening TokenFactor. It is
12411 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000012412 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000012413 Ld = cast<LoadSDNode>(St->getChain());
12414 else if (St->getValue().hasOneUse() &&
12415 ChainVal->getOpcode() == ISD::TokenFactor) {
12416 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012417 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000012418 TokenFactorIndex = i;
12419 Ld = cast<LoadSDNode>(St->getValue());
12420 } else
12421 Ops.push_back(ChainVal->getOperand(i));
12422 }
12423 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000012424
Evan Cheng536e6672009-03-12 05:59:15 +000012425 if (!Ld || !ISD::isNormalLoad(Ld))
12426 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012427
Evan Cheng536e6672009-03-12 05:59:15 +000012428 // If this is not the MMX case, i.e. we are just turning i64 load/store
12429 // into f64 load/store, avoid the transformation if there are multiple
12430 // uses of the loaded value.
12431 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
12432 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012433
Evan Cheng536e6672009-03-12 05:59:15 +000012434 DebugLoc LdDL = Ld->getDebugLoc();
12435 DebugLoc StDL = N->getDebugLoc();
12436 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
12437 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
12438 // pair instead.
12439 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012440 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000012441 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
12442 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012443 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012444 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000012445 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000012446 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000012447 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000012448 Ops.size());
12449 }
Evan Cheng536e6672009-03-12 05:59:15 +000012450 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012451 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012452 St->isVolatile(), St->isNonTemporal(),
12453 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000012454 }
Evan Cheng536e6672009-03-12 05:59:15 +000012455
12456 // Otherwise, lower to two pairs of 32-bit loads / stores.
12457 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012458 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
12459 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012460
Owen Anderson825b72b2009-08-11 20:47:22 +000012461 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012462 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012463 Ld->isVolatile(), Ld->isNonTemporal(),
12464 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000012465 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012466 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000012467 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012468 MinAlign(Ld->getAlignment(), 4));
12469
12470 SDValue NewChain = LoLd.getValue(1);
12471 if (TokenFactorIndex != -1) {
12472 Ops.push_back(LoLd);
12473 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000012474 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000012475 Ops.size());
12476 }
12477
12478 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012479 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
12480 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012481
12482 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012483 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012484 St->isVolatile(), St->isNonTemporal(),
12485 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012486 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012487 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000012488 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012489 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012490 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000012491 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000012492 }
Dan Gohman475871a2008-07-27 21:46:04 +000012493 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000012494}
12495
Chris Lattner6cf73262008-01-25 06:14:17 +000012496/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
12497/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012498static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000012499 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
12500 // F[X]OR(0.0, x) -> x
12501 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000012502 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
12503 if (C->getValueAPF().isPosZero())
12504 return N->getOperand(1);
12505 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
12506 if (C->getValueAPF().isPosZero())
12507 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000012508 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000012509}
12510
12511/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012512static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000012513 // FAND(0.0, x) -> 0.0
12514 // FAND(x, 0.0) -> 0.0
12515 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
12516 if (C->getValueAPF().isPosZero())
12517 return N->getOperand(0);
12518 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
12519 if (C->getValueAPF().isPosZero())
12520 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000012521 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000012522}
12523
Dan Gohmane5af2d32009-01-29 01:59:02 +000012524static SDValue PerformBTCombine(SDNode *N,
12525 SelectionDAG &DAG,
12526 TargetLowering::DAGCombinerInfo &DCI) {
12527 // BT ignores high bits in the bit index operand.
12528 SDValue Op1 = N->getOperand(1);
12529 if (Op1.hasOneUse()) {
12530 unsigned BitWidth = Op1.getValueSizeInBits();
12531 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
12532 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012533 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
12534 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000012535 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000012536 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
12537 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
12538 DCI.CommitTargetLoweringOpt(TLO);
12539 }
12540 return SDValue();
12541}
Chris Lattner83e6c992006-10-04 06:57:07 +000012542
Eli Friedman7a5e5552009-06-07 06:52:44 +000012543static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
12544 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012545 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000012546 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000012547 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000012548 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000012549 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000012550 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012551 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000012552 }
12553 return SDValue();
12554}
12555
Evan Cheng2e489c42009-12-16 00:53:11 +000012556static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
12557 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
12558 // (and (i32 x86isd::setcc_carry), 1)
12559 // This eliminates the zext. This transformation is necessary because
12560 // ISD::SETCC is always legalized to i8.
12561 DebugLoc dl = N->getDebugLoc();
12562 SDValue N0 = N->getOperand(0);
12563 EVT VT = N->getValueType(0);
12564 if (N0.getOpcode() == ISD::AND &&
12565 N0.hasOneUse() &&
12566 N0.getOperand(0).hasOneUse()) {
12567 SDValue N00 = N0.getOperand(0);
12568 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
12569 return SDValue();
12570 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
12571 if (!C || C->getZExtValue() != 1)
12572 return SDValue();
12573 return DAG.getNode(ISD::AND, dl, VT,
12574 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
12575 N00.getOperand(0), N00.getOperand(1)),
12576 DAG.getConstant(1, VT));
12577 }
12578
12579 return SDValue();
12580}
12581
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012582// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
12583static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
12584 unsigned X86CC = N->getConstantOperandVal(0);
12585 SDValue EFLAG = N->getOperand(1);
12586 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012587
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012588 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
12589 // a zext and produces an all-ones bit which is more useful than 0/1 in some
12590 // cases.
12591 if (X86CC == X86::COND_B)
12592 return DAG.getNode(ISD::AND, DL, MVT::i8,
12593 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
12594 DAG.getConstant(X86CC, MVT::i8), EFLAG),
12595 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012596
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012597 return SDValue();
12598}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012599
Benjamin Kramer1396c402011-06-18 11:09:41 +000012600static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
12601 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012602 SDValue Op0 = N->getOperand(0);
12603 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
12604 // a 32-bit target where SSE doesn't support i64->FP operations.
12605 if (Op0.getOpcode() == ISD::LOAD) {
12606 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
12607 EVT VT = Ld->getValueType(0);
12608 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
12609 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
12610 !XTLI->getSubtarget()->is64Bit() &&
12611 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000012612 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
12613 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012614 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
12615 return FILDChain;
12616 }
12617 }
12618 return SDValue();
12619}
12620
Chris Lattner23a01992010-12-20 01:37:09 +000012621// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
12622static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
12623 X86TargetLowering::DAGCombinerInfo &DCI) {
12624 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
12625 // the result is either zero or one (depending on the input carry bit).
12626 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
12627 if (X86::isZeroNode(N->getOperand(0)) &&
12628 X86::isZeroNode(N->getOperand(1)) &&
12629 // We don't have a good way to replace an EFLAGS use, so only do this when
12630 // dead right now.
12631 SDValue(N, 1).use_empty()) {
12632 DebugLoc DL = N->getDebugLoc();
12633 EVT VT = N->getValueType(0);
12634 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
12635 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
12636 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
12637 DAG.getConstant(X86::COND_B,MVT::i8),
12638 N->getOperand(2)),
12639 DAG.getConstant(1, VT));
12640 return DCI.CombineTo(N, Res1, CarryOut);
12641 }
12642
12643 return SDValue();
12644}
12645
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012646// fold (add Y, (sete X, 0)) -> adc 0, Y
12647// (add Y, (setne X, 0)) -> sbb -1, Y
12648// (sub (sete X, 0), Y) -> sbb 0, Y
12649// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012650static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012651 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012652
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012653 // Look through ZExts.
12654 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
12655 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
12656 return SDValue();
12657
12658 SDValue SetCC = Ext.getOperand(0);
12659 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
12660 return SDValue();
12661
12662 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
12663 if (CC != X86::COND_E && CC != X86::COND_NE)
12664 return SDValue();
12665
12666 SDValue Cmp = SetCC.getOperand(1);
12667 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000012668 !X86::isZeroNode(Cmp.getOperand(1)) ||
12669 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012670 return SDValue();
12671
12672 SDValue CmpOp0 = Cmp.getOperand(0);
12673 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
12674 DAG.getConstant(1, CmpOp0.getValueType()));
12675
12676 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
12677 if (CC == X86::COND_NE)
12678 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
12679 DL, OtherVal.getValueType(), OtherVal,
12680 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
12681 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
12682 DL, OtherVal.getValueType(), OtherVal,
12683 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
12684}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012685
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012686static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG) {
12687 SDValue Op0 = N->getOperand(0);
12688 SDValue Op1 = N->getOperand(1);
12689
12690 // X86 can't encode an immediate LHS of a sub. See if we can push the
12691 // negation into a preceding instruction.
12692 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
12693 uint64_t Op0C = C->getSExtValue();
12694
12695 // If the RHS of the sub is a XOR with one use and a constant, invert the
12696 // immediate. Then add one to the LHS of the sub so we can turn
12697 // X-Y -> X+~Y+1, saving one register.
12698 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
12699 isa<ConstantSDNode>(Op1.getOperand(1))) {
12700 uint64_t XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getSExtValue();
12701 EVT VT = Op0.getValueType();
12702 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
12703 Op1.getOperand(0),
12704 DAG.getConstant(~XorC, VT));
12705 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
12706 DAG.getConstant(Op0C+1, VT));
12707 }
12708 }
12709
12710 return OptimizeConditionalInDecrement(N, DAG);
12711}
12712
Dan Gohman475871a2008-07-27 21:46:04 +000012713SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000012714 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012715 SelectionDAG &DAG = DCI.DAG;
12716 switch (N->getOpcode()) {
12717 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012718 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012719 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000012720 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000012721 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012722 case ISD::ADD: return OptimizeConditionalInDecrement(N, DAG);
12723 case ISD::SUB: return PerformSubCombine(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000012724 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000012725 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000012726 case ISD::SHL:
12727 case ISD::SRA:
12728 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000012729 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000012730 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000012731 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012732 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Chris Lattner6cf73262008-01-25 06:14:17 +000012733 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000012734 case X86ISD::FOR: return PerformFORCombine(N, DAG);
12735 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000012736 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000012737 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000012738 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012739 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012740 case X86ISD::SHUFPS: // Handle all target specific shuffles
12741 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000012742 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012743 case X86ISD::PUNPCKHBW:
12744 case X86ISD::PUNPCKHWD:
12745 case X86ISD::PUNPCKHDQ:
12746 case X86ISD::PUNPCKHQDQ:
12747 case X86ISD::UNPCKHPS:
12748 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000012749 case X86ISD::VUNPCKHPSY:
12750 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012751 case X86ISD::PUNPCKLBW:
12752 case X86ISD::PUNPCKLWD:
12753 case X86ISD::PUNPCKLDQ:
12754 case X86ISD::PUNPCKLQDQ:
12755 case X86ISD::UNPCKLPS:
12756 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000012757 case X86ISD::VUNPCKLPSY:
12758 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012759 case X86ISD::MOVHLPS:
12760 case X86ISD::MOVLHPS:
12761 case X86ISD::PSHUFD:
12762 case X86ISD::PSHUFHW:
12763 case X86ISD::PSHUFLW:
12764 case X86ISD::MOVSS:
12765 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000012766 case X86ISD::VPERMILPS:
12767 case X86ISD::VPERMILPSY:
12768 case X86ISD::VPERMILPD:
12769 case X86ISD::VPERMILPDY:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012770 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012771 }
12772
Dan Gohman475871a2008-07-27 21:46:04 +000012773 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012774}
12775
Evan Chenge5b51ac2010-04-17 06:13:15 +000012776/// isTypeDesirableForOp - Return true if the target has native support for
12777/// the specified value type and it is 'desirable' to use the type for the
12778/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
12779/// instruction encodings are longer and some i16 instructions are slow.
12780bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
12781 if (!isTypeLegal(VT))
12782 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012783 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000012784 return true;
12785
12786 switch (Opc) {
12787 default:
12788 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000012789 case ISD::LOAD:
12790 case ISD::SIGN_EXTEND:
12791 case ISD::ZERO_EXTEND:
12792 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012793 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012794 case ISD::SRL:
12795 case ISD::SUB:
12796 case ISD::ADD:
12797 case ISD::MUL:
12798 case ISD::AND:
12799 case ISD::OR:
12800 case ISD::XOR:
12801 return false;
12802 }
12803}
12804
12805/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000012806/// beneficial for dag combiner to promote the specified node. If true, it
12807/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000012808bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012809 EVT VT = Op.getValueType();
12810 if (VT != MVT::i16)
12811 return false;
12812
Evan Cheng4c26e932010-04-19 19:29:22 +000012813 bool Promote = false;
12814 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012815 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000012816 default: break;
12817 case ISD::LOAD: {
12818 LoadSDNode *LD = cast<LoadSDNode>(Op);
12819 // If the non-extending load has a single use and it's not live out, then it
12820 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012821 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
12822 Op.hasOneUse()*/) {
12823 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
12824 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
12825 // The only case where we'd want to promote LOAD (rather then it being
12826 // promoted as an operand is when it's only use is liveout.
12827 if (UI->getOpcode() != ISD::CopyToReg)
12828 return false;
12829 }
12830 }
Evan Cheng4c26e932010-04-19 19:29:22 +000012831 Promote = true;
12832 break;
12833 }
12834 case ISD::SIGN_EXTEND:
12835 case ISD::ZERO_EXTEND:
12836 case ISD::ANY_EXTEND:
12837 Promote = true;
12838 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012839 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012840 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000012841 SDValue N0 = Op.getOperand(0);
12842 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000012843 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000012844 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012845 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012846 break;
12847 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000012848 case ISD::ADD:
12849 case ISD::MUL:
12850 case ISD::AND:
12851 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000012852 case ISD::XOR:
12853 Commute = true;
12854 // fallthrough
12855 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012856 SDValue N0 = Op.getOperand(0);
12857 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000012858 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012859 return false;
12860 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000012861 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012862 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000012863 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012864 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012865 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012866 }
12867 }
12868
12869 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000012870 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012871}
12872
Evan Cheng60c07e12006-07-05 22:17:51 +000012873//===----------------------------------------------------------------------===//
12874// X86 Inline Assembly Support
12875//===----------------------------------------------------------------------===//
12876
Chris Lattnerb8105652009-07-20 17:51:36 +000012877bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
12878 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000012879
12880 std::string AsmStr = IA->getAsmString();
12881
12882 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000012883 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000012884 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000012885
12886 switch (AsmPieces.size()) {
12887 default: return false;
12888 case 1:
12889 AsmStr = AsmPieces[0];
12890 AsmPieces.clear();
12891 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
12892
Chris Lattner7a2bdde2011-04-15 05:18:47 +000012893 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000012894 // we will turn this bswap into something that will be lowered to logical ops
12895 // instead of emitting the bswap asm. For now, we don't support 486 or lower
12896 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000012897 // bswap $0
12898 if (AsmPieces.size() == 2 &&
12899 (AsmPieces[0] == "bswap" ||
12900 AsmPieces[0] == "bswapq" ||
12901 AsmPieces[0] == "bswapl") &&
12902 (AsmPieces[1] == "$0" ||
12903 AsmPieces[1] == "${0:q}")) {
12904 // No need to check constraints, nothing other than the equivalent of
12905 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012906 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000012907 if (!Ty || Ty->getBitWidth() % 16 != 0)
12908 return false;
12909 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000012910 }
12911 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012912 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000012913 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000012914 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000012915 AsmPieces[1] == "$$8," &&
12916 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000012917 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
12918 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012919 const std::string &ConstraintsStr = IA->getConstraintString();
12920 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000012921 std::sort(AsmPieces.begin(), AsmPieces.end());
12922 if (AsmPieces.size() == 4 &&
12923 AsmPieces[0] == "~{cc}" &&
12924 AsmPieces[1] == "~{dirflag}" &&
12925 AsmPieces[2] == "~{flags}" &&
12926 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012927 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000012928 if (!Ty || Ty->getBitWidth() % 16 != 0)
12929 return false;
12930 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000012931 }
Chris Lattnerb8105652009-07-20 17:51:36 +000012932 }
12933 break;
12934 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000012935 if (CI->getType()->isIntegerTy(32) &&
12936 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
12937 SmallVector<StringRef, 4> Words;
12938 SplitString(AsmPieces[0], Words, " \t,");
12939 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
12940 Words[2] == "${0:w}") {
12941 Words.clear();
12942 SplitString(AsmPieces[1], Words, " \t,");
12943 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
12944 Words[2] == "$0") {
12945 Words.clear();
12946 SplitString(AsmPieces[2], Words, " \t,");
12947 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
12948 Words[2] == "${0:w}") {
12949 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012950 const std::string &ConstraintsStr = IA->getConstraintString();
12951 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000012952 std::sort(AsmPieces.begin(), AsmPieces.end());
12953 if (AsmPieces.size() == 4 &&
12954 AsmPieces[0] == "~{cc}" &&
12955 AsmPieces[1] == "~{dirflag}" &&
12956 AsmPieces[2] == "~{flags}" &&
12957 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012958 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000012959 if (!Ty || Ty->getBitWidth() % 16 != 0)
12960 return false;
12961 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000012962 }
12963 }
12964 }
12965 }
12966 }
Evan Cheng55d42002011-01-08 01:24:27 +000012967
12968 if (CI->getType()->isIntegerTy(64)) {
12969 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
12970 if (Constraints.size() >= 2 &&
12971 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
12972 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
12973 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
12974 SmallVector<StringRef, 4> Words;
12975 SplitString(AsmPieces[0], Words, " \t");
12976 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000012977 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012978 SplitString(AsmPieces[1], Words, " \t");
12979 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
12980 Words.clear();
12981 SplitString(AsmPieces[2], Words, " \t,");
12982 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
12983 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012984 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000012985 if (!Ty || Ty->getBitWidth() % 16 != 0)
12986 return false;
12987 return IntrinsicLowering::LowerToByteSwap(CI);
12988 }
Chris Lattnerb8105652009-07-20 17:51:36 +000012989 }
12990 }
12991 }
12992 }
12993 break;
12994 }
12995 return false;
12996}
12997
12998
12999
Chris Lattnerf4dff842006-07-11 02:54:03 +000013000/// getConstraintType - Given a constraint letter, return the type of
13001/// constraint it is for this target.
13002X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000013003X86TargetLowering::getConstraintType(const std::string &Constraint) const {
13004 if (Constraint.size() == 1) {
13005 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000013006 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000013007 case 'q':
13008 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000013009 case 'f':
13010 case 't':
13011 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000013012 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000013013 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000013014 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000013015 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000013016 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000013017 case 'a':
13018 case 'b':
13019 case 'c':
13020 case 'd':
13021 case 'S':
13022 case 'D':
13023 case 'A':
13024 return C_Register;
13025 case 'I':
13026 case 'J':
13027 case 'K':
13028 case 'L':
13029 case 'M':
13030 case 'N':
13031 case 'G':
13032 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000013033 case 'e':
13034 case 'Z':
13035 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000013036 default:
13037 break;
13038 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000013039 }
Chris Lattner4234f572007-03-25 02:14:49 +000013040 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000013041}
13042
John Thompson44ab89e2010-10-29 17:29:13 +000013043/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000013044/// This object must already have been set up with the operand type
13045/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000013046TargetLowering::ConstraintWeight
13047 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000013048 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000013049 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013050 Value *CallOperandVal = info.CallOperandVal;
13051 // If we don't have a value, we can't do a match,
13052 // but allow it at the lowest weight.
13053 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000013054 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013055 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000013056 // Look at the constraint type.
13057 switch (*constraint) {
13058 default:
John Thompson44ab89e2010-10-29 17:29:13 +000013059 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
13060 case 'R':
13061 case 'q':
13062 case 'Q':
13063 case 'a':
13064 case 'b':
13065 case 'c':
13066 case 'd':
13067 case 'S':
13068 case 'D':
13069 case 'A':
13070 if (CallOperandVal->getType()->isIntegerTy())
13071 weight = CW_SpecificReg;
13072 break;
13073 case 'f':
13074 case 't':
13075 case 'u':
13076 if (type->isFloatingPointTy())
13077 weight = CW_SpecificReg;
13078 break;
13079 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000013080 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000013081 weight = CW_SpecificReg;
13082 break;
13083 case 'x':
13084 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013085 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000013086 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013087 break;
13088 case 'I':
13089 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
13090 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000013091 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013092 }
13093 break;
John Thompson44ab89e2010-10-29 17:29:13 +000013094 case 'J':
13095 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13096 if (C->getZExtValue() <= 63)
13097 weight = CW_Constant;
13098 }
13099 break;
13100 case 'K':
13101 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13102 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
13103 weight = CW_Constant;
13104 }
13105 break;
13106 case 'L':
13107 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13108 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
13109 weight = CW_Constant;
13110 }
13111 break;
13112 case 'M':
13113 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13114 if (C->getZExtValue() <= 3)
13115 weight = CW_Constant;
13116 }
13117 break;
13118 case 'N':
13119 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13120 if (C->getZExtValue() <= 0xff)
13121 weight = CW_Constant;
13122 }
13123 break;
13124 case 'G':
13125 case 'C':
13126 if (dyn_cast<ConstantFP>(CallOperandVal)) {
13127 weight = CW_Constant;
13128 }
13129 break;
13130 case 'e':
13131 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13132 if ((C->getSExtValue() >= -0x80000000LL) &&
13133 (C->getSExtValue() <= 0x7fffffffLL))
13134 weight = CW_Constant;
13135 }
13136 break;
13137 case 'Z':
13138 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13139 if (C->getZExtValue() <= 0xffffffff)
13140 weight = CW_Constant;
13141 }
13142 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013143 }
13144 return weight;
13145}
13146
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013147/// LowerXConstraint - try to replace an X constraint, which matches anything,
13148/// with another that has more specific requirements based on the type of the
13149/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000013150const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000013151LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000013152 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
13153 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000013154 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013155 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000013156 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013157 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000013158 return "x";
13159 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013160
Chris Lattner5e764232008-04-26 23:02:14 +000013161 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013162}
13163
Chris Lattner48884cd2007-08-25 00:47:38 +000013164/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
13165/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000013166void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000013167 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000013168 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000013169 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000013170 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000013171
Eric Christopher100c8332011-06-02 23:16:42 +000013172 // Only support length 1 constraints for now.
13173 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000013174
Eric Christopher100c8332011-06-02 23:16:42 +000013175 char ConstraintLetter = Constraint[0];
13176 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013177 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000013178 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000013179 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013180 if (C->getZExtValue() <= 31) {
13181 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013182 break;
13183 }
Devang Patel84f7fd22007-03-17 00:13:28 +000013184 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013185 return;
Evan Cheng364091e2008-09-22 23:57:37 +000013186 case 'J':
13187 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013188 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000013189 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13190 break;
13191 }
13192 }
13193 return;
13194 case 'K':
13195 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013196 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000013197 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13198 break;
13199 }
13200 }
13201 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000013202 case 'N':
13203 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013204 if (C->getZExtValue() <= 255) {
13205 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013206 break;
13207 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000013208 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013209 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000013210 case 'e': {
13211 // 32-bit signed value
13212 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013213 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13214 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013215 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013216 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000013217 break;
13218 }
13219 // FIXME gcc accepts some relocatable values here too, but only in certain
13220 // memory models; it's complicated.
13221 }
13222 return;
13223 }
13224 case 'Z': {
13225 // 32-bit unsigned value
13226 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013227 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13228 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013229 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13230 break;
13231 }
13232 }
13233 // FIXME gcc accepts some relocatable values here too, but only in certain
13234 // memory models; it's complicated.
13235 return;
13236 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013237 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013238 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000013239 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013240 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013241 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000013242 break;
13243 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013244
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013245 // In any sort of PIC mode addresses need to be computed at runtime by
13246 // adding in a register or some sort of table lookup. These can't
13247 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000013248 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013249 return;
13250
Chris Lattnerdc43a882007-05-03 16:52:29 +000013251 // If we are in non-pic codegen mode, we allow the address of a global (with
13252 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000013253 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013254 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000013255
Chris Lattner49921962009-05-08 18:23:14 +000013256 // Match either (GA), (GA+C), (GA+C1+C2), etc.
13257 while (1) {
13258 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
13259 Offset += GA->getOffset();
13260 break;
13261 } else if (Op.getOpcode() == ISD::ADD) {
13262 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13263 Offset += C->getZExtValue();
13264 Op = Op.getOperand(0);
13265 continue;
13266 }
13267 } else if (Op.getOpcode() == ISD::SUB) {
13268 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13269 Offset += -C->getZExtValue();
13270 Op = Op.getOperand(0);
13271 continue;
13272 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013273 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013274
Chris Lattner49921962009-05-08 18:23:14 +000013275 // Otherwise, this isn't something we can handle, reject it.
13276 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013277 }
Eric Christopherfd179292009-08-27 18:07:15 +000013278
Dan Gohman46510a72010-04-15 01:51:59 +000013279 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013280 // If we require an extra load to get this address, as in PIC mode, we
13281 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000013282 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
13283 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013284 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000013285
Devang Patel0d881da2010-07-06 22:08:15 +000013286 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
13287 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000013288 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013289 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013290 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013291
Gabor Greifba36cb52008-08-28 21:40:38 +000013292 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000013293 Ops.push_back(Result);
13294 return;
13295 }
Dale Johannesen1784d162010-06-25 21:55:36 +000013296 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013297}
13298
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013299std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000013300X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000013301 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000013302 // First, see if this is a constraint that directly corresponds to an LLVM
13303 // register class.
13304 if (Constraint.size() == 1) {
13305 // GCC Constraint Letters
13306 switch (Constraint[0]) {
13307 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000013308 // TODO: Slight differences here in allocation order and leaving
13309 // RIP in the class. Do they matter any more here than they do
13310 // in the normal allocation?
13311 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
13312 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013313 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013314 return std::make_pair(0U, X86::GR32RegisterClass);
13315 else if (VT == MVT::i16)
13316 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013317 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013318 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013319 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000013320 return std::make_pair(0U, X86::GR64RegisterClass);
13321 break;
13322 }
13323 // 32-bit fallthrough
13324 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013325 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013326 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
13327 else if (VT == MVT::i16)
13328 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013329 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013330 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
13331 else if (VT == MVT::i64)
13332 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
13333 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013334 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000013335 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013336 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000013337 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013338 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000013339 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000013340 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000013341 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000013342 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013343 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013344 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013345 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
13346 if (VT == MVT::i16)
13347 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
13348 if (VT == MVT::i32 || !Subtarget->is64Bit())
13349 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
13350 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013351 case 'f': // FP Stack registers.
13352 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
13353 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000013354 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013355 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013356 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013357 return std::make_pair(0U, X86::RFP64RegisterClass);
13358 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000013359 case 'y': // MMX_REGS if MMX allowed.
13360 if (!Subtarget->hasMMX()) break;
13361 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013362 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013363 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013364 // FALL THROUGH.
13365 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013366 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000013367
Owen Anderson825b72b2009-08-11 20:47:22 +000013368 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000013369 default: break;
13370 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013371 case MVT::f32:
13372 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000013373 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013374 case MVT::f64:
13375 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000013376 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013377 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013378 case MVT::v16i8:
13379 case MVT::v8i16:
13380 case MVT::v4i32:
13381 case MVT::v2i64:
13382 case MVT::v4f32:
13383 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000013384 return std::make_pair(0U, X86::VR128RegisterClass);
13385 }
Chris Lattnerad043e82007-04-09 05:11:28 +000013386 break;
13387 }
13388 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013389
Chris Lattnerf76d1802006-07-31 23:26:50 +000013390 // Use the default implementation in TargetLowering to convert the register
13391 // constraint into a member of a register class.
13392 std::pair<unsigned, const TargetRegisterClass*> Res;
13393 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000013394
13395 // Not found as a standard register?
13396 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013397 // Map st(0) -> st(7) -> ST0
13398 if (Constraint.size() == 7 && Constraint[0] == '{' &&
13399 tolower(Constraint[1]) == 's' &&
13400 tolower(Constraint[2]) == 't' &&
13401 Constraint[3] == '(' &&
13402 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
13403 Constraint[5] == ')' &&
13404 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000013405
Chris Lattner56d77c72009-09-13 22:41:48 +000013406 Res.first = X86::ST0+Constraint[4]-'0';
13407 Res.second = X86::RFP80RegisterClass;
13408 return Res;
13409 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013410
Chris Lattner56d77c72009-09-13 22:41:48 +000013411 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013412 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000013413 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000013414 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013415 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000013416 }
Chris Lattner56d77c72009-09-13 22:41:48 +000013417
13418 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013419 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013420 Res.first = X86::EFLAGS;
13421 Res.second = X86::CCRRegisterClass;
13422 return Res;
13423 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013424
Dale Johannesen330169f2008-11-13 21:52:36 +000013425 // 'A' means EAX + EDX.
13426 if (Constraint == "A") {
13427 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000013428 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013429 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000013430 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000013431 return Res;
13432 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013433
Chris Lattnerf76d1802006-07-31 23:26:50 +000013434 // Otherwise, check to see if this is a register class of the wrong value
13435 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
13436 // turn into {ax},{dx}.
13437 if (Res.second->hasType(VT))
13438 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013439
Chris Lattnerf76d1802006-07-31 23:26:50 +000013440 // All of the single-register GCC register classes map their values onto
13441 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
13442 // really want an 8-bit or 32-bit register, map to the appropriate register
13443 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000013444 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013445 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013446 unsigned DestReg = 0;
13447 switch (Res.first) {
13448 default: break;
13449 case X86::AX: DestReg = X86::AL; break;
13450 case X86::DX: DestReg = X86::DL; break;
13451 case X86::CX: DestReg = X86::CL; break;
13452 case X86::BX: DestReg = X86::BL; break;
13453 }
13454 if (DestReg) {
13455 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013456 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013457 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013458 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013459 unsigned DestReg = 0;
13460 switch (Res.first) {
13461 default: break;
13462 case X86::AX: DestReg = X86::EAX; break;
13463 case X86::DX: DestReg = X86::EDX; break;
13464 case X86::CX: DestReg = X86::ECX; break;
13465 case X86::BX: DestReg = X86::EBX; break;
13466 case X86::SI: DestReg = X86::ESI; break;
13467 case X86::DI: DestReg = X86::EDI; break;
13468 case X86::BP: DestReg = X86::EBP; break;
13469 case X86::SP: DestReg = X86::ESP; break;
13470 }
13471 if (DestReg) {
13472 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013473 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013474 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013475 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013476 unsigned DestReg = 0;
13477 switch (Res.first) {
13478 default: break;
13479 case X86::AX: DestReg = X86::RAX; break;
13480 case X86::DX: DestReg = X86::RDX; break;
13481 case X86::CX: DestReg = X86::RCX; break;
13482 case X86::BX: DestReg = X86::RBX; break;
13483 case X86::SI: DestReg = X86::RSI; break;
13484 case X86::DI: DestReg = X86::RDI; break;
13485 case X86::BP: DestReg = X86::RBP; break;
13486 case X86::SP: DestReg = X86::RSP; break;
13487 }
13488 if (DestReg) {
13489 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013490 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013491 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000013492 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000013493 } else if (Res.second == X86::FR32RegisterClass ||
13494 Res.second == X86::FR64RegisterClass ||
13495 Res.second == X86::VR128RegisterClass) {
13496 // Handle references to XMM physical registers that got mapped into the
13497 // wrong class. This can happen with constraints like {xmm0} where the
13498 // target independent register mapper will just pick the first match it can
13499 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000013500 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000013501 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000013502 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000013503 Res.second = X86::FR64RegisterClass;
13504 else if (X86::VR128RegisterClass->hasType(VT))
13505 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000013506 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013507
Chris Lattnerf76d1802006-07-31 23:26:50 +000013508 return Res;
13509}