blob: c8c3f59c58e12ee3575f4d31c388e44962d5f642 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
David Greenef125a292011-02-08 19:04:41 +000074static SDValue ConcatVectors(SDValue Lower, SDValue Upper, SelectionDAG &DAG);
75
76
David Greenea5f26012011-02-07 19:36:54 +000077/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
78/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000079/// simple subregister reference. Idx is an index in the 128 bits we
80/// want. It need not be aligned to a 128-bit bounday. That makes
81/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000082static SDValue Extract128BitVector(SDValue Vec,
83 SDValue Idx,
84 SelectionDAG &DAG,
85 DebugLoc dl) {
86 EVT VT = Vec.getValueType();
87 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
88
89 EVT ElVT = VT.getVectorElementType();
90
91 int Factor = VT.getSizeInBits() / 128;
92
93 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(),
94 ElVT,
95 VT.getVectorNumElements() / Factor);
96
97 // Extract from UNDEF is UNDEF.
98 if (Vec.getOpcode() == ISD::UNDEF)
99 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
100
101 if (isa<ConstantSDNode>(Idx)) {
102 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
103
104 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
105 // we can match to VEXTRACTF128.
106 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
107
108 // This is the index of the first element of the 128-bit chunk
109 // we want.
110 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
111 * ElemsPerChunk);
112
113 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
114
115 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
116 VecIdx);
117
118 return Result;
119 }
120
121 return SDValue();
122}
123
124/// Generate a DAG to put 128-bits into a vector > 128 bits. This
125/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000126/// simple superregister reference. Idx is an index in the 128 bits
127/// we want. It need not be aligned to a 128-bit bounday. That makes
128/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000129static SDValue Insert128BitVector(SDValue Result,
130 SDValue Vec,
131 SDValue Idx,
132 SelectionDAG &DAG,
133 DebugLoc dl) {
134 if (isa<ConstantSDNode>(Idx)) {
135 EVT VT = Vec.getValueType();
136 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
137
138 EVT ElVT = VT.getVectorElementType();
139
140 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
141
142 EVT ResultVT = Result.getValueType();
143
144 // Insert the relevant 128 bits.
145 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
146
147 // This is the index of the first element of the 128-bit chunk
148 // we want.
149 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
150 * ElemsPerChunk);
151
152 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
153
154 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
155 VecIdx);
156 return Result;
157 }
158
159 return SDValue();
160}
161
David Greenef125a292011-02-08 19:04:41 +0000162/// Given two vectors, concat them.
163static SDValue ConcatVectors(SDValue Lower, SDValue Upper, SelectionDAG &DAG) {
164 DebugLoc dl = Lower.getDebugLoc();
165
166 assert(Lower.getValueType() == Upper.getValueType() && "Mismatched vectors!");
167
168 EVT VT = EVT::getVectorVT(*DAG.getContext(),
169 Lower.getValueType().getVectorElementType(),
170 Lower.getValueType().getVectorNumElements() * 2);
171
172 // TODO: Generalize to arbitrary vector length (this assumes 256-bit vectors).
173 assert(VT.getSizeInBits() == 256 && "Unsupported vector concat!");
174
175 // Insert the upper subvector.
176 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Upper,
177 DAG.getConstant(
178 // This is half the length of the result
179 // vector. Start inserting the upper 128
180 // bits here.
181 Lower.getValueType().getVectorNumElements(),
182 MVT::i32),
183 DAG, dl);
184
185 // Insert the lower subvector.
186 Vec = Insert128BitVector(Vec, Lower, DAG.getConstant(0, MVT::i32), DAG, dl);
187 return Vec;
188}
189
Chris Lattnerf0144122009-07-28 03:13:23 +0000190static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000191 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
192 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000193
Evan Cheng2bffee22011-02-01 01:14:13 +0000194 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000195 if (is64Bit)
196 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000197 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000198 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000199
Evan Cheng2bffee22011-02-01 01:14:13 +0000200 if (Subtarget->isTargetELF()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000201 if (is64Bit)
202 return new X8664_ELFTargetObjectFile(TM);
203 return new X8632_ELFTargetObjectFile(TM);
204 }
Evan Cheng2bffee22011-02-01 01:14:13 +0000205 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000206 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000207 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000208}
209
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000210X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000211 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000212 Subtarget = &TM.getSubtarget<X86Subtarget>();
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000213 X86ScalarSSEf64 = Subtarget->hasXMMInt();
214 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000216
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000217 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000218 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000219
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000220 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000221 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000222
223 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000224 setBooleanContents(ZeroOrOneBooleanContent);
Eric Christopherde5e1012011-03-11 01:05:58 +0000225
226 // For 64-bit since we have so many registers use the ILP scheduler, for
227 // 32-bit code use the register pressure specific scheduling.
228 if (Subtarget->is64Bit())
229 setSchedulingPreference(Sched::ILP);
230 else
231 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000232 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000233
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000234 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000235 // Setup Windows compiler runtime calls.
236 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000237 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
238 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000239 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000240 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000241 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000242 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
243 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000244 }
245
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000246 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000247 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000248 setUseUnderscoreSetJmp(false);
249 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000250 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000251 // MS runtime is weird: it exports _setjmp, but longjmp!
252 setUseUnderscoreSetJmp(true);
253 setUseUnderscoreLongJmp(false);
254 } else {
255 setUseUnderscoreSetJmp(true);
256 setUseUnderscoreLongJmp(true);
257 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000261 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000263 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000267
Scott Michelfdc40a02009-02-17 22:15:04 +0000268 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000270 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000272 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
274 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000275
276 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
278 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
279 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
280 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
281 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
282 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000283
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000284 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
285 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
287 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
288 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000289
Evan Cheng25ab6902006-09-08 06:48:29 +0000290 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
292 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000293 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000294 // We have an algorithm for SSE2->double, and we turn this into a
295 // 64-bit FILD followed by conditional FADD for other targets.
296 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000297 // We have an algorithm for SSE2, and we turn this into a 64-bit
298 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000299 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000300 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000301
302 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
303 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
305 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000306
Devang Patel6a784892009-06-05 18:48:29 +0000307 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000308 // SSE has no i16 to fp conversion, only i32
309 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000311 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000313 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
315 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000316 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000317 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
319 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000320 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000321
Dale Johannesen73328d12007-09-19 23:55:34 +0000322 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
323 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
325 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000326
Evan Cheng02568ff2006-01-30 22:13:22 +0000327 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
328 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
330 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000331
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000332 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000334 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000336 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
338 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000339 }
340
341 // Handle FP_TO_UINT by promoting the destination to a larger signed
342 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
344 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
345 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000346
Evan Cheng25ab6902006-09-08 06:48:29 +0000347 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
349 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000350 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000351 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000352 // Expand FP_TO_UINT into a select.
353 // FIXME: We would like to use a Custom expander here eventually to do
354 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000356 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000357 // With SSE3 we can use fisttpll to convert to a signed i64; without
358 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000360 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000361
Chris Lattner399610a2006-12-05 18:22:22 +0000362 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000363 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
365 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000366 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000367 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000368 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000369 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000370 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000371 }
Chris Lattner21f66852005-12-23 05:15:23 +0000372
Dan Gohmanb00ee212008-02-18 19:34:53 +0000373 // Scalar integer divide and remainder are lowered to use operations that
374 // produce two results, to match the available instructions. This exposes
375 // the two-result form to trivial CSE, which is able to combine x/y and x%y
376 // into a single instruction.
377 //
378 // Scalar integer multiply-high is also lowered to use two-result
379 // operations, to match the available instructions. However, plain multiply
380 // (low) operations are left as Legal, as there are single-result
381 // instructions for this in x86. Using the two-result multiply instructions
382 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000383 for (unsigned i = 0, e = 4; i != e; ++i) {
384 MVT VT = IntVTs[i];
385 setOperationAction(ISD::MULHS, VT, Expand);
386 setOperationAction(ISD::MULHU, VT, Expand);
387 setOperationAction(ISD::SDIV, VT, Expand);
388 setOperationAction(ISD::UDIV, VT, Expand);
389 setOperationAction(ISD::SREM, VT, Expand);
390 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000391
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000392 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000393 setOperationAction(ISD::ADDC, VT, Custom);
394 setOperationAction(ISD::ADDE, VT, Custom);
395 setOperationAction(ISD::SUBC, VT, Custom);
396 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000397 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
400 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
401 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
402 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000403 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
405 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
406 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
407 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
408 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
409 setOperationAction(ISD::FREM , MVT::f32 , Expand);
410 setOperationAction(ISD::FREM , MVT::f64 , Expand);
411 setOperationAction(ISD::FREM , MVT::f80 , Expand);
412 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
415 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000416 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
417 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
419 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
422 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000423 }
424
Benjamin Kramer1292c222010-12-04 20:32:23 +0000425 if (Subtarget->hasPOPCNT()) {
426 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
427 } else {
428 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
429 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
430 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
431 if (Subtarget->is64Bit())
432 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
433 }
434
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
436 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000437
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000438 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000439 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000440 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000441 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000442 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
445 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
446 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
447 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000448 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
451 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
452 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000453 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000455 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000456 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000458
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000459 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
461 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
462 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
463 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000464 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
466 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000467 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000468 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
470 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
471 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
472 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000473 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000474 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000475 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
477 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
478 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000479 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
481 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
482 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000483 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000485 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000487
Eric Christopher9a9d2752010-07-22 02:48:34 +0000488 // We may not have a libcall for MEMBARRIER so we should lower this.
489 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000490
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000491 // On X86 and X86-64, atomic operations are lowered to locked instructions.
492 // Locked instructions, in turn, have implicit fence semantics (all memory
493 // operations are flushed before issuing the locked instruction, and they
494 // are not buffered), so we can fold away the common pattern of
495 // fence-atomic-fence.
496 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000497
Mon P Wang63307c32008-05-05 19:05:59 +0000498 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000499 for (unsigned i = 0, e = 4; i != e; ++i) {
500 MVT VT = IntVTs[i];
501 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
503 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000504
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000505 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000513 }
514
Evan Cheng3c992d22006-03-07 02:02:57 +0000515 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000516 if (!Subtarget->isTargetDarwin() &&
517 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000518 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000520 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000521
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000526 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000527 setExceptionPointerRegister(X86::RAX);
528 setExceptionSelectorRegister(X86::RDX);
529 } else {
530 setExceptionPointerRegister(X86::EAX);
531 setExceptionSelectorRegister(X86::EDX);
532 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
534 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000535
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000537
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000539
Nate Begemanacc398c2006-01-25 18:21:52 +0000540 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::VASTART , MVT::Other, Custom);
542 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000543 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VAARG , MVT::Other, Custom);
545 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VAARG , MVT::Other, Expand);
548 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 }
Evan Chengae642192007-03-02 23:16:35 +0000550
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
552 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000553 setOperationAction(ISD::DYNAMIC_STACKALLOC,
554 (Subtarget->is64Bit() ? MVT::i64 : MVT::i32),
555 (Subtarget->isTargetCOFF()
556 && !Subtarget->isTargetEnvMacho()
557 ? Custom : Expand));
Chris Lattnerb99329e2006-01-13 02:42:53 +0000558
Evan Chengc7ce29b2009-02-13 22:36:38 +0000559 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000560 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000561 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
563 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000564
Evan Cheng223547a2006-01-31 22:28:30 +0000565 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000566 setOperationAction(ISD::FABS , MVT::f64, Custom);
567 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000568
569 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FNEG , MVT::f64, Custom);
571 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
Evan Cheng68c47cb2007-01-05 07:55:56 +0000573 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
575 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000576
Evan Chengd25e9e82006-02-02 00:28:23 +0000577 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FSIN , MVT::f64, Expand);
579 setOperationAction(ISD::FCOS , MVT::f64, Expand);
580 setOperationAction(ISD::FSIN , MVT::f32, Expand);
581 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000582
Chris Lattnera54aa942006-01-29 06:26:08 +0000583 // Expand FP immediates into loads from the stack, except for the special
584 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000585 addLegalFPImmediate(APFloat(+0.0)); // xorpd
586 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000587 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000588 // Use SSE for f32, x87 for f64.
589 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
591 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000595
596 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000597 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
603 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FSIN , MVT::f32, Expand);
607 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
Nate Begemane1795842008-02-14 08:57:00 +0000609 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610 addLegalFPImmediate(APFloat(+0.0f)); // xorps
611 addLegalFPImmediate(APFloat(+0.0)); // FLD0
612 addLegalFPImmediate(APFloat(+1.0)); // FLD1
613 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
614 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
615
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
618 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000619 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000622 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
624 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
627 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
628 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
629 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000630
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000631 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
633 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000635 addLegalFPImmediate(APFloat(+0.0)); // FLD0
636 addLegalFPImmediate(APFloat(+1.0)); // FLD1
637 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
638 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000639 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
640 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
641 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
642 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000643 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000644
Dale Johannesen59a58732007-08-05 18:49:15 +0000645 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000646 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
648 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
649 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000650 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000651 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000652 addLegalFPImmediate(TmpFlt); // FLD0
653 TmpFlt.changeSign();
654 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000655
656 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000657 APFloat TmpFlt2(+1.0);
658 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
659 &ignored);
660 addLegalFPImmediate(TmpFlt2); // FLD1
661 TmpFlt2.changeSign();
662 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
663 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000664
Evan Chengc7ce29b2009-02-13 22:36:38 +0000665 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
667 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000669 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000670
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000671 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
673 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
674 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::FLOG, MVT::f80, Expand);
677 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
678 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
679 setOperationAction(ISD::FEXP, MVT::f80, Expand);
680 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000681
Mon P Wangf007a8b2008-11-06 05:31:54 +0000682 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000683 // (for widening) or expand (for scalarization). Then we will selectively
684 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
686 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
687 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000703 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
704 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000736 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000737 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
741 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
742 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
743 setTruncStoreAction((MVT::SimpleValueType)VT,
744 (MVT::SimpleValueType)InnerVT, Expand);
745 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
747 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000748 }
749
Evan Chengc7ce29b2009-02-13 22:36:38 +0000750 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
751 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000752 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000753 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000754 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000755 }
756
Dale Johannesen0488fb62010-09-30 23:57:10 +0000757 // MMX-sized vectors (other than x86mmx) are expected to be expanded
758 // into smaller operations.
759 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
760 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
761 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
762 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
763 setOperationAction(ISD::AND, MVT::v8i8, Expand);
764 setOperationAction(ISD::AND, MVT::v4i16, Expand);
765 setOperationAction(ISD::AND, MVT::v2i32, Expand);
766 setOperationAction(ISD::AND, MVT::v1i64, Expand);
767 setOperationAction(ISD::OR, MVT::v8i8, Expand);
768 setOperationAction(ISD::OR, MVT::v4i16, Expand);
769 setOperationAction(ISD::OR, MVT::v2i32, Expand);
770 setOperationAction(ISD::OR, MVT::v1i64, Expand);
771 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
772 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
773 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
774 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
778 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
779 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
780 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
781 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
782 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
783 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000784 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
787 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000788
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000789 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000791
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
793 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
794 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
795 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
796 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
797 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
798 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
799 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
800 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
801 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
802 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
803 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804 }
805
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000806 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000808
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000809 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
810 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
814 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000815
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
817 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
818 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
819 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
820 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
821 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
822 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
823 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
824 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
825 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
826 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
827 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
828 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
829 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
830 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
831 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000832
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
834 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
835 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
836 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
839 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000843
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
848 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
849
Evan Cheng2c3ae372006-04-12 21:21:57 +0000850 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000851 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
852 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000853 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000854 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000855 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000856 // Do not attempt to custom lower non-128-bit vectors
857 if (!VT.is128BitVector())
858 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 setOperationAction(ISD::BUILD_VECTOR,
860 VT.getSimpleVT().SimpleTy, Custom);
861 setOperationAction(ISD::VECTOR_SHUFFLE,
862 VT.getSimpleVT().SimpleTy, Custom);
863 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
864 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000865 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
868 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
870 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
871 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
872 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000873
Nate Begemancdd1eec2008-02-12 22:51:28 +0000874 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
876 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000877 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000878
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000879 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
881 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000882 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000883
884 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000885 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000886 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000887
Owen Andersond6662ad2009-08-10 20:46:15 +0000888 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000890 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000892 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000894 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000896 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000898 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000899
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000901
Evan Cheng2c3ae372006-04-12 21:21:57 +0000902 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
904 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
905 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
906 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
909 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000910 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000911
Nate Begeman14d12ca2008-02-11 04:19:36 +0000912 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000913 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
914 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
915 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
916 setOperationAction(ISD::FRINT, MVT::f32, Legal);
917 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
918 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
919 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
920 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
921 setOperationAction(ISD::FRINT, MVT::f64, Legal);
922 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
923
Nate Begeman14d12ca2008-02-11 04:19:36 +0000924 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000926
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000927 // Can turn SHL into an integer multiply.
928 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000929 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000930
Nate Begeman14d12ca2008-02-11 04:19:36 +0000931 // i8 and i16 vectors are custom , because the source register and source
932 // source memory operand types are not the same width. f32 vectors are
933 // custom since the immediate controlling the insert encodes additional
934 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
938 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000939
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000944
945 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
947 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 }
949 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000950
Nadav Rotem43012222011-05-11 08:12:09 +0000951 if (Subtarget->hasSSE2()) {
952 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
953 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
954 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
955
956 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
957 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
958 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
959
960 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
961 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
962 }
963
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000964 if (Subtarget->hasSSE42())
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000966
David Greene9b9838d2009-06-29 16:47:10 +0000967 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
969 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
970 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
971 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000972 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
975 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
976 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
977 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000978
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
980 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
981 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
982 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
983 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
984 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000985
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
987 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
988 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
989 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
990 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
991 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000992
David Greene54d8eba2011-01-27 22:38:56 +0000993 // Custom lower build_vector, vector_shuffle, scalar_to_vector,
994 // insert_vector_elt extract_subvector and extract_vector_elt for
995 // 256-bit types.
996 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
997 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE;
998 ++i) {
999 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
1000 // Do not attempt to custom lower non-256-bit vectors
1001 if (!isPowerOf2_32(MVT(VT).getVectorNumElements())
1002 || (MVT(VT).getSizeInBits() < 256))
David Greene9b9838d2009-06-29 16:47:10 +00001003 continue;
David Greene9b9838d2009-06-29 16:47:10 +00001004 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1005 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
David Greene54d8eba2011-01-27 22:38:56 +00001006 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001007 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
David Greene54d8eba2011-01-27 22:38:56 +00001008 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001009 }
David Greene54d8eba2011-01-27 22:38:56 +00001010 // Custom-lower insert_subvector and extract_subvector based on
1011 // the result type.
1012 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1013 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE;
1014 ++i) {
1015 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
1016 // Do not attempt to custom lower non-256-bit vectors
1017 if (!isPowerOf2_32(MVT(VT).getVectorNumElements()))
David Greene9b9838d2009-06-29 16:47:10 +00001018 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001019
1020 if (MVT(VT).getSizeInBits() == 128) {
1021 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001022 }
David Greene54d8eba2011-01-27 22:38:56 +00001023 else if (MVT(VT).getSizeInBits() == 256) {
1024 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1025 }
David Greene9b9838d2009-06-29 16:47:10 +00001026 }
1027
David Greene54d8eba2011-01-27 22:38:56 +00001028 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
1029 // Don't promote loads because we need them for VPERM vector index versions.
1030
1031 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1032 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE;
1033 VT++) {
1034 if (!isPowerOf2_32(MVT((MVT::SimpleValueType)VT).getVectorNumElements())
1035 || (MVT((MVT::SimpleValueType)VT).getSizeInBits() < 256))
1036 continue;
1037 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
1038 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v4i64);
1039 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
1040 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v4i64);
1041 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
1042 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v4i64);
1043 //setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
1044 //AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v4i64);
1045 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
1046 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v4i64);
1047 }
David Greene9b9838d2009-06-29 16:47:10 +00001048 }
1049
Evan Cheng6be2c582006-04-05 23:38:46 +00001050 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001051 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001052
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001053
Eli Friedman962f5492010-06-02 19:35:46 +00001054 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1055 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001056 //
Eli Friedman962f5492010-06-02 19:35:46 +00001057 // FIXME: We really should do custom legalization for addition and
1058 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1059 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001060 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1061 // Add/Sub/Mul with overflow operations are custom lowered.
1062 MVT VT = IntVTs[i];
1063 setOperationAction(ISD::SADDO, VT, Custom);
1064 setOperationAction(ISD::UADDO, VT, Custom);
1065 setOperationAction(ISD::SSUBO, VT, Custom);
1066 setOperationAction(ISD::USUBO, VT, Custom);
1067 setOperationAction(ISD::SMULO, VT, Custom);
1068 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001069 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001070
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001071 // There are no 8-bit 3-address imul/mul instructions
1072 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1073 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001074
Evan Chengd54f2d52009-03-31 19:38:51 +00001075 if (!Subtarget->is64Bit()) {
1076 // These libcalls are not available in 32-bit.
1077 setLibcallName(RTLIB::SHL_I128, 0);
1078 setLibcallName(RTLIB::SRL_I128, 0);
1079 setLibcallName(RTLIB::SRA_I128, 0);
1080 }
1081
Evan Cheng206ee9d2006-07-07 08:33:52 +00001082 // We have target-specific dag combine patterns for the following nodes:
1083 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001084 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001085 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001086 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001087 setTargetDAGCombine(ISD::SHL);
1088 setTargetDAGCombine(ISD::SRA);
1089 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001090 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001091 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001092 setTargetDAGCombine(ISD::ADD);
1093 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001094 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001095 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001096 if (Subtarget->is64Bit())
1097 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001098
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001099 computeRegisterProperties();
1100
Evan Cheng05219282011-01-06 06:52:41 +00001101 // On Darwin, -Os means optimize for size without hurting performance,
1102 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001103 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001104 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001105 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001106 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1107 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1108 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001109 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001110 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001111
1112 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001113}
1114
Scott Michel5b8f82e2008-03-10 15:42:14 +00001115
Owen Anderson825b72b2009-08-11 20:47:22 +00001116MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1117 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001118}
1119
1120
Evan Cheng29286502008-01-23 23:17:41 +00001121/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1122/// the desired ByVal argument alignment.
1123static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1124 if (MaxAlign == 16)
1125 return;
1126 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1127 if (VTy->getBitWidth() == 128)
1128 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001129 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1130 unsigned EltAlign = 0;
1131 getMaxByValAlign(ATy->getElementType(), EltAlign);
1132 if (EltAlign > MaxAlign)
1133 MaxAlign = EltAlign;
1134 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1135 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1136 unsigned EltAlign = 0;
1137 getMaxByValAlign(STy->getElementType(i), EltAlign);
1138 if (EltAlign > MaxAlign)
1139 MaxAlign = EltAlign;
1140 if (MaxAlign == 16)
1141 break;
1142 }
1143 }
1144 return;
1145}
1146
1147/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1148/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001149/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1150/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001151unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001152 if (Subtarget->is64Bit()) {
1153 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001154 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001155 if (TyAlign > 8)
1156 return TyAlign;
1157 return 8;
1158 }
1159
Evan Cheng29286502008-01-23 23:17:41 +00001160 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001161 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001162 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001163 return Align;
1164}
Chris Lattner2b02a442007-02-25 08:29:00 +00001165
Evan Chengf0df0312008-05-15 08:39:06 +00001166/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001167/// and store operations as a result of memset, memcpy, and memmove
1168/// lowering. If DstAlign is zero that means it's safe to destination
1169/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1170/// means there isn't a need to check it against alignment requirement,
1171/// probably because the source does not need to be loaded. If
1172/// 'NonScalarIntSafe' is true, that means it's safe to return a
1173/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1174/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1175/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001176/// It returns EVT::Other if the type should be determined using generic
1177/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001178EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001179X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1180 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001181 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001182 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001183 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001184 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1185 // linux. This is because the stack realignment code can't handle certain
1186 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001187 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001188 if (NonScalarIntSafe &&
1189 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001190 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001191 (Subtarget->isUnalignedMemAccessFast() ||
1192 ((DstAlign == 0 || DstAlign >= 16) &&
1193 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001194 Subtarget->getStackAlignment() >= 16) {
1195 if (Subtarget->hasSSE2())
1196 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001197 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001198 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001199 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001200 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001201 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001202 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001203 // Do not use f64 to lower memcpy if source is string constant. It's
1204 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001205 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001206 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001207 }
Evan Chengf0df0312008-05-15 08:39:06 +00001208 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001209 return MVT::i64;
1210 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001211}
1212
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001213/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1214/// current function. The returned value is a member of the
1215/// MachineJumpTableInfo::JTEntryKind enum.
1216unsigned X86TargetLowering::getJumpTableEncoding() const {
1217 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1218 // symbol.
1219 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1220 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001221 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001222
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001223 // Otherwise, use the normal jump table encoding heuristics.
1224 return TargetLowering::getJumpTableEncoding();
1225}
1226
Chris Lattnerc64daab2010-01-26 05:02:42 +00001227const MCExpr *
1228X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1229 const MachineBasicBlock *MBB,
1230 unsigned uid,MCContext &Ctx) const{
1231 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1232 Subtarget->isPICStyleGOT());
1233 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1234 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001235 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1236 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001237}
1238
Evan Chengcc415862007-11-09 01:32:10 +00001239/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1240/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001241SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001242 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001243 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001244 // This doesn't have DebugLoc associated with it, but is not really the
1245 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001246 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001247 return Table;
1248}
1249
Chris Lattner589c6f62010-01-26 06:28:43 +00001250/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1251/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1252/// MCExpr.
1253const MCExpr *X86TargetLowering::
1254getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1255 MCContext &Ctx) const {
1256 // X86-64 uses RIP relative addressing based on the jump table label.
1257 if (Subtarget->isPICStyleRIPRel())
1258 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1259
1260 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001261 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001262}
1263
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001264// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001265std::pair<const TargetRegisterClass*, uint8_t>
1266X86TargetLowering::findRepresentativeClass(EVT VT) const{
1267 const TargetRegisterClass *RRC = 0;
1268 uint8_t Cost = 1;
1269 switch (VT.getSimpleVT().SimpleTy) {
1270 default:
1271 return TargetLowering::findRepresentativeClass(VT);
1272 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1273 RRC = (Subtarget->is64Bit()
1274 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1275 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001276 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001277 RRC = X86::VR64RegisterClass;
1278 break;
1279 case MVT::f32: case MVT::f64:
1280 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1281 case MVT::v4f32: case MVT::v2f64:
1282 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1283 case MVT::v4f64:
1284 RRC = X86::VR128RegisterClass;
1285 break;
1286 }
1287 return std::make_pair(RRC, Cost);
1288}
1289
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001290bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1291 unsigned &Offset) const {
1292 if (!Subtarget->isTargetLinux())
1293 return false;
1294
1295 if (Subtarget->is64Bit()) {
1296 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1297 Offset = 0x28;
1298 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1299 AddressSpace = 256;
1300 else
1301 AddressSpace = 257;
1302 } else {
1303 // %gs:0x14 on i386
1304 Offset = 0x14;
1305 AddressSpace = 256;
1306 }
1307 return true;
1308}
1309
1310
Chris Lattner2b02a442007-02-25 08:29:00 +00001311//===----------------------------------------------------------------------===//
1312// Return Value Calling Convention Implementation
1313//===----------------------------------------------------------------------===//
1314
Chris Lattner59ed56b2007-02-28 04:55:35 +00001315#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001316
Michael J. Spencerec38de22010-10-10 22:04:20 +00001317bool
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001318X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001319 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001320 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001321 SmallVector<CCValAssign, 16> RVLocs;
1322 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001323 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001324 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001325}
1326
Dan Gohman98ca4f22009-08-05 01:29:28 +00001327SDValue
1328X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001329 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001330 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001331 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001332 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001333 MachineFunction &MF = DAG.getMachineFunction();
1334 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001335
Chris Lattner9774c912007-02-27 05:28:59 +00001336 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001337 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1338 RVLocs, *DAG.getContext());
1339 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001340
Evan Chengdcea1632010-02-04 02:40:39 +00001341 // Add the regs to the liveout set for the function.
1342 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1343 for (unsigned i = 0; i != RVLocs.size(); ++i)
1344 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1345 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001346
Dan Gohman475871a2008-07-27 21:46:04 +00001347 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001348
Dan Gohman475871a2008-07-27 21:46:04 +00001349 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001350 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1351 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001352 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1353 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001354
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001355 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001356 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1357 CCValAssign &VA = RVLocs[i];
1358 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001359 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001360 EVT ValVT = ValToCopy.getValueType();
1361
Dale Johannesenc4510512010-09-24 19:05:48 +00001362 // If this is x86-64, and we disabled SSE, we can't return FP values,
1363 // or SSE or MMX vectors.
1364 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1365 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001366 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001367 report_fatal_error("SSE register return with SSE disabled");
1368 }
1369 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1370 // llvm-gcc has never done it right and no one has noticed, so this
1371 // should be OK for now.
1372 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001373 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001374 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001375
Chris Lattner447ff682008-03-11 03:23:40 +00001376 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1377 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001378 if (VA.getLocReg() == X86::ST0 ||
1379 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001380 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1381 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001382 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001383 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001384 RetOps.push_back(ValToCopy);
1385 // Don't emit a copytoreg.
1386 continue;
1387 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001388
Evan Cheng242b38b2009-02-23 09:03:22 +00001389 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1390 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001391 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001392 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001393 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001394 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001395 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1396 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001397 // If we don't have SSE2 available, convert to v4f32 so the generated
1398 // register is legal.
1399 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001400 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001401 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001402 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001403 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001404
Dale Johannesendd64c412009-02-04 00:33:20 +00001405 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001406 Flag = Chain.getValue(1);
1407 }
Dan Gohman61a92132008-04-21 23:59:07 +00001408
1409 // The x86-64 ABI for returning structs by value requires that we copy
1410 // the sret argument into %rax for the return. We saved the argument into
1411 // a virtual register in the entry block, so now we copy the value out
1412 // and into %rax.
1413 if (Subtarget->is64Bit() &&
1414 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1415 MachineFunction &MF = DAG.getMachineFunction();
1416 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1417 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001418 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001419 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001420 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001421
Dale Johannesendd64c412009-02-04 00:33:20 +00001422 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001423 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001424
1425 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001426 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001428
Chris Lattner447ff682008-03-11 03:23:40 +00001429 RetOps[0] = Chain; // Update chain.
1430
1431 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001432 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001433 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001434
1435 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001436 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001437}
1438
Evan Cheng3d2125c2010-11-30 23:55:39 +00001439bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1440 if (N->getNumValues() != 1)
1441 return false;
1442 if (!N->hasNUsesOfValue(1, 0))
1443 return false;
1444
1445 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001446 if (Copy->getOpcode() != ISD::CopyToReg &&
1447 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001448 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001449
1450 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001451 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001452 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001453 if (UI->getOpcode() != X86ISD::RET_FLAG)
1454 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001455 HasRet = true;
1456 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001457
Evan Cheng1bf891a2010-12-01 22:59:46 +00001458 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001459}
1460
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001461EVT
1462X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001463 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001464 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001465 // TODO: Is this also valid on 32-bit?
1466 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001467 ReturnMVT = MVT::i8;
1468 else
1469 ReturnMVT = MVT::i32;
1470
1471 EVT MinVT = getRegisterType(Context, ReturnMVT);
1472 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001473}
1474
Dan Gohman98ca4f22009-08-05 01:29:28 +00001475/// LowerCallResult - Lower the result values of a call into the
1476/// appropriate copies out of appropriate physical registers.
1477///
1478SDValue
1479X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001480 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001481 const SmallVectorImpl<ISD::InputArg> &Ins,
1482 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001483 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001484
Chris Lattnere32bbf62007-02-28 07:09:55 +00001485 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001486 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001487 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001489 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001490 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001491
Chris Lattner3085e152007-02-25 08:59:22 +00001492 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001493 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001494 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001495 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Torok Edwin3f142c32009-02-01 18:15:56 +00001497 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001498 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001499 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001500 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001501 }
1502
Evan Cheng79fb3b42009-02-20 20:43:02 +00001503 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001504
1505 // If this is a call to a function that returns an fp value on the floating
1506 // point stack, we must guarantee the the value is popped from the stack, so
1507 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1508 // if the return value is not used. We use the FpGET_ST0 instructions
1509 // instead.
1510 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1511 // If we prefer to use the value in xmm registers, copy it out as f80 and
1512 // use a truncate to move it from fp stack reg to xmm reg.
1513 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1514 bool isST0 = VA.getLocReg() == X86::ST0;
1515 unsigned Opc = 0;
1516 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1517 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1518 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1519 SDValue Ops[] = { Chain, InFlag };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001520 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Glue,
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001521 Ops, 2), 1);
1522 Val = Chain.getValue(0);
1523
1524 // Round the f80 to the right size, which also moves it to the appropriate
1525 // xmm register.
1526 if (CopyVT != VA.getValVT())
1527 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1528 // This truncation won't change the value.
1529 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001530 } else {
1531 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1532 CopyVT, InFlag).getValue(1);
1533 Val = Chain.getValue(0);
1534 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001535 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001536 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001537 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001538
Dan Gohman98ca4f22009-08-05 01:29:28 +00001539 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001540}
1541
1542
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001543//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001544// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001545//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001546// StdCall calling convention seems to be standard for many Windows' API
1547// routines and around. It differs from C calling convention just a little:
1548// callee should clean up the stack, not caller. Symbols should be also
1549// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001550// For info on fast calling convention see Fast Calling Convention (tail call)
1551// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001552
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001554/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1556 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001557 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001558
Dan Gohman98ca4f22009-08-05 01:29:28 +00001559 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001560}
1561
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001562/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001563/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001564static bool
1565ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1566 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001567 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001568
Dan Gohman98ca4f22009-08-05 01:29:28 +00001569 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001570}
1571
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001572/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1573/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001574/// the specific parameter attribute. The copy will be passed as a byval
1575/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001576static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001577CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001578 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1579 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001580 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001581
Dale Johannesendd64c412009-02-04 00:33:20 +00001582 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001583 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001584 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001585}
1586
Chris Lattner29689432010-03-11 00:22:57 +00001587/// IsTailCallConvention - Return true if the calling convention is one that
1588/// supports tail call optimization.
1589static bool IsTailCallConvention(CallingConv::ID CC) {
1590 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1591}
1592
Evan Cheng485fafc2011-03-21 01:19:09 +00001593bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1594 if (!CI->isTailCall())
1595 return false;
1596
1597 CallSite CS(CI);
1598 CallingConv::ID CalleeCC = CS.getCallingConv();
1599 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1600 return false;
1601
1602 return true;
1603}
1604
Evan Cheng0c439eb2010-01-27 00:07:07 +00001605/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1606/// a tailcall target by changing its ABI.
1607static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001608 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001609}
1610
Dan Gohman98ca4f22009-08-05 01:29:28 +00001611SDValue
1612X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001613 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 const SmallVectorImpl<ISD::InputArg> &Ins,
1615 DebugLoc dl, SelectionDAG &DAG,
1616 const CCValAssign &VA,
1617 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001618 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001619 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001620 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001621 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001622 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001623 EVT ValVT;
1624
1625 // If value is passed by pointer we have address passed instead of the value
1626 // itself.
1627 if (VA.getLocInfo() == CCValAssign::Indirect)
1628 ValVT = VA.getLocVT();
1629 else
1630 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001631
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001632 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001633 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001634 // In case of tail call optimization mark all arguments mutable. Since they
1635 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001636 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001637 unsigned Bytes = Flags.getByValSize();
1638 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1639 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001640 return DAG.getFrameIndex(FI, getPointerTy());
1641 } else {
1642 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001643 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001644 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1645 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001646 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001647 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001648 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001649}
1650
Dan Gohman475871a2008-07-27 21:46:04 +00001651SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001653 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001654 bool isVarArg,
1655 const SmallVectorImpl<ISD::InputArg> &Ins,
1656 DebugLoc dl,
1657 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001658 SmallVectorImpl<SDValue> &InVals)
1659 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001660 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001662
Gordon Henriksen86737662008-01-05 16:56:59 +00001663 const Function* Fn = MF.getFunction();
1664 if (Fn->hasExternalLinkage() &&
1665 Subtarget->isTargetCygMing() &&
1666 Fn->getName() == "main")
1667 FuncInfo->setForceFramePointer(true);
1668
Evan Cheng1bc78042006-04-26 01:20:17 +00001669 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001670 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001671 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001672
Chris Lattner29689432010-03-11 00:22:57 +00001673 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1674 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001675
Chris Lattner638402b2007-02-28 07:00:42 +00001676 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001677 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1679 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001680
1681 // Allocate shadow area for Win64
1682 if (IsWin64) {
1683 CCInfo.AllocateStack(32, 8);
1684 }
1685
Duncan Sands45907662010-10-31 13:21:44 +00001686 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001687
Chris Lattnerf39f7712007-02-28 05:46:49 +00001688 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001689 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001690 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1691 CCValAssign &VA = ArgLocs[i];
1692 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1693 // places.
1694 assert(VA.getValNo() != LastVal &&
1695 "Don't support value assigned to multiple locs yet");
1696 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001697
Chris Lattnerf39f7712007-02-28 05:46:49 +00001698 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001699 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001700 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001702 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001707 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001709 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1710 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001711 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001712 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001713 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001714 RC = X86::VR64RegisterClass;
1715 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001716 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001717
Devang Patel68e6bee2011-02-21 23:21:26 +00001718 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001720
Chris Lattnerf39f7712007-02-28 05:46:49 +00001721 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1722 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1723 // right size.
1724 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001725 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001726 DAG.getValueType(VA.getValVT()));
1727 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001728 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001729 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001730 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001731 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001732
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001733 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001734 // Handle MMX values passed in XMM regs.
1735 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001736 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1737 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001738 } else
1739 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001740 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001741 } else {
1742 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001744 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001745
1746 // If value is passed via pointer - do a load.
1747 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001748 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1749 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001750
Dan Gohman98ca4f22009-08-05 01:29:28 +00001751 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001752 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001753
Dan Gohman61a92132008-04-21 23:59:07 +00001754 // The x86-64 ABI for returning structs by value requires that we copy
1755 // the sret argument into %rax for the return. Save the argument into
1756 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001757 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001758 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1759 unsigned Reg = FuncInfo->getSRetReturnReg();
1760 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001762 FuncInfo->setSRetReturnReg(Reg);
1763 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001766 }
1767
Chris Lattnerf39f7712007-02-28 05:46:49 +00001768 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001769 // Align stack specially for tail calls.
1770 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001771 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001772
Evan Cheng1bc78042006-04-26 01:20:17 +00001773 // If the function takes variable number of arguments, make a frame index for
1774 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001775 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001776 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1777 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001778 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001779 }
1780 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001781 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1782
1783 // FIXME: We should really autogenerate these arrays
1784 static const unsigned GPR64ArgRegsWin64[] = {
1785 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001786 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001787 static const unsigned GPR64ArgRegs64Bit[] = {
1788 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1789 };
1790 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001791 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1792 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1793 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001794 const unsigned *GPR64ArgRegs;
1795 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001796
1797 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001798 // The XMM registers which might contain var arg parameters are shadowed
1799 // in their paired GPR. So we only need to save the GPR to their home
1800 // slots.
1801 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001802 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001803 } else {
1804 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1805 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001806
1807 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001808 }
1809 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1810 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001811
Devang Patel578efa92009-06-05 21:57:13 +00001812 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001813 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001814 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001815 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001816 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001817 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001818 // Kernel mode asks for SSE to be disabled, so don't push them
1819 // on the stack.
1820 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001821
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001822 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001823 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001824 // Get to the caller-allocated home save location. Add 8 to account
1825 // for the return address.
1826 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001827 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001828 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001829 // Fixup to set vararg frame on shadow area (4 x i64).
1830 if (NumIntRegs < 4)
1831 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001832 } else {
1833 // For X86-64, if there are vararg parameters that are passed via
1834 // registers, then we must store them to their spots on the stack so they
1835 // may be loaded by deferencing the result of va_next.
1836 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1837 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1838 FuncInfo->setRegSaveFrameIndex(
1839 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001840 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001841 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001842
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001844 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001845 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1846 getPointerTy());
1847 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001848 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001849 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1850 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001851 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001852 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001854 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001855 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001856 MachinePointerInfo::getFixedStack(
1857 FuncInfo->getRegSaveFrameIndex(), Offset),
1858 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001860 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001861 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001862
Dan Gohmanface41a2009-08-16 21:24:25 +00001863 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1864 // Now store the XMM (fp + vector) parameter registers.
1865 SmallVector<SDValue, 11> SaveXMMOps;
1866 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001867
Devang Patel68e6bee2011-02-21 23:21:26 +00001868 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001869 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1870 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001871
Dan Gohman1e93df62010-04-17 14:41:14 +00001872 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1873 FuncInfo->getRegSaveFrameIndex()));
1874 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1875 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001876
Dan Gohmanface41a2009-08-16 21:24:25 +00001877 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001878 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001879 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001880 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1881 SaveXMMOps.push_back(Val);
1882 }
1883 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1884 MVT::Other,
1885 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001886 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001887
1888 if (!MemOps.empty())
1889 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1890 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001891 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001892 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001893
Gordon Henriksen86737662008-01-05 16:56:59 +00001894 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001895 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001896 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001897 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001898 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001899 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001900 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001901 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001902 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001903
Gordon Henriksen86737662008-01-05 16:56:59 +00001904 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001905 // RegSaveFrameIndex is X86-64 only.
1906 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001907 if (CallConv == CallingConv::X86_FastCall ||
1908 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001909 // fastcc functions can't have varargs.
1910 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001911 }
Evan Cheng25caf632006-05-23 21:06:34 +00001912
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001914}
1915
Dan Gohman475871a2008-07-27 21:46:04 +00001916SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001917X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1918 SDValue StackPtr, SDValue Arg,
1919 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001920 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001921 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001922 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001923 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001924 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001925 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001926 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001927
1928 return DAG.getStore(Chain, dl, Arg, PtrOff,
1929 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001930 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001931}
1932
Bill Wendling64e87322009-01-16 19:25:27 +00001933/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001934/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001935SDValue
1936X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001937 SDValue &OutRetAddr, SDValue Chain,
1938 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001939 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001940 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001941 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001942 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001943
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001944 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001945 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1946 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001947 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001948}
1949
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001950/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001951/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001952static SDValue
1953EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001954 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001955 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001956 // Store the return address to the appropriate stack slot.
1957 if (!FPDiff) return Chain;
1958 // Calculate the new stack slot for the return address.
1959 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001960 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001961 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001962 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001963 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001964 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001965 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001966 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001967 return Chain;
1968}
1969
Dan Gohman98ca4f22009-08-05 01:29:28 +00001970SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001971X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001972 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001973 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001974 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001975 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001976 const SmallVectorImpl<ISD::InputArg> &Ins,
1977 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001978 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001979 MachineFunction &MF = DAG.getMachineFunction();
1980 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00001981 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001983 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001984
Evan Cheng5f941932010-02-05 02:21:12 +00001985 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001986 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001987 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1988 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001989 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001990
1991 // Sibcalls are automatically detected tailcalls which do not require
1992 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001993 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001994 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001995
1996 if (isTailCall)
1997 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001998 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001999
Chris Lattner29689432010-03-11 00:22:57 +00002000 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2001 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002002
Chris Lattner638402b2007-02-28 07:00:42 +00002003 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002004 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2006 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002007
2008 // Allocate shadow area for Win64
2009 if (IsWin64) {
2010 CCInfo.AllocateStack(32, 8);
2011 }
2012
Duncan Sands45907662010-10-31 13:21:44 +00002013 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002014
Chris Lattner423c5f42007-02-28 05:31:48 +00002015 // Get a count of how many bytes are to be pushed on the stack.
2016 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002017 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002018 // This is a sibcall. The memory operands are available in caller's
2019 // own caller's stack.
2020 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002021 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002022 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002023
Gordon Henriksen86737662008-01-05 16:56:59 +00002024 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002025 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002027 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2029 FPDiff = NumBytesCallerPushed - NumBytes;
2030
2031 // Set the delta of movement of the returnaddr stackslot.
2032 // But only set if delta is greater than previous delta.
2033 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2034 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2035 }
2036
Evan Chengf22f9b32010-02-06 03:28:46 +00002037 if (!IsSibcall)
2038 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002039
Dan Gohman475871a2008-07-27 21:46:04 +00002040 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002041 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002042 if (isTailCall && FPDiff)
2043 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2044 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002045
Dan Gohman475871a2008-07-27 21:46:04 +00002046 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2047 SmallVector<SDValue, 8> MemOpChains;
2048 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002049
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002050 // Walk the register/memloc assignments, inserting copies/loads. In the case
2051 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002052 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2053 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002054 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002055 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002056 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002057 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002058
Chris Lattner423c5f42007-02-28 05:31:48 +00002059 // Promote the value if needed.
2060 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002061 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002062 case CCValAssign::Full: break;
2063 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002064 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002065 break;
2066 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002067 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002068 break;
2069 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002070 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2071 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002072 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002073 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2074 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002075 } else
2076 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2077 break;
2078 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002079 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002080 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002081 case CCValAssign::Indirect: {
2082 // Store the argument.
2083 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002084 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002085 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002086 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002087 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002088 Arg = SpillSlot;
2089 break;
2090 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002091 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002092
Chris Lattner423c5f42007-02-28 05:31:48 +00002093 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002094 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2095 if (isVarArg && IsWin64) {
2096 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2097 // shadow reg if callee is a varargs function.
2098 unsigned ShadowReg = 0;
2099 switch (VA.getLocReg()) {
2100 case X86::XMM0: ShadowReg = X86::RCX; break;
2101 case X86::XMM1: ShadowReg = X86::RDX; break;
2102 case X86::XMM2: ShadowReg = X86::R8; break;
2103 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002104 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002105 if (ShadowReg)
2106 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002107 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002108 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002109 assert(VA.isMemLoc());
2110 if (StackPtr.getNode() == 0)
2111 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2112 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2113 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002114 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002115 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002116
Evan Cheng32fe1032006-05-25 00:59:30 +00002117 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002119 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002120
Evan Cheng347d5f72006-04-28 21:29:37 +00002121 // Build a sequence of copy-to-reg nodes chained together with token chain
2122 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002123 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002124 // Tail call byval lowering might overwrite argument registers so in case of
2125 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002127 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002128 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002129 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002130 InFlag = Chain.getValue(1);
2131 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002132
Chris Lattner88e1fd52009-07-09 04:24:46 +00002133 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002134 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2135 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002137 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2138 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002139 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002140 InFlag);
2141 InFlag = Chain.getValue(1);
2142 } else {
2143 // If we are tail calling and generating PIC/GOT style code load the
2144 // address of the callee into ECX. The value in ecx is used as target of
2145 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2146 // for tail calls on PIC/GOT architectures. Normally we would just put the
2147 // address of GOT into ebx and then call target@PLT. But for tail calls
2148 // ebx would be restored (since ebx is callee saved) before jumping to the
2149 // target@PLT.
2150
2151 // Note: The actual moving to ECX is done further down.
2152 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2153 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2154 !G->getGlobal()->hasProtectedVisibility())
2155 Callee = LowerGlobalAddress(Callee, DAG);
2156 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002157 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002158 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002159 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002160
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002161 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002162 // From AMD64 ABI document:
2163 // For calls that may call functions that use varargs or stdargs
2164 // (prototype-less calls or calls to functions containing ellipsis (...) in
2165 // the declaration) %al is used as hidden argument to specify the number
2166 // of SSE registers used. The contents of %al do not need to match exactly
2167 // the number of registers, but must be an ubound on the number of SSE
2168 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002169
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 // Count the number of XMM registers allocated.
2171 static const unsigned XMMArgRegs[] = {
2172 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2173 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2174 };
2175 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002176 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002177 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002178
Dale Johannesendd64c412009-02-04 00:33:20 +00002179 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002180 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002181 InFlag = Chain.getValue(1);
2182 }
2183
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002184
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002185 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002186 if (isTailCall) {
2187 // Force all the incoming stack arguments to be loaded from the stack
2188 // before any new outgoing arguments are stored to the stack, because the
2189 // outgoing stack slots may alias the incoming argument stack slots, and
2190 // the alias isn't otherwise explicit. This is slightly more conservative
2191 // than necessary, because it means that each store effectively depends
2192 // on every argument instead of just those arguments it would clobber.
2193 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2194
Dan Gohman475871a2008-07-27 21:46:04 +00002195 SmallVector<SDValue, 8> MemOpChains2;
2196 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002197 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002198 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002199 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002200 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002201 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2202 CCValAssign &VA = ArgLocs[i];
2203 if (VA.isRegLoc())
2204 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002205 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002206 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002207 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002208 // Create frame index.
2209 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002210 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002211 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002212 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002213
Duncan Sands276dcbd2008-03-21 09:14:45 +00002214 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002215 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002216 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002217 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002218 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002219 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002220 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002221
Dan Gohman98ca4f22009-08-05 01:29:28 +00002222 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2223 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002224 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002225 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002226 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002227 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002228 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002229 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002230 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002231 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002232 }
2233 }
2234
2235 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002236 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002237 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002238
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002239 // Copy arguments to their registers.
2240 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002241 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002242 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002243 InFlag = Chain.getValue(1);
2244 }
Dan Gohman475871a2008-07-27 21:46:04 +00002245 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002246
Gordon Henriksen86737662008-01-05 16:56:59 +00002247 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002248 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002249 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002250 }
2251
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002252 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2253 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2254 // In the 64-bit large code model, we have to make all calls
2255 // through a register, since the call instruction's 32-bit
2256 // pc-relative offset may not be large enough to hold the whole
2257 // address.
2258 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002259 // If the callee is a GlobalAddress node (quite common, every direct call
2260 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2261 // it.
2262
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002263 // We should use extra load for direct calls to dllimported functions in
2264 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002265 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002266 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002267 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002268
Chris Lattner48a7d022009-07-09 05:02:21 +00002269 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2270 // external symbols most go through the PLT in PIC mode. If the symbol
2271 // has hidden or protected visibility, or if it is static or local, then
2272 // we don't need to use the PLT - we can directly call it.
2273 if (Subtarget->isTargetELF() &&
2274 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002275 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002276 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002277 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002278 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002279 (!Subtarget->getTargetTriple().isMacOSX() ||
2280 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002281 // PC-relative references to external symbols should go through $stub,
2282 // unless we're building with the leopard linker or later, which
2283 // automatically synthesizes these stubs.
2284 OpFlags = X86II::MO_DARWIN_STUB;
2285 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002286
Devang Patel0d881da2010-07-06 22:08:15 +00002287 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002288 G->getOffset(), OpFlags);
2289 }
Bill Wendling056292f2008-09-16 21:48:12 +00002290 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002291 unsigned char OpFlags = 0;
2292
Evan Cheng1bf891a2010-12-01 22:59:46 +00002293 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2294 // external symbols should go through the PLT.
2295 if (Subtarget->isTargetELF() &&
2296 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2297 OpFlags = X86II::MO_PLT;
2298 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002299 (!Subtarget->getTargetTriple().isMacOSX() ||
2300 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002301 // PC-relative references to external symbols should go through $stub,
2302 // unless we're building with the leopard linker or later, which
2303 // automatically synthesizes these stubs.
2304 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002305 }
Eric Christopherfd179292009-08-27 18:07:15 +00002306
Chris Lattner48a7d022009-07-09 05:02:21 +00002307 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2308 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002309 }
2310
Chris Lattnerd96d0722007-02-25 06:40:16 +00002311 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002312 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002313 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002314
Evan Chengf22f9b32010-02-06 03:28:46 +00002315 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002316 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2317 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002318 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002319 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002320
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002321 Ops.push_back(Chain);
2322 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002323
Dan Gohman98ca4f22009-08-05 01:29:28 +00002324 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002326
Gordon Henriksen86737662008-01-05 16:56:59 +00002327 // Add argument registers to the end of the list so that they are known live
2328 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002329 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2330 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2331 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002332
Evan Cheng586ccac2008-03-18 23:36:35 +00002333 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002334 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002335 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2336
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002337 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002338 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002339 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002340
Gabor Greifba36cb52008-08-28 21:40:38 +00002341 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002342 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002343
Dan Gohman98ca4f22009-08-05 01:29:28 +00002344 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002345 // We used to do:
2346 //// If this is the first return lowered for this function, add the regs
2347 //// to the liveout set for the function.
2348 // This isn't right, although it's probably harmless on x86; liveouts
2349 // should be computed from returns not tail calls. Consider a void
2350 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002351 return DAG.getNode(X86ISD::TC_RETURN, dl,
2352 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002353 }
2354
Dale Johannesenace16102009-02-03 19:33:06 +00002355 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002356 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002357
Chris Lattner2d297092006-05-23 18:50:38 +00002358 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002359 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002360 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002362 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002363 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002364 // pops the hidden struct pointer, so we have to push it back.
2365 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002366 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002367 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002368 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002369
Gordon Henriksenae636f82008-01-03 16:47:34 +00002370 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002371 if (!IsSibcall) {
2372 Chain = DAG.getCALLSEQ_END(Chain,
2373 DAG.getIntPtrConstant(NumBytes, true),
2374 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2375 true),
2376 InFlag);
2377 InFlag = Chain.getValue(1);
2378 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002379
Chris Lattner3085e152007-02-25 08:59:22 +00002380 // Handle result values, copying them out of physregs into vregs that we
2381 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002382 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2383 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002384}
2385
Evan Cheng25ab6902006-09-08 06:48:29 +00002386
2387//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002388// Fast Calling Convention (tail call) implementation
2389//===----------------------------------------------------------------------===//
2390
2391// Like std call, callee cleans arguments, convention except that ECX is
2392// reserved for storing the tail called function address. Only 2 registers are
2393// free for argument passing (inreg). Tail call optimization is performed
2394// provided:
2395// * tailcallopt is enabled
2396// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002397// On X86_64 architecture with GOT-style position independent code only local
2398// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002399// To keep the stack aligned according to platform abi the function
2400// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2401// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002402// If a tail called function callee has more arguments than the caller the
2403// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002404// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002405// original REtADDR, but before the saved framepointer or the spilled registers
2406// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2407// stack layout:
2408// arg1
2409// arg2
2410// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002411// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002412// move area ]
2413// (possible EBP)
2414// ESI
2415// EDI
2416// local1 ..
2417
2418/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2419/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002420unsigned
2421X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2422 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002423 MachineFunction &MF = DAG.getMachineFunction();
2424 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002425 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002426 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002427 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002428 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002429 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002430 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2431 // Number smaller than 12 so just add the difference.
2432 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2433 } else {
2434 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002435 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002436 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002437 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002438 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002439}
2440
Evan Cheng5f941932010-02-05 02:21:12 +00002441/// MatchingStackOffset - Return true if the given stack call argument is
2442/// already available in the same position (relatively) of the caller's
2443/// incoming argument stack.
2444static
2445bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2446 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2447 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002448 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2449 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002450 if (Arg.getOpcode() == ISD::CopyFromReg) {
2451 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002452 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002453 return false;
2454 MachineInstr *Def = MRI->getVRegDef(VR);
2455 if (!Def)
2456 return false;
2457 if (!Flags.isByVal()) {
2458 if (!TII->isLoadFromStackSlot(Def, FI))
2459 return false;
2460 } else {
2461 unsigned Opcode = Def->getOpcode();
2462 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2463 Def->getOperand(1).isFI()) {
2464 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002465 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002466 } else
2467 return false;
2468 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002469 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2470 if (Flags.isByVal())
2471 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002472 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002473 // define @foo(%struct.X* %A) {
2474 // tail call @bar(%struct.X* byval %A)
2475 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002476 return false;
2477 SDValue Ptr = Ld->getBasePtr();
2478 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2479 if (!FINode)
2480 return false;
2481 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002482 } else
2483 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002484
Evan Cheng4cae1332010-03-05 08:38:04 +00002485 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002486 if (!MFI->isFixedObjectIndex(FI))
2487 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002488 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002489}
2490
Dan Gohman98ca4f22009-08-05 01:29:28 +00002491/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2492/// for tail call optimization. Targets which want to do tail call
2493/// optimization should implement this function.
2494bool
2495X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002496 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002497 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002498 bool isCalleeStructRet,
2499 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002500 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002501 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002502 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002503 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002504 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002505 CalleeCC != CallingConv::C)
2506 return false;
2507
Evan Cheng7096ae42010-01-29 06:45:59 +00002508 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002509 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002510 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002511 CallingConv::ID CallerCC = CallerF->getCallingConv();
2512 bool CCMatch = CallerCC == CalleeCC;
2513
Dan Gohman1797ed52010-02-08 20:27:50 +00002514 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002515 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002516 return true;
2517 return false;
2518 }
2519
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002520 // Look for obvious safe cases to perform tail call optimization that do not
2521 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002522
Evan Cheng2c12cb42010-03-26 16:26:03 +00002523 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2524 // emit a special epilogue.
2525 if (RegInfo->needsStackRealignment(MF))
2526 return false;
2527
Evan Chenga375d472010-03-15 18:54:48 +00002528 // Also avoid sibcall optimization if either caller or callee uses struct
2529 // return semantics.
2530 if (isCalleeStructRet || isCallerStructRet)
2531 return false;
2532
Chad Rosier871f6642011-05-18 19:59:50 +00002533 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002534 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002535 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002536
2537 // Optimizing for varargs on Win64 is unlikely to be safe without
2538 // additional testing.
2539 if (Subtarget->isTargetWin64())
2540 return false;
2541
Chad Rosier871f6642011-05-18 19:59:50 +00002542 SmallVector<CCValAssign, 16> ArgLocs;
2543 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2544 ArgLocs, *DAG.getContext());
2545
Chad Rosier871f6642011-05-18 19:59:50 +00002546 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2547 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2548 if (!ArgLocs[i].isRegLoc())
2549 return false;
2550 }
2551
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002552 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2553 // Therefore if it's not used by the call it is not safe to optimize this into
2554 // a sibcall.
2555 bool Unused = false;
2556 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2557 if (!Ins[i].Used) {
2558 Unused = true;
2559 break;
2560 }
2561 }
2562 if (Unused) {
2563 SmallVector<CCValAssign, 16> RVLocs;
2564 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2565 RVLocs, *DAG.getContext());
2566 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002567 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002568 CCValAssign &VA = RVLocs[i];
2569 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2570 return false;
2571 }
2572 }
2573
Evan Cheng13617962010-04-30 01:12:32 +00002574 // If the calling conventions do not match, then we'd better make sure the
2575 // results are returned in the same way as what the caller expects.
2576 if (!CCMatch) {
2577 SmallVector<CCValAssign, 16> RVLocs1;
2578 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2579 RVLocs1, *DAG.getContext());
2580 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2581
2582 SmallVector<CCValAssign, 16> RVLocs2;
2583 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2584 RVLocs2, *DAG.getContext());
2585 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2586
2587 if (RVLocs1.size() != RVLocs2.size())
2588 return false;
2589 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2590 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2591 return false;
2592 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2593 return false;
2594 if (RVLocs1[i].isRegLoc()) {
2595 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2596 return false;
2597 } else {
2598 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2599 return false;
2600 }
2601 }
2602 }
2603
Evan Chenga6bff982010-01-30 01:22:00 +00002604 // If the callee takes no arguments then go on to check the results of the
2605 // call.
2606 if (!Outs.empty()) {
2607 // Check if stack adjustment is needed. For now, do not do this if any
2608 // argument is passed on the stack.
2609 SmallVector<CCValAssign, 16> ArgLocs;
2610 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2611 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002612
2613 // Allocate shadow area for Win64
2614 if (Subtarget->isTargetWin64()) {
2615 CCInfo.AllocateStack(32, 8);
2616 }
2617
Duncan Sands45907662010-10-31 13:21:44 +00002618 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002619 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002620 MachineFunction &MF = DAG.getMachineFunction();
2621 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2622 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002623
2624 // Check if the arguments are already laid out in the right way as
2625 // the caller's fixed stack objects.
2626 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002627 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2628 const X86InstrInfo *TII =
2629 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002630 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2631 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002632 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002633 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002634 if (VA.getLocInfo() == CCValAssign::Indirect)
2635 return false;
2636 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002637 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2638 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002639 return false;
2640 }
2641 }
2642 }
Evan Cheng9c044672010-05-29 01:35:22 +00002643
2644 // If the tailcall address may be in a register, then make sure it's
2645 // possible to register allocate for it. In 32-bit, the call address can
2646 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002647 // callee-saved registers are restored. These happen to be the same
2648 // registers used to pass 'inreg' arguments so watch out for those.
2649 if (!Subtarget->is64Bit() &&
2650 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002651 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002652 unsigned NumInRegs = 0;
2653 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2654 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002655 if (!VA.isRegLoc())
2656 continue;
2657 unsigned Reg = VA.getLocReg();
2658 switch (Reg) {
2659 default: break;
2660 case X86::EAX: case X86::EDX: case X86::ECX:
2661 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002662 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002663 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002664 }
2665 }
2666 }
Evan Chenga6bff982010-01-30 01:22:00 +00002667 }
Evan Chengb1712452010-01-27 06:25:16 +00002668
Dale Johannesend155d7e2010-10-25 22:17:05 +00002669 // An stdcall caller is expected to clean up its arguments; the callee
Dale Johannesen0e034562010-11-12 00:43:18 +00002670 // isn't going to do that.
Dale Johannesend155d7e2010-10-25 22:17:05 +00002671 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2672 return false;
2673
Evan Cheng86809cc2010-02-03 03:28:02 +00002674 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002675}
2676
Dan Gohman3df24e62008-09-03 23:12:08 +00002677FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002678X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2679 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002680}
2681
2682
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002683//===----------------------------------------------------------------------===//
2684// Other Lowering Hooks
2685//===----------------------------------------------------------------------===//
2686
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002687static bool MayFoldLoad(SDValue Op) {
2688 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2689}
2690
2691static bool MayFoldIntoStore(SDValue Op) {
2692 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2693}
2694
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002695static bool isTargetShuffle(unsigned Opcode) {
2696 switch(Opcode) {
2697 default: return false;
2698 case X86ISD::PSHUFD:
2699 case X86ISD::PSHUFHW:
2700 case X86ISD::PSHUFLW:
2701 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002702 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002703 case X86ISD::SHUFPS:
2704 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002705 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002706 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002707 case X86ISD::MOVLPS:
2708 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002709 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002710 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002711 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002712 case X86ISD::MOVSS:
2713 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002714 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002715 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002716 case X86ISD::VUNPCKLPS:
2717 case X86ISD::VUNPCKLPD:
2718 case X86ISD::VUNPCKLPSY:
2719 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002720 case X86ISD::PUNPCKLWD:
2721 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002722 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002723 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002724 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002725 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002726 case X86ISD::PUNPCKHWD:
2727 case X86ISD::PUNPCKHBW:
2728 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002729 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002730 return true;
2731 }
2732 return false;
2733}
2734
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002735static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002736 SDValue V1, SelectionDAG &DAG) {
2737 switch(Opc) {
2738 default: llvm_unreachable("Unknown x86 shuffle node");
2739 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002740 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002741 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002742 return DAG.getNode(Opc, dl, VT, V1);
2743 }
2744
2745 return SDValue();
2746}
2747
2748static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002749 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002750 switch(Opc) {
2751 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002752 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002753 case X86ISD::PSHUFHW:
2754 case X86ISD::PSHUFLW:
2755 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2756 }
2757
2758 return SDValue();
2759}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002760
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002761static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2762 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2763 switch(Opc) {
2764 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002765 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002766 case X86ISD::SHUFPD:
2767 case X86ISD::SHUFPS:
2768 return DAG.getNode(Opc, dl, VT, V1, V2,
2769 DAG.getConstant(TargetMask, MVT::i8));
2770 }
2771 return SDValue();
2772}
2773
2774static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2775 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2776 switch(Opc) {
2777 default: llvm_unreachable("Unknown x86 shuffle node");
2778 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002779 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002780 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002781 case X86ISD::MOVLPS:
2782 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002783 case X86ISD::MOVSS:
2784 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002785 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002786 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002787 case X86ISD::VUNPCKLPS:
2788 case X86ISD::VUNPCKLPD:
2789 case X86ISD::VUNPCKLPSY:
2790 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002791 case X86ISD::PUNPCKLWD:
2792 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002793 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002794 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002795 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002796 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002797 case X86ISD::PUNPCKHWD:
2798 case X86ISD::PUNPCKHBW:
2799 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002800 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002801 return DAG.getNode(Opc, dl, VT, V1, V2);
2802 }
2803 return SDValue();
2804}
2805
Dan Gohmand858e902010-04-17 15:26:15 +00002806SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002807 MachineFunction &MF = DAG.getMachineFunction();
2808 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2809 int ReturnAddrIndex = FuncInfo->getRAIndex();
2810
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002811 if (ReturnAddrIndex == 0) {
2812 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002813 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002814 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002815 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002816 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002817 }
2818
Evan Cheng25ab6902006-09-08 06:48:29 +00002819 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002820}
2821
2822
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002823bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2824 bool hasSymbolicDisplacement) {
2825 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002826 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002827 return false;
2828
2829 // If we don't have a symbolic displacement - we don't have any extra
2830 // restrictions.
2831 if (!hasSymbolicDisplacement)
2832 return true;
2833
2834 // FIXME: Some tweaks might be needed for medium code model.
2835 if (M != CodeModel::Small && M != CodeModel::Kernel)
2836 return false;
2837
2838 // For small code model we assume that latest object is 16MB before end of 31
2839 // bits boundary. We may also accept pretty large negative constants knowing
2840 // that all objects are in the positive half of address space.
2841 if (M == CodeModel::Small && Offset < 16*1024*1024)
2842 return true;
2843
2844 // For kernel code model we know that all object resist in the negative half
2845 // of 32bits address space. We may not accept negative offsets, since they may
2846 // be just off and we may accept pretty large positive ones.
2847 if (M == CodeModel::Kernel && Offset > 0)
2848 return true;
2849
2850 return false;
2851}
2852
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002853/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2854/// specific condition code, returning the condition code and the LHS/RHS of the
2855/// comparison to make.
2856static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2857 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002858 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002859 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2860 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2861 // X > -1 -> X == 0, jump !sign.
2862 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002863 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002864 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2865 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002866 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00002867 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002868 // X < 1 -> X <= 0
2869 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002870 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002871 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002872 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002873
Evan Chengd9558e02006-01-06 00:43:03 +00002874 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002875 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002876 case ISD::SETEQ: return X86::COND_E;
2877 case ISD::SETGT: return X86::COND_G;
2878 case ISD::SETGE: return X86::COND_GE;
2879 case ISD::SETLT: return X86::COND_L;
2880 case ISD::SETLE: return X86::COND_LE;
2881 case ISD::SETNE: return X86::COND_NE;
2882 case ISD::SETULT: return X86::COND_B;
2883 case ISD::SETUGT: return X86::COND_A;
2884 case ISD::SETULE: return X86::COND_BE;
2885 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002886 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002887 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002888
Chris Lattner4c78e022008-12-23 23:42:27 +00002889 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002890
Chris Lattner4c78e022008-12-23 23:42:27 +00002891 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002892 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2893 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002894 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2895 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002896 }
2897
Chris Lattner4c78e022008-12-23 23:42:27 +00002898 switch (SetCCOpcode) {
2899 default: break;
2900 case ISD::SETOLT:
2901 case ISD::SETOLE:
2902 case ISD::SETUGT:
2903 case ISD::SETUGE:
2904 std::swap(LHS, RHS);
2905 break;
2906 }
2907
2908 // On a floating point condition, the flags are set as follows:
2909 // ZF PF CF op
2910 // 0 | 0 | 0 | X > Y
2911 // 0 | 0 | 1 | X < Y
2912 // 1 | 0 | 0 | X == Y
2913 // 1 | 1 | 1 | unordered
2914 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002915 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002916 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002917 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002918 case ISD::SETOLT: // flipped
2919 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002920 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002921 case ISD::SETOLE: // flipped
2922 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002923 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002924 case ISD::SETUGT: // flipped
2925 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002926 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002927 case ISD::SETUGE: // flipped
2928 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002929 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002930 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002931 case ISD::SETNE: return X86::COND_NE;
2932 case ISD::SETUO: return X86::COND_P;
2933 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002934 case ISD::SETOEQ:
2935 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002936 }
Evan Chengd9558e02006-01-06 00:43:03 +00002937}
2938
Evan Cheng4a460802006-01-11 00:33:36 +00002939/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2940/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002941/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002942static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002943 switch (X86CC) {
2944 default:
2945 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002946 case X86::COND_B:
2947 case X86::COND_BE:
2948 case X86::COND_E:
2949 case X86::COND_P:
2950 case X86::COND_A:
2951 case X86::COND_AE:
2952 case X86::COND_NE:
2953 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002954 return true;
2955 }
2956}
2957
Evan Chengeb2f9692009-10-27 19:56:55 +00002958/// isFPImmLegal - Returns true if the target can instruction select the
2959/// specified FP immediate natively. If false, the legalizer will
2960/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002961bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002962 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2963 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2964 return true;
2965 }
2966 return false;
2967}
2968
Nate Begeman9008ca62009-04-27 18:41:29 +00002969/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2970/// the specified range (L, H].
2971static bool isUndefOrInRange(int Val, int Low, int Hi) {
2972 return (Val < 0) || (Val >= Low && Val < Hi);
2973}
2974
2975/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2976/// specified value.
2977static bool isUndefOrEqual(int Val, int CmpVal) {
2978 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002979 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002981}
2982
Nate Begeman9008ca62009-04-27 18:41:29 +00002983/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2984/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2985/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002986static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00002987 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002989 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 return (Mask[0] < 2 && Mask[1] < 2);
2991 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002992}
2993
Nate Begeman9008ca62009-04-27 18:41:29 +00002994bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002995 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 N->getMask(M);
2997 return ::isPSHUFDMask(M, N->getValueType(0));
2998}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002999
Nate Begeman9008ca62009-04-27 18:41:29 +00003000/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3001/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003002static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003003 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003004 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003005
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 // Lower quadword copied in order or undef.
3007 for (int i = 0; i != 4; ++i)
3008 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003009 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003010
Evan Cheng506d3df2006-03-29 23:07:14 +00003011 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 for (int i = 4; i != 8; ++i)
3013 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003014 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003015
Evan Cheng506d3df2006-03-29 23:07:14 +00003016 return true;
3017}
3018
Nate Begeman9008ca62009-04-27 18:41:29 +00003019bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003020 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003021 N->getMask(M);
3022 return ::isPSHUFHWMask(M, N->getValueType(0));
3023}
Evan Cheng506d3df2006-03-29 23:07:14 +00003024
Nate Begeman9008ca62009-04-27 18:41:29 +00003025/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3026/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003027static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003028 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003029 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003030
Rafael Espindola15684b22009-04-24 12:40:33 +00003031 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 for (int i = 4; i != 8; ++i)
3033 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003034 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003035
Rafael Espindola15684b22009-04-24 12:40:33 +00003036 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003037 for (int i = 0; i != 4; ++i)
3038 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003039 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003040
Rafael Espindola15684b22009-04-24 12:40:33 +00003041 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003042}
3043
Nate Begeman9008ca62009-04-27 18:41:29 +00003044bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003045 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 N->getMask(M);
3047 return ::isPSHUFLWMask(M, N->getValueType(0));
3048}
3049
Nate Begemana09008b2009-10-19 02:17:23 +00003050/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3051/// is suitable for input to PALIGNR.
3052static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3053 bool hasSSSE3) {
3054 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003055
Nate Begemana09008b2009-10-19 02:17:23 +00003056 // Do not handle v2i64 / v2f64 shuffles with palignr.
3057 if (e < 4 || !hasSSSE3)
3058 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003059
Nate Begemana09008b2009-10-19 02:17:23 +00003060 for (i = 0; i != e; ++i)
3061 if (Mask[i] >= 0)
3062 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003063
Nate Begemana09008b2009-10-19 02:17:23 +00003064 // All undef, not a palignr.
3065 if (i == e)
3066 return false;
3067
3068 // Determine if it's ok to perform a palignr with only the LHS, since we
3069 // don't have access to the actual shuffle elements to see if RHS is undef.
3070 bool Unary = Mask[i] < (int)e;
3071 bool NeedsUnary = false;
3072
3073 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003074
Nate Begemana09008b2009-10-19 02:17:23 +00003075 // Check the rest of the elements to see if they are consecutive.
3076 for (++i; i != e; ++i) {
3077 int m = Mask[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00003078 if (m < 0)
Nate Begemana09008b2009-10-19 02:17:23 +00003079 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003080
Nate Begemana09008b2009-10-19 02:17:23 +00003081 Unary = Unary && (m < (int)e);
3082 NeedsUnary = NeedsUnary || (m < s);
3083
3084 if (NeedsUnary && !Unary)
3085 return false;
3086 if (Unary && m != ((s+i) & (e-1)))
3087 return false;
3088 if (!Unary && m != (s+i))
3089 return false;
3090 }
3091 return true;
3092}
3093
3094bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
3095 SmallVector<int, 8> M;
3096 N->getMask(M);
3097 return ::isPALIGNRMask(M, N->getValueType(0), true);
3098}
3099
Evan Cheng14aed5e2006-03-24 01:18:28 +00003100/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3101/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00003102static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 int NumElems = VT.getVectorNumElements();
3104 if (NumElems != 2 && NumElems != 4)
3105 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003106
Nate Begeman9008ca62009-04-27 18:41:29 +00003107 int Half = NumElems / 2;
3108 for (int i = 0; i < Half; ++i)
3109 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003110 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 for (int i = Half; i < NumElems; ++i)
3112 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003113 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003114
Evan Cheng14aed5e2006-03-24 01:18:28 +00003115 return true;
3116}
3117
Nate Begeman9008ca62009-04-27 18:41:29 +00003118bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3119 SmallVector<int, 8> M;
3120 N->getMask(M);
3121 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003122}
3123
Evan Cheng213d2cf2007-05-17 18:45:50 +00003124/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003125/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3126/// half elements to come from vector 1 (which would equal the dest.) and
3127/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003128static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003130
3131 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003132 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003133
Nate Begeman9008ca62009-04-27 18:41:29 +00003134 int Half = NumElems / 2;
3135 for (int i = 0; i < Half; ++i)
3136 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003137 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003138 for (int i = Half; i < NumElems; ++i)
3139 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003140 return false;
3141 return true;
3142}
3143
Nate Begeman9008ca62009-04-27 18:41:29 +00003144static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3145 SmallVector<int, 8> M;
3146 N->getMask(M);
3147 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003148}
3149
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003150/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3151/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003152bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3153 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003154 return false;
3155
Evan Cheng2064a2b2006-03-28 06:50:32 +00003156 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3158 isUndefOrEqual(N->getMaskElt(1), 7) &&
3159 isUndefOrEqual(N->getMaskElt(2), 2) &&
3160 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003161}
3162
Nate Begeman0b10b912009-11-07 23:17:15 +00003163/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3164/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3165/// <2, 3, 2, 3>
3166bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3167 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003168
Nate Begeman0b10b912009-11-07 23:17:15 +00003169 if (NumElems != 4)
3170 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003171
Nate Begeman0b10b912009-11-07 23:17:15 +00003172 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3173 isUndefOrEqual(N->getMaskElt(1), 3) &&
3174 isUndefOrEqual(N->getMaskElt(2), 2) &&
3175 isUndefOrEqual(N->getMaskElt(3), 3);
3176}
3177
Evan Cheng5ced1d82006-04-06 23:23:56 +00003178/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3179/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003180bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3181 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003182
Evan Cheng5ced1d82006-04-06 23:23:56 +00003183 if (NumElems != 2 && NumElems != 4)
3184 return false;
3185
Evan Chengc5cdff22006-04-07 21:53:05 +00003186 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003187 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003188 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003189
Evan Chengc5cdff22006-04-07 21:53:05 +00003190 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003192 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003193
3194 return true;
3195}
3196
Nate Begeman0b10b912009-11-07 23:17:15 +00003197/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3198/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3199bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003201
David Greenea20244d2011-03-02 17:23:43 +00003202 if ((NumElems != 2 && NumElems != 4)
3203 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003204 return false;
3205
Evan Chengc5cdff22006-04-07 21:53:05 +00003206 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003208 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003209
Nate Begeman9008ca62009-04-27 18:41:29 +00003210 for (unsigned i = 0; i < NumElems/2; ++i)
3211 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003212 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003213
3214 return true;
3215}
3216
Evan Cheng0038e592006-03-28 00:39:58 +00003217/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3218/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003219static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003220 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003222 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003223 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003224
David Greenea20244d2011-03-02 17:23:43 +00003225 // Handle vector lengths > 128 bits. Define a "section" as a set of
3226 // 128 bits. AVX defines UNPCK* to operate independently on 128-bit
3227 // sections.
3228 unsigned NumSections = VT.getSizeInBits() / 128;
3229 if (NumSections == 0 ) NumSections = 1; // Handle MMX
3230 unsigned NumSectionElts = NumElts / NumSections;
3231
3232 unsigned Start = 0;
3233 unsigned End = NumSectionElts;
3234 for (unsigned s = 0; s < NumSections; ++s) {
3235 for (unsigned i = Start, j = s * NumSectionElts;
3236 i != End;
3237 i += 2, ++j) {
3238 int BitI = Mask[i];
3239 int BitI1 = Mask[i+1];
3240 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003241 return false;
David Greenea20244d2011-03-02 17:23:43 +00003242 if (V2IsSplat) {
3243 if (!isUndefOrEqual(BitI1, NumElts))
3244 return false;
3245 } else {
3246 if (!isUndefOrEqual(BitI1, j + NumElts))
3247 return false;
3248 }
Evan Cheng39623da2006-04-20 08:58:49 +00003249 }
David Greenea20244d2011-03-02 17:23:43 +00003250 // Process the next 128 bits.
3251 Start += NumSectionElts;
3252 End += NumSectionElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003253 }
David Greenea20244d2011-03-02 17:23:43 +00003254
Evan Cheng0038e592006-03-28 00:39:58 +00003255 return true;
3256}
3257
Nate Begeman9008ca62009-04-27 18:41:29 +00003258bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3259 SmallVector<int, 8> M;
3260 N->getMask(M);
3261 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003262}
3263
Evan Cheng4fcb9222006-03-28 02:43:26 +00003264/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3265/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003266static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003267 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003269 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003270 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003271
Nate Begeman9008ca62009-04-27 18:41:29 +00003272 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3273 int BitI = Mask[i];
3274 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003275 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003276 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003277 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003278 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003279 return false;
3280 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003281 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003282 return false;
3283 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003284 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003285 return true;
3286}
3287
Nate Begeman9008ca62009-04-27 18:41:29 +00003288bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3289 SmallVector<int, 8> M;
3290 N->getMask(M);
3291 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003292}
3293
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003294/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3295/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3296/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003297static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003298 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003299 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003300 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003301
David Greenea20244d2011-03-02 17:23:43 +00003302 // Handle vector lengths > 128 bits. Define a "section" as a set of
3303 // 128 bits. AVX defines UNPCK* to operate independently on 128-bit
3304 // sections.
3305 unsigned NumSections = VT.getSizeInBits() / 128;
3306 if (NumSections == 0 ) NumSections = 1; // Handle MMX
3307 unsigned NumSectionElts = NumElems / NumSections;
3308
3309 for (unsigned s = 0; s < NumSections; ++s) {
3310 for (unsigned i = s * NumSectionElts, j = s * NumSectionElts;
3311 i != NumSectionElts * (s + 1);
3312 i += 2, ++j) {
3313 int BitI = Mask[i];
3314 int BitI1 = Mask[i+1];
3315
3316 if (!isUndefOrEqual(BitI, j))
3317 return false;
3318 if (!isUndefOrEqual(BitI1, j))
3319 return false;
3320 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003321 }
David Greenea20244d2011-03-02 17:23:43 +00003322
Rafael Espindola15684b22009-04-24 12:40:33 +00003323 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003324}
3325
Nate Begeman9008ca62009-04-27 18:41:29 +00003326bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3327 SmallVector<int, 8> M;
3328 N->getMask(M);
3329 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3330}
3331
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003332/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3333/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3334/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003335static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003337 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3338 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003339
Nate Begeman9008ca62009-04-27 18:41:29 +00003340 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3341 int BitI = Mask[i];
3342 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003343 if (!isUndefOrEqual(BitI, j))
3344 return false;
3345 if (!isUndefOrEqual(BitI1, j))
3346 return false;
3347 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003348 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003349}
3350
Nate Begeman9008ca62009-04-27 18:41:29 +00003351bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3352 SmallVector<int, 8> M;
3353 N->getMask(M);
3354 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3355}
3356
Evan Cheng017dcc62006-04-21 01:05:10 +00003357/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3358/// specifies a shuffle of elements that is suitable for input to MOVSS,
3359/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003360static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003361 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003362 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003363
3364 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003365
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003367 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003368
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 for (int i = 1; i < NumElts; ++i)
3370 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003371 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003372
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003373 return true;
3374}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003375
Nate Begeman9008ca62009-04-27 18:41:29 +00003376bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3377 SmallVector<int, 8> M;
3378 N->getMask(M);
3379 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003380}
3381
Evan Cheng017dcc62006-04-21 01:05:10 +00003382/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3383/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003384/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003385static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003386 bool V2IsSplat = false, bool V2IsUndef = false) {
3387 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003388 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003389 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003390
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003392 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003393
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 for (int i = 1; i < NumOps; ++i)
3395 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3396 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3397 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003398 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003399
Evan Cheng39623da2006-04-20 08:58:49 +00003400 return true;
3401}
3402
Nate Begeman9008ca62009-04-27 18:41:29 +00003403static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003404 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 SmallVector<int, 8> M;
3406 N->getMask(M);
3407 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003408}
3409
Evan Chengd9539472006-04-14 21:59:03 +00003410/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3411/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003412bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3413 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003414 return false;
3415
3416 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003417 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 int Elt = N->getMaskElt(i);
3419 if (Elt >= 0 && Elt != 1)
3420 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003421 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003422
3423 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003424 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 int Elt = N->getMaskElt(i);
3426 if (Elt >= 0 && Elt != 3)
3427 return false;
3428 if (Elt == 3)
3429 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003430 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003431 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003433 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003434}
3435
3436/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3437/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003438bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3439 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003440 return false;
3441
3442 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 for (unsigned i = 0; i < 2; ++i)
3444 if (N->getMaskElt(i) > 0)
3445 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003446
3447 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003448 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 int Elt = N->getMaskElt(i);
3450 if (Elt >= 0 && Elt != 2)
3451 return false;
3452 if (Elt == 2)
3453 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003454 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003456 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003457}
3458
Evan Cheng0b457f02008-09-25 20:50:48 +00003459/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3460/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003461bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3462 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003463
Nate Begeman9008ca62009-04-27 18:41:29 +00003464 for (int i = 0; i < e; ++i)
3465 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003466 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003467 for (int i = 0; i < e; ++i)
3468 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003469 return false;
3470 return true;
3471}
3472
David Greenec38a03e2011-02-03 15:50:00 +00003473/// isVEXTRACTF128Index - Return true if the specified
3474/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3475/// suitable for input to VEXTRACTF128.
3476bool X86::isVEXTRACTF128Index(SDNode *N) {
3477 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3478 return false;
3479
3480 // The index should be aligned on a 128-bit boundary.
3481 uint64_t Index =
3482 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3483
3484 unsigned VL = N->getValueType(0).getVectorNumElements();
3485 unsigned VBits = N->getValueType(0).getSizeInBits();
3486 unsigned ElSize = VBits / VL;
3487 bool Result = (Index * ElSize) % 128 == 0;
3488
3489 return Result;
3490}
3491
David Greeneccacdc12011-02-04 16:08:29 +00003492/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3493/// operand specifies a subvector insert that is suitable for input to
3494/// VINSERTF128.
3495bool X86::isVINSERTF128Index(SDNode *N) {
3496 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3497 return false;
3498
3499 // The index should be aligned on a 128-bit boundary.
3500 uint64_t Index =
3501 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3502
3503 unsigned VL = N->getValueType(0).getVectorNumElements();
3504 unsigned VBits = N->getValueType(0).getSizeInBits();
3505 unsigned ElSize = VBits / VL;
3506 bool Result = (Index * ElSize) % 128 == 0;
3507
3508 return Result;
3509}
3510
Evan Cheng63d33002006-03-22 08:01:21 +00003511/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003512/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003513unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003514 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3515 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3516
Evan Chengb9df0ca2006-03-22 02:53:00 +00003517 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3518 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003519 for (int i = 0; i < NumOperands; ++i) {
3520 int Val = SVOp->getMaskElt(NumOperands-i-1);
3521 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003522 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003523 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003524 if (i != NumOperands - 1)
3525 Mask <<= Shift;
3526 }
Evan Cheng63d33002006-03-22 08:01:21 +00003527 return Mask;
3528}
3529
Evan Cheng506d3df2006-03-29 23:07:14 +00003530/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003531/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003532unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003533 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003534 unsigned Mask = 0;
3535 // 8 nodes, but we only care about the last 4.
3536 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003537 int Val = SVOp->getMaskElt(i);
3538 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003539 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003540 if (i != 4)
3541 Mask <<= 2;
3542 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003543 return Mask;
3544}
3545
3546/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003547/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003548unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003549 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003550 unsigned Mask = 0;
3551 // 8 nodes, but we only care about the first 4.
3552 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003553 int Val = SVOp->getMaskElt(i);
3554 if (Val >= 0)
3555 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003556 if (i != 0)
3557 Mask <<= 2;
3558 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003559 return Mask;
3560}
3561
Nate Begemana09008b2009-10-19 02:17:23 +00003562/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3563/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3564unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3565 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3566 EVT VVT = N->getValueType(0);
3567 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3568 int Val = 0;
3569
3570 unsigned i, e;
3571 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3572 Val = SVOp->getMaskElt(i);
3573 if (Val >= 0)
3574 break;
3575 }
3576 return (Val - i) * EltSize;
3577}
3578
David Greenec38a03e2011-02-03 15:50:00 +00003579/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3580/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3581/// instructions.
3582unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3583 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3584 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3585
3586 uint64_t Index =
3587 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3588
3589 EVT VecVT = N->getOperand(0).getValueType();
3590 EVT ElVT = VecVT.getVectorElementType();
3591
3592 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
3593
3594 return Index / NumElemsPerChunk;
3595}
3596
David Greeneccacdc12011-02-04 16:08:29 +00003597/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3598/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3599/// instructions.
3600unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3601 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3602 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3603
3604 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003605 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003606
3607 EVT VecVT = N->getValueType(0);
3608 EVT ElVT = VecVT.getVectorElementType();
3609
3610 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
3611
3612 return Index / NumElemsPerChunk;
3613}
3614
Evan Cheng37b73872009-07-30 08:33:02 +00003615/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3616/// constant +0.0.
3617bool X86::isZeroNode(SDValue Elt) {
3618 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003619 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003620 (isa<ConstantFPSDNode>(Elt) &&
3621 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3622}
3623
Nate Begeman9008ca62009-04-27 18:41:29 +00003624/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3625/// their permute mask.
3626static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3627 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003628 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003629 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003630 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003631
Nate Begeman5a5ca152009-04-29 05:20:52 +00003632 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003633 int idx = SVOp->getMaskElt(i);
3634 if (idx < 0)
3635 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003636 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003637 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003638 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003639 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003640 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003641 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3642 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003643}
3644
Evan Cheng779ccea2007-12-07 21:30:01 +00003645/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3646/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003647static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003648 unsigned NumElems = VT.getVectorNumElements();
3649 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003650 int idx = Mask[i];
3651 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003652 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003653 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003654 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003655 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003656 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003657 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003658}
3659
Evan Cheng533a0aa2006-04-19 20:35:22 +00003660/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3661/// match movhlps. The lower half elements should come from upper half of
3662/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003663/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003664static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3665 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003666 return false;
3667 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003668 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003669 return false;
3670 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003671 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003672 return false;
3673 return true;
3674}
3675
Evan Cheng5ced1d82006-04-06 23:23:56 +00003676/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003677/// is promoted to a vector. It also returns the LoadSDNode by reference if
3678/// required.
3679static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003680 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3681 return false;
3682 N = N->getOperand(0).getNode();
3683 if (!ISD::isNON_EXTLoad(N))
3684 return false;
3685 if (LD)
3686 *LD = cast<LoadSDNode>(N);
3687 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003688}
3689
Evan Cheng533a0aa2006-04-19 20:35:22 +00003690/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3691/// match movlp{s|d}. The lower half elements should come from lower half of
3692/// V1 (and in order), and the upper half elements should come from the upper
3693/// half of V2 (and in order). And since V1 will become the source of the
3694/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003695static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3696 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003697 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003698 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003699 // Is V2 is a vector load, don't do this transformation. We will try to use
3700 // load folding shufps op.
3701 if (ISD::isNON_EXTLoad(V2))
3702 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003703
Nate Begeman5a5ca152009-04-29 05:20:52 +00003704 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003705
Evan Cheng533a0aa2006-04-19 20:35:22 +00003706 if (NumElems != 2 && NumElems != 4)
3707 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003708 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003709 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003710 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003711 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003712 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003713 return false;
3714 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003715}
3716
Evan Cheng39623da2006-04-20 08:58:49 +00003717/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3718/// all the same.
3719static bool isSplatVector(SDNode *N) {
3720 if (N->getOpcode() != ISD::BUILD_VECTOR)
3721 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003722
Dan Gohman475871a2008-07-27 21:46:04 +00003723 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003724 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3725 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003726 return false;
3727 return true;
3728}
3729
Evan Cheng213d2cf2007-05-17 18:45:50 +00003730/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003731/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003732/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003733static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003734 SDValue V1 = N->getOperand(0);
3735 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003736 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3737 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003738 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003739 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003740 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003741 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3742 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003743 if (Opc != ISD::BUILD_VECTOR ||
3744 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003745 return false;
3746 } else if (Idx >= 0) {
3747 unsigned Opc = V1.getOpcode();
3748 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3749 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003750 if (Opc != ISD::BUILD_VECTOR ||
3751 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003752 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003753 }
3754 }
3755 return true;
3756}
3757
3758/// getZeroVector - Returns a vector of specified type with all zero elements.
3759///
Owen Andersone50ed302009-08-10 22:56:29 +00003760static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003761 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003762 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003763
Dale Johannesen0488fb62010-09-30 23:57:10 +00003764 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003765 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003766 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003767 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003768 if (HasSSE2) { // SSE2
3769 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3770 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3771 } else { // SSE1
3772 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3773 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3774 }
3775 } else if (VT.getSizeInBits() == 256) { // AVX
3776 // 256-bit logic and arithmetic instructions in AVX are
3777 // all floating-point, no support for integer ops. Default
3778 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003780 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3781 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003782 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003783 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003784}
3785
Chris Lattner8a594482007-11-25 00:24:49 +00003786/// getOnesVector - Returns a vector of specified type with all bits set.
3787///
Owen Andersone50ed302009-08-10 22:56:29 +00003788static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003789 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003790
Chris Lattner8a594482007-11-25 00:24:49 +00003791 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3792 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003794 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003795 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003796 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003797}
3798
3799
Evan Cheng39623da2006-04-20 08:58:49 +00003800/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3801/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003802static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003803 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003804 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003805
Evan Cheng39623da2006-04-20 08:58:49 +00003806 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003807 SmallVector<int, 8> MaskVec;
3808 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003809
Nate Begeman5a5ca152009-04-29 05:20:52 +00003810 for (unsigned i = 0; i != NumElems; ++i) {
3811 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003812 MaskVec[i] = NumElems;
3813 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003814 }
Evan Cheng39623da2006-04-20 08:58:49 +00003815 }
Evan Cheng39623da2006-04-20 08:58:49 +00003816 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003817 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3818 SVOp->getOperand(1), &MaskVec[0]);
3819 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003820}
3821
Evan Cheng017dcc62006-04-21 01:05:10 +00003822/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3823/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003824static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003825 SDValue V2) {
3826 unsigned NumElems = VT.getVectorNumElements();
3827 SmallVector<int, 8> Mask;
3828 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003829 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003830 Mask.push_back(i);
3831 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003832}
3833
Nate Begeman9008ca62009-04-27 18:41:29 +00003834/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003835static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003836 SDValue V2) {
3837 unsigned NumElems = VT.getVectorNumElements();
3838 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003839 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003840 Mask.push_back(i);
3841 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003842 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003843 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003844}
3845
Nate Begeman9008ca62009-04-27 18:41:29 +00003846/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003847static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003848 SDValue V2) {
3849 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003850 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003851 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003852 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003853 Mask.push_back(i + Half);
3854 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003855 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003856 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003857}
3858
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003859/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3860static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003862 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003863 DebugLoc dl = SV->getDebugLoc();
3864 SDValue V1 = SV->getOperand(0);
3865 int NumElems = VT.getVectorNumElements();
3866 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003867
Nate Begeman9008ca62009-04-27 18:41:29 +00003868 // unpack elements to the correct location
3869 while (NumElems > 4) {
3870 if (EltNo < NumElems/2) {
3871 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3872 } else {
3873 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3874 EltNo -= NumElems/2;
3875 }
3876 NumElems >>= 1;
3877 }
Eric Christopherfd179292009-08-27 18:07:15 +00003878
Nate Begeman9008ca62009-04-27 18:41:29 +00003879 // Perform the splat.
3880 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003881 V1 = DAG.getNode(ISD::BITCAST, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003882 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003883 return DAG.getNode(ISD::BITCAST, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003884}
3885
Evan Chengba05f722006-04-21 23:03:30 +00003886/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003887/// vector of zero or undef vector. This produces a shuffle where the low
3888/// element of V2 is swizzled into the zero/undef vector, landing at element
3889/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003890static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003891 bool isZero, bool HasSSE2,
3892 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003893 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003894 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003895 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3896 unsigned NumElems = VT.getVectorNumElements();
3897 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003898 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 // If this is the insertion idx, put the low elt of V2 here.
3900 MaskVec.push_back(i == Idx ? NumElems : i);
3901 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003902}
3903
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003904/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3905/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00003906static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3907 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003908 if (Depth == 6)
3909 return SDValue(); // Limit search depth.
3910
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003911 SDValue V = SDValue(N, 0);
3912 EVT VT = V.getValueType();
3913 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003914
3915 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3916 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3917 Index = SV->getMaskElt(Index);
3918
3919 if (Index < 0)
3920 return DAG.getUNDEF(VT.getVectorElementType());
3921
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003922 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003923 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003924 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003925 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003926
3927 // Recurse into target specific vector shuffles to find scalars.
3928 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003929 int NumElems = VT.getVectorNumElements();
3930 SmallVector<unsigned, 16> ShuffleMask;
3931 SDValue ImmN;
3932
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003933 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003934 case X86ISD::SHUFPS:
3935 case X86ISD::SHUFPD:
3936 ImmN = N->getOperand(N->getNumOperands()-1);
3937 DecodeSHUFPSMask(NumElems,
3938 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3939 ShuffleMask);
3940 break;
3941 case X86ISD::PUNPCKHBW:
3942 case X86ISD::PUNPCKHWD:
3943 case X86ISD::PUNPCKHDQ:
3944 case X86ISD::PUNPCKHQDQ:
3945 DecodePUNPCKHMask(NumElems, ShuffleMask);
3946 break;
3947 case X86ISD::UNPCKHPS:
3948 case X86ISD::UNPCKHPD:
3949 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3950 break;
3951 case X86ISD::PUNPCKLBW:
3952 case X86ISD::PUNPCKLWD:
3953 case X86ISD::PUNPCKLDQ:
3954 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00003955 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003956 break;
3957 case X86ISD::UNPCKLPS:
3958 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00003959 case X86ISD::VUNPCKLPS:
3960 case X86ISD::VUNPCKLPD:
3961 case X86ISD::VUNPCKLPSY:
3962 case X86ISD::VUNPCKLPDY:
3963 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003964 break;
3965 case X86ISD::MOVHLPS:
3966 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3967 break;
3968 case X86ISD::MOVLHPS:
3969 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3970 break;
3971 case X86ISD::PSHUFD:
3972 ImmN = N->getOperand(N->getNumOperands()-1);
3973 DecodePSHUFMask(NumElems,
3974 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3975 ShuffleMask);
3976 break;
3977 case X86ISD::PSHUFHW:
3978 ImmN = N->getOperand(N->getNumOperands()-1);
3979 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3980 ShuffleMask);
3981 break;
3982 case X86ISD::PSHUFLW:
3983 ImmN = N->getOperand(N->getNumOperands()-1);
3984 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3985 ShuffleMask);
3986 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003987 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003988 case X86ISD::MOVSD: {
3989 // The index 0 always comes from the first element of the second source,
3990 // this is why MOVSS and MOVSD are used in the first place. The other
3991 // elements come from the other positions of the first source vector.
3992 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003993 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3994 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003995 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003996 default:
3997 assert("not implemented for target shuffle node");
3998 return SDValue();
3999 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004000
4001 Index = ShuffleMask[Index];
4002 if (Index < 0)
4003 return DAG.getUNDEF(VT.getVectorElementType());
4004
4005 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4006 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4007 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004008 }
4009
4010 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004011 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004012 V = V.getOperand(0);
4013 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004014 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004015
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004016 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004017 return SDValue();
4018 }
4019
4020 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4021 return (Index == 0) ? V.getOperand(0)
4022 : DAG.getUNDEF(VT.getVectorElementType());
4023
4024 if (V.getOpcode() == ISD::BUILD_VECTOR)
4025 return V.getOperand(Index);
4026
4027 return SDValue();
4028}
4029
4030/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4031/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004032/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004033static
4034unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4035 bool ZerosFromLeft, SelectionDAG &DAG) {
4036 int i = 0;
4037
4038 while (i < NumElems) {
4039 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004040 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004041 if (!(Elt.getNode() &&
4042 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4043 break;
4044 ++i;
4045 }
4046
4047 return i;
4048}
4049
4050/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4051/// MaskE correspond consecutively to elements from one of the vector operands,
4052/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4053static
4054bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4055 int OpIdx, int NumElems, unsigned &OpNum) {
4056 bool SeenV1 = false;
4057 bool SeenV2 = false;
4058
4059 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4060 int Idx = SVOp->getMaskElt(i);
4061 // Ignore undef indicies
4062 if (Idx < 0)
4063 continue;
4064
4065 if (Idx < NumElems)
4066 SeenV1 = true;
4067 else
4068 SeenV2 = true;
4069
4070 // Only accept consecutive elements from the same vector
4071 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4072 return false;
4073 }
4074
4075 OpNum = SeenV1 ? 0 : 1;
4076 return true;
4077}
4078
4079/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4080/// logical left shift of a vector.
4081static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4082 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4083 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4084 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4085 false /* check zeros from right */, DAG);
4086 unsigned OpSrc;
4087
4088 if (!NumZeros)
4089 return false;
4090
4091 // Considering the elements in the mask that are not consecutive zeros,
4092 // check if they consecutively come from only one of the source vectors.
4093 //
4094 // V1 = {X, A, B, C} 0
4095 // \ \ \ /
4096 // vector_shuffle V1, V2 <1, 2, 3, X>
4097 //
4098 if (!isShuffleMaskConsecutive(SVOp,
4099 0, // Mask Start Index
4100 NumElems-NumZeros-1, // Mask End Index
4101 NumZeros, // Where to start looking in the src vector
4102 NumElems, // Number of elements in vector
4103 OpSrc)) // Which source operand ?
4104 return false;
4105
4106 isLeft = false;
4107 ShAmt = NumZeros;
4108 ShVal = SVOp->getOperand(OpSrc);
4109 return true;
4110}
4111
4112/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4113/// logical left shift of a vector.
4114static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4115 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4116 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4117 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4118 true /* check zeros from left */, DAG);
4119 unsigned OpSrc;
4120
4121 if (!NumZeros)
4122 return false;
4123
4124 // Considering the elements in the mask that are not consecutive zeros,
4125 // check if they consecutively come from only one of the source vectors.
4126 //
4127 // 0 { A, B, X, X } = V2
4128 // / \ / /
4129 // vector_shuffle V1, V2 <X, X, 4, 5>
4130 //
4131 if (!isShuffleMaskConsecutive(SVOp,
4132 NumZeros, // Mask Start Index
4133 NumElems-1, // Mask End Index
4134 0, // Where to start looking in the src vector
4135 NumElems, // Number of elements in vector
4136 OpSrc)) // Which source operand ?
4137 return false;
4138
4139 isLeft = true;
4140 ShAmt = NumZeros;
4141 ShVal = SVOp->getOperand(OpSrc);
4142 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004143}
4144
4145/// isVectorShift - Returns true if the shuffle can be implemented as a
4146/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004147static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004148 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004149 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4150 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4151 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004152
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004153 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004154}
4155
Evan Chengc78d3b42006-04-24 18:01:45 +00004156/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4157///
Dan Gohman475871a2008-07-27 21:46:04 +00004158static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004159 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004160 SelectionDAG &DAG,
4161 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004162 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004163 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004164
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004165 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004166 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004167 bool First = true;
4168 for (unsigned i = 0; i < 16; ++i) {
4169 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4170 if (ThisIsNonZero && First) {
4171 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004173 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004175 First = false;
4176 }
4177
4178 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004179 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004180 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4181 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004182 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004184 }
4185 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4187 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4188 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004189 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004191 } else
4192 ThisElt = LastElt;
4193
Gabor Greifba36cb52008-08-28 21:40:38 +00004194 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004196 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004197 }
4198 }
4199
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004200 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004201}
4202
Bill Wendlinga348c562007-03-22 18:42:45 +00004203/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004204///
Dan Gohman475871a2008-07-27 21:46:04 +00004205static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004206 unsigned NumNonZero, unsigned NumZero,
4207 SelectionDAG &DAG,
4208 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004209 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004210 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004211
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004212 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004213 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004214 bool First = true;
4215 for (unsigned i = 0; i < 8; ++i) {
4216 bool isNonZero = (NonZeros & (1 << i)) != 0;
4217 if (isNonZero) {
4218 if (First) {
4219 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004221 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004223 First = false;
4224 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004225 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004226 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004227 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004228 }
4229 }
4230
4231 return V;
4232}
4233
Evan Chengf26ffe92008-05-29 08:22:04 +00004234/// getVShift - Return a vector logical shift node.
4235///
Owen Andersone50ed302009-08-10 22:56:29 +00004236static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 unsigned NumBits, SelectionDAG &DAG,
4238 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004239 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004240 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004241 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4242 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004243 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004244 DAG.getConstant(NumBits,
4245 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004246}
4247
Dan Gohman475871a2008-07-27 21:46:04 +00004248SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004249X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004250 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004251
Evan Chengc3630942009-12-09 21:00:30 +00004252 // Check if the scalar load can be widened into a vector load. And if
4253 // the address is "base + cst" see if the cst can be "absorbed" into
4254 // the shuffle mask.
4255 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4256 SDValue Ptr = LD->getBasePtr();
4257 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4258 return SDValue();
4259 EVT PVT = LD->getValueType(0);
4260 if (PVT != MVT::i32 && PVT != MVT::f32)
4261 return SDValue();
4262
4263 int FI = -1;
4264 int64_t Offset = 0;
4265 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4266 FI = FINode->getIndex();
4267 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004268 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004269 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4270 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4271 Offset = Ptr.getConstantOperandVal(1);
4272 Ptr = Ptr.getOperand(0);
4273 } else {
4274 return SDValue();
4275 }
4276
4277 SDValue Chain = LD->getChain();
4278 // Make sure the stack object alignment is at least 16.
4279 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4280 if (DAG.InferPtrAlignment(Ptr) < 16) {
4281 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004282 // Can't change the alignment. FIXME: It's possible to compute
4283 // the exact stack offset and reference FI + adjust offset instead.
4284 // If someone *really* cares about this. That's the way to implement it.
4285 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004286 } else {
4287 MFI->setObjectAlignment(FI, 16);
4288 }
4289 }
4290
4291 // (Offset % 16) must be multiple of 4. Then address is then
4292 // Ptr + (Offset & ~15).
4293 if (Offset < 0)
4294 return SDValue();
4295 if ((Offset % 16) & 3)
4296 return SDValue();
4297 int64_t StartOffset = Offset & ~15;
4298 if (StartOffset)
4299 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4300 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4301
4302 int EltNo = (Offset - StartOffset) >> 2;
4303 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4304 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004305 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4306 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004307 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004308 // Canonicalize it to a v4i32 shuffle.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004309 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
4310 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Chengc3630942009-12-09 21:00:30 +00004311 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004312 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004313 }
4314
4315 return SDValue();
4316}
4317
Michael J. Spencerec38de22010-10-10 22:04:20 +00004318/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4319/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004320/// load which has the same value as a build_vector whose operands are 'elts'.
4321///
4322/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004323///
Nate Begeman1449f292010-03-24 22:19:06 +00004324/// FIXME: we'd also like to handle the case where the last elements are zero
4325/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4326/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004327static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004328 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004329 EVT EltVT = VT.getVectorElementType();
4330 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004331
Nate Begemanfdea31a2010-03-24 20:49:50 +00004332 LoadSDNode *LDBase = NULL;
4333 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004334
Nate Begeman1449f292010-03-24 22:19:06 +00004335 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004336 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004337 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004338 for (unsigned i = 0; i < NumElems; ++i) {
4339 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004340
Nate Begemanfdea31a2010-03-24 20:49:50 +00004341 if (!Elt.getNode() ||
4342 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4343 return SDValue();
4344 if (!LDBase) {
4345 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4346 return SDValue();
4347 LDBase = cast<LoadSDNode>(Elt.getNode());
4348 LastLoadedElt = i;
4349 continue;
4350 }
4351 if (Elt.getOpcode() == ISD::UNDEF)
4352 continue;
4353
4354 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4355 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4356 return SDValue();
4357 LastLoadedElt = i;
4358 }
Nate Begeman1449f292010-03-24 22:19:06 +00004359
4360 // If we have found an entire vector of loads and undefs, then return a large
4361 // load of the entire vector width starting at the base pointer. If we found
4362 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004363 if (LastLoadedElt == NumElems - 1) {
4364 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004365 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004366 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004367 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004368 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004369 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004370 LDBase->isVolatile(), LDBase->isNonTemporal(),
4371 LDBase->getAlignment());
4372 } else if (NumElems == 4 && LastLoadedElt == 1) {
4373 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4374 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004375 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4376 Ops, 2, MVT::i32,
4377 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004378 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004379 }
4380 return SDValue();
4381}
4382
Evan Chengc3630942009-12-09 21:00:30 +00004383SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004384X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004385 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004386
David Greenef125a292011-02-08 19:04:41 +00004387 EVT VT = Op.getValueType();
4388 EVT ExtVT = VT.getVectorElementType();
4389
4390 unsigned NumElems = Op.getNumOperands();
4391
4392 // For AVX-length vectors, build the individual 128-bit pieces and
4393 // use shuffles to put them in place.
Owen Anderson95771af2011-02-25 21:41:48 +00004394 if (VT.getSizeInBits() > 256 &&
4395 Subtarget->hasAVX() &&
David Greenef125a292011-02-08 19:04:41 +00004396 !ISD::isBuildVectorAllZeros(Op.getNode())) {
4397 SmallVector<SDValue, 8> V;
4398 V.resize(NumElems);
4399 for (unsigned i = 0; i < NumElems; ++i) {
4400 V[i] = Op.getOperand(i);
4401 }
Owen Anderson95771af2011-02-25 21:41:48 +00004402
David Greenef125a292011-02-08 19:04:41 +00004403 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
4404
4405 // Build the lower subvector.
4406 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
4407 // Build the upper subvector.
4408 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
4409 NumElems/2);
4410
4411 return ConcatVectors(Lower, Upper, DAG);
4412 }
4413
Chris Lattner6e80e442010-08-28 17:15:43 +00004414 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4415 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004416 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4417 // is present, so AllOnes is ignored.
4418 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4419 (Op.getValueType().getSizeInBits() != 256 &&
4420 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004421 // Canonicalize this to <4 x i32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004422 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4423 // eliminated on x86-32 hosts.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004424 if (Op.getValueType() == MVT::v4i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004425 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004426
Gabor Greifba36cb52008-08-28 21:40:38 +00004427 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004428 return getOnesVector(Op.getValueType(), DAG, dl);
4429 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004430 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004431
Owen Andersone50ed302009-08-10 22:56:29 +00004432 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004433
Evan Cheng0db9fe62006-04-25 20:13:52 +00004434 unsigned NumZero = 0;
4435 unsigned NumNonZero = 0;
4436 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004437 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004438 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004439 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004440 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004441 if (Elt.getOpcode() == ISD::UNDEF)
4442 continue;
4443 Values.insert(Elt);
4444 if (Elt.getOpcode() != ISD::Constant &&
4445 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004446 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004447 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004448 NumZero++;
4449 else {
4450 NonZeros |= (1 << i);
4451 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004452 }
4453 }
4454
Chris Lattner97a2a562010-08-26 05:24:29 +00004455 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4456 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004457 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004458
Chris Lattner67f453a2008-03-09 05:42:06 +00004459 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004460 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004461 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004462 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004463
Chris Lattner62098042008-03-09 01:05:04 +00004464 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4465 // the value are obviously zero, truncate the value to i32 and do the
4466 // insertion that way. Only do this if the value is non-constant or if the
4467 // value is a constant being inserted into element 0. It is cheaper to do
4468 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004470 (!IsAllConstants || Idx == 0)) {
4471 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004472 // Handle SSE only.
4473 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4474 EVT VecVT = MVT::v4i32;
4475 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004476
Chris Lattner62098042008-03-09 01:05:04 +00004477 // Truncate the value (which may itself be a constant) to i32, and
4478 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004479 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004480 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004481 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4482 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004483
Chris Lattner62098042008-03-09 01:05:04 +00004484 // Now we have our 32-bit value zero extended in the low element of
4485 // a vector. If Idx != 0, swizzle it into place.
4486 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004487 SmallVector<int, 4> Mask;
4488 Mask.push_back(Idx);
4489 for (unsigned i = 1; i != VecElts; ++i)
4490 Mask.push_back(i);
4491 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004492 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004493 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004494 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004495 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004496 }
4497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004498
Chris Lattner19f79692008-03-08 22:59:52 +00004499 // If we have a constant or non-constant insertion into the low element of
4500 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4501 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004502 // depending on what the source datatype is.
4503 if (Idx == 0) {
4504 if (NumZero == 0) {
4505 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004506 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4507 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004508 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4509 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4510 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4511 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4513 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004514 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4515 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004516 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4517 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4518 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004519 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004520 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004521 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004522
4523 // Is it a vector logical left shift?
4524 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004525 X86::isZeroNode(Op.getOperand(0)) &&
4526 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004527 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004528 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004529 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004530 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004531 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004532 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004533
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004534 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004535 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004536
Chris Lattner19f79692008-03-08 22:59:52 +00004537 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4538 // is a non-constant being inserted into an element other than the low one,
4539 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4540 // movd/movss) to move this into the low element, then shuffle it into
4541 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004542 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004543 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004544
Evan Cheng0db9fe62006-04-25 20:13:52 +00004545 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004546 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4547 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004548 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004549 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004550 MaskVec.push_back(i == Idx ? 0 : 1);
4551 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004552 }
4553 }
4554
Chris Lattner67f453a2008-03-09 05:42:06 +00004555 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004556 if (Values.size() == 1) {
4557 if (EVTBits == 32) {
4558 // Instead of a shuffle like this:
4559 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4560 // Check if it's possible to issue this instead.
4561 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4562 unsigned Idx = CountTrailingZeros_32(NonZeros);
4563 SDValue Item = Op.getOperand(Idx);
4564 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4565 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4566 }
Dan Gohman475871a2008-07-27 21:46:04 +00004567 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004568 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004569
Dan Gohmana3941172007-07-24 22:55:08 +00004570 // A vector full of immediates; various special cases are already
4571 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004572 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004573 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004574
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004575 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004576 if (EVTBits == 64) {
4577 if (NumNonZero == 1) {
4578 // One half is zero or undef.
4579 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004580 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004581 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004582 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4583 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004584 }
Dan Gohman475871a2008-07-27 21:46:04 +00004585 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004586 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004587
4588 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004589 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004590 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004591 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004592 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004593 }
4594
Bill Wendling826f36f2007-03-28 00:57:11 +00004595 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004596 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004597 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004598 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004599 }
4600
4601 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004602 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004603 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004604 if (NumElems == 4 && NumZero > 0) {
4605 for (unsigned i = 0; i < 4; ++i) {
4606 bool isZero = !(NonZeros & (1 << i));
4607 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004608 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004609 else
Dale Johannesenace16102009-02-03 19:33:06 +00004610 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004611 }
4612
4613 for (unsigned i = 0; i < 2; ++i) {
4614 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4615 default: break;
4616 case 0:
4617 V[i] = V[i*2]; // Must be a zero vector.
4618 break;
4619 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004621 break;
4622 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004623 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004624 break;
4625 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004627 break;
4628 }
4629 }
4630
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004632 bool Reverse = (NonZeros & 0x3) == 2;
4633 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004634 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004635 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4636 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004637 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4638 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004639 }
4640
Nate Begemanfdea31a2010-03-24 20:49:50 +00004641 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4642 // Check for a build vector of consecutive loads.
4643 for (unsigned i = 0; i < NumElems; ++i)
4644 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004645
Nate Begemanfdea31a2010-03-24 20:49:50 +00004646 // Check for elements which are consecutive loads.
4647 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4648 if (LD.getNode())
4649 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004650
4651 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004652 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004653 SDValue Result;
4654 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4655 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4656 else
4657 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004658
Chris Lattner24faf612010-08-28 17:59:08 +00004659 for (unsigned i = 1; i < NumElems; ++i) {
4660 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4661 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004662 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004663 }
4664 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004665 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004666
Chris Lattner6e80e442010-08-28 17:15:43 +00004667 // Otherwise, expand into a number of unpckl*, start by extending each of
4668 // our (non-undef) elements to the full vector width with the element in the
4669 // bottom slot of the vector (which generates no code for SSE).
4670 for (unsigned i = 0; i < NumElems; ++i) {
4671 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4672 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4673 else
4674 V[i] = DAG.getUNDEF(VT);
4675 }
4676
4677 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004678 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4679 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4680 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004681 unsigned EltStride = NumElems >> 1;
4682 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004683 for (unsigned i = 0; i < EltStride; ++i) {
4684 // If V[i+EltStride] is undef and this is the first round of mixing,
4685 // then it is safe to just drop this shuffle: V[i] is already in the
4686 // right place, the one element (since it's the first round) being
4687 // inserted as undef can be dropped. This isn't safe for successive
4688 // rounds because they will permute elements within both vectors.
4689 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4690 EltStride == NumElems/2)
4691 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004692
Chris Lattner6e80e442010-08-28 17:15:43 +00004693 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004694 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004695 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004696 }
4697 return V[0];
4698 }
Dan Gohman475871a2008-07-27 21:46:04 +00004699 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004700}
4701
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004702SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004703X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004704 // We support concatenate two MMX registers and place them in a MMX
4705 // register. This is better than doing a stack convert.
4706 DebugLoc dl = Op.getDebugLoc();
4707 EVT ResVT = Op.getValueType();
4708 assert(Op.getNumOperands() == 2);
4709 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4710 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4711 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004712 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004713 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4714 InVec = Op.getOperand(1);
4715 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4716 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004717 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004718 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4719 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4720 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004721 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004722 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4723 Mask[0] = 0; Mask[1] = 2;
4724 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4725 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004726 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004727}
4728
Nate Begemanb9a47b82009-02-23 08:49:38 +00004729// v8i16 shuffles - Prefer shuffles in the following order:
4730// 1. [all] pshuflw, pshufhw, optional move
4731// 2. [ssse3] 1 x pshufb
4732// 3. [ssse3] 2 x pshufb + 1 x por
4733// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004734SDValue
4735X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4736 SelectionDAG &DAG) const {
4737 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004738 SDValue V1 = SVOp->getOperand(0);
4739 SDValue V2 = SVOp->getOperand(1);
4740 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004741 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004742
Nate Begemanb9a47b82009-02-23 08:49:38 +00004743 // Determine if more than 1 of the words in each of the low and high quadwords
4744 // of the result come from the same quadword of one of the two inputs. Undef
4745 // mask values count as coming from any quadword, for better codegen.
4746 SmallVector<unsigned, 4> LoQuad(4);
4747 SmallVector<unsigned, 4> HiQuad(4);
4748 BitVector InputQuads(4);
4749 for (unsigned i = 0; i < 8; ++i) {
4750 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004751 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004752 MaskVals.push_back(EltIdx);
4753 if (EltIdx < 0) {
4754 ++Quad[0];
4755 ++Quad[1];
4756 ++Quad[2];
4757 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004758 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004759 }
4760 ++Quad[EltIdx / 4];
4761 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004762 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004763
Nate Begemanb9a47b82009-02-23 08:49:38 +00004764 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004765 unsigned MaxQuad = 1;
4766 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004767 if (LoQuad[i] > MaxQuad) {
4768 BestLoQuad = i;
4769 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004770 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004771 }
4772
Nate Begemanb9a47b82009-02-23 08:49:38 +00004773 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004774 MaxQuad = 1;
4775 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004776 if (HiQuad[i] > MaxQuad) {
4777 BestHiQuad = i;
4778 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004779 }
4780 }
4781
Nate Begemanb9a47b82009-02-23 08:49:38 +00004782 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004783 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004784 // single pshufb instruction is necessary. If There are more than 2 input
4785 // quads, disable the next transformation since it does not help SSSE3.
4786 bool V1Used = InputQuads[0] || InputQuads[1];
4787 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004788 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004789 if (InputQuads.count() == 2 && V1Used && V2Used) {
4790 BestLoQuad = InputQuads.find_first();
4791 BestHiQuad = InputQuads.find_next(BestLoQuad);
4792 }
4793 if (InputQuads.count() > 2) {
4794 BestLoQuad = -1;
4795 BestHiQuad = -1;
4796 }
4797 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004798
Nate Begemanb9a47b82009-02-23 08:49:38 +00004799 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4800 // the shuffle mask. If a quad is scored as -1, that means that it contains
4801 // words from all 4 input quadwords.
4802 SDValue NewV;
4803 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004804 SmallVector<int, 8> MaskV;
4805 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4806 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004807 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004808 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
4809 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
4810 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004811
Nate Begemanb9a47b82009-02-23 08:49:38 +00004812 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4813 // source words for the shuffle, to aid later transformations.
4814 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004815 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004816 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004817 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004818 if (idx != (int)i)
4819 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004820 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004821 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004822 AllWordsInNewV = false;
4823 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004824 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004825
Nate Begemanb9a47b82009-02-23 08:49:38 +00004826 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4827 if (AllWordsInNewV) {
4828 for (int i = 0; i != 8; ++i) {
4829 int idx = MaskVals[i];
4830 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004831 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004832 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004833 if ((idx != i) && idx < 4)
4834 pshufhw = false;
4835 if ((idx != i) && idx > 3)
4836 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004837 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004838 V1 = NewV;
4839 V2Used = false;
4840 BestLoQuad = 0;
4841 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004842 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004843
Nate Begemanb9a47b82009-02-23 08:49:38 +00004844 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4845 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004846 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004847 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4848 unsigned TargetMask = 0;
4849 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004850 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004851 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4852 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4853 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004854 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004855 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004856 }
Eric Christopherfd179292009-08-27 18:07:15 +00004857
Nate Begemanb9a47b82009-02-23 08:49:38 +00004858 // If we have SSSE3, and all words of the result are from 1 input vector,
4859 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4860 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004861 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004862 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004863
Nate Begemanb9a47b82009-02-23 08:49:38 +00004864 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004865 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004866 // mask, and elements that come from V1 in the V2 mask, so that the two
4867 // results can be OR'd together.
4868 bool TwoInputs = V1Used && V2Used;
4869 for (unsigned i = 0; i != 8; ++i) {
4870 int EltIdx = MaskVals[i] * 2;
4871 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4873 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004874 continue;
4875 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4877 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004878 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004879 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004880 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004881 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004882 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004883 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004884 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004885
Nate Begemanb9a47b82009-02-23 08:49:38 +00004886 // Calculate the shuffle mask for the second input, shuffle it, and
4887 // OR it with the first shuffled input.
4888 pshufbMask.clear();
4889 for (unsigned i = 0; i != 8; ++i) {
4890 int EltIdx = MaskVals[i] * 2;
4891 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004892 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4893 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004894 continue;
4895 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004896 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4897 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004898 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004899 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004900 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004901 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004902 MVT::v16i8, &pshufbMask[0], 16));
4903 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004904 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004905 }
4906
4907 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4908 // and update MaskVals with new element order.
4909 BitVector InOrder(8);
4910 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004911 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004912 for (int i = 0; i != 4; ++i) {
4913 int idx = MaskVals[i];
4914 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004915 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004916 InOrder.set(i);
4917 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004918 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004919 InOrder.set(i);
4920 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004921 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004922 }
4923 }
4924 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004925 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004926 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004927 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004928
4929 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4930 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4931 NewV.getOperand(0),
4932 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4933 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004934 }
Eric Christopherfd179292009-08-27 18:07:15 +00004935
Nate Begemanb9a47b82009-02-23 08:49:38 +00004936 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4937 // and update MaskVals with the new element order.
4938 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004939 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004940 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004941 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004942 for (unsigned i = 4; i != 8; ++i) {
4943 int idx = MaskVals[i];
4944 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004945 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004946 InOrder.set(i);
4947 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004948 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004949 InOrder.set(i);
4950 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004951 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004952 }
4953 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004954 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004955 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004956
4957 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4958 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4959 NewV.getOperand(0),
4960 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4961 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004962 }
Eric Christopherfd179292009-08-27 18:07:15 +00004963
Nate Begemanb9a47b82009-02-23 08:49:38 +00004964 // In case BestHi & BestLo were both -1, which means each quadword has a word
4965 // from each of the four input quadwords, calculate the InOrder bitvector now
4966 // before falling through to the insert/extract cleanup.
4967 if (BestLoQuad == -1 && BestHiQuad == -1) {
4968 NewV = V1;
4969 for (int i = 0; i != 8; ++i)
4970 if (MaskVals[i] < 0 || MaskVals[i] == i)
4971 InOrder.set(i);
4972 }
Eric Christopherfd179292009-08-27 18:07:15 +00004973
Nate Begemanb9a47b82009-02-23 08:49:38 +00004974 // The other elements are put in the right place using pextrw and pinsrw.
4975 for (unsigned i = 0; i != 8; ++i) {
4976 if (InOrder[i])
4977 continue;
4978 int EltIdx = MaskVals[i];
4979 if (EltIdx < 0)
4980 continue;
4981 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004982 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004983 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004984 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004985 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004986 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004987 DAG.getIntPtrConstant(i));
4988 }
4989 return NewV;
4990}
4991
4992// v16i8 shuffles - Prefer shuffles in the following order:
4993// 1. [ssse3] 1 x pshufb
4994// 2. [ssse3] 2 x pshufb + 1 x por
4995// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4996static
Nate Begeman9008ca62009-04-27 18:41:29 +00004997SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004998 SelectionDAG &DAG,
4999 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005000 SDValue V1 = SVOp->getOperand(0);
5001 SDValue V2 = SVOp->getOperand(1);
5002 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005003 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005004 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005005
Nate Begemanb9a47b82009-02-23 08:49:38 +00005006 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005007 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005008 // present, fall back to case 3.
5009 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5010 bool V1Only = true;
5011 bool V2Only = true;
5012 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005013 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005014 if (EltIdx < 0)
5015 continue;
5016 if (EltIdx < 16)
5017 V2Only = false;
5018 else
5019 V1Only = false;
5020 }
Eric Christopherfd179292009-08-27 18:07:15 +00005021
Nate Begemanb9a47b82009-02-23 08:49:38 +00005022 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
5023 if (TLI.getSubtarget()->hasSSSE3()) {
5024 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005025
Nate Begemanb9a47b82009-02-23 08:49:38 +00005026 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005027 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005028 //
5029 // Otherwise, we have elements from both input vectors, and must zero out
5030 // elements that come from V2 in the first mask, and V1 in the second mask
5031 // so that we can OR them together.
5032 bool TwoInputs = !(V1Only || V2Only);
5033 for (unsigned i = 0; i != 16; ++i) {
5034 int EltIdx = MaskVals[i];
5035 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005036 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005037 continue;
5038 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005039 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005040 }
5041 // If all the elements are from V2, assign it to V1 and return after
5042 // building the first pshufb.
5043 if (V2Only)
5044 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005045 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005046 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005047 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005048 if (!TwoInputs)
5049 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005050
Nate Begemanb9a47b82009-02-23 08:49:38 +00005051 // Calculate the shuffle mask for the second input, shuffle it, and
5052 // OR it with the first shuffled input.
5053 pshufbMask.clear();
5054 for (unsigned i = 0; i != 16; ++i) {
5055 int EltIdx = MaskVals[i];
5056 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005058 continue;
5059 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005060 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005061 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005062 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005063 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005064 MVT::v16i8, &pshufbMask[0], 16));
5065 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005066 }
Eric Christopherfd179292009-08-27 18:07:15 +00005067
Nate Begemanb9a47b82009-02-23 08:49:38 +00005068 // No SSSE3 - Calculate in place words and then fix all out of place words
5069 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5070 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005071 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5072 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005073 SDValue NewV = V2Only ? V2 : V1;
5074 for (int i = 0; i != 8; ++i) {
5075 int Elt0 = MaskVals[i*2];
5076 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005077
Nate Begemanb9a47b82009-02-23 08:49:38 +00005078 // This word of the result is all undef, skip it.
5079 if (Elt0 < 0 && Elt1 < 0)
5080 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005081
Nate Begemanb9a47b82009-02-23 08:49:38 +00005082 // This word of the result is already in the correct place, skip it.
5083 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5084 continue;
5085 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5086 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005087
Nate Begemanb9a47b82009-02-23 08:49:38 +00005088 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5089 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5090 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005091
5092 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5093 // using a single extract together, load it and store it.
5094 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005095 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005096 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005098 DAG.getIntPtrConstant(i));
5099 continue;
5100 }
5101
Nate Begemanb9a47b82009-02-23 08:49:38 +00005102 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005103 // source byte is not also odd, shift the extracted word left 8 bits
5104 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005105 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005106 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005107 DAG.getIntPtrConstant(Elt1 / 2));
5108 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005109 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005110 DAG.getConstant(8,
5111 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005112 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005113 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5114 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005115 }
5116 // If Elt0 is defined, extract it from the appropriate source. If the
5117 // source byte is not also even, shift the extracted word right 8 bits. If
5118 // Elt1 was also defined, OR the extracted values together before
5119 // inserting them in the result.
5120 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005121 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005122 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5123 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005125 DAG.getConstant(8,
5126 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005127 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005128 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5129 DAG.getConstant(0x00FF, MVT::i16));
5130 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005131 : InsElt0;
5132 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005134 DAG.getIntPtrConstant(i));
5135 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005136 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005137}
5138
Evan Cheng7a831ce2007-12-15 03:00:47 +00005139/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005140/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005141/// done when every pair / quad of shuffle mask elements point to elements in
5142/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005143/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005144static
Nate Begeman9008ca62009-04-27 18:41:29 +00005145SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005146 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005147 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005148 SDValue V1 = SVOp->getOperand(0);
5149 SDValue V2 = SVOp->getOperand(1);
5150 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005151 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005152 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005153 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005154 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005155 case MVT::v4f32: NewVT = MVT::v2f64; break;
5156 case MVT::v4i32: NewVT = MVT::v2i64; break;
5157 case MVT::v8i16: NewVT = MVT::v4i32; break;
5158 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005159 }
5160
Nate Begeman9008ca62009-04-27 18:41:29 +00005161 int Scale = NumElems / NewWidth;
5162 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005163 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005164 int StartIdx = -1;
5165 for (int j = 0; j < Scale; ++j) {
5166 int EltIdx = SVOp->getMaskElt(i+j);
5167 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005168 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005169 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005170 StartIdx = EltIdx - (EltIdx % Scale);
5171 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005172 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005173 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005174 if (StartIdx == -1)
5175 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005176 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005177 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005178 }
5179
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005180 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5181 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005182 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005183}
5184
Evan Chengd880b972008-05-09 21:53:03 +00005185/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005186///
Owen Andersone50ed302009-08-10 22:56:29 +00005187static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005188 SDValue SrcOp, SelectionDAG &DAG,
5189 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005190 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005191 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005192 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005193 LD = dyn_cast<LoadSDNode>(SrcOp);
5194 if (!LD) {
5195 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5196 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005197 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005198 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005199 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005200 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005201 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005202 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005203 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005204 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005205 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5206 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5207 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005208 SrcOp.getOperand(0)
5209 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005210 }
5211 }
5212 }
5213
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005214 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005215 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005216 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005217 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005218}
5219
Evan Chengace3c172008-07-22 21:13:36 +00005220/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
5221/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005222static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00005223LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
5224 SDValue V1 = SVOp->getOperand(0);
5225 SDValue V2 = SVOp->getOperand(1);
5226 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005227 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005228
Evan Chengace3c172008-07-22 21:13:36 +00005229 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00005230 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005231 SmallVector<int, 8> Mask1(4U, -1);
5232 SmallVector<int, 8> PermMask;
5233 SVOp->getMask(PermMask);
5234
Evan Chengace3c172008-07-22 21:13:36 +00005235 unsigned NumHi = 0;
5236 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005237 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005238 int Idx = PermMask[i];
5239 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005240 Locs[i] = std::make_pair(-1, -1);
5241 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005242 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5243 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005244 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005245 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005246 NumLo++;
5247 } else {
5248 Locs[i] = std::make_pair(1, NumHi);
5249 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005250 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005251 NumHi++;
5252 }
5253 }
5254 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005255
Evan Chengace3c172008-07-22 21:13:36 +00005256 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005257 // If no more than two elements come from either vector. This can be
5258 // implemented with two shuffles. First shuffle gather the elements.
5259 // The second shuffle, which takes the first shuffle as both of its
5260 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005261 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005262
Nate Begeman9008ca62009-04-27 18:41:29 +00005263 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005264
Evan Chengace3c172008-07-22 21:13:36 +00005265 for (unsigned i = 0; i != 4; ++i) {
5266 if (Locs[i].first == -1)
5267 continue;
5268 else {
5269 unsigned Idx = (i < 2) ? 0 : 4;
5270 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005271 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005272 }
5273 }
5274
Nate Begeman9008ca62009-04-27 18:41:29 +00005275 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005276 } else if (NumLo == 3 || NumHi == 3) {
5277 // Otherwise, we must have three elements from one vector, call it X, and
5278 // one element from the other, call it Y. First, use a shufps to build an
5279 // intermediate vector with the one element from Y and the element from X
5280 // that will be in the same half in the final destination (the indexes don't
5281 // matter). Then, use a shufps to build the final vector, taking the half
5282 // containing the element from Y from the intermediate, and the other half
5283 // from X.
5284 if (NumHi == 3) {
5285 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005286 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005287 std::swap(V1, V2);
5288 }
5289
5290 // Find the element from V2.
5291 unsigned HiIndex;
5292 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005293 int Val = PermMask[HiIndex];
5294 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005295 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005296 if (Val >= 4)
5297 break;
5298 }
5299
Nate Begeman9008ca62009-04-27 18:41:29 +00005300 Mask1[0] = PermMask[HiIndex];
5301 Mask1[1] = -1;
5302 Mask1[2] = PermMask[HiIndex^1];
5303 Mask1[3] = -1;
5304 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005305
5306 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005307 Mask1[0] = PermMask[0];
5308 Mask1[1] = PermMask[1];
5309 Mask1[2] = HiIndex & 1 ? 6 : 4;
5310 Mask1[3] = HiIndex & 1 ? 4 : 6;
5311 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005312 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005313 Mask1[0] = HiIndex & 1 ? 2 : 0;
5314 Mask1[1] = HiIndex & 1 ? 0 : 2;
5315 Mask1[2] = PermMask[2];
5316 Mask1[3] = PermMask[3];
5317 if (Mask1[2] >= 0)
5318 Mask1[2] += 4;
5319 if (Mask1[3] >= 0)
5320 Mask1[3] += 4;
5321 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005322 }
Evan Chengace3c172008-07-22 21:13:36 +00005323 }
5324
5325 // Break it into (shuffle shuffle_hi, shuffle_lo).
5326 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00005327 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005328 SmallVector<int,8> LoMask(4U, -1);
5329 SmallVector<int,8> HiMask(4U, -1);
5330
5331 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005332 unsigned MaskIdx = 0;
5333 unsigned LoIdx = 0;
5334 unsigned HiIdx = 2;
5335 for (unsigned i = 0; i != 4; ++i) {
5336 if (i == 2) {
5337 MaskPtr = &HiMask;
5338 MaskIdx = 1;
5339 LoIdx = 0;
5340 HiIdx = 2;
5341 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005342 int Idx = PermMask[i];
5343 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005344 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005345 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005346 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005347 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005348 LoIdx++;
5349 } else {
5350 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005351 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005352 HiIdx++;
5353 }
5354 }
5355
Nate Begeman9008ca62009-04-27 18:41:29 +00005356 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5357 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5358 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005359 for (unsigned i = 0; i != 4; ++i) {
5360 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005361 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005362 } else {
5363 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005364 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005365 }
5366 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005367 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005368}
5369
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005370static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005371 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005372 V = V.getOperand(0);
5373 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5374 V = V.getOperand(0);
5375 if (MayFoldLoad(V))
5376 return true;
5377 return false;
5378}
5379
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005380// FIXME: the version above should always be used. Since there's
5381// a bug where several vector shuffles can't be folded because the
5382// DAG is not updated during lowering and a node claims to have two
5383// uses while it only has one, use this version, and let isel match
5384// another instruction if the load really happens to have more than
5385// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005386// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005387static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005388 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005389 V = V.getOperand(0);
5390 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5391 V = V.getOperand(0);
5392 if (ISD::isNormalLoad(V.getNode()))
5393 return true;
5394 return false;
5395}
5396
5397/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5398/// a vector extract, and if both can be later optimized into a single load.
5399/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5400/// here because otherwise a target specific shuffle node is going to be
5401/// emitted for this shuffle, and the optimization not done.
5402/// FIXME: This is probably not the best approach, but fix the problem
5403/// until the right path is decided.
5404static
5405bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5406 const TargetLowering &TLI) {
5407 EVT VT = V.getValueType();
5408 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5409
5410 // Be sure that the vector shuffle is present in a pattern like this:
5411 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5412 if (!V.hasOneUse())
5413 return false;
5414
5415 SDNode *N = *V.getNode()->use_begin();
5416 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5417 return false;
5418
5419 SDValue EltNo = N->getOperand(1);
5420 if (!isa<ConstantSDNode>(EltNo))
5421 return false;
5422
5423 // If the bit convert changed the number of elements, it is unsafe
5424 // to examine the mask.
5425 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005426 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005427 EVT SrcVT = V.getOperand(0).getValueType();
5428 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5429 return false;
5430 V = V.getOperand(0);
5431 HasShuffleIntoBitcast = true;
5432 }
5433
5434 // Select the input vector, guarding against out of range extract vector.
5435 unsigned NumElems = VT.getVectorNumElements();
5436 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5437 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5438 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5439
5440 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005441 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005442 V = V.getOperand(0);
5443
5444 if (ISD::isNormalLoad(V.getNode())) {
5445 // Is the original load suitable?
5446 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5447
5448 // FIXME: avoid the multi-use bug that is preventing lots of
5449 // of foldings to be detected, this is still wrong of course, but
5450 // give the temporary desired behavior, and if it happens that
5451 // the load has real more uses, during isel it will not fold, and
5452 // will generate poor code.
5453 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5454 return false;
5455
5456 if (!HasShuffleIntoBitcast)
5457 return true;
5458
5459 // If there's a bitcast before the shuffle, check if the load type and
5460 // alignment is valid.
5461 unsigned Align = LN0->getAlignment();
5462 unsigned NewAlign =
5463 TLI.getTargetData()->getABITypeAlignment(
5464 VT.getTypeForEVT(*DAG.getContext()));
5465
5466 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5467 return false;
5468 }
5469
5470 return true;
5471}
5472
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005473static
Evan Cheng835580f2010-10-07 20:50:20 +00005474SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5475 EVT VT = Op.getValueType();
5476
5477 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005478 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5479 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005480 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5481 V1, DAG));
5482}
5483
5484static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005485SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5486 bool HasSSE2) {
5487 SDValue V1 = Op.getOperand(0);
5488 SDValue V2 = Op.getOperand(1);
5489 EVT VT = Op.getValueType();
5490
5491 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5492
5493 if (HasSSE2 && VT == MVT::v2f64)
5494 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5495
5496 // v4f32 or v4i32
5497 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5498}
5499
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005500static
5501SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5502 SDValue V1 = Op.getOperand(0);
5503 SDValue V2 = Op.getOperand(1);
5504 EVT VT = Op.getValueType();
5505
5506 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5507 "unsupported shuffle type");
5508
5509 if (V2.getOpcode() == ISD::UNDEF)
5510 V2 = V1;
5511
5512 // v4i32 or v4f32
5513 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5514}
5515
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005516static
5517SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5518 SDValue V1 = Op.getOperand(0);
5519 SDValue V2 = Op.getOperand(1);
5520 EVT VT = Op.getValueType();
5521 unsigned NumElems = VT.getVectorNumElements();
5522
5523 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5524 // operand of these instructions is only memory, so check if there's a
5525 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5526 // same masks.
5527 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005528
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005529 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005530 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005531 CanFoldLoad = true;
5532
5533 // When V1 is a load, it can be folded later into a store in isel, example:
5534 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5535 // turns into:
5536 // (MOVLPSmr addr:$src1, VR128:$src2)
5537 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005538 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005539 CanFoldLoad = true;
5540
Eric Christopher893a8822011-02-20 05:04:42 +00005541 // Both of them can't be memory operations though.
5542 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
5543 CanFoldLoad = false;
Owen Anderson95771af2011-02-25 21:41:48 +00005544
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005545 if (CanFoldLoad) {
5546 if (HasSSE2 && NumElems == 2)
5547 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5548
5549 if (NumElems == 4)
5550 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5551 }
5552
5553 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5554 // movl and movlp will both match v2i64, but v2i64 is never matched by
5555 // movl earlier because we make it strict to avoid messing with the movlp load
5556 // folding logic (see the code above getMOVLP call). Match it here then,
5557 // this is horrible, but will stay like this until we move all shuffle
5558 // matching to x86 specific nodes. Note that for the 1st condition all
5559 // types are matched with movsd.
5560 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5561 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5562 else if (HasSSE2)
5563 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5564
5565
5566 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5567
5568 // Invert the operand order and use SHUFPS to match it.
5569 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5570 X86::getShuffleSHUFImmediate(SVOp), DAG);
5571}
5572
David Greenec4db4e52011-02-28 19:06:56 +00005573static inline unsigned getUNPCKLOpcode(EVT VT, const X86Subtarget *Subtarget) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005574 switch(VT.getSimpleVT().SimpleTy) {
5575 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5576 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
David Greenec4db4e52011-02-28 19:06:56 +00005577 case MVT::v4f32:
5578 return Subtarget->hasAVX() ? X86ISD::VUNPCKLPS : X86ISD::UNPCKLPS;
5579 case MVT::v2f64:
5580 return Subtarget->hasAVX() ? X86ISD::VUNPCKLPD : X86ISD::UNPCKLPD;
5581 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
5582 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005583 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5584 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5585 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005586 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005587 }
5588 return 0;
5589}
5590
5591static inline unsigned getUNPCKHOpcode(EVT VT) {
5592 switch(VT.getSimpleVT().SimpleTy) {
5593 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5594 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5595 case MVT::v4f32: return X86ISD::UNPCKHPS;
5596 case MVT::v2f64: return X86ISD::UNPCKHPD;
5597 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5598 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5599 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005600 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005601 }
5602 return 0;
5603}
5604
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005605static
5606SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005607 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005608 const X86Subtarget *Subtarget) {
5609 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5610 EVT VT = Op.getValueType();
5611 DebugLoc dl = Op.getDebugLoc();
5612 SDValue V1 = Op.getOperand(0);
5613 SDValue V2 = Op.getOperand(1);
5614
5615 if (isZeroShuffle(SVOp))
5616 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5617
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005618 // Handle splat operations
5619 if (SVOp->isSplat()) {
5620 // Special case, this is the only place now where it's
5621 // allowed to return a vector_shuffle operation without
5622 // using a target specific node, because *hopefully* it
5623 // will be optimized away by the dag combiner.
5624 if (VT.getVectorNumElements() <= 4 &&
5625 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5626 return Op;
5627
5628 // Handle splats by matching through known masks
5629 if (VT.getVectorNumElements() <= 4)
5630 return SDValue();
5631
Evan Cheng835580f2010-10-07 20:50:20 +00005632 // Canonicalize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005633 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005634 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005635
5636 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5637 // do it!
5638 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5639 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5640 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005641 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005642 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5643 // FIXME: Figure out a cleaner way to do this.
5644 // Try to make use of movq to zero out the top part.
5645 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5646 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5647 if (NewOp.getNode()) {
5648 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5649 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5650 DAG, Subtarget, dl);
5651 }
5652 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5653 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5654 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5655 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5656 DAG, Subtarget, dl);
5657 }
5658 }
5659 return SDValue();
5660}
5661
Dan Gohman475871a2008-07-27 21:46:04 +00005662SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005663X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005664 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005665 SDValue V1 = Op.getOperand(0);
5666 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005667 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005668 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005669 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005670 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005671 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5672 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005673 bool V1IsSplat = false;
5674 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005675 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005676 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005677 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005678 MachineFunction &MF = DAG.getMachineFunction();
5679 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005680
Dale Johannesen0488fb62010-09-30 23:57:10 +00005681 // Shuffle operations on MMX not supported.
5682 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005683 return Op;
5684
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005685 // Vector shuffle lowering takes 3 steps:
5686 //
5687 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5688 // narrowing and commutation of operands should be handled.
5689 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5690 // shuffle nodes.
5691 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5692 // so the shuffle can be broken into other shuffles and the legalizer can
5693 // try the lowering again.
5694 //
5695 // The general ideia is that no vector_shuffle operation should be left to
5696 // be matched during isel, all of them must be converted to a target specific
5697 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005698
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005699 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5700 // narrowing and commutation of operands should be handled. The actual code
5701 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005702 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005703 if (NewOp.getNode())
5704 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005705
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005706 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5707 // unpckh_undef). Only use pshufd if speed is more important than size.
5708 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5709 if (VT != MVT::v2i64 && VT != MVT::v2f64)
David Greenec4db4e52011-02-28 19:06:56 +00005710 return getTargetShuffleNode(getUNPCKLOpcode(VT, getSubtarget()), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005711 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5712 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5713 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005714
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005715 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005716 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005717 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005718
Dale Johannesen0488fb62010-09-30 23:57:10 +00005719 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005720 return getMOVHighToLow(Op, dl, DAG);
5721
5722 // Use to match splats
5723 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5724 (VT == MVT::v2f64 || VT == MVT::v2i64))
5725 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5726
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005727 if (X86::isPSHUFDMask(SVOp)) {
5728 // The actual implementation will match the mask in the if above and then
5729 // during isel it can match several different instructions, not only pshufd
5730 // as its name says, sad but true, emulate the behavior for now...
5731 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5732 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5733
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005734 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5735
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005736 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005737 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5738
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005739 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005740 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5741 TargetMask, DAG);
5742
5743 if (VT == MVT::v4f32)
5744 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5745 TargetMask, DAG);
5746 }
Eric Christopherfd179292009-08-27 18:07:15 +00005747
Evan Chengf26ffe92008-05-29 08:22:04 +00005748 // Check if this can be converted into a logical shift.
5749 bool isLeft = false;
5750 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005751 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005752 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005753 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005754 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005755 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005756 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005757 EVT EltVT = VT.getVectorElementType();
5758 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005759 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005760 }
Eric Christopherfd179292009-08-27 18:07:15 +00005761
Nate Begeman9008ca62009-04-27 18:41:29 +00005762 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005763 if (V1IsUndef)
5764 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005765 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005766 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005767 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005768 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005769 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5770
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005771 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005772 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5773 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005774 }
Eric Christopherfd179292009-08-27 18:07:15 +00005775
Nate Begeman9008ca62009-04-27 18:41:29 +00005776 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00005777 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5778 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005779
Dale Johannesen0488fb62010-09-30 23:57:10 +00005780 if (X86::isMOVHLPSMask(SVOp))
5781 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005782
Dale Johannesen0488fb62010-09-30 23:57:10 +00005783 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5784 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005785
Dale Johannesen0488fb62010-09-30 23:57:10 +00005786 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5787 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005788
Dale Johannesen0488fb62010-09-30 23:57:10 +00005789 if (X86::isMOVLPMask(SVOp))
5790 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005791
Nate Begeman9008ca62009-04-27 18:41:29 +00005792 if (ShouldXformToMOVHLPS(SVOp) ||
5793 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5794 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005795
Evan Chengf26ffe92008-05-29 08:22:04 +00005796 if (isShift) {
5797 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005798 EVT EltVT = VT.getVectorElementType();
5799 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005800 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005801 }
Eric Christopherfd179292009-08-27 18:07:15 +00005802
Evan Cheng9eca5e82006-10-25 21:49:50 +00005803 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005804 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5805 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005806 V1IsSplat = isSplatVector(V1.getNode());
5807 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005808
Chris Lattner8a594482007-11-25 00:24:49 +00005809 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005810 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005811 Op = CommuteVectorShuffle(SVOp, DAG);
5812 SVOp = cast<ShuffleVectorSDNode>(Op);
5813 V1 = SVOp->getOperand(0);
5814 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005815 std::swap(V1IsSplat, V2IsSplat);
5816 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005817 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005818 }
5819
Nate Begeman9008ca62009-04-27 18:41:29 +00005820 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5821 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005822 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005823 return V1;
5824 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5825 // the instruction selector will not match, so get a canonical MOVL with
5826 // swapped operands to undo the commute.
5827 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005828 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005829
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005830 if (X86::isUNPCKLMask(SVOp))
David Greenec4db4e52011-02-28 19:06:56 +00005831 return getTargetShuffleNode(getUNPCKLOpcode(VT, getSubtarget()),
5832 dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005833
5834 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005835 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005836
Evan Cheng9bbbb982006-10-25 20:48:19 +00005837 if (V2IsSplat) {
5838 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005839 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005840 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005841 SDValue NewMask = NormalizeMask(SVOp, DAG);
5842 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5843 if (NSVOp != SVOp) {
5844 if (X86::isUNPCKLMask(NSVOp, true)) {
5845 return NewMask;
5846 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5847 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005848 }
5849 }
5850 }
5851
Evan Cheng9eca5e82006-10-25 21:49:50 +00005852 if (Commuted) {
5853 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005854 // FIXME: this seems wrong.
5855 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5856 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005857
5858 if (X86::isUNPCKLMask(NewSVOp))
David Greenec4db4e52011-02-28 19:06:56 +00005859 return getTargetShuffleNode(getUNPCKLOpcode(VT, getSubtarget()),
5860 dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005861
5862 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005863 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005864 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005865
Nate Begeman9008ca62009-04-27 18:41:29 +00005866 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00005867 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00005868 return CommuteVectorShuffle(SVOp, DAG);
5869
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005870 // The checks below are all present in isShuffleMaskLegal, but they are
5871 // inlined here right now to enable us to directly emit target specific
5872 // nodes, and remove one by one until they don't return Op anymore.
5873 SmallVector<int, 16> M;
5874 SVOp->getMask(M);
5875
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005876 if (isPALIGNRMask(M, VT, HasSSSE3))
5877 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5878 X86::getShufflePALIGNRImmediate(SVOp),
5879 DAG);
5880
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005881 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5882 SVOp->getSplatIndex() == 0 && V2IsUndef) {
David Greenec4db4e52011-02-28 19:06:56 +00005883 if (VT == MVT::v2f64) {
5884 X86ISD::NodeType Opcode =
5885 getSubtarget()->hasAVX() ? X86ISD::VUNPCKLPD : X86ISD::UNPCKLPD;
5886 return getTargetShuffleNode(Opcode, dl, VT, V1, V1, DAG);
5887 }
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005888 if (VT == MVT::v2i64)
5889 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5890 }
5891
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005892 if (isPSHUFHWMask(M, VT))
5893 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5894 X86::getShufflePSHUFHWImmediate(SVOp),
5895 DAG);
5896
5897 if (isPSHUFLWMask(M, VT))
5898 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5899 X86::getShufflePSHUFLWImmediate(SVOp),
5900 DAG);
5901
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005902 if (isSHUFPMask(M, VT)) {
5903 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5904 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5905 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5906 TargetMask, DAG);
5907 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5908 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5909 TargetMask, DAG);
5910 }
5911
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005912 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5913 if (VT != MVT::v2i64 && VT != MVT::v2f64)
David Greenec4db4e52011-02-28 19:06:56 +00005914 return getTargetShuffleNode(getUNPCKLOpcode(VT, getSubtarget()),
5915 dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005916 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5917 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5918 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5919
Evan Cheng14b32e12007-12-11 01:46:18 +00005920 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005921 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005922 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005923 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005924 return NewOp;
5925 }
5926
Owen Anderson825b72b2009-08-11 20:47:22 +00005927 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005928 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005929 if (NewOp.getNode())
5930 return NewOp;
5931 }
Eric Christopherfd179292009-08-27 18:07:15 +00005932
Dale Johannesen0488fb62010-09-30 23:57:10 +00005933 // Handle all 4 wide cases with a number of shuffles.
5934 if (NumElems == 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005935 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005936
Dan Gohman475871a2008-07-27 21:46:04 +00005937 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005938}
5939
Dan Gohman475871a2008-07-27 21:46:04 +00005940SDValue
5941X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005942 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005943 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005944 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005945 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005946 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005947 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005948 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005949 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005950 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005951 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005952 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5953 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5954 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005955 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5956 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005957 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005958 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005959 Op.getOperand(0)),
5960 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005961 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005962 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005963 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005964 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005965 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005966 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005967 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5968 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005969 // result has a single use which is a store or a bitcast to i32. And in
5970 // the case of a store, it's not worth it if the index is a constant 0,
5971 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005972 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005973 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005974 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005975 if ((User->getOpcode() != ISD::STORE ||
5976 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5977 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005978 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005979 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005980 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005981 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005982 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005983 Op.getOperand(0)),
5984 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005985 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00005986 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005987 // ExtractPS works with constant index.
5988 if (isa<ConstantSDNode>(Op.getOperand(1)))
5989 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005990 }
Dan Gohman475871a2008-07-27 21:46:04 +00005991 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005992}
5993
5994
Dan Gohman475871a2008-07-27 21:46:04 +00005995SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005996X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5997 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005998 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005999 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006000
David Greene74a579d2011-02-10 16:57:36 +00006001 SDValue Vec = Op.getOperand(0);
6002 EVT VecVT = Vec.getValueType();
6003
6004 // If this is a 256-bit vector result, first extract the 128-bit
6005 // vector and then extract from the 128-bit vector.
6006 if (VecVT.getSizeInBits() > 128) {
6007 DebugLoc dl = Op.getNode()->getDebugLoc();
6008 unsigned NumElems = VecVT.getVectorNumElements();
6009 SDValue Idx = Op.getOperand(1);
6010
6011 if (!isa<ConstantSDNode>(Idx))
6012 return SDValue();
6013
6014 unsigned ExtractNumElems = NumElems / (VecVT.getSizeInBits() / 128);
6015 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6016
6017 // Get the 128-bit vector.
6018 bool Upper = IdxVal >= ExtractNumElems;
6019 Vec = Extract128BitVector(Vec, Idx, DAG, dl);
6020
6021 // Extract from it.
6022 SDValue ScaledIdx = Idx;
6023 if (Upper)
6024 ScaledIdx = DAG.getNode(ISD::SUB, dl, Idx.getValueType(), Idx,
6025 DAG.getConstant(ExtractNumElems,
6026 Idx.getValueType()));
6027 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
6028 ScaledIdx);
6029 }
6030
6031 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6032
Evan Cheng62a3f152008-03-24 21:52:23 +00006033 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006034 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006035 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006036 return Res;
6037 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006038
Owen Andersone50ed302009-08-10 22:56:29 +00006039 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006040 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006041 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006042 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006043 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006044 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006045 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006046 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6047 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006048 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006049 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006050 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006051 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006052 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006053 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006054 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006055 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006056 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006057 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006058 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006059 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006060 if (Idx == 0)
6061 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006062
Evan Cheng0db9fe62006-04-25 20:13:52 +00006063 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00006064 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006065 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006066 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006067 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006068 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006069 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006070 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006071 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6072 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6073 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006074 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006075 if (Idx == 0)
6076 return Op;
6077
6078 // UNPCKHPD the element to the lowest double word, then movsd.
6079 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6080 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006081 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006082 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006083 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006084 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006085 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006086 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006087 }
6088
Dan Gohman475871a2008-07-27 21:46:04 +00006089 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006090}
6091
Dan Gohman475871a2008-07-27 21:46:04 +00006092SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006093X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6094 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006095 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006096 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006097 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006098
Dan Gohman475871a2008-07-27 21:46:04 +00006099 SDValue N0 = Op.getOperand(0);
6100 SDValue N1 = Op.getOperand(1);
6101 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006102
Dan Gohman8a55ce42009-09-23 21:02:20 +00006103 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006104 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006105 unsigned Opc;
6106 if (VT == MVT::v8i16)
6107 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006108 else if (VT == MVT::v16i8)
6109 Opc = X86ISD::PINSRB;
6110 else
6111 Opc = X86ISD::PINSRB;
6112
Nate Begeman14d12ca2008-02-11 04:19:36 +00006113 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6114 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006115 if (N1.getValueType() != MVT::i32)
6116 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6117 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006118 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006119 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006120 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006121 // Bits [7:6] of the constant are the source select. This will always be
6122 // zero here. The DAG Combiner may combine an extract_elt index into these
6123 // bits. For example (insert (extract, 3), 2) could be matched by putting
6124 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006125 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006126 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006127 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006128 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006129 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006130 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006131 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006132 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006133 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006134 // PINSR* works with constant index.
6135 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006136 }
Dan Gohman475871a2008-07-27 21:46:04 +00006137 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006138}
6139
Dan Gohman475871a2008-07-27 21:46:04 +00006140SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006141X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006142 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006143 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006144
David Greene6b381262011-02-09 15:32:06 +00006145 DebugLoc dl = Op.getDebugLoc();
6146 SDValue N0 = Op.getOperand(0);
6147 SDValue N1 = Op.getOperand(1);
6148 SDValue N2 = Op.getOperand(2);
6149
6150 // If this is a 256-bit vector result, first insert into a 128-bit
6151 // vector and then insert into the 256-bit vector.
6152 if (VT.getSizeInBits() > 128) {
6153 if (!isa<ConstantSDNode>(N2))
6154 return SDValue();
6155
6156 // Get the 128-bit vector.
6157 unsigned NumElems = VT.getVectorNumElements();
6158 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
6159 bool Upper = IdxVal >= NumElems / 2;
6160
6161 SDValue SubN0 = Extract128BitVector(N0, N2, DAG, dl);
6162
6163 // Insert into it.
6164 SDValue ScaledN2 = N2;
6165 if (Upper)
6166 ScaledN2 = DAG.getNode(ISD::SUB, dl, N2.getValueType(), N2,
Owen Anderson95771af2011-02-25 21:41:48 +00006167 DAG.getConstant(NumElems /
David Greene6b381262011-02-09 15:32:06 +00006168 (VT.getSizeInBits() / 128),
6169 N2.getValueType()));
6170 Op = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, SubN0.getValueType(), SubN0,
6171 N1, ScaledN2);
6172
6173 // Insert the 128-bit vector
6174 // FIXME: Why UNDEF?
6175 return Insert128BitVector(N0, Op, N2, DAG, dl);
6176 }
6177
Nate Begeman14d12ca2008-02-11 04:19:36 +00006178 if (Subtarget->hasSSE41())
6179 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6180
Dan Gohman8a55ce42009-09-23 21:02:20 +00006181 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006182 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006183
Dan Gohman8a55ce42009-09-23 21:02:20 +00006184 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006185 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6186 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006187 if (N1.getValueType() != MVT::i32)
6188 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6189 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006190 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006191 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006192 }
Dan Gohman475871a2008-07-27 21:46:04 +00006193 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006194}
6195
Dan Gohman475871a2008-07-27 21:46:04 +00006196SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006197X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
David Greene2fcdfb42011-02-10 23:11:29 +00006198 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006199 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006200 EVT OpVT = Op.getValueType();
6201
6202 // If this is a 256-bit vector result, first insert into a 128-bit
6203 // vector and then insert into the 256-bit vector.
6204 if (OpVT.getSizeInBits() > 128) {
6205 // Insert into a 128-bit vector.
6206 EVT VT128 = EVT::getVectorVT(*Context,
6207 OpVT.getVectorElementType(),
6208 OpVT.getVectorNumElements() / 2);
6209
6210 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6211
6212 // Insert the 128-bit vector.
6213 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6214 DAG.getConstant(0, MVT::i32),
6215 DAG, dl);
6216 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006217
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006218 if (Op.getValueType() == MVT::v1i64 &&
6219 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006220 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006221
Owen Anderson825b72b2009-08-11 20:47:22 +00006222 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006223 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6224 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006225 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006226 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006227}
6228
David Greene91585092011-01-26 15:38:49 +00006229// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6230// a simple subregister reference or explicit instructions to grab
6231// upper bits of a vector.
6232SDValue
6233X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6234 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006235 DebugLoc dl = Op.getNode()->getDebugLoc();
6236 SDValue Vec = Op.getNode()->getOperand(0);
6237 SDValue Idx = Op.getNode()->getOperand(1);
6238
6239 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6240 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6241 return Extract128BitVector(Vec, Idx, DAG, dl);
6242 }
David Greene91585092011-01-26 15:38:49 +00006243 }
6244 return SDValue();
6245}
6246
David Greenecfe33c42011-01-26 19:13:22 +00006247// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6248// simple superregister reference or explicit instructions to insert
6249// the upper bits of a vector.
6250SDValue
6251X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6252 if (Subtarget->hasAVX()) {
6253 DebugLoc dl = Op.getNode()->getDebugLoc();
6254 SDValue Vec = Op.getNode()->getOperand(0);
6255 SDValue SubVec = Op.getNode()->getOperand(1);
6256 SDValue Idx = Op.getNode()->getOperand(2);
6257
6258 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6259 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006260 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006261 }
6262 }
6263 return SDValue();
6264}
6265
Bill Wendling056292f2008-09-16 21:48:12 +00006266// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6267// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6268// one of the above mentioned nodes. It has to be wrapped because otherwise
6269// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6270// be used to form addressing mode. These wrapped nodes will be selected
6271// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006272SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006273X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006274 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006275
Chris Lattner41621a22009-06-26 19:22:52 +00006276 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6277 // global base reg.
6278 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006279 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006280 CodeModel::Model M = getTargetMachine().getCodeModel();
6281
Chris Lattner4f066492009-07-11 20:29:19 +00006282 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006283 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006284 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006285 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006286 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006287 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006288 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006289
Evan Cheng1606e8e2009-03-13 07:51:59 +00006290 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006291 CP->getAlignment(),
6292 CP->getOffset(), OpFlag);
6293 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006294 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006295 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006296 if (OpFlag) {
6297 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006298 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006299 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006300 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006301 }
6302
6303 return Result;
6304}
6305
Dan Gohmand858e902010-04-17 15:26:15 +00006306SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006307 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006308
Chris Lattner18c59872009-06-27 04:16:01 +00006309 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6310 // global base reg.
6311 unsigned char OpFlag = 0;
6312 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006313 CodeModel::Model M = getTargetMachine().getCodeModel();
6314
Chris Lattner4f066492009-07-11 20:29:19 +00006315 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006316 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006317 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006318 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006319 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006320 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006321 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006322
Chris Lattner18c59872009-06-27 04:16:01 +00006323 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6324 OpFlag);
6325 DebugLoc DL = JT->getDebugLoc();
6326 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006327
Chris Lattner18c59872009-06-27 04:16:01 +00006328 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006329 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006330 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6331 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006332 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006333 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006334
Chris Lattner18c59872009-06-27 04:16:01 +00006335 return Result;
6336}
6337
6338SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006339X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006340 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00006341
Chris Lattner18c59872009-06-27 04:16:01 +00006342 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6343 // global base reg.
6344 unsigned char OpFlag = 0;
6345 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006346 CodeModel::Model M = getTargetMachine().getCodeModel();
6347
Chris Lattner4f066492009-07-11 20:29:19 +00006348 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006349 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006350 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006351 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006352 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006353 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006354 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006355
Chris Lattner18c59872009-06-27 04:16:01 +00006356 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006357
Chris Lattner18c59872009-06-27 04:16:01 +00006358 DebugLoc DL = Op.getDebugLoc();
6359 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006360
6361
Chris Lattner18c59872009-06-27 04:16:01 +00006362 // With PIC, the address is actually $g + Offset.
6363 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006364 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006365 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6366 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006367 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006368 Result);
6369 }
Eric Christopherfd179292009-08-27 18:07:15 +00006370
Chris Lattner18c59872009-06-27 04:16:01 +00006371 return Result;
6372}
6373
Dan Gohman475871a2008-07-27 21:46:04 +00006374SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006375X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006376 // Create the TargetBlockAddressAddress node.
6377 unsigned char OpFlags =
6378 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006379 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006380 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006381 DebugLoc dl = Op.getDebugLoc();
6382 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6383 /*isTarget=*/true, OpFlags);
6384
Dan Gohmanf705adb2009-10-30 01:28:02 +00006385 if (Subtarget->isPICStyleRIPRel() &&
6386 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006387 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6388 else
6389 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006390
Dan Gohman29cbade2009-11-20 23:18:13 +00006391 // With PIC, the address is actually $g + Offset.
6392 if (isGlobalRelativeToPICBase(OpFlags)) {
6393 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6394 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6395 Result);
6396 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006397
6398 return Result;
6399}
6400
6401SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006402X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006403 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006404 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006405 // Create the TargetGlobalAddress node, folding in the constant
6406 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006407 unsigned char OpFlags =
6408 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006409 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006410 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006411 if (OpFlags == X86II::MO_NO_FLAG &&
6412 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006413 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006414 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006415 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006416 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006417 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006418 }
Eric Christopherfd179292009-08-27 18:07:15 +00006419
Chris Lattner4f066492009-07-11 20:29:19 +00006420 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006421 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006422 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6423 else
6424 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006425
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006426 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006427 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006428 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6429 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006430 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006431 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006432
Chris Lattner36c25012009-07-10 07:34:39 +00006433 // For globals that require a load from a stub to get the address, emit the
6434 // load.
6435 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006436 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006437 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006438
Dan Gohman6520e202008-10-18 02:06:02 +00006439 // If there was a non-zero offset that we didn't fold, create an explicit
6440 // addition for it.
6441 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006442 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006443 DAG.getConstant(Offset, getPointerTy()));
6444
Evan Cheng0db9fe62006-04-25 20:13:52 +00006445 return Result;
6446}
6447
Evan Chengda43bcf2008-09-24 00:05:32 +00006448SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006449X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006450 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006451 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006452 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006453}
6454
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006455static SDValue
6456GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006457 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006458 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006459 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006460 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006461 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006462 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006463 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006464 GA->getOffset(),
6465 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006466 if (InFlag) {
6467 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006468 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006469 } else {
6470 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006471 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006472 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006473
6474 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006475 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006476
Rafael Espindola15f1b662009-04-24 12:59:40 +00006477 SDValue Flag = Chain.getValue(1);
6478 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006479}
6480
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006481// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006482static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006483LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006484 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006485 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006486 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6487 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006488 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006489 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006490 InFlag = Chain.getValue(1);
6491
Chris Lattnerb903bed2009-06-26 21:20:29 +00006492 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006493}
6494
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006495// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006496static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006497LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006498 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006499 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6500 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006501}
6502
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006503// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6504// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006505static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006506 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006507 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006508 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006509
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006510 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6511 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6512 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006513
Michael J. Spencerec38de22010-10-10 22:04:20 +00006514 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006515 DAG.getIntPtrConstant(0),
6516 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006517
Chris Lattnerb903bed2009-06-26 21:20:29 +00006518 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006519 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6520 // initialexec.
6521 unsigned WrapperKind = X86ISD::Wrapper;
6522 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006523 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006524 } else if (is64Bit) {
6525 assert(model == TLSModel::InitialExec);
6526 OperandFlags = X86II::MO_GOTTPOFF;
6527 WrapperKind = X86ISD::WrapperRIP;
6528 } else {
6529 assert(model == TLSModel::InitialExec);
6530 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006531 }
Eric Christopherfd179292009-08-27 18:07:15 +00006532
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006533 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6534 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006535 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006536 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006537 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006538 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006539
Rafael Espindola9a580232009-02-27 13:37:18 +00006540 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006541 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006542 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006543
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006544 // The address of the thread local variable is the add of the thread
6545 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006546 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006547}
6548
Dan Gohman475871a2008-07-27 21:46:04 +00006549SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006550X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006551
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006552 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006553 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006554
Eric Christopher30ef0e52010-06-03 04:07:48 +00006555 if (Subtarget->isTargetELF()) {
6556 // TODO: implement the "local dynamic" model
6557 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006558
Eric Christopher30ef0e52010-06-03 04:07:48 +00006559 // If GV is an alias then use the aliasee for determining
6560 // thread-localness.
6561 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6562 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006563
6564 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006565 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006566
Eric Christopher30ef0e52010-06-03 04:07:48 +00006567 switch (model) {
6568 case TLSModel::GeneralDynamic:
6569 case TLSModel::LocalDynamic: // not implemented
6570 if (Subtarget->is64Bit())
6571 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6572 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006573
Eric Christopher30ef0e52010-06-03 04:07:48 +00006574 case TLSModel::InitialExec:
6575 case TLSModel::LocalExec:
6576 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6577 Subtarget->is64Bit());
6578 }
6579 } else if (Subtarget->isTargetDarwin()) {
6580 // Darwin only has one model of TLS. Lower to that.
6581 unsigned char OpFlag = 0;
6582 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6583 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006584
Eric Christopher30ef0e52010-06-03 04:07:48 +00006585 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6586 // global base reg.
6587 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6588 !Subtarget->is64Bit();
6589 if (PIC32)
6590 OpFlag = X86II::MO_TLVP_PIC_BASE;
6591 else
6592 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006593 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006594 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00006595 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00006596 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006597 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006598
Eric Christopher30ef0e52010-06-03 04:07:48 +00006599 // With PIC32, the address is actually $g + Offset.
6600 if (PIC32)
6601 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6602 DAG.getNode(X86ISD::GlobalBaseReg,
6603 DebugLoc(), getPointerTy()),
6604 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006605
Eric Christopher30ef0e52010-06-03 04:07:48 +00006606 // Lowering the machine isd will make sure everything is in the right
6607 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006608 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006609 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00006610 SDValue Args[] = { Chain, Offset };
6611 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006612
Eric Christopher30ef0e52010-06-03 04:07:48 +00006613 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6614 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6615 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00006616
Eric Christopher30ef0e52010-06-03 04:07:48 +00006617 // And our return value (tls address) is in the standard call return value
6618 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006619 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6620 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006621 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006622
Eric Christopher30ef0e52010-06-03 04:07:48 +00006623 assert(false &&
6624 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006625
Torok Edwinc23197a2009-07-14 16:55:14 +00006626 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006627 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006628}
6629
Evan Cheng0db9fe62006-04-25 20:13:52 +00006630
Nadav Rotem43012222011-05-11 08:12:09 +00006631/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006632/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00006633SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006634 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006635 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006636 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006637 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006638 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006639 SDValue ShOpLo = Op.getOperand(0);
6640 SDValue ShOpHi = Op.getOperand(1);
6641 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006642 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006643 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006644 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006645
Dan Gohman475871a2008-07-27 21:46:04 +00006646 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006647 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006648 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6649 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006650 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006651 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6652 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006653 }
Evan Chenge3413162006-01-09 18:33:28 +00006654
Owen Anderson825b72b2009-08-11 20:47:22 +00006655 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6656 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006657 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006658 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006659
Dan Gohman475871a2008-07-27 21:46:04 +00006660 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006661 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006662 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6663 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006664
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006665 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006666 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6667 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006668 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006669 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6670 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006671 }
6672
Dan Gohman475871a2008-07-27 21:46:04 +00006673 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006674 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006675}
Evan Chenga3195e82006-01-12 22:54:21 +00006676
Dan Gohmand858e902010-04-17 15:26:15 +00006677SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6678 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006679 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006680
Dale Johannesen0488fb62010-09-30 23:57:10 +00006681 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006682 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006683
Owen Anderson825b72b2009-08-11 20:47:22 +00006684 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006685 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006686
Eli Friedman36df4992009-05-27 00:47:34 +00006687 // These are really Legal; return the operand so the caller accepts it as
6688 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006689 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006690 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006691 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006692 Subtarget->is64Bit()) {
6693 return Op;
6694 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006695
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006696 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006697 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006698 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006699 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006700 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006701 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006702 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006703 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006704 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006705 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6706}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006707
Owen Andersone50ed302009-08-10 22:56:29 +00006708SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006709 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006710 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006711 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006712 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006713 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006714 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006715 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006716 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00006717 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006718 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006719
Chris Lattner492a43e2010-09-22 01:28:21 +00006720 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006721
Chris Lattner492a43e2010-09-22 01:28:21 +00006722 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6723 MachineMemOperand *MMO =
6724 DAG.getMachineFunction()
6725 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6726 MachineMemOperand::MOLoad, ByteSize, ByteSize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006727
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006728 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006729 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
6730 X86ISD::FILD, DL,
6731 Tys, Ops, array_lengthof(Ops),
6732 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006733
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006734 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006735 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006736 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006737
6738 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6739 // shouldn't be necessary except that RFP cannot be live across
6740 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006741 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006742 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
6743 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006744 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006745 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006746 SDValue Ops[] = {
6747 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6748 };
Chris Lattner492a43e2010-09-22 01:28:21 +00006749 MachineMemOperand *MMO =
6750 DAG.getMachineFunction()
6751 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006752 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006753
Chris Lattner492a43e2010-09-22 01:28:21 +00006754 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
6755 Ops, array_lengthof(Ops),
6756 Op.getValueType(), MMO);
6757 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006758 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006759 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006760 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006761
Evan Cheng0db9fe62006-04-25 20:13:52 +00006762 return Result;
6763}
6764
Bill Wendling8b8a6362009-01-17 03:56:04 +00006765// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006766SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6767 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006768 // This algorithm is not obvious. Here it is in C code, more or less:
6769 /*
6770 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6771 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6772 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006773
Bill Wendling8b8a6362009-01-17 03:56:04 +00006774 // Copy ints to xmm registers.
6775 __m128i xh = _mm_cvtsi32_si128( hi );
6776 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006777
Bill Wendling8b8a6362009-01-17 03:56:04 +00006778 // Combine into low half of a single xmm register.
6779 __m128i x = _mm_unpacklo_epi32( xh, xl );
6780 __m128d d;
6781 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006782
Bill Wendling8b8a6362009-01-17 03:56:04 +00006783 // Merge in appropriate exponents to give the integer bits the right
6784 // magnitude.
6785 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006786
Bill Wendling8b8a6362009-01-17 03:56:04 +00006787 // Subtract away the biases to deal with the IEEE-754 double precision
6788 // implicit 1.
6789 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006790
Bill Wendling8b8a6362009-01-17 03:56:04 +00006791 // All conversions up to here are exact. The correctly rounded result is
6792 // calculated using the current rounding mode using the following
6793 // horizontal add.
6794 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6795 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6796 // store doesn't really need to be here (except
6797 // maybe to zero the other double)
6798 return sd;
6799 }
6800 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006801
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006802 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006803 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006804
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006805 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006806 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006807 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6808 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6809 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6810 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006811 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006812 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006813
Bill Wendling8b8a6362009-01-17 03:56:04 +00006814 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006815 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006816 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006817 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006818 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006819 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006820 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006821
Owen Anderson825b72b2009-08-11 20:47:22 +00006822 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6823 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006824 Op.getOperand(0),
6825 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006826 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6827 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006828 Op.getOperand(0),
6829 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006830 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6831 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006832 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006833 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006834 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006835 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006836 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006837 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006838 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006839 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006840
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006841 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006842 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006843 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6844 DAG.getUNDEF(MVT::v2f64), ShufMask);
6845 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6846 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006847 DAG.getIntPtrConstant(0));
6848}
6849
Bill Wendling8b8a6362009-01-17 03:56:04 +00006850// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006851SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6852 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006853 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006854 // FP constant to bias correct the final result.
6855 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006856 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006857
6858 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006859 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6860 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006861 Op.getOperand(0),
6862 DAG.getIntPtrConstant(0)));
6863
Owen Anderson825b72b2009-08-11 20:47:22 +00006864 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006865 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006866 DAG.getIntPtrConstant(0));
6867
6868 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006869 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006870 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006871 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006872 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006873 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006874 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006875 MVT::v2f64, Bias)));
6876 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006877 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006878 DAG.getIntPtrConstant(0));
6879
6880 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006881 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006882
6883 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006884 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006885
Owen Anderson825b72b2009-08-11 20:47:22 +00006886 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006887 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006888 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006889 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006890 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006891 }
6892
6893 // Handle final rounding.
6894 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006895}
6896
Dan Gohmand858e902010-04-17 15:26:15 +00006897SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6898 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006899 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006900 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006901
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006902 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006903 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6904 // the optimization here.
6905 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006906 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006907
Owen Andersone50ed302009-08-10 22:56:29 +00006908 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006909 EVT DstVT = Op.getValueType();
6910 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006911 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006912 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006913 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006914
6915 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006916 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006917 if (SrcVT == MVT::i32) {
6918 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6919 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6920 getPointerTy(), StackSlot, WordOff);
6921 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006922 StackSlot, MachinePointerInfo(),
6923 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006924 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006925 OffsetSlot, MachinePointerInfo(),
6926 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006927 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6928 return Fild;
6929 }
6930
6931 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6932 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006933 StackSlot, MachinePointerInfo(),
6934 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006935 // For i64 source, we need to add the appropriate power of 2 if the input
6936 // was negative. This is the same as the optimization in
6937 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6938 // we must be careful to do the computation in x87 extended precision, not
6939 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00006940 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6941 MachineMemOperand *MMO =
6942 DAG.getMachineFunction()
6943 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6944 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006945
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006946 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6947 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006948 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
6949 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006950
6951 APInt FF(32, 0x5F800000ULL);
6952
6953 // Check whether the sign bit is set.
6954 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6955 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6956 ISD::SETLT);
6957
6958 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6959 SDValue FudgePtr = DAG.getConstantPool(
6960 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6961 getPointerTy());
6962
6963 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6964 SDValue Zero = DAG.getIntPtrConstant(0);
6965 SDValue Four = DAG.getIntPtrConstant(4);
6966 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6967 Zero, Four);
6968 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6969
6970 // Load the value out, extending it from f32 to f80.
6971 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00006972 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006973 FudgePtr, MachinePointerInfo::getConstantPool(),
6974 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006975 // Extend everything to 80 bits to force it to be done on x87.
6976 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6977 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006978}
6979
Dan Gohman475871a2008-07-27 21:46:04 +00006980std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006981FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00006982 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006983
Owen Andersone50ed302009-08-10 22:56:29 +00006984 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006985
6986 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6988 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006989 }
6990
Owen Anderson825b72b2009-08-11 20:47:22 +00006991 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6992 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006993 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006994
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006995 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006996 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006997 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006998 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006999 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007000 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007001 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007002 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007003
Evan Cheng87c89352007-10-15 20:11:21 +00007004 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7005 // stack slot.
7006 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007007 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007008 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007009 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007010
Michael J. Spencerec38de22010-10-10 22:04:20 +00007011
7012
Evan Cheng0db9fe62006-04-25 20:13:52 +00007013 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007014 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007015 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007016 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7017 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7018 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007019 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007020
Dan Gohman475871a2008-07-27 21:46:04 +00007021 SDValue Chain = DAG.getEntryNode();
7022 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007023 EVT TheVT = Op.getOperand(0).getValueType();
7024 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007025 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007026 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007027 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007028 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007029 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007030 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007031 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007032 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007033
Chris Lattner492a43e2010-09-22 01:28:21 +00007034 MachineMemOperand *MMO =
7035 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7036 MachineMemOperand::MOLoad, MemSize, MemSize);
7037 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7038 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007039 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007040 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007041 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7042 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007043
Chris Lattner07290932010-09-22 01:05:16 +00007044 MachineMemOperand *MMO =
7045 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7046 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007047
Evan Cheng0db9fe62006-04-25 20:13:52 +00007048 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007049 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007050 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7051 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007052
Chris Lattner27a6c732007-11-24 07:07:01 +00007053 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007054}
7055
Dan Gohmand858e902010-04-17 15:26:15 +00007056SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7057 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007058 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007059 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007060
Eli Friedman948e95a2009-05-23 09:59:16 +00007061 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007062 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007063 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7064 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007065
Chris Lattner27a6c732007-11-24 07:07:01 +00007066 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007067 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007068 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007069}
7070
Dan Gohmand858e902010-04-17 15:26:15 +00007071SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7072 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007073 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7074 SDValue FIST = Vals.first, StackSlot = Vals.second;
7075 assert(FIST.getNode() && "Unexpected failure");
7076
7077 // Load the result.
7078 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007079 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007080}
7081
Dan Gohmand858e902010-04-17 15:26:15 +00007082SDValue X86TargetLowering::LowerFABS(SDValue Op,
7083 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007084 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007085 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007086 EVT VT = Op.getValueType();
7087 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007088 if (VT.isVector())
7089 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007090 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007091 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007092 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00007093 CV.push_back(C);
7094 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007095 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007096 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007097 CV.push_back(C);
7098 CV.push_back(C);
7099 CV.push_back(C);
7100 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007101 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007102 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007103 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007104 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007105 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007106 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007107 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007108}
7109
Dan Gohmand858e902010-04-17 15:26:15 +00007110SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007111 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007112 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007113 EVT VT = Op.getValueType();
7114 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00007115 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00007116 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007117 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007118 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007119 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00007120 CV.push_back(C);
7121 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007122 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007123 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00007124 CV.push_back(C);
7125 CV.push_back(C);
7126 CV.push_back(C);
7127 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007128 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007129 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007130 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007131 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007132 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007133 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007134 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007135 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007136 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007137 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007138 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007139 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007140 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007141 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007142 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007143}
7144
Dan Gohmand858e902010-04-17 15:26:15 +00007145SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007146 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007147 SDValue Op0 = Op.getOperand(0);
7148 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007149 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007150 EVT VT = Op.getValueType();
7151 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007152
7153 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007154 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007155 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007156 SrcVT = VT;
7157 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007158 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007159 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007160 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007161 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007162 }
7163
7164 // At this point the operands and the result should have the same
7165 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007166
Evan Cheng68c47cb2007-01-05 07:55:56 +00007167 // First get the sign bit of second operand.
7168 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007170 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7171 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007172 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007173 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7174 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7175 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7176 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007177 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007178 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007179 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007180 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007181 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007182 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007183 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007184
7185 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007186 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007187 // Op0 is MVT::f32, Op1 is MVT::f64.
7188 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7189 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7190 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007191 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007192 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007193 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007194 }
7195
Evan Cheng73d6cf12007-01-05 21:37:56 +00007196 // Clear first operand sign bit.
7197 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007198 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007199 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7200 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007201 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007202 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7203 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7204 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7205 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007206 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007207 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007208 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007209 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007210 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007211 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007212 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007213
7214 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007215 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007216}
7217
Dan Gohman076aee32009-03-04 19:44:21 +00007218/// Emit nodes that will be selected as "test Op0,Op0", or something
7219/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007220SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007221 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007222 DebugLoc dl = Op.getDebugLoc();
7223
Dan Gohman31125812009-03-07 01:58:32 +00007224 // CF and OF aren't always set the way we want. Determine which
7225 // of these we need.
7226 bool NeedCF = false;
7227 bool NeedOF = false;
7228 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007229 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007230 case X86::COND_A: case X86::COND_AE:
7231 case X86::COND_B: case X86::COND_BE:
7232 NeedCF = true;
7233 break;
7234 case X86::COND_G: case X86::COND_GE:
7235 case X86::COND_L: case X86::COND_LE:
7236 case X86::COND_O: case X86::COND_NO:
7237 NeedOF = true;
7238 break;
Dan Gohman31125812009-03-07 01:58:32 +00007239 }
7240
Dan Gohman076aee32009-03-04 19:44:21 +00007241 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007242 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7243 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007244 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7245 // Emit a CMP with 0, which is the TEST pattern.
7246 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7247 DAG.getConstant(0, Op.getValueType()));
7248
7249 unsigned Opcode = 0;
7250 unsigned NumOperands = 0;
7251 switch (Op.getNode()->getOpcode()) {
7252 case ISD::ADD:
7253 // Due to an isel shortcoming, be conservative if this add is likely to be
7254 // selected as part of a load-modify-store instruction. When the root node
7255 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7256 // uses of other nodes in the match, such as the ADD in this case. This
7257 // leads to the ADD being left around and reselected, with the result being
7258 // two adds in the output. Alas, even if none our users are stores, that
7259 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7260 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7261 // climbing the DAG back to the root, and it doesn't seem to be worth the
7262 // effort.
7263 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00007264 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007265 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
7266 goto default_case;
7267
7268 if (ConstantSDNode *C =
7269 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
7270 // An add of one will be selected as an INC.
7271 if (C->getAPIntValue() == 1) {
7272 Opcode = X86ISD::INC;
7273 NumOperands = 1;
7274 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00007275 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007276
7277 // An add of negative one (subtract of one) will be selected as a DEC.
7278 if (C->getAPIntValue().isAllOnesValue()) {
7279 Opcode = X86ISD::DEC;
7280 NumOperands = 1;
7281 break;
7282 }
Dan Gohman076aee32009-03-04 19:44:21 +00007283 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007284
7285 // Otherwise use a regular EFLAGS-setting add.
7286 Opcode = X86ISD::ADD;
7287 NumOperands = 2;
7288 break;
7289 case ISD::AND: {
7290 // If the primary and result isn't used, don't bother using X86ISD::AND,
7291 // because a TEST instruction will be better.
7292 bool NonFlagUse = false;
7293 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7294 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
7295 SDNode *User = *UI;
7296 unsigned UOpNo = UI.getOperandNo();
7297 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
7298 // Look pass truncate.
7299 UOpNo = User->use_begin().getOperandNo();
7300 User = *User->use_begin();
7301 }
7302
7303 if (User->getOpcode() != ISD::BRCOND &&
7304 User->getOpcode() != ISD::SETCC &&
7305 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
7306 NonFlagUse = true;
7307 break;
7308 }
Dan Gohman076aee32009-03-04 19:44:21 +00007309 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007310
7311 if (!NonFlagUse)
7312 break;
7313 }
7314 // FALL THROUGH
7315 case ISD::SUB:
7316 case ISD::OR:
7317 case ISD::XOR:
7318 // Due to the ISEL shortcoming noted above, be conservative if this op is
7319 // likely to be selected as part of a load-modify-store instruction.
7320 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7321 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7322 if (UI->getOpcode() == ISD::STORE)
7323 goto default_case;
7324
7325 // Otherwise use a regular EFLAGS-setting instruction.
7326 switch (Op.getNode()->getOpcode()) {
7327 default: llvm_unreachable("unexpected operator!");
7328 case ISD::SUB: Opcode = X86ISD::SUB; break;
7329 case ISD::OR: Opcode = X86ISD::OR; break;
7330 case ISD::XOR: Opcode = X86ISD::XOR; break;
7331 case ISD::AND: Opcode = X86ISD::AND; break;
7332 }
7333
7334 NumOperands = 2;
7335 break;
7336 case X86ISD::ADD:
7337 case X86ISD::SUB:
7338 case X86ISD::INC:
7339 case X86ISD::DEC:
7340 case X86ISD::OR:
7341 case X86ISD::XOR:
7342 case X86ISD::AND:
7343 return SDValue(Op.getNode(), 1);
7344 default:
7345 default_case:
7346 break;
Dan Gohman076aee32009-03-04 19:44:21 +00007347 }
7348
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007349 if (Opcode == 0)
7350 // Emit a CMP with 0, which is the TEST pattern.
7351 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7352 DAG.getConstant(0, Op.getValueType()));
7353
7354 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
7355 SmallVector<SDValue, 4> Ops;
7356 for (unsigned i = 0; i != NumOperands; ++i)
7357 Ops.push_back(Op.getOperand(i));
7358
7359 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
7360 DAG.ReplaceAllUsesWith(Op, New);
7361 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00007362}
7363
7364/// Emit nodes that will be selected as "cmp Op0,Op1", or something
7365/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007366SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007367 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007368 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
7369 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00007370 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00007371
7372 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007373 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00007374}
7375
Evan Chengd40d03e2010-01-06 19:38:29 +00007376/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
7377/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00007378SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
7379 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007380 SDValue Op0 = And.getOperand(0);
7381 SDValue Op1 = And.getOperand(1);
7382 if (Op0.getOpcode() == ISD::TRUNCATE)
7383 Op0 = Op0.getOperand(0);
7384 if (Op1.getOpcode() == ISD::TRUNCATE)
7385 Op1 = Op1.getOperand(0);
7386
Evan Chengd40d03e2010-01-06 19:38:29 +00007387 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007388 if (Op1.getOpcode() == ISD::SHL)
7389 std::swap(Op0, Op1);
7390 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007391 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
7392 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007393 // If we looked past a truncate, check that it's only truncating away
7394 // known zeros.
7395 unsigned BitWidth = Op0.getValueSizeInBits();
7396 unsigned AndBitWidth = And.getValueSizeInBits();
7397 if (BitWidth > AndBitWidth) {
7398 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7399 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7400 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7401 return SDValue();
7402 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007403 LHS = Op1;
7404 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007405 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007406 } else if (Op1.getOpcode() == ISD::Constant) {
7407 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7408 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007409 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7410 LHS = AndLHS.getOperand(0);
7411 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007412 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007413 }
Evan Cheng0488db92007-09-25 01:57:46 +00007414
Evan Chengd40d03e2010-01-06 19:38:29 +00007415 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007416 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007417 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007418 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007419 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007420 // Also promote i16 to i32 for performance / code size reason.
7421 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007422 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007423 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007424
Evan Chengd40d03e2010-01-06 19:38:29 +00007425 // If the operand types disagree, extend the shift amount to match. Since
7426 // BT ignores high bits (like shifts) we can use anyextend.
7427 if (LHS.getValueType() != RHS.getValueType())
7428 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007429
Evan Chengd40d03e2010-01-06 19:38:29 +00007430 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7431 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7432 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7433 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007434 }
7435
Evan Cheng54de3ea2010-01-05 06:52:31 +00007436 return SDValue();
7437}
7438
Dan Gohmand858e902010-04-17 15:26:15 +00007439SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007440 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7441 SDValue Op0 = Op.getOperand(0);
7442 SDValue Op1 = Op.getOperand(1);
7443 DebugLoc dl = Op.getDebugLoc();
7444 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7445
7446 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007447 // Lower (X & (1 << N)) == 0 to BT(X, N).
7448 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7449 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00007450 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007451 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007452 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007453 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7454 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7455 if (NewSetCC.getNode())
7456 return NewSetCC;
7457 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007458
Chris Lattner481eebc2010-12-19 21:23:48 +00007459 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7460 // these.
7461 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00007462 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00007463 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7464 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007465
Chris Lattner481eebc2010-12-19 21:23:48 +00007466 // If the input is a setcc, then reuse the input setcc or use a new one with
7467 // the inverted condition.
7468 if (Op0.getOpcode() == X86ISD::SETCC) {
7469 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7470 bool Invert = (CC == ISD::SETNE) ^
7471 cast<ConstantSDNode>(Op1)->isNullValue();
7472 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007473
Evan Cheng2c755ba2010-02-27 07:36:59 +00007474 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007475 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7476 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7477 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007478 }
7479
Evan Chenge5b51ac2010-04-17 06:13:15 +00007480 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007481 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007482 if (X86CC == X86::COND_INVALID)
7483 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007484
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007485 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007486 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007487 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007488}
7489
Dan Gohmand858e902010-04-17 15:26:15 +00007490SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007491 SDValue Cond;
7492 SDValue Op0 = Op.getOperand(0);
7493 SDValue Op1 = Op.getOperand(1);
7494 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007495 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007496 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7497 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007498 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007499
7500 if (isFP) {
7501 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007502 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007503 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7504 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007505 bool Swap = false;
7506
7507 switch (SetCCOpcode) {
7508 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007509 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007510 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007511 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007512 case ISD::SETGT: Swap = true; // Fallthrough
7513 case ISD::SETLT:
7514 case ISD::SETOLT: SSECC = 1; break;
7515 case ISD::SETOGE:
7516 case ISD::SETGE: Swap = true; // Fallthrough
7517 case ISD::SETLE:
7518 case ISD::SETOLE: SSECC = 2; break;
7519 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007520 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007521 case ISD::SETNE: SSECC = 4; break;
7522 case ISD::SETULE: Swap = true;
7523 case ISD::SETUGE: SSECC = 5; break;
7524 case ISD::SETULT: Swap = true;
7525 case ISD::SETUGT: SSECC = 6; break;
7526 case ISD::SETO: SSECC = 7; break;
7527 }
7528 if (Swap)
7529 std::swap(Op0, Op1);
7530
Nate Begemanfb8ead02008-07-25 19:05:58 +00007531 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007532 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007533 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007534 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007535 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7536 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007537 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007538 }
7539 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007540 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007541 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7542 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007543 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007544 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007545 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007546 }
7547 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007549 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007550
Nate Begeman30a0de92008-07-17 16:51:19 +00007551 // We are handling one of the integer comparisons here. Since SSE only has
7552 // GT and EQ comparisons for integer, swapping operands and multiple
7553 // operations may be required for some comparisons.
7554 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7555 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007556
Owen Anderson825b72b2009-08-11 20:47:22 +00007557 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007558 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007559 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007560 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7562 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007563 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007564
Nate Begeman30a0de92008-07-17 16:51:19 +00007565 switch (SetCCOpcode) {
7566 default: break;
7567 case ISD::SETNE: Invert = true;
7568 case ISD::SETEQ: Opc = EQOpc; break;
7569 case ISD::SETLT: Swap = true;
7570 case ISD::SETGT: Opc = GTOpc; break;
7571 case ISD::SETGE: Swap = true;
7572 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7573 case ISD::SETULT: Swap = true;
7574 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7575 case ISD::SETUGE: Swap = true;
7576 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7577 }
7578 if (Swap)
7579 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007580
Nate Begeman30a0de92008-07-17 16:51:19 +00007581 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7582 // bits of the inputs before performing those operations.
7583 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007584 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007585 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7586 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007587 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007588 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7589 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007590 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7591 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007592 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007593
Dale Johannesenace16102009-02-03 19:33:06 +00007594 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007595
7596 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007597 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007598 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007599
Nate Begeman30a0de92008-07-17 16:51:19 +00007600 return Result;
7601}
Evan Cheng0488db92007-09-25 01:57:46 +00007602
Evan Cheng370e5342008-12-03 08:38:43 +00007603// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007604static bool isX86LogicalCmp(SDValue Op) {
7605 unsigned Opc = Op.getNode()->getOpcode();
7606 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7607 return true;
7608 if (Op.getResNo() == 1 &&
7609 (Opc == X86ISD::ADD ||
7610 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00007611 Opc == X86ISD::ADC ||
7612 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00007613 Opc == X86ISD::SMUL ||
7614 Opc == X86ISD::UMUL ||
7615 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007616 Opc == X86ISD::DEC ||
7617 Opc == X86ISD::OR ||
7618 Opc == X86ISD::XOR ||
7619 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007620 return true;
7621
Chris Lattner9637d5b2010-12-05 07:49:54 +00007622 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
7623 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007624
Dan Gohman076aee32009-03-04 19:44:21 +00007625 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007626}
7627
Chris Lattnera2b56002010-12-05 01:23:24 +00007628static bool isZero(SDValue V) {
7629 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7630 return C && C->isNullValue();
7631}
7632
Chris Lattner96908b12010-12-05 02:00:51 +00007633static bool isAllOnes(SDValue V) {
7634 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7635 return C && C->isAllOnesValue();
7636}
7637
Dan Gohmand858e902010-04-17 15:26:15 +00007638SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007639 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007640 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00007641 SDValue Op1 = Op.getOperand(1);
7642 SDValue Op2 = Op.getOperand(2);
7643 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007644 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007645
Dan Gohman1a492952009-10-20 16:22:37 +00007646 if (Cond.getOpcode() == ISD::SETCC) {
7647 SDValue NewCond = LowerSETCC(Cond, DAG);
7648 if (NewCond.getNode())
7649 Cond = NewCond;
7650 }
Evan Cheng734503b2006-09-11 02:19:56 +00007651
Chris Lattnera2b56002010-12-05 01:23:24 +00007652 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007653 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00007654 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007655 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007656 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00007657 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
7658 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007659 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007660
Chris Lattnera2b56002010-12-05 01:23:24 +00007661 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007662
7663 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00007664 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
7665 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00007666
7667 SDValue CmpOp0 = Cmp.getOperand(0);
7668 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
7669 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007670
Chris Lattner96908b12010-12-05 02:00:51 +00007671 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00007672 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7673 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007674
Chris Lattner96908b12010-12-05 02:00:51 +00007675 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
7676 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007677
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007678 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00007679 if (N2C == 0 || !N2C->isNullValue())
7680 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
7681 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007682 }
7683 }
7684
Chris Lattnera2b56002010-12-05 01:23:24 +00007685 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00007686 if (Cond.getOpcode() == ISD::AND &&
7687 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7688 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007689 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007690 Cond = Cond.getOperand(0);
7691 }
7692
Evan Cheng3f41d662007-10-08 22:16:29 +00007693 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7694 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007695 if (Cond.getOpcode() == X86ISD::SETCC ||
7696 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007697 CC = Cond.getOperand(0);
7698
Dan Gohman475871a2008-07-27 21:46:04 +00007699 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007700 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007701 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007702
Evan Cheng3f41d662007-10-08 22:16:29 +00007703 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007704 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007705 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007706 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007707
Chris Lattnerd1980a52009-03-12 06:52:53 +00007708 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7709 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007710 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007711 addTest = false;
7712 }
7713 }
7714
7715 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007716 // Look pass the truncate.
7717 if (Cond.getOpcode() == ISD::TRUNCATE)
7718 Cond = Cond.getOperand(0);
7719
7720 // We know the result of AND is compared against zero. Try to match
7721 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007722 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00007723 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00007724 if (NewSetCC.getNode()) {
7725 CC = NewSetCC.getOperand(0);
7726 Cond = NewSetCC.getOperand(1);
7727 addTest = false;
7728 }
7729 }
7730 }
7731
7732 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007733 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007734 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007735 }
7736
Benjamin Kramere915ff32010-12-22 23:09:28 +00007737 // a < b ? -1 : 0 -> RES = ~setcc_carry
7738 // a < b ? 0 : -1 -> RES = setcc_carry
7739 // a >= b ? -1 : 0 -> RES = setcc_carry
7740 // a >= b ? 0 : -1 -> RES = ~setcc_carry
7741 if (Cond.getOpcode() == X86ISD::CMP) {
7742 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
7743
7744 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
7745 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
7746 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7747 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
7748 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
7749 return DAG.getNOT(DL, Res, Res.getValueType());
7750 return Res;
7751 }
7752 }
7753
Evan Cheng0488db92007-09-25 01:57:46 +00007754 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7755 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007756 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007757 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00007758 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007759}
7760
Evan Cheng370e5342008-12-03 08:38:43 +00007761// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7762// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7763// from the AND / OR.
7764static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7765 Opc = Op.getOpcode();
7766 if (Opc != ISD::OR && Opc != ISD::AND)
7767 return false;
7768 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7769 Op.getOperand(0).hasOneUse() &&
7770 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7771 Op.getOperand(1).hasOneUse());
7772}
7773
Evan Cheng961d6d42009-02-02 08:19:07 +00007774// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7775// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007776static bool isXor1OfSetCC(SDValue Op) {
7777 if (Op.getOpcode() != ISD::XOR)
7778 return false;
7779 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7780 if (N1C && N1C->getAPIntValue() == 1) {
7781 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7782 Op.getOperand(0).hasOneUse();
7783 }
7784 return false;
7785}
7786
Dan Gohmand858e902010-04-17 15:26:15 +00007787SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007788 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007789 SDValue Chain = Op.getOperand(0);
7790 SDValue Cond = Op.getOperand(1);
7791 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007792 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007793 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007794
Dan Gohman1a492952009-10-20 16:22:37 +00007795 if (Cond.getOpcode() == ISD::SETCC) {
7796 SDValue NewCond = LowerSETCC(Cond, DAG);
7797 if (NewCond.getNode())
7798 Cond = NewCond;
7799 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007800#if 0
7801 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007802 else if (Cond.getOpcode() == X86ISD::ADD ||
7803 Cond.getOpcode() == X86ISD::SUB ||
7804 Cond.getOpcode() == X86ISD::SMUL ||
7805 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007806 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007807#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007808
Evan Chengad9c0a32009-12-15 00:53:42 +00007809 // Look pass (and (setcc_carry (cmp ...)), 1).
7810 if (Cond.getOpcode() == ISD::AND &&
7811 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7812 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007813 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007814 Cond = Cond.getOperand(0);
7815 }
7816
Evan Cheng3f41d662007-10-08 22:16:29 +00007817 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7818 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007819 if (Cond.getOpcode() == X86ISD::SETCC ||
7820 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007821 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007822
Dan Gohman475871a2008-07-27 21:46:04 +00007823 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007824 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007825 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007826 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007827 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007828 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007829 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007830 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007831 default: break;
7832 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007833 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007834 // These can only come from an arithmetic instruction with overflow,
7835 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007836 Cond = Cond.getNode()->getOperand(1);
7837 addTest = false;
7838 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007839 }
Evan Cheng0488db92007-09-25 01:57:46 +00007840 }
Evan Cheng370e5342008-12-03 08:38:43 +00007841 } else {
7842 unsigned CondOpc;
7843 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7844 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007845 if (CondOpc == ISD::OR) {
7846 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7847 // two branches instead of an explicit OR instruction with a
7848 // separate test.
7849 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007850 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007851 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007852 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007853 Chain, Dest, CC, Cmp);
7854 CC = Cond.getOperand(1).getOperand(0);
7855 Cond = Cmp;
7856 addTest = false;
7857 }
7858 } else { // ISD::AND
7859 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7860 // two branches instead of an explicit AND instruction with a
7861 // separate test. However, we only do this if this block doesn't
7862 // have a fall-through edge, because this requires an explicit
7863 // jmp when the condition is false.
7864 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007865 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007866 Op.getNode()->hasOneUse()) {
7867 X86::CondCode CCode =
7868 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7869 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007870 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007871 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007872 // Look for an unconditional branch following this conditional branch.
7873 // We need this because we need to reverse the successors in order
7874 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007875 if (User->getOpcode() == ISD::BR) {
7876 SDValue FalseBB = User->getOperand(1);
7877 SDNode *NewBR =
7878 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007879 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007880 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007881 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007882
Dale Johannesene4d209d2009-02-03 20:21:25 +00007883 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007884 Chain, Dest, CC, Cmp);
7885 X86::CondCode CCode =
7886 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7887 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007888 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007889 Cond = Cmp;
7890 addTest = false;
7891 }
7892 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007893 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007894 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7895 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7896 // It should be transformed during dag combiner except when the condition
7897 // is set by a arithmetics with overflow node.
7898 X86::CondCode CCode =
7899 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7900 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007901 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007902 Cond = Cond.getOperand(0).getOperand(1);
7903 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007904 }
Evan Cheng0488db92007-09-25 01:57:46 +00007905 }
7906
7907 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007908 // Look pass the truncate.
7909 if (Cond.getOpcode() == ISD::TRUNCATE)
7910 Cond = Cond.getOperand(0);
7911
7912 // We know the result of AND is compared against zero. Try to match
7913 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007914 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007915 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7916 if (NewSetCC.getNode()) {
7917 CC = NewSetCC.getOperand(0);
7918 Cond = NewSetCC.getOperand(1);
7919 addTest = false;
7920 }
7921 }
7922 }
7923
7924 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007925 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007926 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007927 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007928 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007929 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007930}
7931
Anton Korobeynikove060b532007-04-17 19:34:00 +00007932
7933// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7934// Calls to _alloca is needed to probe the stack when allocating more than 4k
7935// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7936// that the guard pages used by the OS virtual memory manager are allocated in
7937// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007938SDValue
7939X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007940 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00007941 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007942 "This should be used only on Windows targets");
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00007943 assert(!Subtarget->isTargetEnvMacho());
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007944 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007945
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007946 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007947 SDValue Chain = Op.getOperand(0);
7948 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007949 // FIXME: Ensure alignment here
7950
Dan Gohman475871a2008-07-27 21:46:04 +00007951 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007952
Owen Anderson825b72b2009-08-11 20:47:22 +00007953 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00007954 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007955
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00007956 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007957 Flag = Chain.getValue(1);
7958
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007959 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007960
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007961 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007962 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007963
Dale Johannesendd64c412009-02-04 00:33:20 +00007964 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007965
Dan Gohman475871a2008-07-27 21:46:04 +00007966 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007967 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007968}
7969
Dan Gohmand858e902010-04-17 15:26:15 +00007970SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007971 MachineFunction &MF = DAG.getMachineFunction();
7972 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7973
Dan Gohman69de1932008-02-06 22:27:42 +00007974 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007975 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007976
Anton Korobeynikove7beda12010-10-03 22:52:07 +00007977 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00007978 // vastart just stores the address of the VarArgsFrameIndex slot into the
7979 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007980 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7981 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007982 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7983 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007984 }
7985
7986 // __va_list_tag:
7987 // gp_offset (0 - 6 * 8)
7988 // fp_offset (48 - 48 + 8 * 16)
7989 // overflow_arg_area (point to parameters coming in memory).
7990 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007991 SmallVector<SDValue, 8> MemOps;
7992 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007993 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007994 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007995 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7996 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007997 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007998 MemOps.push_back(Store);
7999
8000 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008001 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008002 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008003 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008004 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8005 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008006 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008007 MemOps.push_back(Store);
8008
8009 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008010 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008011 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008012 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8013 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008014 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8015 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008016 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008017 MemOps.push_back(Store);
8018
8019 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008020 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008021 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008022 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8023 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008024 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8025 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008026 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008027 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008028 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008029}
8030
Dan Gohmand858e902010-04-17 15:26:15 +00008031SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00008032 assert(Subtarget->is64Bit() &&
8033 "LowerVAARG only handles 64-bit va_arg!");
8034 assert((Subtarget->isTargetLinux() ||
8035 Subtarget->isTargetDarwin()) &&
8036 "Unhandled target in LowerVAARG");
8037 assert(Op.getNode()->getNumOperands() == 4);
8038 SDValue Chain = Op.getOperand(0);
8039 SDValue SrcPtr = Op.getOperand(1);
8040 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
8041 unsigned Align = Op.getConstantOperandVal(3);
8042 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00008043
Dan Gohman320afb82010-10-12 18:00:49 +00008044 EVT ArgVT = Op.getNode()->getValueType(0);
8045 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
8046 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
8047 uint8_t ArgMode;
8048
8049 // Decide which area this value should be read from.
8050 // TODO: Implement the AMD64 ABI in its entirety. This simple
8051 // selection mechanism works only for the basic types.
8052 if (ArgVT == MVT::f80) {
8053 llvm_unreachable("va_arg for f80 not yet implemented");
8054 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
8055 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
8056 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
8057 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
8058 } else {
8059 llvm_unreachable("Unhandled argument type in LowerVAARG");
8060 }
8061
8062 if (ArgMode == 2) {
8063 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00008064 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00008065 !(DAG.getMachineFunction()
8066 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00008067 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00008068 }
8069
8070 // Insert VAARG_64 node into the DAG
8071 // VAARG_64 returns two values: Variable Argument Address, Chain
8072 SmallVector<SDValue, 11> InstOps;
8073 InstOps.push_back(Chain);
8074 InstOps.push_back(SrcPtr);
8075 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
8076 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
8077 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
8078 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
8079 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
8080 VTs, &InstOps[0], InstOps.size(),
8081 MVT::i64,
8082 MachinePointerInfo(SV),
8083 /*Align=*/0,
8084 /*Volatile=*/false,
8085 /*ReadMem=*/true,
8086 /*WriteMem=*/true);
8087 Chain = VAARG.getValue(1);
8088
8089 // Load the next argument and return it
8090 return DAG.getLoad(ArgVT, dl,
8091 Chain,
8092 VAARG,
8093 MachinePointerInfo(),
8094 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00008095}
8096
Dan Gohmand858e902010-04-17 15:26:15 +00008097SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00008098 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00008099 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00008100 SDValue Chain = Op.getOperand(0);
8101 SDValue DstPtr = Op.getOperand(1);
8102 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00008103 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
8104 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00008105 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00008106
Chris Lattnere72f2022010-09-21 05:40:29 +00008107 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00008108 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008109 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00008110 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00008111}
8112
Dan Gohman475871a2008-07-27 21:46:04 +00008113SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008114X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008115 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008116 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008117 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00008118 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00008119 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00008120 case Intrinsic::x86_sse_comieq_ss:
8121 case Intrinsic::x86_sse_comilt_ss:
8122 case Intrinsic::x86_sse_comile_ss:
8123 case Intrinsic::x86_sse_comigt_ss:
8124 case Intrinsic::x86_sse_comige_ss:
8125 case Intrinsic::x86_sse_comineq_ss:
8126 case Intrinsic::x86_sse_ucomieq_ss:
8127 case Intrinsic::x86_sse_ucomilt_ss:
8128 case Intrinsic::x86_sse_ucomile_ss:
8129 case Intrinsic::x86_sse_ucomigt_ss:
8130 case Intrinsic::x86_sse_ucomige_ss:
8131 case Intrinsic::x86_sse_ucomineq_ss:
8132 case Intrinsic::x86_sse2_comieq_sd:
8133 case Intrinsic::x86_sse2_comilt_sd:
8134 case Intrinsic::x86_sse2_comile_sd:
8135 case Intrinsic::x86_sse2_comigt_sd:
8136 case Intrinsic::x86_sse2_comige_sd:
8137 case Intrinsic::x86_sse2_comineq_sd:
8138 case Intrinsic::x86_sse2_ucomieq_sd:
8139 case Intrinsic::x86_sse2_ucomilt_sd:
8140 case Intrinsic::x86_sse2_ucomile_sd:
8141 case Intrinsic::x86_sse2_ucomigt_sd:
8142 case Intrinsic::x86_sse2_ucomige_sd:
8143 case Intrinsic::x86_sse2_ucomineq_sd: {
8144 unsigned Opc = 0;
8145 ISD::CondCode CC = ISD::SETCC_INVALID;
8146 switch (IntNo) {
8147 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008148 case Intrinsic::x86_sse_comieq_ss:
8149 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008150 Opc = X86ISD::COMI;
8151 CC = ISD::SETEQ;
8152 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008153 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008154 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008155 Opc = X86ISD::COMI;
8156 CC = ISD::SETLT;
8157 break;
8158 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008159 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008160 Opc = X86ISD::COMI;
8161 CC = ISD::SETLE;
8162 break;
8163 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008164 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008165 Opc = X86ISD::COMI;
8166 CC = ISD::SETGT;
8167 break;
8168 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008169 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008170 Opc = X86ISD::COMI;
8171 CC = ISD::SETGE;
8172 break;
8173 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008174 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008175 Opc = X86ISD::COMI;
8176 CC = ISD::SETNE;
8177 break;
8178 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008179 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008180 Opc = X86ISD::UCOMI;
8181 CC = ISD::SETEQ;
8182 break;
8183 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008184 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008185 Opc = X86ISD::UCOMI;
8186 CC = ISD::SETLT;
8187 break;
8188 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008189 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008190 Opc = X86ISD::UCOMI;
8191 CC = ISD::SETLE;
8192 break;
8193 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008194 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008195 Opc = X86ISD::UCOMI;
8196 CC = ISD::SETGT;
8197 break;
8198 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008199 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008200 Opc = X86ISD::UCOMI;
8201 CC = ISD::SETGE;
8202 break;
8203 case Intrinsic::x86_sse_ucomineq_ss:
8204 case Intrinsic::x86_sse2_ucomineq_sd:
8205 Opc = X86ISD::UCOMI;
8206 CC = ISD::SETNE;
8207 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008208 }
Evan Cheng734503b2006-09-11 02:19:56 +00008209
Dan Gohman475871a2008-07-27 21:46:04 +00008210 SDValue LHS = Op.getOperand(1);
8211 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00008212 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008213 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008214 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
8215 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8216 DAG.getConstant(X86CC, MVT::i8), Cond);
8217 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00008218 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008219 // ptest and testp intrinsics. The intrinsic these come from are designed to
8220 // return an integer value, not just an instruction so lower it to the ptest
8221 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00008222 case Intrinsic::x86_sse41_ptestz:
8223 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008224 case Intrinsic::x86_sse41_ptestnzc:
8225 case Intrinsic::x86_avx_ptestz_256:
8226 case Intrinsic::x86_avx_ptestc_256:
8227 case Intrinsic::x86_avx_ptestnzc_256:
8228 case Intrinsic::x86_avx_vtestz_ps:
8229 case Intrinsic::x86_avx_vtestc_ps:
8230 case Intrinsic::x86_avx_vtestnzc_ps:
8231 case Intrinsic::x86_avx_vtestz_pd:
8232 case Intrinsic::x86_avx_vtestc_pd:
8233 case Intrinsic::x86_avx_vtestnzc_pd:
8234 case Intrinsic::x86_avx_vtestz_ps_256:
8235 case Intrinsic::x86_avx_vtestc_ps_256:
8236 case Intrinsic::x86_avx_vtestnzc_ps_256:
8237 case Intrinsic::x86_avx_vtestz_pd_256:
8238 case Intrinsic::x86_avx_vtestc_pd_256:
8239 case Intrinsic::x86_avx_vtestnzc_pd_256: {
8240 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00008241 unsigned X86CC = 0;
8242 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00008243 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008244 case Intrinsic::x86_avx_vtestz_ps:
8245 case Intrinsic::x86_avx_vtestz_pd:
8246 case Intrinsic::x86_avx_vtestz_ps_256:
8247 case Intrinsic::x86_avx_vtestz_pd_256:
8248 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008249 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008250 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008251 // ZF = 1
8252 X86CC = X86::COND_E;
8253 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008254 case Intrinsic::x86_avx_vtestc_ps:
8255 case Intrinsic::x86_avx_vtestc_pd:
8256 case Intrinsic::x86_avx_vtestc_ps_256:
8257 case Intrinsic::x86_avx_vtestc_pd_256:
8258 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008259 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008260 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008261 // CF = 1
8262 X86CC = X86::COND_B;
8263 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008264 case Intrinsic::x86_avx_vtestnzc_ps:
8265 case Intrinsic::x86_avx_vtestnzc_pd:
8266 case Intrinsic::x86_avx_vtestnzc_ps_256:
8267 case Intrinsic::x86_avx_vtestnzc_pd_256:
8268 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00008269 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008270 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008271 // ZF and CF = 0
8272 X86CC = X86::COND_A;
8273 break;
8274 }
Eric Christopherfd179292009-08-27 18:07:15 +00008275
Eric Christopher71c67532009-07-29 00:28:05 +00008276 SDValue LHS = Op.getOperand(1);
8277 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008278 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
8279 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00008280 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
8281 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
8282 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00008283 }
Evan Cheng5759f972008-05-04 09:15:50 +00008284
8285 // Fix vector shift instructions where the last operand is a non-immediate
8286 // i32 value.
8287 case Intrinsic::x86_sse2_pslli_w:
8288 case Intrinsic::x86_sse2_pslli_d:
8289 case Intrinsic::x86_sse2_pslli_q:
8290 case Intrinsic::x86_sse2_psrli_w:
8291 case Intrinsic::x86_sse2_psrli_d:
8292 case Intrinsic::x86_sse2_psrli_q:
8293 case Intrinsic::x86_sse2_psrai_w:
8294 case Intrinsic::x86_sse2_psrai_d:
8295 case Intrinsic::x86_mmx_pslli_w:
8296 case Intrinsic::x86_mmx_pslli_d:
8297 case Intrinsic::x86_mmx_pslli_q:
8298 case Intrinsic::x86_mmx_psrli_w:
8299 case Intrinsic::x86_mmx_psrli_d:
8300 case Intrinsic::x86_mmx_psrli_q:
8301 case Intrinsic::x86_mmx_psrai_w:
8302 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00008303 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00008304 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00008305 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00008306
8307 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008308 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008309 switch (IntNo) {
8310 case Intrinsic::x86_sse2_pslli_w:
8311 NewIntNo = Intrinsic::x86_sse2_psll_w;
8312 break;
8313 case Intrinsic::x86_sse2_pslli_d:
8314 NewIntNo = Intrinsic::x86_sse2_psll_d;
8315 break;
8316 case Intrinsic::x86_sse2_pslli_q:
8317 NewIntNo = Intrinsic::x86_sse2_psll_q;
8318 break;
8319 case Intrinsic::x86_sse2_psrli_w:
8320 NewIntNo = Intrinsic::x86_sse2_psrl_w;
8321 break;
8322 case Intrinsic::x86_sse2_psrli_d:
8323 NewIntNo = Intrinsic::x86_sse2_psrl_d;
8324 break;
8325 case Intrinsic::x86_sse2_psrli_q:
8326 NewIntNo = Intrinsic::x86_sse2_psrl_q;
8327 break;
8328 case Intrinsic::x86_sse2_psrai_w:
8329 NewIntNo = Intrinsic::x86_sse2_psra_w;
8330 break;
8331 case Intrinsic::x86_sse2_psrai_d:
8332 NewIntNo = Intrinsic::x86_sse2_psra_d;
8333 break;
8334 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008335 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008336 switch (IntNo) {
8337 case Intrinsic::x86_mmx_pslli_w:
8338 NewIntNo = Intrinsic::x86_mmx_psll_w;
8339 break;
8340 case Intrinsic::x86_mmx_pslli_d:
8341 NewIntNo = Intrinsic::x86_mmx_psll_d;
8342 break;
8343 case Intrinsic::x86_mmx_pslli_q:
8344 NewIntNo = Intrinsic::x86_mmx_psll_q;
8345 break;
8346 case Intrinsic::x86_mmx_psrli_w:
8347 NewIntNo = Intrinsic::x86_mmx_psrl_w;
8348 break;
8349 case Intrinsic::x86_mmx_psrli_d:
8350 NewIntNo = Intrinsic::x86_mmx_psrl_d;
8351 break;
8352 case Intrinsic::x86_mmx_psrli_q:
8353 NewIntNo = Intrinsic::x86_mmx_psrl_q;
8354 break;
8355 case Intrinsic::x86_mmx_psrai_w:
8356 NewIntNo = Intrinsic::x86_mmx_psra_w;
8357 break;
8358 case Intrinsic::x86_mmx_psrai_d:
8359 NewIntNo = Intrinsic::x86_mmx_psra_d;
8360 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008361 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00008362 }
8363 break;
8364 }
8365 }
Mon P Wangefa42202009-09-03 19:56:25 +00008366
8367 // The vector shift intrinsics with scalars uses 32b shift amounts but
8368 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
8369 // to be zero.
8370 SDValue ShOps[4];
8371 ShOps[0] = ShAmt;
8372 ShOps[1] = DAG.getConstant(0, MVT::i32);
8373 if (ShAmtVT == MVT::v4i32) {
8374 ShOps[2] = DAG.getUNDEF(MVT::i32);
8375 ShOps[3] = DAG.getUNDEF(MVT::i32);
8376 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
8377 } else {
8378 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00008379// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00008380 }
8381
Owen Andersone50ed302009-08-10 22:56:29 +00008382 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008383 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008384 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008385 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00008386 Op.getOperand(1), ShAmt);
8387 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00008388 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008389}
Evan Cheng72261582005-12-20 06:22:03 +00008390
Dan Gohmand858e902010-04-17 15:26:15 +00008391SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
8392 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00008393 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8394 MFI->setReturnAddressIsTaken(true);
8395
Bill Wendling64e87322009-01-16 19:25:27 +00008396 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008397 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00008398
8399 if (Depth > 0) {
8400 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8401 SDValue Offset =
8402 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00008403 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008404 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008405 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008406 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00008407 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00008408 }
8409
8410 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00008411 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008412 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008413 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008414}
8415
Dan Gohmand858e902010-04-17 15:26:15 +00008416SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00008417 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8418 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00008419
Owen Andersone50ed302009-08-10 22:56:29 +00008420 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008421 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00008422 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8423 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008424 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008425 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008426 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8427 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008428 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008429 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008430}
8431
Dan Gohman475871a2008-07-27 21:46:04 +00008432SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008433 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008434 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008435}
8436
Dan Gohmand858e902010-04-17 15:26:15 +00008437SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008438 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008439 SDValue Chain = Op.getOperand(0);
8440 SDValue Offset = Op.getOperand(1);
8441 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008442 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008443
Dan Gohmand8816272010-08-11 18:14:00 +00008444 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8445 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8446 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008447 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008448
Dan Gohmand8816272010-08-11 18:14:00 +00008449 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8450 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008451 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008452 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8453 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008454 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008455 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008456
Dale Johannesene4d209d2009-02-03 20:21:25 +00008457 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008458 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008459 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008460}
8461
Dan Gohman475871a2008-07-27 21:46:04 +00008462SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008463 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008464 SDValue Root = Op.getOperand(0);
8465 SDValue Trmp = Op.getOperand(1); // trampoline
8466 SDValue FPtr = Op.getOperand(2); // nested function
8467 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008468 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008469
Dan Gohman69de1932008-02-06 22:27:42 +00008470 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008471
8472 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008473 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008474
8475 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008476 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8477 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008478
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008479 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
8480 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008481
8482 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8483
8484 // Load the pointer to the nested function into R11.
8485 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008486 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008487 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008488 Addr, MachinePointerInfo(TrmpAddr),
8489 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008490
Owen Anderson825b72b2009-08-11 20:47:22 +00008491 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8492 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008493 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8494 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008495 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008496
8497 // Load the 'nest' parameter value into R10.
8498 // R10 is specified in X86CallingConv.td
8499 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008500 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8501 DAG.getConstant(10, MVT::i64));
8502 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008503 Addr, MachinePointerInfo(TrmpAddr, 10),
8504 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008505
Owen Anderson825b72b2009-08-11 20:47:22 +00008506 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8507 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008508 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8509 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008510 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008511
8512 // Jump to the nested function.
8513 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008514 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8515 DAG.getConstant(20, MVT::i64));
8516 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008517 Addr, MachinePointerInfo(TrmpAddr, 20),
8518 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008519
8520 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008521 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8522 DAG.getConstant(22, MVT::i64));
8523 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008524 MachinePointerInfo(TrmpAddr, 22),
8525 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008526
Dan Gohman475871a2008-07-27 21:46:04 +00008527 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008528 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008529 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008530 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008531 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008532 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008533 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008534 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008535
8536 switch (CC) {
8537 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008538 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008539 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008540 case CallingConv::X86_StdCall: {
8541 // Pass 'nest' parameter in ECX.
8542 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008543 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008544
8545 // Check that ECX wasn't needed by an 'inreg' parameter.
8546 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008547 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008548
Chris Lattner58d74912008-03-12 17:45:29 +00008549 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008550 unsigned InRegCount = 0;
8551 unsigned Idx = 1;
8552
8553 for (FunctionType::param_iterator I = FTy->param_begin(),
8554 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008555 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008556 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008557 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008558
8559 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008560 report_fatal_error("Nest register in use - reduce number of inreg"
8561 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008562 }
8563 }
8564 break;
8565 }
8566 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008567 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008568 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008569 // Pass 'nest' parameter in EAX.
8570 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008571 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008572 break;
8573 }
8574
Dan Gohman475871a2008-07-27 21:46:04 +00008575 SDValue OutChains[4];
8576 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008577
Owen Anderson825b72b2009-08-11 20:47:22 +00008578 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8579 DAG.getConstant(10, MVT::i32));
8580 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008581
Chris Lattnera62fe662010-02-05 19:20:30 +00008582 // This is storing the opcode for MOV32ri.
8583 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008584 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008585 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008586 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008587 Trmp, MachinePointerInfo(TrmpAddr),
8588 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008589
Owen Anderson825b72b2009-08-11 20:47:22 +00008590 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8591 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008592 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8593 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008594 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008595
Chris Lattnera62fe662010-02-05 19:20:30 +00008596 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008597 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8598 DAG.getConstant(5, MVT::i32));
8599 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008600 MachinePointerInfo(TrmpAddr, 5),
8601 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008602
Owen Anderson825b72b2009-08-11 20:47:22 +00008603 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8604 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008605 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8606 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008607 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008608
Dan Gohman475871a2008-07-27 21:46:04 +00008609 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008610 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008611 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008612 }
8613}
8614
Dan Gohmand858e902010-04-17 15:26:15 +00008615SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8616 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008617 /*
8618 The rounding mode is in bits 11:10 of FPSR, and has the following
8619 settings:
8620 00 Round to nearest
8621 01 Round to -inf
8622 10 Round to +inf
8623 11 Round to 0
8624
8625 FLT_ROUNDS, on the other hand, expects the following:
8626 -1 Undefined
8627 0 Round to 0
8628 1 Round to nearest
8629 2 Round to +inf
8630 3 Round to -inf
8631
8632 To perform the conversion, we do:
8633 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8634 */
8635
8636 MachineFunction &MF = DAG.getMachineFunction();
8637 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00008638 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008639 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008640 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008641 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008642
8643 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008644 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008645 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008646
Michael J. Spencerec38de22010-10-10 22:04:20 +00008647
Chris Lattner2156b792010-09-22 01:11:26 +00008648 MachineMemOperand *MMO =
8649 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8650 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008651
Chris Lattner2156b792010-09-22 01:11:26 +00008652 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8653 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8654 DAG.getVTList(MVT::Other),
8655 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008656
8657 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008658 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008659 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008660
8661 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008662 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008663 DAG.getNode(ISD::SRL, DL, MVT::i16,
8664 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008665 CWD, DAG.getConstant(0x800, MVT::i16)),
8666 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008667 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008668 DAG.getNode(ISD::SRL, DL, MVT::i16,
8669 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008670 CWD, DAG.getConstant(0x400, MVT::i16)),
8671 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008672
Dan Gohman475871a2008-07-27 21:46:04 +00008673 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008674 DAG.getNode(ISD::AND, DL, MVT::i16,
8675 DAG.getNode(ISD::ADD, DL, MVT::i16,
8676 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008677 DAG.getConstant(1, MVT::i16)),
8678 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008679
8680
Duncan Sands83ec4b62008-06-06 12:08:01 +00008681 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008682 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008683}
8684
Dan Gohmand858e902010-04-17 15:26:15 +00008685SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008686 EVT VT = Op.getValueType();
8687 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008688 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008689 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008690
8691 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008692 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008693 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008694 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008695 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008696 }
Evan Cheng18efe262007-12-14 02:13:44 +00008697
Evan Cheng152804e2007-12-14 08:30:15 +00008698 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008699 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008700 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008701
8702 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008703 SDValue Ops[] = {
8704 Op,
8705 DAG.getConstant(NumBits+NumBits-1, OpVT),
8706 DAG.getConstant(X86::COND_E, MVT::i8),
8707 Op.getValue(1)
8708 };
8709 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008710
8711 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008712 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008713
Owen Anderson825b72b2009-08-11 20:47:22 +00008714 if (VT == MVT::i8)
8715 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008716 return Op;
8717}
8718
Dan Gohmand858e902010-04-17 15:26:15 +00008719SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008720 EVT VT = Op.getValueType();
8721 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008722 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008723 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008724
8725 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008726 if (VT == MVT::i8) {
8727 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008728 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008729 }
Evan Cheng152804e2007-12-14 08:30:15 +00008730
8731 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008732 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008733 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008734
8735 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008736 SDValue Ops[] = {
8737 Op,
8738 DAG.getConstant(NumBits, OpVT),
8739 DAG.getConstant(X86::COND_E, MVT::i8),
8740 Op.getValue(1)
8741 };
8742 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008743
Owen Anderson825b72b2009-08-11 20:47:22 +00008744 if (VT == MVT::i8)
8745 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008746 return Op;
8747}
8748
Dan Gohmand858e902010-04-17 15:26:15 +00008749SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008750 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008751 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008752 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008753
Mon P Wangaf9b9522008-12-18 21:42:19 +00008754 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8755 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8756 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8757 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8758 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8759 //
8760 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8761 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8762 // return AloBlo + AloBhi + AhiBlo;
8763
8764 SDValue A = Op.getOperand(0);
8765 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008766
Dale Johannesene4d209d2009-02-03 20:21:25 +00008767 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008768 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8769 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008770 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008771 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8772 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008773 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008774 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008775 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008776 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008777 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008778 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008779 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008780 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008781 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008782 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008783 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8784 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008785 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008786 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8787 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008788 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8789 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008790 return Res;
8791}
8792
Nadav Rotem43012222011-05-11 08:12:09 +00008793SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
8794
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008795 EVT VT = Op.getValueType();
8796 DebugLoc dl = Op.getDebugLoc();
8797 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00008798 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008799
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008800 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008801
Nadav Rotem43012222011-05-11 08:12:09 +00008802 // Must have SSE2.
8803 if (!Subtarget->hasSSE2()) return SDValue();
Nate Begeman51409212010-07-28 00:21:48 +00008804
Nadav Rotem43012222011-05-11 08:12:09 +00008805 // Optimize shl/srl/sra with constant shift amount.
8806 if (isSplatVector(Amt.getNode())) {
8807 SDValue SclrAmt = Amt->getOperand(0);
8808 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
8809 uint64_t ShiftAmt = C->getZExtValue();
8810
8811 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
8812 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8813 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8814 R, DAG.getConstant(ShiftAmt, MVT::i32));
8815
8816 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
8817 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8818 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8819 R, DAG.getConstant(ShiftAmt, MVT::i32));
8820
8821 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
8822 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8823 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8824 R, DAG.getConstant(ShiftAmt, MVT::i32));
8825
8826 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
8827 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8828 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8829 R, DAG.getConstant(ShiftAmt, MVT::i32));
8830
8831 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
8832 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8833 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8834 R, DAG.getConstant(ShiftAmt, MVT::i32));
8835
8836 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
8837 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8838 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8839 R, DAG.getConstant(ShiftAmt, MVT::i32));
8840
8841 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
8842 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8843 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8844 R, DAG.getConstant(ShiftAmt, MVT::i32));
8845
8846 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
8847 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8848 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8849 R, DAG.getConstant(ShiftAmt, MVT::i32));
8850 }
8851 }
8852
8853 // Lower SHL with variable shift amount.
8854 // Cannot lower SHL without SSE4.1 or later.
8855 if (!Subtarget->hasSSE41()) return SDValue();
8856
8857 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00008858 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8859 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8860 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8861
8862 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008863
Nate Begeman51409212010-07-28 00:21:48 +00008864 std::vector<Constant*> CV(4, CI);
8865 Constant *C = ConstantVector::get(CV);
8866 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8867 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008868 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008869 false, false, 16);
8870
8871 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008872 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008873 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8874 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8875 }
Nadav Rotem43012222011-05-11 08:12:09 +00008876 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00008877 // a = a << 5;
8878 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8879 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8880 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8881
8882 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8883 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8884
8885 std::vector<Constant*> CVM1(16, CM1);
8886 std::vector<Constant*> CVM2(16, CM2);
8887 Constant *C = ConstantVector::get(CVM1);
8888 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8889 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008890 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008891 false, false, 16);
8892
8893 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8894 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8895 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8896 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8897 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008898 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008899 // a += a
8900 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008901
Nate Begeman51409212010-07-28 00:21:48 +00008902 C = ConstantVector::get(CVM2);
8903 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8904 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008905 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008906 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008907
Nate Begeman51409212010-07-28 00:21:48 +00008908 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8909 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8910 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8911 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8912 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008913 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008914 // a += a
8915 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008916
Nate Begeman51409212010-07-28 00:21:48 +00008917 // return pblendv(r, r+r, a);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008918 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00008919 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8920 return R;
8921 }
8922 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008923}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008924
Dan Gohmand858e902010-04-17 15:26:15 +00008925SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008926 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8927 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008928 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8929 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008930 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008931 SDValue LHS = N->getOperand(0);
8932 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008933 unsigned BaseOp = 0;
8934 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008935 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008936 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008937 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008938 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008939 // A subtract of one will be selected as a INC. Note that INC doesn't
8940 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00008941 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
8942 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00008943 BaseOp = X86ISD::INC;
8944 Cond = X86::COND_O;
8945 break;
8946 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008947 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008948 Cond = X86::COND_O;
8949 break;
8950 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008951 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008952 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008953 break;
8954 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008955 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8956 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00008957 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
8958 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00008959 BaseOp = X86ISD::DEC;
8960 Cond = X86::COND_O;
8961 break;
8962 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008963 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008964 Cond = X86::COND_O;
8965 break;
8966 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008967 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008968 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008969 break;
8970 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008971 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008972 Cond = X86::COND_O;
8973 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008974 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
8975 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
8976 MVT::i32);
8977 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008978
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008979 SDValue SetCC =
8980 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8981 DAG.getConstant(X86::COND_O, MVT::i32),
8982 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008983
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008984 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8985 return Sum;
8986 }
Bill Wendling74c37652008-12-09 22:08:41 +00008987 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008988
Bill Wendling61edeb52008-12-02 01:06:39 +00008989 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008990 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008991 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008992
Bill Wendling61edeb52008-12-02 01:06:39 +00008993 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008994 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
8995 DAG.getConstant(Cond, MVT::i32),
8996 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008997
Bill Wendling61edeb52008-12-02 01:06:39 +00008998 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8999 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00009000}
9001
Eric Christopher9a9d2752010-07-22 02:48:34 +00009002SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
9003 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009004
Eric Christopherb6729dc2010-08-04 23:03:04 +00009005 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00009006 SDValue Chain = Op.getOperand(0);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009007 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00009008 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00009009 SDValue Ops[] = {
9010 DAG.getRegister(X86::ESP, MVT::i32), // Base
9011 DAG.getTargetConstant(1, MVT::i8), // Scale
9012 DAG.getRegister(0, MVT::i32), // Index
9013 DAG.getTargetConstant(0, MVT::i32), // Disp
9014 DAG.getRegister(0, MVT::i32), // Segment.
9015 Zero,
9016 Chain
9017 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00009018 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00009019 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9020 array_lengthof(Ops));
9021 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00009022 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009023
Eric Christopher9a9d2752010-07-22 02:48:34 +00009024 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00009025 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00009026 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009027
Chris Lattner132929a2010-08-14 17:26:09 +00009028 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9029 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
9030 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
9031 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009032
Chris Lattner132929a2010-08-14 17:26:09 +00009033 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
9034 if (!Op1 && !Op2 && !Op3 && Op4)
9035 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009036
Chris Lattner132929a2010-08-14 17:26:09 +00009037 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
9038 if (Op1 && !Op2 && !Op3 && !Op4)
9039 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009040
9041 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00009042 // (MFENCE)>;
9043 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00009044}
9045
Dan Gohmand858e902010-04-17 15:26:15 +00009046SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009047 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009048 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00009049 unsigned Reg = 0;
9050 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009051 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009052 default:
9053 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009054 case MVT::i8: Reg = X86::AL; size = 1; break;
9055 case MVT::i16: Reg = X86::AX; size = 2; break;
9056 case MVT::i32: Reg = X86::EAX; size = 4; break;
9057 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00009058 assert(Subtarget->is64Bit() && "Node not type legal!");
9059 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00009060 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009061 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009062 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00009063 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00009064 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009065 Op.getOperand(1),
9066 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00009067 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009068 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009069 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009070 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
9071 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
9072 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00009073 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009074 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00009075 return cpOut;
9076}
9077
Duncan Sands1607f052008-12-01 11:39:25 +00009078SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009079 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00009080 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009081 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009082 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009083 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009084 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009085 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
9086 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00009087 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00009088 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
9089 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00009090 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00009091 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00009092 rdx.getValue(1)
9093 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009094 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009095}
9096
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009097SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00009098 SelectionDAG &DAG) const {
9099 EVT SrcVT = Op.getOperand(0).getValueType();
9100 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00009101 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
9102 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009103 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00009104 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009105 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00009106 // i64 <=> MMX conversions are Legal.
9107 if (SrcVT==MVT::i64 && DstVT.isVector())
9108 return Op;
9109 if (DstVT==MVT::i64 && SrcVT.isVector())
9110 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00009111 // MMX <=> MMX conversions are Legal.
9112 if (SrcVT.isVector() && DstVT.isVector())
9113 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00009114 // All other conversions need to be expanded.
9115 return SDValue();
9116}
Chris Lattner5b856542010-12-20 00:59:46 +00009117
Dan Gohmand858e902010-04-17 15:26:15 +00009118SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009119 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009120 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009121 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009122 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00009123 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009124 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009125 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009126 Node->getOperand(0),
9127 Node->getOperand(1), negOp,
9128 cast<AtomicSDNode>(Node)->getSrcValue(),
9129 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00009130}
9131
Chris Lattner5b856542010-12-20 00:59:46 +00009132static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
9133 EVT VT = Op.getNode()->getValueType(0);
9134
9135 // Let legalize expand this if it isn't a legal type yet.
9136 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
9137 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009138
Chris Lattner5b856542010-12-20 00:59:46 +00009139 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009140
Chris Lattner5b856542010-12-20 00:59:46 +00009141 unsigned Opc;
9142 bool ExtraOp = false;
9143 switch (Op.getOpcode()) {
9144 default: assert(0 && "Invalid code");
9145 case ISD::ADDC: Opc = X86ISD::ADD; break;
9146 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
9147 case ISD::SUBC: Opc = X86ISD::SUB; break;
9148 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
9149 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009150
Chris Lattner5b856542010-12-20 00:59:46 +00009151 if (!ExtraOp)
9152 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9153 Op.getOperand(1));
9154 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9155 Op.getOperand(1), Op.getOperand(2));
9156}
9157
Evan Cheng0db9fe62006-04-25 20:13:52 +00009158/// LowerOperation - Provide custom lowering hooks for some operations.
9159///
Dan Gohmand858e902010-04-17 15:26:15 +00009160SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00009161 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009162 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00009163 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009164 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
9165 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009166 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00009167 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009168 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
9169 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
9170 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +00009171 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +00009172 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009173 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
9174 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
9175 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009176 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00009177 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00009178 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009179 case ISD::SHL_PARTS:
9180 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +00009181 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009182 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00009183 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009184 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00009185 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009186 case ISD::FABS: return LowerFABS(Op, DAG);
9187 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009188 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009189 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00009190 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009191 case ISD::SELECT: return LowerSELECT(Op, DAG);
9192 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009193 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009194 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00009195 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00009196 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009197 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009198 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
9199 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009200 case ISD::FRAME_TO_ARGS_OFFSET:
9201 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009202 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009203 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009204 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00009205 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00009206 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
9207 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009208 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +00009209 case ISD::SRA:
9210 case ISD::SRL:
9211 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00009212 case ISD::SADDO:
9213 case ISD::UADDO:
9214 case ISD::SSUBO:
9215 case ISD::USUBO:
9216 case ISD::SMULO:
9217 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00009218 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009219 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00009220 case ISD::ADDC:
9221 case ISD::ADDE:
9222 case ISD::SUBC:
9223 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009224 }
Chris Lattner27a6c732007-11-24 07:07:01 +00009225}
9226
Duncan Sands1607f052008-12-01 11:39:25 +00009227void X86TargetLowering::
9228ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009229 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009230 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009231 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00009232 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00009233
9234 SDValue Chain = Node->getOperand(0);
9235 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009236 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009237 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00009238 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009239 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00009240 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00009241 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00009242 SDValue Result =
9243 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
9244 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00009245 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009246 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009247 Results.push_back(Result.getValue(2));
9248}
9249
Duncan Sands126d9072008-07-04 11:47:58 +00009250/// ReplaceNodeResults - Replace a node with an illegal result type
9251/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00009252void X86TargetLowering::ReplaceNodeResults(SDNode *N,
9253 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009254 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009255 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00009256 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00009257 default:
Duncan Sands1607f052008-12-01 11:39:25 +00009258 assert(false && "Do not know how to custom type legalize this operation!");
9259 return;
Chris Lattner5b856542010-12-20 00:59:46 +00009260 case ISD::ADDC:
9261 case ISD::ADDE:
9262 case ISD::SUBC:
9263 case ISD::SUBE:
9264 // We don't want to expand or promote these.
9265 return;
Duncan Sands1607f052008-12-01 11:39:25 +00009266 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00009267 std::pair<SDValue,SDValue> Vals =
9268 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00009269 SDValue FIST = Vals.first, StackSlot = Vals.second;
9270 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00009271 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00009272 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00009273 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
9274 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00009275 }
9276 return;
9277 }
9278 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009279 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009280 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009281 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009282 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00009283 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009284 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009285 eax.getValue(2));
9286 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
9287 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00009288 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009289 Results.push_back(edx.getValue(1));
9290 return;
9291 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009292 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00009293 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009294 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00009295 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009296 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9297 DAG.getConstant(0, MVT::i32));
9298 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9299 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009300 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
9301 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009302 cpInL.getValue(1));
9303 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009304 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9305 DAG.getConstant(0, MVT::i32));
9306 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9307 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009308 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00009309 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009310 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009311 swapInL.getValue(1));
9312 SDValue Ops[] = { swapInH.getValue(0),
9313 N->getOperand(1),
9314 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009315 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00009316 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
9317 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
9318 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00009319 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009320 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009321 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009322 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00009323 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009324 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009325 Results.push_back(cpOutH.getValue(1));
9326 return;
9327 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009328 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00009329 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
9330 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009331 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00009332 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
9333 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009334 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00009335 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
9336 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009337 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00009338 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
9339 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009340 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00009341 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
9342 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009343 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00009344 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
9345 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009346 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00009347 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
9348 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00009349 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00009350}
9351
Evan Cheng72261582005-12-20 06:22:03 +00009352const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
9353 switch (Opcode) {
9354 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00009355 case X86ISD::BSF: return "X86ISD::BSF";
9356 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00009357 case X86ISD::SHLD: return "X86ISD::SHLD";
9358 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00009359 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009360 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00009361 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009362 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00009363 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00009364 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00009365 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
9366 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
9367 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00009368 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00009369 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00009370 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00009371 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00009372 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00009373 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00009374 case X86ISD::COMI: return "X86ISD::COMI";
9375 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00009376 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00009377 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00009378 case X86ISD::CMOV: return "X86ISD::CMOV";
9379 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00009380 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00009381 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
9382 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00009383 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00009384 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00009385 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009386 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00009387 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009388 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
9389 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00009390 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00009391 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Nate Begemanb65c1752010-12-17 22:55:37 +00009392 case X86ISD::PANDN: return "X86ISD::PANDN";
9393 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
9394 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
9395 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00009396 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00009397 case X86ISD::FMAX: return "X86ISD::FMAX";
9398 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00009399 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
9400 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009401 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00009402 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009403 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00009404 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009405 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00009406 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
9407 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009408 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
9409 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
9410 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
9411 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
9412 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
9413 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00009414 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
9415 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00009416 case X86ISD::VSHL: return "X86ISD::VSHL";
9417 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00009418 case X86ISD::CMPPD: return "X86ISD::CMPPD";
9419 case X86ISD::CMPPS: return "X86ISD::CMPPS";
9420 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
9421 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
9422 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
9423 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
9424 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
9425 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
9426 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
9427 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009428 case X86ISD::ADD: return "X86ISD::ADD";
9429 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +00009430 case X86ISD::ADC: return "X86ISD::ADC";
9431 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +00009432 case X86ISD::SMUL: return "X86ISD::SMUL";
9433 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00009434 case X86ISD::INC: return "X86ISD::INC";
9435 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00009436 case X86ISD::OR: return "X86ISD::OR";
9437 case X86ISD::XOR: return "X86ISD::XOR";
9438 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00009439 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00009440 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009441 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009442 case X86ISD::PALIGN: return "X86ISD::PALIGN";
9443 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
9444 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
9445 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
9446 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
9447 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
9448 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
9449 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
9450 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009451 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00009452 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009453 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00009454 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
9455 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009456 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
9457 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
9458 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
9459 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
9460 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
9461 case X86ISD::MOVSD: return "X86ISD::MOVSD";
9462 case X86ISD::MOVSS: return "X86ISD::MOVSS";
9463 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
9464 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +00009465 case X86ISD::VUNPCKLPS: return "X86ISD::VUNPCKLPS";
9466 case X86ISD::VUNPCKLPD: return "X86ISD::VUNPCKLPD";
9467 case X86ISD::VUNPCKLPSY: return "X86ISD::VUNPCKLPSY";
9468 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009469 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
9470 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
9471 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
9472 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
9473 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
9474 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
9475 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
9476 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
9477 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
9478 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00009479 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00009480 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009481 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00009482 }
9483}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009484
Chris Lattnerc9addb72007-03-30 23:15:24 +00009485// isLegalAddressingMode - Return true if the addressing mode represented
9486// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00009487bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00009488 const Type *Ty) const {
9489 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009490 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00009491 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00009492
Chris Lattnerc9addb72007-03-30 23:15:24 +00009493 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009494 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009495 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009496
Chris Lattnerc9addb72007-03-30 23:15:24 +00009497 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00009498 unsigned GVFlags =
9499 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009500
Chris Lattnerdfed4132009-07-10 07:38:24 +00009501 // If a reference to this global requires an extra load, we can't fold it.
9502 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009503 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009504
Chris Lattnerdfed4132009-07-10 07:38:24 +00009505 // If BaseGV requires a register for the PIC base, we cannot also have a
9506 // BaseReg specified.
9507 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00009508 return false;
Evan Cheng52787842007-08-01 23:46:47 +00009509
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009510 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00009511 if ((M != CodeModel::Small || R != Reloc::Static) &&
9512 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009513 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00009514 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009515
Chris Lattnerc9addb72007-03-30 23:15:24 +00009516 switch (AM.Scale) {
9517 case 0:
9518 case 1:
9519 case 2:
9520 case 4:
9521 case 8:
9522 // These scales always work.
9523 break;
9524 case 3:
9525 case 5:
9526 case 9:
9527 // These scales are formed with basereg+scalereg. Only accept if there is
9528 // no basereg yet.
9529 if (AM.HasBaseReg)
9530 return false;
9531 break;
9532 default: // Other stuff never works.
9533 return false;
9534 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009535
Chris Lattnerc9addb72007-03-30 23:15:24 +00009536 return true;
9537}
9538
9539
Evan Cheng2bd122c2007-10-26 01:56:11 +00009540bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009541 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00009542 return false;
Evan Chenge127a732007-10-29 07:57:50 +00009543 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9544 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009545 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00009546 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009547 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00009548}
9549
Owen Andersone50ed302009-08-10 22:56:29 +00009550bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009551 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009552 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009553 unsigned NumBits1 = VT1.getSizeInBits();
9554 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009555 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009556 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009557 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009558}
Evan Cheng2bd122c2007-10-26 01:56:11 +00009559
Dan Gohman97121ba2009-04-08 00:15:30 +00009560bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009561 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009562 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009563}
9564
Owen Andersone50ed302009-08-10 22:56:29 +00009565bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009566 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00009567 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009568}
9569
Owen Andersone50ed302009-08-10 22:56:29 +00009570bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00009571 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00009572 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00009573}
9574
Evan Cheng60c07e12006-07-05 22:17:51 +00009575/// isShuffleMaskLegal - Targets can use this to indicate that they only
9576/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
9577/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
9578/// are assumed to be legal.
9579bool
Eric Christopherfd179292009-08-27 18:07:15 +00009580X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00009581 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00009582 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00009583 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00009584 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00009585
Nate Begemana09008b2009-10-19 02:17:23 +00009586 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00009587 return (VT.getVectorNumElements() == 2 ||
9588 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
9589 isMOVLMask(M, VT) ||
9590 isSHUFPMask(M, VT) ||
9591 isPSHUFDMask(M, VT) ||
9592 isPSHUFHWMask(M, VT) ||
9593 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00009594 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00009595 isUNPCKLMask(M, VT) ||
9596 isUNPCKHMask(M, VT) ||
9597 isUNPCKL_v_undef_Mask(M, VT) ||
9598 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009599}
9600
Dan Gohman7d8143f2008-04-09 20:09:42 +00009601bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00009602X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00009603 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00009604 unsigned NumElts = VT.getVectorNumElements();
9605 // FIXME: This collection of masks seems suspect.
9606 if (NumElts == 2)
9607 return true;
9608 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9609 return (isMOVLMask(Mask, VT) ||
9610 isCommutedMOVLMask(Mask, VT, true) ||
9611 isSHUFPMask(Mask, VT) ||
9612 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009613 }
9614 return false;
9615}
9616
9617//===----------------------------------------------------------------------===//
9618// X86 Scheduler Hooks
9619//===----------------------------------------------------------------------===//
9620
Mon P Wang63307c32008-05-05 19:05:59 +00009621// private utility function
9622MachineBasicBlock *
9623X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9624 MachineBasicBlock *MBB,
9625 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009626 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009627 unsigned LoadOpc,
9628 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009629 unsigned notOpc,
9630 unsigned EAXreg,
9631 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009632 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009633 // For the atomic bitwise operator, we generate
9634 // thisMBB:
9635 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009636 // ld t1 = [bitinstr.addr]
9637 // op t2 = t1, [bitinstr.val]
9638 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009639 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9640 // bz newMBB
9641 // fallthrough -->nextMBB
9642 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9643 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009644 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009645 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009646
Mon P Wang63307c32008-05-05 19:05:59 +00009647 /// First build the CFG
9648 MachineFunction *F = MBB->getParent();
9649 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009650 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9651 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9652 F->insert(MBBIter, newMBB);
9653 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009654
Dan Gohman14152b42010-07-06 20:24:04 +00009655 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9656 nextMBB->splice(nextMBB->begin(), thisMBB,
9657 llvm::next(MachineBasicBlock::iterator(bInstr)),
9658 thisMBB->end());
9659 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009660
Mon P Wang63307c32008-05-05 19:05:59 +00009661 // Update thisMBB to fall through to newMBB
9662 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009663
Mon P Wang63307c32008-05-05 19:05:59 +00009664 // newMBB jumps to itself and fall through to nextMBB
9665 newMBB->addSuccessor(nextMBB);
9666 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009667
Mon P Wang63307c32008-05-05 19:05:59 +00009668 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009669 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009670 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009671 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009672 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009673 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009674 int numArgs = bInstr->getNumOperands() - 1;
9675 for (int i=0; i < numArgs; ++i)
9676 argOpers[i] = &bInstr->getOperand(i+1);
9677
9678 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009679 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009680 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009681
Dale Johannesen140be2d2008-08-19 18:47:28 +00009682 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009683 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009684 for (int i=0; i <= lastAddrIndx; ++i)
9685 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009686
Dale Johannesen140be2d2008-08-19 18:47:28 +00009687 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009688 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009689 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009690 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009691 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009692 tt = t1;
9693
Dale Johannesen140be2d2008-08-19 18:47:28 +00009694 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009695 assert((argOpers[valArgIndx]->isReg() ||
9696 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009697 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009698 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009699 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009700 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009701 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009702 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009703 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009704
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009705 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009706 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009707
Dale Johannesene4d209d2009-02-03 20:21:25 +00009708 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009709 for (int i=0; i <= lastAddrIndx; ++i)
9710 (*MIB).addOperand(*argOpers[i]);
9711 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009712 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009713 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9714 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009715
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009716 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009717 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009718
Mon P Wang63307c32008-05-05 19:05:59 +00009719 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009720 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009721
Dan Gohman14152b42010-07-06 20:24:04 +00009722 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009723 return nextMBB;
9724}
9725
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009726// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009727MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009728X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9729 MachineBasicBlock *MBB,
9730 unsigned regOpcL,
9731 unsigned regOpcH,
9732 unsigned immOpcL,
9733 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009734 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009735 // For the atomic bitwise operator, we generate
9736 // thisMBB (instructions are in pairs, except cmpxchg8b)
9737 // ld t1,t2 = [bitinstr.addr]
9738 // newMBB:
9739 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9740 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009741 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009742 // mov ECX, EBX <- t5, t6
9743 // mov EAX, EDX <- t1, t2
9744 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9745 // mov t3, t4 <- EAX, EDX
9746 // bz newMBB
9747 // result in out1, out2
9748 // fallthrough -->nextMBB
9749
9750 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9751 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009752 const unsigned NotOpc = X86::NOT32r;
9753 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9754 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9755 MachineFunction::iterator MBBIter = MBB;
9756 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009757
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009758 /// First build the CFG
9759 MachineFunction *F = MBB->getParent();
9760 MachineBasicBlock *thisMBB = MBB;
9761 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9762 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9763 F->insert(MBBIter, newMBB);
9764 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009765
Dan Gohman14152b42010-07-06 20:24:04 +00009766 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9767 nextMBB->splice(nextMBB->begin(), thisMBB,
9768 llvm::next(MachineBasicBlock::iterator(bInstr)),
9769 thisMBB->end());
9770 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009771
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009772 // Update thisMBB to fall through to newMBB
9773 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009774
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009775 // newMBB jumps to itself and fall through to nextMBB
9776 newMBB->addSuccessor(nextMBB);
9777 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009778
Dale Johannesene4d209d2009-02-03 20:21:25 +00009779 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009780 // Insert instructions into newMBB based on incoming instruction
9781 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009782 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009783 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009784 MachineOperand& dest1Oper = bInstr->getOperand(0);
9785 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009786 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9787 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009788 argOpers[i] = &bInstr->getOperand(i+2);
9789
Dan Gohman71ea4e52010-05-14 21:01:44 +00009790 // We use some of the operands multiple times, so conservatively just
9791 // clear any kill flags that might be present.
9792 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9793 argOpers[i]->setIsKill(false);
9794 }
9795
Evan Chengad5b52f2010-01-08 19:14:57 +00009796 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009797 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009798
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009799 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009800 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009801 for (int i=0; i <= lastAddrIndx; ++i)
9802 (*MIB).addOperand(*argOpers[i]);
9803 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009804 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009805 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009806 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009807 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009808 MachineOperand newOp3 = *(argOpers[3]);
9809 if (newOp3.isImm())
9810 newOp3.setImm(newOp3.getImm()+4);
9811 else
9812 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009813 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009814 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009815
9816 // t3/4 are defined later, at the bottom of the loop
9817 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9818 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009819 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009820 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009821 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009822 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9823
Evan Cheng306b4ca2010-01-08 23:41:50 +00009824 // The subsequent operations should be using the destination registers of
9825 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009826 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009827 t1 = F->getRegInfo().createVirtualRegister(RC);
9828 t2 = F->getRegInfo().createVirtualRegister(RC);
9829 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9830 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009831 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009832 t1 = dest1Oper.getReg();
9833 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009834 }
9835
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009836 int valArgIndx = lastAddrIndx + 1;
9837 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009838 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009839 "invalid operand");
9840 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9841 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009842 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009843 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009844 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009845 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009846 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009847 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009848 (*MIB).addOperand(*argOpers[valArgIndx]);
9849 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009850 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009851 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009852 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009853 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009854 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009855 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009856 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009857 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009858 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009859 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009860
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009861 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009862 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009863 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009864 MIB.addReg(t2);
9865
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009866 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009867 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009868 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009869 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009870
Dale Johannesene4d209d2009-02-03 20:21:25 +00009871 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009872 for (int i=0; i <= lastAddrIndx; ++i)
9873 (*MIB).addOperand(*argOpers[i]);
9874
9875 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009876 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9877 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009878
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009879 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009880 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009881 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009882 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009883
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009884 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009885 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009886
Dan Gohman14152b42010-07-06 20:24:04 +00009887 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009888 return nextMBB;
9889}
9890
9891// private utility function
9892MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009893X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9894 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009895 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009896 // For the atomic min/max operator, we generate
9897 // thisMBB:
9898 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009899 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009900 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009901 // cmp t1, t2
9902 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009903 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009904 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9905 // bz newMBB
9906 // fallthrough -->nextMBB
9907 //
9908 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9909 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009910 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009911 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009912
Mon P Wang63307c32008-05-05 19:05:59 +00009913 /// First build the CFG
9914 MachineFunction *F = MBB->getParent();
9915 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009916 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9917 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9918 F->insert(MBBIter, newMBB);
9919 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009920
Dan Gohman14152b42010-07-06 20:24:04 +00009921 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9922 nextMBB->splice(nextMBB->begin(), thisMBB,
9923 llvm::next(MachineBasicBlock::iterator(mInstr)),
9924 thisMBB->end());
9925 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009926
Mon P Wang63307c32008-05-05 19:05:59 +00009927 // Update thisMBB to fall through to newMBB
9928 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009929
Mon P Wang63307c32008-05-05 19:05:59 +00009930 // newMBB jumps to newMBB and fall through to nextMBB
9931 newMBB->addSuccessor(nextMBB);
9932 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009933
Dale Johannesene4d209d2009-02-03 20:21:25 +00009934 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009935 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009936 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009937 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009938 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009939 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009940 int numArgs = mInstr->getNumOperands() - 1;
9941 for (int i=0; i < numArgs; ++i)
9942 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009943
Mon P Wang63307c32008-05-05 19:05:59 +00009944 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009945 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009946 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009947
Mon P Wangab3e7472008-05-05 22:56:23 +00009948 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009949 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009950 for (int i=0; i <= lastAddrIndx; ++i)
9951 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009952
Mon P Wang63307c32008-05-05 19:05:59 +00009953 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009954 assert((argOpers[valArgIndx]->isReg() ||
9955 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009956 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009957
9958 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009959 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009960 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009961 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009962 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009963 (*MIB).addOperand(*argOpers[valArgIndx]);
9964
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009965 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009966 MIB.addReg(t1);
9967
Dale Johannesene4d209d2009-02-03 20:21:25 +00009968 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009969 MIB.addReg(t1);
9970 MIB.addReg(t2);
9971
9972 // Generate movc
9973 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009974 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009975 MIB.addReg(t2);
9976 MIB.addReg(t1);
9977
9978 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009979 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009980 for (int i=0; i <= lastAddrIndx; ++i)
9981 (*MIB).addOperand(*argOpers[i]);
9982 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009983 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009984 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9985 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009986
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009987 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009988 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009989
Mon P Wang63307c32008-05-05 19:05:59 +00009990 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009991 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009992
Dan Gohman14152b42010-07-06 20:24:04 +00009993 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009994 return nextMBB;
9995}
9996
Eric Christopherf83a5de2009-08-27 18:08:16 +00009997// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009998// or XMM0_V32I8 in AVX all of this code can be replaced with that
9999// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010000MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000010001X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000010002 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010003 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
10004 "Target must have SSE4.2 or AVX features enabled");
10005
Eric Christopherb120ab42009-08-18 22:50:32 +000010006 DebugLoc dl = MI->getDebugLoc();
10007 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000010008 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010009 if (!Subtarget->hasAVX()) {
10010 if (memArg)
10011 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
10012 else
10013 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
10014 } else {
10015 if (memArg)
10016 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
10017 else
10018 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
10019 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010020
Eric Christopher41c902f2010-11-30 08:20:21 +000010021 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000010022 for (unsigned i = 0; i < numArgs; ++i) {
10023 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000010024 if (!(Op.isReg() && Op.isImplicit()))
10025 MIB.addOperand(Op);
10026 }
Eric Christopher41c902f2010-11-30 08:20:21 +000010027 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000010028 .addReg(X86::XMM0);
10029
Dan Gohman14152b42010-07-06 20:24:04 +000010030 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000010031 return BB;
10032}
10033
10034MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000010035X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010036 DebugLoc dl = MI->getDebugLoc();
10037 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010038
Eric Christopher228232b2010-11-30 07:20:12 +000010039 // Address into RAX/EAX, other two args into ECX, EDX.
10040 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
10041 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
10042 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
10043 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000010044 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010045
Eric Christopher228232b2010-11-30 07:20:12 +000010046 unsigned ValOps = X86::AddrNumOperands;
10047 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10048 .addReg(MI->getOperand(ValOps).getReg());
10049 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
10050 .addReg(MI->getOperand(ValOps+1).getReg());
10051
10052 // The instruction doesn't actually take any operands though.
10053 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010054
Eric Christopher228232b2010-11-30 07:20:12 +000010055 MI->eraseFromParent(); // The pseudo is gone now.
10056 return BB;
10057}
10058
10059MachineBasicBlock *
10060X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010061 DebugLoc dl = MI->getDebugLoc();
10062 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010063
Eric Christopher228232b2010-11-30 07:20:12 +000010064 // First arg in ECX, the second in EAX.
10065 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10066 .addReg(MI->getOperand(0).getReg());
10067 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
10068 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010069
Eric Christopher228232b2010-11-30 07:20:12 +000010070 // The instruction doesn't actually take any operands though.
10071 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010072
Eric Christopher228232b2010-11-30 07:20:12 +000010073 MI->eraseFromParent(); // The pseudo is gone now.
10074 return BB;
10075}
10076
10077MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000010078X86TargetLowering::EmitVAARG64WithCustomInserter(
10079 MachineInstr *MI,
10080 MachineBasicBlock *MBB) const {
10081 // Emit va_arg instruction on X86-64.
10082
10083 // Operands to this pseudo-instruction:
10084 // 0 ) Output : destination address (reg)
10085 // 1-5) Input : va_list address (addr, i64mem)
10086 // 6 ) ArgSize : Size (in bytes) of vararg type
10087 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
10088 // 8 ) Align : Alignment of type
10089 // 9 ) EFLAGS (implicit-def)
10090
10091 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
10092 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
10093
10094 unsigned DestReg = MI->getOperand(0).getReg();
10095 MachineOperand &Base = MI->getOperand(1);
10096 MachineOperand &Scale = MI->getOperand(2);
10097 MachineOperand &Index = MI->getOperand(3);
10098 MachineOperand &Disp = MI->getOperand(4);
10099 MachineOperand &Segment = MI->getOperand(5);
10100 unsigned ArgSize = MI->getOperand(6).getImm();
10101 unsigned ArgMode = MI->getOperand(7).getImm();
10102 unsigned Align = MI->getOperand(8).getImm();
10103
10104 // Memory Reference
10105 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
10106 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
10107 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
10108
10109 // Machine Information
10110 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10111 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
10112 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
10113 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
10114 DebugLoc DL = MI->getDebugLoc();
10115
10116 // struct va_list {
10117 // i32 gp_offset
10118 // i32 fp_offset
10119 // i64 overflow_area (address)
10120 // i64 reg_save_area (address)
10121 // }
10122 // sizeof(va_list) = 24
10123 // alignment(va_list) = 8
10124
10125 unsigned TotalNumIntRegs = 6;
10126 unsigned TotalNumXMMRegs = 8;
10127 bool UseGPOffset = (ArgMode == 1);
10128 bool UseFPOffset = (ArgMode == 2);
10129 unsigned MaxOffset = TotalNumIntRegs * 8 +
10130 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
10131
10132 /* Align ArgSize to a multiple of 8 */
10133 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
10134 bool NeedsAlign = (Align > 8);
10135
10136 MachineBasicBlock *thisMBB = MBB;
10137 MachineBasicBlock *overflowMBB;
10138 MachineBasicBlock *offsetMBB;
10139 MachineBasicBlock *endMBB;
10140
10141 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
10142 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
10143 unsigned OffsetReg = 0;
10144
10145 if (!UseGPOffset && !UseFPOffset) {
10146 // If we only pull from the overflow region, we don't create a branch.
10147 // We don't need to alter control flow.
10148 OffsetDestReg = 0; // unused
10149 OverflowDestReg = DestReg;
10150
10151 offsetMBB = NULL;
10152 overflowMBB = thisMBB;
10153 endMBB = thisMBB;
10154 } else {
10155 // First emit code to check if gp_offset (or fp_offset) is below the bound.
10156 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
10157 // If not, pull from overflow_area. (branch to overflowMBB)
10158 //
10159 // thisMBB
10160 // | .
10161 // | .
10162 // offsetMBB overflowMBB
10163 // | .
10164 // | .
10165 // endMBB
10166
10167 // Registers for the PHI in endMBB
10168 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
10169 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
10170
10171 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10172 MachineFunction *MF = MBB->getParent();
10173 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10174 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10175 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10176
10177 MachineFunction::iterator MBBIter = MBB;
10178 ++MBBIter;
10179
10180 // Insert the new basic blocks
10181 MF->insert(MBBIter, offsetMBB);
10182 MF->insert(MBBIter, overflowMBB);
10183 MF->insert(MBBIter, endMBB);
10184
10185 // Transfer the remainder of MBB and its successor edges to endMBB.
10186 endMBB->splice(endMBB->begin(), thisMBB,
10187 llvm::next(MachineBasicBlock::iterator(MI)),
10188 thisMBB->end());
10189 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
10190
10191 // Make offsetMBB and overflowMBB successors of thisMBB
10192 thisMBB->addSuccessor(offsetMBB);
10193 thisMBB->addSuccessor(overflowMBB);
10194
10195 // endMBB is a successor of both offsetMBB and overflowMBB
10196 offsetMBB->addSuccessor(endMBB);
10197 overflowMBB->addSuccessor(endMBB);
10198
10199 // Load the offset value into a register
10200 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10201 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
10202 .addOperand(Base)
10203 .addOperand(Scale)
10204 .addOperand(Index)
10205 .addDisp(Disp, UseFPOffset ? 4 : 0)
10206 .addOperand(Segment)
10207 .setMemRefs(MMOBegin, MMOEnd);
10208
10209 // Check if there is enough room left to pull this argument.
10210 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
10211 .addReg(OffsetReg)
10212 .addImm(MaxOffset + 8 - ArgSizeA8);
10213
10214 // Branch to "overflowMBB" if offset >= max
10215 // Fall through to "offsetMBB" otherwise
10216 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
10217 .addMBB(overflowMBB);
10218 }
10219
10220 // In offsetMBB, emit code to use the reg_save_area.
10221 if (offsetMBB) {
10222 assert(OffsetReg != 0);
10223
10224 // Read the reg_save_area address.
10225 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
10226 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
10227 .addOperand(Base)
10228 .addOperand(Scale)
10229 .addOperand(Index)
10230 .addDisp(Disp, 16)
10231 .addOperand(Segment)
10232 .setMemRefs(MMOBegin, MMOEnd);
10233
10234 // Zero-extend the offset
10235 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
10236 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
10237 .addImm(0)
10238 .addReg(OffsetReg)
10239 .addImm(X86::sub_32bit);
10240
10241 // Add the offset to the reg_save_area to get the final address.
10242 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
10243 .addReg(OffsetReg64)
10244 .addReg(RegSaveReg);
10245
10246 // Compute the offset for the next argument
10247 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10248 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
10249 .addReg(OffsetReg)
10250 .addImm(UseFPOffset ? 16 : 8);
10251
10252 // Store it back into the va_list.
10253 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
10254 .addOperand(Base)
10255 .addOperand(Scale)
10256 .addOperand(Index)
10257 .addDisp(Disp, UseFPOffset ? 4 : 0)
10258 .addOperand(Segment)
10259 .addReg(NextOffsetReg)
10260 .setMemRefs(MMOBegin, MMOEnd);
10261
10262 // Jump to endMBB
10263 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
10264 .addMBB(endMBB);
10265 }
10266
10267 //
10268 // Emit code to use overflow area
10269 //
10270
10271 // Load the overflow_area address into a register.
10272 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
10273 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
10274 .addOperand(Base)
10275 .addOperand(Scale)
10276 .addOperand(Index)
10277 .addDisp(Disp, 8)
10278 .addOperand(Segment)
10279 .setMemRefs(MMOBegin, MMOEnd);
10280
10281 // If we need to align it, do so. Otherwise, just copy the address
10282 // to OverflowDestReg.
10283 if (NeedsAlign) {
10284 // Align the overflow address
10285 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
10286 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
10287
10288 // aligned_addr = (addr + (align-1)) & ~(align-1)
10289 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
10290 .addReg(OverflowAddrReg)
10291 .addImm(Align-1);
10292
10293 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
10294 .addReg(TmpReg)
10295 .addImm(~(uint64_t)(Align-1));
10296 } else {
10297 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
10298 .addReg(OverflowAddrReg);
10299 }
10300
10301 // Compute the next overflow address after this argument.
10302 // (the overflow address should be kept 8-byte aligned)
10303 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
10304 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
10305 .addReg(OverflowDestReg)
10306 .addImm(ArgSizeA8);
10307
10308 // Store the new overflow address.
10309 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
10310 .addOperand(Base)
10311 .addOperand(Scale)
10312 .addOperand(Index)
10313 .addDisp(Disp, 8)
10314 .addOperand(Segment)
10315 .addReg(NextAddrReg)
10316 .setMemRefs(MMOBegin, MMOEnd);
10317
10318 // If we branched, emit the PHI to the front of endMBB.
10319 if (offsetMBB) {
10320 BuildMI(*endMBB, endMBB->begin(), DL,
10321 TII->get(X86::PHI), DestReg)
10322 .addReg(OffsetDestReg).addMBB(offsetMBB)
10323 .addReg(OverflowDestReg).addMBB(overflowMBB);
10324 }
10325
10326 // Erase the pseudo instruction
10327 MI->eraseFromParent();
10328
10329 return endMBB;
10330}
10331
10332MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000010333X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
10334 MachineInstr *MI,
10335 MachineBasicBlock *MBB) const {
10336 // Emit code to save XMM registers to the stack. The ABI says that the
10337 // number of registers to save is given in %al, so it's theoretically
10338 // possible to do an indirect jump trick to avoid saving all of them,
10339 // however this code takes a simpler approach and just executes all
10340 // of the stores if %al is non-zero. It's less code, and it's probably
10341 // easier on the hardware branch predictor, and stores aren't all that
10342 // expensive anyway.
10343
10344 // Create the new basic blocks. One block contains all the XMM stores,
10345 // and one block is the final destination regardless of whether any
10346 // stores were performed.
10347 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10348 MachineFunction *F = MBB->getParent();
10349 MachineFunction::iterator MBBIter = MBB;
10350 ++MBBIter;
10351 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
10352 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
10353 F->insert(MBBIter, XMMSaveMBB);
10354 F->insert(MBBIter, EndMBB);
10355
Dan Gohman14152b42010-07-06 20:24:04 +000010356 // Transfer the remainder of MBB and its successor edges to EndMBB.
10357 EndMBB->splice(EndMBB->begin(), MBB,
10358 llvm::next(MachineBasicBlock::iterator(MI)),
10359 MBB->end());
10360 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
10361
Dan Gohmand6708ea2009-08-15 01:38:56 +000010362 // The original block will now fall through to the XMM save block.
10363 MBB->addSuccessor(XMMSaveMBB);
10364 // The XMMSaveMBB will fall through to the end block.
10365 XMMSaveMBB->addSuccessor(EndMBB);
10366
10367 // Now add the instructions.
10368 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10369 DebugLoc DL = MI->getDebugLoc();
10370
10371 unsigned CountReg = MI->getOperand(0).getReg();
10372 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
10373 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
10374
10375 if (!Subtarget->isTargetWin64()) {
10376 // If %al is 0, branch around the XMM save block.
10377 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010378 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010379 MBB->addSuccessor(EndMBB);
10380 }
10381
10382 // In the XMM save block, save all the XMM argument registers.
10383 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
10384 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000010385 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000010386 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000010387 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000010388 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000010389 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010390 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
10391 .addFrameIndex(RegSaveFrameIndex)
10392 .addImm(/*Scale=*/1)
10393 .addReg(/*IndexReg=*/0)
10394 .addImm(/*Disp=*/Offset)
10395 .addReg(/*Segment=*/0)
10396 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000010397 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010398 }
10399
Dan Gohman14152b42010-07-06 20:24:04 +000010400 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010401
10402 return EndMBB;
10403}
Mon P Wang63307c32008-05-05 19:05:59 +000010404
Evan Cheng60c07e12006-07-05 22:17:51 +000010405MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000010406X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010407 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000010408 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10409 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000010410
Chris Lattner52600972009-09-02 05:57:00 +000010411 // To "insert" a SELECT_CC instruction, we actually have to insert the
10412 // diamond control-flow pattern. The incoming instruction knows the
10413 // destination vreg to set, the condition code register to branch on, the
10414 // true/false values to select between, and a branch opcode to use.
10415 const BasicBlock *LLVM_BB = BB->getBasicBlock();
10416 MachineFunction::iterator It = BB;
10417 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000010418
Chris Lattner52600972009-09-02 05:57:00 +000010419 // thisMBB:
10420 // ...
10421 // TrueVal = ...
10422 // cmpTY ccX, r1, r2
10423 // bCC copy1MBB
10424 // fallthrough --> copy0MBB
10425 MachineBasicBlock *thisMBB = BB;
10426 MachineFunction *F = BB->getParent();
10427 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
10428 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000010429 F->insert(It, copy0MBB);
10430 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000010431
Bill Wendling730c07e2010-06-25 20:48:10 +000010432 // If the EFLAGS register isn't dead in the terminator, then claim that it's
10433 // live into the sink and copy blocks.
10434 const MachineFunction *MF = BB->getParent();
10435 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
10436 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +000010437
Dan Gohman14152b42010-07-06 20:24:04 +000010438 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
10439 const MachineOperand &MO = MI->getOperand(I);
10440 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +000010441 unsigned Reg = MO.getReg();
10442 if (Reg != X86::EFLAGS) continue;
10443 copy0MBB->addLiveIn(Reg);
10444 sinkMBB->addLiveIn(Reg);
10445 }
10446
Dan Gohman14152b42010-07-06 20:24:04 +000010447 // Transfer the remainder of BB and its successor edges to sinkMBB.
10448 sinkMBB->splice(sinkMBB->begin(), BB,
10449 llvm::next(MachineBasicBlock::iterator(MI)),
10450 BB->end());
10451 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
10452
10453 // Add the true and fallthrough blocks as its successors.
10454 BB->addSuccessor(copy0MBB);
10455 BB->addSuccessor(sinkMBB);
10456
10457 // Create the conditional branch instruction.
10458 unsigned Opc =
10459 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
10460 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
10461
Chris Lattner52600972009-09-02 05:57:00 +000010462 // copy0MBB:
10463 // %FalseValue = ...
10464 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000010465 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000010466
Chris Lattner52600972009-09-02 05:57:00 +000010467 // sinkMBB:
10468 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
10469 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000010470 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
10471 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000010472 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
10473 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
10474
Dan Gohman14152b42010-07-06 20:24:04 +000010475 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000010476 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000010477}
10478
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010479MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010480X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010481 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010482 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10483 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010484
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010485 assert(!Subtarget->isTargetEnvMacho());
10486
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010487 // The lowering is pretty easy: we're just emitting the call to _alloca. The
10488 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010489
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010490 if (Subtarget->isTargetWin64()) {
10491 if (Subtarget->isTargetCygMing()) {
10492 // ___chkstk(Mingw64):
10493 // Clobbers R10, R11, RAX and EFLAGS.
10494 // Updates RSP.
10495 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
10496 .addExternalSymbol("___chkstk")
10497 .addReg(X86::RAX, RegState::Implicit)
10498 .addReg(X86::RSP, RegState::Implicit)
10499 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
10500 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
10501 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
10502 } else {
10503 // __chkstk(MSVCRT): does not update stack pointer.
10504 // Clobbers R10, R11 and EFLAGS.
10505 // FIXME: RAX(allocated size) might be reused and not killed.
10506 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
10507 .addExternalSymbol("__chkstk")
10508 .addReg(X86::RAX, RegState::Implicit)
10509 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
10510 // RAX has the offset to subtracted from RSP.
10511 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
10512 .addReg(X86::RSP)
10513 .addReg(X86::RAX);
10514 }
10515 } else {
10516 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010517 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
10518
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010519 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
10520 .addExternalSymbol(StackProbeSymbol)
10521 .addReg(X86::EAX, RegState::Implicit)
10522 .addReg(X86::ESP, RegState::Implicit)
10523 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
10524 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
10525 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
10526 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010527
Dan Gohman14152b42010-07-06 20:24:04 +000010528 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010529 return BB;
10530}
Chris Lattner52600972009-09-02 05:57:00 +000010531
10532MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000010533X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
10534 MachineBasicBlock *BB) const {
10535 // This is pretty easy. We're taking the value that we received from
10536 // our load from the relocation, sticking it in either RDI (x86-64)
10537 // or EAX and doing an indirect call. The return value will then
10538 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010539 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000010540 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000010541 DebugLoc DL = MI->getDebugLoc();
10542 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000010543
10544 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000010545 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010546
Eric Christopher30ef0e52010-06-03 04:07:48 +000010547 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000010548 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10549 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000010550 .addReg(X86::RIP)
10551 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010552 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010553 MI->getOperand(3).getTargetFlags())
10554 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000010555 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000010556 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000010557 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000010558 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10559 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000010560 .addReg(0)
10561 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010562 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000010563 MI->getOperand(3).getTargetFlags())
10564 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010565 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010566 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010567 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000010568 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10569 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000010570 .addReg(TII->getGlobalBaseReg(F))
10571 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010572 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010573 MI->getOperand(3).getTargetFlags())
10574 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010575 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010576 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010577 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010578
Dan Gohman14152b42010-07-06 20:24:04 +000010579 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000010580 return BB;
10581}
10582
10583MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000010584X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010585 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000010586 switch (MI->getOpcode()) {
10587 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000010588 case X86::TAILJMPd64:
10589 case X86::TAILJMPr64:
10590 case X86::TAILJMPm64:
10591 assert(!"TAILJMP64 would not be touched here.");
10592 case X86::TCRETURNdi64:
10593 case X86::TCRETURNri64:
10594 case X86::TCRETURNmi64:
10595 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
10596 // On AMD64, additional defs should be added before register allocation.
10597 if (!Subtarget->isTargetWin64()) {
10598 MI->addRegisterDefined(X86::RSI);
10599 MI->addRegisterDefined(X86::RDI);
10600 MI->addRegisterDefined(X86::XMM6);
10601 MI->addRegisterDefined(X86::XMM7);
10602 MI->addRegisterDefined(X86::XMM8);
10603 MI->addRegisterDefined(X86::XMM9);
10604 MI->addRegisterDefined(X86::XMM10);
10605 MI->addRegisterDefined(X86::XMM11);
10606 MI->addRegisterDefined(X86::XMM12);
10607 MI->addRegisterDefined(X86::XMM13);
10608 MI->addRegisterDefined(X86::XMM14);
10609 MI->addRegisterDefined(X86::XMM15);
10610 }
10611 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010612 case X86::WIN_ALLOCA:
10613 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010614 case X86::TLSCall_32:
10615 case X86::TLSCall_64:
10616 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000010617 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000010618 case X86::CMOV_FR32:
10619 case X86::CMOV_FR64:
10620 case X86::CMOV_V4F32:
10621 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000010622 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +000010623 case X86::CMOV_GR16:
10624 case X86::CMOV_GR32:
10625 case X86::CMOV_RFP32:
10626 case X86::CMOV_RFP64:
10627 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010628 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010629
Dale Johannesen849f2142007-07-03 00:53:03 +000010630 case X86::FP32_TO_INT16_IN_MEM:
10631 case X86::FP32_TO_INT32_IN_MEM:
10632 case X86::FP32_TO_INT64_IN_MEM:
10633 case X86::FP64_TO_INT16_IN_MEM:
10634 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000010635 case X86::FP64_TO_INT64_IN_MEM:
10636 case X86::FP80_TO_INT16_IN_MEM:
10637 case X86::FP80_TO_INT32_IN_MEM:
10638 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000010639 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10640 DebugLoc DL = MI->getDebugLoc();
10641
Evan Cheng60c07e12006-07-05 22:17:51 +000010642 // Change the floating point control register to use "round towards zero"
10643 // mode when truncating to an integer value.
10644 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000010645 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000010646 addFrameReference(BuildMI(*BB, MI, DL,
10647 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010648
10649 // Load the old value of the high byte of the control word...
10650 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000010651 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000010652 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010653 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010654
10655 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000010656 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010657 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000010658
10659 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000010660 addFrameReference(BuildMI(*BB, MI, DL,
10661 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010662
10663 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000010664 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010665 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000010666
10667 // Get the X86 opcode to use.
10668 unsigned Opc;
10669 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010670 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000010671 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
10672 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
10673 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
10674 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
10675 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
10676 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000010677 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
10678 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
10679 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000010680 }
10681
10682 X86AddressMode AM;
10683 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000010684 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010685 AM.BaseType = X86AddressMode::RegBase;
10686 AM.Base.Reg = Op.getReg();
10687 } else {
10688 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000010689 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000010690 }
10691 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000010692 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010693 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010694 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000010695 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010696 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010697 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000010698 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010699 AM.GV = Op.getGlobal();
10700 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000010701 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010702 }
Dan Gohman14152b42010-07-06 20:24:04 +000010703 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010704 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000010705
10706 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000010707 addFrameReference(BuildMI(*BB, MI, DL,
10708 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010709
Dan Gohman14152b42010-07-06 20:24:04 +000010710 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000010711 return BB;
10712 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010713 // String/text processing lowering.
10714 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010715 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010716 return EmitPCMP(MI, BB, 3, false /* in-mem */);
10717 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010718 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010719 return EmitPCMP(MI, BB, 3, true /* in-mem */);
10720 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010721 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010722 return EmitPCMP(MI, BB, 5, false /* in mem */);
10723 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010724 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010725 return EmitPCMP(MI, BB, 5, true /* in mem */);
10726
Eric Christopher228232b2010-11-30 07:20:12 +000010727 // Thread synchronization.
10728 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010729 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000010730 case X86::MWAIT:
10731 return EmitMwait(MI, BB);
10732
Eric Christopherb120ab42009-08-18 22:50:32 +000010733 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000010734 case X86::ATOMAND32:
10735 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010736 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010737 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010738 X86::NOT32r, X86::EAX,
10739 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010740 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000010741 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
10742 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010743 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010744 X86::NOT32r, X86::EAX,
10745 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010746 case X86::ATOMXOR32:
10747 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010748 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010749 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010750 X86::NOT32r, X86::EAX,
10751 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010752 case X86::ATOMNAND32:
10753 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010754 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010755 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010756 X86::NOT32r, X86::EAX,
10757 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000010758 case X86::ATOMMIN32:
10759 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
10760 case X86::ATOMMAX32:
10761 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
10762 case X86::ATOMUMIN32:
10763 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
10764 case X86::ATOMUMAX32:
10765 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000010766
10767 case X86::ATOMAND16:
10768 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10769 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010770 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010771 X86::NOT16r, X86::AX,
10772 X86::GR16RegisterClass);
10773 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000010774 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010775 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010776 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010777 X86::NOT16r, X86::AX,
10778 X86::GR16RegisterClass);
10779 case X86::ATOMXOR16:
10780 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
10781 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010782 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010783 X86::NOT16r, X86::AX,
10784 X86::GR16RegisterClass);
10785 case X86::ATOMNAND16:
10786 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10787 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010788 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010789 X86::NOT16r, X86::AX,
10790 X86::GR16RegisterClass, true);
10791 case X86::ATOMMIN16:
10792 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
10793 case X86::ATOMMAX16:
10794 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
10795 case X86::ATOMUMIN16:
10796 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
10797 case X86::ATOMUMAX16:
10798 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
10799
10800 case X86::ATOMAND8:
10801 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10802 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010803 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010804 X86::NOT8r, X86::AL,
10805 X86::GR8RegisterClass);
10806 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000010807 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010808 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010809 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010810 X86::NOT8r, X86::AL,
10811 X86::GR8RegisterClass);
10812 case X86::ATOMXOR8:
10813 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
10814 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010815 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010816 X86::NOT8r, X86::AL,
10817 X86::GR8RegisterClass);
10818 case X86::ATOMNAND8:
10819 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10820 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010821 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010822 X86::NOT8r, X86::AL,
10823 X86::GR8RegisterClass, true);
10824 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010825 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000010826 case X86::ATOMAND64:
10827 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010828 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010829 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010830 X86::NOT64r, X86::RAX,
10831 X86::GR64RegisterClass);
10832 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000010833 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
10834 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010835 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010836 X86::NOT64r, X86::RAX,
10837 X86::GR64RegisterClass);
10838 case X86::ATOMXOR64:
10839 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010840 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010841 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010842 X86::NOT64r, X86::RAX,
10843 X86::GR64RegisterClass);
10844 case X86::ATOMNAND64:
10845 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
10846 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010847 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010848 X86::NOT64r, X86::RAX,
10849 X86::GR64RegisterClass, true);
10850 case X86::ATOMMIN64:
10851 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
10852 case X86::ATOMMAX64:
10853 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
10854 case X86::ATOMUMIN64:
10855 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
10856 case X86::ATOMUMAX64:
10857 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010858
10859 // This group does 64-bit operations on a 32-bit host.
10860 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010861 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010862 X86::AND32rr, X86::AND32rr,
10863 X86::AND32ri, X86::AND32ri,
10864 false);
10865 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010866 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010867 X86::OR32rr, X86::OR32rr,
10868 X86::OR32ri, X86::OR32ri,
10869 false);
10870 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010871 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010872 X86::XOR32rr, X86::XOR32rr,
10873 X86::XOR32ri, X86::XOR32ri,
10874 false);
10875 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010876 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010877 X86::AND32rr, X86::AND32rr,
10878 X86::AND32ri, X86::AND32ri,
10879 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010880 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010881 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010882 X86::ADD32rr, X86::ADC32rr,
10883 X86::ADD32ri, X86::ADC32ri,
10884 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010885 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010886 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010887 X86::SUB32rr, X86::SBB32rr,
10888 X86::SUB32ri, X86::SBB32ri,
10889 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000010890 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010891 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000010892 X86::MOV32rr, X86::MOV32rr,
10893 X86::MOV32ri, X86::MOV32ri,
10894 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010895 case X86::VASTART_SAVE_XMM_REGS:
10896 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000010897
10898 case X86::VAARG_64:
10899 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010900 }
10901}
10902
10903//===----------------------------------------------------------------------===//
10904// X86 Optimization Hooks
10905//===----------------------------------------------------------------------===//
10906
Dan Gohman475871a2008-07-27 21:46:04 +000010907void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000010908 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010909 APInt &KnownZero,
10910 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010911 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000010912 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010913 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000010914 assert((Opc >= ISD::BUILTIN_OP_END ||
10915 Opc == ISD::INTRINSIC_WO_CHAIN ||
10916 Opc == ISD::INTRINSIC_W_CHAIN ||
10917 Opc == ISD::INTRINSIC_VOID) &&
10918 "Should use MaskedValueIsZero if you don't know whether Op"
10919 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010920
Dan Gohmanf4f92f52008-02-13 23:07:24 +000010921 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010922 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000010923 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010924 case X86ISD::ADD:
10925 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000010926 case X86ISD::ADC:
10927 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010928 case X86ISD::SMUL:
10929 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000010930 case X86ISD::INC:
10931 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000010932 case X86ISD::OR:
10933 case X86ISD::XOR:
10934 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010935 // These nodes' second result is a boolean.
10936 if (Op.getResNo() == 0)
10937 break;
10938 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010939 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010940 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
10941 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000010942 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010943 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010944}
Chris Lattner259e97c2006-01-31 19:43:35 +000010945
Owen Andersonbc146b02010-09-21 20:42:50 +000010946unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
10947 unsigned Depth) const {
10948 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
10949 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
10950 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010951
Owen Andersonbc146b02010-09-21 20:42:50 +000010952 // Fallback case.
10953 return 1;
10954}
10955
Evan Cheng206ee9d2006-07-07 08:33:52 +000010956/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000010957/// node is a GlobalAddress + offset.
10958bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000010959 const GlobalValue* &GA,
10960 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000010961 if (N->getOpcode() == X86ISD::Wrapper) {
10962 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010963 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000010964 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010965 return true;
10966 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000010967 }
Evan Chengad4196b2008-05-12 19:56:52 +000010968 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010969}
10970
Evan Cheng206ee9d2006-07-07 08:33:52 +000010971/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
10972/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
10973/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +000010974/// order.
Dan Gohman475871a2008-07-27 21:46:04 +000010975static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010976 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010977 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010978 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000010979
Eli Friedman7a5e5552009-06-07 06:52:44 +000010980 if (VT.getSizeInBits() != 128)
10981 return SDValue();
10982
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010983 // Don't create instructions with illegal types after legalize types has run.
10984 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10985 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
10986 return SDValue();
10987
Nate Begemanfdea31a2010-03-24 20:49:50 +000010988 SmallVector<SDValue, 16> Elts;
10989 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010990 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000010991
Nate Begemanfdea31a2010-03-24 20:49:50 +000010992 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010993}
Evan Chengd880b972008-05-09 21:53:03 +000010994
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010995/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10996/// generation and convert it from being a bunch of shuffles and extracts
10997/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010998static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10999 const TargetLowering &TLI) {
11000 SDValue InputVector = N->getOperand(0);
11001
11002 // Only operate on vectors of 4 elements, where the alternative shuffling
11003 // gets to be more expensive.
11004 if (InputVector.getValueType() != MVT::v4i32)
11005 return SDValue();
11006
11007 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
11008 // single use which is a sign-extend or zero-extend, and all elements are
11009 // used.
11010 SmallVector<SDNode *, 4> Uses;
11011 unsigned ExtractedElements = 0;
11012 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
11013 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
11014 if (UI.getUse().getResNo() != InputVector.getResNo())
11015 return SDValue();
11016
11017 SDNode *Extract = *UI;
11018 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
11019 return SDValue();
11020
11021 if (Extract->getValueType(0) != MVT::i32)
11022 return SDValue();
11023 if (!Extract->hasOneUse())
11024 return SDValue();
11025 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
11026 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
11027 return SDValue();
11028 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
11029 return SDValue();
11030
11031 // Record which element was extracted.
11032 ExtractedElements |=
11033 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
11034
11035 Uses.push_back(Extract);
11036 }
11037
11038 // If not all the elements were used, this may not be worthwhile.
11039 if (ExtractedElements != 15)
11040 return SDValue();
11041
11042 // Ok, we've now decided to do the transformation.
11043 DebugLoc dl = InputVector.getDebugLoc();
11044
11045 // Store the value to a temporary stack slot.
11046 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000011047 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
11048 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011049
11050 // Replace each use (extract) with a load of the appropriate element.
11051 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
11052 UE = Uses.end(); UI != UE; ++UI) {
11053 SDNode *Extract = *UI;
11054
Nadav Rotem86694292011-05-17 08:31:57 +000011055 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011056 SDValue Idx = Extract->getOperand(1);
11057 unsigned EltSize =
11058 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
11059 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
11060 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
11061
Nadav Rotem86694292011-05-17 08:31:57 +000011062 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011063 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011064
11065 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000011066 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000011067 ScalarAddr, MachinePointerInfo(),
11068 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011069
11070 // Replace the exact with the load.
11071 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
11072 }
11073
11074 // The replacement was made in place; don't return anything.
11075 return SDValue();
11076}
11077
Chris Lattner83e6c992006-10-04 06:57:07 +000011078/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011079static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000011080 const X86Subtarget *Subtarget) {
11081 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000011082 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000011083 // Get the LHS/RHS of the select.
11084 SDValue LHS = N->getOperand(1);
11085 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000011086
Dan Gohman670e5392009-09-21 18:03:22 +000011087 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000011088 // instructions match the semantics of the common C idiom x<y?x:y but not
11089 // x<=y?x:y, because of how they handle negative zero (which can be
11090 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000011091 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000011092 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000011093 Cond.getOpcode() == ISD::SETCC) {
11094 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011095
Chris Lattner47b4ce82009-03-11 05:48:52 +000011096 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000011097 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000011098 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
11099 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011100 switch (CC) {
11101 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011102 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011103 // Converting this to a min would handle NaNs incorrectly, and swapping
11104 // the operands would cause it to handle comparisons between positive
11105 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011106 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011107 if (!UnsafeFPMath &&
11108 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11109 break;
11110 std::swap(LHS, RHS);
11111 }
Dan Gohman670e5392009-09-21 18:03:22 +000011112 Opcode = X86ISD::FMIN;
11113 break;
11114 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011115 // Converting this to a min would handle comparisons between positive
11116 // and negative zero incorrectly.
11117 if (!UnsafeFPMath &&
11118 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
11119 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011120 Opcode = X86ISD::FMIN;
11121 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011122 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011123 // Converting this to a min would handle both negative zeros and NaNs
11124 // incorrectly, but we can swap the operands to fix both.
11125 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011126 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011127 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011128 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011129 Opcode = X86ISD::FMIN;
11130 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011131
Dan Gohman670e5392009-09-21 18:03:22 +000011132 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011133 // Converting this to a max would handle comparisons between positive
11134 // and negative zero incorrectly.
11135 if (!UnsafeFPMath &&
11136 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
11137 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011138 Opcode = X86ISD::FMAX;
11139 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011140 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011141 // Converting this to a max would handle NaNs incorrectly, and swapping
11142 // the operands would cause it to handle comparisons between positive
11143 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011144 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011145 if (!UnsafeFPMath &&
11146 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11147 break;
11148 std::swap(LHS, RHS);
11149 }
Dan Gohman670e5392009-09-21 18:03:22 +000011150 Opcode = X86ISD::FMAX;
11151 break;
11152 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011153 // Converting this to a max would handle both negative zeros and NaNs
11154 // incorrectly, but we can swap the operands to fix both.
11155 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011156 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011157 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011158 case ISD::SETGE:
11159 Opcode = X86ISD::FMAX;
11160 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000011161 }
Dan Gohman670e5392009-09-21 18:03:22 +000011162 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000011163 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
11164 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011165 switch (CC) {
11166 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011167 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011168 // Converting this to a min would handle comparisons between positive
11169 // and negative zero incorrectly, and swapping the operands would
11170 // cause it to handle NaNs incorrectly.
11171 if (!UnsafeFPMath &&
11172 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000011173 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011174 break;
11175 std::swap(LHS, RHS);
11176 }
Dan Gohman670e5392009-09-21 18:03:22 +000011177 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000011178 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011179 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011180 // Converting this to a min would handle NaNs incorrectly.
11181 if (!UnsafeFPMath &&
11182 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
11183 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011184 Opcode = X86ISD::FMIN;
11185 break;
11186 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011187 // Converting this to a min would handle both negative zeros and NaNs
11188 // incorrectly, but we can swap the operands to fix both.
11189 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011190 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011191 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011192 case ISD::SETGE:
11193 Opcode = X86ISD::FMIN;
11194 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011195
Dan Gohman670e5392009-09-21 18:03:22 +000011196 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011197 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011198 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011199 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011200 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000011201 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011202 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011203 // Converting this to a max would handle comparisons between positive
11204 // and negative zero incorrectly, and swapping the operands would
11205 // cause it to handle NaNs incorrectly.
11206 if (!UnsafeFPMath &&
11207 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000011208 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011209 break;
11210 std::swap(LHS, RHS);
11211 }
Dan Gohman670e5392009-09-21 18:03:22 +000011212 Opcode = X86ISD::FMAX;
11213 break;
11214 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011215 // Converting this to a max would handle both negative zeros and NaNs
11216 // incorrectly, but we can swap the operands to fix both.
11217 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011218 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011219 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011220 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011221 Opcode = X86ISD::FMAX;
11222 break;
11223 }
Chris Lattner83e6c992006-10-04 06:57:07 +000011224 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011225
Chris Lattner47b4ce82009-03-11 05:48:52 +000011226 if (Opcode)
11227 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000011228 }
Eric Christopherfd179292009-08-27 18:07:15 +000011229
Chris Lattnerd1980a52009-03-12 06:52:53 +000011230 // If this is a select between two integer constants, try to do some
11231 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000011232 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
11233 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000011234 // Don't do this for crazy integer types.
11235 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
11236 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000011237 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011238 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000011239
Chris Lattnercee56e72009-03-13 05:53:31 +000011240 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000011241 // Efficiently invertible.
11242 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
11243 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
11244 isa<ConstantSDNode>(Cond.getOperand(1))))) {
11245 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000011246 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011247 }
Eric Christopherfd179292009-08-27 18:07:15 +000011248
Chris Lattnerd1980a52009-03-12 06:52:53 +000011249 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011250 if (FalseC->getAPIntValue() == 0 &&
11251 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011252 if (NeedsCondInvert) // Invert the condition if needed.
11253 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11254 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011255
Chris Lattnerd1980a52009-03-12 06:52:53 +000011256 // Zero extend the condition if needed.
11257 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011258
Chris Lattnercee56e72009-03-13 05:53:31 +000011259 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000011260 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011261 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011262 }
Eric Christopherfd179292009-08-27 18:07:15 +000011263
Chris Lattner97a29a52009-03-13 05:22:11 +000011264 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000011265 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000011266 if (NeedsCondInvert) // Invert the condition if needed.
11267 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11268 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011269
Chris Lattner97a29a52009-03-13 05:22:11 +000011270 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011271 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11272 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011273 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000011274 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000011275 }
Eric Christopherfd179292009-08-27 18:07:15 +000011276
Chris Lattnercee56e72009-03-13 05:53:31 +000011277 // Optimize cases that will turn into an LEA instruction. This requires
11278 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011279 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011280 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011281 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011282
Chris Lattnercee56e72009-03-13 05:53:31 +000011283 bool isFastMultiplier = false;
11284 if (Diff < 10) {
11285 switch ((unsigned char)Diff) {
11286 default: break;
11287 case 1: // result = add base, cond
11288 case 2: // result = lea base( , cond*2)
11289 case 3: // result = lea base(cond, cond*2)
11290 case 4: // result = lea base( , cond*4)
11291 case 5: // result = lea base(cond, cond*4)
11292 case 8: // result = lea base( , cond*8)
11293 case 9: // result = lea base(cond, cond*8)
11294 isFastMultiplier = true;
11295 break;
11296 }
11297 }
Eric Christopherfd179292009-08-27 18:07:15 +000011298
Chris Lattnercee56e72009-03-13 05:53:31 +000011299 if (isFastMultiplier) {
11300 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
11301 if (NeedsCondInvert) // Invert the condition if needed.
11302 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11303 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011304
Chris Lattnercee56e72009-03-13 05:53:31 +000011305 // Zero extend the condition if needed.
11306 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11307 Cond);
11308 // Scale the condition by the difference.
11309 if (Diff != 1)
11310 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11311 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011312
Chris Lattnercee56e72009-03-13 05:53:31 +000011313 // Add the base if non-zero.
11314 if (FalseC->getAPIntValue() != 0)
11315 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11316 SDValue(FalseC, 0));
11317 return Cond;
11318 }
Eric Christopherfd179292009-08-27 18:07:15 +000011319 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011320 }
11321 }
Eric Christopherfd179292009-08-27 18:07:15 +000011322
Dan Gohman475871a2008-07-27 21:46:04 +000011323 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000011324}
11325
Chris Lattnerd1980a52009-03-12 06:52:53 +000011326/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
11327static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
11328 TargetLowering::DAGCombinerInfo &DCI) {
11329 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000011330
Chris Lattnerd1980a52009-03-12 06:52:53 +000011331 // If the flag operand isn't dead, don't touch this CMOV.
11332 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
11333 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000011334
Evan Chengb5a55d92011-05-24 01:48:22 +000011335 SDValue FalseOp = N->getOperand(0);
11336 SDValue TrueOp = N->getOperand(1);
11337 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
11338 SDValue Cond = N->getOperand(3);
11339 if (CC == X86::COND_E || CC == X86::COND_NE) {
11340 switch (Cond.getOpcode()) {
11341 default: break;
11342 case X86ISD::BSR:
11343 case X86ISD::BSF:
11344 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
11345 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
11346 return (CC == X86::COND_E) ? FalseOp : TrueOp;
11347 }
11348 }
11349
Chris Lattnerd1980a52009-03-12 06:52:53 +000011350 // If this is a select between two integer constants, try to do some
11351 // optimizations. Note that the operands are ordered the opposite of SELECT
11352 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000011353 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
11354 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011355 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
11356 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000011357 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
11358 CC = X86::GetOppositeBranchCondition(CC);
11359 std::swap(TrueC, FalseC);
11360 }
Eric Christopherfd179292009-08-27 18:07:15 +000011361
Chris Lattnerd1980a52009-03-12 06:52:53 +000011362 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011363 // This is efficient for any integer data type (including i8/i16) and
11364 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011365 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011366 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11367 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011368
Chris Lattnerd1980a52009-03-12 06:52:53 +000011369 // Zero extend the condition if needed.
11370 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011371
Chris Lattnerd1980a52009-03-12 06:52:53 +000011372 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
11373 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011374 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011375 if (N->getNumValues() == 2) // Dead flag value?
11376 return DCI.CombineTo(N, Cond, SDValue());
11377 return Cond;
11378 }
Eric Christopherfd179292009-08-27 18:07:15 +000011379
Chris Lattnercee56e72009-03-13 05:53:31 +000011380 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
11381 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000011382 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011383 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11384 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011385
Chris Lattner97a29a52009-03-13 05:22:11 +000011386 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011387 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11388 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011389 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11390 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000011391
Chris Lattner97a29a52009-03-13 05:22:11 +000011392 if (N->getNumValues() == 2) // Dead flag value?
11393 return DCI.CombineTo(N, Cond, SDValue());
11394 return Cond;
11395 }
Eric Christopherfd179292009-08-27 18:07:15 +000011396
Chris Lattnercee56e72009-03-13 05:53:31 +000011397 // Optimize cases that will turn into an LEA instruction. This requires
11398 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011399 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011400 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011401 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011402
Chris Lattnercee56e72009-03-13 05:53:31 +000011403 bool isFastMultiplier = false;
11404 if (Diff < 10) {
11405 switch ((unsigned char)Diff) {
11406 default: break;
11407 case 1: // result = add base, cond
11408 case 2: // result = lea base( , cond*2)
11409 case 3: // result = lea base(cond, cond*2)
11410 case 4: // result = lea base( , cond*4)
11411 case 5: // result = lea base(cond, cond*4)
11412 case 8: // result = lea base( , cond*8)
11413 case 9: // result = lea base(cond, cond*8)
11414 isFastMultiplier = true;
11415 break;
11416 }
11417 }
Eric Christopherfd179292009-08-27 18:07:15 +000011418
Chris Lattnercee56e72009-03-13 05:53:31 +000011419 if (isFastMultiplier) {
11420 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011421 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11422 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000011423 // Zero extend the condition if needed.
11424 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11425 Cond);
11426 // Scale the condition by the difference.
11427 if (Diff != 1)
11428 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11429 DAG.getConstant(Diff, Cond.getValueType()));
11430
11431 // Add the base if non-zero.
11432 if (FalseC->getAPIntValue() != 0)
11433 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11434 SDValue(FalseC, 0));
11435 if (N->getNumValues() == 2) // Dead flag value?
11436 return DCI.CombineTo(N, Cond, SDValue());
11437 return Cond;
11438 }
Eric Christopherfd179292009-08-27 18:07:15 +000011439 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011440 }
11441 }
11442 return SDValue();
11443}
11444
11445
Evan Cheng0b0cd912009-03-28 05:57:29 +000011446/// PerformMulCombine - Optimize a single multiply with constant into two
11447/// in order to implement it with two cheaper instructions, e.g.
11448/// LEA + SHL, LEA + LEA.
11449static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
11450 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000011451 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
11452 return SDValue();
11453
Owen Andersone50ed302009-08-10 22:56:29 +000011454 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011455 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000011456 return SDValue();
11457
11458 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
11459 if (!C)
11460 return SDValue();
11461 uint64_t MulAmt = C->getZExtValue();
11462 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
11463 return SDValue();
11464
11465 uint64_t MulAmt1 = 0;
11466 uint64_t MulAmt2 = 0;
11467 if ((MulAmt % 9) == 0) {
11468 MulAmt1 = 9;
11469 MulAmt2 = MulAmt / 9;
11470 } else if ((MulAmt % 5) == 0) {
11471 MulAmt1 = 5;
11472 MulAmt2 = MulAmt / 5;
11473 } else if ((MulAmt % 3) == 0) {
11474 MulAmt1 = 3;
11475 MulAmt2 = MulAmt / 3;
11476 }
11477 if (MulAmt2 &&
11478 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
11479 DebugLoc DL = N->getDebugLoc();
11480
11481 if (isPowerOf2_64(MulAmt2) &&
11482 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
11483 // If second multiplifer is pow2, issue it first. We want the multiply by
11484 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
11485 // is an add.
11486 std::swap(MulAmt1, MulAmt2);
11487
11488 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000011489 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000011490 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000011491 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000011492 else
Evan Cheng73f24c92009-03-30 21:36:47 +000011493 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000011494 DAG.getConstant(MulAmt1, VT));
11495
Eric Christopherfd179292009-08-27 18:07:15 +000011496 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000011497 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000011498 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000011499 else
Evan Cheng73f24c92009-03-30 21:36:47 +000011500 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000011501 DAG.getConstant(MulAmt2, VT));
11502
11503 // Do not add new nodes to DAG combiner worklist.
11504 DCI.CombineTo(N, NewMul, false);
11505 }
11506 return SDValue();
11507}
11508
Evan Chengad9c0a32009-12-15 00:53:42 +000011509static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
11510 SDValue N0 = N->getOperand(0);
11511 SDValue N1 = N->getOperand(1);
11512 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
11513 EVT VT = N0.getValueType();
11514
11515 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
11516 // since the result of setcc_c is all zero's or all ones.
11517 if (N1C && N0.getOpcode() == ISD::AND &&
11518 N0.getOperand(1).getOpcode() == ISD::Constant) {
11519 SDValue N00 = N0.getOperand(0);
11520 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
11521 ((N00.getOpcode() == ISD::ANY_EXTEND ||
11522 N00.getOpcode() == ISD::ZERO_EXTEND) &&
11523 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
11524 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
11525 APInt ShAmt = N1C->getAPIntValue();
11526 Mask = Mask.shl(ShAmt);
11527 if (Mask != 0)
11528 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
11529 N00, DAG.getConstant(Mask, VT));
11530 }
11531 }
11532
11533 return SDValue();
11534}
Evan Cheng0b0cd912009-03-28 05:57:29 +000011535
Nate Begeman740ab032009-01-26 00:52:55 +000011536/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
11537/// when possible.
11538static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
11539 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000011540 EVT VT = N->getValueType(0);
11541 if (!VT.isVector() && VT.isInteger() &&
11542 N->getOpcode() == ISD::SHL)
11543 return PerformSHLCombine(N, DAG);
11544
Nate Begeman740ab032009-01-26 00:52:55 +000011545 // On X86 with SSE2 support, we can transform this to a vector shift if
11546 // all elements are shifted by the same amount. We can't do this in legalize
11547 // because the a constant vector is typically transformed to a constant pool
11548 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011549 if (!Subtarget->hasSSE2())
11550 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011551
Owen Anderson825b72b2009-08-11 20:47:22 +000011552 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011553 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011554
Mon P Wang3becd092009-01-28 08:12:05 +000011555 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000011556 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000011557 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000011558 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000011559 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
11560 unsigned NumElts = VT.getVectorNumElements();
11561 unsigned i = 0;
11562 for (; i != NumElts; ++i) {
11563 SDValue Arg = ShAmtOp.getOperand(i);
11564 if (Arg.getOpcode() == ISD::UNDEF) continue;
11565 BaseShAmt = Arg;
11566 break;
11567 }
11568 for (; i != NumElts; ++i) {
11569 SDValue Arg = ShAmtOp.getOperand(i);
11570 if (Arg.getOpcode() == ISD::UNDEF) continue;
11571 if (Arg != BaseShAmt) {
11572 return SDValue();
11573 }
11574 }
11575 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000011576 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000011577 SDValue InVec = ShAmtOp.getOperand(0);
11578 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
11579 unsigned NumElts = InVec.getValueType().getVectorNumElements();
11580 unsigned i = 0;
11581 for (; i != NumElts; ++i) {
11582 SDValue Arg = InVec.getOperand(i);
11583 if (Arg.getOpcode() == ISD::UNDEF) continue;
11584 BaseShAmt = Arg;
11585 break;
11586 }
11587 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
11588 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000011589 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000011590 if (C->getZExtValue() == SplatIdx)
11591 BaseShAmt = InVec.getOperand(1);
11592 }
11593 }
11594 if (BaseShAmt.getNode() == 0)
11595 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
11596 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000011597 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011598 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000011599
Mon P Wangefa42202009-09-03 19:56:25 +000011600 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000011601 if (EltVT.bitsGT(MVT::i32))
11602 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
11603 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000011604 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000011605
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011606 // The shift amount is identical so we can do a vector shift.
11607 SDValue ValOp = N->getOperand(0);
11608 switch (N->getOpcode()) {
11609 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000011610 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011611 break;
11612 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011613 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011614 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011615 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011616 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011617 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011618 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011619 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011620 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011621 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011622 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011623 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011624 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011625 break;
11626 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000011627 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011628 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011629 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011630 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011631 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011632 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011633 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011634 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011635 break;
11636 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011637 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011638 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011639 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011640 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011641 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011642 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011643 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011644 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011645 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011646 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011647 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011648 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011649 break;
Nate Begeman740ab032009-01-26 00:52:55 +000011650 }
11651 return SDValue();
11652}
11653
Nate Begemanb65c1752010-12-17 22:55:37 +000011654
11655static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
11656 TargetLowering::DAGCombinerInfo &DCI,
11657 const X86Subtarget *Subtarget) {
11658 if (DCI.isBeforeLegalizeOps())
11659 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011660
Nate Begemanb65c1752010-12-17 22:55:37 +000011661 // Want to form PANDN nodes, in the hopes of then easily combining them with
11662 // OR and AND nodes to form PBLEND/PSIGN.
11663 EVT VT = N->getValueType(0);
11664 if (VT != MVT::v2i64)
11665 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011666
Nate Begemanb65c1752010-12-17 22:55:37 +000011667 SDValue N0 = N->getOperand(0);
11668 SDValue N1 = N->getOperand(1);
11669 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011670
Nate Begemanb65c1752010-12-17 22:55:37 +000011671 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011672 if (N0.getOpcode() == ISD::XOR &&
Nate Begemanb65c1752010-12-17 22:55:37 +000011673 ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
11674 return DAG.getNode(X86ISD::PANDN, DL, VT, N0.getOperand(0), N1);
11675
11676 // Check RHS for vnot
11677 if (N1.getOpcode() == ISD::XOR &&
11678 ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
11679 return DAG.getNode(X86ISD::PANDN, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011680
Nate Begemanb65c1752010-12-17 22:55:37 +000011681 return SDValue();
11682}
11683
Evan Cheng760d1942010-01-04 21:22:48 +000011684static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000011685 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000011686 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000011687 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000011688 return SDValue();
11689
Evan Cheng760d1942010-01-04 21:22:48 +000011690 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000011691 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000011692 return SDValue();
11693
Evan Cheng760d1942010-01-04 21:22:48 +000011694 SDValue N0 = N->getOperand(0);
11695 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011696
Nate Begemanb65c1752010-12-17 22:55:37 +000011697 // look for psign/blend
11698 if (Subtarget->hasSSSE3()) {
11699 if (VT == MVT::v2i64) {
11700 // Canonicalize pandn to RHS
11701 if (N0.getOpcode() == X86ISD::PANDN)
11702 std::swap(N0, N1);
11703 // or (and (m, x), (pandn m, y))
11704 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::PANDN) {
11705 SDValue Mask = N1.getOperand(0);
11706 SDValue X = N1.getOperand(1);
11707 SDValue Y;
11708 if (N0.getOperand(0) == Mask)
11709 Y = N0.getOperand(1);
11710 if (N0.getOperand(1) == Mask)
11711 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011712
Nate Begemanb65c1752010-12-17 22:55:37 +000011713 // Check to see if the mask appeared in both the AND and PANDN and
11714 if (!Y.getNode())
11715 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011716
Nate Begemanb65c1752010-12-17 22:55:37 +000011717 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
11718 if (Mask.getOpcode() != ISD::BITCAST ||
11719 X.getOpcode() != ISD::BITCAST ||
11720 Y.getOpcode() != ISD::BITCAST)
11721 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011722
Nate Begemanb65c1752010-12-17 22:55:37 +000011723 // Look through mask bitcast.
11724 Mask = Mask.getOperand(0);
11725 EVT MaskVT = Mask.getValueType();
11726
11727 // Validate that the Mask operand is a vector sra node. The sra node
11728 // will be an intrinsic.
11729 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
11730 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011731
Nate Begemanb65c1752010-12-17 22:55:37 +000011732 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
11733 // there is no psrai.b
11734 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
11735 case Intrinsic::x86_sse2_psrai_w:
11736 case Intrinsic::x86_sse2_psrai_d:
11737 break;
11738 default: return SDValue();
11739 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011740
Nate Begemanb65c1752010-12-17 22:55:37 +000011741 // Check that the SRA is all signbits.
11742 SDValue SraC = Mask.getOperand(2);
11743 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
11744 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
11745 if ((SraAmt + 1) != EltBits)
11746 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011747
Nate Begemanb65c1752010-12-17 22:55:37 +000011748 DebugLoc DL = N->getDebugLoc();
11749
11750 // Now we know we at least have a plendvb with the mask val. See if
11751 // we can form a psignb/w/d.
11752 // psign = x.type == y.type == mask.type && y = sub(0, x);
11753 X = X.getOperand(0);
11754 Y = Y.getOperand(0);
11755 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
11756 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
11757 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
11758 unsigned Opc = 0;
11759 switch (EltBits) {
11760 case 8: Opc = X86ISD::PSIGNB; break;
11761 case 16: Opc = X86ISD::PSIGNW; break;
11762 case 32: Opc = X86ISD::PSIGND; break;
11763 default: break;
11764 }
11765 if (Opc) {
11766 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
11767 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
11768 }
11769 }
11770 // PBLENDVB only available on SSE 4.1
11771 if (!Subtarget->hasSSE41())
11772 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011773
Nate Begemanb65c1752010-12-17 22:55:37 +000011774 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
11775 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
11776 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000011777 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000011778 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
11779 }
11780 }
11781 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011782
Nate Begemanb65c1752010-12-17 22:55:37 +000011783 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000011784 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
11785 std::swap(N0, N1);
11786 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
11787 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000011788 if (!N0.hasOneUse() || !N1.hasOneUse())
11789 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000011790
11791 SDValue ShAmt0 = N0.getOperand(1);
11792 if (ShAmt0.getValueType() != MVT::i8)
11793 return SDValue();
11794 SDValue ShAmt1 = N1.getOperand(1);
11795 if (ShAmt1.getValueType() != MVT::i8)
11796 return SDValue();
11797 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
11798 ShAmt0 = ShAmt0.getOperand(0);
11799 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
11800 ShAmt1 = ShAmt1.getOperand(0);
11801
11802 DebugLoc DL = N->getDebugLoc();
11803 unsigned Opc = X86ISD::SHLD;
11804 SDValue Op0 = N0.getOperand(0);
11805 SDValue Op1 = N1.getOperand(0);
11806 if (ShAmt0.getOpcode() == ISD::SUB) {
11807 Opc = X86ISD::SHRD;
11808 std::swap(Op0, Op1);
11809 std::swap(ShAmt0, ShAmt1);
11810 }
11811
Evan Cheng8b1190a2010-04-28 01:18:01 +000011812 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000011813 if (ShAmt1.getOpcode() == ISD::SUB) {
11814 SDValue Sum = ShAmt1.getOperand(0);
11815 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000011816 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
11817 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
11818 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
11819 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000011820 return DAG.getNode(Opc, DL, VT,
11821 Op0, Op1,
11822 DAG.getNode(ISD::TRUNCATE, DL,
11823 MVT::i8, ShAmt0));
11824 }
11825 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
11826 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
11827 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000011828 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000011829 return DAG.getNode(Opc, DL, VT,
11830 N0.getOperand(0), N1.getOperand(0),
11831 DAG.getNode(ISD::TRUNCATE, DL,
11832 MVT::i8, ShAmt0));
11833 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011834
Evan Cheng760d1942010-01-04 21:22:48 +000011835 return SDValue();
11836}
11837
Chris Lattner149a4e52008-02-22 02:09:43 +000011838/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011839static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000011840 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000011841 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
11842 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000011843 // A preferable solution to the general problem is to figure out the right
11844 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000011845
11846 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000011847 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000011848 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000011849 if (VT.getSizeInBits() != 64)
11850 return SDValue();
11851
Devang Patel578efa92009-06-05 21:57:13 +000011852 const Function *F = DAG.getMachineFunction().getFunction();
11853 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000011854 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000011855 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000011856 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000011857 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000011858 isa<LoadSDNode>(St->getValue()) &&
11859 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
11860 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011861 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011862 LoadSDNode *Ld = 0;
11863 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000011864 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000011865 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011866 // Must be a store of a load. We currently handle two cases: the load
11867 // is a direct child, and it's under an intervening TokenFactor. It is
11868 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000011869 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000011870 Ld = cast<LoadSDNode>(St->getChain());
11871 else if (St->getValue().hasOneUse() &&
11872 ChainVal->getOpcode() == ISD::TokenFactor) {
11873 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011874 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000011875 TokenFactorIndex = i;
11876 Ld = cast<LoadSDNode>(St->getValue());
11877 } else
11878 Ops.push_back(ChainVal->getOperand(i));
11879 }
11880 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000011881
Evan Cheng536e6672009-03-12 05:59:15 +000011882 if (!Ld || !ISD::isNormalLoad(Ld))
11883 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011884
Evan Cheng536e6672009-03-12 05:59:15 +000011885 // If this is not the MMX case, i.e. we are just turning i64 load/store
11886 // into f64 load/store, avoid the transformation if there are multiple
11887 // uses of the loaded value.
11888 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
11889 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011890
Evan Cheng536e6672009-03-12 05:59:15 +000011891 DebugLoc LdDL = Ld->getDebugLoc();
11892 DebugLoc StDL = N->getDebugLoc();
11893 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
11894 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
11895 // pair instead.
11896 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011897 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000011898 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
11899 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011900 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011901 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000011902 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000011903 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000011904 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000011905 Ops.size());
11906 }
Evan Cheng536e6672009-03-12 05:59:15 +000011907 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011908 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011909 St->isVolatile(), St->isNonTemporal(),
11910 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000011911 }
Evan Cheng536e6672009-03-12 05:59:15 +000011912
11913 // Otherwise, lower to two pairs of 32-bit loads / stores.
11914 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011915 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
11916 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011917
Owen Anderson825b72b2009-08-11 20:47:22 +000011918 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011919 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011920 Ld->isVolatile(), Ld->isNonTemporal(),
11921 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000011922 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011923 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000011924 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011925 MinAlign(Ld->getAlignment(), 4));
11926
11927 SDValue NewChain = LoLd.getValue(1);
11928 if (TokenFactorIndex != -1) {
11929 Ops.push_back(LoLd);
11930 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000011931 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000011932 Ops.size());
11933 }
11934
11935 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011936 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
11937 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011938
11939 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011940 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011941 St->isVolatile(), St->isNonTemporal(),
11942 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011943 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011944 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000011945 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011946 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011947 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000011948 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000011949 }
Dan Gohman475871a2008-07-27 21:46:04 +000011950 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000011951}
11952
Chris Lattner6cf73262008-01-25 06:14:17 +000011953/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
11954/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011955static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000011956 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
11957 // F[X]OR(0.0, x) -> x
11958 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000011959 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11960 if (C->getValueAPF().isPosZero())
11961 return N->getOperand(1);
11962 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11963 if (C->getValueAPF().isPosZero())
11964 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000011965 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011966}
11967
11968/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011969static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000011970 // FAND(0.0, x) -> 0.0
11971 // FAND(x, 0.0) -> 0.0
11972 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11973 if (C->getValueAPF().isPosZero())
11974 return N->getOperand(0);
11975 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11976 if (C->getValueAPF().isPosZero())
11977 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000011978 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011979}
11980
Dan Gohmane5af2d32009-01-29 01:59:02 +000011981static SDValue PerformBTCombine(SDNode *N,
11982 SelectionDAG &DAG,
11983 TargetLowering::DAGCombinerInfo &DCI) {
11984 // BT ignores high bits in the bit index operand.
11985 SDValue Op1 = N->getOperand(1);
11986 if (Op1.hasOneUse()) {
11987 unsigned BitWidth = Op1.getValueSizeInBits();
11988 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
11989 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011990 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
11991 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000011992 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000011993 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
11994 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
11995 DCI.CommitTargetLoweringOpt(TLO);
11996 }
11997 return SDValue();
11998}
Chris Lattner83e6c992006-10-04 06:57:07 +000011999
Eli Friedman7a5e5552009-06-07 06:52:44 +000012000static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
12001 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012002 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000012003 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000012004 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000012005 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000012006 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000012007 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012008 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000012009 }
12010 return SDValue();
12011}
12012
Evan Cheng2e489c42009-12-16 00:53:11 +000012013static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
12014 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
12015 // (and (i32 x86isd::setcc_carry), 1)
12016 // This eliminates the zext. This transformation is necessary because
12017 // ISD::SETCC is always legalized to i8.
12018 DebugLoc dl = N->getDebugLoc();
12019 SDValue N0 = N->getOperand(0);
12020 EVT VT = N->getValueType(0);
12021 if (N0.getOpcode() == ISD::AND &&
12022 N0.hasOneUse() &&
12023 N0.getOperand(0).hasOneUse()) {
12024 SDValue N00 = N0.getOperand(0);
12025 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
12026 return SDValue();
12027 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
12028 if (!C || C->getZExtValue() != 1)
12029 return SDValue();
12030 return DAG.getNode(ISD::AND, dl, VT,
12031 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
12032 N00.getOperand(0), N00.getOperand(1)),
12033 DAG.getConstant(1, VT));
12034 }
12035
12036 return SDValue();
12037}
12038
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012039// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
12040static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
12041 unsigned X86CC = N->getConstantOperandVal(0);
12042 SDValue EFLAG = N->getOperand(1);
12043 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012044
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012045 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
12046 // a zext and produces an all-ones bit which is more useful than 0/1 in some
12047 // cases.
12048 if (X86CC == X86::COND_B)
12049 return DAG.getNode(ISD::AND, DL, MVT::i8,
12050 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
12051 DAG.getConstant(X86CC, MVT::i8), EFLAG),
12052 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012053
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012054 return SDValue();
12055}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012056
Chris Lattner23a01992010-12-20 01:37:09 +000012057// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
12058static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
12059 X86TargetLowering::DAGCombinerInfo &DCI) {
12060 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
12061 // the result is either zero or one (depending on the input carry bit).
12062 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
12063 if (X86::isZeroNode(N->getOperand(0)) &&
12064 X86::isZeroNode(N->getOperand(1)) &&
12065 // We don't have a good way to replace an EFLAGS use, so only do this when
12066 // dead right now.
12067 SDValue(N, 1).use_empty()) {
12068 DebugLoc DL = N->getDebugLoc();
12069 EVT VT = N->getValueType(0);
12070 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
12071 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
12072 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
12073 DAG.getConstant(X86::COND_B,MVT::i8),
12074 N->getOperand(2)),
12075 DAG.getConstant(1, VT));
12076 return DCI.CombineTo(N, Res1, CarryOut);
12077 }
12078
12079 return SDValue();
12080}
12081
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012082// fold (add Y, (sete X, 0)) -> adc 0, Y
12083// (add Y, (setne X, 0)) -> sbb -1, Y
12084// (sub (sete X, 0), Y) -> sbb 0, Y
12085// (sub (setne X, 0), Y) -> adc -1, Y
12086static SDValue OptimizeConditonalInDecrement(SDNode *N, SelectionDAG &DAG) {
12087 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012088
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012089 // Look through ZExts.
12090 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
12091 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
12092 return SDValue();
12093
12094 SDValue SetCC = Ext.getOperand(0);
12095 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
12096 return SDValue();
12097
12098 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
12099 if (CC != X86::COND_E && CC != X86::COND_NE)
12100 return SDValue();
12101
12102 SDValue Cmp = SetCC.getOperand(1);
12103 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000012104 !X86::isZeroNode(Cmp.getOperand(1)) ||
12105 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012106 return SDValue();
12107
12108 SDValue CmpOp0 = Cmp.getOperand(0);
12109 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
12110 DAG.getConstant(1, CmpOp0.getValueType()));
12111
12112 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
12113 if (CC == X86::COND_NE)
12114 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
12115 DL, OtherVal.getValueType(), OtherVal,
12116 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
12117 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
12118 DL, OtherVal.getValueType(), OtherVal,
12119 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
12120}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012121
Dan Gohman475871a2008-07-27 21:46:04 +000012122SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000012123 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012124 SelectionDAG &DAG = DCI.DAG;
12125 switch (N->getOpcode()) {
12126 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012127 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012128 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000012129 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000012130 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012131 case ISD::ADD:
12132 case ISD::SUB: return OptimizeConditonalInDecrement(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000012133 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000012134 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000012135 case ISD::SHL:
12136 case ISD::SRA:
12137 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000012138 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000012139 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000012140 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000012141 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000012142 case X86ISD::FOR: return PerformFORCombine(N, DAG);
12143 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000012144 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000012145 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000012146 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012147 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012148 case X86ISD::SHUFPS: // Handle all target specific shuffles
12149 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000012150 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012151 case X86ISD::PUNPCKHBW:
12152 case X86ISD::PUNPCKHWD:
12153 case X86ISD::PUNPCKHDQ:
12154 case X86ISD::PUNPCKHQDQ:
12155 case X86ISD::UNPCKHPS:
12156 case X86ISD::UNPCKHPD:
12157 case X86ISD::PUNPCKLBW:
12158 case X86ISD::PUNPCKLWD:
12159 case X86ISD::PUNPCKLDQ:
12160 case X86ISD::PUNPCKLQDQ:
12161 case X86ISD::UNPCKLPS:
12162 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000012163 case X86ISD::VUNPCKLPS:
12164 case X86ISD::VUNPCKLPD:
12165 case X86ISD::VUNPCKLPSY:
12166 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012167 case X86ISD::MOVHLPS:
12168 case X86ISD::MOVLHPS:
12169 case X86ISD::PSHUFD:
12170 case X86ISD::PSHUFHW:
12171 case X86ISD::PSHUFLW:
12172 case X86ISD::MOVSS:
12173 case X86ISD::MOVSD:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012174 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012175 }
12176
Dan Gohman475871a2008-07-27 21:46:04 +000012177 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012178}
12179
Evan Chenge5b51ac2010-04-17 06:13:15 +000012180/// isTypeDesirableForOp - Return true if the target has native support for
12181/// the specified value type and it is 'desirable' to use the type for the
12182/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
12183/// instruction encodings are longer and some i16 instructions are slow.
12184bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
12185 if (!isTypeLegal(VT))
12186 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012187 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000012188 return true;
12189
12190 switch (Opc) {
12191 default:
12192 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000012193 case ISD::LOAD:
12194 case ISD::SIGN_EXTEND:
12195 case ISD::ZERO_EXTEND:
12196 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012197 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012198 case ISD::SRL:
12199 case ISD::SUB:
12200 case ISD::ADD:
12201 case ISD::MUL:
12202 case ISD::AND:
12203 case ISD::OR:
12204 case ISD::XOR:
12205 return false;
12206 }
12207}
12208
12209/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000012210/// beneficial for dag combiner to promote the specified node. If true, it
12211/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000012212bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012213 EVT VT = Op.getValueType();
12214 if (VT != MVT::i16)
12215 return false;
12216
Evan Cheng4c26e932010-04-19 19:29:22 +000012217 bool Promote = false;
12218 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012219 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000012220 default: break;
12221 case ISD::LOAD: {
12222 LoadSDNode *LD = cast<LoadSDNode>(Op);
12223 // If the non-extending load has a single use and it's not live out, then it
12224 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012225 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
12226 Op.hasOneUse()*/) {
12227 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
12228 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
12229 // The only case where we'd want to promote LOAD (rather then it being
12230 // promoted as an operand is when it's only use is liveout.
12231 if (UI->getOpcode() != ISD::CopyToReg)
12232 return false;
12233 }
12234 }
Evan Cheng4c26e932010-04-19 19:29:22 +000012235 Promote = true;
12236 break;
12237 }
12238 case ISD::SIGN_EXTEND:
12239 case ISD::ZERO_EXTEND:
12240 case ISD::ANY_EXTEND:
12241 Promote = true;
12242 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012243 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012244 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000012245 SDValue N0 = Op.getOperand(0);
12246 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000012247 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000012248 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012249 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012250 break;
12251 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000012252 case ISD::ADD:
12253 case ISD::MUL:
12254 case ISD::AND:
12255 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000012256 case ISD::XOR:
12257 Commute = true;
12258 // fallthrough
12259 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012260 SDValue N0 = Op.getOperand(0);
12261 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000012262 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012263 return false;
12264 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000012265 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012266 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000012267 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012268 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012269 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012270 }
12271 }
12272
12273 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000012274 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012275}
12276
Evan Cheng60c07e12006-07-05 22:17:51 +000012277//===----------------------------------------------------------------------===//
12278// X86 Inline Assembly Support
12279//===----------------------------------------------------------------------===//
12280
Chris Lattnerb8105652009-07-20 17:51:36 +000012281bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
12282 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000012283
12284 std::string AsmStr = IA->getAsmString();
12285
12286 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000012287 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000012288 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000012289
12290 switch (AsmPieces.size()) {
12291 default: return false;
12292 case 1:
12293 AsmStr = AsmPieces[0];
12294 AsmPieces.clear();
12295 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
12296
Chris Lattner7a2bdde2011-04-15 05:18:47 +000012297 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000012298 // we will turn this bswap into something that will be lowered to logical ops
12299 // instead of emitting the bswap asm. For now, we don't support 486 or lower
12300 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000012301 // bswap $0
12302 if (AsmPieces.size() == 2 &&
12303 (AsmPieces[0] == "bswap" ||
12304 AsmPieces[0] == "bswapq" ||
12305 AsmPieces[0] == "bswapl") &&
12306 (AsmPieces[1] == "$0" ||
12307 AsmPieces[1] == "${0:q}")) {
12308 // No need to check constraints, nothing other than the equivalent of
12309 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000012310 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12311 if (!Ty || Ty->getBitWidth() % 16 != 0)
12312 return false;
12313 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000012314 }
12315 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012316 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000012317 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000012318 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000012319 AsmPieces[1] == "$$8," &&
12320 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000012321 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
12322 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012323 const std::string &ConstraintsStr = IA->getConstraintString();
12324 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000012325 std::sort(AsmPieces.begin(), AsmPieces.end());
12326 if (AsmPieces.size() == 4 &&
12327 AsmPieces[0] == "~{cc}" &&
12328 AsmPieces[1] == "~{dirflag}" &&
12329 AsmPieces[2] == "~{flags}" &&
12330 AsmPieces[3] == "~{fpsr}") {
Evan Cheng55d42002011-01-08 01:24:27 +000012331 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12332 if (!Ty || Ty->getBitWidth() % 16 != 0)
12333 return false;
12334 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000012335 }
Chris Lattnerb8105652009-07-20 17:51:36 +000012336 }
12337 break;
12338 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000012339 if (CI->getType()->isIntegerTy(32) &&
12340 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
12341 SmallVector<StringRef, 4> Words;
12342 SplitString(AsmPieces[0], Words, " \t,");
12343 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
12344 Words[2] == "${0:w}") {
12345 Words.clear();
12346 SplitString(AsmPieces[1], Words, " \t,");
12347 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
12348 Words[2] == "$0") {
12349 Words.clear();
12350 SplitString(AsmPieces[2], Words, " \t,");
12351 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
12352 Words[2] == "${0:w}") {
12353 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012354 const std::string &ConstraintsStr = IA->getConstraintString();
12355 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000012356 std::sort(AsmPieces.begin(), AsmPieces.end());
12357 if (AsmPieces.size() == 4 &&
12358 AsmPieces[0] == "~{cc}" &&
12359 AsmPieces[1] == "~{dirflag}" &&
12360 AsmPieces[2] == "~{flags}" &&
12361 AsmPieces[3] == "~{fpsr}") {
Evan Cheng55d42002011-01-08 01:24:27 +000012362 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12363 if (!Ty || Ty->getBitWidth() % 16 != 0)
12364 return false;
12365 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000012366 }
12367 }
12368 }
12369 }
12370 }
Evan Cheng55d42002011-01-08 01:24:27 +000012371
12372 if (CI->getType()->isIntegerTy(64)) {
12373 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
12374 if (Constraints.size() >= 2 &&
12375 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
12376 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
12377 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
12378 SmallVector<StringRef, 4> Words;
12379 SplitString(AsmPieces[0], Words, " \t");
12380 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000012381 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012382 SplitString(AsmPieces[1], Words, " \t");
12383 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
12384 Words.clear();
12385 SplitString(AsmPieces[2], Words, " \t,");
12386 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
12387 Words[2] == "%edx") {
12388 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
12389 if (!Ty || Ty->getBitWidth() % 16 != 0)
12390 return false;
12391 return IntrinsicLowering::LowerToByteSwap(CI);
12392 }
Chris Lattnerb8105652009-07-20 17:51:36 +000012393 }
12394 }
12395 }
12396 }
12397 break;
12398 }
12399 return false;
12400}
12401
12402
12403
Chris Lattnerf4dff842006-07-11 02:54:03 +000012404/// getConstraintType - Given a constraint letter, return the type of
12405/// constraint it is for this target.
12406X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000012407X86TargetLowering::getConstraintType(const std::string &Constraint) const {
12408 if (Constraint.size() == 1) {
12409 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000012410 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000012411 case 'q':
12412 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000012413 case 'f':
12414 case 't':
12415 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000012416 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000012417 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000012418 case 'Y':
12419 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000012420 case 'a':
12421 case 'b':
12422 case 'c':
12423 case 'd':
12424 case 'S':
12425 case 'D':
12426 case 'A':
12427 return C_Register;
12428 case 'I':
12429 case 'J':
12430 case 'K':
12431 case 'L':
12432 case 'M':
12433 case 'N':
12434 case 'G':
12435 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000012436 case 'e':
12437 case 'Z':
12438 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000012439 default:
12440 break;
12441 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000012442 }
Chris Lattner4234f572007-03-25 02:14:49 +000012443 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000012444}
12445
John Thompson44ab89e2010-10-29 17:29:13 +000012446/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000012447/// This object must already have been set up with the operand type
12448/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000012449TargetLowering::ConstraintWeight
12450 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000012451 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000012452 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012453 Value *CallOperandVal = info.CallOperandVal;
12454 // If we don't have a value, we can't do a match,
12455 // but allow it at the lowest weight.
12456 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000012457 return CW_Default;
12458 const Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000012459 // Look at the constraint type.
12460 switch (*constraint) {
12461 default:
John Thompson44ab89e2010-10-29 17:29:13 +000012462 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
12463 case 'R':
12464 case 'q':
12465 case 'Q':
12466 case 'a':
12467 case 'b':
12468 case 'c':
12469 case 'd':
12470 case 'S':
12471 case 'D':
12472 case 'A':
12473 if (CallOperandVal->getType()->isIntegerTy())
12474 weight = CW_SpecificReg;
12475 break;
12476 case 'f':
12477 case 't':
12478 case 'u':
12479 if (type->isFloatingPointTy())
12480 weight = CW_SpecificReg;
12481 break;
12482 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000012483 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000012484 weight = CW_SpecificReg;
12485 break;
12486 case 'x':
12487 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012488 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000012489 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012490 break;
12491 case 'I':
12492 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
12493 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000012494 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012495 }
12496 break;
John Thompson44ab89e2010-10-29 17:29:13 +000012497 case 'J':
12498 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12499 if (C->getZExtValue() <= 63)
12500 weight = CW_Constant;
12501 }
12502 break;
12503 case 'K':
12504 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12505 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
12506 weight = CW_Constant;
12507 }
12508 break;
12509 case 'L':
12510 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12511 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
12512 weight = CW_Constant;
12513 }
12514 break;
12515 case 'M':
12516 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12517 if (C->getZExtValue() <= 3)
12518 weight = CW_Constant;
12519 }
12520 break;
12521 case 'N':
12522 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12523 if (C->getZExtValue() <= 0xff)
12524 weight = CW_Constant;
12525 }
12526 break;
12527 case 'G':
12528 case 'C':
12529 if (dyn_cast<ConstantFP>(CallOperandVal)) {
12530 weight = CW_Constant;
12531 }
12532 break;
12533 case 'e':
12534 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12535 if ((C->getSExtValue() >= -0x80000000LL) &&
12536 (C->getSExtValue() <= 0x7fffffffLL))
12537 weight = CW_Constant;
12538 }
12539 break;
12540 case 'Z':
12541 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12542 if (C->getZExtValue() <= 0xffffffff)
12543 weight = CW_Constant;
12544 }
12545 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012546 }
12547 return weight;
12548}
12549
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012550/// LowerXConstraint - try to replace an X constraint, which matches anything,
12551/// with another that has more specific requirements based on the type of the
12552/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000012553const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000012554LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000012555 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
12556 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000012557 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012558 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000012559 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012560 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000012561 return "x";
12562 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012563
Chris Lattner5e764232008-04-26 23:02:14 +000012564 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012565}
12566
Chris Lattner48884cd2007-08-25 00:47:38 +000012567/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
12568/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000012569void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000012570 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000012571 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000012572 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000012573 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000012574
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012575 switch (Constraint) {
12576 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000012577 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000012578 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012579 if (C->getZExtValue() <= 31) {
12580 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012581 break;
12582 }
Devang Patel84f7fd22007-03-17 00:13:28 +000012583 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012584 return;
Evan Cheng364091e2008-09-22 23:57:37 +000012585 case 'J':
12586 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012587 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000012588 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12589 break;
12590 }
12591 }
12592 return;
12593 case 'K':
12594 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012595 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000012596 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12597 break;
12598 }
12599 }
12600 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000012601 case 'N':
12602 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012603 if (C->getZExtValue() <= 255) {
12604 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012605 break;
12606 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000012607 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012608 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000012609 case 'e': {
12610 // 32-bit signed value
12611 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012612 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12613 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012614 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012615 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000012616 break;
12617 }
12618 // FIXME gcc accepts some relocatable values here too, but only in certain
12619 // memory models; it's complicated.
12620 }
12621 return;
12622 }
12623 case 'Z': {
12624 // 32-bit unsigned value
12625 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012626 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12627 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012628 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12629 break;
12630 }
12631 }
12632 // FIXME gcc accepts some relocatable values here too, but only in certain
12633 // memory models; it's complicated.
12634 return;
12635 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012636 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012637 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000012638 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012639 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012640 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000012641 break;
12642 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012643
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012644 // In any sort of PIC mode addresses need to be computed at runtime by
12645 // adding in a register or some sort of table lookup. These can't
12646 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000012647 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012648 return;
12649
Chris Lattnerdc43a882007-05-03 16:52:29 +000012650 // If we are in non-pic codegen mode, we allow the address of a global (with
12651 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000012652 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012653 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000012654
Chris Lattner49921962009-05-08 18:23:14 +000012655 // Match either (GA), (GA+C), (GA+C1+C2), etc.
12656 while (1) {
12657 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
12658 Offset += GA->getOffset();
12659 break;
12660 } else if (Op.getOpcode() == ISD::ADD) {
12661 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12662 Offset += C->getZExtValue();
12663 Op = Op.getOperand(0);
12664 continue;
12665 }
12666 } else if (Op.getOpcode() == ISD::SUB) {
12667 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12668 Offset += -C->getZExtValue();
12669 Op = Op.getOperand(0);
12670 continue;
12671 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012672 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012673
Chris Lattner49921962009-05-08 18:23:14 +000012674 // Otherwise, this isn't something we can handle, reject it.
12675 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012676 }
Eric Christopherfd179292009-08-27 18:07:15 +000012677
Dan Gohman46510a72010-04-15 01:51:59 +000012678 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012679 // If we require an extra load to get this address, as in PIC mode, we
12680 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000012681 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
12682 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012683 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000012684
Devang Patel0d881da2010-07-06 22:08:15 +000012685 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
12686 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000012687 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012688 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012689 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012690
Gabor Greifba36cb52008-08-28 21:40:38 +000012691 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000012692 Ops.push_back(Result);
12693 return;
12694 }
Dale Johannesen1784d162010-06-25 21:55:36 +000012695 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012696}
12697
Chris Lattner259e97c2006-01-31 19:43:35 +000012698std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000012699getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012700 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000012701 if (Constraint.size() == 1) {
12702 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000012703 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000012704 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000012705 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
12706 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012707 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012708 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
12709 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
12710 X86::R10D,X86::R11D,X86::R12D,
12711 X86::R13D,X86::R14D,X86::R15D,
12712 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012713 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012714 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
12715 X86::SI, X86::DI, X86::R8W,X86::R9W,
12716 X86::R10W,X86::R11W,X86::R12W,
12717 X86::R13W,X86::R14W,X86::R15W,
12718 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012719 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012720 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
12721 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
12722 X86::R10B,X86::R11B,X86::R12B,
12723 X86::R13B,X86::R14B,X86::R15B,
12724 X86::BPL, X86::SPL, 0);
12725
Owen Anderson825b72b2009-08-11 20:47:22 +000012726 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012727 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
12728 X86::RSI, X86::RDI, X86::R8, X86::R9,
12729 X86::R10, X86::R11, X86::R12,
12730 X86::R13, X86::R14, X86::R15,
12731 X86::RBP, X86::RSP, 0);
12732
12733 break;
12734 }
Eric Christopherfd179292009-08-27 18:07:15 +000012735 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000012736 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012737 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012738 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012739 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012740 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012741 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000012742 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012743 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000012744 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
12745 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000012746 }
12747 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012748
Chris Lattner1efa40f2006-02-22 00:56:39 +000012749 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000012750}
Chris Lattnerf76d1802006-07-31 23:26:50 +000012751
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012752std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000012753X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012754 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000012755 // First, see if this is a constraint that directly corresponds to an LLVM
12756 // register class.
12757 if (Constraint.size() == 1) {
12758 // GCC Constraint Letters
12759 switch (Constraint[0]) {
12760 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012761 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000012762 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012763 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000012764 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012765 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000012766 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000012767 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000012768 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000012769 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000012770 case 'R': // LEGACY_REGS
12771 if (VT == MVT::i8)
12772 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
12773 if (VT == MVT::i16)
12774 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
12775 if (VT == MVT::i32 || !Subtarget->is64Bit())
12776 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
12777 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012778 case 'f': // FP Stack registers.
12779 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
12780 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000012781 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012782 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012783 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012784 return std::make_pair(0U, X86::RFP64RegisterClass);
12785 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000012786 case 'y': // MMX_REGS if MMX allowed.
12787 if (!Subtarget->hasMMX()) break;
12788 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012789 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012790 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012791 // FALL THROUGH.
12792 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012793 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012794
Owen Anderson825b72b2009-08-11 20:47:22 +000012795 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000012796 default: break;
12797 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012798 case MVT::f32:
12799 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000012800 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012801 case MVT::f64:
12802 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000012803 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012804 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012805 case MVT::v16i8:
12806 case MVT::v8i16:
12807 case MVT::v4i32:
12808 case MVT::v2i64:
12809 case MVT::v4f32:
12810 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000012811 return std::make_pair(0U, X86::VR128RegisterClass);
12812 }
Chris Lattnerad043e82007-04-09 05:11:28 +000012813 break;
12814 }
12815 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012816
Chris Lattnerf76d1802006-07-31 23:26:50 +000012817 // Use the default implementation in TargetLowering to convert the register
12818 // constraint into a member of a register class.
12819 std::pair<unsigned, const TargetRegisterClass*> Res;
12820 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000012821
12822 // Not found as a standard register?
12823 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012824 // Map st(0) -> st(7) -> ST0
12825 if (Constraint.size() == 7 && Constraint[0] == '{' &&
12826 tolower(Constraint[1]) == 's' &&
12827 tolower(Constraint[2]) == 't' &&
12828 Constraint[3] == '(' &&
12829 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
12830 Constraint[5] == ')' &&
12831 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000012832
Chris Lattner56d77c72009-09-13 22:41:48 +000012833 Res.first = X86::ST0+Constraint[4]-'0';
12834 Res.second = X86::RFP80RegisterClass;
12835 return Res;
12836 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012837
Chris Lattner56d77c72009-09-13 22:41:48 +000012838 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012839 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000012840 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000012841 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012842 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000012843 }
Chris Lattner56d77c72009-09-13 22:41:48 +000012844
12845 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012846 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012847 Res.first = X86::EFLAGS;
12848 Res.second = X86::CCRRegisterClass;
12849 return Res;
12850 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012851
Dale Johannesen330169f2008-11-13 21:52:36 +000012852 // 'A' means EAX + EDX.
12853 if (Constraint == "A") {
12854 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000012855 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012856 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000012857 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000012858 return Res;
12859 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012860
Chris Lattnerf76d1802006-07-31 23:26:50 +000012861 // Otherwise, check to see if this is a register class of the wrong value
12862 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
12863 // turn into {ax},{dx}.
12864 if (Res.second->hasType(VT))
12865 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012866
Chris Lattnerf76d1802006-07-31 23:26:50 +000012867 // All of the single-register GCC register classes map their values onto
12868 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
12869 // really want an 8-bit or 32-bit register, map to the appropriate register
12870 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000012871 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012872 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012873 unsigned DestReg = 0;
12874 switch (Res.first) {
12875 default: break;
12876 case X86::AX: DestReg = X86::AL; break;
12877 case X86::DX: DestReg = X86::DL; break;
12878 case X86::CX: DestReg = X86::CL; break;
12879 case X86::BX: DestReg = X86::BL; break;
12880 }
12881 if (DestReg) {
12882 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012883 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012884 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012885 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012886 unsigned DestReg = 0;
12887 switch (Res.first) {
12888 default: break;
12889 case X86::AX: DestReg = X86::EAX; break;
12890 case X86::DX: DestReg = X86::EDX; break;
12891 case X86::CX: DestReg = X86::ECX; break;
12892 case X86::BX: DestReg = X86::EBX; break;
12893 case X86::SI: DestReg = X86::ESI; break;
12894 case X86::DI: DestReg = X86::EDI; break;
12895 case X86::BP: DestReg = X86::EBP; break;
12896 case X86::SP: DestReg = X86::ESP; break;
12897 }
12898 if (DestReg) {
12899 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012900 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012901 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012902 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012903 unsigned DestReg = 0;
12904 switch (Res.first) {
12905 default: break;
12906 case X86::AX: DestReg = X86::RAX; break;
12907 case X86::DX: DestReg = X86::RDX; break;
12908 case X86::CX: DestReg = X86::RCX; break;
12909 case X86::BX: DestReg = X86::RBX; break;
12910 case X86::SI: DestReg = X86::RSI; break;
12911 case X86::DI: DestReg = X86::RDI; break;
12912 case X86::BP: DestReg = X86::RBP; break;
12913 case X86::SP: DestReg = X86::RSP; break;
12914 }
12915 if (DestReg) {
12916 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012917 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012918 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000012919 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000012920 } else if (Res.second == X86::FR32RegisterClass ||
12921 Res.second == X86::FR64RegisterClass ||
12922 Res.second == X86::VR128RegisterClass) {
12923 // Handle references to XMM physical registers that got mapped into the
12924 // wrong class. This can happen with constraints like {xmm0} where the
12925 // target independent register mapper will just pick the first match it can
12926 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000012927 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012928 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000012929 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012930 Res.second = X86::FR64RegisterClass;
12931 else if (X86::VR128RegisterClass->hasType(VT))
12932 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000012933 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012934
Chris Lattnerf76d1802006-07-31 23:26:50 +000012935 return Res;
12936}