blob: ddec78bfff30ad92a706fbb7851ba7d2d3329192 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Michael J. Spencerec38de22010-10-10 22:04:20 +000063
Eric Christopher62f35a22010-07-05 19:26:33 +000064 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Michael J. Spencerec38de22010-10-10 22:04:20 +000065
Eric Christopher62f35a22010-07-05 19:26:33 +000066 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
Chris Lattnere019ec12010-12-19 20:07:10 +000067 if (is64Bit)
68 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000069 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +000070 }
Chris Lattnere019ec12010-12-19 20:07:10 +000071
72 if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
73 if (is64Bit)
74 return new X8664_ELFTargetObjectFile(TM);
75 return new X8632_ELFTargetObjectFile(TM);
76 }
77 if (TM.getSubtarget<X86Subtarget>().isTargetCOFF())
78 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000079 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000080}
81
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000082X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000083 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000084 Subtarget = &TM.getSubtarget<X86Subtarget>();
Nate Begeman2ea8ee72010-12-10 00:26:57 +000085 X86ScalarSSEf64 = Subtarget->hasXMMInt();
86 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +000087 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000090 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000091
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000092 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +000093 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000094
95 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000096 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000097 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000098 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000099 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000100
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000101 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000102 // Setup Windows compiler runtime calls.
103 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000104 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
105 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000106 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000107 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000108 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000109 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
110 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000111 }
112
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000114 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000115 setUseUnderscoreSetJmp(false);
116 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000117 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000118 // MS runtime is weird: it exports _setjmp, but longjmp!
119 setUseUnderscoreSetJmp(true);
120 setUseUnderscoreLongJmp(false);
121 } else {
122 setUseUnderscoreSetJmp(true);
123 setUseUnderscoreLongJmp(true);
124 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000125
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000128 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000130 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000134
Scott Michelfdc40a02009-02-17 22:15:04 +0000135 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000137 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000139 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
141 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000142
143 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
145 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
146 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
148 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
149 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000150
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000151 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
152 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
155 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000156
Evan Cheng25ab6902006-09-08 06:48:29 +0000157 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
159 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000161 // We have an algorithm for SSE2->double, and we turn this into a
162 // 64-bit FILD followed by conditional FADD for other targets.
163 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000164 // We have an algorithm for SSE2, and we turn this into a 64-bit
165 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000166 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000167 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000168
169 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
170 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
172 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000173
Devang Patel6a784892009-06-05 18:48:29 +0000174 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000175 // SSE has no i16 to fp conversion, only i32
176 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000178 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000183 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000184 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
186 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000187 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000188
Dale Johannesen73328d12007-09-19 23:55:34 +0000189 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
190 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
192 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000193
Evan Cheng02568ff2006-01-30 22:13:22 +0000194 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
195 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
197 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000198
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000199 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000201 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000203 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
205 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000206 }
207
208 // Handle FP_TO_UINT by promoting the destination to a larger signed
209 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Evan Cheng25ab6902006-09-08 06:48:29 +0000214 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
216 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000217 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 // Expand FP_TO_UINT into a select.
220 // FIXME: We would like to use a Custom expander here eventually to do
221 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000224 // With SSE3 we can use fisttpll to convert to a signed i64; without
225 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000227 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000228
Chris Lattner399610a2006-12-05 18:22:22 +0000229 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000230 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000231 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
232 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000233 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000234 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000235 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000236 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000237 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000238 }
Chris Lattner21f66852005-12-23 05:15:23 +0000239
Dan Gohmanb00ee212008-02-18 19:34:53 +0000240 // Scalar integer divide and remainder are lowered to use operations that
241 // produce two results, to match the available instructions. This exposes
242 // the two-result form to trivial CSE, which is able to combine x/y and x%y
243 // into a single instruction.
244 //
245 // Scalar integer multiply-high is also lowered to use two-result
246 // operations, to match the available instructions. However, plain multiply
247 // (low) operations are left as Legal, as there are single-result
248 // instructions for this in x86. Using the two-result multiply instructions
249 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000250 for (unsigned i = 0, e = 4; i != e; ++i) {
251 MVT VT = IntVTs[i];
252 setOperationAction(ISD::MULHS, VT, Expand);
253 setOperationAction(ISD::MULHU, VT, Expand);
254 setOperationAction(ISD::SDIV, VT, Expand);
255 setOperationAction(ISD::UDIV, VT, Expand);
256 setOperationAction(ISD::SREM, VT, Expand);
257 setOperationAction(ISD::UREM, VT, Expand);
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000258
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000259 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000260 setOperationAction(ISD::ADDC, VT, Custom);
261 setOperationAction(ISD::ADDE, VT, Custom);
262 setOperationAction(ISD::SUBC, VT, Custom);
263 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000264 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000283 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
289 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000290 }
291
Benjamin Kramer1292c222010-12-04 20:32:23 +0000292 if (Subtarget->hasPOPCNT()) {
293 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
294 } else {
295 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
296 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
297 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
298 if (Subtarget->is64Bit())
299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 }
301
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
303 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000304
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000306 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000307 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000309 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
311 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
312 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
314 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000315 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
317 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
318 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
322 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000325
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000326 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
330 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000331 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
333 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000334 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000335 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
337 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
338 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
339 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000340 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000341 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000342 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
344 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
345 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000346 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
348 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
349 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000350 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000351
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000352 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000354
Eric Christopher9a9d2752010-07-22 02:48:34 +0000355 // We may not have a libcall for MEMBARRIER so we should lower this.
356 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000357
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000358 // On X86 and X86-64, atomic operations are lowered to locked instructions.
359 // Locked instructions, in turn, have implicit fence semantics (all memory
360 // operations are flushed before issuing the locked instruction, and they
361 // are not buffered), so we can fold away the common pattern of
362 // fence-atomic-fence.
363 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000364
Mon P Wang63307c32008-05-05 19:05:59 +0000365 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000366 for (unsigned i = 0, e = 4; i != e; ++i) {
367 MVT VT = IntVTs[i];
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
370 }
371
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000372 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000380 }
381
Evan Cheng3c992d22006-03-07 02:02:57 +0000382 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000383 if (!Subtarget->isTargetDarwin() &&
384 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000385 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000387 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000388
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
390 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000393 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000394 setExceptionPointerRegister(X86::RAX);
395 setExceptionSelectorRegister(X86::RDX);
396 } else {
397 setExceptionPointerRegister(X86::EAX);
398 setExceptionSelectorRegister(X86::EDX);
399 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
401 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000402
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000406
Nate Begemanacc398c2006-01-25 18:21:52 +0000407 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VASTART , MVT::Other, Custom);
409 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::VAARG , MVT::Other, Custom);
412 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000413 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::VAARG , MVT::Other, Expand);
415 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000416 }
Evan Chengae642192007-03-02 23:16:35 +0000417
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
419 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000422 if (Subtarget->isTargetCygMing() || Subtarget->isTargetWindows())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000426
Evan Chengc7ce29b2009-02-13 22:36:38 +0000427 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000428 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000429 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
431 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000432
Evan Cheng223547a2006-01-31 22:28:30 +0000433 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::FABS , MVT::f64, Custom);
435 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000436
437 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::FNEG , MVT::f64, Custom);
439 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000440
Evan Cheng68c47cb2007-01-05 07:55:56 +0000441 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
443 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000444
Evan Chengd25e9e82006-02-02 00:28:23 +0000445 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::FSIN , MVT::f64, Expand);
447 setOperationAction(ISD::FCOS , MVT::f64, Expand);
448 setOperationAction(ISD::FSIN , MVT::f32, Expand);
449 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000450
Chris Lattnera54aa942006-01-29 06:26:08 +0000451 // Expand FP immediates into loads from the stack, except for the special
452 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453 addLegalFPImmediate(APFloat(+0.0)); // xorpd
454 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000455 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456 // Use SSE for f32, x87 for f64.
457 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
459 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
461 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
471 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472
473 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::FSIN , MVT::f32, Expand);
475 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000476
Nate Begemane1795842008-02-14 08:57:00 +0000477 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 addLegalFPImmediate(APFloat(+0.0f)); // xorps
479 addLegalFPImmediate(APFloat(+0.0)); // FLD0
480 addLegalFPImmediate(APFloat(+1.0)); // FLD1
481 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
482 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
483
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
486 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000487 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000488 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000490 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
492 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000493
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
495 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
496 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
497 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000498
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000499 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
501 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000502 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000503 addLegalFPImmediate(APFloat(+0.0)); // FLD0
504 addLegalFPImmediate(APFloat(+1.0)); // FLD1
505 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
506 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000507 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
508 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
509 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
510 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000511 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000512
Dale Johannesen59a58732007-08-05 18:49:15 +0000513 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000514 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
516 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
517 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000518 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000519 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 addLegalFPImmediate(TmpFlt); // FLD0
521 TmpFlt.changeSign();
522 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000523
524 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000525 APFloat TmpFlt2(+1.0);
526 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt2); // FLD1
529 TmpFlt2.changeSign();
530 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
531 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000532
Evan Chengc7ce29b2009-02-13 22:36:38 +0000533 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
535 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000537 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000538
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
541 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
542 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000543
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::FLOG, MVT::f80, Expand);
545 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
546 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
547 setOperationAction(ISD::FEXP, MVT::f80, Expand);
548 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000549
Mon P Wangf007a8b2008-11-06 05:31:54 +0000550 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000551 // (for widening) or expand (for scalarization). Then we will selectively
552 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
554 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
555 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
570 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
571 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000603 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000604 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
608 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
609 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
610 setTruncStoreAction((MVT::SimpleValueType)VT,
611 (MVT::SimpleValueType)InnerVT, Expand);
612 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
613 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
614 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000615 }
616
Evan Chengc7ce29b2009-02-13 22:36:38 +0000617 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
618 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000619 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000620 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000621 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000622 }
623
Dale Johannesen0488fb62010-09-30 23:57:10 +0000624 // MMX-sized vectors (other than x86mmx) are expected to be expanded
625 // into smaller operations.
626 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
627 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
628 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
629 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
630 setOperationAction(ISD::AND, MVT::v8i8, Expand);
631 setOperationAction(ISD::AND, MVT::v4i16, Expand);
632 setOperationAction(ISD::AND, MVT::v2i32, Expand);
633 setOperationAction(ISD::AND, MVT::v1i64, Expand);
634 setOperationAction(ISD::OR, MVT::v8i8, Expand);
635 setOperationAction(ISD::OR, MVT::v4i16, Expand);
636 setOperationAction(ISD::OR, MVT::v2i32, Expand);
637 setOperationAction(ISD::OR, MVT::v1i64, Expand);
638 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
639 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
640 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
641 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
642 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
643 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
644 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
645 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
646 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
647 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
648 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
649 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
650 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000651 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
652 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
653 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
654 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000655
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000656 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
660 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
661 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
662 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
663 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
664 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
665 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
666 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
667 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
668 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
669 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
670 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000671 }
672
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000673 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000675
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000676 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
677 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
679 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
680 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
681 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
684 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
685 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
686 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
687 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
688 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
689 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
690 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
691 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
692 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
693 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
694 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
695 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
696 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
697 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
698 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000704
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
706 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
707 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
708 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
709 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000710
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000711 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
712 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
713 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
714 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
715 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
716
Evan Cheng2c3ae372006-04-12 21:21:57 +0000717 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
719 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000720 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000721 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000723 // Do not attempt to custom lower non-128-bit vectors
724 if (!VT.is128BitVector())
725 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::BUILD_VECTOR,
727 VT.getSimpleVT().SimpleTy, Custom);
728 setOperationAction(ISD::VECTOR_SHUFFLE,
729 VT.getSimpleVT().SimpleTy, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
731 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000732 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000733
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
735 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
736 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
737 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
739 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000740
Nate Begemancdd1eec2008-02-12 22:51:28 +0000741 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
743 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000744 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000745
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000746 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
748 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000749 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000750
751 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000752 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000753 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000754
Owen Andersond6662ad2009-08-10 20:46:15 +0000755 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000757 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000759 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000761 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000763 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000765 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000766
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000768
Evan Cheng2c3ae372006-04-12 21:21:57 +0000769 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
771 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
772 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
773 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000774
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
776 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000778
Nate Begeman14d12ca2008-02-11 04:19:36 +0000779 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000780 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
781 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
782 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
783 setOperationAction(ISD::FRINT, MVT::f32, Legal);
784 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
785 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
786 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
787 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
788 setOperationAction(ISD::FRINT, MVT::f64, Legal);
789 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
790
Nate Begeman14d12ca2008-02-11 04:19:36 +0000791 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000793
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000794 // Can turn SHL into an integer multiply.
795 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000796 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000797
Nate Begeman14d12ca2008-02-11 04:19:36 +0000798 // i8 and i16 vectors are custom , because the source register and source
799 // source memory operand types are not the same width. f32 vectors are
800 // custom since the immediate controlling the insert encodes additional
801 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
803 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
804 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000806
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
808 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
809 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
810 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000811
812 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
814 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000815 }
816 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000818 if (Subtarget->hasSSE42())
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000820
David Greene9b9838d2009-06-29 16:47:10 +0000821 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
823 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
824 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
825 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000826 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000827
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
829 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
830 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
831 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
832 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
833 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
834 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
835 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
836 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
837 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000838 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
840 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
841 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
842 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000843
844 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
846 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
847 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
848 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
849 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
850 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
851 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
852 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
853 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
854 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
855 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
856 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
857 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
858 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
861 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
862 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
863 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
866 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
867 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
872 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
873 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
874 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
875 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
876 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000877
878#if 0
879 // Not sure we want to do this since there are no 256-bit integer
880 // operations in AVX
881
882 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
883 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
885 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000886
887 // Do not attempt to custom lower non-power-of-2 vectors
888 if (!isPowerOf2_32(VT.getVectorNumElements()))
889 continue;
890
891 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
893 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
894 }
895
896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000899 }
David Greene9b9838d2009-06-29 16:47:10 +0000900#endif
901
902#if 0
903 // Not sure we want to do this since there are no 256-bit integer
904 // operations in AVX
905
906 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
907 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
909 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000910
911 if (!VT.is256BitVector()) {
912 continue;
913 }
914 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000916 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000918 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000920 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000922 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000924 }
925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000927#endif
928 }
929
Evan Cheng6be2c582006-04-05 23:38:46 +0000930 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000932
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000933
Eli Friedman962f5492010-06-02 19:35:46 +0000934 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
935 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000936 //
Eli Friedman962f5492010-06-02 19:35:46 +0000937 // FIXME: We really should do custom legalization for addition and
938 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
939 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000940 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
941 // Add/Sub/Mul with overflow operations are custom lowered.
942 MVT VT = IntVTs[i];
943 setOperationAction(ISD::SADDO, VT, Custom);
944 setOperationAction(ISD::UADDO, VT, Custom);
945 setOperationAction(ISD::SSUBO, VT, Custom);
946 setOperationAction(ISD::USUBO, VT, Custom);
947 setOperationAction(ISD::SMULO, VT, Custom);
948 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +0000949 }
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000950
951 // There are no 8-bit 3-address imul/mul instructions
952 setOperationAction(ISD::SMULO, MVT::i8, Expand);
953 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000954
Evan Chengd54f2d52009-03-31 19:38:51 +0000955 if (!Subtarget->is64Bit()) {
956 // These libcalls are not available in 32-bit.
957 setLibcallName(RTLIB::SHL_I128, 0);
958 setLibcallName(RTLIB::SRL_I128, 0);
959 setLibcallName(RTLIB::SRA_I128, 0);
960 }
961
Evan Cheng206ee9d2006-07-07 08:33:52 +0000962 // We have target-specific dag combine patterns for the following nodes:
963 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000964 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000965 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000966 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000967 setTargetDAGCombine(ISD::SHL);
968 setTargetDAGCombine(ISD::SRA);
969 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000970 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +0000971 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +0000972 setTargetDAGCombine(ISD::ADD);
973 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +0000974 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +0000975 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000976 if (Subtarget->is64Bit())
977 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000978
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000979 computeRegisterProperties();
980
Evan Cheng05219282011-01-06 06:52:41 +0000981 // On Darwin, -Os means optimize for size without hurting performance,
982 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +0000983 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +0000984 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +0000985 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +0000986 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
987 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
988 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +0000989 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000990 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000991}
992
Scott Michel5b8f82e2008-03-10 15:42:14 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
995 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000996}
997
998
Evan Cheng29286502008-01-23 23:17:41 +0000999/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1000/// the desired ByVal argument alignment.
1001static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1002 if (MaxAlign == 16)
1003 return;
1004 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1005 if (VTy->getBitWidth() == 128)
1006 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001007 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1008 unsigned EltAlign = 0;
1009 getMaxByValAlign(ATy->getElementType(), EltAlign);
1010 if (EltAlign > MaxAlign)
1011 MaxAlign = EltAlign;
1012 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1013 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1014 unsigned EltAlign = 0;
1015 getMaxByValAlign(STy->getElementType(i), EltAlign);
1016 if (EltAlign > MaxAlign)
1017 MaxAlign = EltAlign;
1018 if (MaxAlign == 16)
1019 break;
1020 }
1021 }
1022 return;
1023}
1024
1025/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1026/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001027/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1028/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001029unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001030 if (Subtarget->is64Bit()) {
1031 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001032 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001033 if (TyAlign > 8)
1034 return TyAlign;
1035 return 8;
1036 }
1037
Evan Cheng29286502008-01-23 23:17:41 +00001038 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001039 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001040 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001041 return Align;
1042}
Chris Lattner2b02a442007-02-25 08:29:00 +00001043
Evan Chengf0df0312008-05-15 08:39:06 +00001044/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001045/// and store operations as a result of memset, memcpy, and memmove
1046/// lowering. If DstAlign is zero that means it's safe to destination
1047/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1048/// means there isn't a need to check it against alignment requirement,
1049/// probably because the source does not need to be loaded. If
1050/// 'NonScalarIntSafe' is true, that means it's safe to return a
1051/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1052/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1053/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001054/// It returns EVT::Other if the type should be determined using generic
1055/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001056EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001057X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1058 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001059 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001060 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001061 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001062 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1063 // linux. This is because the stack realignment code can't handle certain
1064 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001065 const Function *F = MF.getFunction();
Evan Cheng461f1fc2011-01-06 07:58:36 +00001066 if (NonScalarIntSafe && !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001067 if (Size >= 16 &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001068 Subtarget->getStackAlignment() >= 16) {
1069 if (Subtarget->hasSSE2())
1070 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001071 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001072 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001073 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001074 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001075 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001076 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001077 // Do not use f64 to lower memcpy if source is string constant. It's
1078 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001079 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001080 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001081 }
Evan Chengf0df0312008-05-15 08:39:06 +00001082 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001083 return MVT::i64;
1084 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001085}
1086
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001087/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1088/// current function. The returned value is a member of the
1089/// MachineJumpTableInfo::JTEntryKind enum.
1090unsigned X86TargetLowering::getJumpTableEncoding() const {
1091 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1092 // symbol.
1093 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1094 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001095 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001096
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001097 // Otherwise, use the normal jump table encoding heuristics.
1098 return TargetLowering::getJumpTableEncoding();
1099}
1100
Chris Lattnerc64daab2010-01-26 05:02:42 +00001101const MCExpr *
1102X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1103 const MachineBasicBlock *MBB,
1104 unsigned uid,MCContext &Ctx) const{
1105 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1106 Subtarget->isPICStyleGOT());
1107 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1108 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001109 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1110 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001111}
1112
Evan Chengcc415862007-11-09 01:32:10 +00001113/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1114/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001115SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001116 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001117 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001118 // This doesn't have DebugLoc associated with it, but is not really the
1119 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001120 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001121 return Table;
1122}
1123
Chris Lattner589c6f62010-01-26 06:28:43 +00001124/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1125/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1126/// MCExpr.
1127const MCExpr *X86TargetLowering::
1128getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1129 MCContext &Ctx) const {
1130 // X86-64 uses RIP relative addressing based on the jump table label.
1131 if (Subtarget->isPICStyleRIPRel())
1132 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1133
1134 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001135 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001136}
1137
Bill Wendlingb4202b82009-07-01 18:50:55 +00001138/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001139unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001140 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001141}
1142
Evan Chengdee81012010-07-26 21:50:05 +00001143std::pair<const TargetRegisterClass*, uint8_t>
1144X86TargetLowering::findRepresentativeClass(EVT VT) const{
1145 const TargetRegisterClass *RRC = 0;
1146 uint8_t Cost = 1;
1147 switch (VT.getSimpleVT().SimpleTy) {
1148 default:
1149 return TargetLowering::findRepresentativeClass(VT);
1150 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1151 RRC = (Subtarget->is64Bit()
1152 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1153 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001154 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001155 RRC = X86::VR64RegisterClass;
1156 break;
1157 case MVT::f32: case MVT::f64:
1158 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1159 case MVT::v4f32: case MVT::v2f64:
1160 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1161 case MVT::v4f64:
1162 RRC = X86::VR128RegisterClass;
1163 break;
1164 }
1165 return std::make_pair(RRC, Cost);
1166}
1167
Evan Cheng70017e42010-07-24 00:39:05 +00001168unsigned
1169X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1170 MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +00001171 const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo();
1172
1173 unsigned FPDiff = TFI->hasFP(MF) ? 1 : 0;
Evan Cheng70017e42010-07-24 00:39:05 +00001174 switch (RC->getID()) {
1175 default:
1176 return 0;
1177 case X86::GR32RegClassID:
1178 return 4 - FPDiff;
1179 case X86::GR64RegClassID:
1180 return 8 - FPDiff;
1181 case X86::VR128RegClassID:
1182 return Subtarget->is64Bit() ? 10 : 4;
1183 case X86::VR64RegClassID:
1184 return 4;
1185 }
1186}
1187
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001188bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1189 unsigned &Offset) const {
1190 if (!Subtarget->isTargetLinux())
1191 return false;
1192
1193 if (Subtarget->is64Bit()) {
1194 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1195 Offset = 0x28;
1196 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1197 AddressSpace = 256;
1198 else
1199 AddressSpace = 257;
1200 } else {
1201 // %gs:0x14 on i386
1202 Offset = 0x14;
1203 AddressSpace = 256;
1204 }
1205 return true;
1206}
1207
1208
Chris Lattner2b02a442007-02-25 08:29:00 +00001209//===----------------------------------------------------------------------===//
1210// Return Value Calling Convention Implementation
1211//===----------------------------------------------------------------------===//
1212
Chris Lattner59ed56b2007-02-28 04:55:35 +00001213#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001214
Michael J. Spencerec38de22010-10-10 22:04:20 +00001215bool
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001216X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001217 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001218 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001219 SmallVector<CCValAssign, 16> RVLocs;
1220 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001221 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001222 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001223}
1224
Dan Gohman98ca4f22009-08-05 01:29:28 +00001225SDValue
1226X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001227 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001228 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001229 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001230 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001231 MachineFunction &MF = DAG.getMachineFunction();
1232 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001233
Chris Lattner9774c912007-02-27 05:28:59 +00001234 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001235 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1236 RVLocs, *DAG.getContext());
1237 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001238
Evan Chengdcea1632010-02-04 02:40:39 +00001239 // Add the regs to the liveout set for the function.
1240 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1241 for (unsigned i = 0; i != RVLocs.size(); ++i)
1242 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1243 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001244
Dan Gohman475871a2008-07-27 21:46:04 +00001245 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001246
Dan Gohman475871a2008-07-27 21:46:04 +00001247 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001248 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1249 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001250 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1251 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001252
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001253 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001254 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1255 CCValAssign &VA = RVLocs[i];
1256 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001257 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001258 EVT ValVT = ValToCopy.getValueType();
1259
Dale Johannesenc4510512010-09-24 19:05:48 +00001260 // If this is x86-64, and we disabled SSE, we can't return FP values,
1261 // or SSE or MMX vectors.
1262 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1263 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001264 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001265 report_fatal_error("SSE register return with SSE disabled");
1266 }
1267 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1268 // llvm-gcc has never done it right and no one has noticed, so this
1269 // should be OK for now.
1270 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001271 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001272 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001273
Chris Lattner447ff682008-03-11 03:23:40 +00001274 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1275 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001276 if (VA.getLocReg() == X86::ST0 ||
1277 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001278 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1279 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001280 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001282 RetOps.push_back(ValToCopy);
1283 // Don't emit a copytoreg.
1284 continue;
1285 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001286
Evan Cheng242b38b2009-02-23 09:03:22 +00001287 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1288 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001289 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001290 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001291 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001292 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001293 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1294 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001295 // If we don't have SSE2 available, convert to v4f32 so the generated
1296 // register is legal.
1297 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001298 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001299 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001300 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001301 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001302
Dale Johannesendd64c412009-02-04 00:33:20 +00001303 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001304 Flag = Chain.getValue(1);
1305 }
Dan Gohman61a92132008-04-21 23:59:07 +00001306
1307 // The x86-64 ABI for returning structs by value requires that we copy
1308 // the sret argument into %rax for the return. We saved the argument into
1309 // a virtual register in the entry block, so now we copy the value out
1310 // and into %rax.
1311 if (Subtarget->is64Bit() &&
1312 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1313 MachineFunction &MF = DAG.getMachineFunction();
1314 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1315 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001316 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001317 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001318 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001319
Dale Johannesendd64c412009-02-04 00:33:20 +00001320 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001321 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001322
1323 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001324 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001325 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001326
Chris Lattner447ff682008-03-11 03:23:40 +00001327 RetOps[0] = Chain; // Update chain.
1328
1329 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001330 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001331 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001332
1333 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001335}
1336
Evan Cheng3d2125c2010-11-30 23:55:39 +00001337bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1338 if (N->getNumValues() != 1)
1339 return false;
1340 if (!N->hasNUsesOfValue(1, 0))
1341 return false;
1342
1343 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001344 if (Copy->getOpcode() != ISD::CopyToReg &&
1345 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001346 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001347
1348 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001349 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001350 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001351 if (UI->getOpcode() != X86ISD::RET_FLAG)
1352 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001353 HasRet = true;
1354 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001355
Evan Cheng1bf891a2010-12-01 22:59:46 +00001356 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001357}
1358
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359/// LowerCallResult - Lower the result values of a call into the
1360/// appropriate copies out of appropriate physical registers.
1361///
1362SDValue
1363X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001364 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365 const SmallVectorImpl<ISD::InputArg> &Ins,
1366 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001367 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001368
Chris Lattnere32bbf62007-02-28 07:09:55 +00001369 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001370 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001371 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001372 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001373 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001375
Chris Lattner3085e152007-02-25 08:59:22 +00001376 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001377 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001378 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001379 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001380
Torok Edwin3f142c32009-02-01 18:15:56 +00001381 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001383 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001384 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001385 }
1386
Evan Cheng79fb3b42009-02-20 20:43:02 +00001387 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001388
1389 // If this is a call to a function that returns an fp value on the floating
1390 // point stack, we must guarantee the the value is popped from the stack, so
1391 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1392 // if the return value is not used. We use the FpGET_ST0 instructions
1393 // instead.
1394 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1395 // If we prefer to use the value in xmm registers, copy it out as f80 and
1396 // use a truncate to move it from fp stack reg to xmm reg.
1397 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1398 bool isST0 = VA.getLocReg() == X86::ST0;
1399 unsigned Opc = 0;
1400 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1401 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1402 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1403 SDValue Ops[] = { Chain, InFlag };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001404 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Glue,
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001405 Ops, 2), 1);
1406 Val = Chain.getValue(0);
1407
1408 // Round the f80 to the right size, which also moves it to the appropriate
1409 // xmm register.
1410 if (CopyVT != VA.getValVT())
1411 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1412 // This truncation won't change the value.
1413 DAG.getIntPtrConstant(1));
1414 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001415 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1416 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1417 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001418 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001419 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001420 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1421 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001422 } else {
1423 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001424 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001425 Val = Chain.getValue(0);
1426 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001427 Val = DAG.getNode(ISD::BITCAST, dl, CopyVT, Val);
Evan Cheng79fb3b42009-02-20 20:43:02 +00001428 } else {
1429 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1430 CopyVT, InFlag).getValue(1);
1431 Val = Chain.getValue(0);
1432 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001433 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001434 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001435 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001436
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001438}
1439
1440
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001441//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001442// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001443//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001444// StdCall calling convention seems to be standard for many Windows' API
1445// routines and around. It differs from C calling convention just a little:
1446// callee should clean up the stack, not caller. Symbols should be also
1447// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001448// For info on fast calling convention see Fast Calling Convention (tail call)
1449// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001450
Dan Gohman98ca4f22009-08-05 01:29:28 +00001451/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001452/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001453static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1454 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001455 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001456
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001458}
1459
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001460/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001461/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001462static bool
1463ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1464 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001465 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001466
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001468}
1469
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001470/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1471/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001472/// the specific parameter attribute. The copy will be passed as a byval
1473/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001474static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001475CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001476 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1477 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001478 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001479
Dale Johannesendd64c412009-02-04 00:33:20 +00001480 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001481 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001482 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001483}
1484
Chris Lattner29689432010-03-11 00:22:57 +00001485/// IsTailCallConvention - Return true if the calling convention is one that
1486/// supports tail call optimization.
1487static bool IsTailCallConvention(CallingConv::ID CC) {
1488 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1489}
1490
Evan Cheng0c439eb2010-01-27 00:07:07 +00001491/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1492/// a tailcall target by changing its ABI.
1493static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001494 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001495}
1496
Dan Gohman98ca4f22009-08-05 01:29:28 +00001497SDValue
1498X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001499 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001500 const SmallVectorImpl<ISD::InputArg> &Ins,
1501 DebugLoc dl, SelectionDAG &DAG,
1502 const CCValAssign &VA,
1503 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001504 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001505 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001506 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001507 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001508 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001509 EVT ValVT;
1510
1511 // If value is passed by pointer we have address passed instead of the value
1512 // itself.
1513 if (VA.getLocInfo() == CCValAssign::Indirect)
1514 ValVT = VA.getLocVT();
1515 else
1516 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001517
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001518 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001519 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001520 // In case of tail call optimization mark all arguments mutable. Since they
1521 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001522 if (Flags.isByVal()) {
1523 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001524 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001525 return DAG.getFrameIndex(FI, getPointerTy());
1526 } else {
1527 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001528 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001529 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1530 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001531 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001532 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001533 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001534}
1535
Dan Gohman475871a2008-07-27 21:46:04 +00001536SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001537X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001538 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001539 bool isVarArg,
1540 const SmallVectorImpl<ISD::InputArg> &Ins,
1541 DebugLoc dl,
1542 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001543 SmallVectorImpl<SDValue> &InVals)
1544 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001545 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001546 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Gordon Henriksen86737662008-01-05 16:56:59 +00001548 const Function* Fn = MF.getFunction();
1549 if (Fn->hasExternalLinkage() &&
1550 Subtarget->isTargetCygMing() &&
1551 Fn->getName() == "main")
1552 FuncInfo->setForceFramePointer(true);
1553
Evan Cheng1bc78042006-04-26 01:20:17 +00001554 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001555 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001556 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001557
Chris Lattner29689432010-03-11 00:22:57 +00001558 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1559 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001560
Chris Lattner638402b2007-02-28 07:00:42 +00001561 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001562 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001563 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1564 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001565 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001566
Chris Lattnerf39f7712007-02-28 05:46:49 +00001567 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001568 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001569 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1570 CCValAssign &VA = ArgLocs[i];
1571 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1572 // places.
1573 assert(VA.getValNo() != LastVal &&
1574 "Don't support value assigned to multiple locs yet");
1575 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
Chris Lattnerf39f7712007-02-28 05:46:49 +00001577 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001578 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001579 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001581 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001583 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001585 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001587 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001588 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1589 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001590 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001591 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001592 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001593 RC = X86::VR64RegisterClass;
1594 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001595 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001596
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001597 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001598 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Chris Lattnerf39f7712007-02-28 05:46:49 +00001600 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1601 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1602 // right size.
1603 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001604 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001605 DAG.getValueType(VA.getValVT()));
1606 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001607 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001608 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001609 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001610 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001611
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001612 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001613 // Handle MMX values passed in XMM regs.
1614 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001615 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1616 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001617 } else
1618 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001619 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001620 } else {
1621 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001622 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001623 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001624
1625 // If value is passed via pointer - do a load.
1626 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001627 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1628 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001629
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001631 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001632
Dan Gohman61a92132008-04-21 23:59:07 +00001633 // The x86-64 ABI for returning structs by value requires that we copy
1634 // the sret argument into %rax for the return. Save the argument into
1635 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001636 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001637 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1638 unsigned Reg = FuncInfo->getSRetReturnReg();
1639 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001641 FuncInfo->setSRetReturnReg(Reg);
1642 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001643 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001645 }
1646
Chris Lattnerf39f7712007-02-28 05:46:49 +00001647 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001648 // Align stack specially for tail calls.
1649 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001650 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001651
Evan Cheng1bc78042006-04-26 01:20:17 +00001652 // If the function takes variable number of arguments, make a frame index for
1653 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001654 if (isVarArg) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001655 if (!IsWin64 && (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1656 CallConv != CallingConv::X86_ThisCall))) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001657 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001658 }
1659 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001660 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1661
1662 // FIXME: We should really autogenerate these arrays
1663 static const unsigned GPR64ArgRegsWin64[] = {
1664 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001665 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001666 static const unsigned GPR64ArgRegs64Bit[] = {
1667 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1668 };
1669 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001670 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1671 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1672 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001673 const unsigned *GPR64ArgRegs;
1674 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001675
1676 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001677 // The XMM registers which might contain var arg parameters are shadowed
1678 // in their paired GPR. So we only need to save the GPR to their home
1679 // slots.
1680 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001681 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001682 } else {
1683 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1684 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001685
1686 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001687 }
1688 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1689 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001690
Devang Patel578efa92009-06-05 21:57:13 +00001691 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001692 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001693 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001694 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001695 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001696 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001697 // Kernel mode asks for SSE to be disabled, so don't push them
1698 // on the stack.
1699 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001700
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001701 if (IsWin64) {
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001702 const TargetFrameInfo &TFI = *getTargetMachine().getFrameInfo();
1703 // Get to the caller-allocated home save location. Add 8 to account
1704 // for the return address.
1705 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001706 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001707 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001708 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
1709 } else {
1710 // For X86-64, if there are vararg parameters that are passed via
1711 // registers, then we must store them to their spots on the stack so they
1712 // may be loaded by deferencing the result of va_next.
1713 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1714 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1715 FuncInfo->setRegSaveFrameIndex(
1716 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001717 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001718 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001719
Gordon Henriksen86737662008-01-05 16:56:59 +00001720 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001721 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001722 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1723 getPointerTy());
1724 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001725 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001726 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1727 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001728 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1729 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001731 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001732 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001733 MachinePointerInfo::getFixedStack(
1734 FuncInfo->getRegSaveFrameIndex(), Offset),
1735 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001736 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001737 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001738 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001739
Dan Gohmanface41a2009-08-16 21:24:25 +00001740 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1741 // Now store the XMM (fp + vector) parameter registers.
1742 SmallVector<SDValue, 11> SaveXMMOps;
1743 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001744
Dan Gohmanface41a2009-08-16 21:24:25 +00001745 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1746 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1747 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001748
Dan Gohman1e93df62010-04-17 14:41:14 +00001749 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1750 FuncInfo->getRegSaveFrameIndex()));
1751 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1752 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001753
Dan Gohmanface41a2009-08-16 21:24:25 +00001754 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001755 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Dan Gohmanface41a2009-08-16 21:24:25 +00001756 X86::VR128RegisterClass);
1757 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1758 SaveXMMOps.push_back(Val);
1759 }
1760 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1761 MVT::Other,
1762 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001763 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001764
1765 if (!MemOps.empty())
1766 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1767 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001769 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001770
Gordon Henriksen86737662008-01-05 16:56:59 +00001771 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001772 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001773 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001774 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001775 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001776 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001777 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001778 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001779 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001780
Gordon Henriksen86737662008-01-05 16:56:59 +00001781 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001782 // RegSaveFrameIndex is X86-64 only.
1783 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001784 if (CallConv == CallingConv::X86_FastCall ||
1785 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001786 // fastcc functions can't have varargs.
1787 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001788 }
Evan Cheng25caf632006-05-23 21:06:34 +00001789
Dan Gohman98ca4f22009-08-05 01:29:28 +00001790 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001791}
1792
Dan Gohman475871a2008-07-27 21:46:04 +00001793SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001794X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1795 SDValue StackPtr, SDValue Arg,
1796 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001797 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001798 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001799 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1800 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001801 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001802 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001803 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001804 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001805
1806 return DAG.getStore(Chain, dl, Arg, PtrOff,
1807 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001808 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001809}
1810
Bill Wendling64e87322009-01-16 19:25:27 +00001811/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001812/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001813SDValue
1814X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001815 SDValue &OutRetAddr, SDValue Chain,
1816 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001817 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001818 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001819 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001820 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001821
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001822 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001823 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1824 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001825 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001826}
1827
1828/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1829/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001830static SDValue
1831EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001833 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001834 // Store the return address to the appropriate stack slot.
1835 if (!FPDiff) return Chain;
1836 // Calculate the new stack slot for the return address.
1837 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001838 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001839 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001841 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001842 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001843 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001844 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001845 return Chain;
1846}
1847
Dan Gohman98ca4f22009-08-05 01:29:28 +00001848SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001849X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001850 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001851 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001852 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001853 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001854 const SmallVectorImpl<ISD::InputArg> &Ins,
1855 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001856 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 MachineFunction &MF = DAG.getMachineFunction();
1858 bool Is64Bit = Subtarget->is64Bit();
1859 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001860 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001861
Evan Cheng5f941932010-02-05 02:21:12 +00001862 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001863 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001864 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1865 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001866 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001867
1868 // Sibcalls are automatically detected tailcalls which do not require
1869 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001870 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001871 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001872
1873 if (isTailCall)
1874 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001875 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001876
Chris Lattner29689432010-03-11 00:22:57 +00001877 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1878 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001879
Chris Lattner638402b2007-02-28 07:00:42 +00001880 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001881 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1883 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001884 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001885
Chris Lattner423c5f42007-02-28 05:31:48 +00001886 // Get a count of how many bytes are to be pushed on the stack.
1887 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001888 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001889 // This is a sibcall. The memory operands are available in caller's
1890 // own caller's stack.
1891 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001892 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001893 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001894
Gordon Henriksen86737662008-01-05 16:56:59 +00001895 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001896 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001898 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001899 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1900 FPDiff = NumBytesCallerPushed - NumBytes;
1901
1902 // Set the delta of movement of the returnaddr stackslot.
1903 // But only set if delta is greater than previous delta.
1904 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1905 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1906 }
1907
Evan Chengf22f9b32010-02-06 03:28:46 +00001908 if (!IsSibcall)
1909 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001910
Dan Gohman475871a2008-07-27 21:46:04 +00001911 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001912 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001913 if (isTailCall && FPDiff)
1914 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1915 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001916
Dan Gohman475871a2008-07-27 21:46:04 +00001917 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1918 SmallVector<SDValue, 8> MemOpChains;
1919 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001920
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001921 // Walk the register/memloc assignments, inserting copies/loads. In the case
1922 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001923 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1924 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001925 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001926 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001927 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001928 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001929
Chris Lattner423c5f42007-02-28 05:31:48 +00001930 // Promote the value if needed.
1931 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001932 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001933 case CCValAssign::Full: break;
1934 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001935 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001936 break;
1937 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001938 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001939 break;
1940 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001941 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1942 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001943 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1945 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001946 } else
1947 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1948 break;
1949 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001950 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001951 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001952 case CCValAssign::Indirect: {
1953 // Store the argument.
1954 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001955 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001956 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00001957 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001958 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001959 Arg = SpillSlot;
1960 break;
1961 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001962 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001963
Chris Lattner423c5f42007-02-28 05:31:48 +00001964 if (VA.isRegLoc()) {
1965 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001966 if (isVarArg && Subtarget->isTargetWin64()) {
1967 // Win64 ABI requires argument XMM reg to be copied to the corresponding
1968 // shadow reg if callee is a varargs function.
1969 unsigned ShadowReg = 0;
1970 switch (VA.getLocReg()) {
1971 case X86::XMM0: ShadowReg = X86::RCX; break;
1972 case X86::XMM1: ShadowReg = X86::RDX; break;
1973 case X86::XMM2: ShadowReg = X86::R8; break;
1974 case X86::XMM3: ShadowReg = X86::R9; break;
1975 }
1976 if (ShadowReg)
1977 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
1978 }
Evan Chengf22f9b32010-02-06 03:28:46 +00001979 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001980 assert(VA.isMemLoc());
1981 if (StackPtr.getNode() == 0)
1982 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1983 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1984 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001985 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001986 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001987
Evan Cheng32fe1032006-05-25 00:59:30 +00001988 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001990 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001991
Evan Cheng347d5f72006-04-28 21:29:37 +00001992 // Build a sequence of copy-to-reg nodes chained together with token chain
1993 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001994 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001995 // Tail call byval lowering might overwrite argument registers so in case of
1996 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001997 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001998 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001999 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002000 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002001 InFlag = Chain.getValue(1);
2002 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002003
Chris Lattner88e1fd52009-07-09 04:24:46 +00002004 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002005 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2006 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002007 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002008 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2009 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002010 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002011 InFlag);
2012 InFlag = Chain.getValue(1);
2013 } else {
2014 // If we are tail calling and generating PIC/GOT style code load the
2015 // address of the callee into ECX. The value in ecx is used as target of
2016 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2017 // for tail calls on PIC/GOT architectures. Normally we would just put the
2018 // address of GOT into ebx and then call target@PLT. But for tail calls
2019 // ebx would be restored (since ebx is callee saved) before jumping to the
2020 // target@PLT.
2021
2022 // Note: The actual moving to ECX is done further down.
2023 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2024 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2025 !G->getGlobal()->hasProtectedVisibility())
2026 Callee = LowerGlobalAddress(Callee, DAG);
2027 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002028 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002029 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002030 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002031
Nate Begemanc8ea6732010-07-21 20:49:52 +00002032 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 // From AMD64 ABI document:
2034 // For calls that may call functions that use varargs or stdargs
2035 // (prototype-less calls or calls to functions containing ellipsis (...) in
2036 // the declaration) %al is used as hidden argument to specify the number
2037 // of SSE registers used. The contents of %al do not need to match exactly
2038 // the number of registers, but must be an ubound on the number of SSE
2039 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002040
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 // Count the number of XMM registers allocated.
2042 static const unsigned XMMArgRegs[] = {
2043 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2044 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2045 };
2046 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002047 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002048 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002049
Dale Johannesendd64c412009-02-04 00:33:20 +00002050 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002051 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002052 InFlag = Chain.getValue(1);
2053 }
2054
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002055
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002056 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002057 if (isTailCall) {
2058 // Force all the incoming stack arguments to be loaded from the stack
2059 // before any new outgoing arguments are stored to the stack, because the
2060 // outgoing stack slots may alias the incoming argument stack slots, and
2061 // the alias isn't otherwise explicit. This is slightly more conservative
2062 // than necessary, because it means that each store effectively depends
2063 // on every argument instead of just those arguments it would clobber.
2064 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2065
Dan Gohman475871a2008-07-27 21:46:04 +00002066 SmallVector<SDValue, 8> MemOpChains2;
2067 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002068 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002069 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002070 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002071 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002072 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2073 CCValAssign &VA = ArgLocs[i];
2074 if (VA.isRegLoc())
2075 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002076 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002077 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002079 // Create frame index.
2080 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002081 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002082 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002083 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002084
Duncan Sands276dcbd2008-03-21 09:14:45 +00002085 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002086 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002087 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002088 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002089 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002090 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002091 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002092
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2094 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002095 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002096 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002097 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002098 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002099 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002100 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002101 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002102 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002103 }
2104 }
2105
2106 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002108 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002109
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002110 // Copy arguments to their registers.
2111 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002112 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002113 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002114 InFlag = Chain.getValue(1);
2115 }
Dan Gohman475871a2008-07-27 21:46:04 +00002116 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002117
Gordon Henriksen86737662008-01-05 16:56:59 +00002118 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002119 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002120 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002121 }
2122
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002123 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2124 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2125 // In the 64-bit large code model, we have to make all calls
2126 // through a register, since the call instruction's 32-bit
2127 // pc-relative offset may not be large enough to hold the whole
2128 // address.
2129 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002130 // If the callee is a GlobalAddress node (quite common, every direct call
2131 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2132 // it.
2133
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002134 // We should use extra load for direct calls to dllimported functions in
2135 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002136 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002137 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002138 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002139
Chris Lattner48a7d022009-07-09 05:02:21 +00002140 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2141 // external symbols most go through the PLT in PIC mode. If the symbol
2142 // has hidden or protected visibility, or if it is static or local, then
2143 // we don't need to use the PLT - we can directly call it.
2144 if (Subtarget->isTargetELF() &&
2145 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002146 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002147 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002148 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002149 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2150 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002151 // PC-relative references to external symbols should go through $stub,
2152 // unless we're building with the leopard linker or later, which
2153 // automatically synthesizes these stubs.
2154 OpFlags = X86II::MO_DARWIN_STUB;
2155 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002156
Devang Patel0d881da2010-07-06 22:08:15 +00002157 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002158 G->getOffset(), OpFlags);
2159 }
Bill Wendling056292f2008-09-16 21:48:12 +00002160 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002161 unsigned char OpFlags = 0;
2162
Evan Cheng1bf891a2010-12-01 22:59:46 +00002163 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2164 // external symbols should go through the PLT.
2165 if (Subtarget->isTargetELF() &&
2166 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2167 OpFlags = X86II::MO_PLT;
2168 } else if (Subtarget->isPICStyleStubAny() &&
2169 Subtarget->getDarwinVers() < 9) {
2170 // PC-relative references to external symbols should go through $stub,
2171 // unless we're building with the leopard linker or later, which
2172 // automatically synthesizes these stubs.
2173 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002174 }
Eric Christopherfd179292009-08-27 18:07:15 +00002175
Chris Lattner48a7d022009-07-09 05:02:21 +00002176 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2177 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002178 }
2179
Chris Lattnerd96d0722007-02-25 06:40:16 +00002180 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002181 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002182 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002183
Evan Chengf22f9b32010-02-06 03:28:46 +00002184 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002185 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2186 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002187 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002188 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002189
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002190 Ops.push_back(Chain);
2191 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002192
Dan Gohman98ca4f22009-08-05 01:29:28 +00002193 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002194 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002195
Gordon Henriksen86737662008-01-05 16:56:59 +00002196 // Add argument registers to the end of the list so that they are known live
2197 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002198 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2199 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2200 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002201
Evan Cheng586ccac2008-03-18 23:36:35 +00002202 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002203 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002204 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2205
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002206 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2207 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002208 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002209
Gabor Greifba36cb52008-08-28 21:40:38 +00002210 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002211 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002212
Dan Gohman98ca4f22009-08-05 01:29:28 +00002213 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002214 // We used to do:
2215 //// If this is the first return lowered for this function, add the regs
2216 //// to the liveout set for the function.
2217 // This isn't right, although it's probably harmless on x86; liveouts
2218 // should be computed from returns not tail calls. Consider a void
2219 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 return DAG.getNode(X86ISD::TC_RETURN, dl,
2221 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002222 }
2223
Dale Johannesenace16102009-02-03 19:33:06 +00002224 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002225 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002226
Chris Lattner2d297092006-05-23 18:50:38 +00002227 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002228 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002229 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002230 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002231 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002232 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002233 // pops the hidden struct pointer, so we have to push it back.
2234 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002235 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002236 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002237 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002238
Gordon Henriksenae636f82008-01-03 16:47:34 +00002239 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002240 if (!IsSibcall) {
2241 Chain = DAG.getCALLSEQ_END(Chain,
2242 DAG.getIntPtrConstant(NumBytes, true),
2243 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2244 true),
2245 InFlag);
2246 InFlag = Chain.getValue(1);
2247 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002248
Chris Lattner3085e152007-02-25 08:59:22 +00002249 // Handle result values, copying them out of physregs into vregs that we
2250 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002251 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2252 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002253}
2254
Evan Cheng25ab6902006-09-08 06:48:29 +00002255
2256//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002257// Fast Calling Convention (tail call) implementation
2258//===----------------------------------------------------------------------===//
2259
2260// Like std call, callee cleans arguments, convention except that ECX is
2261// reserved for storing the tail called function address. Only 2 registers are
2262// free for argument passing (inreg). Tail call optimization is performed
2263// provided:
2264// * tailcallopt is enabled
2265// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002266// On X86_64 architecture with GOT-style position independent code only local
2267// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002268// To keep the stack aligned according to platform abi the function
2269// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2270// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002271// If a tail called function callee has more arguments than the caller the
2272// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002273// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002274// original REtADDR, but before the saved framepointer or the spilled registers
2275// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2276// stack layout:
2277// arg1
2278// arg2
2279// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002280// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002281// move area ]
2282// (possible EBP)
2283// ESI
2284// EDI
2285// local1 ..
2286
2287/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2288/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002289unsigned
2290X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2291 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002292 MachineFunction &MF = DAG.getMachineFunction();
2293 const TargetMachine &TM = MF.getTarget();
2294 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2295 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002296 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002297 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002298 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002299 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2300 // Number smaller than 12 so just add the difference.
2301 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2302 } else {
2303 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002304 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002305 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002306 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002307 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002308}
2309
Evan Cheng5f941932010-02-05 02:21:12 +00002310/// MatchingStackOffset - Return true if the given stack call argument is
2311/// already available in the same position (relatively) of the caller's
2312/// incoming argument stack.
2313static
2314bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2315 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2316 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002317 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2318 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002319 if (Arg.getOpcode() == ISD::CopyFromReg) {
2320 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2321 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2322 return false;
2323 MachineInstr *Def = MRI->getVRegDef(VR);
2324 if (!Def)
2325 return false;
2326 if (!Flags.isByVal()) {
2327 if (!TII->isLoadFromStackSlot(Def, FI))
2328 return false;
2329 } else {
2330 unsigned Opcode = Def->getOpcode();
2331 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2332 Def->getOperand(1).isFI()) {
2333 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002334 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002335 } else
2336 return false;
2337 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002338 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2339 if (Flags.isByVal())
2340 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002341 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002342 // define @foo(%struct.X* %A) {
2343 // tail call @bar(%struct.X* byval %A)
2344 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002345 return false;
2346 SDValue Ptr = Ld->getBasePtr();
2347 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2348 if (!FINode)
2349 return false;
2350 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002351 } else
2352 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002353
Evan Cheng4cae1332010-03-05 08:38:04 +00002354 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002355 if (!MFI->isFixedObjectIndex(FI))
2356 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002357 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002358}
2359
Dan Gohman98ca4f22009-08-05 01:29:28 +00002360/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2361/// for tail call optimization. Targets which want to do tail call
2362/// optimization should implement this function.
2363bool
2364X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002365 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002366 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002367 bool isCalleeStructRet,
2368 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002369 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002370 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002371 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002372 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002373 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002374 CalleeCC != CallingConv::C)
2375 return false;
2376
Evan Cheng7096ae42010-01-29 06:45:59 +00002377 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002378 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002379 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002380 CallingConv::ID CallerCC = CallerF->getCallingConv();
2381 bool CCMatch = CallerCC == CalleeCC;
2382
Dan Gohman1797ed52010-02-08 20:27:50 +00002383 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002384 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002385 return true;
2386 return false;
2387 }
2388
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002389 // Look for obvious safe cases to perform tail call optimization that do not
2390 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002391
Evan Cheng2c12cb42010-03-26 16:26:03 +00002392 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2393 // emit a special epilogue.
2394 if (RegInfo->needsStackRealignment(MF))
2395 return false;
2396
Eric Christopher90eb4022010-07-22 00:26:08 +00002397 // Do not sibcall optimize vararg calls unless the call site is not passing
2398 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002399 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002400 return false;
2401
Evan Chenga375d472010-03-15 18:54:48 +00002402 // Also avoid sibcall optimization if either caller or callee uses struct
2403 // return semantics.
2404 if (isCalleeStructRet || isCallerStructRet)
2405 return false;
2406
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002407 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2408 // Therefore if it's not used by the call it is not safe to optimize this into
2409 // a sibcall.
2410 bool Unused = false;
2411 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2412 if (!Ins[i].Used) {
2413 Unused = true;
2414 break;
2415 }
2416 }
2417 if (Unused) {
2418 SmallVector<CCValAssign, 16> RVLocs;
2419 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2420 RVLocs, *DAG.getContext());
2421 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002422 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002423 CCValAssign &VA = RVLocs[i];
2424 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2425 return false;
2426 }
2427 }
2428
Evan Cheng13617962010-04-30 01:12:32 +00002429 // If the calling conventions do not match, then we'd better make sure the
2430 // results are returned in the same way as what the caller expects.
2431 if (!CCMatch) {
2432 SmallVector<CCValAssign, 16> RVLocs1;
2433 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2434 RVLocs1, *DAG.getContext());
2435 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2436
2437 SmallVector<CCValAssign, 16> RVLocs2;
2438 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2439 RVLocs2, *DAG.getContext());
2440 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2441
2442 if (RVLocs1.size() != RVLocs2.size())
2443 return false;
2444 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2445 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2446 return false;
2447 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2448 return false;
2449 if (RVLocs1[i].isRegLoc()) {
2450 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2451 return false;
2452 } else {
2453 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2454 return false;
2455 }
2456 }
2457 }
2458
Evan Chenga6bff982010-01-30 01:22:00 +00002459 // If the callee takes no arguments then go on to check the results of the
2460 // call.
2461 if (!Outs.empty()) {
2462 // Check if stack adjustment is needed. For now, do not do this if any
2463 // argument is passed on the stack.
2464 SmallVector<CCValAssign, 16> ArgLocs;
2465 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2466 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00002467 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Evan Chengb2c92902010-02-02 02:22:50 +00002468 if (CCInfo.getNextStackOffset()) {
2469 MachineFunction &MF = DAG.getMachineFunction();
2470 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2471 return false;
2472 if (Subtarget->isTargetWin64())
2473 // Win64 ABI has additional complications.
2474 return false;
2475
2476 // Check if the arguments are already laid out in the right way as
2477 // the caller's fixed stack objects.
2478 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002479 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2480 const X86InstrInfo *TII =
2481 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002482 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2483 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002484 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002485 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002486 if (VA.getLocInfo() == CCValAssign::Indirect)
2487 return false;
2488 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002489 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2490 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002491 return false;
2492 }
2493 }
2494 }
Evan Cheng9c044672010-05-29 01:35:22 +00002495
2496 // If the tailcall address may be in a register, then make sure it's
2497 // possible to register allocate for it. In 32-bit, the call address can
2498 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002499 // callee-saved registers are restored. These happen to be the same
2500 // registers used to pass 'inreg' arguments so watch out for those.
2501 if (!Subtarget->is64Bit() &&
2502 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002503 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002504 unsigned NumInRegs = 0;
2505 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2506 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002507 if (!VA.isRegLoc())
2508 continue;
2509 unsigned Reg = VA.getLocReg();
2510 switch (Reg) {
2511 default: break;
2512 case X86::EAX: case X86::EDX: case X86::ECX:
2513 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002514 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002515 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002516 }
2517 }
2518 }
Evan Chenga6bff982010-01-30 01:22:00 +00002519 }
Evan Chengb1712452010-01-27 06:25:16 +00002520
Dale Johannesend155d7e2010-10-25 22:17:05 +00002521 // An stdcall caller is expected to clean up its arguments; the callee
Dale Johannesen0e034562010-11-12 00:43:18 +00002522 // isn't going to do that.
Dale Johannesend155d7e2010-10-25 22:17:05 +00002523 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2524 return false;
2525
Evan Cheng86809cc2010-02-03 03:28:02 +00002526 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002527}
2528
Dan Gohman3df24e62008-09-03 23:12:08 +00002529FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002530X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2531 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002532}
2533
2534
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002535//===----------------------------------------------------------------------===//
2536// Other Lowering Hooks
2537//===----------------------------------------------------------------------===//
2538
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002539static bool MayFoldLoad(SDValue Op) {
2540 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2541}
2542
2543static bool MayFoldIntoStore(SDValue Op) {
2544 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2545}
2546
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002547static bool isTargetShuffle(unsigned Opcode) {
2548 switch(Opcode) {
2549 default: return false;
2550 case X86ISD::PSHUFD:
2551 case X86ISD::PSHUFHW:
2552 case X86ISD::PSHUFLW:
2553 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002554 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002555 case X86ISD::SHUFPS:
2556 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002557 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002558 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002559 case X86ISD::MOVLPS:
2560 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002561 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002562 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002563 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002564 case X86ISD::MOVSS:
2565 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002566 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002567 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002568 case X86ISD::PUNPCKLWD:
2569 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002570 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002571 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002572 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002573 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002574 case X86ISD::PUNPCKHWD:
2575 case X86ISD::PUNPCKHBW:
2576 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002577 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002578 return true;
2579 }
2580 return false;
2581}
2582
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002583static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002584 SDValue V1, SelectionDAG &DAG) {
2585 switch(Opc) {
2586 default: llvm_unreachable("Unknown x86 shuffle node");
2587 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002588 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002589 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002590 return DAG.getNode(Opc, dl, VT, V1);
2591 }
2592
2593 return SDValue();
2594}
2595
2596static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002597 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002598 switch(Opc) {
2599 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002600 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002601 case X86ISD::PSHUFHW:
2602 case X86ISD::PSHUFLW:
2603 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2604 }
2605
2606 return SDValue();
2607}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002608
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002609static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2610 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2611 switch(Opc) {
2612 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002613 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002614 case X86ISD::SHUFPD:
2615 case X86ISD::SHUFPS:
2616 return DAG.getNode(Opc, dl, VT, V1, V2,
2617 DAG.getConstant(TargetMask, MVT::i8));
2618 }
2619 return SDValue();
2620}
2621
2622static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2623 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2624 switch(Opc) {
2625 default: llvm_unreachable("Unknown x86 shuffle node");
2626 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002627 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002628 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002629 case X86ISD::MOVLPS:
2630 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002631 case X86ISD::MOVSS:
2632 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002633 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002634 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002635 case X86ISD::PUNPCKLWD:
2636 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002637 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002638 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002639 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002640 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002641 case X86ISD::PUNPCKHWD:
2642 case X86ISD::PUNPCKHBW:
2643 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002644 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002645 return DAG.getNode(Opc, dl, VT, V1, V2);
2646 }
2647 return SDValue();
2648}
2649
Dan Gohmand858e902010-04-17 15:26:15 +00002650SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002651 MachineFunction &MF = DAG.getMachineFunction();
2652 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2653 int ReturnAddrIndex = FuncInfo->getRAIndex();
2654
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002655 if (ReturnAddrIndex == 0) {
2656 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002657 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002658 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002659 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002660 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002661 }
2662
Evan Cheng25ab6902006-09-08 06:48:29 +00002663 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002664}
2665
2666
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002667bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2668 bool hasSymbolicDisplacement) {
2669 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002670 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002671 return false;
2672
2673 // If we don't have a symbolic displacement - we don't have any extra
2674 // restrictions.
2675 if (!hasSymbolicDisplacement)
2676 return true;
2677
2678 // FIXME: Some tweaks might be needed for medium code model.
2679 if (M != CodeModel::Small && M != CodeModel::Kernel)
2680 return false;
2681
2682 // For small code model we assume that latest object is 16MB before end of 31
2683 // bits boundary. We may also accept pretty large negative constants knowing
2684 // that all objects are in the positive half of address space.
2685 if (M == CodeModel::Small && Offset < 16*1024*1024)
2686 return true;
2687
2688 // For kernel code model we know that all object resist in the negative half
2689 // of 32bits address space. We may not accept negative offsets, since they may
2690 // be just off and we may accept pretty large positive ones.
2691 if (M == CodeModel::Kernel && Offset > 0)
2692 return true;
2693
2694 return false;
2695}
2696
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002697/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2698/// specific condition code, returning the condition code and the LHS/RHS of the
2699/// comparison to make.
2700static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2701 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002702 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002703 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2704 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2705 // X > -1 -> X == 0, jump !sign.
2706 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002707 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002708 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2709 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002710 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002711 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002712 // X < 1 -> X <= 0
2713 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002714 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002715 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002716 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002717
Evan Chengd9558e02006-01-06 00:43:03 +00002718 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002719 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002720 case ISD::SETEQ: return X86::COND_E;
2721 case ISD::SETGT: return X86::COND_G;
2722 case ISD::SETGE: return X86::COND_GE;
2723 case ISD::SETLT: return X86::COND_L;
2724 case ISD::SETLE: return X86::COND_LE;
2725 case ISD::SETNE: return X86::COND_NE;
2726 case ISD::SETULT: return X86::COND_B;
2727 case ISD::SETUGT: return X86::COND_A;
2728 case ISD::SETULE: return X86::COND_BE;
2729 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002730 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002731 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002732
Chris Lattner4c78e022008-12-23 23:42:27 +00002733 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002734
Chris Lattner4c78e022008-12-23 23:42:27 +00002735 // If LHS is a foldable load, but RHS is not, flip the condition.
2736 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2737 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2738 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2739 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002740 }
2741
Chris Lattner4c78e022008-12-23 23:42:27 +00002742 switch (SetCCOpcode) {
2743 default: break;
2744 case ISD::SETOLT:
2745 case ISD::SETOLE:
2746 case ISD::SETUGT:
2747 case ISD::SETUGE:
2748 std::swap(LHS, RHS);
2749 break;
2750 }
2751
2752 // On a floating point condition, the flags are set as follows:
2753 // ZF PF CF op
2754 // 0 | 0 | 0 | X > Y
2755 // 0 | 0 | 1 | X < Y
2756 // 1 | 0 | 0 | X == Y
2757 // 1 | 1 | 1 | unordered
2758 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002759 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002760 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002761 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002762 case ISD::SETOLT: // flipped
2763 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002764 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002765 case ISD::SETOLE: // flipped
2766 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002767 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002768 case ISD::SETUGT: // flipped
2769 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002770 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002771 case ISD::SETUGE: // flipped
2772 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002773 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002774 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002775 case ISD::SETNE: return X86::COND_NE;
2776 case ISD::SETUO: return X86::COND_P;
2777 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002778 case ISD::SETOEQ:
2779 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002780 }
Evan Chengd9558e02006-01-06 00:43:03 +00002781}
2782
Evan Cheng4a460802006-01-11 00:33:36 +00002783/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2784/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002785/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002786static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002787 switch (X86CC) {
2788 default:
2789 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002790 case X86::COND_B:
2791 case X86::COND_BE:
2792 case X86::COND_E:
2793 case X86::COND_P:
2794 case X86::COND_A:
2795 case X86::COND_AE:
2796 case X86::COND_NE:
2797 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002798 return true;
2799 }
2800}
2801
Evan Chengeb2f9692009-10-27 19:56:55 +00002802/// isFPImmLegal - Returns true if the target can instruction select the
2803/// specified FP immediate natively. If false, the legalizer will
2804/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002805bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002806 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2807 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2808 return true;
2809 }
2810 return false;
2811}
2812
Nate Begeman9008ca62009-04-27 18:41:29 +00002813/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2814/// the specified range (L, H].
2815static bool isUndefOrInRange(int Val, int Low, int Hi) {
2816 return (Val < 0) || (Val >= Low && Val < Hi);
2817}
2818
2819/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2820/// specified value.
2821static bool isUndefOrEqual(int Val, int CmpVal) {
2822 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002823 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002825}
2826
Nate Begeman9008ca62009-04-27 18:41:29 +00002827/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2828/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2829/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002830static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00002831 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00002832 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002833 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002834 return (Mask[0] < 2 && Mask[1] < 2);
2835 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002836}
2837
Nate Begeman9008ca62009-04-27 18:41:29 +00002838bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002839 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002840 N->getMask(M);
2841 return ::isPSHUFDMask(M, N->getValueType(0));
2842}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002843
Nate Begeman9008ca62009-04-27 18:41:29 +00002844/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2845/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002846static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002847 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002848 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002849
Nate Begeman9008ca62009-04-27 18:41:29 +00002850 // Lower quadword copied in order or undef.
2851 for (int i = 0; i != 4; ++i)
2852 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002853 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002854
Evan Cheng506d3df2006-03-29 23:07:14 +00002855 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 for (int i = 4; i != 8; ++i)
2857 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002858 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002859
Evan Cheng506d3df2006-03-29 23:07:14 +00002860 return true;
2861}
2862
Nate Begeman9008ca62009-04-27 18:41:29 +00002863bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002864 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002865 N->getMask(M);
2866 return ::isPSHUFHWMask(M, N->getValueType(0));
2867}
Evan Cheng506d3df2006-03-29 23:07:14 +00002868
Nate Begeman9008ca62009-04-27 18:41:29 +00002869/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2870/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002871static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002872 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002873 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002874
Rafael Espindola15684b22009-04-24 12:40:33 +00002875 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002876 for (int i = 4; i != 8; ++i)
2877 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002878 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002879
Rafael Espindola15684b22009-04-24 12:40:33 +00002880 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 for (int i = 0; i != 4; ++i)
2882 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002883 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002884
Rafael Espindola15684b22009-04-24 12:40:33 +00002885 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002886}
2887
Nate Begeman9008ca62009-04-27 18:41:29 +00002888bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002889 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 N->getMask(M);
2891 return ::isPSHUFLWMask(M, N->getValueType(0));
2892}
2893
Nate Begemana09008b2009-10-19 02:17:23 +00002894/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2895/// is suitable for input to PALIGNR.
2896static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2897 bool hasSSSE3) {
2898 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00002899
Nate Begemana09008b2009-10-19 02:17:23 +00002900 // Do not handle v2i64 / v2f64 shuffles with palignr.
2901 if (e < 4 || !hasSSSE3)
2902 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002903
Nate Begemana09008b2009-10-19 02:17:23 +00002904 for (i = 0; i != e; ++i)
2905 if (Mask[i] >= 0)
2906 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002907
Nate Begemana09008b2009-10-19 02:17:23 +00002908 // All undef, not a palignr.
2909 if (i == e)
2910 return false;
2911
2912 // Determine if it's ok to perform a palignr with only the LHS, since we
2913 // don't have access to the actual shuffle elements to see if RHS is undef.
2914 bool Unary = Mask[i] < (int)e;
2915 bool NeedsUnary = false;
2916
2917 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002918
Nate Begemana09008b2009-10-19 02:17:23 +00002919 // Check the rest of the elements to see if they are consecutive.
2920 for (++i; i != e; ++i) {
2921 int m = Mask[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00002922 if (m < 0)
Nate Begemana09008b2009-10-19 02:17:23 +00002923 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002924
Nate Begemana09008b2009-10-19 02:17:23 +00002925 Unary = Unary && (m < (int)e);
2926 NeedsUnary = NeedsUnary || (m < s);
2927
2928 if (NeedsUnary && !Unary)
2929 return false;
2930 if (Unary && m != ((s+i) & (e-1)))
2931 return false;
2932 if (!Unary && m != (s+i))
2933 return false;
2934 }
2935 return true;
2936}
2937
2938bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2939 SmallVector<int, 8> M;
2940 N->getMask(M);
2941 return ::isPALIGNRMask(M, N->getValueType(0), true);
2942}
2943
Evan Cheng14aed5e2006-03-24 01:18:28 +00002944/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2945/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002946static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 int NumElems = VT.getVectorNumElements();
2948 if (NumElems != 2 && NumElems != 4)
2949 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002950
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 int Half = NumElems / 2;
2952 for (int i = 0; i < Half; ++i)
2953 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002954 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002955 for (int i = Half; i < NumElems; ++i)
2956 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002957 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002958
Evan Cheng14aed5e2006-03-24 01:18:28 +00002959 return true;
2960}
2961
Nate Begeman9008ca62009-04-27 18:41:29 +00002962bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2963 SmallVector<int, 8> M;
2964 N->getMask(M);
2965 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002966}
2967
Evan Cheng213d2cf2007-05-17 18:45:50 +00002968/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002969/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2970/// half elements to come from vector 1 (which would equal the dest.) and
2971/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002972static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002974
2975 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002977
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 int Half = NumElems / 2;
2979 for (int i = 0; i < Half; ++i)
2980 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002981 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 for (int i = Half; i < NumElems; ++i)
2983 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002984 return false;
2985 return true;
2986}
2987
Nate Begeman9008ca62009-04-27 18:41:29 +00002988static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2989 SmallVector<int, 8> M;
2990 N->getMask(M);
2991 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002992}
2993
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002994/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2995/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002996bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2997 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002998 return false;
2999
Evan Cheng2064a2b2006-03-28 06:50:32 +00003000 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3002 isUndefOrEqual(N->getMaskElt(1), 7) &&
3003 isUndefOrEqual(N->getMaskElt(2), 2) &&
3004 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003005}
3006
Nate Begeman0b10b912009-11-07 23:17:15 +00003007/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3008/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3009/// <2, 3, 2, 3>
3010bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3011 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003012
Nate Begeman0b10b912009-11-07 23:17:15 +00003013 if (NumElems != 4)
3014 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003015
Nate Begeman0b10b912009-11-07 23:17:15 +00003016 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3017 isUndefOrEqual(N->getMaskElt(1), 3) &&
3018 isUndefOrEqual(N->getMaskElt(2), 2) &&
3019 isUndefOrEqual(N->getMaskElt(3), 3);
3020}
3021
Evan Cheng5ced1d82006-04-06 23:23:56 +00003022/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3023/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003024bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3025 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003026
Evan Cheng5ced1d82006-04-06 23:23:56 +00003027 if (NumElems != 2 && NumElems != 4)
3028 return false;
3029
Evan Chengc5cdff22006-04-07 21:53:05 +00003030 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003031 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003032 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003033
Evan Chengc5cdff22006-04-07 21:53:05 +00003034 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003035 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003036 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003037
3038 return true;
3039}
3040
Nate Begeman0b10b912009-11-07 23:17:15 +00003041/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3042/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3043bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003045
Evan Cheng5ced1d82006-04-06 23:23:56 +00003046 if (NumElems != 2 && NumElems != 4)
3047 return false;
3048
Evan Chengc5cdff22006-04-07 21:53:05 +00003049 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003051 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003052
Nate Begeman9008ca62009-04-27 18:41:29 +00003053 for (unsigned i = 0; i < NumElems/2; ++i)
3054 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003055 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003056
3057 return true;
3058}
3059
Evan Cheng0038e592006-03-28 00:39:58 +00003060/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3061/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003062static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003063 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003065 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003066 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003067
Nate Begeman9008ca62009-04-27 18:41:29 +00003068 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3069 int BitI = Mask[i];
3070 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003071 if (!isUndefOrEqual(BitI, j))
3072 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003073 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003074 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003075 return false;
3076 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003077 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003078 return false;
3079 }
Evan Cheng0038e592006-03-28 00:39:58 +00003080 }
Evan Cheng0038e592006-03-28 00:39:58 +00003081 return true;
3082}
3083
Nate Begeman9008ca62009-04-27 18:41:29 +00003084bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3085 SmallVector<int, 8> M;
3086 N->getMask(M);
3087 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003088}
3089
Evan Cheng4fcb9222006-03-28 02:43:26 +00003090/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3091/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003092static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003093 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003094 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003095 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003096 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003097
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3099 int BitI = Mask[i];
3100 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003101 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003102 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003103 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003104 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003105 return false;
3106 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003107 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003108 return false;
3109 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003110 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003111 return true;
3112}
3113
Nate Begeman9008ca62009-04-27 18:41:29 +00003114bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3115 SmallVector<int, 8> M;
3116 N->getMask(M);
3117 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003118}
3119
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003120/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3121/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3122/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003123static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003124 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003125 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003126 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003127
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3129 int BitI = Mask[i];
3130 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003131 if (!isUndefOrEqual(BitI, j))
3132 return false;
3133 if (!isUndefOrEqual(BitI1, j))
3134 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003135 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003136 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003137}
3138
Nate Begeman9008ca62009-04-27 18:41:29 +00003139bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3140 SmallVector<int, 8> M;
3141 N->getMask(M);
3142 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3143}
3144
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003145/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3146/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3147/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003148static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003150 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3151 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003152
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3154 int BitI = Mask[i];
3155 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003156 if (!isUndefOrEqual(BitI, j))
3157 return false;
3158 if (!isUndefOrEqual(BitI1, j))
3159 return false;
3160 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003161 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003162}
3163
Nate Begeman9008ca62009-04-27 18:41:29 +00003164bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3165 SmallVector<int, 8> M;
3166 N->getMask(M);
3167 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3168}
3169
Evan Cheng017dcc62006-04-21 01:05:10 +00003170/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3171/// specifies a shuffle of elements that is suitable for input to MOVSS,
3172/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003173static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003174 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003175 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003176
3177 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003178
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003180 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003181
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 for (int i = 1; i < NumElts; ++i)
3183 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003184 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003185
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003186 return true;
3187}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003188
Nate Begeman9008ca62009-04-27 18:41:29 +00003189bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3190 SmallVector<int, 8> M;
3191 N->getMask(M);
3192 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003193}
3194
Evan Cheng017dcc62006-04-21 01:05:10 +00003195/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3196/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003197/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003198static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 bool V2IsSplat = false, bool V2IsUndef = false) {
3200 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003201 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003202 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003203
Nate Begeman9008ca62009-04-27 18:41:29 +00003204 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003205 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003206
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 for (int i = 1; i < NumOps; ++i)
3208 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3209 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3210 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003211 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003212
Evan Cheng39623da2006-04-20 08:58:49 +00003213 return true;
3214}
3215
Nate Begeman9008ca62009-04-27 18:41:29 +00003216static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003217 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 SmallVector<int, 8> M;
3219 N->getMask(M);
3220 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003221}
3222
Evan Chengd9539472006-04-14 21:59:03 +00003223/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3224/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003225bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3226 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003227 return false;
3228
3229 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003230 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003231 int Elt = N->getMaskElt(i);
3232 if (Elt >= 0 && Elt != 1)
3233 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003234 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003235
3236 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003237 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 int Elt = N->getMaskElt(i);
3239 if (Elt >= 0 && Elt != 3)
3240 return false;
3241 if (Elt == 3)
3242 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003243 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003244 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003245 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003246 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003247}
3248
3249/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3250/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003251bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3252 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003253 return false;
3254
3255 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003256 for (unsigned i = 0; i < 2; ++i)
3257 if (N->getMaskElt(i) > 0)
3258 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003259
3260 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003261 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003262 int Elt = N->getMaskElt(i);
3263 if (Elt >= 0 && Elt != 2)
3264 return false;
3265 if (Elt == 2)
3266 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003267 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003269 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003270}
3271
Evan Cheng0b457f02008-09-25 20:50:48 +00003272/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3273/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003274bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3275 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003276
Nate Begeman9008ca62009-04-27 18:41:29 +00003277 for (int i = 0; i < e; ++i)
3278 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003279 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003280 for (int i = 0; i < e; ++i)
3281 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003282 return false;
3283 return true;
3284}
3285
Evan Cheng63d33002006-03-22 08:01:21 +00003286/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003287/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003288unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003289 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3290 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3291
Evan Chengb9df0ca2006-03-22 02:53:00 +00003292 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3293 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003294 for (int i = 0; i < NumOperands; ++i) {
3295 int Val = SVOp->getMaskElt(NumOperands-i-1);
3296 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003297 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003298 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003299 if (i != NumOperands - 1)
3300 Mask <<= Shift;
3301 }
Evan Cheng63d33002006-03-22 08:01:21 +00003302 return Mask;
3303}
3304
Evan Cheng506d3df2006-03-29 23:07:14 +00003305/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003306/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003307unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003308 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003309 unsigned Mask = 0;
3310 // 8 nodes, but we only care about the last 4.
3311 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 int Val = SVOp->getMaskElt(i);
3313 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003314 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003315 if (i != 4)
3316 Mask <<= 2;
3317 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003318 return Mask;
3319}
3320
3321/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003322/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003323unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003324 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003325 unsigned Mask = 0;
3326 // 8 nodes, but we only care about the first 4.
3327 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003328 int Val = SVOp->getMaskElt(i);
3329 if (Val >= 0)
3330 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003331 if (i != 0)
3332 Mask <<= 2;
3333 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003334 return Mask;
3335}
3336
Nate Begemana09008b2009-10-19 02:17:23 +00003337/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3338/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3339unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3340 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3341 EVT VVT = N->getValueType(0);
3342 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3343 int Val = 0;
3344
3345 unsigned i, e;
3346 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3347 Val = SVOp->getMaskElt(i);
3348 if (Val >= 0)
3349 break;
3350 }
3351 return (Val - i) * EltSize;
3352}
3353
Evan Cheng37b73872009-07-30 08:33:02 +00003354/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3355/// constant +0.0.
3356bool X86::isZeroNode(SDValue Elt) {
3357 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003358 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003359 (isa<ConstantFPSDNode>(Elt) &&
3360 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3361}
3362
Nate Begeman9008ca62009-04-27 18:41:29 +00003363/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3364/// their permute mask.
3365static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3366 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003367 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003368 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003370
Nate Begeman5a5ca152009-04-29 05:20:52 +00003371 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 int idx = SVOp->getMaskElt(i);
3373 if (idx < 0)
3374 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003375 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003377 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003379 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3381 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003382}
3383
Evan Cheng779ccea2007-12-07 21:30:01 +00003384/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3385/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003386static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003387 unsigned NumElems = VT.getVectorNumElements();
3388 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 int idx = Mask[i];
3390 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003391 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003392 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003393 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003394 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003396 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003397}
3398
Evan Cheng533a0aa2006-04-19 20:35:22 +00003399/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3400/// match movhlps. The lower half elements should come from upper half of
3401/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003402/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003403static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3404 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003405 return false;
3406 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003408 return false;
3409 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003410 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003411 return false;
3412 return true;
3413}
3414
Evan Cheng5ced1d82006-04-06 23:23:56 +00003415/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003416/// is promoted to a vector. It also returns the LoadSDNode by reference if
3417/// required.
3418static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003419 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3420 return false;
3421 N = N->getOperand(0).getNode();
3422 if (!ISD::isNON_EXTLoad(N))
3423 return false;
3424 if (LD)
3425 *LD = cast<LoadSDNode>(N);
3426 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003427}
3428
Evan Cheng533a0aa2006-04-19 20:35:22 +00003429/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3430/// match movlp{s|d}. The lower half elements should come from lower half of
3431/// V1 (and in order), and the upper half elements should come from the upper
3432/// half of V2 (and in order). And since V1 will become the source of the
3433/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003434static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3435 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003436 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003437 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003438 // Is V2 is a vector load, don't do this transformation. We will try to use
3439 // load folding shufps op.
3440 if (ISD::isNON_EXTLoad(V2))
3441 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003442
Nate Begeman5a5ca152009-04-29 05:20:52 +00003443 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003444
Evan Cheng533a0aa2006-04-19 20:35:22 +00003445 if (NumElems != 2 && NumElems != 4)
3446 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003447 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003448 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003449 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003450 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003451 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003452 return false;
3453 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003454}
3455
Evan Cheng39623da2006-04-20 08:58:49 +00003456/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3457/// all the same.
3458static bool isSplatVector(SDNode *N) {
3459 if (N->getOpcode() != ISD::BUILD_VECTOR)
3460 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003461
Dan Gohman475871a2008-07-27 21:46:04 +00003462 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003463 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3464 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003465 return false;
3466 return true;
3467}
3468
Evan Cheng213d2cf2007-05-17 18:45:50 +00003469/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003470/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003471/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003472static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003473 SDValue V1 = N->getOperand(0);
3474 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003475 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3476 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003477 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003478 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003479 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003480 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3481 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003482 if (Opc != ISD::BUILD_VECTOR ||
3483 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003484 return false;
3485 } else if (Idx >= 0) {
3486 unsigned Opc = V1.getOpcode();
3487 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3488 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003489 if (Opc != ISD::BUILD_VECTOR ||
3490 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003491 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003492 }
3493 }
3494 return true;
3495}
3496
3497/// getZeroVector - Returns a vector of specified type with all zero elements.
3498///
Owen Andersone50ed302009-08-10 22:56:29 +00003499static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003500 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003501 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003502
Dale Johannesen0488fb62010-09-30 23:57:10 +00003503 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003504 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003505 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003506 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003507 if (HasSSE2) { // SSE2
3508 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3509 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3510 } else { // SSE1
3511 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3512 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3513 }
3514 } else if (VT.getSizeInBits() == 256) { // AVX
3515 // 256-bit logic and arithmetic instructions in AVX are
3516 // all floating-point, no support for integer ops. Default
3517 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003518 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003519 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3520 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003521 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003522 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003523}
3524
Chris Lattner8a594482007-11-25 00:24:49 +00003525/// getOnesVector - Returns a vector of specified type with all bits set.
3526///
Owen Andersone50ed302009-08-10 22:56:29 +00003527static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003528 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003529
Chris Lattner8a594482007-11-25 00:24:49 +00003530 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3531 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003533 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003534 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003535 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003536}
3537
3538
Evan Cheng39623da2006-04-20 08:58:49 +00003539/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3540/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003541static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003542 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003543 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003544
Evan Cheng39623da2006-04-20 08:58:49 +00003545 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003546 SmallVector<int, 8> MaskVec;
3547 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003548
Nate Begeman5a5ca152009-04-29 05:20:52 +00003549 for (unsigned i = 0; i != NumElems; ++i) {
3550 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003551 MaskVec[i] = NumElems;
3552 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003553 }
Evan Cheng39623da2006-04-20 08:58:49 +00003554 }
Evan Cheng39623da2006-04-20 08:58:49 +00003555 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003556 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3557 SVOp->getOperand(1), &MaskVec[0]);
3558 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003559}
3560
Evan Cheng017dcc62006-04-21 01:05:10 +00003561/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3562/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003563static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003564 SDValue V2) {
3565 unsigned NumElems = VT.getVectorNumElements();
3566 SmallVector<int, 8> Mask;
3567 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003568 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003569 Mask.push_back(i);
3570 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003571}
3572
Nate Begeman9008ca62009-04-27 18:41:29 +00003573/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003574static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003575 SDValue V2) {
3576 unsigned NumElems = VT.getVectorNumElements();
3577 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003578 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003579 Mask.push_back(i);
3580 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003581 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003583}
3584
Nate Begeman9008ca62009-04-27 18:41:29 +00003585/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003586static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003587 SDValue V2) {
3588 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003589 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003590 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003591 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003592 Mask.push_back(i + Half);
3593 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003594 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003596}
3597
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003598/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3599static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003601 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003602 DebugLoc dl = SV->getDebugLoc();
3603 SDValue V1 = SV->getOperand(0);
3604 int NumElems = VT.getVectorNumElements();
3605 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003606
Nate Begeman9008ca62009-04-27 18:41:29 +00003607 // unpack elements to the correct location
3608 while (NumElems > 4) {
3609 if (EltNo < NumElems/2) {
3610 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3611 } else {
3612 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3613 EltNo -= NumElems/2;
3614 }
3615 NumElems >>= 1;
3616 }
Eric Christopherfd179292009-08-27 18:07:15 +00003617
Nate Begeman9008ca62009-04-27 18:41:29 +00003618 // Perform the splat.
3619 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003620 V1 = DAG.getNode(ISD::BITCAST, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003622 return DAG.getNode(ISD::BITCAST, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003623}
3624
Evan Chengba05f722006-04-21 23:03:30 +00003625/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003626/// vector of zero or undef vector. This produces a shuffle where the low
3627/// element of V2 is swizzled into the zero/undef vector, landing at element
3628/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003629static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003630 bool isZero, bool HasSSE2,
3631 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003632 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003633 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003634 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3635 unsigned NumElems = VT.getVectorNumElements();
3636 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003637 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003638 // If this is the insertion idx, put the low elt of V2 here.
3639 MaskVec.push_back(i == Idx ? NumElems : i);
3640 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003641}
3642
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003643/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3644/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003645SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3646 unsigned Depth) {
3647 if (Depth == 6)
3648 return SDValue(); // Limit search depth.
3649
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003650 SDValue V = SDValue(N, 0);
3651 EVT VT = V.getValueType();
3652 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003653
3654 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3655 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3656 Index = SV->getMaskElt(Index);
3657
3658 if (Index < 0)
3659 return DAG.getUNDEF(VT.getVectorElementType());
3660
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003661 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003662 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003663 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003664 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003665
3666 // Recurse into target specific vector shuffles to find scalars.
3667 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003668 int NumElems = VT.getVectorNumElements();
3669 SmallVector<unsigned, 16> ShuffleMask;
3670 SDValue ImmN;
3671
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003672 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003673 case X86ISD::SHUFPS:
3674 case X86ISD::SHUFPD:
3675 ImmN = N->getOperand(N->getNumOperands()-1);
3676 DecodeSHUFPSMask(NumElems,
3677 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3678 ShuffleMask);
3679 break;
3680 case X86ISD::PUNPCKHBW:
3681 case X86ISD::PUNPCKHWD:
3682 case X86ISD::PUNPCKHDQ:
3683 case X86ISD::PUNPCKHQDQ:
3684 DecodePUNPCKHMask(NumElems, ShuffleMask);
3685 break;
3686 case X86ISD::UNPCKHPS:
3687 case X86ISD::UNPCKHPD:
3688 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3689 break;
3690 case X86ISD::PUNPCKLBW:
3691 case X86ISD::PUNPCKLWD:
3692 case X86ISD::PUNPCKLDQ:
3693 case X86ISD::PUNPCKLQDQ:
3694 DecodePUNPCKLMask(NumElems, ShuffleMask);
3695 break;
3696 case X86ISD::UNPCKLPS:
3697 case X86ISD::UNPCKLPD:
3698 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3699 break;
3700 case X86ISD::MOVHLPS:
3701 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3702 break;
3703 case X86ISD::MOVLHPS:
3704 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3705 break;
3706 case X86ISD::PSHUFD:
3707 ImmN = N->getOperand(N->getNumOperands()-1);
3708 DecodePSHUFMask(NumElems,
3709 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3710 ShuffleMask);
3711 break;
3712 case X86ISD::PSHUFHW:
3713 ImmN = N->getOperand(N->getNumOperands()-1);
3714 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3715 ShuffleMask);
3716 break;
3717 case X86ISD::PSHUFLW:
3718 ImmN = N->getOperand(N->getNumOperands()-1);
3719 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3720 ShuffleMask);
3721 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003722 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003723 case X86ISD::MOVSD: {
3724 // The index 0 always comes from the first element of the second source,
3725 // this is why MOVSS and MOVSD are used in the first place. The other
3726 // elements come from the other positions of the first source vector.
3727 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003728 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3729 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003730 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003731 default:
3732 assert("not implemented for target shuffle node");
3733 return SDValue();
3734 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003735
3736 Index = ShuffleMask[Index];
3737 if (Index < 0)
3738 return DAG.getUNDEF(VT.getVectorElementType());
3739
3740 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3741 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3742 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003743 }
3744
3745 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003746 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003747 V = V.getOperand(0);
3748 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003749 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003750
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003751 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003752 return SDValue();
3753 }
3754
3755 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3756 return (Index == 0) ? V.getOperand(0)
3757 : DAG.getUNDEF(VT.getVectorElementType());
3758
3759 if (V.getOpcode() == ISD::BUILD_VECTOR)
3760 return V.getOperand(Index);
3761
3762 return SDValue();
3763}
3764
3765/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3766/// shuffle operation which come from a consecutively from a zero. The
3767/// search can start in two diferent directions, from left or right.
3768static
3769unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3770 bool ZerosFromLeft, SelectionDAG &DAG) {
3771 int i = 0;
3772
3773 while (i < NumElems) {
3774 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003775 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003776 if (!(Elt.getNode() &&
3777 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3778 break;
3779 ++i;
3780 }
3781
3782 return i;
3783}
3784
3785/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3786/// MaskE correspond consecutively to elements from one of the vector operands,
3787/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3788static
3789bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3790 int OpIdx, int NumElems, unsigned &OpNum) {
3791 bool SeenV1 = false;
3792 bool SeenV2 = false;
3793
3794 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3795 int Idx = SVOp->getMaskElt(i);
3796 // Ignore undef indicies
3797 if (Idx < 0)
3798 continue;
3799
3800 if (Idx < NumElems)
3801 SeenV1 = true;
3802 else
3803 SeenV2 = true;
3804
3805 // Only accept consecutive elements from the same vector
3806 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3807 return false;
3808 }
3809
3810 OpNum = SeenV1 ? 0 : 1;
3811 return true;
3812}
3813
3814/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3815/// logical left shift of a vector.
3816static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3817 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3818 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3819 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3820 false /* check zeros from right */, DAG);
3821 unsigned OpSrc;
3822
3823 if (!NumZeros)
3824 return false;
3825
3826 // Considering the elements in the mask that are not consecutive zeros,
3827 // check if they consecutively come from only one of the source vectors.
3828 //
3829 // V1 = {X, A, B, C} 0
3830 // \ \ \ /
3831 // vector_shuffle V1, V2 <1, 2, 3, X>
3832 //
3833 if (!isShuffleMaskConsecutive(SVOp,
3834 0, // Mask Start Index
3835 NumElems-NumZeros-1, // Mask End Index
3836 NumZeros, // Where to start looking in the src vector
3837 NumElems, // Number of elements in vector
3838 OpSrc)) // Which source operand ?
3839 return false;
3840
3841 isLeft = false;
3842 ShAmt = NumZeros;
3843 ShVal = SVOp->getOperand(OpSrc);
3844 return true;
3845}
3846
3847/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3848/// logical left shift of a vector.
3849static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3850 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3851 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3852 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3853 true /* check zeros from left */, DAG);
3854 unsigned OpSrc;
3855
3856 if (!NumZeros)
3857 return false;
3858
3859 // Considering the elements in the mask that are not consecutive zeros,
3860 // check if they consecutively come from only one of the source vectors.
3861 //
3862 // 0 { A, B, X, X } = V2
3863 // / \ / /
3864 // vector_shuffle V1, V2 <X, X, 4, 5>
3865 //
3866 if (!isShuffleMaskConsecutive(SVOp,
3867 NumZeros, // Mask Start Index
3868 NumElems-1, // Mask End Index
3869 0, // Where to start looking in the src vector
3870 NumElems, // Number of elements in vector
3871 OpSrc)) // Which source operand ?
3872 return false;
3873
3874 isLeft = true;
3875 ShAmt = NumZeros;
3876 ShVal = SVOp->getOperand(OpSrc);
3877 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003878}
3879
3880/// isVectorShift - Returns true if the shuffle can be implemented as a
3881/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003882static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003883 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003884 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3885 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3886 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003887
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003888 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003889}
3890
Evan Chengc78d3b42006-04-24 18:01:45 +00003891/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3892///
Dan Gohman475871a2008-07-27 21:46:04 +00003893static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003894 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003895 SelectionDAG &DAG,
3896 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003897 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003898 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003899
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003900 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003901 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003902 bool First = true;
3903 for (unsigned i = 0; i < 16; ++i) {
3904 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3905 if (ThisIsNonZero && First) {
3906 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003908 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003910 First = false;
3911 }
3912
3913 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003914 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003915 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3916 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003917 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003918 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003919 }
3920 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3922 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3923 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003924 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003926 } else
3927 ThisElt = LastElt;
3928
Gabor Greifba36cb52008-08-28 21:40:38 +00003929 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003931 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003932 }
3933 }
3934
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003935 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003936}
3937
Bill Wendlinga348c562007-03-22 18:42:45 +00003938/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003939///
Dan Gohman475871a2008-07-27 21:46:04 +00003940static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003941 unsigned NumNonZero, unsigned NumZero,
3942 SelectionDAG &DAG,
3943 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003944 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003945 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003946
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003947 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003948 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003949 bool First = true;
3950 for (unsigned i = 0; i < 8; ++i) {
3951 bool isNonZero = (NonZeros & (1 << i)) != 0;
3952 if (isNonZero) {
3953 if (First) {
3954 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003956 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003957 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003958 First = false;
3959 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003960 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003962 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003963 }
3964 }
3965
3966 return V;
3967}
3968
Evan Chengf26ffe92008-05-29 08:22:04 +00003969/// getVShift - Return a vector logical shift node.
3970///
Owen Andersone50ed302009-08-10 22:56:29 +00003971static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 unsigned NumBits, SelectionDAG &DAG,
3973 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003974 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003975 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003976 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
3977 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00003978 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003979 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003980}
3981
Dan Gohman475871a2008-07-27 21:46:04 +00003982SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003983X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003984 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00003985
Evan Chengc3630942009-12-09 21:00:30 +00003986 // Check if the scalar load can be widened into a vector load. And if
3987 // the address is "base + cst" see if the cst can be "absorbed" into
3988 // the shuffle mask.
3989 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3990 SDValue Ptr = LD->getBasePtr();
3991 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3992 return SDValue();
3993 EVT PVT = LD->getValueType(0);
3994 if (PVT != MVT::i32 && PVT != MVT::f32)
3995 return SDValue();
3996
3997 int FI = -1;
3998 int64_t Offset = 0;
3999 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4000 FI = FINode->getIndex();
4001 Offset = 0;
4002 } else if (Ptr.getOpcode() == ISD::ADD &&
4003 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4004 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4005 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4006 Offset = Ptr.getConstantOperandVal(1);
4007 Ptr = Ptr.getOperand(0);
4008 } else {
4009 return SDValue();
4010 }
4011
4012 SDValue Chain = LD->getChain();
4013 // Make sure the stack object alignment is at least 16.
4014 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4015 if (DAG.InferPtrAlignment(Ptr) < 16) {
4016 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004017 // Can't change the alignment. FIXME: It's possible to compute
4018 // the exact stack offset and reference FI + adjust offset instead.
4019 // If someone *really* cares about this. That's the way to implement it.
4020 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004021 } else {
4022 MFI->setObjectAlignment(FI, 16);
4023 }
4024 }
4025
4026 // (Offset % 16) must be multiple of 4. Then address is then
4027 // Ptr + (Offset & ~15).
4028 if (Offset < 0)
4029 return SDValue();
4030 if ((Offset % 16) & 3)
4031 return SDValue();
4032 int64_t StartOffset = Offset & ~15;
4033 if (StartOffset)
4034 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4035 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4036
4037 int EltNo = (Offset - StartOffset) >> 2;
4038 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4039 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004040 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4041 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004042 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004043 // Canonicalize it to a v4i32 shuffle.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004044 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
4045 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Chengc3630942009-12-09 21:00:30 +00004046 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004047 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004048 }
4049
4050 return SDValue();
4051}
4052
Michael J. Spencerec38de22010-10-10 22:04:20 +00004053/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4054/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004055/// load which has the same value as a build_vector whose operands are 'elts'.
4056///
4057/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004058///
Nate Begeman1449f292010-03-24 22:19:06 +00004059/// FIXME: we'd also like to handle the case where the last elements are zero
4060/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4061/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004062static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004063 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004064 EVT EltVT = VT.getVectorElementType();
4065 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004066
Nate Begemanfdea31a2010-03-24 20:49:50 +00004067 LoadSDNode *LDBase = NULL;
4068 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004069
Nate Begeman1449f292010-03-24 22:19:06 +00004070 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004071 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004072 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004073 for (unsigned i = 0; i < NumElems; ++i) {
4074 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004075
Nate Begemanfdea31a2010-03-24 20:49:50 +00004076 if (!Elt.getNode() ||
4077 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4078 return SDValue();
4079 if (!LDBase) {
4080 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4081 return SDValue();
4082 LDBase = cast<LoadSDNode>(Elt.getNode());
4083 LastLoadedElt = i;
4084 continue;
4085 }
4086 if (Elt.getOpcode() == ISD::UNDEF)
4087 continue;
4088
4089 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4090 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4091 return SDValue();
4092 LastLoadedElt = i;
4093 }
Nate Begeman1449f292010-03-24 22:19:06 +00004094
4095 // If we have found an entire vector of loads and undefs, then return a large
4096 // load of the entire vector width starting at the base pointer. If we found
4097 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004098 if (LastLoadedElt == NumElems - 1) {
4099 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004100 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004101 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004102 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004103 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004104 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004105 LDBase->isVolatile(), LDBase->isNonTemporal(),
4106 LDBase->getAlignment());
4107 } else if (NumElems == 4 && LastLoadedElt == 1) {
4108 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4109 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004110 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4111 Ops, 2, MVT::i32,
4112 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004113 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004114 }
4115 return SDValue();
4116}
4117
Evan Chengc3630942009-12-09 21:00:30 +00004118SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004119X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004120 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004121 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4122 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004123 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4124 // is present, so AllOnes is ignored.
4125 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4126 (Op.getValueType().getSizeInBits() != 256 &&
4127 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004128 // Canonicalize this to <4 x i32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004129 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4130 // eliminated on x86-32 hosts.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004131 if (Op.getValueType() == MVT::v4i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004132 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004133
Gabor Greifba36cb52008-08-28 21:40:38 +00004134 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004135 return getOnesVector(Op.getValueType(), DAG, dl);
4136 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004137 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004138
Owen Andersone50ed302009-08-10 22:56:29 +00004139 EVT VT = Op.getValueType();
4140 EVT ExtVT = VT.getVectorElementType();
4141 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004142
4143 unsigned NumElems = Op.getNumOperands();
4144 unsigned NumZero = 0;
4145 unsigned NumNonZero = 0;
4146 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004147 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004148 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004149 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004150 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004151 if (Elt.getOpcode() == ISD::UNDEF)
4152 continue;
4153 Values.insert(Elt);
4154 if (Elt.getOpcode() != ISD::Constant &&
4155 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004156 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004157 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004158 NumZero++;
4159 else {
4160 NonZeros |= (1 << i);
4161 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004162 }
4163 }
4164
Chris Lattner97a2a562010-08-26 05:24:29 +00004165 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4166 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004167 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004168
Chris Lattner67f453a2008-03-09 05:42:06 +00004169 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004170 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004171 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004172 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004173
Chris Lattner62098042008-03-09 01:05:04 +00004174 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4175 // the value are obviously zero, truncate the value to i32 and do the
4176 // insertion that way. Only do this if the value is non-constant or if the
4177 // value is a constant being inserted into element 0. It is cheaper to do
4178 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004180 (!IsAllConstants || Idx == 0)) {
4181 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004182 // Handle SSE only.
4183 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4184 EVT VecVT = MVT::v4i32;
4185 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004186
Chris Lattner62098042008-03-09 01:05:04 +00004187 // Truncate the value (which may itself be a constant) to i32, and
4188 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004190 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004191 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4192 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004193
Chris Lattner62098042008-03-09 01:05:04 +00004194 // Now we have our 32-bit value zero extended in the low element of
4195 // a vector. If Idx != 0, swizzle it into place.
4196 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004197 SmallVector<int, 4> Mask;
4198 Mask.push_back(Idx);
4199 for (unsigned i = 1; i != VecElts; ++i)
4200 Mask.push_back(i);
4201 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004202 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004204 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004205 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004206 }
4207 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004208
Chris Lattner19f79692008-03-08 22:59:52 +00004209 // If we have a constant or non-constant insertion into the low element of
4210 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4211 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004212 // depending on what the source datatype is.
4213 if (Idx == 0) {
4214 if (NumZero == 0) {
4215 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4217 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004218 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4219 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4220 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4221 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4223 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004224 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4225 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004226 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4227 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4228 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004229 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004230 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004231 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004232
4233 // Is it a vector logical left shift?
4234 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004235 X86::isZeroNode(Op.getOperand(0)) &&
4236 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004237 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004238 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004239 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004240 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004241 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004242 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004243
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004244 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004245 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004246
Chris Lattner19f79692008-03-08 22:59:52 +00004247 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4248 // is a non-constant being inserted into an element other than the low one,
4249 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4250 // movd/movss) to move this into the low element, then shuffle it into
4251 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004252 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004253 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004254
Evan Cheng0db9fe62006-04-25 20:13:52 +00004255 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004256 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4257 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004259 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 MaskVec.push_back(i == Idx ? 0 : 1);
4261 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004262 }
4263 }
4264
Chris Lattner67f453a2008-03-09 05:42:06 +00004265 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004266 if (Values.size() == 1) {
4267 if (EVTBits == 32) {
4268 // Instead of a shuffle like this:
4269 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4270 // Check if it's possible to issue this instead.
4271 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4272 unsigned Idx = CountTrailingZeros_32(NonZeros);
4273 SDValue Item = Op.getOperand(Idx);
4274 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4275 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4276 }
Dan Gohman475871a2008-07-27 21:46:04 +00004277 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004278 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004279
Dan Gohmana3941172007-07-24 22:55:08 +00004280 // A vector full of immediates; various special cases are already
4281 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004282 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004283 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004284
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004285 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004286 if (EVTBits == 64) {
4287 if (NumNonZero == 1) {
4288 // One half is zero or undef.
4289 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004290 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004291 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004292 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4293 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004294 }
Dan Gohman475871a2008-07-27 21:46:04 +00004295 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004296 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004297
4298 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004299 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004300 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004301 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004302 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004303 }
4304
Bill Wendling826f36f2007-03-28 00:57:11 +00004305 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004306 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004307 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004308 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004309 }
4310
4311 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004312 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004313 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004314 if (NumElems == 4 && NumZero > 0) {
4315 for (unsigned i = 0; i < 4; ++i) {
4316 bool isZero = !(NonZeros & (1 << i));
4317 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004318 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004319 else
Dale Johannesenace16102009-02-03 19:33:06 +00004320 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004321 }
4322
4323 for (unsigned i = 0; i < 2; ++i) {
4324 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4325 default: break;
4326 case 0:
4327 V[i] = V[i*2]; // Must be a zero vector.
4328 break;
4329 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004331 break;
4332 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004334 break;
4335 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004336 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004337 break;
4338 }
4339 }
4340
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004342 bool Reverse = (NonZeros & 0x3) == 2;
4343 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004345 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4346 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4348 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004349 }
4350
Nate Begemanfdea31a2010-03-24 20:49:50 +00004351 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4352 // Check for a build vector of consecutive loads.
4353 for (unsigned i = 0; i < NumElems; ++i)
4354 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004355
Nate Begemanfdea31a2010-03-24 20:49:50 +00004356 // Check for elements which are consecutive loads.
4357 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4358 if (LD.getNode())
4359 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004360
4361 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004362 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004363 SDValue Result;
4364 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4365 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4366 else
4367 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004368
Chris Lattner24faf612010-08-28 17:59:08 +00004369 for (unsigned i = 1; i < NumElems; ++i) {
4370 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4371 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004372 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004373 }
4374 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004375 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004376
Chris Lattner6e80e442010-08-28 17:15:43 +00004377 // Otherwise, expand into a number of unpckl*, start by extending each of
4378 // our (non-undef) elements to the full vector width with the element in the
4379 // bottom slot of the vector (which generates no code for SSE).
4380 for (unsigned i = 0; i < NumElems; ++i) {
4381 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4382 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4383 else
4384 V[i] = DAG.getUNDEF(VT);
4385 }
4386
4387 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004388 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4389 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4390 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004391 unsigned EltStride = NumElems >> 1;
4392 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004393 for (unsigned i = 0; i < EltStride; ++i) {
4394 // If V[i+EltStride] is undef and this is the first round of mixing,
4395 // then it is safe to just drop this shuffle: V[i] is already in the
4396 // right place, the one element (since it's the first round) being
4397 // inserted as undef can be dropped. This isn't safe for successive
4398 // rounds because they will permute elements within both vectors.
4399 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4400 EltStride == NumElems/2)
4401 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004402
Chris Lattner6e80e442010-08-28 17:15:43 +00004403 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004404 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004405 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004406 }
4407 return V[0];
4408 }
Dan Gohman475871a2008-07-27 21:46:04 +00004409 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004410}
4411
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004412SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004413X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004414 // We support concatenate two MMX registers and place them in a MMX
4415 // register. This is better than doing a stack convert.
4416 DebugLoc dl = Op.getDebugLoc();
4417 EVT ResVT = Op.getValueType();
4418 assert(Op.getNumOperands() == 2);
4419 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4420 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4421 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004422 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004423 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4424 InVec = Op.getOperand(1);
4425 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4426 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004427 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004428 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4429 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4430 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004431 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004432 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4433 Mask[0] = 0; Mask[1] = 2;
4434 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4435 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004436 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004437}
4438
Nate Begemanb9a47b82009-02-23 08:49:38 +00004439// v8i16 shuffles - Prefer shuffles in the following order:
4440// 1. [all] pshuflw, pshufhw, optional move
4441// 2. [ssse3] 1 x pshufb
4442// 3. [ssse3] 2 x pshufb + 1 x por
4443// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004444SDValue
4445X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4446 SelectionDAG &DAG) const {
4447 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004448 SDValue V1 = SVOp->getOperand(0);
4449 SDValue V2 = SVOp->getOperand(1);
4450 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004451 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004452
Nate Begemanb9a47b82009-02-23 08:49:38 +00004453 // Determine if more than 1 of the words in each of the low and high quadwords
4454 // of the result come from the same quadword of one of the two inputs. Undef
4455 // mask values count as coming from any quadword, for better codegen.
4456 SmallVector<unsigned, 4> LoQuad(4);
4457 SmallVector<unsigned, 4> HiQuad(4);
4458 BitVector InputQuads(4);
4459 for (unsigned i = 0; i < 8; ++i) {
4460 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004461 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004462 MaskVals.push_back(EltIdx);
4463 if (EltIdx < 0) {
4464 ++Quad[0];
4465 ++Quad[1];
4466 ++Quad[2];
4467 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004468 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004469 }
4470 ++Quad[EltIdx / 4];
4471 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004472 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004473
Nate Begemanb9a47b82009-02-23 08:49:38 +00004474 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004475 unsigned MaxQuad = 1;
4476 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004477 if (LoQuad[i] > MaxQuad) {
4478 BestLoQuad = i;
4479 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004480 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004481 }
4482
Nate Begemanb9a47b82009-02-23 08:49:38 +00004483 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004484 MaxQuad = 1;
4485 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004486 if (HiQuad[i] > MaxQuad) {
4487 BestHiQuad = i;
4488 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004489 }
4490 }
4491
Nate Begemanb9a47b82009-02-23 08:49:38 +00004492 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004493 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004494 // single pshufb instruction is necessary. If There are more than 2 input
4495 // quads, disable the next transformation since it does not help SSSE3.
4496 bool V1Used = InputQuads[0] || InputQuads[1];
4497 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004498 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004499 if (InputQuads.count() == 2 && V1Used && V2Used) {
4500 BestLoQuad = InputQuads.find_first();
4501 BestHiQuad = InputQuads.find_next(BestLoQuad);
4502 }
4503 if (InputQuads.count() > 2) {
4504 BestLoQuad = -1;
4505 BestHiQuad = -1;
4506 }
4507 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004508
Nate Begemanb9a47b82009-02-23 08:49:38 +00004509 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4510 // the shuffle mask. If a quad is scored as -1, that means that it contains
4511 // words from all 4 input quadwords.
4512 SDValue NewV;
4513 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004514 SmallVector<int, 8> MaskV;
4515 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4516 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004517 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004518 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
4519 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
4520 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004521
Nate Begemanb9a47b82009-02-23 08:49:38 +00004522 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4523 // source words for the shuffle, to aid later transformations.
4524 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004525 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004526 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004527 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004528 if (idx != (int)i)
4529 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004530 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004531 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004532 AllWordsInNewV = false;
4533 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004534 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004535
Nate Begemanb9a47b82009-02-23 08:49:38 +00004536 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4537 if (AllWordsInNewV) {
4538 for (int i = 0; i != 8; ++i) {
4539 int idx = MaskVals[i];
4540 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004541 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004542 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004543 if ((idx != i) && idx < 4)
4544 pshufhw = false;
4545 if ((idx != i) && idx > 3)
4546 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004547 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004548 V1 = NewV;
4549 V2Used = false;
4550 BestLoQuad = 0;
4551 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004552 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004553
Nate Begemanb9a47b82009-02-23 08:49:38 +00004554 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4555 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004556 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004557 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4558 unsigned TargetMask = 0;
4559 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004560 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004561 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4562 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4563 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004564 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004565 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004566 }
Eric Christopherfd179292009-08-27 18:07:15 +00004567
Nate Begemanb9a47b82009-02-23 08:49:38 +00004568 // If we have SSSE3, and all words of the result are from 1 input vector,
4569 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4570 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004571 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004572 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004573
Nate Begemanb9a47b82009-02-23 08:49:38 +00004574 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004575 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004576 // mask, and elements that come from V1 in the V2 mask, so that the two
4577 // results can be OR'd together.
4578 bool TwoInputs = V1Used && V2Used;
4579 for (unsigned i = 0; i != 8; ++i) {
4580 int EltIdx = MaskVals[i] * 2;
4581 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004582 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4583 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004584 continue;
4585 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004586 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4587 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004588 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004589 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004590 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004591 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004592 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004593 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004594 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004595
Nate Begemanb9a47b82009-02-23 08:49:38 +00004596 // Calculate the shuffle mask for the second input, shuffle it, and
4597 // OR it with the first shuffled input.
4598 pshufbMask.clear();
4599 for (unsigned i = 0; i != 8; ++i) {
4600 int EltIdx = MaskVals[i] * 2;
4601 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004602 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4603 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004604 continue;
4605 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004606 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4607 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004608 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004609 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004610 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004611 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004612 MVT::v16i8, &pshufbMask[0], 16));
4613 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004614 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004615 }
4616
4617 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4618 // and update MaskVals with new element order.
4619 BitVector InOrder(8);
4620 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004621 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004622 for (int i = 0; i != 4; ++i) {
4623 int idx = MaskVals[i];
4624 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004625 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004626 InOrder.set(i);
4627 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004628 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004629 InOrder.set(i);
4630 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004632 }
4633 }
4634 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004635 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004636 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004637 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004638
4639 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4640 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4641 NewV.getOperand(0),
4642 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4643 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004644 }
Eric Christopherfd179292009-08-27 18:07:15 +00004645
Nate Begemanb9a47b82009-02-23 08:49:38 +00004646 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4647 // and update MaskVals with the new element order.
4648 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004649 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004650 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004651 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004652 for (unsigned i = 4; i != 8; ++i) {
4653 int idx = MaskVals[i];
4654 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004655 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004656 InOrder.set(i);
4657 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004658 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004659 InOrder.set(i);
4660 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004661 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004662 }
4663 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004664 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004665 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004666
4667 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4668 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4669 NewV.getOperand(0),
4670 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4671 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004672 }
Eric Christopherfd179292009-08-27 18:07:15 +00004673
Nate Begemanb9a47b82009-02-23 08:49:38 +00004674 // In case BestHi & BestLo were both -1, which means each quadword has a word
4675 // from each of the four input quadwords, calculate the InOrder bitvector now
4676 // before falling through to the insert/extract cleanup.
4677 if (BestLoQuad == -1 && BestHiQuad == -1) {
4678 NewV = V1;
4679 for (int i = 0; i != 8; ++i)
4680 if (MaskVals[i] < 0 || MaskVals[i] == i)
4681 InOrder.set(i);
4682 }
Eric Christopherfd179292009-08-27 18:07:15 +00004683
Nate Begemanb9a47b82009-02-23 08:49:38 +00004684 // The other elements are put in the right place using pextrw and pinsrw.
4685 for (unsigned i = 0; i != 8; ++i) {
4686 if (InOrder[i])
4687 continue;
4688 int EltIdx = MaskVals[i];
4689 if (EltIdx < 0)
4690 continue;
4691 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004692 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004693 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004695 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004697 DAG.getIntPtrConstant(i));
4698 }
4699 return NewV;
4700}
4701
4702// v16i8 shuffles - Prefer shuffles in the following order:
4703// 1. [ssse3] 1 x pshufb
4704// 2. [ssse3] 2 x pshufb + 1 x por
4705// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4706static
Nate Begeman9008ca62009-04-27 18:41:29 +00004707SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004708 SelectionDAG &DAG,
4709 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004710 SDValue V1 = SVOp->getOperand(0);
4711 SDValue V2 = SVOp->getOperand(1);
4712 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004713 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004714 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004715
Nate Begemanb9a47b82009-02-23 08:49:38 +00004716 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004717 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004718 // present, fall back to case 3.
4719 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4720 bool V1Only = true;
4721 bool V2Only = true;
4722 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004723 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004724 if (EltIdx < 0)
4725 continue;
4726 if (EltIdx < 16)
4727 V2Only = false;
4728 else
4729 V1Only = false;
4730 }
Eric Christopherfd179292009-08-27 18:07:15 +00004731
Nate Begemanb9a47b82009-02-23 08:49:38 +00004732 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4733 if (TLI.getSubtarget()->hasSSSE3()) {
4734 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004735
Nate Begemanb9a47b82009-02-23 08:49:38 +00004736 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004737 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004738 //
4739 // Otherwise, we have elements from both input vectors, and must zero out
4740 // elements that come from V2 in the first mask, and V1 in the second mask
4741 // so that we can OR them together.
4742 bool TwoInputs = !(V1Only || V2Only);
4743 for (unsigned i = 0; i != 16; ++i) {
4744 int EltIdx = MaskVals[i];
4745 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004746 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004747 continue;
4748 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004749 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004750 }
4751 // If all the elements are from V2, assign it to V1 and return after
4752 // building the first pshufb.
4753 if (V2Only)
4754 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004756 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004757 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004758 if (!TwoInputs)
4759 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004760
Nate Begemanb9a47b82009-02-23 08:49:38 +00004761 // Calculate the shuffle mask for the second input, shuffle it, and
4762 // OR it with the first shuffled input.
4763 pshufbMask.clear();
4764 for (unsigned i = 0; i != 16; ++i) {
4765 int EltIdx = MaskVals[i];
4766 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004767 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004768 continue;
4769 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004770 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004771 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004772 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004773 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004774 MVT::v16i8, &pshufbMask[0], 16));
4775 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004776 }
Eric Christopherfd179292009-08-27 18:07:15 +00004777
Nate Begemanb9a47b82009-02-23 08:49:38 +00004778 // No SSSE3 - Calculate in place words and then fix all out of place words
4779 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4780 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004781 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
4782 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004783 SDValue NewV = V2Only ? V2 : V1;
4784 for (int i = 0; i != 8; ++i) {
4785 int Elt0 = MaskVals[i*2];
4786 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004787
Nate Begemanb9a47b82009-02-23 08:49:38 +00004788 // This word of the result is all undef, skip it.
4789 if (Elt0 < 0 && Elt1 < 0)
4790 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004791
Nate Begemanb9a47b82009-02-23 08:49:38 +00004792 // This word of the result is already in the correct place, skip it.
4793 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4794 continue;
4795 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4796 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004797
Nate Begemanb9a47b82009-02-23 08:49:38 +00004798 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4799 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4800 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004801
4802 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4803 // using a single extract together, load it and store it.
4804 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004805 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004806 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004807 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004808 DAG.getIntPtrConstant(i));
4809 continue;
4810 }
4811
Nate Begemanb9a47b82009-02-23 08:49:38 +00004812 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004813 // source byte is not also odd, shift the extracted word left 8 bits
4814 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004815 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004817 DAG.getIntPtrConstant(Elt1 / 2));
4818 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004820 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004821 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4823 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004824 }
4825 // If Elt0 is defined, extract it from the appropriate source. If the
4826 // source byte is not also even, shift the extracted word right 8 bits. If
4827 // Elt1 was also defined, OR the extracted values together before
4828 // inserting them in the result.
4829 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004830 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004831 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4832 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004834 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004835 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4837 DAG.getConstant(0x00FF, MVT::i16));
4838 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004839 : InsElt0;
4840 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004841 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004842 DAG.getIntPtrConstant(i));
4843 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004844 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004845}
4846
Evan Cheng7a831ce2007-12-15 03:00:47 +00004847/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004848/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004849/// done when every pair / quad of shuffle mask elements point to elements in
4850/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004851/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00004852static
Nate Begeman9008ca62009-04-27 18:41:29 +00004853SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00004854 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004855 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004856 SDValue V1 = SVOp->getOperand(0);
4857 SDValue V2 = SVOp->getOperand(1);
4858 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004859 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004860 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004861 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004862 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004863 case MVT::v4f32: NewVT = MVT::v2f64; break;
4864 case MVT::v4i32: NewVT = MVT::v2i64; break;
4865 case MVT::v8i16: NewVT = MVT::v4i32; break;
4866 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004867 }
4868
Nate Begeman9008ca62009-04-27 18:41:29 +00004869 int Scale = NumElems / NewWidth;
4870 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004871 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004872 int StartIdx = -1;
4873 for (int j = 0; j < Scale; ++j) {
4874 int EltIdx = SVOp->getMaskElt(i+j);
4875 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004876 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004877 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004878 StartIdx = EltIdx - (EltIdx % Scale);
4879 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004880 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004881 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004882 if (StartIdx == -1)
4883 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004884 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004885 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004886 }
4887
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004888 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
4889 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004890 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004891}
4892
Evan Chengd880b972008-05-09 21:53:03 +00004893/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004894///
Owen Andersone50ed302009-08-10 22:56:29 +00004895static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004896 SDValue SrcOp, SelectionDAG &DAG,
4897 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004898 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004899 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004900 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004901 LD = dyn_cast<LoadSDNode>(SrcOp);
4902 if (!LD) {
4903 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4904 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004905 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00004906 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004907 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004908 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004909 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004910 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004911 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004912 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004913 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4914 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4915 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004916 SrcOp.getOperand(0)
4917 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004918 }
4919 }
4920 }
4921
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004922 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004923 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004924 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004925 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004926}
4927
Evan Chengace3c172008-07-22 21:13:36 +00004928/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4929/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004930static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004931LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4932 SDValue V1 = SVOp->getOperand(0);
4933 SDValue V2 = SVOp->getOperand(1);
4934 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004935 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004936
Evan Chengace3c172008-07-22 21:13:36 +00004937 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004938 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004939 SmallVector<int, 8> Mask1(4U, -1);
4940 SmallVector<int, 8> PermMask;
4941 SVOp->getMask(PermMask);
4942
Evan Chengace3c172008-07-22 21:13:36 +00004943 unsigned NumHi = 0;
4944 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004945 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004946 int Idx = PermMask[i];
4947 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004948 Locs[i] = std::make_pair(-1, -1);
4949 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004950 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4951 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004952 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004953 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004954 NumLo++;
4955 } else {
4956 Locs[i] = std::make_pair(1, NumHi);
4957 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004958 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004959 NumHi++;
4960 }
4961 }
4962 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004963
Evan Chengace3c172008-07-22 21:13:36 +00004964 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004965 // If no more than two elements come from either vector. This can be
4966 // implemented with two shuffles. First shuffle gather the elements.
4967 // The second shuffle, which takes the first shuffle as both of its
4968 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004969 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004970
Nate Begeman9008ca62009-04-27 18:41:29 +00004971 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004972
Evan Chengace3c172008-07-22 21:13:36 +00004973 for (unsigned i = 0; i != 4; ++i) {
4974 if (Locs[i].first == -1)
4975 continue;
4976 else {
4977 unsigned Idx = (i < 2) ? 0 : 4;
4978 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004979 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004980 }
4981 }
4982
Nate Begeman9008ca62009-04-27 18:41:29 +00004983 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004984 } else if (NumLo == 3 || NumHi == 3) {
4985 // Otherwise, we must have three elements from one vector, call it X, and
4986 // one element from the other, call it Y. First, use a shufps to build an
4987 // intermediate vector with the one element from Y and the element from X
4988 // that will be in the same half in the final destination (the indexes don't
4989 // matter). Then, use a shufps to build the final vector, taking the half
4990 // containing the element from Y from the intermediate, and the other half
4991 // from X.
4992 if (NumHi == 3) {
4993 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004994 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004995 std::swap(V1, V2);
4996 }
4997
4998 // Find the element from V2.
4999 unsigned HiIndex;
5000 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005001 int Val = PermMask[HiIndex];
5002 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005003 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005004 if (Val >= 4)
5005 break;
5006 }
5007
Nate Begeman9008ca62009-04-27 18:41:29 +00005008 Mask1[0] = PermMask[HiIndex];
5009 Mask1[1] = -1;
5010 Mask1[2] = PermMask[HiIndex^1];
5011 Mask1[3] = -1;
5012 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005013
5014 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005015 Mask1[0] = PermMask[0];
5016 Mask1[1] = PermMask[1];
5017 Mask1[2] = HiIndex & 1 ? 6 : 4;
5018 Mask1[3] = HiIndex & 1 ? 4 : 6;
5019 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005020 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005021 Mask1[0] = HiIndex & 1 ? 2 : 0;
5022 Mask1[1] = HiIndex & 1 ? 0 : 2;
5023 Mask1[2] = PermMask[2];
5024 Mask1[3] = PermMask[3];
5025 if (Mask1[2] >= 0)
5026 Mask1[2] += 4;
5027 if (Mask1[3] >= 0)
5028 Mask1[3] += 4;
5029 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005030 }
Evan Chengace3c172008-07-22 21:13:36 +00005031 }
5032
5033 // Break it into (shuffle shuffle_hi, shuffle_lo).
5034 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005035 SmallVector<int,8> LoMask(4U, -1);
5036 SmallVector<int,8> HiMask(4U, -1);
5037
5038 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005039 unsigned MaskIdx = 0;
5040 unsigned LoIdx = 0;
5041 unsigned HiIdx = 2;
5042 for (unsigned i = 0; i != 4; ++i) {
5043 if (i == 2) {
5044 MaskPtr = &HiMask;
5045 MaskIdx = 1;
5046 LoIdx = 0;
5047 HiIdx = 2;
5048 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005049 int Idx = PermMask[i];
5050 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005051 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005052 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005053 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005054 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005055 LoIdx++;
5056 } else {
5057 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005058 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005059 HiIdx++;
5060 }
5061 }
5062
Nate Begeman9008ca62009-04-27 18:41:29 +00005063 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5064 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5065 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005066 for (unsigned i = 0; i != 4; ++i) {
5067 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005068 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005069 } else {
5070 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005071 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005072 }
5073 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005074 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005075}
5076
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005077static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005078 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005079 V = V.getOperand(0);
5080 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5081 V = V.getOperand(0);
5082 if (MayFoldLoad(V))
5083 return true;
5084 return false;
5085}
5086
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005087// FIXME: the version above should always be used. Since there's
5088// a bug where several vector shuffles can't be folded because the
5089// DAG is not updated during lowering and a node claims to have two
5090// uses while it only has one, use this version, and let isel match
5091// another instruction if the load really happens to have more than
5092// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005093// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005094static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005095 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005096 V = V.getOperand(0);
5097 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5098 V = V.getOperand(0);
5099 if (ISD::isNormalLoad(V.getNode()))
5100 return true;
5101 return false;
5102}
5103
5104/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5105/// a vector extract, and if both can be later optimized into a single load.
5106/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5107/// here because otherwise a target specific shuffle node is going to be
5108/// emitted for this shuffle, and the optimization not done.
5109/// FIXME: This is probably not the best approach, but fix the problem
5110/// until the right path is decided.
5111static
5112bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5113 const TargetLowering &TLI) {
5114 EVT VT = V.getValueType();
5115 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5116
5117 // Be sure that the vector shuffle is present in a pattern like this:
5118 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5119 if (!V.hasOneUse())
5120 return false;
5121
5122 SDNode *N = *V.getNode()->use_begin();
5123 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5124 return false;
5125
5126 SDValue EltNo = N->getOperand(1);
5127 if (!isa<ConstantSDNode>(EltNo))
5128 return false;
5129
5130 // If the bit convert changed the number of elements, it is unsafe
5131 // to examine the mask.
5132 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005133 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005134 EVT SrcVT = V.getOperand(0).getValueType();
5135 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5136 return false;
5137 V = V.getOperand(0);
5138 HasShuffleIntoBitcast = true;
5139 }
5140
5141 // Select the input vector, guarding against out of range extract vector.
5142 unsigned NumElems = VT.getVectorNumElements();
5143 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5144 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5145 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5146
5147 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005148 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005149 V = V.getOperand(0);
5150
5151 if (ISD::isNormalLoad(V.getNode())) {
5152 // Is the original load suitable?
5153 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5154
5155 // FIXME: avoid the multi-use bug that is preventing lots of
5156 // of foldings to be detected, this is still wrong of course, but
5157 // give the temporary desired behavior, and if it happens that
5158 // the load has real more uses, during isel it will not fold, and
5159 // will generate poor code.
5160 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5161 return false;
5162
5163 if (!HasShuffleIntoBitcast)
5164 return true;
5165
5166 // If there's a bitcast before the shuffle, check if the load type and
5167 // alignment is valid.
5168 unsigned Align = LN0->getAlignment();
5169 unsigned NewAlign =
5170 TLI.getTargetData()->getABITypeAlignment(
5171 VT.getTypeForEVT(*DAG.getContext()));
5172
5173 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5174 return false;
5175 }
5176
5177 return true;
5178}
5179
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005180static
Evan Cheng835580f2010-10-07 20:50:20 +00005181SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5182 EVT VT = Op.getValueType();
5183
5184 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005185 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5186 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005187 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5188 V1, DAG));
5189}
5190
5191static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005192SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5193 bool HasSSE2) {
5194 SDValue V1 = Op.getOperand(0);
5195 SDValue V2 = Op.getOperand(1);
5196 EVT VT = Op.getValueType();
5197
5198 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5199
5200 if (HasSSE2 && VT == MVT::v2f64)
5201 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5202
5203 // v4f32 or v4i32
5204 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5205}
5206
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005207static
5208SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5209 SDValue V1 = Op.getOperand(0);
5210 SDValue V2 = Op.getOperand(1);
5211 EVT VT = Op.getValueType();
5212
5213 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5214 "unsupported shuffle type");
5215
5216 if (V2.getOpcode() == ISD::UNDEF)
5217 V2 = V1;
5218
5219 // v4i32 or v4f32
5220 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5221}
5222
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005223static
5224SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5225 SDValue V1 = Op.getOperand(0);
5226 SDValue V2 = Op.getOperand(1);
5227 EVT VT = Op.getValueType();
5228 unsigned NumElems = VT.getVectorNumElements();
5229
5230 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5231 // operand of these instructions is only memory, so check if there's a
5232 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5233 // same masks.
5234 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005235
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005236 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005237 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005238 CanFoldLoad = true;
5239
5240 // When V1 is a load, it can be folded later into a store in isel, example:
5241 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5242 // turns into:
5243 // (MOVLPSmr addr:$src1, VR128:$src2)
5244 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005245 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005246 CanFoldLoad = true;
5247
5248 if (CanFoldLoad) {
5249 if (HasSSE2 && NumElems == 2)
5250 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5251
5252 if (NumElems == 4)
5253 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5254 }
5255
5256 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5257 // movl and movlp will both match v2i64, but v2i64 is never matched by
5258 // movl earlier because we make it strict to avoid messing with the movlp load
5259 // folding logic (see the code above getMOVLP call). Match it here then,
5260 // this is horrible, but will stay like this until we move all shuffle
5261 // matching to x86 specific nodes. Note that for the 1st condition all
5262 // types are matched with movsd.
5263 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5264 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5265 else if (HasSSE2)
5266 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5267
5268
5269 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5270
5271 // Invert the operand order and use SHUFPS to match it.
5272 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5273 X86::getShuffleSHUFImmediate(SVOp), DAG);
5274}
5275
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005276static inline unsigned getUNPCKLOpcode(EVT VT) {
5277 switch(VT.getSimpleVT().SimpleTy) {
5278 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5279 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5280 case MVT::v4f32: return X86ISD::UNPCKLPS;
5281 case MVT::v2f64: return X86ISD::UNPCKLPD;
5282 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5283 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5284 default:
5285 llvm_unreachable("Unknow type for unpckl");
5286 }
5287 return 0;
5288}
5289
5290static inline unsigned getUNPCKHOpcode(EVT VT) {
5291 switch(VT.getSimpleVT().SimpleTy) {
5292 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5293 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5294 case MVT::v4f32: return X86ISD::UNPCKHPS;
5295 case MVT::v2f64: return X86ISD::UNPCKHPD;
5296 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5297 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5298 default:
5299 llvm_unreachable("Unknow type for unpckh");
5300 }
5301 return 0;
5302}
5303
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005304static
5305SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005306 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005307 const X86Subtarget *Subtarget) {
5308 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5309 EVT VT = Op.getValueType();
5310 DebugLoc dl = Op.getDebugLoc();
5311 SDValue V1 = Op.getOperand(0);
5312 SDValue V2 = Op.getOperand(1);
5313
5314 if (isZeroShuffle(SVOp))
5315 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5316
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005317 // Handle splat operations
5318 if (SVOp->isSplat()) {
5319 // Special case, this is the only place now where it's
5320 // allowed to return a vector_shuffle operation without
5321 // using a target specific node, because *hopefully* it
5322 // will be optimized away by the dag combiner.
5323 if (VT.getVectorNumElements() <= 4 &&
5324 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5325 return Op;
5326
5327 // Handle splats by matching through known masks
5328 if (VT.getVectorNumElements() <= 4)
5329 return SDValue();
5330
Evan Cheng835580f2010-10-07 20:50:20 +00005331 // Canonicalize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005332 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005333 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005334
5335 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5336 // do it!
5337 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5338 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5339 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005340 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005341 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5342 // FIXME: Figure out a cleaner way to do this.
5343 // Try to make use of movq to zero out the top part.
5344 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5345 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5346 if (NewOp.getNode()) {
5347 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5348 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5349 DAG, Subtarget, dl);
5350 }
5351 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5352 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5353 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5354 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5355 DAG, Subtarget, dl);
5356 }
5357 }
5358 return SDValue();
5359}
5360
Dan Gohman475871a2008-07-27 21:46:04 +00005361SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005362X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005363 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005364 SDValue V1 = Op.getOperand(0);
5365 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005366 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005367 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005368 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005369 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005370 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5371 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005372 bool V1IsSplat = false;
5373 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005374 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005375 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005376 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005377 MachineFunction &MF = DAG.getMachineFunction();
5378 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005379
Dale Johannesen0488fb62010-09-30 23:57:10 +00005380 // Shuffle operations on MMX not supported.
5381 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005382 return Op;
5383
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005384 // Vector shuffle lowering takes 3 steps:
5385 //
5386 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5387 // narrowing and commutation of operands should be handled.
5388 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5389 // shuffle nodes.
5390 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5391 // so the shuffle can be broken into other shuffles and the legalizer can
5392 // try the lowering again.
5393 //
5394 // The general ideia is that no vector_shuffle operation should be left to
5395 // be matched during isel, all of them must be converted to a target specific
5396 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005397
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005398 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5399 // narrowing and commutation of operands should be handled. The actual code
5400 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005401 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005402 if (NewOp.getNode())
5403 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005404
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005405 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5406 // unpckh_undef). Only use pshufd if speed is more important than size.
5407 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5408 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5409 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5410 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5411 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5412 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005413
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005414 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005415 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005416 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005417
Dale Johannesen0488fb62010-09-30 23:57:10 +00005418 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005419 return getMOVHighToLow(Op, dl, DAG);
5420
5421 // Use to match splats
5422 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5423 (VT == MVT::v2f64 || VT == MVT::v2i64))
5424 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5425
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005426 if (X86::isPSHUFDMask(SVOp)) {
5427 // The actual implementation will match the mask in the if above and then
5428 // during isel it can match several different instructions, not only pshufd
5429 // as its name says, sad but true, emulate the behavior for now...
5430 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5431 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5432
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005433 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5434
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005435 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005436 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5437
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005438 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005439 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5440 TargetMask, DAG);
5441
5442 if (VT == MVT::v4f32)
5443 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5444 TargetMask, DAG);
5445 }
Eric Christopherfd179292009-08-27 18:07:15 +00005446
Evan Chengf26ffe92008-05-29 08:22:04 +00005447 // Check if this can be converted into a logical shift.
5448 bool isLeft = false;
5449 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005450 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005451 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005452 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005453 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005454 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005455 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005456 EVT EltVT = VT.getVectorElementType();
5457 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005458 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005459 }
Eric Christopherfd179292009-08-27 18:07:15 +00005460
Nate Begeman9008ca62009-04-27 18:41:29 +00005461 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005462 if (V1IsUndef)
5463 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005464 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005465 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005466 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005467 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005468 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5469
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005470 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005471 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5472 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005473 }
Eric Christopherfd179292009-08-27 18:07:15 +00005474
Nate Begeman9008ca62009-04-27 18:41:29 +00005475 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00005476 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5477 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005478
Dale Johannesen0488fb62010-09-30 23:57:10 +00005479 if (X86::isMOVHLPSMask(SVOp))
5480 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005481
Dale Johannesen0488fb62010-09-30 23:57:10 +00005482 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5483 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005484
Dale Johannesen0488fb62010-09-30 23:57:10 +00005485 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5486 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005487
Dale Johannesen0488fb62010-09-30 23:57:10 +00005488 if (X86::isMOVLPMask(SVOp))
5489 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005490
Nate Begeman9008ca62009-04-27 18:41:29 +00005491 if (ShouldXformToMOVHLPS(SVOp) ||
5492 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5493 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005494
Evan Chengf26ffe92008-05-29 08:22:04 +00005495 if (isShift) {
5496 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005497 EVT EltVT = VT.getVectorElementType();
5498 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005499 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005500 }
Eric Christopherfd179292009-08-27 18:07:15 +00005501
Evan Cheng9eca5e82006-10-25 21:49:50 +00005502 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005503 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5504 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005505 V1IsSplat = isSplatVector(V1.getNode());
5506 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005507
Chris Lattner8a594482007-11-25 00:24:49 +00005508 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005509 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005510 Op = CommuteVectorShuffle(SVOp, DAG);
5511 SVOp = cast<ShuffleVectorSDNode>(Op);
5512 V1 = SVOp->getOperand(0);
5513 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005514 std::swap(V1IsSplat, V2IsSplat);
5515 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005516 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005517 }
5518
Nate Begeman9008ca62009-04-27 18:41:29 +00005519 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5520 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005521 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005522 return V1;
5523 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5524 // the instruction selector will not match, so get a canonical MOVL with
5525 // swapped operands to undo the commute.
5526 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005527 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005528
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005529 if (X86::isUNPCKLMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005530 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005531
5532 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005533 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005534
Evan Cheng9bbbb982006-10-25 20:48:19 +00005535 if (V2IsSplat) {
5536 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005537 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005538 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005539 SDValue NewMask = NormalizeMask(SVOp, DAG);
5540 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5541 if (NSVOp != SVOp) {
5542 if (X86::isUNPCKLMask(NSVOp, true)) {
5543 return NewMask;
5544 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5545 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005546 }
5547 }
5548 }
5549
Evan Cheng9eca5e82006-10-25 21:49:50 +00005550 if (Commuted) {
5551 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005552 // FIXME: this seems wrong.
5553 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5554 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005555
5556 if (X86::isUNPCKLMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005557 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005558
5559 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005560 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005561 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005562
Nate Begeman9008ca62009-04-27 18:41:29 +00005563 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00005564 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00005565 return CommuteVectorShuffle(SVOp, DAG);
5566
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005567 // The checks below are all present in isShuffleMaskLegal, but they are
5568 // inlined here right now to enable us to directly emit target specific
5569 // nodes, and remove one by one until they don't return Op anymore.
5570 SmallVector<int, 16> M;
5571 SVOp->getMask(M);
5572
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005573 if (isPALIGNRMask(M, VT, HasSSSE3))
5574 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5575 X86::getShufflePALIGNRImmediate(SVOp),
5576 DAG);
5577
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005578 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5579 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5580 if (VT == MVT::v2f64)
5581 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5582 if (VT == MVT::v2i64)
5583 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5584 }
5585
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005586 if (isPSHUFHWMask(M, VT))
5587 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5588 X86::getShufflePSHUFHWImmediate(SVOp),
5589 DAG);
5590
5591 if (isPSHUFLWMask(M, VT))
5592 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5593 X86::getShufflePSHUFLWImmediate(SVOp),
5594 DAG);
5595
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005596 if (isSHUFPMask(M, VT)) {
5597 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5598 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5599 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5600 TargetMask, DAG);
5601 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5602 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5603 TargetMask, DAG);
5604 }
5605
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005606 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5607 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5608 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5609 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5610 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5611 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5612
Evan Cheng14b32e12007-12-11 01:46:18 +00005613 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005615 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005616 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005617 return NewOp;
5618 }
5619
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005621 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 if (NewOp.getNode())
5623 return NewOp;
5624 }
Eric Christopherfd179292009-08-27 18:07:15 +00005625
Dale Johannesen0488fb62010-09-30 23:57:10 +00005626 // Handle all 4 wide cases with a number of shuffles.
5627 if (NumElems == 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005628 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005629
Dan Gohman475871a2008-07-27 21:46:04 +00005630 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005631}
5632
Dan Gohman475871a2008-07-27 21:46:04 +00005633SDValue
5634X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005635 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005636 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005637 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005638 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005640 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005642 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005643 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005644 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005645 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5646 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5647 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5649 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005650 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005652 Op.getOperand(0)),
5653 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005655 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005657 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005658 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005660 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5661 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005662 // result has a single use which is a store or a bitcast to i32. And in
5663 // the case of a store, it's not worth it if the index is a constant 0,
5664 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005665 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005666 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005667 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005668 if ((User->getOpcode() != ISD::STORE ||
5669 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5670 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005671 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005673 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005675 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005676 Op.getOperand(0)),
5677 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005678 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005680 // ExtractPS works with constant index.
5681 if (isa<ConstantSDNode>(Op.getOperand(1)))
5682 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005683 }
Dan Gohman475871a2008-07-27 21:46:04 +00005684 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005685}
5686
5687
Dan Gohman475871a2008-07-27 21:46:04 +00005688SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005689X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5690 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005691 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005692 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005693
Evan Cheng62a3f152008-03-24 21:52:23 +00005694 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005695 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005696 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005697 return Res;
5698 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005699
Owen Andersone50ed302009-08-10 22:56:29 +00005700 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005701 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005702 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005703 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005704 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005705 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005706 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5708 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005709 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005711 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005712 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005713 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005714 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005715 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005716 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005717 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005718 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005719 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005720 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005721 if (Idx == 0)
5722 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005723
Evan Cheng0db9fe62006-04-25 20:13:52 +00005724 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005725 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005726 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005727 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005728 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005729 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005730 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005731 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005732 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5733 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5734 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005735 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005736 if (Idx == 0)
5737 return Op;
5738
5739 // UNPCKHPD the element to the lowest double word, then movsd.
5740 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5741 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005742 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005743 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005744 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005745 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005746 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005747 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005748 }
5749
Dan Gohman475871a2008-07-27 21:46:04 +00005750 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005751}
5752
Dan Gohman475871a2008-07-27 21:46:04 +00005753SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005754X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5755 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005756 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005757 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005758 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005759
Dan Gohman475871a2008-07-27 21:46:04 +00005760 SDValue N0 = Op.getOperand(0);
5761 SDValue N1 = Op.getOperand(1);
5762 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005763
Dan Gohman8a55ce42009-09-23 21:02:20 +00005764 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005765 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005766 unsigned Opc;
5767 if (VT == MVT::v8i16)
5768 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005769 else if (VT == MVT::v16i8)
5770 Opc = X86ISD::PINSRB;
5771 else
5772 Opc = X86ISD::PINSRB;
5773
Nate Begeman14d12ca2008-02-11 04:19:36 +00005774 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5775 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005776 if (N1.getValueType() != MVT::i32)
5777 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5778 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005779 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005780 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005781 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005782 // Bits [7:6] of the constant are the source select. This will always be
5783 // zero here. The DAG Combiner may combine an extract_elt index into these
5784 // bits. For example (insert (extract, 3), 2) could be matched by putting
5785 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005786 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005787 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005788 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005789 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005790 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005791 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005793 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005794 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005795 // PINSR* works with constant index.
5796 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005797 }
Dan Gohman475871a2008-07-27 21:46:04 +00005798 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005799}
5800
Dan Gohman475871a2008-07-27 21:46:04 +00005801SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005802X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005803 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005804 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005805
5806 if (Subtarget->hasSSE41())
5807 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5808
Dan Gohman8a55ce42009-09-23 21:02:20 +00005809 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005810 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005811
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005812 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005813 SDValue N0 = Op.getOperand(0);
5814 SDValue N1 = Op.getOperand(1);
5815 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005816
Dan Gohman8a55ce42009-09-23 21:02:20 +00005817 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005818 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5819 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005820 if (N1.getValueType() != MVT::i32)
5821 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5822 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005823 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00005824 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005825 }
Dan Gohman475871a2008-07-27 21:46:04 +00005826 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005827}
5828
Dan Gohman475871a2008-07-27 21:46:04 +00005829SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005830X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005831 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005832
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005833 if (Op.getValueType() == MVT::v1i64 &&
5834 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005836
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00005838 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
5839 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005840 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00005841 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005842}
5843
Bill Wendling056292f2008-09-16 21:48:12 +00005844// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5845// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5846// one of the above mentioned nodes. It has to be wrapped because otherwise
5847// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5848// be used to form addressing mode. These wrapped nodes will be selected
5849// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005850SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005851X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005852 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005853
Chris Lattner41621a22009-06-26 19:22:52 +00005854 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5855 // global base reg.
5856 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005857 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005858 CodeModel::Model M = getTargetMachine().getCodeModel();
5859
Chris Lattner4f066492009-07-11 20:29:19 +00005860 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005861 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005862 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005863 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005864 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005865 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005866 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005867
Evan Cheng1606e8e2009-03-13 07:51:59 +00005868 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005869 CP->getAlignment(),
5870 CP->getOffset(), OpFlag);
5871 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005872 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005873 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005874 if (OpFlag) {
5875 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005876 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005877 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005878 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005879 }
5880
5881 return Result;
5882}
5883
Dan Gohmand858e902010-04-17 15:26:15 +00005884SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005885 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005886
Chris Lattner18c59872009-06-27 04:16:01 +00005887 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5888 // global base reg.
5889 unsigned char OpFlag = 0;
5890 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005891 CodeModel::Model M = getTargetMachine().getCodeModel();
5892
Chris Lattner4f066492009-07-11 20:29:19 +00005893 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005894 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005895 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005896 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005897 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005898 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005899 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005900
Chris Lattner18c59872009-06-27 04:16:01 +00005901 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5902 OpFlag);
5903 DebugLoc DL = JT->getDebugLoc();
5904 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005905
Chris Lattner18c59872009-06-27 04:16:01 +00005906 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00005907 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00005908 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5909 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005910 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005911 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005912
Chris Lattner18c59872009-06-27 04:16:01 +00005913 return Result;
5914}
5915
5916SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005917X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005918 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005919
Chris Lattner18c59872009-06-27 04:16:01 +00005920 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5921 // global base reg.
5922 unsigned char OpFlag = 0;
5923 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005924 CodeModel::Model M = getTargetMachine().getCodeModel();
5925
Chris Lattner4f066492009-07-11 20:29:19 +00005926 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005927 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005928 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005929 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005930 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005931 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005932 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005933
Chris Lattner18c59872009-06-27 04:16:01 +00005934 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005935
Chris Lattner18c59872009-06-27 04:16:01 +00005936 DebugLoc DL = Op.getDebugLoc();
5937 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005938
5939
Chris Lattner18c59872009-06-27 04:16:01 +00005940 // With PIC, the address is actually $g + Offset.
5941 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005942 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005943 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5944 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005945 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005946 Result);
5947 }
Eric Christopherfd179292009-08-27 18:07:15 +00005948
Chris Lattner18c59872009-06-27 04:16:01 +00005949 return Result;
5950}
5951
Dan Gohman475871a2008-07-27 21:46:04 +00005952SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005953X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005954 // Create the TargetBlockAddressAddress node.
5955 unsigned char OpFlags =
5956 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005957 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005958 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005959 DebugLoc dl = Op.getDebugLoc();
5960 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5961 /*isTarget=*/true, OpFlags);
5962
Dan Gohmanf705adb2009-10-30 01:28:02 +00005963 if (Subtarget->isPICStyleRIPRel() &&
5964 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005965 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5966 else
5967 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005968
Dan Gohman29cbade2009-11-20 23:18:13 +00005969 // With PIC, the address is actually $g + Offset.
5970 if (isGlobalRelativeToPICBase(OpFlags)) {
5971 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5972 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5973 Result);
5974 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005975
5976 return Result;
5977}
5978
5979SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005980X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005981 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005982 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005983 // Create the TargetGlobalAddress node, folding in the constant
5984 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005985 unsigned char OpFlags =
5986 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005987 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005988 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005989 if (OpFlags == X86II::MO_NO_FLAG &&
5990 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005991 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005992 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005993 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005994 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005995 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005996 }
Eric Christopherfd179292009-08-27 18:07:15 +00005997
Chris Lattner4f066492009-07-11 20:29:19 +00005998 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005999 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006000 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6001 else
6002 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006003
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006004 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006005 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006006 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6007 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006008 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006009 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006010
Chris Lattner36c25012009-07-10 07:34:39 +00006011 // For globals that require a load from a stub to get the address, emit the
6012 // load.
6013 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006014 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006015 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006016
Dan Gohman6520e202008-10-18 02:06:02 +00006017 // If there was a non-zero offset that we didn't fold, create an explicit
6018 // addition for it.
6019 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006020 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006021 DAG.getConstant(Offset, getPointerTy()));
6022
Evan Cheng0db9fe62006-04-25 20:13:52 +00006023 return Result;
6024}
6025
Evan Chengda43bcf2008-09-24 00:05:32 +00006026SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006027X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006028 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006029 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006030 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006031}
6032
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006033static SDValue
6034GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006035 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006036 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006037 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006038 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006039 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006040 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006041 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006042 GA->getOffset(),
6043 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006044 if (InFlag) {
6045 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006046 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006047 } else {
6048 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006049 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006050 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006051
6052 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006053 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006054
Rafael Espindola15f1b662009-04-24 12:59:40 +00006055 SDValue Flag = Chain.getValue(1);
6056 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006057}
6058
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006059// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006060static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006061LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006062 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006063 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006064 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6065 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006066 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006067 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006068 InFlag = Chain.getValue(1);
6069
Chris Lattnerb903bed2009-06-26 21:20:29 +00006070 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006071}
6072
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006073// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006074static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006075LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006076 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006077 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6078 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006079}
6080
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006081// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6082// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006083static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006084 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006085 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006086 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006087
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006088 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6089 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6090 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006091
Michael J. Spencerec38de22010-10-10 22:04:20 +00006092 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006093 DAG.getIntPtrConstant(0),
6094 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006095
Chris Lattnerb903bed2009-06-26 21:20:29 +00006096 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006097 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6098 // initialexec.
6099 unsigned WrapperKind = X86ISD::Wrapper;
6100 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006101 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006102 } else if (is64Bit) {
6103 assert(model == TLSModel::InitialExec);
6104 OperandFlags = X86II::MO_GOTTPOFF;
6105 WrapperKind = X86ISD::WrapperRIP;
6106 } else {
6107 assert(model == TLSModel::InitialExec);
6108 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006109 }
Eric Christopherfd179292009-08-27 18:07:15 +00006110
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006111 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6112 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006113 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006114 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006115 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006116 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006117
Rafael Espindola9a580232009-02-27 13:37:18 +00006118 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006119 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006120 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006121
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006122 // The address of the thread local variable is the add of the thread
6123 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006124 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006125}
6126
Dan Gohman475871a2008-07-27 21:46:04 +00006127SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006128X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006129
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006130 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006131 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006132
Eric Christopher30ef0e52010-06-03 04:07:48 +00006133 if (Subtarget->isTargetELF()) {
6134 // TODO: implement the "local dynamic" model
6135 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006136
Eric Christopher30ef0e52010-06-03 04:07:48 +00006137 // If GV is an alias then use the aliasee for determining
6138 // thread-localness.
6139 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6140 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006141
6142 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006143 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006144
Eric Christopher30ef0e52010-06-03 04:07:48 +00006145 switch (model) {
6146 case TLSModel::GeneralDynamic:
6147 case TLSModel::LocalDynamic: // not implemented
6148 if (Subtarget->is64Bit())
6149 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6150 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006151
Eric Christopher30ef0e52010-06-03 04:07:48 +00006152 case TLSModel::InitialExec:
6153 case TLSModel::LocalExec:
6154 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6155 Subtarget->is64Bit());
6156 }
6157 } else if (Subtarget->isTargetDarwin()) {
6158 // Darwin only has one model of TLS. Lower to that.
6159 unsigned char OpFlag = 0;
6160 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6161 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006162
Eric Christopher30ef0e52010-06-03 04:07:48 +00006163 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6164 // global base reg.
6165 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6166 !Subtarget->is64Bit();
6167 if (PIC32)
6168 OpFlag = X86II::MO_TLVP_PIC_BASE;
6169 else
6170 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006171 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006172 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00006173 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00006174 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006175 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006176
Eric Christopher30ef0e52010-06-03 04:07:48 +00006177 // With PIC32, the address is actually $g + Offset.
6178 if (PIC32)
6179 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6180 DAG.getNode(X86ISD::GlobalBaseReg,
6181 DebugLoc(), getPointerTy()),
6182 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006183
Eric Christopher30ef0e52010-06-03 04:07:48 +00006184 // Lowering the machine isd will make sure everything is in the right
6185 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006186 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006187 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00006188 SDValue Args[] = { Chain, Offset };
6189 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006190
Eric Christopher30ef0e52010-06-03 04:07:48 +00006191 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6192 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6193 MFI->setAdjustsStack(true);
Eric Christopher8bce7cc2010-12-09 00:27:58 +00006194
Eric Christopher30ef0e52010-06-03 04:07:48 +00006195 // And our return value (tls address) is in the standard call return value
6196 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006197 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6198 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006199 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006200
Eric Christopher30ef0e52010-06-03 04:07:48 +00006201 assert(false &&
6202 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006203
Torok Edwinc23197a2009-07-14 16:55:14 +00006204 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006205 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006206}
6207
Evan Cheng0db9fe62006-04-25 20:13:52 +00006208
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006209/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006210/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006211SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006212 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006213 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006214 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006215 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006216 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006217 SDValue ShOpLo = Op.getOperand(0);
6218 SDValue ShOpHi = Op.getOperand(1);
6219 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006220 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006221 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006222 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006223
Dan Gohman475871a2008-07-27 21:46:04 +00006224 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006225 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006226 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6227 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006228 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006229 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6230 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006231 }
Evan Chenge3413162006-01-09 18:33:28 +00006232
Owen Anderson825b72b2009-08-11 20:47:22 +00006233 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6234 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006235 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006236 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006237
Dan Gohman475871a2008-07-27 21:46:04 +00006238 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006239 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006240 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6241 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006242
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006243 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006244 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6245 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006246 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006247 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6248 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006249 }
6250
Dan Gohman475871a2008-07-27 21:46:04 +00006251 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006252 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006253}
Evan Chenga3195e82006-01-12 22:54:21 +00006254
Dan Gohmand858e902010-04-17 15:26:15 +00006255SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6256 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006257 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006258
Dale Johannesen0488fb62010-09-30 23:57:10 +00006259 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006260 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006261
Owen Anderson825b72b2009-08-11 20:47:22 +00006262 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006263 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006264
Eli Friedman36df4992009-05-27 00:47:34 +00006265 // These are really Legal; return the operand so the caller accepts it as
6266 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006267 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006268 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006269 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006270 Subtarget->is64Bit()) {
6271 return Op;
6272 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006273
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006274 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006275 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006276 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006277 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006278 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006279 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006280 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006281 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006282 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006283 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6284}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006285
Owen Andersone50ed302009-08-10 22:56:29 +00006286SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006287 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006288 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006289 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006290 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006291 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006292 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006293 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006294 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00006295 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006296 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006297
Chris Lattner492a43e2010-09-22 01:28:21 +00006298 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006299
Chris Lattner492a43e2010-09-22 01:28:21 +00006300 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6301 MachineMemOperand *MMO =
6302 DAG.getMachineFunction()
6303 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6304 MachineMemOperand::MOLoad, ByteSize, ByteSize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006305
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006306 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006307 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
6308 X86ISD::FILD, DL,
6309 Tys, Ops, array_lengthof(Ops),
6310 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006311
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006312 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006313 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006314 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006315
6316 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6317 // shouldn't be necessary except that RFP cannot be live across
6318 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006319 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006320 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
6321 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006322 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006323 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006324 SDValue Ops[] = {
6325 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6326 };
Chris Lattner492a43e2010-09-22 01:28:21 +00006327 MachineMemOperand *MMO =
6328 DAG.getMachineFunction()
6329 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006330 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006331
Chris Lattner492a43e2010-09-22 01:28:21 +00006332 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
6333 Ops, array_lengthof(Ops),
6334 Op.getValueType(), MMO);
6335 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006336 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006337 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006338 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006339
Evan Cheng0db9fe62006-04-25 20:13:52 +00006340 return Result;
6341}
6342
Bill Wendling8b8a6362009-01-17 03:56:04 +00006343// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006344SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6345 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006346 // This algorithm is not obvious. Here it is in C code, more or less:
6347 /*
6348 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6349 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6350 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006351
Bill Wendling8b8a6362009-01-17 03:56:04 +00006352 // Copy ints to xmm registers.
6353 __m128i xh = _mm_cvtsi32_si128( hi );
6354 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006355
Bill Wendling8b8a6362009-01-17 03:56:04 +00006356 // Combine into low half of a single xmm register.
6357 __m128i x = _mm_unpacklo_epi32( xh, xl );
6358 __m128d d;
6359 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006360
Bill Wendling8b8a6362009-01-17 03:56:04 +00006361 // Merge in appropriate exponents to give the integer bits the right
6362 // magnitude.
6363 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006364
Bill Wendling8b8a6362009-01-17 03:56:04 +00006365 // Subtract away the biases to deal with the IEEE-754 double precision
6366 // implicit 1.
6367 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006368
Bill Wendling8b8a6362009-01-17 03:56:04 +00006369 // All conversions up to here are exact. The correctly rounded result is
6370 // calculated using the current rounding mode using the following
6371 // horizontal add.
6372 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6373 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6374 // store doesn't really need to be here (except
6375 // maybe to zero the other double)
6376 return sd;
6377 }
6378 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006379
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006380 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006381 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006382
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006383 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006384 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006385 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6386 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6387 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6388 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006389 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006390 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006391
Bill Wendling8b8a6362009-01-17 03:56:04 +00006392 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006393 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006394 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006395 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006396 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006397 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006398 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006399
Owen Anderson825b72b2009-08-11 20:47:22 +00006400 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6401 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006402 Op.getOperand(0),
6403 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006404 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6405 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006406 Op.getOperand(0),
6407 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006408 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6409 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006410 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006411 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006412 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006413 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006414 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006415 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006416 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006417 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006418
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006419 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006420 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006421 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6422 DAG.getUNDEF(MVT::v2f64), ShufMask);
6423 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6424 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006425 DAG.getIntPtrConstant(0));
6426}
6427
Bill Wendling8b8a6362009-01-17 03:56:04 +00006428// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006429SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6430 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006431 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006432 // FP constant to bias correct the final result.
6433 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006434 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006435
6436 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006437 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6438 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006439 Op.getOperand(0),
6440 DAG.getIntPtrConstant(0)));
6441
Owen Anderson825b72b2009-08-11 20:47:22 +00006442 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006443 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006444 DAG.getIntPtrConstant(0));
6445
6446 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006447 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006448 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006449 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006450 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006451 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006452 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006453 MVT::v2f64, Bias)));
6454 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006455 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006456 DAG.getIntPtrConstant(0));
6457
6458 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006459 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006460
6461 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006462 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006463
Owen Anderson825b72b2009-08-11 20:47:22 +00006464 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006465 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006466 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006467 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006468 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006469 }
6470
6471 // Handle final rounding.
6472 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006473}
6474
Dan Gohmand858e902010-04-17 15:26:15 +00006475SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6476 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006477 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006478 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006479
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006480 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006481 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6482 // the optimization here.
6483 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006484 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006485
Owen Andersone50ed302009-08-10 22:56:29 +00006486 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006487 EVT DstVT = Op.getValueType();
6488 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006489 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006490 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006491 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006492
6493 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006494 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006495 if (SrcVT == MVT::i32) {
6496 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6497 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6498 getPointerTy(), StackSlot, WordOff);
6499 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006500 StackSlot, MachinePointerInfo(),
6501 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006502 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006503 OffsetSlot, MachinePointerInfo(),
6504 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006505 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6506 return Fild;
6507 }
6508
6509 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6510 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006511 StackSlot, MachinePointerInfo(),
6512 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006513 // For i64 source, we need to add the appropriate power of 2 if the input
6514 // was negative. This is the same as the optimization in
6515 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6516 // we must be careful to do the computation in x87 extended precision, not
6517 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00006518 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6519 MachineMemOperand *MMO =
6520 DAG.getMachineFunction()
6521 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6522 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006523
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006524 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6525 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006526 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
6527 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006528
6529 APInt FF(32, 0x5F800000ULL);
6530
6531 // Check whether the sign bit is set.
6532 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6533 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6534 ISD::SETLT);
6535
6536 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6537 SDValue FudgePtr = DAG.getConstantPool(
6538 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6539 getPointerTy());
6540
6541 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6542 SDValue Zero = DAG.getIntPtrConstant(0);
6543 SDValue Four = DAG.getIntPtrConstant(4);
6544 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6545 Zero, Four);
6546 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6547
6548 // Load the value out, extending it from f32 to f80.
6549 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006550 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006551 FudgePtr, MachinePointerInfo::getConstantPool(),
6552 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006553 // Extend everything to 80 bits to force it to be done on x87.
6554 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6555 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006556}
6557
Dan Gohman475871a2008-07-27 21:46:04 +00006558std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006559FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00006560 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006561
Owen Andersone50ed302009-08-10 22:56:29 +00006562 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006563
6564 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006565 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6566 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006567 }
6568
Owen Anderson825b72b2009-08-11 20:47:22 +00006569 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6570 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006571 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006572
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006573 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006574 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006575 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006576 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006577 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006578 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006579 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006580 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006581
Evan Cheng87c89352007-10-15 20:11:21 +00006582 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6583 // stack slot.
6584 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006585 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006586 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006587 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006588
Michael J. Spencerec38de22010-10-10 22:04:20 +00006589
6590
Evan Cheng0db9fe62006-04-25 20:13:52 +00006591 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006592 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006593 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006594 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6595 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6596 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006597 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006598
Dan Gohman475871a2008-07-27 21:46:04 +00006599 SDValue Chain = DAG.getEntryNode();
6600 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00006601 EVT TheVT = Op.getOperand(0).getValueType();
6602 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006603 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00006604 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006605 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006606 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006607 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006608 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00006609 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00006610 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00006611
Chris Lattner492a43e2010-09-22 01:28:21 +00006612 MachineMemOperand *MMO =
6613 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6614 MachineMemOperand::MOLoad, MemSize, MemSize);
6615 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
6616 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006617 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006618 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006619 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6620 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006621
Chris Lattner07290932010-09-22 01:05:16 +00006622 MachineMemOperand *MMO =
6623 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6624 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006625
Evan Cheng0db9fe62006-04-25 20:13:52 +00006626 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006627 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00006628 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
6629 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00006630
Chris Lattner27a6c732007-11-24 07:07:01 +00006631 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006632}
6633
Dan Gohmand858e902010-04-17 15:26:15 +00006634SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6635 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00006636 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006637 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006638
Eli Friedman948e95a2009-05-23 09:59:16 +00006639 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006640 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006641 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6642 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006643
Chris Lattner27a6c732007-11-24 07:07:01 +00006644 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006645 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006646 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006647}
6648
Dan Gohmand858e902010-04-17 15:26:15 +00006649SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6650 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006651 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6652 SDValue FIST = Vals.first, StackSlot = Vals.second;
6653 assert(FIST.getNode() && "Unexpected failure");
6654
6655 // Load the result.
6656 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006657 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006658}
6659
Dan Gohmand858e902010-04-17 15:26:15 +00006660SDValue X86TargetLowering::LowerFABS(SDValue Op,
6661 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006662 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006663 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006664 EVT VT = Op.getValueType();
6665 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006666 if (VT.isVector())
6667 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006668 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006669 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006670 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006671 CV.push_back(C);
6672 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006673 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006674 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006675 CV.push_back(C);
6676 CV.push_back(C);
6677 CV.push_back(C);
6678 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006679 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006680 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006681 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006682 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006683 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006684 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006685 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006686}
6687
Dan Gohmand858e902010-04-17 15:26:15 +00006688SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006689 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006690 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006691 EVT VT = Op.getValueType();
6692 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006693 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006694 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006695 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006696 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006697 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006698 CV.push_back(C);
6699 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006700 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006701 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006702 CV.push_back(C);
6703 CV.push_back(C);
6704 CV.push_back(C);
6705 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006706 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006707 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006708 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006709 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006710 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006711 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006712 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006713 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006714 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006715 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006716 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006717 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006718 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006719 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006720 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006721}
6722
Dan Gohmand858e902010-04-17 15:26:15 +00006723SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006724 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006725 SDValue Op0 = Op.getOperand(0);
6726 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006727 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006728 EVT VT = Op.getValueType();
6729 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006730
6731 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006732 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006733 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006734 SrcVT = VT;
6735 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006736 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006737 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006738 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006739 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006740 }
6741
6742 // At this point the operands and the result should have the same
6743 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006744
Evan Cheng68c47cb2007-01-05 07:55:56 +00006745 // First get the sign bit of second operand.
6746 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006747 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006748 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6749 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006750 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006751 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6752 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6753 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6754 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006755 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006756 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006757 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006758 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006759 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006760 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006761 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006762
6763 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006764 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006765 // Op0 is MVT::f32, Op1 is MVT::f64.
6766 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6767 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6768 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006769 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00006770 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006771 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006772 }
6773
Evan Cheng73d6cf12007-01-05 21:37:56 +00006774 // Clear first operand sign bit.
6775 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006776 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006777 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6778 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006779 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006780 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6781 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6782 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6783 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006784 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006785 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006786 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006787 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006788 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006789 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006790 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006791
6792 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006793 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006794}
6795
Dan Gohman076aee32009-03-04 19:44:21 +00006796/// Emit nodes that will be selected as "test Op0,Op0", or something
6797/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006798SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006799 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006800 DebugLoc dl = Op.getDebugLoc();
6801
Dan Gohman31125812009-03-07 01:58:32 +00006802 // CF and OF aren't always set the way we want. Determine which
6803 // of these we need.
6804 bool NeedCF = false;
6805 bool NeedOF = false;
6806 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006807 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006808 case X86::COND_A: case X86::COND_AE:
6809 case X86::COND_B: case X86::COND_BE:
6810 NeedCF = true;
6811 break;
6812 case X86::COND_G: case X86::COND_GE:
6813 case X86::COND_L: case X86::COND_LE:
6814 case X86::COND_O: case X86::COND_NO:
6815 NeedOF = true;
6816 break;
Dan Gohman31125812009-03-07 01:58:32 +00006817 }
6818
Dan Gohman076aee32009-03-04 19:44:21 +00006819 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006820 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6821 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006822 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6823 // Emit a CMP with 0, which is the TEST pattern.
6824 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6825 DAG.getConstant(0, Op.getValueType()));
6826
6827 unsigned Opcode = 0;
6828 unsigned NumOperands = 0;
6829 switch (Op.getNode()->getOpcode()) {
6830 case ISD::ADD:
6831 // Due to an isel shortcoming, be conservative if this add is likely to be
6832 // selected as part of a load-modify-store instruction. When the root node
6833 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6834 // uses of other nodes in the match, such as the ADD in this case. This
6835 // leads to the ADD being left around and reselected, with the result being
6836 // two adds in the output. Alas, even if none our users are stores, that
6837 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6838 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6839 // climbing the DAG back to the root, and it doesn't seem to be worth the
6840 // effort.
6841 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006842 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006843 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6844 goto default_case;
6845
6846 if (ConstantSDNode *C =
6847 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6848 // An add of one will be selected as an INC.
6849 if (C->getAPIntValue() == 1) {
6850 Opcode = X86ISD::INC;
6851 NumOperands = 1;
6852 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006853 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006854
6855 // An add of negative one (subtract of one) will be selected as a DEC.
6856 if (C->getAPIntValue().isAllOnesValue()) {
6857 Opcode = X86ISD::DEC;
6858 NumOperands = 1;
6859 break;
6860 }
Dan Gohman076aee32009-03-04 19:44:21 +00006861 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006862
6863 // Otherwise use a regular EFLAGS-setting add.
6864 Opcode = X86ISD::ADD;
6865 NumOperands = 2;
6866 break;
6867 case ISD::AND: {
6868 // If the primary and result isn't used, don't bother using X86ISD::AND,
6869 // because a TEST instruction will be better.
6870 bool NonFlagUse = false;
6871 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6872 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6873 SDNode *User = *UI;
6874 unsigned UOpNo = UI.getOperandNo();
6875 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6876 // Look pass truncate.
6877 UOpNo = User->use_begin().getOperandNo();
6878 User = *User->use_begin();
6879 }
6880
6881 if (User->getOpcode() != ISD::BRCOND &&
6882 User->getOpcode() != ISD::SETCC &&
6883 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6884 NonFlagUse = true;
6885 break;
6886 }
Dan Gohman076aee32009-03-04 19:44:21 +00006887 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006888
6889 if (!NonFlagUse)
6890 break;
6891 }
6892 // FALL THROUGH
6893 case ISD::SUB:
6894 case ISD::OR:
6895 case ISD::XOR:
6896 // Due to the ISEL shortcoming noted above, be conservative if this op is
6897 // likely to be selected as part of a load-modify-store instruction.
6898 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6899 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6900 if (UI->getOpcode() == ISD::STORE)
6901 goto default_case;
6902
6903 // Otherwise use a regular EFLAGS-setting instruction.
6904 switch (Op.getNode()->getOpcode()) {
6905 default: llvm_unreachable("unexpected operator!");
6906 case ISD::SUB: Opcode = X86ISD::SUB; break;
6907 case ISD::OR: Opcode = X86ISD::OR; break;
6908 case ISD::XOR: Opcode = X86ISD::XOR; break;
6909 case ISD::AND: Opcode = X86ISD::AND; break;
6910 }
6911
6912 NumOperands = 2;
6913 break;
6914 case X86ISD::ADD:
6915 case X86ISD::SUB:
6916 case X86ISD::INC:
6917 case X86ISD::DEC:
6918 case X86ISD::OR:
6919 case X86ISD::XOR:
6920 case X86ISD::AND:
6921 return SDValue(Op.getNode(), 1);
6922 default:
6923 default_case:
6924 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006925 }
6926
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006927 if (Opcode == 0)
6928 // Emit a CMP with 0, which is the TEST pattern.
6929 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6930 DAG.getConstant(0, Op.getValueType()));
6931
6932 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6933 SmallVector<SDValue, 4> Ops;
6934 for (unsigned i = 0; i != NumOperands; ++i)
6935 Ops.push_back(Op.getOperand(i));
6936
6937 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6938 DAG.ReplaceAllUsesWith(Op, New);
6939 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006940}
6941
6942/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6943/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006944SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006945 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006946 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6947 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006948 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006949
6950 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006951 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006952}
6953
Evan Chengd40d03e2010-01-06 19:38:29 +00006954/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6955/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006956SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6957 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006958 SDValue Op0 = And.getOperand(0);
6959 SDValue Op1 = And.getOperand(1);
6960 if (Op0.getOpcode() == ISD::TRUNCATE)
6961 Op0 = Op0.getOperand(0);
6962 if (Op1.getOpcode() == ISD::TRUNCATE)
6963 Op1 = Op1.getOperand(0);
6964
Evan Chengd40d03e2010-01-06 19:38:29 +00006965 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006966 if (Op1.getOpcode() == ISD::SHL)
6967 std::swap(Op0, Op1);
6968 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006969 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6970 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006971 // If we looked past a truncate, check that it's only truncating away
6972 // known zeros.
6973 unsigned BitWidth = Op0.getValueSizeInBits();
6974 unsigned AndBitWidth = And.getValueSizeInBits();
6975 if (BitWidth > AndBitWidth) {
6976 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6977 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6978 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6979 return SDValue();
6980 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006981 LHS = Op1;
6982 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006983 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006984 } else if (Op1.getOpcode() == ISD::Constant) {
6985 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6986 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006987 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6988 LHS = AndLHS.getOperand(0);
6989 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006990 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006991 }
Evan Cheng0488db92007-09-25 01:57:46 +00006992
Evan Chengd40d03e2010-01-06 19:38:29 +00006993 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006994 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006995 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006996 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006997 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006998 // Also promote i16 to i32 for performance / code size reason.
6999 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007000 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007001 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007002
Evan Chengd40d03e2010-01-06 19:38:29 +00007003 // If the operand types disagree, extend the shift amount to match. Since
7004 // BT ignores high bits (like shifts) we can use anyextend.
7005 if (LHS.getValueType() != RHS.getValueType())
7006 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007007
Evan Chengd40d03e2010-01-06 19:38:29 +00007008 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7009 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7010 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7011 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007012 }
7013
Evan Cheng54de3ea2010-01-05 06:52:31 +00007014 return SDValue();
7015}
7016
Dan Gohmand858e902010-04-17 15:26:15 +00007017SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007018 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7019 SDValue Op0 = Op.getOperand(0);
7020 SDValue Op1 = Op.getOperand(1);
7021 DebugLoc dl = Op.getDebugLoc();
7022 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7023
7024 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007025 // Lower (X & (1 << N)) == 0 to BT(X, N).
7026 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7027 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Chris Lattner481eebc2010-12-19 21:23:48 +00007028 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007029 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007030 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007031 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7032 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7033 if (NewSetCC.getNode())
7034 return NewSetCC;
7035 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007036
Chris Lattner481eebc2010-12-19 21:23:48 +00007037 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7038 // these.
7039 if (Op1.getOpcode() == ISD::Constant &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00007040 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7041 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7042 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Chris Lattner481eebc2010-12-19 21:23:48 +00007043
7044 // If the input is a setcc, then reuse the input setcc or use a new one with
7045 // the inverted condition.
7046 if (Op0.getOpcode() == X86ISD::SETCC) {
7047 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7048 bool Invert = (CC == ISD::SETNE) ^
7049 cast<ConstantSDNode>(Op1)->isNullValue();
7050 if (!Invert) return Op0;
7051
Evan Cheng2c755ba2010-02-27 07:36:59 +00007052 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007053 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7054 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7055 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007056 }
7057
Evan Chenge5b51ac2010-04-17 06:13:15 +00007058 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007059 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007060 if (X86CC == X86::COND_INVALID)
7061 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007062
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007063 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007064 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007065 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007066}
7067
Dan Gohmand858e902010-04-17 15:26:15 +00007068SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007069 SDValue Cond;
7070 SDValue Op0 = Op.getOperand(0);
7071 SDValue Op1 = Op.getOperand(1);
7072 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007073 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007074 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7075 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007076 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007077
7078 if (isFP) {
7079 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007080 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007081 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7082 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007083 bool Swap = false;
7084
7085 switch (SetCCOpcode) {
7086 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007087 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007088 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007089 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007090 case ISD::SETGT: Swap = true; // Fallthrough
7091 case ISD::SETLT:
7092 case ISD::SETOLT: SSECC = 1; break;
7093 case ISD::SETOGE:
7094 case ISD::SETGE: Swap = true; // Fallthrough
7095 case ISD::SETLE:
7096 case ISD::SETOLE: SSECC = 2; break;
7097 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007098 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007099 case ISD::SETNE: SSECC = 4; break;
7100 case ISD::SETULE: Swap = true;
7101 case ISD::SETUGE: SSECC = 5; break;
7102 case ISD::SETULT: Swap = true;
7103 case ISD::SETUGT: SSECC = 6; break;
7104 case ISD::SETO: SSECC = 7; break;
7105 }
7106 if (Swap)
7107 std::swap(Op0, Op1);
7108
Nate Begemanfb8ead02008-07-25 19:05:58 +00007109 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007110 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007111 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007112 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007113 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7114 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007115 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007116 }
7117 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007118 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007119 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7120 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007121 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007122 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007123 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007124 }
7125 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007126 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007127 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007128
Nate Begeman30a0de92008-07-17 16:51:19 +00007129 // We are handling one of the integer comparisons here. Since SSE only has
7130 // GT and EQ comparisons for integer, swapping operands and multiple
7131 // operations may be required for some comparisons.
7132 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7133 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007134
Owen Anderson825b72b2009-08-11 20:47:22 +00007135 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007136 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007137 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007138 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007139 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7140 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007141 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007142
Nate Begeman30a0de92008-07-17 16:51:19 +00007143 switch (SetCCOpcode) {
7144 default: break;
7145 case ISD::SETNE: Invert = true;
7146 case ISD::SETEQ: Opc = EQOpc; break;
7147 case ISD::SETLT: Swap = true;
7148 case ISD::SETGT: Opc = GTOpc; break;
7149 case ISD::SETGE: Swap = true;
7150 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7151 case ISD::SETULT: Swap = true;
7152 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7153 case ISD::SETUGE: Swap = true;
7154 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7155 }
7156 if (Swap)
7157 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007158
Nate Begeman30a0de92008-07-17 16:51:19 +00007159 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7160 // bits of the inputs before performing those operations.
7161 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007162 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007163 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7164 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007165 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007166 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7167 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007168 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7169 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007171
Dale Johannesenace16102009-02-03 19:33:06 +00007172 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007173
7174 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007175 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007176 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007177
Nate Begeman30a0de92008-07-17 16:51:19 +00007178 return Result;
7179}
Evan Cheng0488db92007-09-25 01:57:46 +00007180
Evan Cheng370e5342008-12-03 08:38:43 +00007181// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007182static bool isX86LogicalCmp(SDValue Op) {
7183 unsigned Opc = Op.getNode()->getOpcode();
7184 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7185 return true;
7186 if (Op.getResNo() == 1 &&
7187 (Opc == X86ISD::ADD ||
7188 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00007189 Opc == X86ISD::ADC ||
7190 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00007191 Opc == X86ISD::SMUL ||
7192 Opc == X86ISD::UMUL ||
7193 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007194 Opc == X86ISD::DEC ||
7195 Opc == X86ISD::OR ||
7196 Opc == X86ISD::XOR ||
7197 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007198 return true;
7199
Chris Lattner9637d5b2010-12-05 07:49:54 +00007200 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
7201 return true;
7202
Dan Gohman076aee32009-03-04 19:44:21 +00007203 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007204}
7205
Chris Lattnera2b56002010-12-05 01:23:24 +00007206static bool isZero(SDValue V) {
7207 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7208 return C && C->isNullValue();
7209}
7210
Chris Lattner96908b12010-12-05 02:00:51 +00007211static bool isAllOnes(SDValue V) {
7212 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7213 return C && C->isAllOnesValue();
7214}
7215
Dan Gohmand858e902010-04-17 15:26:15 +00007216SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007217 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007218 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00007219 SDValue Op1 = Op.getOperand(1);
7220 SDValue Op2 = Op.getOperand(2);
7221 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007222 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007223
Dan Gohman1a492952009-10-20 16:22:37 +00007224 if (Cond.getOpcode() == ISD::SETCC) {
7225 SDValue NewCond = LowerSETCC(Cond, DAG);
7226 if (NewCond.getNode())
7227 Cond = NewCond;
7228 }
Evan Cheng734503b2006-09-11 02:19:56 +00007229
Chris Lattnera2b56002010-12-05 01:23:24 +00007230 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007231 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00007232 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007233 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007234 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00007235 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
7236 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007237 SDValue Cmp = Cond.getOperand(1);
Chris Lattnera2b56002010-12-05 01:23:24 +00007238
7239 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
7240
Chris Lattner96908b12010-12-05 02:00:51 +00007241 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
7242 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
7243 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00007244
7245 SDValue CmpOp0 = Cmp.getOperand(0);
7246 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
7247 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7248
Chris Lattner96908b12010-12-05 02:00:51 +00007249 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00007250 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7251 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
Chris Lattner96908b12010-12-05 02:00:51 +00007252
7253 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
7254 Res = DAG.getNOT(DL, Res, Res.getValueType());
7255
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007256 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00007257 if (N2C == 0 || !N2C->isNullValue())
7258 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
7259 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007260 }
7261 }
7262
Chris Lattnera2b56002010-12-05 01:23:24 +00007263 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00007264 if (Cond.getOpcode() == ISD::AND &&
7265 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7266 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007267 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007268 Cond = Cond.getOperand(0);
7269 }
7270
Evan Cheng3f41d662007-10-08 22:16:29 +00007271 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7272 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007273 if (Cond.getOpcode() == X86ISD::SETCC ||
7274 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007275 CC = Cond.getOperand(0);
7276
Dan Gohman475871a2008-07-27 21:46:04 +00007277 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007278 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007279 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007280
Evan Cheng3f41d662007-10-08 22:16:29 +00007281 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007282 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007283 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007284 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007285
Chris Lattnerd1980a52009-03-12 06:52:53 +00007286 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7287 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007288 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007289 addTest = false;
7290 }
7291 }
7292
7293 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007294 // Look pass the truncate.
7295 if (Cond.getOpcode() == ISD::TRUNCATE)
7296 Cond = Cond.getOperand(0);
7297
7298 // We know the result of AND is compared against zero. Try to match
7299 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007300 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00007301 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00007302 if (NewSetCC.getNode()) {
7303 CC = NewSetCC.getOperand(0);
7304 Cond = NewSetCC.getOperand(1);
7305 addTest = false;
7306 }
7307 }
7308 }
7309
7310 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007311 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007312 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007313 }
7314
Benjamin Kramere915ff32010-12-22 23:09:28 +00007315 // a < b ? -1 : 0 -> RES = ~setcc_carry
7316 // a < b ? 0 : -1 -> RES = setcc_carry
7317 // a >= b ? -1 : 0 -> RES = setcc_carry
7318 // a >= b ? 0 : -1 -> RES = ~setcc_carry
7319 if (Cond.getOpcode() == X86ISD::CMP) {
7320 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
7321
7322 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
7323 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
7324 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7325 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
7326 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
7327 return DAG.getNOT(DL, Res, Res.getValueType());
7328 return Res;
7329 }
7330 }
7331
Evan Cheng0488db92007-09-25 01:57:46 +00007332 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7333 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007334 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007335 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00007336 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007337}
7338
Evan Cheng370e5342008-12-03 08:38:43 +00007339// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7340// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7341// from the AND / OR.
7342static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7343 Opc = Op.getOpcode();
7344 if (Opc != ISD::OR && Opc != ISD::AND)
7345 return false;
7346 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7347 Op.getOperand(0).hasOneUse() &&
7348 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7349 Op.getOperand(1).hasOneUse());
7350}
7351
Evan Cheng961d6d42009-02-02 08:19:07 +00007352// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7353// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007354static bool isXor1OfSetCC(SDValue Op) {
7355 if (Op.getOpcode() != ISD::XOR)
7356 return false;
7357 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7358 if (N1C && N1C->getAPIntValue() == 1) {
7359 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7360 Op.getOperand(0).hasOneUse();
7361 }
7362 return false;
7363}
7364
Dan Gohmand858e902010-04-17 15:26:15 +00007365SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007366 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007367 SDValue Chain = Op.getOperand(0);
7368 SDValue Cond = Op.getOperand(1);
7369 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007370 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007371 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007372
Dan Gohman1a492952009-10-20 16:22:37 +00007373 if (Cond.getOpcode() == ISD::SETCC) {
7374 SDValue NewCond = LowerSETCC(Cond, DAG);
7375 if (NewCond.getNode())
7376 Cond = NewCond;
7377 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007378#if 0
7379 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007380 else if (Cond.getOpcode() == X86ISD::ADD ||
7381 Cond.getOpcode() == X86ISD::SUB ||
7382 Cond.getOpcode() == X86ISD::SMUL ||
7383 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007384 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007385#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007386
Evan Chengad9c0a32009-12-15 00:53:42 +00007387 // Look pass (and (setcc_carry (cmp ...)), 1).
7388 if (Cond.getOpcode() == ISD::AND &&
7389 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7390 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007391 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007392 Cond = Cond.getOperand(0);
7393 }
7394
Evan Cheng3f41d662007-10-08 22:16:29 +00007395 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7396 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007397 if (Cond.getOpcode() == X86ISD::SETCC ||
7398 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007399 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007400
Dan Gohman475871a2008-07-27 21:46:04 +00007401 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007402 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007403 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007404 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007405 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007406 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007407 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007408 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007409 default: break;
7410 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007411 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007412 // These can only come from an arithmetic instruction with overflow,
7413 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007414 Cond = Cond.getNode()->getOperand(1);
7415 addTest = false;
7416 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007417 }
Evan Cheng0488db92007-09-25 01:57:46 +00007418 }
Evan Cheng370e5342008-12-03 08:38:43 +00007419 } else {
7420 unsigned CondOpc;
7421 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7422 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007423 if (CondOpc == ISD::OR) {
7424 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7425 // two branches instead of an explicit OR instruction with a
7426 // separate test.
7427 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007428 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007429 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007430 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007431 Chain, Dest, CC, Cmp);
7432 CC = Cond.getOperand(1).getOperand(0);
7433 Cond = Cmp;
7434 addTest = false;
7435 }
7436 } else { // ISD::AND
7437 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7438 // two branches instead of an explicit AND instruction with a
7439 // separate test. However, we only do this if this block doesn't
7440 // have a fall-through edge, because this requires an explicit
7441 // jmp when the condition is false.
7442 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007443 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007444 Op.getNode()->hasOneUse()) {
7445 X86::CondCode CCode =
7446 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7447 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007448 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007449 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007450 // Look for an unconditional branch following this conditional branch.
7451 // We need this because we need to reverse the successors in order
7452 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007453 if (User->getOpcode() == ISD::BR) {
7454 SDValue FalseBB = User->getOperand(1);
7455 SDNode *NewBR =
7456 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007457 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007458 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007459 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007460
Dale Johannesene4d209d2009-02-03 20:21:25 +00007461 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007462 Chain, Dest, CC, Cmp);
7463 X86::CondCode CCode =
7464 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7465 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007466 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007467 Cond = Cmp;
7468 addTest = false;
7469 }
7470 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007471 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007472 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7473 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7474 // It should be transformed during dag combiner except when the condition
7475 // is set by a arithmetics with overflow node.
7476 X86::CondCode CCode =
7477 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7478 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007479 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007480 Cond = Cond.getOperand(0).getOperand(1);
7481 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007482 }
Evan Cheng0488db92007-09-25 01:57:46 +00007483 }
7484
7485 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007486 // Look pass the truncate.
7487 if (Cond.getOpcode() == ISD::TRUNCATE)
7488 Cond = Cond.getOperand(0);
7489
7490 // We know the result of AND is compared against zero. Try to match
7491 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007492 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007493 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7494 if (NewSetCC.getNode()) {
7495 CC = NewSetCC.getOperand(0);
7496 Cond = NewSetCC.getOperand(1);
7497 addTest = false;
7498 }
7499 }
7500 }
7501
7502 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007503 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007504 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007505 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007506 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007507 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007508}
7509
Anton Korobeynikove060b532007-04-17 19:34:00 +00007510
7511// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7512// Calls to _alloca is needed to probe the stack when allocating more than 4k
7513// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7514// that the guard pages used by the OS virtual memory manager are allocated in
7515// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007516SDValue
7517X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007518 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00007519 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007520 "This should be used only on Windows targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007521 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007522
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007523 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007524 SDValue Chain = Op.getOperand(0);
7525 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007526 // FIXME: Ensure alignment here
7527
Dan Gohman475871a2008-07-27 21:46:04 +00007528 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007529
Owen Anderson825b72b2009-08-11 20:47:22 +00007530 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007531
Dale Johannesendd64c412009-02-04 00:33:20 +00007532 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007533 Flag = Chain.getValue(1);
7534
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007535 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007536
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007537 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007538 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007539
Dale Johannesendd64c412009-02-04 00:33:20 +00007540 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007541
Dan Gohman475871a2008-07-27 21:46:04 +00007542 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007543 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007544}
7545
Dan Gohmand858e902010-04-17 15:26:15 +00007546SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007547 MachineFunction &MF = DAG.getMachineFunction();
7548 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7549
Dan Gohman69de1932008-02-06 22:27:42 +00007550 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007551 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007552
Anton Korobeynikove7beda12010-10-03 22:52:07 +00007553 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00007554 // vastart just stores the address of the VarArgsFrameIndex slot into the
7555 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007556 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7557 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007558 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7559 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007560 }
7561
7562 // __va_list_tag:
7563 // gp_offset (0 - 6 * 8)
7564 // fp_offset (48 - 48 + 8 * 16)
7565 // overflow_arg_area (point to parameters coming in memory).
7566 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007567 SmallVector<SDValue, 8> MemOps;
7568 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007569 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007570 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007571 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7572 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007573 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007574 MemOps.push_back(Store);
7575
7576 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007577 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007578 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007579 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007580 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7581 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007582 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007583 MemOps.push_back(Store);
7584
7585 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00007586 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007587 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007588 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7589 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007590 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
7591 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00007592 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007593 MemOps.push_back(Store);
7594
7595 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00007596 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007597 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007598 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7599 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007600 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
7601 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007602 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007603 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007604 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007605}
7606
Dan Gohmand858e902010-04-17 15:26:15 +00007607SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00007608 assert(Subtarget->is64Bit() &&
7609 "LowerVAARG only handles 64-bit va_arg!");
7610 assert((Subtarget->isTargetLinux() ||
7611 Subtarget->isTargetDarwin()) &&
7612 "Unhandled target in LowerVAARG");
7613 assert(Op.getNode()->getNumOperands() == 4);
7614 SDValue Chain = Op.getOperand(0);
7615 SDValue SrcPtr = Op.getOperand(1);
7616 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
7617 unsigned Align = Op.getConstantOperandVal(3);
7618 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00007619
Dan Gohman320afb82010-10-12 18:00:49 +00007620 EVT ArgVT = Op.getNode()->getValueType(0);
7621 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
7622 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
7623 uint8_t ArgMode;
7624
7625 // Decide which area this value should be read from.
7626 // TODO: Implement the AMD64 ABI in its entirety. This simple
7627 // selection mechanism works only for the basic types.
7628 if (ArgVT == MVT::f80) {
7629 llvm_unreachable("va_arg for f80 not yet implemented");
7630 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
7631 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
7632 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
7633 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
7634 } else {
7635 llvm_unreachable("Unhandled argument type in LowerVAARG");
7636 }
7637
7638 if (ArgMode == 2) {
7639 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00007640 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00007641 !(DAG.getMachineFunction()
7642 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00007643 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00007644 }
7645
7646 // Insert VAARG_64 node into the DAG
7647 // VAARG_64 returns two values: Variable Argument Address, Chain
7648 SmallVector<SDValue, 11> InstOps;
7649 InstOps.push_back(Chain);
7650 InstOps.push_back(SrcPtr);
7651 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
7652 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
7653 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
7654 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
7655 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
7656 VTs, &InstOps[0], InstOps.size(),
7657 MVT::i64,
7658 MachinePointerInfo(SV),
7659 /*Align=*/0,
7660 /*Volatile=*/false,
7661 /*ReadMem=*/true,
7662 /*WriteMem=*/true);
7663 Chain = VAARG.getValue(1);
7664
7665 // Load the next argument and return it
7666 return DAG.getLoad(ArgVT, dl,
7667 Chain,
7668 VAARG,
7669 MachinePointerInfo(),
7670 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00007671}
7672
Dan Gohmand858e902010-04-17 15:26:15 +00007673SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007674 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007675 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007676 SDValue Chain = Op.getOperand(0);
7677 SDValue DstPtr = Op.getOperand(1);
7678 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007679 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7680 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00007681 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007682
Chris Lattnere72f2022010-09-21 05:40:29 +00007683 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007684 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007685 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00007686 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00007687}
7688
Dan Gohman475871a2008-07-27 21:46:04 +00007689SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007690X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007691 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007692 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007693 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007694 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007695 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007696 case Intrinsic::x86_sse_comieq_ss:
7697 case Intrinsic::x86_sse_comilt_ss:
7698 case Intrinsic::x86_sse_comile_ss:
7699 case Intrinsic::x86_sse_comigt_ss:
7700 case Intrinsic::x86_sse_comige_ss:
7701 case Intrinsic::x86_sse_comineq_ss:
7702 case Intrinsic::x86_sse_ucomieq_ss:
7703 case Intrinsic::x86_sse_ucomilt_ss:
7704 case Intrinsic::x86_sse_ucomile_ss:
7705 case Intrinsic::x86_sse_ucomigt_ss:
7706 case Intrinsic::x86_sse_ucomige_ss:
7707 case Intrinsic::x86_sse_ucomineq_ss:
7708 case Intrinsic::x86_sse2_comieq_sd:
7709 case Intrinsic::x86_sse2_comilt_sd:
7710 case Intrinsic::x86_sse2_comile_sd:
7711 case Intrinsic::x86_sse2_comigt_sd:
7712 case Intrinsic::x86_sse2_comige_sd:
7713 case Intrinsic::x86_sse2_comineq_sd:
7714 case Intrinsic::x86_sse2_ucomieq_sd:
7715 case Intrinsic::x86_sse2_ucomilt_sd:
7716 case Intrinsic::x86_sse2_ucomile_sd:
7717 case Intrinsic::x86_sse2_ucomigt_sd:
7718 case Intrinsic::x86_sse2_ucomige_sd:
7719 case Intrinsic::x86_sse2_ucomineq_sd: {
7720 unsigned Opc = 0;
7721 ISD::CondCode CC = ISD::SETCC_INVALID;
7722 switch (IntNo) {
7723 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007724 case Intrinsic::x86_sse_comieq_ss:
7725 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007726 Opc = X86ISD::COMI;
7727 CC = ISD::SETEQ;
7728 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007729 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007730 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007731 Opc = X86ISD::COMI;
7732 CC = ISD::SETLT;
7733 break;
7734 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007735 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007736 Opc = X86ISD::COMI;
7737 CC = ISD::SETLE;
7738 break;
7739 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007740 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007741 Opc = X86ISD::COMI;
7742 CC = ISD::SETGT;
7743 break;
7744 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007745 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007746 Opc = X86ISD::COMI;
7747 CC = ISD::SETGE;
7748 break;
7749 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007750 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007751 Opc = X86ISD::COMI;
7752 CC = ISD::SETNE;
7753 break;
7754 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007755 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007756 Opc = X86ISD::UCOMI;
7757 CC = ISD::SETEQ;
7758 break;
7759 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007760 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007761 Opc = X86ISD::UCOMI;
7762 CC = ISD::SETLT;
7763 break;
7764 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007765 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007766 Opc = X86ISD::UCOMI;
7767 CC = ISD::SETLE;
7768 break;
7769 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007770 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007771 Opc = X86ISD::UCOMI;
7772 CC = ISD::SETGT;
7773 break;
7774 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007775 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007776 Opc = X86ISD::UCOMI;
7777 CC = ISD::SETGE;
7778 break;
7779 case Intrinsic::x86_sse_ucomineq_ss:
7780 case Intrinsic::x86_sse2_ucomineq_sd:
7781 Opc = X86ISD::UCOMI;
7782 CC = ISD::SETNE;
7783 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007784 }
Evan Cheng734503b2006-09-11 02:19:56 +00007785
Dan Gohman475871a2008-07-27 21:46:04 +00007786 SDValue LHS = Op.getOperand(1);
7787 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007788 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007789 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007790 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7791 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7792 DAG.getConstant(X86CC, MVT::i8), Cond);
7793 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007794 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007795 // ptest and testp intrinsics. The intrinsic these come from are designed to
7796 // return an integer value, not just an instruction so lower it to the ptest
7797 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007798 case Intrinsic::x86_sse41_ptestz:
7799 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007800 case Intrinsic::x86_sse41_ptestnzc:
7801 case Intrinsic::x86_avx_ptestz_256:
7802 case Intrinsic::x86_avx_ptestc_256:
7803 case Intrinsic::x86_avx_ptestnzc_256:
7804 case Intrinsic::x86_avx_vtestz_ps:
7805 case Intrinsic::x86_avx_vtestc_ps:
7806 case Intrinsic::x86_avx_vtestnzc_ps:
7807 case Intrinsic::x86_avx_vtestz_pd:
7808 case Intrinsic::x86_avx_vtestc_pd:
7809 case Intrinsic::x86_avx_vtestnzc_pd:
7810 case Intrinsic::x86_avx_vtestz_ps_256:
7811 case Intrinsic::x86_avx_vtestc_ps_256:
7812 case Intrinsic::x86_avx_vtestnzc_ps_256:
7813 case Intrinsic::x86_avx_vtestz_pd_256:
7814 case Intrinsic::x86_avx_vtestc_pd_256:
7815 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7816 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007817 unsigned X86CC = 0;
7818 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007819 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007820 case Intrinsic::x86_avx_vtestz_ps:
7821 case Intrinsic::x86_avx_vtestz_pd:
7822 case Intrinsic::x86_avx_vtestz_ps_256:
7823 case Intrinsic::x86_avx_vtestz_pd_256:
7824 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007825 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007826 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007827 // ZF = 1
7828 X86CC = X86::COND_E;
7829 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007830 case Intrinsic::x86_avx_vtestc_ps:
7831 case Intrinsic::x86_avx_vtestc_pd:
7832 case Intrinsic::x86_avx_vtestc_ps_256:
7833 case Intrinsic::x86_avx_vtestc_pd_256:
7834 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007835 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007836 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007837 // CF = 1
7838 X86CC = X86::COND_B;
7839 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007840 case Intrinsic::x86_avx_vtestnzc_ps:
7841 case Intrinsic::x86_avx_vtestnzc_pd:
7842 case Intrinsic::x86_avx_vtestnzc_ps_256:
7843 case Intrinsic::x86_avx_vtestnzc_pd_256:
7844 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007845 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007846 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007847 // ZF and CF = 0
7848 X86CC = X86::COND_A;
7849 break;
7850 }
Eric Christopherfd179292009-08-27 18:07:15 +00007851
Eric Christopher71c67532009-07-29 00:28:05 +00007852 SDValue LHS = Op.getOperand(1);
7853 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007854 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7855 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007856 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7857 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7858 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007859 }
Evan Cheng5759f972008-05-04 09:15:50 +00007860
7861 // Fix vector shift instructions where the last operand is a non-immediate
7862 // i32 value.
7863 case Intrinsic::x86_sse2_pslli_w:
7864 case Intrinsic::x86_sse2_pslli_d:
7865 case Intrinsic::x86_sse2_pslli_q:
7866 case Intrinsic::x86_sse2_psrli_w:
7867 case Intrinsic::x86_sse2_psrli_d:
7868 case Intrinsic::x86_sse2_psrli_q:
7869 case Intrinsic::x86_sse2_psrai_w:
7870 case Intrinsic::x86_sse2_psrai_d:
7871 case Intrinsic::x86_mmx_pslli_w:
7872 case Intrinsic::x86_mmx_pslli_d:
7873 case Intrinsic::x86_mmx_pslli_q:
7874 case Intrinsic::x86_mmx_psrli_w:
7875 case Intrinsic::x86_mmx_psrli_d:
7876 case Intrinsic::x86_mmx_psrli_q:
7877 case Intrinsic::x86_mmx_psrai_w:
7878 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007879 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007880 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007881 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007882
7883 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007884 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007885 switch (IntNo) {
7886 case Intrinsic::x86_sse2_pslli_w:
7887 NewIntNo = Intrinsic::x86_sse2_psll_w;
7888 break;
7889 case Intrinsic::x86_sse2_pslli_d:
7890 NewIntNo = Intrinsic::x86_sse2_psll_d;
7891 break;
7892 case Intrinsic::x86_sse2_pslli_q:
7893 NewIntNo = Intrinsic::x86_sse2_psll_q;
7894 break;
7895 case Intrinsic::x86_sse2_psrli_w:
7896 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7897 break;
7898 case Intrinsic::x86_sse2_psrli_d:
7899 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7900 break;
7901 case Intrinsic::x86_sse2_psrli_q:
7902 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7903 break;
7904 case Intrinsic::x86_sse2_psrai_w:
7905 NewIntNo = Intrinsic::x86_sse2_psra_w;
7906 break;
7907 case Intrinsic::x86_sse2_psrai_d:
7908 NewIntNo = Intrinsic::x86_sse2_psra_d;
7909 break;
7910 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007911 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007912 switch (IntNo) {
7913 case Intrinsic::x86_mmx_pslli_w:
7914 NewIntNo = Intrinsic::x86_mmx_psll_w;
7915 break;
7916 case Intrinsic::x86_mmx_pslli_d:
7917 NewIntNo = Intrinsic::x86_mmx_psll_d;
7918 break;
7919 case Intrinsic::x86_mmx_pslli_q:
7920 NewIntNo = Intrinsic::x86_mmx_psll_q;
7921 break;
7922 case Intrinsic::x86_mmx_psrli_w:
7923 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7924 break;
7925 case Intrinsic::x86_mmx_psrli_d:
7926 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7927 break;
7928 case Intrinsic::x86_mmx_psrli_q:
7929 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7930 break;
7931 case Intrinsic::x86_mmx_psrai_w:
7932 NewIntNo = Intrinsic::x86_mmx_psra_w;
7933 break;
7934 case Intrinsic::x86_mmx_psrai_d:
7935 NewIntNo = Intrinsic::x86_mmx_psra_d;
7936 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007937 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007938 }
7939 break;
7940 }
7941 }
Mon P Wangefa42202009-09-03 19:56:25 +00007942
7943 // The vector shift intrinsics with scalars uses 32b shift amounts but
7944 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7945 // to be zero.
7946 SDValue ShOps[4];
7947 ShOps[0] = ShAmt;
7948 ShOps[1] = DAG.getConstant(0, MVT::i32);
7949 if (ShAmtVT == MVT::v4i32) {
7950 ShOps[2] = DAG.getUNDEF(MVT::i32);
7951 ShOps[3] = DAG.getUNDEF(MVT::i32);
7952 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7953 } else {
7954 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00007955// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00007956 }
7957
Owen Andersone50ed302009-08-10 22:56:29 +00007958 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007959 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007960 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007961 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007962 Op.getOperand(1), ShAmt);
7963 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007964 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007965}
Evan Cheng72261582005-12-20 06:22:03 +00007966
Dan Gohmand858e902010-04-17 15:26:15 +00007967SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7968 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007969 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7970 MFI->setReturnAddressIsTaken(true);
7971
Bill Wendling64e87322009-01-16 19:25:27 +00007972 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007973 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007974
7975 if (Depth > 0) {
7976 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7977 SDValue Offset =
7978 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007979 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007980 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007981 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007982 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00007983 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007984 }
7985
7986 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007987 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007988 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007989 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007990}
7991
Dan Gohmand858e902010-04-17 15:26:15 +00007992SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007993 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7994 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007995
Owen Andersone50ed302009-08-10 22:56:29 +00007996 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007997 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007998 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7999 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008000 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008001 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008002 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8003 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008004 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008005 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008006}
8007
Dan Gohman475871a2008-07-27 21:46:04 +00008008SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008009 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008010 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008011}
8012
Dan Gohmand858e902010-04-17 15:26:15 +00008013SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008014 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008015 SDValue Chain = Op.getOperand(0);
8016 SDValue Offset = Op.getOperand(1);
8017 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008018 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008019
Dan Gohmand8816272010-08-11 18:14:00 +00008020 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8021 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8022 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008023 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008024
Dan Gohmand8816272010-08-11 18:14:00 +00008025 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8026 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008027 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008028 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8029 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008030 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008031 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008032
Dale Johannesene4d209d2009-02-03 20:21:25 +00008033 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008034 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008035 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008036}
8037
Dan Gohman475871a2008-07-27 21:46:04 +00008038SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008039 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008040 SDValue Root = Op.getOperand(0);
8041 SDValue Trmp = Op.getOperand(1); // trampoline
8042 SDValue FPtr = Op.getOperand(2); // nested function
8043 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008044 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008045
Dan Gohman69de1932008-02-06 22:27:42 +00008046 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008047
8048 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008049 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008050
8051 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008052 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8053 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008054
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008055 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
8056 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008057
8058 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8059
8060 // Load the pointer to the nested function into R11.
8061 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008062 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008063 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008064 Addr, MachinePointerInfo(TrmpAddr),
8065 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008066
Owen Anderson825b72b2009-08-11 20:47:22 +00008067 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8068 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008069 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8070 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008071 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008072
8073 // Load the 'nest' parameter value into R10.
8074 // R10 is specified in X86CallingConv.td
8075 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008076 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8077 DAG.getConstant(10, MVT::i64));
8078 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008079 Addr, MachinePointerInfo(TrmpAddr, 10),
8080 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008081
Owen Anderson825b72b2009-08-11 20:47:22 +00008082 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8083 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008084 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8085 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008086 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008087
8088 // Jump to the nested function.
8089 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008090 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8091 DAG.getConstant(20, MVT::i64));
8092 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008093 Addr, MachinePointerInfo(TrmpAddr, 20),
8094 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008095
8096 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008097 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8098 DAG.getConstant(22, MVT::i64));
8099 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008100 MachinePointerInfo(TrmpAddr, 22),
8101 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008102
Dan Gohman475871a2008-07-27 21:46:04 +00008103 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008104 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008105 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008106 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008107 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008108 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008109 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008110 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008111
8112 switch (CC) {
8113 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008114 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008115 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008116 case CallingConv::X86_StdCall: {
8117 // Pass 'nest' parameter in ECX.
8118 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008119 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008120
8121 // Check that ECX wasn't needed by an 'inreg' parameter.
8122 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008123 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008124
Chris Lattner58d74912008-03-12 17:45:29 +00008125 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008126 unsigned InRegCount = 0;
8127 unsigned Idx = 1;
8128
8129 for (FunctionType::param_iterator I = FTy->param_begin(),
8130 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008131 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008132 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008133 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008134
8135 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008136 report_fatal_error("Nest register in use - reduce number of inreg"
8137 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008138 }
8139 }
8140 break;
8141 }
8142 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008143 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008144 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008145 // Pass 'nest' parameter in EAX.
8146 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008147 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008148 break;
8149 }
8150
Dan Gohman475871a2008-07-27 21:46:04 +00008151 SDValue OutChains[4];
8152 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008153
Owen Anderson825b72b2009-08-11 20:47:22 +00008154 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8155 DAG.getConstant(10, MVT::i32));
8156 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008157
Chris Lattnera62fe662010-02-05 19:20:30 +00008158 // This is storing the opcode for MOV32ri.
8159 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008160 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008161 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008162 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008163 Trmp, MachinePointerInfo(TrmpAddr),
8164 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008165
Owen Anderson825b72b2009-08-11 20:47:22 +00008166 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8167 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008168 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8169 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008170 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008171
Chris Lattnera62fe662010-02-05 19:20:30 +00008172 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008173 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8174 DAG.getConstant(5, MVT::i32));
8175 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008176 MachinePointerInfo(TrmpAddr, 5),
8177 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008178
Owen Anderson825b72b2009-08-11 20:47:22 +00008179 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8180 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008181 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8182 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008183 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008184
Dan Gohman475871a2008-07-27 21:46:04 +00008185 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008186 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008187 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008188 }
8189}
8190
Dan Gohmand858e902010-04-17 15:26:15 +00008191SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8192 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008193 /*
8194 The rounding mode is in bits 11:10 of FPSR, and has the following
8195 settings:
8196 00 Round to nearest
8197 01 Round to -inf
8198 10 Round to +inf
8199 11 Round to 0
8200
8201 FLT_ROUNDS, on the other hand, expects the following:
8202 -1 Undefined
8203 0 Round to 0
8204 1 Round to nearest
8205 2 Round to +inf
8206 3 Round to -inf
8207
8208 To perform the conversion, we do:
8209 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8210 */
8211
8212 MachineFunction &MF = DAG.getMachineFunction();
8213 const TargetMachine &TM = MF.getTarget();
8214 const TargetFrameInfo &TFI = *TM.getFrameInfo();
8215 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008216 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008217 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008218
8219 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008220 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008221 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008222
Michael J. Spencerec38de22010-10-10 22:04:20 +00008223
Chris Lattner2156b792010-09-22 01:11:26 +00008224 MachineMemOperand *MMO =
8225 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8226 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008227
Chris Lattner2156b792010-09-22 01:11:26 +00008228 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8229 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8230 DAG.getVTList(MVT::Other),
8231 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008232
8233 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008234 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008235 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008236
8237 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008238 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008239 DAG.getNode(ISD::SRL, DL, MVT::i16,
8240 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008241 CWD, DAG.getConstant(0x800, MVT::i16)),
8242 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008243 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008244 DAG.getNode(ISD::SRL, DL, MVT::i16,
8245 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008246 CWD, DAG.getConstant(0x400, MVT::i16)),
8247 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008248
Dan Gohman475871a2008-07-27 21:46:04 +00008249 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008250 DAG.getNode(ISD::AND, DL, MVT::i16,
8251 DAG.getNode(ISD::ADD, DL, MVT::i16,
8252 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008253 DAG.getConstant(1, MVT::i16)),
8254 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008255
8256
Duncan Sands83ec4b62008-06-06 12:08:01 +00008257 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008258 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008259}
8260
Dan Gohmand858e902010-04-17 15:26:15 +00008261SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008262 EVT VT = Op.getValueType();
8263 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008264 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008265 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008266
8267 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008268 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008269 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008270 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008271 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008272 }
Evan Cheng18efe262007-12-14 02:13:44 +00008273
Evan Cheng152804e2007-12-14 08:30:15 +00008274 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008275 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008276 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008277
8278 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008279 SDValue Ops[] = {
8280 Op,
8281 DAG.getConstant(NumBits+NumBits-1, OpVT),
8282 DAG.getConstant(X86::COND_E, MVT::i8),
8283 Op.getValue(1)
8284 };
8285 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008286
8287 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008288 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008289
Owen Anderson825b72b2009-08-11 20:47:22 +00008290 if (VT == MVT::i8)
8291 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008292 return Op;
8293}
8294
Dan Gohmand858e902010-04-17 15:26:15 +00008295SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008296 EVT VT = Op.getValueType();
8297 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008298 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008299 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008300
8301 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008302 if (VT == MVT::i8) {
8303 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008304 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008305 }
Evan Cheng152804e2007-12-14 08:30:15 +00008306
8307 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008308 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008309 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008310
8311 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008312 SDValue Ops[] = {
8313 Op,
8314 DAG.getConstant(NumBits, OpVT),
8315 DAG.getConstant(X86::COND_E, MVT::i8),
8316 Op.getValue(1)
8317 };
8318 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008319
Owen Anderson825b72b2009-08-11 20:47:22 +00008320 if (VT == MVT::i8)
8321 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008322 return Op;
8323}
8324
Dan Gohmand858e902010-04-17 15:26:15 +00008325SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008326 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008327 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008328 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008329
Mon P Wangaf9b9522008-12-18 21:42:19 +00008330 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8331 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8332 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8333 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8334 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8335 //
8336 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8337 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8338 // return AloBlo + AloBhi + AhiBlo;
8339
8340 SDValue A = Op.getOperand(0);
8341 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008342
Dale Johannesene4d209d2009-02-03 20:21:25 +00008343 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008344 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8345 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008346 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008347 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8348 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008349 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008350 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008351 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008352 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008353 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008354 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008355 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008356 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008357 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008358 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008359 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8360 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008361 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008362 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8363 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008364 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8365 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008366 return Res;
8367}
8368
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008369SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8370 EVT VT = Op.getValueType();
8371 DebugLoc dl = Op.getDebugLoc();
8372 SDValue R = Op.getOperand(0);
8373
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008374 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008375
Nate Begeman51409212010-07-28 00:21:48 +00008376 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8377
8378 if (VT == MVT::v4i32) {
8379 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8380 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8381 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8382
8383 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008384
Nate Begeman51409212010-07-28 00:21:48 +00008385 std::vector<Constant*> CV(4, CI);
8386 Constant *C = ConstantVector::get(CV);
8387 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8388 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008389 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008390 false, false, 16);
8391
8392 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008393 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008394 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8395 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8396 }
8397 if (VT == MVT::v16i8) {
8398 // a = a << 5;
8399 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8400 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8401 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8402
8403 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8404 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8405
8406 std::vector<Constant*> CVM1(16, CM1);
8407 std::vector<Constant*> CVM2(16, CM2);
8408 Constant *C = ConstantVector::get(CVM1);
8409 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8410 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008411 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008412 false, false, 16);
8413
8414 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8415 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8416 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8417 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8418 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008419 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008420 // a += a
8421 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008422
Nate Begeman51409212010-07-28 00:21:48 +00008423 C = ConstantVector::get(CVM2);
8424 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8425 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008426 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008427 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008428
Nate Begeman51409212010-07-28 00:21:48 +00008429 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8430 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8431 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8432 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8433 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008434 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008435 // a += a
8436 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008437
Nate Begeman51409212010-07-28 00:21:48 +00008438 // return pblendv(r, r+r, a);
Nate Begeman672fb622010-12-20 22:04:24 +00008439 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00008440 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8441 return R;
8442 }
8443 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008444}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008445
Dan Gohmand858e902010-04-17 15:26:15 +00008446SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008447 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8448 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008449 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8450 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008451 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008452 SDValue LHS = N->getOperand(0);
8453 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008454 unsigned BaseOp = 0;
8455 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008456 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008457 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008458 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008459 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008460 // A subtract of one will be selected as a INC. Note that INC doesn't
8461 // set CF, so we can't do this for UADDO.
8462 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8463 if (C->getAPIntValue() == 1) {
8464 BaseOp = X86ISD::INC;
8465 Cond = X86::COND_O;
8466 break;
8467 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008468 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008469 Cond = X86::COND_O;
8470 break;
8471 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008472 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008473 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008474 break;
8475 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008476 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8477 // set CF, so we can't do this for USUBO.
8478 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8479 if (C->getAPIntValue() == 1) {
8480 BaseOp = X86ISD::DEC;
8481 Cond = X86::COND_O;
8482 break;
8483 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008484 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008485 Cond = X86::COND_O;
8486 break;
8487 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008488 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008489 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008490 break;
8491 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008492 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008493 Cond = X86::COND_O;
8494 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008495 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
8496 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
8497 MVT::i32);
8498 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
8499
8500 SDValue SetCC =
8501 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8502 DAG.getConstant(X86::COND_O, MVT::i32),
8503 SDValue(Sum.getNode(), 2));
8504
8505 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8506 return Sum;
8507 }
Bill Wendling74c37652008-12-09 22:08:41 +00008508 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008509
Bill Wendling61edeb52008-12-02 01:06:39 +00008510 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008511 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008512 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008513
Bill Wendling61edeb52008-12-02 01:06:39 +00008514 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008515 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
8516 DAG.getConstant(Cond, MVT::i32),
8517 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008518
Bill Wendling61edeb52008-12-02 01:06:39 +00008519 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8520 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008521}
8522
Eric Christopher9a9d2752010-07-22 02:48:34 +00008523SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8524 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008525
Eric Christopherb6729dc2010-08-04 23:03:04 +00008526 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008527 SDValue Chain = Op.getOperand(0);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008528 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008529 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008530 SDValue Ops[] = {
8531 DAG.getRegister(X86::ESP, MVT::i32), // Base
8532 DAG.getTargetConstant(1, MVT::i8), // Scale
8533 DAG.getRegister(0, MVT::i32), // Index
8534 DAG.getTargetConstant(0, MVT::i32), // Disp
8535 DAG.getRegister(0, MVT::i32), // Segment.
8536 Zero,
8537 Chain
8538 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008539 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00008540 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8541 array_lengthof(Ops));
8542 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008543 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008544
Eric Christopher9a9d2752010-07-22 02:48:34 +00008545 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008546 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008547 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008548
Chris Lattner132929a2010-08-14 17:26:09 +00008549 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8550 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8551 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8552 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008553
Chris Lattner132929a2010-08-14 17:26:09 +00008554 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8555 if (!Op1 && !Op2 && !Op3 && Op4)
8556 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008557
Chris Lattner132929a2010-08-14 17:26:09 +00008558 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8559 if (Op1 && !Op2 && !Op3 && !Op4)
8560 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008561
8562 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00008563 // (MFENCE)>;
8564 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008565}
8566
Dan Gohmand858e902010-04-17 15:26:15 +00008567SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008568 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008569 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008570 unsigned Reg = 0;
8571 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008572 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008573 default:
8574 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008575 case MVT::i8: Reg = X86::AL; size = 1; break;
8576 case MVT::i16: Reg = X86::AX; size = 2; break;
8577 case MVT::i32: Reg = X86::EAX; size = 4; break;
8578 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008579 assert(Subtarget->is64Bit() && "Node not type legal!");
8580 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008581 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008582 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008583 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008584 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008585 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008586 Op.getOperand(1),
8587 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008588 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008589 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008590 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008591 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
8592 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
8593 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00008594 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008595 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008596 return cpOut;
8597}
8598
Duncan Sands1607f052008-12-01 11:39:25 +00008599SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008600 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008601 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008602 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00008603 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008604 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008605 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008606 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8607 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008608 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008609 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8610 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008611 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008612 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008613 rdx.getValue(1)
8614 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008615 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008616}
8617
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008618SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00008619 SelectionDAG &DAG) const {
8620 EVT SrcVT = Op.getOperand(0).getValueType();
8621 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00008622 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8623 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00008624 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00008625 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008626 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00008627 // i64 <=> MMX conversions are Legal.
8628 if (SrcVT==MVT::i64 && DstVT.isVector())
8629 return Op;
8630 if (DstVT==MVT::i64 && SrcVT.isVector())
8631 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008632 // MMX <=> MMX conversions are Legal.
8633 if (SrcVT.isVector() && DstVT.isVector())
8634 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008635 // All other conversions need to be expanded.
8636 return SDValue();
8637}
Chris Lattner5b856542010-12-20 00:59:46 +00008638
Dan Gohmand858e902010-04-17 15:26:15 +00008639SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008640 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008641 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008642 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008643 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008644 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008645 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008646 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008647 Node->getOperand(0),
8648 Node->getOperand(1), negOp,
8649 cast<AtomicSDNode>(Node)->getSrcValue(),
8650 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008651}
8652
Chris Lattner5b856542010-12-20 00:59:46 +00008653static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
8654 EVT VT = Op.getNode()->getValueType(0);
8655
8656 // Let legalize expand this if it isn't a legal type yet.
8657 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8658 return SDValue();
8659
8660 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
8661
8662 unsigned Opc;
8663 bool ExtraOp = false;
8664 switch (Op.getOpcode()) {
8665 default: assert(0 && "Invalid code");
8666 case ISD::ADDC: Opc = X86ISD::ADD; break;
8667 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
8668 case ISD::SUBC: Opc = X86ISD::SUB; break;
8669 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
8670 }
8671
8672 if (!ExtraOp)
8673 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
8674 Op.getOperand(1));
8675 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
8676 Op.getOperand(1), Op.getOperand(2));
8677}
8678
Evan Cheng0db9fe62006-04-25 20:13:52 +00008679/// LowerOperation - Provide custom lowering hooks for some operations.
8680///
Dan Gohmand858e902010-04-17 15:26:15 +00008681SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008682 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008683 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008684 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008685 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8686 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008687 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008688 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008689 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8690 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8691 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8692 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8693 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8694 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008695 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008696 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008697 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008698 case ISD::SHL_PARTS:
8699 case ISD::SRA_PARTS:
8700 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8701 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008702 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008703 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008704 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008705 case ISD::FABS: return LowerFABS(Op, DAG);
8706 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008707 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008708 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008709 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008710 case ISD::SELECT: return LowerSELECT(Op, DAG);
8711 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008712 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008713 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008714 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008715 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008716 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008717 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8718 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008719 case ISD::FRAME_TO_ARGS_OFFSET:
8720 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008721 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008722 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008723 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008724 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008725 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8726 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008727 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008728 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008729 case ISD::SADDO:
8730 case ISD::UADDO:
8731 case ISD::SSUBO:
8732 case ISD::USUBO:
8733 case ISD::SMULO:
8734 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008735 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008736 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00008737 case ISD::ADDC:
8738 case ISD::ADDE:
8739 case ISD::SUBC:
8740 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008741 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008742}
8743
Duncan Sands1607f052008-12-01 11:39:25 +00008744void X86TargetLowering::
8745ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008746 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008747 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008748 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008749 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008750
8751 SDValue Chain = Node->getOperand(0);
8752 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008753 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008754 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008755 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008756 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008757 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008758 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008759 SDValue Result =
8760 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8761 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008762 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008763 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008764 Results.push_back(Result.getValue(2));
8765}
8766
Duncan Sands126d9072008-07-04 11:47:58 +00008767/// ReplaceNodeResults - Replace a node with an illegal result type
8768/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008769void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8770 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008771 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008772 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008773 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008774 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008775 assert(false && "Do not know how to custom type legalize this operation!");
8776 return;
Chris Lattner5b856542010-12-20 00:59:46 +00008777 case ISD::ADDC:
8778 case ISD::ADDE:
8779 case ISD::SUBC:
8780 case ISD::SUBE:
8781 // We don't want to expand or promote these.
8782 return;
Duncan Sands1607f052008-12-01 11:39:25 +00008783 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008784 std::pair<SDValue,SDValue> Vals =
8785 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008786 SDValue FIST = Vals.first, StackSlot = Vals.second;
8787 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008788 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008789 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00008790 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
8791 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008792 }
8793 return;
8794 }
8795 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008796 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00008797 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008798 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008799 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008800 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008801 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008802 eax.getValue(2));
8803 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8804 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008805 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008806 Results.push_back(edx.getValue(1));
8807 return;
8808 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008809 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008810 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008811 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008812 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008813 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8814 DAG.getConstant(0, MVT::i32));
8815 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8816 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008817 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8818 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008819 cpInL.getValue(1));
8820 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008821 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8822 DAG.getConstant(0, MVT::i32));
8823 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8824 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008825 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008826 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008827 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008828 swapInL.getValue(1));
8829 SDValue Ops[] = { swapInH.getValue(0),
8830 N->getOperand(1),
8831 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008832 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00008833 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
8834 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
8835 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00008836 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008837 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008838 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008839 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008840 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008841 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008842 Results.push_back(cpOutH.getValue(1));
8843 return;
8844 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008845 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008846 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8847 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008848 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008849 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8850 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008851 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008852 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8853 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008854 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008855 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8856 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008857 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008858 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8859 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008860 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008861 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8862 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008863 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008864 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8865 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008866 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008867}
8868
Evan Cheng72261582005-12-20 06:22:03 +00008869const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8870 switch (Opcode) {
8871 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008872 case X86ISD::BSF: return "X86ISD::BSF";
8873 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008874 case X86ISD::SHLD: return "X86ISD::SHLD";
8875 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008876 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008877 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008878 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008879 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008880 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008881 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008882 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8883 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8884 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008885 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008886 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008887 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008888 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008889 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008890 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008891 case X86ISD::COMI: return "X86ISD::COMI";
8892 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008893 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008894 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008895 case X86ISD::CMOV: return "X86ISD::CMOV";
8896 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008897 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008898 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8899 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008900 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008901 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008902 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008903 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008904 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008905 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8906 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008907 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008908 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Nate Begemanb65c1752010-12-17 22:55:37 +00008909 case X86ISD::PANDN: return "X86ISD::PANDN";
8910 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
8911 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
8912 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00008913 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008914 case X86ISD::FMAX: return "X86ISD::FMAX";
8915 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008916 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8917 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008918 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008919 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008920 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008921 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008922 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008923 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8924 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008925 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8926 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8927 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8928 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8929 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8930 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008931 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8932 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008933 case X86ISD::VSHL: return "X86ISD::VSHL";
8934 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008935 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8936 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8937 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8938 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8939 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8940 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8941 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8942 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8943 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8944 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008945 case X86ISD::ADD: return "X86ISD::ADD";
8946 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +00008947 case X86ISD::ADC: return "X86ISD::ADC";
8948 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008949 case X86ISD::SMUL: return "X86ISD::SMUL";
8950 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008951 case X86ISD::INC: return "X86ISD::INC";
8952 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008953 case X86ISD::OR: return "X86ISD::OR";
8954 case X86ISD::XOR: return "X86ISD::XOR";
8955 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008956 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008957 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008958 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008959 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8960 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8961 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8962 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8963 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8964 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8965 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8966 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8967 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008968 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008969 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008970 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008971 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8972 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008973 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8974 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8975 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8976 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8977 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8978 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8979 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8980 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8981 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8982 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8983 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8984 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8985 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8986 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8987 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8988 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8989 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8990 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8991 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008992 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00008993 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008994 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008995 }
8996}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008997
Chris Lattnerc9addb72007-03-30 23:15:24 +00008998// isLegalAddressingMode - Return true if the addressing mode represented
8999// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00009000bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00009001 const Type *Ty) const {
9002 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009003 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00009004 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00009005
Chris Lattnerc9addb72007-03-30 23:15:24 +00009006 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009007 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009008 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009009
Chris Lattnerc9addb72007-03-30 23:15:24 +00009010 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00009011 unsigned GVFlags =
9012 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009013
Chris Lattnerdfed4132009-07-10 07:38:24 +00009014 // If a reference to this global requires an extra load, we can't fold it.
9015 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009016 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009017
Chris Lattnerdfed4132009-07-10 07:38:24 +00009018 // If BaseGV requires a register for the PIC base, we cannot also have a
9019 // BaseReg specified.
9020 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00009021 return false;
Evan Cheng52787842007-08-01 23:46:47 +00009022
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009023 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00009024 if ((M != CodeModel::Small || R != Reloc::Static) &&
9025 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009026 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00009027 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009028
Chris Lattnerc9addb72007-03-30 23:15:24 +00009029 switch (AM.Scale) {
9030 case 0:
9031 case 1:
9032 case 2:
9033 case 4:
9034 case 8:
9035 // These scales always work.
9036 break;
9037 case 3:
9038 case 5:
9039 case 9:
9040 // These scales are formed with basereg+scalereg. Only accept if there is
9041 // no basereg yet.
9042 if (AM.HasBaseReg)
9043 return false;
9044 break;
9045 default: // Other stuff never works.
9046 return false;
9047 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009048
Chris Lattnerc9addb72007-03-30 23:15:24 +00009049 return true;
9050}
9051
9052
Evan Cheng2bd122c2007-10-26 01:56:11 +00009053bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009054 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00009055 return false;
Evan Chenge127a732007-10-29 07:57:50 +00009056 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9057 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009058 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00009059 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009060 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00009061}
9062
Owen Andersone50ed302009-08-10 22:56:29 +00009063bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009064 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009065 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009066 unsigned NumBits1 = VT1.getSizeInBits();
9067 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009068 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009069 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009070 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009071}
Evan Cheng2bd122c2007-10-26 01:56:11 +00009072
Dan Gohman97121ba2009-04-08 00:15:30 +00009073bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009074 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009075 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009076}
9077
Owen Andersone50ed302009-08-10 22:56:29 +00009078bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009079 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00009080 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009081}
9082
Owen Andersone50ed302009-08-10 22:56:29 +00009083bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00009084 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00009085 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00009086}
9087
Evan Cheng60c07e12006-07-05 22:17:51 +00009088/// isShuffleMaskLegal - Targets can use this to indicate that they only
9089/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
9090/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
9091/// are assumed to be legal.
9092bool
Eric Christopherfd179292009-08-27 18:07:15 +00009093X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00009094 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00009095 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00009096 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00009097 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00009098
Nate Begemana09008b2009-10-19 02:17:23 +00009099 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00009100 return (VT.getVectorNumElements() == 2 ||
9101 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
9102 isMOVLMask(M, VT) ||
9103 isSHUFPMask(M, VT) ||
9104 isPSHUFDMask(M, VT) ||
9105 isPSHUFHWMask(M, VT) ||
9106 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00009107 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00009108 isUNPCKLMask(M, VT) ||
9109 isUNPCKHMask(M, VT) ||
9110 isUNPCKL_v_undef_Mask(M, VT) ||
9111 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009112}
9113
Dan Gohman7d8143f2008-04-09 20:09:42 +00009114bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00009115X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00009116 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00009117 unsigned NumElts = VT.getVectorNumElements();
9118 // FIXME: This collection of masks seems suspect.
9119 if (NumElts == 2)
9120 return true;
9121 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9122 return (isMOVLMask(Mask, VT) ||
9123 isCommutedMOVLMask(Mask, VT, true) ||
9124 isSHUFPMask(Mask, VT) ||
9125 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009126 }
9127 return false;
9128}
9129
9130//===----------------------------------------------------------------------===//
9131// X86 Scheduler Hooks
9132//===----------------------------------------------------------------------===//
9133
Mon P Wang63307c32008-05-05 19:05:59 +00009134// private utility function
9135MachineBasicBlock *
9136X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9137 MachineBasicBlock *MBB,
9138 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009139 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009140 unsigned LoadOpc,
9141 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009142 unsigned notOpc,
9143 unsigned EAXreg,
9144 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009145 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009146 // For the atomic bitwise operator, we generate
9147 // thisMBB:
9148 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009149 // ld t1 = [bitinstr.addr]
9150 // op t2 = t1, [bitinstr.val]
9151 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009152 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9153 // bz newMBB
9154 // fallthrough -->nextMBB
9155 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9156 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009157 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009158 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009159
Mon P Wang63307c32008-05-05 19:05:59 +00009160 /// First build the CFG
9161 MachineFunction *F = MBB->getParent();
9162 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009163 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9164 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9165 F->insert(MBBIter, newMBB);
9166 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009167
Dan Gohman14152b42010-07-06 20:24:04 +00009168 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9169 nextMBB->splice(nextMBB->begin(), thisMBB,
9170 llvm::next(MachineBasicBlock::iterator(bInstr)),
9171 thisMBB->end());
9172 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009173
Mon P Wang63307c32008-05-05 19:05:59 +00009174 // Update thisMBB to fall through to newMBB
9175 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009176
Mon P Wang63307c32008-05-05 19:05:59 +00009177 // newMBB jumps to itself and fall through to nextMBB
9178 newMBB->addSuccessor(nextMBB);
9179 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009180
Mon P Wang63307c32008-05-05 19:05:59 +00009181 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009182 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009183 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009184 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009185 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009186 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009187 int numArgs = bInstr->getNumOperands() - 1;
9188 for (int i=0; i < numArgs; ++i)
9189 argOpers[i] = &bInstr->getOperand(i+1);
9190
9191 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009192 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009193 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009194
Dale Johannesen140be2d2008-08-19 18:47:28 +00009195 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009196 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009197 for (int i=0; i <= lastAddrIndx; ++i)
9198 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009199
Dale Johannesen140be2d2008-08-19 18:47:28 +00009200 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009201 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009202 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009203 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009204 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009205 tt = t1;
9206
Dale Johannesen140be2d2008-08-19 18:47:28 +00009207 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009208 assert((argOpers[valArgIndx]->isReg() ||
9209 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009210 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009211 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009212 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009213 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009214 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009215 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009216 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009217
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009218 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009219 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009220
Dale Johannesene4d209d2009-02-03 20:21:25 +00009221 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009222 for (int i=0; i <= lastAddrIndx; ++i)
9223 (*MIB).addOperand(*argOpers[i]);
9224 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009225 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009226 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9227 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009228
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009229 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009230 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009231
Mon P Wang63307c32008-05-05 19:05:59 +00009232 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009233 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009234
Dan Gohman14152b42010-07-06 20:24:04 +00009235 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009236 return nextMBB;
9237}
9238
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009239// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009240MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009241X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9242 MachineBasicBlock *MBB,
9243 unsigned regOpcL,
9244 unsigned regOpcH,
9245 unsigned immOpcL,
9246 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009247 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009248 // For the atomic bitwise operator, we generate
9249 // thisMBB (instructions are in pairs, except cmpxchg8b)
9250 // ld t1,t2 = [bitinstr.addr]
9251 // newMBB:
9252 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9253 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009254 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009255 // mov ECX, EBX <- t5, t6
9256 // mov EAX, EDX <- t1, t2
9257 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9258 // mov t3, t4 <- EAX, EDX
9259 // bz newMBB
9260 // result in out1, out2
9261 // fallthrough -->nextMBB
9262
9263 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9264 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009265 const unsigned NotOpc = X86::NOT32r;
9266 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9267 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9268 MachineFunction::iterator MBBIter = MBB;
9269 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009270
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009271 /// First build the CFG
9272 MachineFunction *F = MBB->getParent();
9273 MachineBasicBlock *thisMBB = MBB;
9274 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9275 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9276 F->insert(MBBIter, newMBB);
9277 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009278
Dan Gohman14152b42010-07-06 20:24:04 +00009279 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9280 nextMBB->splice(nextMBB->begin(), thisMBB,
9281 llvm::next(MachineBasicBlock::iterator(bInstr)),
9282 thisMBB->end());
9283 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009284
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009285 // Update thisMBB to fall through to newMBB
9286 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009287
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009288 // newMBB jumps to itself and fall through to nextMBB
9289 newMBB->addSuccessor(nextMBB);
9290 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009291
Dale Johannesene4d209d2009-02-03 20:21:25 +00009292 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009293 // Insert instructions into newMBB based on incoming instruction
9294 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009295 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009296 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009297 MachineOperand& dest1Oper = bInstr->getOperand(0);
9298 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009299 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9300 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009301 argOpers[i] = &bInstr->getOperand(i+2);
9302
Dan Gohman71ea4e52010-05-14 21:01:44 +00009303 // We use some of the operands multiple times, so conservatively just
9304 // clear any kill flags that might be present.
9305 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9306 argOpers[i]->setIsKill(false);
9307 }
9308
Evan Chengad5b52f2010-01-08 19:14:57 +00009309 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009310 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009311
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009312 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009313 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009314 for (int i=0; i <= lastAddrIndx; ++i)
9315 (*MIB).addOperand(*argOpers[i]);
9316 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009317 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009318 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009319 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009320 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009321 MachineOperand newOp3 = *(argOpers[3]);
9322 if (newOp3.isImm())
9323 newOp3.setImm(newOp3.getImm()+4);
9324 else
9325 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009326 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009327 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009328
9329 // t3/4 are defined later, at the bottom of the loop
9330 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9331 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009332 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009333 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009334 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009335 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9336
Evan Cheng306b4ca2010-01-08 23:41:50 +00009337 // The subsequent operations should be using the destination registers of
9338 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009339 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009340 t1 = F->getRegInfo().createVirtualRegister(RC);
9341 t2 = F->getRegInfo().createVirtualRegister(RC);
9342 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9343 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009344 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009345 t1 = dest1Oper.getReg();
9346 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009347 }
9348
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009349 int valArgIndx = lastAddrIndx + 1;
9350 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009351 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009352 "invalid operand");
9353 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9354 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009355 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009356 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009357 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009358 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009359 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009360 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009361 (*MIB).addOperand(*argOpers[valArgIndx]);
9362 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009363 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009364 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009365 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009366 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009367 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009368 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009369 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009370 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009371 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009372 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009373
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009374 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009375 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009376 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009377 MIB.addReg(t2);
9378
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009379 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009380 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009381 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009382 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009383
Dale Johannesene4d209d2009-02-03 20:21:25 +00009384 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009385 for (int i=0; i <= lastAddrIndx; ++i)
9386 (*MIB).addOperand(*argOpers[i]);
9387
9388 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009389 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9390 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009391
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009392 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009393 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009394 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009395 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009396
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009397 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009398 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009399
Dan Gohman14152b42010-07-06 20:24:04 +00009400 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009401 return nextMBB;
9402}
9403
9404// private utility function
9405MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009406X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9407 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009408 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009409 // For the atomic min/max operator, we generate
9410 // thisMBB:
9411 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009412 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009413 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009414 // cmp t1, t2
9415 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009416 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009417 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9418 // bz newMBB
9419 // fallthrough -->nextMBB
9420 //
9421 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9422 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009423 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009424 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009425
Mon P Wang63307c32008-05-05 19:05:59 +00009426 /// First build the CFG
9427 MachineFunction *F = MBB->getParent();
9428 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009429 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9430 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9431 F->insert(MBBIter, newMBB);
9432 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009433
Dan Gohman14152b42010-07-06 20:24:04 +00009434 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9435 nextMBB->splice(nextMBB->begin(), thisMBB,
9436 llvm::next(MachineBasicBlock::iterator(mInstr)),
9437 thisMBB->end());
9438 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009439
Mon P Wang63307c32008-05-05 19:05:59 +00009440 // Update thisMBB to fall through to newMBB
9441 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009442
Mon P Wang63307c32008-05-05 19:05:59 +00009443 // newMBB jumps to newMBB and fall through to nextMBB
9444 newMBB->addSuccessor(nextMBB);
9445 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009446
Dale Johannesene4d209d2009-02-03 20:21:25 +00009447 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009448 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009449 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009450 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009451 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009452 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009453 int numArgs = mInstr->getNumOperands() - 1;
9454 for (int i=0; i < numArgs; ++i)
9455 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009456
Mon P Wang63307c32008-05-05 19:05:59 +00009457 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009458 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009459 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009460
Mon P Wangab3e7472008-05-05 22:56:23 +00009461 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009462 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009463 for (int i=0; i <= lastAddrIndx; ++i)
9464 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009465
Mon P Wang63307c32008-05-05 19:05:59 +00009466 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009467 assert((argOpers[valArgIndx]->isReg() ||
9468 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009469 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009470
9471 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009472 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009473 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009474 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009475 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009476 (*MIB).addOperand(*argOpers[valArgIndx]);
9477
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009478 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009479 MIB.addReg(t1);
9480
Dale Johannesene4d209d2009-02-03 20:21:25 +00009481 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009482 MIB.addReg(t1);
9483 MIB.addReg(t2);
9484
9485 // Generate movc
9486 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009487 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009488 MIB.addReg(t2);
9489 MIB.addReg(t1);
9490
9491 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009492 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009493 for (int i=0; i <= lastAddrIndx; ++i)
9494 (*MIB).addOperand(*argOpers[i]);
9495 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009496 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009497 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9498 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009499
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009500 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009501 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009502
Mon P Wang63307c32008-05-05 19:05:59 +00009503 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009504 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009505
Dan Gohman14152b42010-07-06 20:24:04 +00009506 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009507 return nextMBB;
9508}
9509
Eric Christopherf83a5de2009-08-27 18:08:16 +00009510// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009511// or XMM0_V32I8 in AVX all of this code can be replaced with that
9512// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009513MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009514X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009515 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009516 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9517 "Target must have SSE4.2 or AVX features enabled");
9518
Eric Christopherb120ab42009-08-18 22:50:32 +00009519 DebugLoc dl = MI->getDebugLoc();
9520 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +00009521 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009522 if (!Subtarget->hasAVX()) {
9523 if (memArg)
9524 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9525 else
9526 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9527 } else {
9528 if (memArg)
9529 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9530 else
9531 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9532 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009533
Eric Christopher41c902f2010-11-30 08:20:21 +00009534 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +00009535 for (unsigned i = 0; i < numArgs; ++i) {
9536 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +00009537 if (!(Op.isReg() && Op.isImplicit()))
9538 MIB.addOperand(Op);
9539 }
Eric Christopher41c902f2010-11-30 08:20:21 +00009540 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +00009541 .addReg(X86::XMM0);
9542
Dan Gohman14152b42010-07-06 20:24:04 +00009543 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009544 return BB;
9545}
9546
9547MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +00009548X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +00009549 DebugLoc dl = MI->getDebugLoc();
9550 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9551
9552 // Address into RAX/EAX, other two args into ECX, EDX.
9553 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
9554 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
9555 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
9556 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +00009557 MIB.addOperand(MI->getOperand(i));
Eric Christopher228232b2010-11-30 07:20:12 +00009558
9559 unsigned ValOps = X86::AddrNumOperands;
9560 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9561 .addReg(MI->getOperand(ValOps).getReg());
9562 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
9563 .addReg(MI->getOperand(ValOps+1).getReg());
9564
9565 // The instruction doesn't actually take any operands though.
9566 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
9567
9568 MI->eraseFromParent(); // The pseudo is gone now.
9569 return BB;
9570}
9571
9572MachineBasicBlock *
9573X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +00009574 DebugLoc dl = MI->getDebugLoc();
9575 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9576
9577 // First arg in ECX, the second in EAX.
9578 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9579 .addReg(MI->getOperand(0).getReg());
9580 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
9581 .addReg(MI->getOperand(1).getReg());
9582
9583 // The instruction doesn't actually take any operands though.
9584 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
9585
9586 MI->eraseFromParent(); // The pseudo is gone now.
9587 return BB;
9588}
9589
9590MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +00009591X86TargetLowering::EmitVAARG64WithCustomInserter(
9592 MachineInstr *MI,
9593 MachineBasicBlock *MBB) const {
9594 // Emit va_arg instruction on X86-64.
9595
9596 // Operands to this pseudo-instruction:
9597 // 0 ) Output : destination address (reg)
9598 // 1-5) Input : va_list address (addr, i64mem)
9599 // 6 ) ArgSize : Size (in bytes) of vararg type
9600 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
9601 // 8 ) Align : Alignment of type
9602 // 9 ) EFLAGS (implicit-def)
9603
9604 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
9605 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
9606
9607 unsigned DestReg = MI->getOperand(0).getReg();
9608 MachineOperand &Base = MI->getOperand(1);
9609 MachineOperand &Scale = MI->getOperand(2);
9610 MachineOperand &Index = MI->getOperand(3);
9611 MachineOperand &Disp = MI->getOperand(4);
9612 MachineOperand &Segment = MI->getOperand(5);
9613 unsigned ArgSize = MI->getOperand(6).getImm();
9614 unsigned ArgMode = MI->getOperand(7).getImm();
9615 unsigned Align = MI->getOperand(8).getImm();
9616
9617 // Memory Reference
9618 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
9619 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
9620 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
9621
9622 // Machine Information
9623 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9624 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
9625 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
9626 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
9627 DebugLoc DL = MI->getDebugLoc();
9628
9629 // struct va_list {
9630 // i32 gp_offset
9631 // i32 fp_offset
9632 // i64 overflow_area (address)
9633 // i64 reg_save_area (address)
9634 // }
9635 // sizeof(va_list) = 24
9636 // alignment(va_list) = 8
9637
9638 unsigned TotalNumIntRegs = 6;
9639 unsigned TotalNumXMMRegs = 8;
9640 bool UseGPOffset = (ArgMode == 1);
9641 bool UseFPOffset = (ArgMode == 2);
9642 unsigned MaxOffset = TotalNumIntRegs * 8 +
9643 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
9644
9645 /* Align ArgSize to a multiple of 8 */
9646 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
9647 bool NeedsAlign = (Align > 8);
9648
9649 MachineBasicBlock *thisMBB = MBB;
9650 MachineBasicBlock *overflowMBB;
9651 MachineBasicBlock *offsetMBB;
9652 MachineBasicBlock *endMBB;
9653
9654 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
9655 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
9656 unsigned OffsetReg = 0;
9657
9658 if (!UseGPOffset && !UseFPOffset) {
9659 // If we only pull from the overflow region, we don't create a branch.
9660 // We don't need to alter control flow.
9661 OffsetDestReg = 0; // unused
9662 OverflowDestReg = DestReg;
9663
9664 offsetMBB = NULL;
9665 overflowMBB = thisMBB;
9666 endMBB = thisMBB;
9667 } else {
9668 // First emit code to check if gp_offset (or fp_offset) is below the bound.
9669 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
9670 // If not, pull from overflow_area. (branch to overflowMBB)
9671 //
9672 // thisMBB
9673 // | .
9674 // | .
9675 // offsetMBB overflowMBB
9676 // | .
9677 // | .
9678 // endMBB
9679
9680 // Registers for the PHI in endMBB
9681 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
9682 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
9683
9684 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9685 MachineFunction *MF = MBB->getParent();
9686 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9687 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9688 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9689
9690 MachineFunction::iterator MBBIter = MBB;
9691 ++MBBIter;
9692
9693 // Insert the new basic blocks
9694 MF->insert(MBBIter, offsetMBB);
9695 MF->insert(MBBIter, overflowMBB);
9696 MF->insert(MBBIter, endMBB);
9697
9698 // Transfer the remainder of MBB and its successor edges to endMBB.
9699 endMBB->splice(endMBB->begin(), thisMBB,
9700 llvm::next(MachineBasicBlock::iterator(MI)),
9701 thisMBB->end());
9702 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
9703
9704 // Make offsetMBB and overflowMBB successors of thisMBB
9705 thisMBB->addSuccessor(offsetMBB);
9706 thisMBB->addSuccessor(overflowMBB);
9707
9708 // endMBB is a successor of both offsetMBB and overflowMBB
9709 offsetMBB->addSuccessor(endMBB);
9710 overflowMBB->addSuccessor(endMBB);
9711
9712 // Load the offset value into a register
9713 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9714 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
9715 .addOperand(Base)
9716 .addOperand(Scale)
9717 .addOperand(Index)
9718 .addDisp(Disp, UseFPOffset ? 4 : 0)
9719 .addOperand(Segment)
9720 .setMemRefs(MMOBegin, MMOEnd);
9721
9722 // Check if there is enough room left to pull this argument.
9723 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
9724 .addReg(OffsetReg)
9725 .addImm(MaxOffset + 8 - ArgSizeA8);
9726
9727 // Branch to "overflowMBB" if offset >= max
9728 // Fall through to "offsetMBB" otherwise
9729 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
9730 .addMBB(overflowMBB);
9731 }
9732
9733 // In offsetMBB, emit code to use the reg_save_area.
9734 if (offsetMBB) {
9735 assert(OffsetReg != 0);
9736
9737 // Read the reg_save_area address.
9738 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
9739 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
9740 .addOperand(Base)
9741 .addOperand(Scale)
9742 .addOperand(Index)
9743 .addDisp(Disp, 16)
9744 .addOperand(Segment)
9745 .setMemRefs(MMOBegin, MMOEnd);
9746
9747 // Zero-extend the offset
9748 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
9749 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
9750 .addImm(0)
9751 .addReg(OffsetReg)
9752 .addImm(X86::sub_32bit);
9753
9754 // Add the offset to the reg_save_area to get the final address.
9755 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
9756 .addReg(OffsetReg64)
9757 .addReg(RegSaveReg);
9758
9759 // Compute the offset for the next argument
9760 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9761 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
9762 .addReg(OffsetReg)
9763 .addImm(UseFPOffset ? 16 : 8);
9764
9765 // Store it back into the va_list.
9766 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
9767 .addOperand(Base)
9768 .addOperand(Scale)
9769 .addOperand(Index)
9770 .addDisp(Disp, UseFPOffset ? 4 : 0)
9771 .addOperand(Segment)
9772 .addReg(NextOffsetReg)
9773 .setMemRefs(MMOBegin, MMOEnd);
9774
9775 // Jump to endMBB
9776 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
9777 .addMBB(endMBB);
9778 }
9779
9780 //
9781 // Emit code to use overflow area
9782 //
9783
9784 // Load the overflow_area address into a register.
9785 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
9786 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
9787 .addOperand(Base)
9788 .addOperand(Scale)
9789 .addOperand(Index)
9790 .addDisp(Disp, 8)
9791 .addOperand(Segment)
9792 .setMemRefs(MMOBegin, MMOEnd);
9793
9794 // If we need to align it, do so. Otherwise, just copy the address
9795 // to OverflowDestReg.
9796 if (NeedsAlign) {
9797 // Align the overflow address
9798 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
9799 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
9800
9801 // aligned_addr = (addr + (align-1)) & ~(align-1)
9802 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
9803 .addReg(OverflowAddrReg)
9804 .addImm(Align-1);
9805
9806 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
9807 .addReg(TmpReg)
9808 .addImm(~(uint64_t)(Align-1));
9809 } else {
9810 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
9811 .addReg(OverflowAddrReg);
9812 }
9813
9814 // Compute the next overflow address after this argument.
9815 // (the overflow address should be kept 8-byte aligned)
9816 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
9817 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
9818 .addReg(OverflowDestReg)
9819 .addImm(ArgSizeA8);
9820
9821 // Store the new overflow address.
9822 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
9823 .addOperand(Base)
9824 .addOperand(Scale)
9825 .addOperand(Index)
9826 .addDisp(Disp, 8)
9827 .addOperand(Segment)
9828 .addReg(NextAddrReg)
9829 .setMemRefs(MMOBegin, MMOEnd);
9830
9831 // If we branched, emit the PHI to the front of endMBB.
9832 if (offsetMBB) {
9833 BuildMI(*endMBB, endMBB->begin(), DL,
9834 TII->get(X86::PHI), DestReg)
9835 .addReg(OffsetDestReg).addMBB(offsetMBB)
9836 .addReg(OverflowDestReg).addMBB(overflowMBB);
9837 }
9838
9839 // Erase the pseudo instruction
9840 MI->eraseFromParent();
9841
9842 return endMBB;
9843}
9844
9845MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009846X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9847 MachineInstr *MI,
9848 MachineBasicBlock *MBB) const {
9849 // Emit code to save XMM registers to the stack. The ABI says that the
9850 // number of registers to save is given in %al, so it's theoretically
9851 // possible to do an indirect jump trick to avoid saving all of them,
9852 // however this code takes a simpler approach and just executes all
9853 // of the stores if %al is non-zero. It's less code, and it's probably
9854 // easier on the hardware branch predictor, and stores aren't all that
9855 // expensive anyway.
9856
9857 // Create the new basic blocks. One block contains all the XMM stores,
9858 // and one block is the final destination regardless of whether any
9859 // stores were performed.
9860 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9861 MachineFunction *F = MBB->getParent();
9862 MachineFunction::iterator MBBIter = MBB;
9863 ++MBBIter;
9864 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9865 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9866 F->insert(MBBIter, XMMSaveMBB);
9867 F->insert(MBBIter, EndMBB);
9868
Dan Gohman14152b42010-07-06 20:24:04 +00009869 // Transfer the remainder of MBB and its successor edges to EndMBB.
9870 EndMBB->splice(EndMBB->begin(), MBB,
9871 llvm::next(MachineBasicBlock::iterator(MI)),
9872 MBB->end());
9873 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9874
Dan Gohmand6708ea2009-08-15 01:38:56 +00009875 // The original block will now fall through to the XMM save block.
9876 MBB->addSuccessor(XMMSaveMBB);
9877 // The XMMSaveMBB will fall through to the end block.
9878 XMMSaveMBB->addSuccessor(EndMBB);
9879
9880 // Now add the instructions.
9881 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9882 DebugLoc DL = MI->getDebugLoc();
9883
9884 unsigned CountReg = MI->getOperand(0).getReg();
9885 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9886 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9887
9888 if (!Subtarget->isTargetWin64()) {
9889 // If %al is 0, branch around the XMM save block.
9890 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009891 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009892 MBB->addSuccessor(EndMBB);
9893 }
9894
9895 // In the XMM save block, save all the XMM argument registers.
9896 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9897 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009898 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009899 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +00009900 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +00009901 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +00009902 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009903 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9904 .addFrameIndex(RegSaveFrameIndex)
9905 .addImm(/*Scale=*/1)
9906 .addReg(/*IndexReg=*/0)
9907 .addImm(/*Disp=*/Offset)
9908 .addReg(/*Segment=*/0)
9909 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009910 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009911 }
9912
Dan Gohman14152b42010-07-06 20:24:04 +00009913 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009914
9915 return EndMBB;
9916}
Mon P Wang63307c32008-05-05 19:05:59 +00009917
Evan Cheng60c07e12006-07-05 22:17:51 +00009918MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009919X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009920 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009921 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9922 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009923
Chris Lattner52600972009-09-02 05:57:00 +00009924 // To "insert" a SELECT_CC instruction, we actually have to insert the
9925 // diamond control-flow pattern. The incoming instruction knows the
9926 // destination vreg to set, the condition code register to branch on, the
9927 // true/false values to select between, and a branch opcode to use.
9928 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9929 MachineFunction::iterator It = BB;
9930 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009931
Chris Lattner52600972009-09-02 05:57:00 +00009932 // thisMBB:
9933 // ...
9934 // TrueVal = ...
9935 // cmpTY ccX, r1, r2
9936 // bCC copy1MBB
9937 // fallthrough --> copy0MBB
9938 MachineBasicBlock *thisMBB = BB;
9939 MachineFunction *F = BB->getParent();
9940 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9941 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009942 F->insert(It, copy0MBB);
9943 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009944
Bill Wendling730c07e2010-06-25 20:48:10 +00009945 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9946 // live into the sink and copy blocks.
9947 const MachineFunction *MF = BB->getParent();
9948 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9949 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009950
Dan Gohman14152b42010-07-06 20:24:04 +00009951 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9952 const MachineOperand &MO = MI->getOperand(I);
9953 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009954 unsigned Reg = MO.getReg();
9955 if (Reg != X86::EFLAGS) continue;
9956 copy0MBB->addLiveIn(Reg);
9957 sinkMBB->addLiveIn(Reg);
9958 }
9959
Dan Gohman14152b42010-07-06 20:24:04 +00009960 // Transfer the remainder of BB and its successor edges to sinkMBB.
9961 sinkMBB->splice(sinkMBB->begin(), BB,
9962 llvm::next(MachineBasicBlock::iterator(MI)),
9963 BB->end());
9964 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9965
9966 // Add the true and fallthrough blocks as its successors.
9967 BB->addSuccessor(copy0MBB);
9968 BB->addSuccessor(sinkMBB);
9969
9970 // Create the conditional branch instruction.
9971 unsigned Opc =
9972 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9973 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9974
Chris Lattner52600972009-09-02 05:57:00 +00009975 // copy0MBB:
9976 // %FalseValue = ...
9977 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009978 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009979
Chris Lattner52600972009-09-02 05:57:00 +00009980 // sinkMBB:
9981 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9982 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009983 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9984 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009985 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9986 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9987
Dan Gohman14152b42010-07-06 20:24:04 +00009988 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009989 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009990}
9991
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009992MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009993X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009994 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009995 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9996 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009997
9998 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9999 // non-trivial part is impdef of ESP.
10000 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
10001 // mingw-w64.
10002
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010003 const char *StackProbeSymbol =
10004 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
10005
Dan Gohman14152b42010-07-06 20:24:04 +000010006 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010007 .addExternalSymbol(StackProbeSymbol)
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010008 .addReg(X86::EAX, RegState::Implicit)
10009 .addReg(X86::ESP, RegState::Implicit)
10010 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +000010011 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
10012 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010013
Dan Gohman14152b42010-07-06 20:24:04 +000010014 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010015 return BB;
10016}
Chris Lattner52600972009-09-02 05:57:00 +000010017
10018MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000010019X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
10020 MachineBasicBlock *BB) const {
10021 // This is pretty easy. We're taking the value that we received from
10022 // our load from the relocation, sticking it in either RDI (x86-64)
10023 // or EAX and doing an indirect call. The return value will then
10024 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010025 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000010026 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000010027 DebugLoc DL = MI->getDebugLoc();
10028 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000010029
10030 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000010031 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010032
Eric Christopher30ef0e52010-06-03 04:07:48 +000010033 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000010034 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10035 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000010036 .addReg(X86::RIP)
10037 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010038 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010039 MI->getOperand(3).getTargetFlags())
10040 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000010041 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000010042 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000010043 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000010044 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10045 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000010046 .addReg(0)
10047 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010048 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000010049 MI->getOperand(3).getTargetFlags())
10050 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010051 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010052 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010053 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000010054 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10055 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000010056 .addReg(TII->getGlobalBaseReg(F))
10057 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010058 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010059 MI->getOperand(3).getTargetFlags())
10060 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010061 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010062 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010063 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010064
Dan Gohman14152b42010-07-06 20:24:04 +000010065 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000010066 return BB;
10067}
10068
10069MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000010070X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010071 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000010072 switch (MI->getOpcode()) {
10073 default: assert(false && "Unexpected instr type to insert");
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010074 case X86::WIN_ALLOCA:
10075 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010076 case X86::TLSCall_32:
10077 case X86::TLSCall_64:
10078 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000010079 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000010080 case X86::CMOV_FR32:
10081 case X86::CMOV_FR64:
10082 case X86::CMOV_V4F32:
10083 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000010084 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +000010085 case X86::CMOV_GR16:
10086 case X86::CMOV_GR32:
10087 case X86::CMOV_RFP32:
10088 case X86::CMOV_RFP64:
10089 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010090 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010091
Dale Johannesen849f2142007-07-03 00:53:03 +000010092 case X86::FP32_TO_INT16_IN_MEM:
10093 case X86::FP32_TO_INT32_IN_MEM:
10094 case X86::FP32_TO_INT64_IN_MEM:
10095 case X86::FP64_TO_INT16_IN_MEM:
10096 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000010097 case X86::FP64_TO_INT64_IN_MEM:
10098 case X86::FP80_TO_INT16_IN_MEM:
10099 case X86::FP80_TO_INT32_IN_MEM:
10100 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000010101 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10102 DebugLoc DL = MI->getDebugLoc();
10103
Evan Cheng60c07e12006-07-05 22:17:51 +000010104 // Change the floating point control register to use "round towards zero"
10105 // mode when truncating to an integer value.
10106 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000010107 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000010108 addFrameReference(BuildMI(*BB, MI, DL,
10109 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010110
10111 // Load the old value of the high byte of the control word...
10112 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000010113 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000010114 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010115 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010116
10117 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000010118 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010119 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000010120
10121 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000010122 addFrameReference(BuildMI(*BB, MI, DL,
10123 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010124
10125 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000010126 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010127 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000010128
10129 // Get the X86 opcode to use.
10130 unsigned Opc;
10131 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010132 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000010133 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
10134 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
10135 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
10136 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
10137 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
10138 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000010139 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
10140 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
10141 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000010142 }
10143
10144 X86AddressMode AM;
10145 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000010146 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010147 AM.BaseType = X86AddressMode::RegBase;
10148 AM.Base.Reg = Op.getReg();
10149 } else {
10150 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000010151 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000010152 }
10153 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000010154 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010155 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010156 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000010157 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010158 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010159 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000010160 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010161 AM.GV = Op.getGlobal();
10162 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000010163 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010164 }
Dan Gohman14152b42010-07-06 20:24:04 +000010165 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010166 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000010167
10168 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000010169 addFrameReference(BuildMI(*BB, MI, DL,
10170 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010171
Dan Gohman14152b42010-07-06 20:24:04 +000010172 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000010173 return BB;
10174 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010175 // String/text processing lowering.
10176 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010177 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010178 return EmitPCMP(MI, BB, 3, false /* in-mem */);
10179 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010180 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010181 return EmitPCMP(MI, BB, 3, true /* in-mem */);
10182 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010183 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010184 return EmitPCMP(MI, BB, 5, false /* in mem */);
10185 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010186 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010187 return EmitPCMP(MI, BB, 5, true /* in mem */);
10188
Eric Christopher228232b2010-11-30 07:20:12 +000010189 // Thread synchronization.
10190 case X86::MONITOR:
10191 return EmitMonitor(MI, BB);
10192 case X86::MWAIT:
10193 return EmitMwait(MI, BB);
10194
Eric Christopherb120ab42009-08-18 22:50:32 +000010195 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000010196 case X86::ATOMAND32:
10197 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010198 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010199 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010200 X86::NOT32r, X86::EAX,
10201 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010202 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000010203 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
10204 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010205 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010206 X86::NOT32r, X86::EAX,
10207 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010208 case X86::ATOMXOR32:
10209 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010210 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010211 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010212 X86::NOT32r, X86::EAX,
10213 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010214 case X86::ATOMNAND32:
10215 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010216 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010217 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010218 X86::NOT32r, X86::EAX,
10219 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000010220 case X86::ATOMMIN32:
10221 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
10222 case X86::ATOMMAX32:
10223 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
10224 case X86::ATOMUMIN32:
10225 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
10226 case X86::ATOMUMAX32:
10227 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000010228
10229 case X86::ATOMAND16:
10230 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10231 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010232 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010233 X86::NOT16r, X86::AX,
10234 X86::GR16RegisterClass);
10235 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000010236 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010237 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010238 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010239 X86::NOT16r, X86::AX,
10240 X86::GR16RegisterClass);
10241 case X86::ATOMXOR16:
10242 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
10243 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010244 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010245 X86::NOT16r, X86::AX,
10246 X86::GR16RegisterClass);
10247 case X86::ATOMNAND16:
10248 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10249 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010250 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010251 X86::NOT16r, X86::AX,
10252 X86::GR16RegisterClass, true);
10253 case X86::ATOMMIN16:
10254 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
10255 case X86::ATOMMAX16:
10256 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
10257 case X86::ATOMUMIN16:
10258 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
10259 case X86::ATOMUMAX16:
10260 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
10261
10262 case X86::ATOMAND8:
10263 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10264 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010265 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010266 X86::NOT8r, X86::AL,
10267 X86::GR8RegisterClass);
10268 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000010269 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010270 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010271 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010272 X86::NOT8r, X86::AL,
10273 X86::GR8RegisterClass);
10274 case X86::ATOMXOR8:
10275 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
10276 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010277 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010278 X86::NOT8r, X86::AL,
10279 X86::GR8RegisterClass);
10280 case X86::ATOMNAND8:
10281 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10282 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010283 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010284 X86::NOT8r, X86::AL,
10285 X86::GR8RegisterClass, true);
10286 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010287 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000010288 case X86::ATOMAND64:
10289 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010290 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010291 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010292 X86::NOT64r, X86::RAX,
10293 X86::GR64RegisterClass);
10294 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000010295 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
10296 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010297 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010298 X86::NOT64r, X86::RAX,
10299 X86::GR64RegisterClass);
10300 case X86::ATOMXOR64:
10301 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010302 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010303 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010304 X86::NOT64r, X86::RAX,
10305 X86::GR64RegisterClass);
10306 case X86::ATOMNAND64:
10307 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
10308 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010309 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010310 X86::NOT64r, X86::RAX,
10311 X86::GR64RegisterClass, true);
10312 case X86::ATOMMIN64:
10313 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
10314 case X86::ATOMMAX64:
10315 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
10316 case X86::ATOMUMIN64:
10317 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
10318 case X86::ATOMUMAX64:
10319 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010320
10321 // This group does 64-bit operations on a 32-bit host.
10322 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010323 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010324 X86::AND32rr, X86::AND32rr,
10325 X86::AND32ri, X86::AND32ri,
10326 false);
10327 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010328 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010329 X86::OR32rr, X86::OR32rr,
10330 X86::OR32ri, X86::OR32ri,
10331 false);
10332 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010333 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010334 X86::XOR32rr, X86::XOR32rr,
10335 X86::XOR32ri, X86::XOR32ri,
10336 false);
10337 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010338 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010339 X86::AND32rr, X86::AND32rr,
10340 X86::AND32ri, X86::AND32ri,
10341 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010342 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010343 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010344 X86::ADD32rr, X86::ADC32rr,
10345 X86::ADD32ri, X86::ADC32ri,
10346 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010347 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010348 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010349 X86::SUB32rr, X86::SBB32rr,
10350 X86::SUB32ri, X86::SBB32ri,
10351 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000010352 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010353 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000010354 X86::MOV32rr, X86::MOV32rr,
10355 X86::MOV32ri, X86::MOV32ri,
10356 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010357 case X86::VASTART_SAVE_XMM_REGS:
10358 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000010359
10360 case X86::VAARG_64:
10361 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010362 }
10363}
10364
10365//===----------------------------------------------------------------------===//
10366// X86 Optimization Hooks
10367//===----------------------------------------------------------------------===//
10368
Dan Gohman475871a2008-07-27 21:46:04 +000010369void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000010370 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010371 APInt &KnownZero,
10372 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010373 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000010374 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010375 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000010376 assert((Opc >= ISD::BUILTIN_OP_END ||
10377 Opc == ISD::INTRINSIC_WO_CHAIN ||
10378 Opc == ISD::INTRINSIC_W_CHAIN ||
10379 Opc == ISD::INTRINSIC_VOID) &&
10380 "Should use MaskedValueIsZero if you don't know whether Op"
10381 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010382
Dan Gohmanf4f92f52008-02-13 23:07:24 +000010383 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010384 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000010385 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010386 case X86ISD::ADD:
10387 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000010388 case X86ISD::ADC:
10389 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010390 case X86ISD::SMUL:
10391 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000010392 case X86ISD::INC:
10393 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000010394 case X86ISD::OR:
10395 case X86ISD::XOR:
10396 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010397 // These nodes' second result is a boolean.
10398 if (Op.getResNo() == 0)
10399 break;
10400 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010401 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010402 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
10403 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000010404 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010405 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010406}
Chris Lattner259e97c2006-01-31 19:43:35 +000010407
Owen Andersonbc146b02010-09-21 20:42:50 +000010408unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
10409 unsigned Depth) const {
10410 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
10411 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
10412 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010413
Owen Andersonbc146b02010-09-21 20:42:50 +000010414 // Fallback case.
10415 return 1;
10416}
10417
Evan Cheng206ee9d2006-07-07 08:33:52 +000010418/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000010419/// node is a GlobalAddress + offset.
10420bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000010421 const GlobalValue* &GA,
10422 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000010423 if (N->getOpcode() == X86ISD::Wrapper) {
10424 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010425 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000010426 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010427 return true;
10428 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000010429 }
Evan Chengad4196b2008-05-12 19:56:52 +000010430 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010431}
10432
Evan Cheng206ee9d2006-07-07 08:33:52 +000010433/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
10434/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
10435/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +000010436/// order.
Dan Gohman475871a2008-07-27 21:46:04 +000010437static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010438 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010439 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010440 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000010441
Eli Friedman7a5e5552009-06-07 06:52:44 +000010442 if (VT.getSizeInBits() != 128)
10443 return SDValue();
10444
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010445 // Don't create instructions with illegal types after legalize types has run.
10446 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10447 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
10448 return SDValue();
10449
Nate Begemanfdea31a2010-03-24 20:49:50 +000010450 SmallVector<SDValue, 16> Elts;
10451 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010452 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000010453
Nate Begemanfdea31a2010-03-24 20:49:50 +000010454 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010455}
Evan Chengd880b972008-05-09 21:53:03 +000010456
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010457/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10458/// generation and convert it from being a bunch of shuffles and extracts
10459/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010460static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10461 const TargetLowering &TLI) {
10462 SDValue InputVector = N->getOperand(0);
10463
10464 // Only operate on vectors of 4 elements, where the alternative shuffling
10465 // gets to be more expensive.
10466 if (InputVector.getValueType() != MVT::v4i32)
10467 return SDValue();
10468
10469 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10470 // single use which is a sign-extend or zero-extend, and all elements are
10471 // used.
10472 SmallVector<SDNode *, 4> Uses;
10473 unsigned ExtractedElements = 0;
10474 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10475 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10476 if (UI.getUse().getResNo() != InputVector.getResNo())
10477 return SDValue();
10478
10479 SDNode *Extract = *UI;
10480 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10481 return SDValue();
10482
10483 if (Extract->getValueType(0) != MVT::i32)
10484 return SDValue();
10485 if (!Extract->hasOneUse())
10486 return SDValue();
10487 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10488 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10489 return SDValue();
10490 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10491 return SDValue();
10492
10493 // Record which element was extracted.
10494 ExtractedElements |=
10495 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10496
10497 Uses.push_back(Extract);
10498 }
10499
10500 // If not all the elements were used, this may not be worthwhile.
10501 if (ExtractedElements != 15)
10502 return SDValue();
10503
10504 // Ok, we've now decided to do the transformation.
10505 DebugLoc dl = InputVector.getDebugLoc();
10506
10507 // Store the value to a temporary stack slot.
10508 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010509 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
10510 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010511
10512 // Replace each use (extract) with a load of the appropriate element.
10513 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10514 UE = Uses.end(); UI != UE; ++UI) {
10515 SDNode *Extract = *UI;
10516
10517 // Compute the element's address.
10518 SDValue Idx = Extract->getOperand(1);
10519 unsigned EltSize =
10520 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10521 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10522 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10523
Eric Christopher90eb4022010-07-22 00:26:08 +000010524 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010525 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010526
10527 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010528 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000010529 ScalarAddr, MachinePointerInfo(),
10530 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010531
10532 // Replace the exact with the load.
10533 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10534 }
10535
10536 // The replacement was made in place; don't return anything.
10537 return SDValue();
10538}
10539
Chris Lattner83e6c992006-10-04 06:57:07 +000010540/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010541static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010542 const X86Subtarget *Subtarget) {
10543 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010544 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010545 // Get the LHS/RHS of the select.
10546 SDValue LHS = N->getOperand(1);
10547 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010548
Dan Gohman670e5392009-09-21 18:03:22 +000010549 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010550 // instructions match the semantics of the common C idiom x<y?x:y but not
10551 // x<=y?x:y, because of how they handle negative zero (which can be
10552 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010553 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010554 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010555 Cond.getOpcode() == ISD::SETCC) {
10556 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010557
Chris Lattner47b4ce82009-03-11 05:48:52 +000010558 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010559 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010560 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10561 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010562 switch (CC) {
10563 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010564 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010565 // Converting this to a min would handle NaNs incorrectly, and swapping
10566 // the operands would cause it to handle comparisons between positive
10567 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010568 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010569 if (!UnsafeFPMath &&
10570 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10571 break;
10572 std::swap(LHS, RHS);
10573 }
Dan Gohman670e5392009-09-21 18:03:22 +000010574 Opcode = X86ISD::FMIN;
10575 break;
10576 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010577 // Converting this to a min would handle comparisons between positive
10578 // and negative zero incorrectly.
10579 if (!UnsafeFPMath &&
10580 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10581 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010582 Opcode = X86ISD::FMIN;
10583 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010584 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010585 // Converting this to a min would handle both negative zeros and NaNs
10586 // incorrectly, but we can swap the operands to fix both.
10587 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010588 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010589 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010590 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010591 Opcode = X86ISD::FMIN;
10592 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010593
Dan Gohman670e5392009-09-21 18:03:22 +000010594 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010595 // Converting this to a max would handle comparisons between positive
10596 // and negative zero incorrectly.
10597 if (!UnsafeFPMath &&
10598 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10599 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010600 Opcode = X86ISD::FMAX;
10601 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010602 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010603 // Converting this to a max would handle NaNs incorrectly, and swapping
10604 // the operands would cause it to handle comparisons between positive
10605 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010606 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010607 if (!UnsafeFPMath &&
10608 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10609 break;
10610 std::swap(LHS, RHS);
10611 }
Dan Gohman670e5392009-09-21 18:03:22 +000010612 Opcode = X86ISD::FMAX;
10613 break;
10614 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010615 // Converting this to a max would handle both negative zeros and NaNs
10616 // incorrectly, but we can swap the operands to fix both.
10617 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010618 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010619 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010620 case ISD::SETGE:
10621 Opcode = X86ISD::FMAX;
10622 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010623 }
Dan Gohman670e5392009-09-21 18:03:22 +000010624 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010625 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10626 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010627 switch (CC) {
10628 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010629 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010630 // Converting this to a min would handle comparisons between positive
10631 // and negative zero incorrectly, and swapping the operands would
10632 // cause it to handle NaNs incorrectly.
10633 if (!UnsafeFPMath &&
10634 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010635 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010636 break;
10637 std::swap(LHS, RHS);
10638 }
Dan Gohman670e5392009-09-21 18:03:22 +000010639 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010640 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010641 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010642 // Converting this to a min would handle NaNs incorrectly.
10643 if (!UnsafeFPMath &&
10644 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10645 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010646 Opcode = X86ISD::FMIN;
10647 break;
10648 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010649 // Converting this to a min would handle both negative zeros and NaNs
10650 // incorrectly, but we can swap the operands to fix both.
10651 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010652 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010653 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010654 case ISD::SETGE:
10655 Opcode = X86ISD::FMIN;
10656 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010657
Dan Gohman670e5392009-09-21 18:03:22 +000010658 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010659 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010660 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010661 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010662 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010663 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010664 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010665 // Converting this to a max would handle comparisons between positive
10666 // and negative zero incorrectly, and swapping the operands would
10667 // cause it to handle NaNs incorrectly.
10668 if (!UnsafeFPMath &&
10669 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010670 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010671 break;
10672 std::swap(LHS, RHS);
10673 }
Dan Gohman670e5392009-09-21 18:03:22 +000010674 Opcode = X86ISD::FMAX;
10675 break;
10676 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010677 // Converting this to a max would handle both negative zeros and NaNs
10678 // incorrectly, but we can swap the operands to fix both.
10679 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010680 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010681 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010682 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010683 Opcode = X86ISD::FMAX;
10684 break;
10685 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010686 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010687
Chris Lattner47b4ce82009-03-11 05:48:52 +000010688 if (Opcode)
10689 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010690 }
Eric Christopherfd179292009-08-27 18:07:15 +000010691
Chris Lattnerd1980a52009-03-12 06:52:53 +000010692 // If this is a select between two integer constants, try to do some
10693 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010694 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10695 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010696 // Don't do this for crazy integer types.
10697 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10698 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010699 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010700 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010701
Chris Lattnercee56e72009-03-13 05:53:31 +000010702 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010703 // Efficiently invertible.
10704 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10705 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10706 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10707 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010708 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010709 }
Eric Christopherfd179292009-08-27 18:07:15 +000010710
Chris Lattnerd1980a52009-03-12 06:52:53 +000010711 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010712 if (FalseC->getAPIntValue() == 0 &&
10713 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010714 if (NeedsCondInvert) // Invert the condition if needed.
10715 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10716 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010717
Chris Lattnerd1980a52009-03-12 06:52:53 +000010718 // Zero extend the condition if needed.
10719 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010720
Chris Lattnercee56e72009-03-13 05:53:31 +000010721 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010722 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010723 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010724 }
Eric Christopherfd179292009-08-27 18:07:15 +000010725
Chris Lattner97a29a52009-03-13 05:22:11 +000010726 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010727 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010728 if (NeedsCondInvert) // Invert the condition if needed.
10729 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10730 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010731
Chris Lattner97a29a52009-03-13 05:22:11 +000010732 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010733 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10734 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010735 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010736 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010737 }
Eric Christopherfd179292009-08-27 18:07:15 +000010738
Chris Lattnercee56e72009-03-13 05:53:31 +000010739 // Optimize cases that will turn into an LEA instruction. This requires
10740 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010741 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010742 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010743 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010744
Chris Lattnercee56e72009-03-13 05:53:31 +000010745 bool isFastMultiplier = false;
10746 if (Diff < 10) {
10747 switch ((unsigned char)Diff) {
10748 default: break;
10749 case 1: // result = add base, cond
10750 case 2: // result = lea base( , cond*2)
10751 case 3: // result = lea base(cond, cond*2)
10752 case 4: // result = lea base( , cond*4)
10753 case 5: // result = lea base(cond, cond*4)
10754 case 8: // result = lea base( , cond*8)
10755 case 9: // result = lea base(cond, cond*8)
10756 isFastMultiplier = true;
10757 break;
10758 }
10759 }
Eric Christopherfd179292009-08-27 18:07:15 +000010760
Chris Lattnercee56e72009-03-13 05:53:31 +000010761 if (isFastMultiplier) {
10762 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10763 if (NeedsCondInvert) // Invert the condition if needed.
10764 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10765 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010766
Chris Lattnercee56e72009-03-13 05:53:31 +000010767 // Zero extend the condition if needed.
10768 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10769 Cond);
10770 // Scale the condition by the difference.
10771 if (Diff != 1)
10772 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10773 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010774
Chris Lattnercee56e72009-03-13 05:53:31 +000010775 // Add the base if non-zero.
10776 if (FalseC->getAPIntValue() != 0)
10777 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10778 SDValue(FalseC, 0));
10779 return Cond;
10780 }
Eric Christopherfd179292009-08-27 18:07:15 +000010781 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010782 }
10783 }
Eric Christopherfd179292009-08-27 18:07:15 +000010784
Dan Gohman475871a2008-07-27 21:46:04 +000010785 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010786}
10787
Chris Lattnerd1980a52009-03-12 06:52:53 +000010788/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10789static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10790 TargetLowering::DAGCombinerInfo &DCI) {
10791 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010792
Chris Lattnerd1980a52009-03-12 06:52:53 +000010793 // If the flag operand isn't dead, don't touch this CMOV.
10794 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10795 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010796
Chris Lattnerd1980a52009-03-12 06:52:53 +000010797 // If this is a select between two integer constants, try to do some
10798 // optimizations. Note that the operands are ordered the opposite of SELECT
10799 // operands.
10800 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10801 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10802 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10803 // larger than FalseC (the false value).
10804 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010805
Chris Lattnerd1980a52009-03-12 06:52:53 +000010806 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10807 CC = X86::GetOppositeBranchCondition(CC);
10808 std::swap(TrueC, FalseC);
10809 }
Eric Christopherfd179292009-08-27 18:07:15 +000010810
Chris Lattnerd1980a52009-03-12 06:52:53 +000010811 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010812 // This is efficient for any integer data type (including i8/i16) and
10813 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010814 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10815 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010816 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10817 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010818
Chris Lattnerd1980a52009-03-12 06:52:53 +000010819 // Zero extend the condition if needed.
10820 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010821
Chris Lattnerd1980a52009-03-12 06:52:53 +000010822 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10823 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010824 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010825 if (N->getNumValues() == 2) // Dead flag value?
10826 return DCI.CombineTo(N, Cond, SDValue());
10827 return Cond;
10828 }
Eric Christopherfd179292009-08-27 18:07:15 +000010829
Chris Lattnercee56e72009-03-13 05:53:31 +000010830 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10831 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010832 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10833 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010834 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10835 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010836
Chris Lattner97a29a52009-03-13 05:22:11 +000010837 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010838 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10839 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010840 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10841 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010842
Chris Lattner97a29a52009-03-13 05:22:11 +000010843 if (N->getNumValues() == 2) // Dead flag value?
10844 return DCI.CombineTo(N, Cond, SDValue());
10845 return Cond;
10846 }
Eric Christopherfd179292009-08-27 18:07:15 +000010847
Chris Lattnercee56e72009-03-13 05:53:31 +000010848 // Optimize cases that will turn into an LEA instruction. This requires
10849 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010850 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010851 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010852 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010853
Chris Lattnercee56e72009-03-13 05:53:31 +000010854 bool isFastMultiplier = false;
10855 if (Diff < 10) {
10856 switch ((unsigned char)Diff) {
10857 default: break;
10858 case 1: // result = add base, cond
10859 case 2: // result = lea base( , cond*2)
10860 case 3: // result = lea base(cond, cond*2)
10861 case 4: // result = lea base( , cond*4)
10862 case 5: // result = lea base(cond, cond*4)
10863 case 8: // result = lea base( , cond*8)
10864 case 9: // result = lea base(cond, cond*8)
10865 isFastMultiplier = true;
10866 break;
10867 }
10868 }
Eric Christopherfd179292009-08-27 18:07:15 +000010869
Chris Lattnercee56e72009-03-13 05:53:31 +000010870 if (isFastMultiplier) {
10871 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10872 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010873 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10874 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010875 // Zero extend the condition if needed.
10876 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10877 Cond);
10878 // Scale the condition by the difference.
10879 if (Diff != 1)
10880 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10881 DAG.getConstant(Diff, Cond.getValueType()));
10882
10883 // Add the base if non-zero.
10884 if (FalseC->getAPIntValue() != 0)
10885 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10886 SDValue(FalseC, 0));
10887 if (N->getNumValues() == 2) // Dead flag value?
10888 return DCI.CombineTo(N, Cond, SDValue());
10889 return Cond;
10890 }
Eric Christopherfd179292009-08-27 18:07:15 +000010891 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010892 }
10893 }
10894 return SDValue();
10895}
10896
10897
Evan Cheng0b0cd912009-03-28 05:57:29 +000010898/// PerformMulCombine - Optimize a single multiply with constant into two
10899/// in order to implement it with two cheaper instructions, e.g.
10900/// LEA + SHL, LEA + LEA.
10901static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10902 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010903 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10904 return SDValue();
10905
Owen Andersone50ed302009-08-10 22:56:29 +000010906 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010907 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010908 return SDValue();
10909
10910 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10911 if (!C)
10912 return SDValue();
10913 uint64_t MulAmt = C->getZExtValue();
10914 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10915 return SDValue();
10916
10917 uint64_t MulAmt1 = 0;
10918 uint64_t MulAmt2 = 0;
10919 if ((MulAmt % 9) == 0) {
10920 MulAmt1 = 9;
10921 MulAmt2 = MulAmt / 9;
10922 } else if ((MulAmt % 5) == 0) {
10923 MulAmt1 = 5;
10924 MulAmt2 = MulAmt / 5;
10925 } else if ((MulAmt % 3) == 0) {
10926 MulAmt1 = 3;
10927 MulAmt2 = MulAmt / 3;
10928 }
10929 if (MulAmt2 &&
10930 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10931 DebugLoc DL = N->getDebugLoc();
10932
10933 if (isPowerOf2_64(MulAmt2) &&
10934 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10935 // If second multiplifer is pow2, issue it first. We want the multiply by
10936 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10937 // is an add.
10938 std::swap(MulAmt1, MulAmt2);
10939
10940 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010941 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010942 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010943 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010944 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010945 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010946 DAG.getConstant(MulAmt1, VT));
10947
Eric Christopherfd179292009-08-27 18:07:15 +000010948 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010949 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010950 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010951 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010952 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010953 DAG.getConstant(MulAmt2, VT));
10954
10955 // Do not add new nodes to DAG combiner worklist.
10956 DCI.CombineTo(N, NewMul, false);
10957 }
10958 return SDValue();
10959}
10960
Evan Chengad9c0a32009-12-15 00:53:42 +000010961static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10962 SDValue N0 = N->getOperand(0);
10963 SDValue N1 = N->getOperand(1);
10964 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10965 EVT VT = N0.getValueType();
10966
10967 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10968 // since the result of setcc_c is all zero's or all ones.
10969 if (N1C && N0.getOpcode() == ISD::AND &&
10970 N0.getOperand(1).getOpcode() == ISD::Constant) {
10971 SDValue N00 = N0.getOperand(0);
10972 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10973 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10974 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10975 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10976 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10977 APInt ShAmt = N1C->getAPIntValue();
10978 Mask = Mask.shl(ShAmt);
10979 if (Mask != 0)
10980 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10981 N00, DAG.getConstant(Mask, VT));
10982 }
10983 }
10984
10985 return SDValue();
10986}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010987
Nate Begeman740ab032009-01-26 00:52:55 +000010988/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10989/// when possible.
10990static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10991 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010992 EVT VT = N->getValueType(0);
10993 if (!VT.isVector() && VT.isInteger() &&
10994 N->getOpcode() == ISD::SHL)
10995 return PerformSHLCombine(N, DAG);
10996
Nate Begeman740ab032009-01-26 00:52:55 +000010997 // On X86 with SSE2 support, we can transform this to a vector shift if
10998 // all elements are shifted by the same amount. We can't do this in legalize
10999 // because the a constant vector is typically transformed to a constant pool
11000 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011001 if (!Subtarget->hasSSE2())
11002 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011003
Owen Anderson825b72b2009-08-11 20:47:22 +000011004 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011005 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011006
Mon P Wang3becd092009-01-28 08:12:05 +000011007 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000011008 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000011009 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000011010 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000011011 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
11012 unsigned NumElts = VT.getVectorNumElements();
11013 unsigned i = 0;
11014 for (; i != NumElts; ++i) {
11015 SDValue Arg = ShAmtOp.getOperand(i);
11016 if (Arg.getOpcode() == ISD::UNDEF) continue;
11017 BaseShAmt = Arg;
11018 break;
11019 }
11020 for (; i != NumElts; ++i) {
11021 SDValue Arg = ShAmtOp.getOperand(i);
11022 if (Arg.getOpcode() == ISD::UNDEF) continue;
11023 if (Arg != BaseShAmt) {
11024 return SDValue();
11025 }
11026 }
11027 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000011028 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000011029 SDValue InVec = ShAmtOp.getOperand(0);
11030 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
11031 unsigned NumElts = InVec.getValueType().getVectorNumElements();
11032 unsigned i = 0;
11033 for (; i != NumElts; ++i) {
11034 SDValue Arg = InVec.getOperand(i);
11035 if (Arg.getOpcode() == ISD::UNDEF) continue;
11036 BaseShAmt = Arg;
11037 break;
11038 }
11039 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
11040 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000011041 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000011042 if (C->getZExtValue() == SplatIdx)
11043 BaseShAmt = InVec.getOperand(1);
11044 }
11045 }
11046 if (BaseShAmt.getNode() == 0)
11047 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
11048 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000011049 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011050 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000011051
Mon P Wangefa42202009-09-03 19:56:25 +000011052 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000011053 if (EltVT.bitsGT(MVT::i32))
11054 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
11055 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000011056 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000011057
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011058 // The shift amount is identical so we can do a vector shift.
11059 SDValue ValOp = N->getOperand(0);
11060 switch (N->getOpcode()) {
11061 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000011062 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011063 break;
11064 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011065 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011066 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011067 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011068 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011069 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011070 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011071 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011072 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011073 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011074 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011075 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011076 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011077 break;
11078 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000011079 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011080 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011081 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011082 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011083 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011084 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011085 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011086 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011087 break;
11088 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011089 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011090 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011091 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011092 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011093 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011094 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011095 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011096 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011097 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011098 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011099 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011100 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011101 break;
Nate Begeman740ab032009-01-26 00:52:55 +000011102 }
11103 return SDValue();
11104}
11105
Nate Begemanb65c1752010-12-17 22:55:37 +000011106
11107static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
11108 TargetLowering::DAGCombinerInfo &DCI,
11109 const X86Subtarget *Subtarget) {
11110 if (DCI.isBeforeLegalizeOps())
11111 return SDValue();
11112
11113 // Want to form PANDN nodes, in the hopes of then easily combining them with
11114 // OR and AND nodes to form PBLEND/PSIGN.
11115 EVT VT = N->getValueType(0);
11116 if (VT != MVT::v2i64)
11117 return SDValue();
11118
11119 SDValue N0 = N->getOperand(0);
11120 SDValue N1 = N->getOperand(1);
11121 DebugLoc DL = N->getDebugLoc();
11122
11123 // Check LHS for vnot
11124 if (N0.getOpcode() == ISD::XOR &&
11125 ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
11126 return DAG.getNode(X86ISD::PANDN, DL, VT, N0.getOperand(0), N1);
11127
11128 // Check RHS for vnot
11129 if (N1.getOpcode() == ISD::XOR &&
11130 ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
11131 return DAG.getNode(X86ISD::PANDN, DL, VT, N1.getOperand(0), N0);
11132
11133 return SDValue();
11134}
11135
Evan Cheng760d1942010-01-04 21:22:48 +000011136static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000011137 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000011138 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000011139 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000011140 return SDValue();
11141
Evan Cheng760d1942010-01-04 21:22:48 +000011142 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000011143 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000011144 return SDValue();
11145
Evan Cheng760d1942010-01-04 21:22:48 +000011146 SDValue N0 = N->getOperand(0);
11147 SDValue N1 = N->getOperand(1);
Nate Begemanb65c1752010-12-17 22:55:37 +000011148
11149 // look for psign/blend
11150 if (Subtarget->hasSSSE3()) {
11151 if (VT == MVT::v2i64) {
11152 // Canonicalize pandn to RHS
11153 if (N0.getOpcode() == X86ISD::PANDN)
11154 std::swap(N0, N1);
11155 // or (and (m, x), (pandn m, y))
11156 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::PANDN) {
11157 SDValue Mask = N1.getOperand(0);
11158 SDValue X = N1.getOperand(1);
11159 SDValue Y;
11160 if (N0.getOperand(0) == Mask)
11161 Y = N0.getOperand(1);
11162 if (N0.getOperand(1) == Mask)
11163 Y = N0.getOperand(0);
11164
11165 // Check to see if the mask appeared in both the AND and PANDN and
11166 if (!Y.getNode())
11167 return SDValue();
11168
11169 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
11170 if (Mask.getOpcode() != ISD::BITCAST ||
11171 X.getOpcode() != ISD::BITCAST ||
11172 Y.getOpcode() != ISD::BITCAST)
11173 return SDValue();
11174
11175 // Look through mask bitcast.
11176 Mask = Mask.getOperand(0);
11177 EVT MaskVT = Mask.getValueType();
11178
11179 // Validate that the Mask operand is a vector sra node. The sra node
11180 // will be an intrinsic.
11181 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
11182 return SDValue();
11183
11184 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
11185 // there is no psrai.b
11186 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
11187 case Intrinsic::x86_sse2_psrai_w:
11188 case Intrinsic::x86_sse2_psrai_d:
11189 break;
11190 default: return SDValue();
11191 }
11192
11193 // Check that the SRA is all signbits.
11194 SDValue SraC = Mask.getOperand(2);
11195 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
11196 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
11197 if ((SraAmt + 1) != EltBits)
11198 return SDValue();
11199
11200 DebugLoc DL = N->getDebugLoc();
11201
11202 // Now we know we at least have a plendvb with the mask val. See if
11203 // we can form a psignb/w/d.
11204 // psign = x.type == y.type == mask.type && y = sub(0, x);
11205 X = X.getOperand(0);
11206 Y = Y.getOperand(0);
11207 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
11208 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
11209 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
11210 unsigned Opc = 0;
11211 switch (EltBits) {
11212 case 8: Opc = X86ISD::PSIGNB; break;
11213 case 16: Opc = X86ISD::PSIGNW; break;
11214 case 32: Opc = X86ISD::PSIGND; break;
11215 default: break;
11216 }
11217 if (Opc) {
11218 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
11219 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
11220 }
11221 }
11222 // PBLENDVB only available on SSE 4.1
11223 if (!Subtarget->hasSSE41())
11224 return SDValue();
11225
Nate Begemanb65c1752010-12-17 22:55:37 +000011226 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
11227 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
11228 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000011229 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000011230 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
11231 }
11232 }
11233 }
11234
11235 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000011236 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
11237 std::swap(N0, N1);
11238 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
11239 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000011240 if (!N0.hasOneUse() || !N1.hasOneUse())
11241 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000011242
11243 SDValue ShAmt0 = N0.getOperand(1);
11244 if (ShAmt0.getValueType() != MVT::i8)
11245 return SDValue();
11246 SDValue ShAmt1 = N1.getOperand(1);
11247 if (ShAmt1.getValueType() != MVT::i8)
11248 return SDValue();
11249 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
11250 ShAmt0 = ShAmt0.getOperand(0);
11251 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
11252 ShAmt1 = ShAmt1.getOperand(0);
11253
11254 DebugLoc DL = N->getDebugLoc();
11255 unsigned Opc = X86ISD::SHLD;
11256 SDValue Op0 = N0.getOperand(0);
11257 SDValue Op1 = N1.getOperand(0);
11258 if (ShAmt0.getOpcode() == ISD::SUB) {
11259 Opc = X86ISD::SHRD;
11260 std::swap(Op0, Op1);
11261 std::swap(ShAmt0, ShAmt1);
11262 }
11263
Evan Cheng8b1190a2010-04-28 01:18:01 +000011264 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000011265 if (ShAmt1.getOpcode() == ISD::SUB) {
11266 SDValue Sum = ShAmt1.getOperand(0);
11267 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000011268 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
11269 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
11270 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
11271 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000011272 return DAG.getNode(Opc, DL, VT,
11273 Op0, Op1,
11274 DAG.getNode(ISD::TRUNCATE, DL,
11275 MVT::i8, ShAmt0));
11276 }
11277 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
11278 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
11279 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000011280 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000011281 return DAG.getNode(Opc, DL, VT,
11282 N0.getOperand(0), N1.getOperand(0),
11283 DAG.getNode(ISD::TRUNCATE, DL,
11284 MVT::i8, ShAmt0));
11285 }
Nate Begemanb65c1752010-12-17 22:55:37 +000011286
Evan Cheng760d1942010-01-04 21:22:48 +000011287 return SDValue();
11288}
11289
Chris Lattner149a4e52008-02-22 02:09:43 +000011290/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011291static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000011292 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000011293 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
11294 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000011295 // A preferable solution to the general problem is to figure out the right
11296 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000011297
11298 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000011299 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000011300 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000011301 if (VT.getSizeInBits() != 64)
11302 return SDValue();
11303
Devang Patel578efa92009-06-05 21:57:13 +000011304 const Function *F = DAG.getMachineFunction().getFunction();
11305 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000011306 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000011307 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000011308 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000011309 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000011310 isa<LoadSDNode>(St->getValue()) &&
11311 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
11312 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011313 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011314 LoadSDNode *Ld = 0;
11315 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000011316 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000011317 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011318 // Must be a store of a load. We currently handle two cases: the load
11319 // is a direct child, and it's under an intervening TokenFactor. It is
11320 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000011321 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000011322 Ld = cast<LoadSDNode>(St->getChain());
11323 else if (St->getValue().hasOneUse() &&
11324 ChainVal->getOpcode() == ISD::TokenFactor) {
11325 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011326 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000011327 TokenFactorIndex = i;
11328 Ld = cast<LoadSDNode>(St->getValue());
11329 } else
11330 Ops.push_back(ChainVal->getOperand(i));
11331 }
11332 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000011333
Evan Cheng536e6672009-03-12 05:59:15 +000011334 if (!Ld || !ISD::isNormalLoad(Ld))
11335 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011336
Evan Cheng536e6672009-03-12 05:59:15 +000011337 // If this is not the MMX case, i.e. we are just turning i64 load/store
11338 // into f64 load/store, avoid the transformation if there are multiple
11339 // uses of the loaded value.
11340 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
11341 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011342
Evan Cheng536e6672009-03-12 05:59:15 +000011343 DebugLoc LdDL = Ld->getDebugLoc();
11344 DebugLoc StDL = N->getDebugLoc();
11345 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
11346 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
11347 // pair instead.
11348 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011349 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000011350 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
11351 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011352 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011353 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000011354 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000011355 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000011356 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000011357 Ops.size());
11358 }
Evan Cheng536e6672009-03-12 05:59:15 +000011359 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011360 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011361 St->isVolatile(), St->isNonTemporal(),
11362 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000011363 }
Evan Cheng536e6672009-03-12 05:59:15 +000011364
11365 // Otherwise, lower to two pairs of 32-bit loads / stores.
11366 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011367 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
11368 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011369
Owen Anderson825b72b2009-08-11 20:47:22 +000011370 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011371 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011372 Ld->isVolatile(), Ld->isNonTemporal(),
11373 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000011374 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011375 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000011376 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011377 MinAlign(Ld->getAlignment(), 4));
11378
11379 SDValue NewChain = LoLd.getValue(1);
11380 if (TokenFactorIndex != -1) {
11381 Ops.push_back(LoLd);
11382 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000011383 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000011384 Ops.size());
11385 }
11386
11387 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011388 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
11389 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011390
11391 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011392 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011393 St->isVolatile(), St->isNonTemporal(),
11394 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011395 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011396 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000011397 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011398 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011399 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000011400 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000011401 }
Dan Gohman475871a2008-07-27 21:46:04 +000011402 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000011403}
11404
Chris Lattner6cf73262008-01-25 06:14:17 +000011405/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
11406/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011407static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000011408 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
11409 // F[X]OR(0.0, x) -> x
11410 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000011411 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11412 if (C->getValueAPF().isPosZero())
11413 return N->getOperand(1);
11414 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11415 if (C->getValueAPF().isPosZero())
11416 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000011417 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011418}
11419
11420/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011421static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000011422 // FAND(0.0, x) -> 0.0
11423 // FAND(x, 0.0) -> 0.0
11424 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11425 if (C->getValueAPF().isPosZero())
11426 return N->getOperand(0);
11427 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11428 if (C->getValueAPF().isPosZero())
11429 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000011430 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011431}
11432
Dan Gohmane5af2d32009-01-29 01:59:02 +000011433static SDValue PerformBTCombine(SDNode *N,
11434 SelectionDAG &DAG,
11435 TargetLowering::DAGCombinerInfo &DCI) {
11436 // BT ignores high bits in the bit index operand.
11437 SDValue Op1 = N->getOperand(1);
11438 if (Op1.hasOneUse()) {
11439 unsigned BitWidth = Op1.getValueSizeInBits();
11440 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
11441 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011442 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
11443 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000011444 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000011445 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
11446 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
11447 DCI.CommitTargetLoweringOpt(TLO);
11448 }
11449 return SDValue();
11450}
Chris Lattner83e6c992006-10-04 06:57:07 +000011451
Eli Friedman7a5e5552009-06-07 06:52:44 +000011452static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
11453 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011454 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000011455 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000011456 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000011457 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000011458 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000011459 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011460 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011461 }
11462 return SDValue();
11463}
11464
Evan Cheng2e489c42009-12-16 00:53:11 +000011465static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
11466 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
11467 // (and (i32 x86isd::setcc_carry), 1)
11468 // This eliminates the zext. This transformation is necessary because
11469 // ISD::SETCC is always legalized to i8.
11470 DebugLoc dl = N->getDebugLoc();
11471 SDValue N0 = N->getOperand(0);
11472 EVT VT = N->getValueType(0);
11473 if (N0.getOpcode() == ISD::AND &&
11474 N0.hasOneUse() &&
11475 N0.getOperand(0).hasOneUse()) {
11476 SDValue N00 = N0.getOperand(0);
11477 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
11478 return SDValue();
11479 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
11480 if (!C || C->getZExtValue() != 1)
11481 return SDValue();
11482 return DAG.getNode(ISD::AND, dl, VT,
11483 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
11484 N00.getOperand(0), N00.getOperand(1)),
11485 DAG.getConstant(1, VT));
11486 }
11487
11488 return SDValue();
11489}
11490
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011491// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
11492static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
11493 unsigned X86CC = N->getConstantOperandVal(0);
11494 SDValue EFLAG = N->getOperand(1);
11495 DebugLoc DL = N->getDebugLoc();
11496
11497 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
11498 // a zext and produces an all-ones bit which is more useful than 0/1 in some
11499 // cases.
11500 if (X86CC == X86::COND_B)
11501 return DAG.getNode(ISD::AND, DL, MVT::i8,
11502 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
11503 DAG.getConstant(X86CC, MVT::i8), EFLAG),
11504 DAG.getConstant(1, MVT::i8));
11505
11506 return SDValue();
11507}
Chris Lattner23a01992010-12-20 01:37:09 +000011508
11509// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
11510static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
11511 X86TargetLowering::DAGCombinerInfo &DCI) {
11512 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
11513 // the result is either zero or one (depending on the input carry bit).
11514 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
11515 if (X86::isZeroNode(N->getOperand(0)) &&
11516 X86::isZeroNode(N->getOperand(1)) &&
11517 // We don't have a good way to replace an EFLAGS use, so only do this when
11518 // dead right now.
11519 SDValue(N, 1).use_empty()) {
11520 DebugLoc DL = N->getDebugLoc();
11521 EVT VT = N->getValueType(0);
11522 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
11523 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
11524 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
11525 DAG.getConstant(X86::COND_B,MVT::i8),
11526 N->getOperand(2)),
11527 DAG.getConstant(1, VT));
11528 return DCI.CombineTo(N, Res1, CarryOut);
11529 }
11530
11531 return SDValue();
11532}
11533
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011534// fold (add Y, (sete X, 0)) -> adc 0, Y
11535// (add Y, (setne X, 0)) -> sbb -1, Y
11536// (sub (sete X, 0), Y) -> sbb 0, Y
11537// (sub (setne X, 0), Y) -> adc -1, Y
11538static SDValue OptimizeConditonalInDecrement(SDNode *N, SelectionDAG &DAG) {
11539 DebugLoc DL = N->getDebugLoc();
11540
11541 // Look through ZExts.
11542 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
11543 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
11544 return SDValue();
11545
11546 SDValue SetCC = Ext.getOperand(0);
11547 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
11548 return SDValue();
11549
11550 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
11551 if (CC != X86::COND_E && CC != X86::COND_NE)
11552 return SDValue();
11553
11554 SDValue Cmp = SetCC.getOperand(1);
11555 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
11556 !X86::isZeroNode(Cmp.getOperand(1)))
11557 return SDValue();
11558
11559 SDValue CmpOp0 = Cmp.getOperand(0);
11560 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
11561 DAG.getConstant(1, CmpOp0.getValueType()));
11562
11563 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
11564 if (CC == X86::COND_NE)
11565 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
11566 DL, OtherVal.getValueType(), OtherVal,
11567 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
11568 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
11569 DL, OtherVal.getValueType(), OtherVal,
11570 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
11571}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011572
Dan Gohman475871a2008-07-27 21:46:04 +000011573SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000011574 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011575 SelectionDAG &DAG = DCI.DAG;
11576 switch (N->getOpcode()) {
11577 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011578 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011579 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000011580 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011581 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011582 case ISD::ADD:
11583 case ISD::SUB: return OptimizeConditonalInDecrement(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000011584 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000011585 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000011586 case ISD::SHL:
11587 case ISD::SRA:
11588 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000011589 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000011590 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000011591 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000011592 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000011593 case X86ISD::FOR: return PerformFORCombine(N, DAG);
11594 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000011595 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011596 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000011597 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011598 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011599 case X86ISD::SHUFPS: // Handle all target specific shuffles
11600 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000011601 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011602 case X86ISD::PUNPCKHBW:
11603 case X86ISD::PUNPCKHWD:
11604 case X86ISD::PUNPCKHDQ:
11605 case X86ISD::PUNPCKHQDQ:
11606 case X86ISD::UNPCKHPS:
11607 case X86ISD::UNPCKHPD:
11608 case X86ISD::PUNPCKLBW:
11609 case X86ISD::PUNPCKLWD:
11610 case X86ISD::PUNPCKLDQ:
11611 case X86ISD::PUNPCKLQDQ:
11612 case X86ISD::UNPCKLPS:
11613 case X86ISD::UNPCKLPD:
11614 case X86ISD::MOVHLPS:
11615 case X86ISD::MOVLHPS:
11616 case X86ISD::PSHUFD:
11617 case X86ISD::PSHUFHW:
11618 case X86ISD::PSHUFLW:
11619 case X86ISD::MOVSS:
11620 case X86ISD::MOVSD:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011621 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011622 }
11623
Dan Gohman475871a2008-07-27 21:46:04 +000011624 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011625}
11626
Evan Chenge5b51ac2010-04-17 06:13:15 +000011627/// isTypeDesirableForOp - Return true if the target has native support for
11628/// the specified value type and it is 'desirable' to use the type for the
11629/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
11630/// instruction encodings are longer and some i16 instructions are slow.
11631bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
11632 if (!isTypeLegal(VT))
11633 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011634 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000011635 return true;
11636
11637 switch (Opc) {
11638 default:
11639 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000011640 case ISD::LOAD:
11641 case ISD::SIGN_EXTEND:
11642 case ISD::ZERO_EXTEND:
11643 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011644 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011645 case ISD::SRL:
11646 case ISD::SUB:
11647 case ISD::ADD:
11648 case ISD::MUL:
11649 case ISD::AND:
11650 case ISD::OR:
11651 case ISD::XOR:
11652 return false;
11653 }
11654}
11655
11656/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000011657/// beneficial for dag combiner to promote the specified node. If true, it
11658/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000011659bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011660 EVT VT = Op.getValueType();
11661 if (VT != MVT::i16)
11662 return false;
11663
Evan Cheng4c26e932010-04-19 19:29:22 +000011664 bool Promote = false;
11665 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011666 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000011667 default: break;
11668 case ISD::LOAD: {
11669 LoadSDNode *LD = cast<LoadSDNode>(Op);
11670 // If the non-extending load has a single use and it's not live out, then it
11671 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011672 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
11673 Op.hasOneUse()*/) {
11674 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
11675 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
11676 // The only case where we'd want to promote LOAD (rather then it being
11677 // promoted as an operand is when it's only use is liveout.
11678 if (UI->getOpcode() != ISD::CopyToReg)
11679 return false;
11680 }
11681 }
Evan Cheng4c26e932010-04-19 19:29:22 +000011682 Promote = true;
11683 break;
11684 }
11685 case ISD::SIGN_EXTEND:
11686 case ISD::ZERO_EXTEND:
11687 case ISD::ANY_EXTEND:
11688 Promote = true;
11689 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011690 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011691 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000011692 SDValue N0 = Op.getOperand(0);
11693 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000011694 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000011695 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011696 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011697 break;
11698 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000011699 case ISD::ADD:
11700 case ISD::MUL:
11701 case ISD::AND:
11702 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000011703 case ISD::XOR:
11704 Commute = true;
11705 // fallthrough
11706 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011707 SDValue N0 = Op.getOperand(0);
11708 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000011709 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011710 return false;
11711 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000011712 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011713 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000011714 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011715 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011716 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011717 }
11718 }
11719
11720 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000011721 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011722}
11723
Evan Cheng60c07e12006-07-05 22:17:51 +000011724//===----------------------------------------------------------------------===//
11725// X86 Inline Assembly Support
11726//===----------------------------------------------------------------------===//
11727
Chris Lattnerb8105652009-07-20 17:51:36 +000011728static bool LowerToBSwap(CallInst *CI) {
11729 // FIXME: this should verify that we are targetting a 486 or better. If not,
11730 // we will turn this bswap into something that will be lowered to logical ops
11731 // instead of emitting the bswap asm. For now, we don't support 486 or lower
11732 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000011733
Chris Lattnerb8105652009-07-20 17:51:36 +000011734 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000011735 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011736 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011737 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000011738 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011739
Chris Lattnerb8105652009-07-20 17:51:36 +000011740 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11741 if (!Ty || Ty->getBitWidth() % 16 != 0)
11742 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011743
Chris Lattnerb8105652009-07-20 17:51:36 +000011744 // Okay, we can do this xform, do so now.
11745 const Type *Tys[] = { Ty };
11746 Module *M = CI->getParent()->getParent()->getParent();
11747 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000011748
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011749 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000011750 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000011751
Chris Lattnerb8105652009-07-20 17:51:36 +000011752 CI->replaceAllUsesWith(Op);
11753 CI->eraseFromParent();
11754 return true;
11755}
11756
11757bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
11758 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
John Thompson44ab89e2010-10-29 17:29:13 +000011759 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
Chris Lattnerb8105652009-07-20 17:51:36 +000011760
11761 std::string AsmStr = IA->getAsmString();
11762
11763 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011764 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000011765 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000011766
11767 switch (AsmPieces.size()) {
11768 default: return false;
11769 case 1:
11770 AsmStr = AsmPieces[0];
11771 AsmPieces.clear();
11772 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
11773
11774 // bswap $0
11775 if (AsmPieces.size() == 2 &&
11776 (AsmPieces[0] == "bswap" ||
11777 AsmPieces[0] == "bswapq" ||
11778 AsmPieces[0] == "bswapl") &&
11779 (AsmPieces[1] == "$0" ||
11780 AsmPieces[1] == "${0:q}")) {
11781 // No need to check constraints, nothing other than the equivalent of
11782 // "=r,0" would be valid here.
11783 return LowerToBSwap(CI);
11784 }
11785 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011786 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011787 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011788 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011789 AsmPieces[1] == "$$8," &&
11790 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011791 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11792 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000011793 const std::string &Constraints = IA->getConstraintString();
11794 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000011795 std::sort(AsmPieces.begin(), AsmPieces.end());
11796 if (AsmPieces.size() == 4 &&
11797 AsmPieces[0] == "~{cc}" &&
11798 AsmPieces[1] == "~{dirflag}" &&
11799 AsmPieces[2] == "~{flags}" &&
11800 AsmPieces[3] == "~{fpsr}") {
11801 return LowerToBSwap(CI);
11802 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011803 }
11804 break;
11805 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000011806 if (CI->getType()->isIntegerTy(32) &&
11807 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11808 SmallVector<StringRef, 4> Words;
11809 SplitString(AsmPieces[0], Words, " \t,");
11810 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11811 Words[2] == "${0:w}") {
11812 Words.clear();
11813 SplitString(AsmPieces[1], Words, " \t,");
11814 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
11815 Words[2] == "$0") {
11816 Words.clear();
11817 SplitString(AsmPieces[2], Words, " \t,");
11818 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11819 Words[2] == "${0:w}") {
11820 AsmPieces.clear();
11821 const std::string &Constraints = IA->getConstraintString();
11822 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
11823 std::sort(AsmPieces.begin(), AsmPieces.end());
11824 if (AsmPieces.size() == 4 &&
11825 AsmPieces[0] == "~{cc}" &&
11826 AsmPieces[1] == "~{dirflag}" &&
11827 AsmPieces[2] == "~{flags}" &&
11828 AsmPieces[3] == "~{fpsr}") {
11829 return LowerToBSwap(CI);
11830 }
11831 }
11832 }
11833 }
11834 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011835 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000011836 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011837 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
11838 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
11839 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011840 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000011841 SplitString(AsmPieces[0], Words, " \t");
11842 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
11843 Words.clear();
11844 SplitString(AsmPieces[1], Words, " \t");
11845 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11846 Words.clear();
11847 SplitString(AsmPieces[2], Words, " \t,");
11848 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11849 Words[2] == "%edx") {
11850 return LowerToBSwap(CI);
11851 }
11852 }
11853 }
11854 }
11855 break;
11856 }
11857 return false;
11858}
11859
11860
11861
Chris Lattnerf4dff842006-07-11 02:54:03 +000011862/// getConstraintType - Given a constraint letter, return the type of
11863/// constraint it is for this target.
11864X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011865X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11866 if (Constraint.size() == 1) {
11867 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000011868 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000011869 case 'q':
11870 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000011871 case 'f':
11872 case 't':
11873 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011874 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000011875 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000011876 case 'Y':
11877 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000011878 case 'a':
11879 case 'b':
11880 case 'c':
11881 case 'd':
11882 case 'S':
11883 case 'D':
11884 case 'A':
11885 return C_Register;
11886 case 'I':
11887 case 'J':
11888 case 'K':
11889 case 'L':
11890 case 'M':
11891 case 'N':
11892 case 'G':
11893 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000011894 case 'e':
11895 case 'Z':
11896 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011897 default:
11898 break;
11899 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011900 }
Chris Lattner4234f572007-03-25 02:14:49 +000011901 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011902}
11903
John Thompson44ab89e2010-10-29 17:29:13 +000011904/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000011905/// This object must already have been set up with the operand type
11906/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000011907TargetLowering::ConstraintWeight
11908 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000011909 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000011910 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011911 Value *CallOperandVal = info.CallOperandVal;
11912 // If we don't have a value, we can't do a match,
11913 // but allow it at the lowest weight.
11914 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000011915 return CW_Default;
11916 const Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000011917 // Look at the constraint type.
11918 switch (*constraint) {
11919 default:
John Thompson44ab89e2010-10-29 17:29:13 +000011920 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
11921 case 'R':
11922 case 'q':
11923 case 'Q':
11924 case 'a':
11925 case 'b':
11926 case 'c':
11927 case 'd':
11928 case 'S':
11929 case 'D':
11930 case 'A':
11931 if (CallOperandVal->getType()->isIntegerTy())
11932 weight = CW_SpecificReg;
11933 break;
11934 case 'f':
11935 case 't':
11936 case 'u':
11937 if (type->isFloatingPointTy())
11938 weight = CW_SpecificReg;
11939 break;
11940 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000011941 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000011942 weight = CW_SpecificReg;
11943 break;
11944 case 'x':
11945 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000011946 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000011947 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011948 break;
11949 case 'I':
11950 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
11951 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000011952 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011953 }
11954 break;
John Thompson44ab89e2010-10-29 17:29:13 +000011955 case 'J':
11956 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11957 if (C->getZExtValue() <= 63)
11958 weight = CW_Constant;
11959 }
11960 break;
11961 case 'K':
11962 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11963 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
11964 weight = CW_Constant;
11965 }
11966 break;
11967 case 'L':
11968 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11969 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
11970 weight = CW_Constant;
11971 }
11972 break;
11973 case 'M':
11974 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11975 if (C->getZExtValue() <= 3)
11976 weight = CW_Constant;
11977 }
11978 break;
11979 case 'N':
11980 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11981 if (C->getZExtValue() <= 0xff)
11982 weight = CW_Constant;
11983 }
11984 break;
11985 case 'G':
11986 case 'C':
11987 if (dyn_cast<ConstantFP>(CallOperandVal)) {
11988 weight = CW_Constant;
11989 }
11990 break;
11991 case 'e':
11992 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11993 if ((C->getSExtValue() >= -0x80000000LL) &&
11994 (C->getSExtValue() <= 0x7fffffffLL))
11995 weight = CW_Constant;
11996 }
11997 break;
11998 case 'Z':
11999 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
12000 if (C->getZExtValue() <= 0xffffffff)
12001 weight = CW_Constant;
12002 }
12003 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000012004 }
12005 return weight;
12006}
12007
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012008/// LowerXConstraint - try to replace an X constraint, which matches anything,
12009/// with another that has more specific requirements based on the type of the
12010/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000012011const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000012012LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000012013 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
12014 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000012015 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012016 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000012017 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012018 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000012019 return "x";
12020 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012021
Chris Lattner5e764232008-04-26 23:02:14 +000012022 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012023}
12024
Chris Lattner48884cd2007-08-25 00:47:38 +000012025/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
12026/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000012027void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000012028 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000012029 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000012030 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000012031 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000012032
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012033 switch (Constraint) {
12034 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000012035 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000012036 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012037 if (C->getZExtValue() <= 31) {
12038 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012039 break;
12040 }
Devang Patel84f7fd22007-03-17 00:13:28 +000012041 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012042 return;
Evan Cheng364091e2008-09-22 23:57:37 +000012043 case 'J':
12044 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012045 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000012046 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12047 break;
12048 }
12049 }
12050 return;
12051 case 'K':
12052 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012053 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000012054 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12055 break;
12056 }
12057 }
12058 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000012059 case 'N':
12060 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012061 if (C->getZExtValue() <= 255) {
12062 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012063 break;
12064 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000012065 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012066 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000012067 case 'e': {
12068 // 32-bit signed value
12069 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012070 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12071 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012072 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012073 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000012074 break;
12075 }
12076 // FIXME gcc accepts some relocatable values here too, but only in certain
12077 // memory models; it's complicated.
12078 }
12079 return;
12080 }
12081 case 'Z': {
12082 // 32-bit unsigned value
12083 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012084 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12085 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012086 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12087 break;
12088 }
12089 }
12090 // FIXME gcc accepts some relocatable values here too, but only in certain
12091 // memory models; it's complicated.
12092 return;
12093 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012094 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012095 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000012096 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012097 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012098 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000012099 break;
12100 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012101
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012102 // In any sort of PIC mode addresses need to be computed at runtime by
12103 // adding in a register or some sort of table lookup. These can't
12104 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000012105 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012106 return;
12107
Chris Lattnerdc43a882007-05-03 16:52:29 +000012108 // If we are in non-pic codegen mode, we allow the address of a global (with
12109 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000012110 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012111 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000012112
Chris Lattner49921962009-05-08 18:23:14 +000012113 // Match either (GA), (GA+C), (GA+C1+C2), etc.
12114 while (1) {
12115 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
12116 Offset += GA->getOffset();
12117 break;
12118 } else if (Op.getOpcode() == ISD::ADD) {
12119 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12120 Offset += C->getZExtValue();
12121 Op = Op.getOperand(0);
12122 continue;
12123 }
12124 } else if (Op.getOpcode() == ISD::SUB) {
12125 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12126 Offset += -C->getZExtValue();
12127 Op = Op.getOperand(0);
12128 continue;
12129 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012130 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012131
Chris Lattner49921962009-05-08 18:23:14 +000012132 // Otherwise, this isn't something we can handle, reject it.
12133 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012134 }
Eric Christopherfd179292009-08-27 18:07:15 +000012135
Dan Gohman46510a72010-04-15 01:51:59 +000012136 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012137 // If we require an extra load to get this address, as in PIC mode, we
12138 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000012139 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
12140 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012141 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000012142
Devang Patel0d881da2010-07-06 22:08:15 +000012143 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
12144 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000012145 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012146 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012147 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012148
Gabor Greifba36cb52008-08-28 21:40:38 +000012149 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000012150 Ops.push_back(Result);
12151 return;
12152 }
Dale Johannesen1784d162010-06-25 21:55:36 +000012153 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012154}
12155
Chris Lattner259e97c2006-01-31 19:43:35 +000012156std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000012157getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012158 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000012159 if (Constraint.size() == 1) {
12160 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000012161 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000012162 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000012163 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
12164 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012165 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012166 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
12167 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
12168 X86::R10D,X86::R11D,X86::R12D,
12169 X86::R13D,X86::R14D,X86::R15D,
12170 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012171 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012172 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
12173 X86::SI, X86::DI, X86::R8W,X86::R9W,
12174 X86::R10W,X86::R11W,X86::R12W,
12175 X86::R13W,X86::R14W,X86::R15W,
12176 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012177 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012178 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
12179 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
12180 X86::R10B,X86::R11B,X86::R12B,
12181 X86::R13B,X86::R14B,X86::R15B,
12182 X86::BPL, X86::SPL, 0);
12183
Owen Anderson825b72b2009-08-11 20:47:22 +000012184 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012185 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
12186 X86::RSI, X86::RDI, X86::R8, X86::R9,
12187 X86::R10, X86::R11, X86::R12,
12188 X86::R13, X86::R14, X86::R15,
12189 X86::RBP, X86::RSP, 0);
12190
12191 break;
12192 }
Eric Christopherfd179292009-08-27 18:07:15 +000012193 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000012194 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012195 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012196 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012197 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012198 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012199 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000012200 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012201 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000012202 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
12203 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000012204 }
12205 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012206
Chris Lattner1efa40f2006-02-22 00:56:39 +000012207 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000012208}
Chris Lattnerf76d1802006-07-31 23:26:50 +000012209
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012210std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000012211X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012212 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000012213 // First, see if this is a constraint that directly corresponds to an LLVM
12214 // register class.
12215 if (Constraint.size() == 1) {
12216 // GCC Constraint Letters
12217 switch (Constraint[0]) {
12218 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012219 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000012220 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012221 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000012222 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012223 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000012224 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012225 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000012226 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000012227 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000012228 case 'R': // LEGACY_REGS
12229 if (VT == MVT::i8)
12230 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
12231 if (VT == MVT::i16)
12232 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
12233 if (VT == MVT::i32 || !Subtarget->is64Bit())
12234 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
12235 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012236 case 'f': // FP Stack registers.
12237 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
12238 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000012239 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012240 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012241 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012242 return std::make_pair(0U, X86::RFP64RegisterClass);
12243 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000012244 case 'y': // MMX_REGS if MMX allowed.
12245 if (!Subtarget->hasMMX()) break;
12246 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012247 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012248 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012249 // FALL THROUGH.
12250 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012251 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012252
Owen Anderson825b72b2009-08-11 20:47:22 +000012253 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000012254 default: break;
12255 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012256 case MVT::f32:
12257 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000012258 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012259 case MVT::f64:
12260 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000012261 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012262 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012263 case MVT::v16i8:
12264 case MVT::v8i16:
12265 case MVT::v4i32:
12266 case MVT::v2i64:
12267 case MVT::v4f32:
12268 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000012269 return std::make_pair(0U, X86::VR128RegisterClass);
12270 }
Chris Lattnerad043e82007-04-09 05:11:28 +000012271 break;
12272 }
12273 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012274
Chris Lattnerf76d1802006-07-31 23:26:50 +000012275 // Use the default implementation in TargetLowering to convert the register
12276 // constraint into a member of a register class.
12277 std::pair<unsigned, const TargetRegisterClass*> Res;
12278 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000012279
12280 // Not found as a standard register?
12281 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012282 // Map st(0) -> st(7) -> ST0
12283 if (Constraint.size() == 7 && Constraint[0] == '{' &&
12284 tolower(Constraint[1]) == 's' &&
12285 tolower(Constraint[2]) == 't' &&
12286 Constraint[3] == '(' &&
12287 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
12288 Constraint[5] == ')' &&
12289 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000012290
Chris Lattner56d77c72009-09-13 22:41:48 +000012291 Res.first = X86::ST0+Constraint[4]-'0';
12292 Res.second = X86::RFP80RegisterClass;
12293 return Res;
12294 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012295
Chris Lattner56d77c72009-09-13 22:41:48 +000012296 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012297 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000012298 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000012299 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012300 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000012301 }
Chris Lattner56d77c72009-09-13 22:41:48 +000012302
12303 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012304 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012305 Res.first = X86::EFLAGS;
12306 Res.second = X86::CCRRegisterClass;
12307 return Res;
12308 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012309
Dale Johannesen330169f2008-11-13 21:52:36 +000012310 // 'A' means EAX + EDX.
12311 if (Constraint == "A") {
12312 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000012313 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012314 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000012315 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000012316 return Res;
12317 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012318
Chris Lattnerf76d1802006-07-31 23:26:50 +000012319 // Otherwise, check to see if this is a register class of the wrong value
12320 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
12321 // turn into {ax},{dx}.
12322 if (Res.second->hasType(VT))
12323 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012324
Chris Lattnerf76d1802006-07-31 23:26:50 +000012325 // All of the single-register GCC register classes map their values onto
12326 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
12327 // really want an 8-bit or 32-bit register, map to the appropriate register
12328 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000012329 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012330 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012331 unsigned DestReg = 0;
12332 switch (Res.first) {
12333 default: break;
12334 case X86::AX: DestReg = X86::AL; break;
12335 case X86::DX: DestReg = X86::DL; break;
12336 case X86::CX: DestReg = X86::CL; break;
12337 case X86::BX: DestReg = X86::BL; break;
12338 }
12339 if (DestReg) {
12340 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012341 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012342 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012343 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012344 unsigned DestReg = 0;
12345 switch (Res.first) {
12346 default: break;
12347 case X86::AX: DestReg = X86::EAX; break;
12348 case X86::DX: DestReg = X86::EDX; break;
12349 case X86::CX: DestReg = X86::ECX; break;
12350 case X86::BX: DestReg = X86::EBX; break;
12351 case X86::SI: DestReg = X86::ESI; break;
12352 case X86::DI: DestReg = X86::EDI; break;
12353 case X86::BP: DestReg = X86::EBP; break;
12354 case X86::SP: DestReg = X86::ESP; break;
12355 }
12356 if (DestReg) {
12357 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012358 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012359 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012360 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012361 unsigned DestReg = 0;
12362 switch (Res.first) {
12363 default: break;
12364 case X86::AX: DestReg = X86::RAX; break;
12365 case X86::DX: DestReg = X86::RDX; break;
12366 case X86::CX: DestReg = X86::RCX; break;
12367 case X86::BX: DestReg = X86::RBX; break;
12368 case X86::SI: DestReg = X86::RSI; break;
12369 case X86::DI: DestReg = X86::RDI; break;
12370 case X86::BP: DestReg = X86::RBP; break;
12371 case X86::SP: DestReg = X86::RSP; break;
12372 }
12373 if (DestReg) {
12374 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012375 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012376 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000012377 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000012378 } else if (Res.second == X86::FR32RegisterClass ||
12379 Res.second == X86::FR64RegisterClass ||
12380 Res.second == X86::VR128RegisterClass) {
12381 // Handle references to XMM physical registers that got mapped into the
12382 // wrong class. This can happen with constraints like {xmm0} where the
12383 // target independent register mapper will just pick the first match it can
12384 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000012385 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012386 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000012387 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012388 Res.second = X86::FR64RegisterClass;
12389 else if (X86::VR128RegisterClass->hasType(VT))
12390 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000012391 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012392
Chris Lattnerf76d1802006-07-31 23:26:50 +000012393 return Res;
12394}