Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, |
| 42 | [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, |
| 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, |
| 45 | SDTCisVT<5, OtherVT>]>; |
| 46 | |
Bill Wendling | ac3b935 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd : SDTypeProfile<1, 2, |
| 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 49 | SDTCisVT<2, i32>]>; |
| 50 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 52 | |
| 53 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 55 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 58 | SDTCisInt<2>]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 | |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 61 | def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 62 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 63 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>; |
| 64 | def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>; |
| 65 | def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 66 | def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 67 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 68 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 69 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 70 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 71 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 72 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 73 | // Node definitions. |
| 74 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 75 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
| 76 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 77 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 78 | [SDNPHasChain, SDNPOutFlag]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 79 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 80 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 81 | |
| 82 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 83 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 84 | SDNPVariadic]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 85 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 86 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 87 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 88 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 89 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 90 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 91 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 92 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 93 | [SDNPHasChain, SDNPOptInFlag]>; |
| 94 | |
| 95 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
| 96 | [SDNPInFlag]>; |
| 97 | def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov, |
| 98 | [SDNPInFlag]>; |
| 99 | |
| 100 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
| 101 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 102 | |
| 103 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 104 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 105 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 106 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 107 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 108 | def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, |
| 109 | [SDNPHasChain]>; |
| 110 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 111 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
| 112 | [SDNPOutFlag]>; |
| 113 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 114 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 115 | [SDNPOutFlag, SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 116 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 117 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 118 | |
| 119 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 120 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 121 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 122 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 123 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 124 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", |
| 125 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 126 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 127 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; |
| 128 | def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP", |
| 129 | SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>; |
| 130 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 131 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 132 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 133 | [SDNPHasChain]>; |
| 134 | def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER, |
| 135 | [SDNPHasChain]>; |
| 136 | def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR, |
| 137 | [SDNPHasChain]>; |
| 138 | def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR, |
| 139 | [SDNPHasChain]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 140 | |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 141 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 142 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 143 | def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, |
| 144 | [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>; |
| 145 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 146 | |
| 147 | def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>; |
| 148 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 149 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 150 | // ARM Instruction Predicate Definitions. |
| 151 | // |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 152 | def HasV4T : Predicate<"Subtarget->hasV4TOps()">; |
| 153 | def NoV4T : Predicate<"!Subtarget->hasV4TOps()">; |
| 154 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
| 155 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">; |
| 156 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">; |
| 157 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">; |
| 158 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
| 159 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">; |
| 160 | def NoVFP : Predicate<"!Subtarget->hasVFP2()">; |
| 161 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">; |
| 162 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">; |
| 163 | def HasNEON : Predicate<"Subtarget->hasNEON()">; |
| 164 | def HasDivide : Predicate<"Subtarget->hasDivide()">; |
Jim Grosbach | 2940213 | 2010-05-05 23:44:43 +0000 | [diff] [blame] | 165 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 166 | def HasDB : Predicate<"Subtarget->hasDataBarrier()">; |
| 167 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 168 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 169 | def IsThumb : Predicate<"Subtarget->isThumb()">; |
| 170 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
| 171 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">; |
| 172 | def IsARM : Predicate<"!Subtarget->isThumb()">; |
| 173 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 174 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 175 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 176 | // FIXME: Eventually this will be just "hasV6T2Ops". |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 177 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 178 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
| 179 | def UseVMLx : Predicate<"Subtarget->useVMLx()">; |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 180 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 181 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 182 | // ARM Flag Definitions. |
| 183 | |
| 184 | class RegConstraint<string C> { |
| 185 | string Constraints = C; |
| 186 | } |
| 187 | |
| 188 | //===----------------------------------------------------------------------===// |
| 189 | // ARM specific transformation functions and pattern fragments. |
| 190 | // |
| 191 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 192 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 193 | // so_imm_neg def below. |
| 194 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 195 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 196 | }]>; |
| 197 | |
| 198 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 199 | // so_imm_not def below. |
| 200 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 201 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 202 | }]>; |
| 203 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 204 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
| 205 | def imm1_15 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 206 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 207 | }]>; |
| 208 | |
| 209 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
| 210 | def imm16_31 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 211 | return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 212 | }]>; |
| 213 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 214 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 215 | PatLeaf<(imm), [{ |
| 216 | return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1; |
| 217 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 218 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 219 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 220 | PatLeaf<(imm), [{ |
| 221 | return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1; |
| 222 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 223 | |
| 224 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 225 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 226 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 227 | }]>; |
| 228 | |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 229 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 230 | /// e.g., 0xf000ffff |
| 231 | def bf_inv_mask_imm : Operand<i32>, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 232 | PatLeaf<(imm), [{ |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 233 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 234 | }] > { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 235 | string EncoderMethod = "getBitfieldInvertedMaskOpValue"; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 236 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
| 237 | } |
| 238 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 239 | /// Split a 32-bit immediate into two 16 bit parts. |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 240 | def hi16 : SDNodeXForm<imm, [{ |
| 241 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 242 | }]>; |
| 243 | |
| 244 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 245 | // Returns true if all low 16-bits are 0. |
| 246 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 247 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 248 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 249 | /// imm0_65535 predicate - True if the 32-bit immediate is in the range |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 250 | /// [0.65535]. |
| 251 | def imm0_65535 : PatLeaf<(i32 imm), [{ |
| 252 | return (uint32_t)N->getZExtValue() < 65536; |
| 253 | }]>; |
| 254 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 255 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 256 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 257 | |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 258 | /// adde and sube predicates - True based on whether the carry flag output |
| 259 | /// will be needed or not. |
| 260 | def adde_dead_carry : |
| 261 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 262 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 263 | def sube_dead_carry : |
| 264 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 265 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 266 | def adde_live_carry : |
| 267 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 268 | [{return N->hasAnyUseOfValue(1);}]>; |
| 269 | def sube_live_carry : |
| 270 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 271 | [{return N->hasAnyUseOfValue(1);}]>; |
| 272 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 273 | //===----------------------------------------------------------------------===// |
| 274 | // Operand Definitions. |
| 275 | // |
| 276 | |
| 277 | // Branch target. |
| 278 | def brtarget : Operand<OtherVT>; |
| 279 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 280 | // A list of registers separated by comma. Used by load/store multiple. |
| 281 | def reglist : Operand<i32> { |
| 282 | let PrintMethod = "printRegisterList"; |
| 283 | } |
| 284 | |
| 285 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 286 | def cpinst_operand : Operand<i32> { |
| 287 | let PrintMethod = "printCPInstOperand"; |
| 288 | } |
| 289 | |
| 290 | def jtblock_operand : Operand<i32> { |
| 291 | let PrintMethod = "printJTBlockOperand"; |
| 292 | } |
Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 293 | def jt2block_operand : Operand<i32> { |
| 294 | let PrintMethod = "printJT2BlockOperand"; |
| 295 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 296 | |
| 297 | // Local PC labels. |
| 298 | def pclabel : Operand<i32> { |
| 299 | let PrintMethod = "printPCLabel"; |
| 300 | } |
| 301 | |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 302 | // rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24. |
| 303 | def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{ |
| 304 | int32_t v = (int32_t)N->getZExtValue(); |
| 305 | return v == 8 || v == 16 || v == 24; }]> { |
| 306 | string EncoderMethod = "getRotImmOpValue"; |
| 307 | } |
| 308 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 309 | // shift_imm: An integer that encodes a shift amount and the type of shift |
| 310 | // (currently either asr or lsl) using the same encoding used for the |
| 311 | // immediates in so_reg operands. |
| 312 | def shift_imm : Operand<i32> { |
| 313 | let PrintMethod = "printShiftImmOperand"; |
| 314 | } |
| 315 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 316 | // shifter_operand operands: so_reg and so_imm. |
| 317 | def so_reg : Operand<i32>, // reg reg imm |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 318 | ComplexPattern<i32, 3, "SelectShifterOperandReg", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 319 | [shl,srl,sra,rotr]> { |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 320 | string EncoderMethod = "getSORegOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 321 | let PrintMethod = "printSORegOperand"; |
| 322 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
| 323 | } |
| 324 | |
| 325 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
| 326 | // 8-bit immediate rotated by an arbitrary number of bits. so_imm values are |
| 327 | // represented in the imm field in the same 12-bit form that they are encoded |
| 328 | // into so_imm instructions: the 8-bit immediate is the least significant bits |
| 329 | // [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11]. |
Jakob Stoklund Olesen | 00d3dda | 2010-08-17 20:39:04 +0000 | [diff] [blame] | 330 | def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> { |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 331 | string EncoderMethod = "getSOImmOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 332 | let PrintMethod = "printSOImmOperand"; |
| 333 | } |
| 334 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 335 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 336 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 337 | // get the first/second pieces. |
| 338 | def so_imm2part : Operand<i32>, |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 339 | PatLeaf<(imm), [{ |
| 340 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 341 | }]> { |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 342 | let PrintMethod = "printSOImm2PartOperand"; |
| 343 | } |
| 344 | |
| 345 | def so_imm2part_1 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 346 | unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 347 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 348 | }]>; |
| 349 | |
| 350 | def so_imm2part_2 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 351 | unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 352 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 353 | }]>; |
| 354 | |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 355 | def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{ |
| 356 | return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue()); |
| 357 | }]> { |
| 358 | let PrintMethod = "printSOImm2PartOperand"; |
| 359 | } |
| 360 | |
| 361 | def so_neg_imm2part_1 : SDNodeXForm<imm, [{ |
| 362 | unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue()); |
| 363 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 364 | }]>; |
| 365 | |
| 366 | def so_neg_imm2part_2 : SDNodeXForm<imm, [{ |
| 367 | unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue()); |
| 368 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 369 | }]>; |
| 370 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 371 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
| 372 | def imm0_31 : Operand<i32>, PatLeaf<(imm), [{ |
| 373 | return (int32_t)N->getZExtValue() < 32; |
| 374 | }]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 375 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 376 | /// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'. |
| 377 | def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{ |
| 378 | return (int32_t)N->getZExtValue() < 32; |
| 379 | }]> { |
| 380 | string EncoderMethod = "getImmMinusOneOpValue"; |
| 381 | } |
| 382 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 383 | // Define ARM specific addressing modes. |
| 384 | |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 385 | // addrmode2base := reg +/- imm12 |
| 386 | // |
| 387 | def addrmode2base : Operand<i32>, |
| 388 | ComplexPattern<i32, 3, "SelectAddrMode2Base", []> { |
| 389 | let PrintMethod = "printAddrMode2Operand"; |
| 390 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 391 | } |
| 392 | // addrmode2shop := reg +/- reg shop imm |
| 393 | // |
| 394 | def addrmode2shop : Operand<i32>, |
| 395 | ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> { |
| 396 | let PrintMethod = "printAddrMode2Operand"; |
| 397 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 398 | } |
| 399 | |
| 400 | // addrmode2 := (addrmode2base || addrmode2shop) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 401 | // |
| 402 | def addrmode2 : Operand<i32>, |
| 403 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
| 404 | let PrintMethod = "printAddrMode2Operand"; |
| 405 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 406 | } |
| 407 | |
| 408 | def am2offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 409 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", |
| 410 | [], [SDNPWantRoot]> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 411 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 412 | let MIOperandInfo = (ops GPR, i32imm); |
| 413 | } |
| 414 | |
| 415 | // addrmode3 := reg +/- reg |
| 416 | // addrmode3 := reg +/- imm8 |
| 417 | // |
| 418 | def addrmode3 : Operand<i32>, |
| 419 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
| 420 | let PrintMethod = "printAddrMode3Operand"; |
| 421 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 422 | } |
| 423 | |
| 424 | def am3offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 425 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", |
| 426 | [], [SDNPWantRoot]> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 427 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 428 | let MIOperandInfo = (ops GPR, i32imm); |
| 429 | } |
| 430 | |
| 431 | // addrmode4 := reg, <mode|W> |
| 432 | // |
| 433 | def addrmode4 : Operand<i32>, |
Anton Korobeynikov | baf3108 | 2009-08-08 13:35:48 +0000 | [diff] [blame] | 434 | ComplexPattern<i32, 2, "SelectAddrMode4", []> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 435 | let PrintMethod = "printAddrMode4Operand"; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 436 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 437 | } |
| 438 | |
| 439 | // addrmode5 := reg +/- imm8*4 |
| 440 | // |
| 441 | def addrmode5 : Operand<i32>, |
| 442 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 443 | let PrintMethod = "printAddrMode5Operand"; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 444 | let MIOperandInfo = (ops GPR:$base, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 445 | } |
| 446 | |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 447 | // addrmode6 := reg with optional writeback |
| 448 | // |
| 449 | def addrmode6 : Operand<i32>, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 450 | ComplexPattern<i32, 2, "SelectAddrMode6", []> { |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 451 | let PrintMethod = "printAddrMode6Operand"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 452 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 453 | } |
| 454 | |
| 455 | def am6offset : Operand<i32> { |
| 456 | let PrintMethod = "printAddrMode6OffsetOperand"; |
| 457 | let MIOperandInfo = (ops GPR); |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 458 | } |
| 459 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 460 | // addrmodepc := pc + reg |
| 461 | // |
| 462 | def addrmodepc : Operand<i32>, |
| 463 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 464 | let PrintMethod = "printAddrModePCOperand"; |
| 465 | let MIOperandInfo = (ops GPR, i32imm); |
| 466 | } |
| 467 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 468 | def nohash_imm : Operand<i32> { |
| 469 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 470 | } |
| 471 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 472 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 473 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 474 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 475 | |
| 476 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 477 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 478 | // |
| 479 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 480 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 481 | /// binop that produces a value. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 482 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, |
| 483 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 484 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 485 | // The register-immediate version is re-materializable. This is useful |
| 486 | // in particular for taking the address of a local. |
| 487 | let isReMaterializable = 1 in { |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 488 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 489 | iii, opc, "\t$Rd, $Rn, $imm", |
| 490 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 491 | bits<4> Rd; |
| 492 | bits<4> Rn; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 493 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 494 | let Inst{25} = 1; |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 495 | let Inst{15-12} = Rd; |
| 496 | let Inst{19-16} = Rn; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 497 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 498 | } |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 499 | } |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 500 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 501 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 502 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 503 | bits<4> Rd; |
| 504 | bits<4> Rn; |
| 505 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 506 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 507 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 508 | let isCommutable = Commutable; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 509 | let Inst{3-0} = Rm; |
| 510 | let Inst{15-12} = Rd; |
| 511 | let Inst{19-16} = Rn; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 512 | } |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 513 | def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, |
| 514 | iis, opc, "\t$Rd, $Rn, $shift", |
| 515 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> { |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 516 | bits<4> Rd; |
| 517 | bits<4> Rn; |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 518 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 519 | let Inst{25} = 0; |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 520 | let Inst{11-0} = shift; |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 521 | let Inst{15-12} = Rd; |
| 522 | let Inst{19-16} = Rn; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 523 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 524 | } |
| 525 | |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 526 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Bob Wilson | a3e8bf8 | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 527 | /// instruction modifies the CPSR register. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 528 | let Defs = [CPSR] in { |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 529 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, |
| 530 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 531 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 532 | def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 533 | iii, opc, "\t$Rd, $Rn, $imm", |
| 534 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 535 | bits<4> Rd; |
| 536 | bits<4> Rn; |
| 537 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 538 | let Inst{25} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 539 | let Inst{15-12} = Rd; |
| 540 | let Inst{19-16} = Rn; |
| 541 | let Inst{11-0} = imm; |
| 542 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 543 | } |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 544 | def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 545 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 546 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
| 547 | bits<4> Rd; |
| 548 | bits<4> Rn; |
| 549 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 550 | let Inst{11-4} = 0b00000000; |
Bob Wilson | a7fcb9b | 2009-10-13 15:27:23 +0000 | [diff] [blame] | 551 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 552 | let isCommutable = Commutable; |
| 553 | let Inst{3-0} = Rm; |
| 554 | let Inst{15-12} = Rd; |
| 555 | let Inst{19-16} = Rn; |
| 556 | let Inst{20} = 1; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 557 | } |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 558 | def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, |
| 559 | iis, opc, "\t$Rd, $Rn, $shift", |
| 560 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> { |
| 561 | bits<4> Rd; |
| 562 | bits<4> Rn; |
| 563 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 564 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 565 | let Inst{11-0} = shift; |
| 566 | let Inst{15-12} = Rd; |
| 567 | let Inst{19-16} = Rn; |
| 568 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 569 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 570 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 571 | } |
| 572 | |
| 573 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 574 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 575 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | 0cce3dd | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 576 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 577 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, |
| 578 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 579 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 580 | def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii, |
| 581 | opc, "\t$Rn, $imm", |
| 582 | [(opnode GPR:$Rn, so_imm:$imm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 583 | bits<4> Rn; |
| 584 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 585 | let Inst{25} = 1; |
Jim Grosbach | e822f94 | 2010-10-13 18:05:25 +0000 | [diff] [blame] | 586 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 587 | let Inst{19-16} = Rn; |
| 588 | let Inst{11-0} = imm; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 589 | let Inst{20} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 590 | let Inst{20} = 1; |
| 591 | } |
| 592 | def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir, |
| 593 | opc, "\t$Rn, $Rm", |
| 594 | [(opnode GPR:$Rn, GPR:$Rm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 595 | bits<4> Rn; |
| 596 | bits<4> Rm; |
| 597 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 598 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 599 | let isCommutable = Commutable; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 600 | let Inst{3-0} = Rm; |
Jim Grosbach | e822f94 | 2010-10-13 18:05:25 +0000 | [diff] [blame] | 601 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 602 | let Inst{19-16} = Rn; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 603 | let Inst{20} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 604 | } |
| 605 | def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis, |
| 606 | opc, "\t$Rn, $shift", |
| 607 | [(opnode GPR:$Rn, so_reg:$shift)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 608 | bits<4> Rn; |
| 609 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 610 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 611 | let Inst{11-0} = shift; |
Jim Grosbach | e822f94 | 2010-10-13 18:05:25 +0000 | [diff] [blame] | 612 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 613 | let Inst{19-16} = Rn; |
| 614 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 615 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 616 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 617 | } |
| 618 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 619 | /// AI_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 620 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 621 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 622 | multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 623 | def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm), |
| 624 | IIC_iEXTr, opc, "\t$Rd, $Rm", |
| 625 | [(set GPR:$Rd, (opnode GPR:$Rm))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 626 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 627 | bits<4> Rd; |
| 628 | bits<4> Rm; |
| 629 | let Inst{15-12} = Rd; |
| 630 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 631 | let Inst{11-10} = 0b00; |
| 632 | let Inst{19-16} = 0b1111; |
| 633 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 634 | def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 635 | IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot", |
| 636 | [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 637 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 638 | bits<4> Rd; |
| 639 | bits<4> Rm; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 640 | bits<2> rot; |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 641 | let Inst{15-12} = Rd; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 642 | let Inst{11-10} = rot; |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 643 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 644 | let Inst{19-16} = 0b1111; |
| 645 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 646 | } |
| 647 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 648 | multiclass AI_ext_rrot_np<bits<8> opcod, string opc> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 649 | def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm), |
| 650 | IIC_iEXTr, opc, "\t$Rd, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 651 | [/* For disassembly only; pattern left blank */]>, |
| 652 | Requires<[IsARM, HasV6]> { |
| 653 | let Inst{11-10} = 0b00; |
| 654 | let Inst{19-16} = 0b1111; |
| 655 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 656 | def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 657 | IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 658 | [/* For disassembly only; pattern left blank */]>, |
| 659 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 660 | bits<2> rot; |
| 661 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 662 | let Inst{19-16} = 0b1111; |
| 663 | } |
| 664 | } |
| 665 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 666 | /// AI_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 667 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 668 | multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 669 | def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 670 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm", |
| 671 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 672 | Requires<[IsARM, HasV6]> { |
| 673 | let Inst{11-10} = 0b00; |
| 674 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 675 | def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 676 | rot_imm:$rot), |
| 677 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot", |
| 678 | [(set GPR:$Rd, (opnode GPR:$Rn, |
| 679 | (rotr GPR:$Rm, rot_imm:$rot)))]>, |
| 680 | Requires<[IsARM, HasV6]> { |
| 681 | bits<4> Rn; |
| 682 | bits<2> rot; |
| 683 | let Inst{19-16} = Rn; |
| 684 | let Inst{11-10} = rot; |
| 685 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 686 | } |
| 687 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 688 | // For disassembly only. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 689 | multiclass AI_exta_rrot_np<bits<8> opcod, string opc> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 690 | def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 691 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 692 | [/* For disassembly only; pattern left blank */]>, |
| 693 | Requires<[IsARM, HasV6]> { |
| 694 | let Inst{11-10} = 0b00; |
| 695 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 696 | def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 697 | rot_imm:$rot), |
| 698 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 699 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 700 | Requires<[IsARM, HasV6]> { |
| 701 | bits<4> Rn; |
| 702 | bits<2> rot; |
| 703 | let Inst{19-16} = Rn; |
| 704 | let Inst{11-10} = rot; |
| 705 | } |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 706 | } |
| 707 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 708 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
| 709 | let Uses = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 710 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 711 | bit Commutable = 0> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 712 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 713 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
| 714 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 715 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 716 | bits<4> Rd; |
| 717 | bits<4> Rn; |
| 718 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 719 | let Inst{25} = 1; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 720 | let Inst{15-12} = Rd; |
| 721 | let Inst{19-16} = Rn; |
| 722 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 723 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 724 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 725 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
| 726 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 727 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 728 | bits<4> Rd; |
| 729 | bits<4> Rn; |
| 730 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 731 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 732 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 733 | let isCommutable = Commutable; |
| 734 | let Inst{3-0} = Rm; |
| 735 | let Inst{15-12} = Rd; |
| 736 | let Inst{19-16} = Rn; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 737 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 738 | def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 739 | DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
| 740 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 741 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 742 | bits<4> Rd; |
| 743 | bits<4> Rn; |
| 744 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 745 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 746 | let Inst{11-0} = shift; |
| 747 | let Inst{15-12} = Rd; |
| 748 | let Inst{19-16} = Rn; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 749 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 750 | } |
| 751 | // Carry setting variants |
| 752 | let Defs = [CPSR] in { |
| 753 | multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 754 | bit Commutable = 0> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 755 | def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 756 | DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"), |
| 757 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 758 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 759 | bits<4> Rd; |
| 760 | bits<4> Rn; |
| 761 | bits<12> imm; |
| 762 | let Inst{15-12} = Rd; |
| 763 | let Inst{19-16} = Rn; |
| 764 | let Inst{11-0} = imm; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 765 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 766 | let Inst{25} = 1; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 767 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 768 | def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 769 | DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"), |
| 770 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 771 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 772 | bits<4> Rd; |
| 773 | bits<4> Rn; |
| 774 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 775 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 776 | let isCommutable = Commutable; |
| 777 | let Inst{3-0} = Rm; |
| 778 | let Inst{15-12} = Rd; |
| 779 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 780 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 781 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 782 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 783 | def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 784 | DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"), |
| 785 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 786 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 787 | bits<4> Rd; |
| 788 | bits<4> Rn; |
| 789 | bits<12> shift; |
| 790 | let Inst{11-0} = shift; |
| 791 | let Inst{15-12} = Rd; |
| 792 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 793 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 794 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 795 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 796 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 797 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 798 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 799 | |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 800 | //===----------------------------------------------------------------------===// |
| 801 | // Instructions |
| 802 | //===----------------------------------------------------------------------===// |
| 803 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 804 | //===----------------------------------------------------------------------===// |
| 805 | // Miscellaneous Instructions. |
| 806 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 807 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 808 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 809 | /// the function. The first operand is the ID# for this instruction, the second |
| 810 | /// is the index into the MachineConstantPool that this is, the third is the |
| 811 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 812 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 813 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 814 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 815 | i32imm:$size), NoItinerary, "", []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 816 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 817 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 818 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 819 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 820 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 821 | def ADJCALLSTACKUP : |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 822 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 823 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 824 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 825 | def ADJCALLSTACKDOWN : |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 826 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 827 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 828 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 829 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 830 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 831 | [/* For disassembly only; pattern left blank */]>, |
| 832 | Requires<[IsARM, HasV6T2]> { |
| 833 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 834 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 835 | let Inst{7-0} = 0b00000000; |
| 836 | } |
| 837 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 838 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", |
| 839 | [/* For disassembly only; pattern left blank */]>, |
| 840 | Requires<[IsARM, HasV6T2]> { |
| 841 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 842 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 843 | let Inst{7-0} = 0b00000001; |
| 844 | } |
| 845 | |
| 846 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", |
| 847 | [/* For disassembly only; pattern left blank */]>, |
| 848 | Requires<[IsARM, HasV6T2]> { |
| 849 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 850 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 851 | let Inst{7-0} = 0b00000010; |
| 852 | } |
| 853 | |
| 854 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", |
| 855 | [/* For disassembly only; pattern left blank */]>, |
| 856 | Requires<[IsARM, HasV6T2]> { |
| 857 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 858 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 859 | let Inst{7-0} = 0b00000011; |
| 860 | } |
| 861 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 862 | def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel", |
| 863 | "\t$dst, $a, $b", |
| 864 | [/* For disassembly only; pattern left blank */]>, |
| 865 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 866 | bits<4> Rd; |
| 867 | bits<4> Rn; |
| 868 | bits<4> Rm; |
| 869 | let Inst{3-0} = Rm; |
| 870 | let Inst{15-12} = Rd; |
| 871 | let Inst{19-16} = Rn; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 872 | let Inst{27-20} = 0b01101000; |
| 873 | let Inst{7-4} = 0b1011; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 874 | let Inst{11-8} = 0b1111; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 875 | } |
| 876 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 877 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
| 878 | [/* For disassembly only; pattern left blank */]>, |
| 879 | Requires<[IsARM, HasV6T2]> { |
| 880 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 881 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 882 | let Inst{7-0} = 0b00000100; |
| 883 | } |
| 884 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 885 | // The i32imm operand $val can be used by a debugger to store more information |
| 886 | // about the breakpoint. |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 887 | def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val", |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 888 | [/* For disassembly only; pattern left blank */]>, |
| 889 | Requires<[IsARM]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 890 | bits<16> val; |
| 891 | let Inst{3-0} = val{3-0}; |
| 892 | let Inst{19-8} = val{15-4}; |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 893 | let Inst{27-20} = 0b00010010; |
| 894 | let Inst{7-4} = 0b0111; |
| 895 | } |
| 896 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 897 | // Change Processor State is a system instruction -- for disassembly only. |
| 898 | // The singleton $opt operand contains the following information: |
| 899 | // opt{4-0} = mode from Inst{4-0} |
| 900 | // opt{5} = changemode from Inst{17} |
| 901 | // opt{8-6} = AIF from Inst{8-6} |
| 902 | // opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable |
Jim Grosbach | 596307e | 2010-10-13 20:38:04 +0000 | [diff] [blame] | 903 | // FIXME: Integrated assembler will need these split out. |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 904 | def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 905 | [/* For disassembly only; pattern left blank */]>, |
| 906 | Requires<[IsARM]> { |
| 907 | let Inst{31-28} = 0b1111; |
| 908 | let Inst{27-20} = 0b00010000; |
| 909 | let Inst{16} = 0; |
| 910 | let Inst{5} = 0; |
| 911 | } |
| 912 | |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 913 | // Preload signals the memory system of possible future data/instruction access. |
| 914 | // These are for disassembly only. |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 915 | // |
| 916 | // A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0. |
| 917 | // The neg_zero operand translates -0 to -1, -1 to -2, ..., etc. |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 918 | multiclass APreLoad<bit data, bit read, string opc> { |
| 919 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 920 | def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary, |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 921 | !strconcat(opc, "\t[$base, $imm]"), []> { |
| 922 | let Inst{31-26} = 0b111101; |
| 923 | let Inst{25} = 0; // 0 for immediate form |
| 924 | let Inst{24} = data; |
| 925 | let Inst{22} = read; |
| 926 | let Inst{21-20} = 0b01; |
| 927 | } |
| 928 | |
| 929 | def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary, |
| 930 | !strconcat(opc, "\t$addr"), []> { |
| 931 | let Inst{31-26} = 0b111101; |
| 932 | let Inst{25} = 1; // 1 for register form |
| 933 | let Inst{24} = data; |
| 934 | let Inst{22} = read; |
| 935 | let Inst{21-20} = 0b01; |
| 936 | let Inst{4} = 0; |
| 937 | } |
| 938 | } |
| 939 | |
| 940 | defm PLD : APreLoad<1, 1, "pld">; |
| 941 | defm PLDW : APreLoad<1, 0, "pldw">; |
| 942 | defm PLI : APreLoad<0, 1, "pli">; |
| 943 | |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 944 | def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary, |
| 945 | "setend\t$end", |
| 946 | [/* For disassembly only; pattern left blank */]>, |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 947 | Requires<[IsARM]> { |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 948 | bits<1> end; |
| 949 | let Inst{31-10} = 0b1111000100000001000000; |
| 950 | let Inst{9} = end; |
| 951 | let Inst{8-0} = 0; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 952 | } |
| 953 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 954 | def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 955 | [/* For disassembly only; pattern left blank */]>, |
| 956 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | 6c354fd | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 957 | bits<4> opt; |
| 958 | let Inst{27-4} = 0b001100100000111100001111; |
| 959 | let Inst{3-0} = opt; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 960 | } |
| 961 | |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 962 | // A5.4 Permanently UNDEFINED instructions. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 963 | let isBarrier = 1, isTerminator = 1 in |
Anton Korobeynikov | 418d1d9 | 2010-05-15 17:19:20 +0000 | [diff] [blame] | 964 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 965 | "trap", [(trap)]>, |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 966 | Requires<[IsARM]> { |
| 967 | let Inst{27-25} = 0b011; |
| 968 | let Inst{24-20} = 0b11111; |
| 969 | let Inst{7-5} = 0b111; |
| 970 | let Inst{4} = 0b1; |
| 971 | } |
| 972 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 973 | // Address computation and loads and stores in PIC mode. |
Jim Grosbach | b4b07b9 | 2010-10-13 22:55:33 +0000 | [diff] [blame] | 974 | // FIXME: These PIC insn patterns are pseudos, but derive from the normal insn |
| 975 | // classes (AXI1, et.al.) and so have encoding information and such, |
| 976 | // which is suboptimal. Once the rest of the code emitter (including |
| 977 | // JIT) is MC-ized we should look at refactoring these into true |
| 978 | // pseudos. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 979 | let isNotDuplicable = 1 in { |
Evan Cheng | c072966 | 2008-10-31 19:11:09 +0000 | [diff] [blame] | 980 | def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 981 | Pseudo, IIC_iALUr, "", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 982 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 983 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 984 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 985 | def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 986 | Pseudo, IIC_iLoad_r, "", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 987 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 988 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 989 | def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 990 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 991 | [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>; |
| 992 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 993 | def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 994 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 995 | [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>; |
| 996 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 997 | def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 998 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 999 | [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>; |
| 1000 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1001 | def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1002 | Pseudo, IIC_iLoad_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1003 | [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>; |
| 1004 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 1005 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1006 | def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1007 | Pseudo, IIC_iStore_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1008 | [(store GPR:$src, addrmodepc:$addr)]>; |
| 1009 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1010 | def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1011 | Pseudo, IIC_iStore_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1012 | [(truncstorei16 GPR:$src, addrmodepc:$addr)]>; |
| 1013 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1014 | def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1015 | Pseudo, IIC_iStore_bh_r, "", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1016 | [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
| 1017 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1018 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1019 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1020 | |
| 1021 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1022 | // assembler. |
Jim Grosbach | 6c354fd | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 1023 | // FIXME: These are marked as pseudos, but they're really not(?). They're just |
| 1024 | // the ADR instruction. Is this the right way to handle that? They need |
| 1025 | // encoding information regardless. |
Evan Cheng | ea420b2 | 2010-05-19 01:52:25 +0000 | [diff] [blame] | 1026 | let neverHasSideEffects = 1 in { |
Evan Cheng | 27fa722 | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 1027 | let isReMaterializable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1028 | def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1029 | Pseudo, IIC_iALUi, |
Evan Cheng | 27fa722 | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 1030 | "adr$p\t$dst, #$label", []>; |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1031 | |
Jim Grosbach | a967d11 | 2010-06-21 21:27:27 +0000 | [diff] [blame] | 1032 | } // neverHasSideEffects |
Evan Cheng | 023dd3f | 2009-06-24 23:14:45 +0000 | [diff] [blame] | 1033 | def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 1034 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Evan Cheng | 27fa722 | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 1035 | Pseudo, IIC_iALUi, |
| 1036 | "adr$p\t$dst, #${label}_${id}", []> { |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1037 | let Inst{25} = 1; |
| 1038 | } |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1039 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1040 | //===----------------------------------------------------------------------===// |
| 1041 | // Control Flow Instructions. |
| 1042 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1043 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1044 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
| 1045 | // ARMV4T and above |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1046 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1047 | "bx", "\tlr", [(ARMretflag)]>, |
| 1048 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1049 | let Inst{27-0} = 0b0001001011111111111100011110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1050 | } |
| 1051 | |
| 1052 | // ARMV4 only |
| 1053 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
| 1054 | "mov", "\tpc, lr", [(ARMretflag)]>, |
| 1055 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1056 | let Inst{27-0} = 0b0001101000001111000000001110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1057 | } |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1058 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1059 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1060 | // Indirect branches |
| 1061 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1062 | // ARMV4T and above |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 1063 | def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1064 | [(brind GPR:$dst)]>, |
| 1065 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1066 | bits<4> dst; |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1067 | let Inst{31-4} = 0b1110000100101111111111110001; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1068 | let Inst{3-0} = dst; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1069 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1070 | |
| 1071 | // ARMV4 only |
| 1072 | def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst", |
| 1073 | [(brind GPR:$dst)]>, |
| 1074 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1075 | bits<4> dst; |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1076 | let Inst{31-4} = 0b1110000110100000111100000000; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1077 | let Inst{3-0} = dst; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1078 | } |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1079 | } |
| 1080 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1081 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1082 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1083 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 1084 | hasExtraDefRegAllocReq = 1 in |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1085 | def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
| 1086 | reglist:$dsts, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1087 | IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr, |
Bob Wilson | ab34605 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 1088 | "ldm${addr:submode}${p}\t$addr!, $dsts", |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1089 | "$addr.addr = $wb", []>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 1090 | |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1091 | // On non-Darwin platforms R9 is callee-saved. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1092 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 1093 | Defs = [R0, R1, R2, R3, R12, LR, |
| 1094 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1095 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 1096 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1097 | def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1098 | IIC_Br, "bl\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1099 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1100 | Requires<[IsARM, IsNotDarwin]> { |
| 1101 | let Inst{31-28} = 0b1110; |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1102 | // FIXME: Encoding info for $func. Needs fixups bits. |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1103 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1104 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1105 | def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1106 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1107 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 1108 | Requires<[IsARM, IsNotDarwin]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1109 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1110 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1111 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1112 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1113 | [(ARMcall GPR:$func)]>, |
| 1114 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1115 | bits<4> func; |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1116 | let Inst{27-4} = 0b000100101111111111110011; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1117 | let Inst{3-0} = func; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1118 | } |
| 1119 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1120 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1121 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
| 1122 | def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1123 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1124 | [(ARMcall_nolink tGPR:$func)]>, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1125 | Requires<[IsARM, HasV4T, IsNotDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1126 | bits<4> func; |
| 1127 | let Inst{27-4} = 0b000100101111111111110001; |
| 1128 | let Inst{3-0} = func; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1129 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1130 | |
| 1131 | // ARMv4 |
| 1132 | def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
| 1133 | IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func", |
| 1134 | [(ARMcall_nolink tGPR:$func)]>, |
| 1135 | Requires<[IsARM, NoV4T, IsNotDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1136 | bits<4> func; |
| 1137 | let Inst{27-4} = 0b000110100000111100000000; |
| 1138 | let Inst{3-0} = func; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1139 | } |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1140 | } |
| 1141 | |
| 1142 | // On Darwin R9 is call-clobbered. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1143 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 1144 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 1145 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1146 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 1147 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1148 | def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1149 | IIC_Br, "bl\t$func", |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1150 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> { |
| 1151 | let Inst{31-28} = 0b1110; |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1152 | // FIXME: Encoding info for $func. Needs fixups bits. |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1153 | } |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1154 | |
| 1155 | def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1156 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1157 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 1158 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1159 | |
| 1160 | // ARMv5T and above |
| 1161 | def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1162 | IIC_Br, "blx\t$func", |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1163 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1164 | bits<4> func; |
| 1165 | let Inst{27-4} = 0b000100101111111111110011; |
| 1166 | let Inst{3-0} = func; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1167 | } |
| 1168 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1169 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1170 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
| 1171 | def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1172 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1173 | [(ARMcall_nolink tGPR:$func)]>, |
| 1174 | Requires<[IsARM, HasV4T, IsDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1175 | bits<4> func; |
| 1176 | let Inst{27-4} = 0b000100101111111111110001; |
| 1177 | let Inst{3-0} = func; |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 1178 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1179 | |
| 1180 | // ARMv4 |
| 1181 | def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
| 1182 | IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func", |
| 1183 | [(ARMcall_nolink tGPR:$func)]>, |
| 1184 | Requires<[IsARM, NoV4T, IsDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1185 | bits<4> func; |
| 1186 | let Inst{27-4} = 0b000110100000111100000000; |
| 1187 | let Inst{3-0} = func; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1188 | } |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1189 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1190 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1191 | // Tail calls. |
| 1192 | |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1193 | // FIXME: These should probably be xformed into the non-TC versions of the |
| 1194 | // instructions as part of MC lowering. |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1195 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 1196 | // Darwin versions. |
| 1197 | let Defs = [R0, R1, R2, R3, R9, R12, |
| 1198 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1199 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, |
| 1200 | D27, D28, D29, D30, D31, PC], |
| 1201 | Uses = [SP] in { |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1202 | def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops), |
| 1203 | Pseudo, IIC_Br, |
| 1204 | "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1205 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1206 | def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops), |
| 1207 | Pseudo, IIC_Br, |
| 1208 | "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1209 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1210 | def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
Dale Johannesen | 7835f1f | 2010-07-08 01:18:23 +0000 | [diff] [blame] | 1211 | IIC_Br, "b\t$dst @ TAILCALL", |
| 1212 | []>, Requires<[IsDarwin]>; |
| 1213 | |
| 1214 | def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1215 | IIC_Br, "b.w\t$dst @ TAILCALL", |
| 1216 | []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1217 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1218 | def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops), |
| 1219 | BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL", |
| 1220 | []>, Requires<[IsDarwin]> { |
Jim Grosbach | 2d294f5 | 2010-10-14 17:24:28 +0000 | [diff] [blame] | 1221 | bits<4> dst; |
| 1222 | let Inst{31-4} = 0b1110000100101111111111110001; |
| 1223 | let Inst{3-0} = dst; |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1224 | } |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1225 | } |
| 1226 | |
| 1227 | // Non-Darwin versions (the difference is R9). |
| 1228 | let Defs = [R0, R1, R2, R3, R12, |
| 1229 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1230 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, |
| 1231 | D27, D28, D29, D30, D31, PC], |
| 1232 | Uses = [SP] in { |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1233 | def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops), |
| 1234 | Pseudo, IIC_Br, |
| 1235 | "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1236 | |
Dale Johannesen | b0ccb75 | 2010-06-21 18:21:49 +0000 | [diff] [blame] | 1237 | def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops), |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1238 | Pseudo, IIC_Br, |
| 1239 | "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1240 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1241 | def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
| 1242 | IIC_Br, "b\t$dst @ TAILCALL", |
| 1243 | []>, Requires<[IsARM, IsNotDarwin]>; |
Dale Johannesen | 1041680 | 2010-06-18 20:44:28 +0000 | [diff] [blame] | 1244 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1245 | def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
| 1246 | IIC_Br, "b.w\t$dst @ TAILCALL", |
| 1247 | []>, Requires<[IsThumb, IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1248 | |
Dale Johannesen | b0ccb75 | 2010-06-21 18:21:49 +0000 | [diff] [blame] | 1249 | def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops), |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1250 | BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL", |
| 1251 | []>, Requires<[IsNotDarwin]> { |
Jim Grosbach | 2d294f5 | 2010-10-14 17:24:28 +0000 | [diff] [blame] | 1252 | bits<4> dst; |
| 1253 | let Inst{31-4} = 0b1110000100101111111111110001; |
| 1254 | let Inst{3-0} = dst; |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1255 | } |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1256 | } |
| 1257 | } |
| 1258 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1259 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1260 | // B is "predicable" since it can be xformed into a Bcc. |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1261 | let isBarrier = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1262 | let isPredicable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1263 | def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1264 | "b\t$target", [(br bb:$target)]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1265 | |
Owen Anderson | 20ab290 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 1266 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1267 | def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id), |
Bob Wilson | d4d188e | 2010-07-31 06:28:10 +0000 | [diff] [blame] | 1268 | IIC_Br, "mov\tpc, $target$jt", |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1269 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> { |
Johnny Chen | ec68915 | 2009-12-14 21:51:34 +0000 | [diff] [blame] | 1270 | let Inst{11-4} = 0b00000000; |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 1271 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1272 | let Inst{20} = 0; // S Bit |
| 1273 | let Inst{24-21} = 0b1101; |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 1274 | let Inst{27-25} = 0b000; |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1275 | } |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1276 | def BR_JTm : JTI<(outs), |
| 1277 | (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id), |
Bob Wilson | d4d188e | 2010-07-31 06:28:10 +0000 | [diff] [blame] | 1278 | IIC_Br, "ldr\tpc, $target$jt", |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1279 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
| 1280 | imm:$id)]> { |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 1281 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1282 | let Inst{20} = 1; // L bit |
| 1283 | let Inst{21} = 0; // W bit |
| 1284 | let Inst{22} = 0; // B bit |
| 1285 | let Inst{24} = 1; // P bit |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 1286 | let Inst{27-25} = 0b011; |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1287 | } |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1288 | def BR_JTadd : JTI<(outs), |
| 1289 | (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id), |
Bob Wilson | d4d188e | 2010-07-31 06:28:10 +0000 | [diff] [blame] | 1290 | IIC_Br, "add\tpc, $target, $idx$jt", |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1291 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
| 1292 | imm:$id)]> { |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 1293 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1294 | let Inst{20} = 0; // S bit |
| 1295 | let Inst{24-21} = 0b0100; |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 1296 | let Inst{27-25} = 0b000; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1297 | } |
| 1298 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
| 1299 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1300 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1301 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1302 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1303 | def Bcc : ABI<0b1010, (outs), (ins brtarget:$target), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1304 | IIC_Br, "b", "\t$target", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1305 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>; |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1306 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1307 | |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1308 | // Branch and Exchange Jazelle -- for disassembly only |
| 1309 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
| 1310 | [/* For disassembly only; pattern left blank */]> { |
| 1311 | let Inst{23-20} = 0b0010; |
| 1312 | //let Inst{19-8} = 0xfff; |
| 1313 | let Inst{7-4} = 0b0010; |
| 1314 | } |
| 1315 | |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1316 | // Secure Monitor Call is a system instruction -- for disassembly only |
| 1317 | def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt", |
| 1318 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1319 | bits<4> opt; |
| 1320 | let Inst{23-4} = 0b01100000000000000111; |
| 1321 | let Inst{3-0} = opt; |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1322 | } |
| 1323 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1324 | // Supervisor Call (Software Interrupt) -- for disassembly only |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1325 | let isCall = 1 in { |
| 1326 | def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1327 | [/* For disassembly only; pattern left blank */]> { |
| 1328 | bits<24> svc; |
| 1329 | let Inst{23-0} = svc; |
| 1330 | } |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1331 | } |
| 1332 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1333 | // Store Return State is a system instruction -- for disassembly only |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1334 | def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode), |
| 1335 | NoItinerary, "srs${addr:submode}\tsp!, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1336 | [/* For disassembly only; pattern left blank */]> { |
| 1337 | let Inst{31-28} = 0b1111; |
| 1338 | let Inst{22-20} = 0b110; // W = 1 |
| 1339 | } |
| 1340 | |
| 1341 | def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode), |
| 1342 | NoItinerary, "srs${addr:submode}\tsp, $mode", |
| 1343 | [/* For disassembly only; pattern left blank */]> { |
| 1344 | let Inst{31-28} = 0b1111; |
| 1345 | let Inst{22-20} = 0b100; // W = 0 |
| 1346 | } |
| 1347 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1348 | // Return From Exception is a system instruction -- for disassembly only |
| 1349 | def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base), |
| 1350 | NoItinerary, "rfe${addr:submode}\t$base!", |
| 1351 | [/* For disassembly only; pattern left blank */]> { |
| 1352 | let Inst{31-28} = 0b1111; |
| 1353 | let Inst{22-20} = 0b011; // W = 1 |
| 1354 | } |
| 1355 | |
| 1356 | def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base), |
| 1357 | NoItinerary, "rfe${addr:submode}\t$base", |
| 1358 | [/* For disassembly only; pattern left blank */]> { |
| 1359 | let Inst{31-28} = 0b1111; |
| 1360 | let Inst{22-20} = 0b001; // W = 0 |
| 1361 | } |
| 1362 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1363 | //===----------------------------------------------------------------------===// |
| 1364 | // Load / store Instructions. |
| 1365 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1366 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1367 | // Load |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 1368 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1369 | def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1370 | "ldr", "\t$dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1371 | [(set GPR:$dst, (load addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1372 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1373 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1374 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
| 1375 | isReMaterializable = 1 in |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1376 | def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1377 | "ldr", "\t$dst, $addr", []>; |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1378 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1379 | // Loads with zero extension |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1380 | def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1381 | IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1382 | [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1383 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1384 | def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1385 | IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1386 | [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1387 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1388 | // Loads with sign extension |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1389 | def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1390 | IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1391 | [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1392 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1393 | def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1394 | IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1395 | [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1396 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1397 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1398 | // Load doubleword |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1399 | def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1400 | IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1401 | []>, Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1402 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1403 | // Indexed loads |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1404 | def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1405 | (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1406 | "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1407 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1408 | def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1409 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1410 | "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1411 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1412 | def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1413 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1414 | "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 1415 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1416 | def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1417 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1418 | "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1419 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1420 | def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1421 | (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1422 | "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1423 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1424 | def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1425 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1426 | "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1427 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1428 | def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1429 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1430 | "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1431 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1432 | def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1433 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1434 | "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1435 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1436 | def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1437 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1438 | "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1439 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1440 | def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1441 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1442 | "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1443 | |
| 1444 | // For disassembly only |
| 1445 | def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1446 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1447 | "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>, |
| 1448 | Requires<[IsARM, HasV5TE]>; |
| 1449 | |
| 1450 | // For disassembly only |
| 1451 | def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1452 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1453 | "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>, |
| 1454 | Requires<[IsARM, HasV5TE]>; |
| 1455 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1456 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1457 | |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1458 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1459 | |
| 1460 | def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1461 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru, |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1462 | "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1463 | let Inst{21} = 1; // overwrite |
| 1464 | } |
| 1465 | |
| 1466 | def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1467 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1468 | "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1469 | let Inst{21} = 1; // overwrite |
| 1470 | } |
| 1471 | |
| 1472 | def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1473 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1474 | "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1475 | let Inst{21} = 1; // overwrite |
| 1476 | } |
| 1477 | |
| 1478 | def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1479 | (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1480 | "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1481 | let Inst{21} = 1; // overwrite |
| 1482 | } |
| 1483 | |
| 1484 | def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1485 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1486 | "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1487 | let Inst{21} = 1; // overwrite |
| 1488 | } |
| 1489 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1490 | // Store |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1491 | def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1492 | "str", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1493 | [(store GPR:$src, addrmode2:$addr)]>; |
| 1494 | |
| 1495 | // Stores with truncate |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1496 | def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1497 | IIC_iStore_bh_r, "strh", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1498 | [(truncstorei16 GPR:$src, addrmode3:$addr)]>; |
| 1499 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1500 | def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, |
| 1501 | IIC_iStore_bh_r, "strb", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1502 | [(truncstorei8 GPR:$src, addrmode2:$addr)]>; |
| 1503 | |
| 1504 | // Store doubleword |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1505 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1506 | def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1507 | StMiscFrm, IIC_iStore_d_r, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1508 | "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1509 | |
| 1510 | // Indexed stores |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1511 | def STR_PRE : AI2stwpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1512 | (ins GPR:$src, GPR:$base, am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1513 | StFrm, IIC_iStore_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1514 | "str", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1515 | [(set GPR:$base_wb, |
| 1516 | (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 1517 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1518 | def STR_POST : AI2stwpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1519 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1520 | StFrm, IIC_iStore_ru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1521 | "str", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1522 | [(set GPR:$base_wb, |
| 1523 | (post_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 1524 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1525 | def STRH_PRE : AI3sthpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1526 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1527 | StMiscFrm, IIC_iStore_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1528 | "strh", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1529 | [(set GPR:$base_wb, |
| 1530 | (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>; |
| 1531 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1532 | def STRH_POST: AI3sthpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1533 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1534 | StMiscFrm, IIC_iStore_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1535 | "strh", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1536 | [(set GPR:$base_wb, (post_truncsti16 GPR:$src, |
| 1537 | GPR:$base, am3offset:$offset))]>; |
| 1538 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1539 | def STRB_PRE : AI2stbpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1540 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1541 | StFrm, IIC_iStore_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1542 | "strb", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1543 | [(set GPR:$base_wb, (pre_truncsti8 GPR:$src, |
| 1544 | GPR:$base, am2offset:$offset))]>; |
| 1545 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1546 | def STRB_POST: AI2stbpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1547 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1548 | StFrm, IIC_iStore_bh_ru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1549 | "strb", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1550 | [(set GPR:$base_wb, (post_truncsti8 GPR:$src, |
| 1551 | GPR:$base, am2offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1552 | |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1553 | // For disassembly only |
| 1554 | def STRD_PRE : AI3stdpr<(outs GPR:$base_wb), |
| 1555 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1556 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1557 | "strd", "\t$src1, $src2, [$base, $offset]!", |
| 1558 | "$base = $base_wb", []>; |
| 1559 | |
| 1560 | // For disassembly only |
| 1561 | def STRD_POST: AI3stdpo<(outs GPR:$base_wb), |
| 1562 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1563 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1564 | "strd", "\t$src1, $src2, [$base], $offset", |
| 1565 | "$base = $base_wb", []>; |
| 1566 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1567 | // STRT, STRBT, and STRHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1568 | |
| 1569 | def STRT : AI2stwpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1570 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1571 | StFrm, IIC_iStore_ru, |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1572 | "strt", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1573 | [/* For disassembly only; pattern left blank */]> { |
| 1574 | let Inst{21} = 1; // overwrite |
| 1575 | } |
| 1576 | |
| 1577 | def STRBT : AI2stbpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1578 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1579 | StFrm, IIC_iStore_bh_ru, |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1580 | "strbt", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1581 | [/* For disassembly only; pattern left blank */]> { |
| 1582 | let Inst{21} = 1; // overwrite |
| 1583 | } |
| 1584 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1585 | def STRHT: AI3sthpo<(outs GPR:$base_wb), |
| 1586 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1587 | StMiscFrm, IIC_iStore_bh_ru, |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1588 | "strht", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1589 | [/* For disassembly only; pattern left blank */]> { |
| 1590 | let Inst{21} = 1; // overwrite |
| 1591 | } |
| 1592 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1593 | //===----------------------------------------------------------------------===// |
| 1594 | // Load / store multiple Instructions. |
| 1595 | // |
| 1596 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1597 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1598 | def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p, |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1599 | reglist:$dsts, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1600 | IndexModeNone, LdStMulFrm, IIC_iLoad_m, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1601 | "ldm${addr:submode}${p}\t$addr, $dsts", "", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1602 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1603 | def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
| 1604 | reglist:$dsts, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1605 | IndexModeUpd, LdStMulFrm, IIC_iLoad_mu, |
Bob Wilson | ab34605 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 1606 | "ldm${addr:submode}${p}\t$addr!, $dsts", |
Johnny Chen | e86425f | 2010-03-19 23:50:27 +0000 | [diff] [blame] | 1607 | "$addr.addr = $wb", []>; |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1608 | } // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1609 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1610 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1611 | def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p, |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1612 | reglist:$srcs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1613 | IndexModeNone, LdStMulFrm, IIC_iStore_m, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1614 | "stm${addr:submode}${p}\t$addr, $srcs", "", []>; |
| 1615 | |
| 1616 | def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
| 1617 | reglist:$srcs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 1618 | IndexModeUpd, LdStMulFrm, IIC_iStore_mu, |
Bob Wilson | ab34605 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 1619 | "stm${addr:submode}${p}\t$addr!, $srcs", |
Johnny Chen | e86425f | 2010-03-19 23:50:27 +0000 | [diff] [blame] | 1620 | "$addr.addr = $wb", []>; |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1621 | } // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1622 | |
| 1623 | //===----------------------------------------------------------------------===// |
| 1624 | // Move Instructions. |
| 1625 | // |
| 1626 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1627 | let neverHasSideEffects = 1 in |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1628 | def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr, |
| 1629 | "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 1630 | bits<4> Rd; |
| 1631 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 1632 | |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1633 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1634 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1635 | let Inst{3-0} = Rm; |
| 1636 | let Inst{15-12} = Rd; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1637 | } |
| 1638 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1639 | // A version for the smaller set of tail call registers. |
| 1640 | let neverHasSideEffects = 1 in |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1641 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm, |
| 1642 | IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 1643 | bits<4> Rd; |
| 1644 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 1645 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1646 | let Inst{11-4} = 0b00000000; |
| 1647 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1648 | let Inst{3-0} = Rm; |
| 1649 | let Inst{15-12} = Rd; |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1650 | } |
| 1651 | |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1652 | def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1653 | DPSoRegFrm, IIC_iMOVsr, |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1654 | "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP { |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 1655 | bits<4> Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1656 | bits<12> src; |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 1657 | let Inst{15-12} = Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1658 | let Inst{11-0} = src; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1659 | let Inst{25} = 0; |
| 1660 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 1661 | |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1662 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1663 | def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi, |
| 1664 | "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP { |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1665 | bits<4> Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1666 | bits<12> imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1667 | let Inst{25} = 1; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1668 | let Inst{15-12} = Rd; |
| 1669 | let Inst{19-16} = 0b0000; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1670 | let Inst{11-0} = imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1671 | } |
| 1672 | |
| 1673 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1674 | def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1675 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1676 | "movw", "\t$Rd, $imm", |
| 1677 | [(set GPR:$Rd, imm0_65535:$imm)]>, |
Johnny Chen | 92e63d8 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 1678 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1679 | bits<4> Rd; |
| 1680 | bits<16> imm; |
| 1681 | let Inst{15-12} = Rd; |
| 1682 | let Inst{11-0} = imm{11-0}; |
| 1683 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1684 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1685 | let Inst{25} = 1; |
| 1686 | } |
| 1687 | |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1688 | let Constraints = "$src = $Rd" in |
| 1689 | def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1690 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1691 | "movt", "\t$Rd, $imm", |
| 1692 | [(set GPR:$Rd, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1693 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1694 | lo16AllZero:$imm))]>, UnaryDP, |
| 1695 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1696 | bits<4> Rd; |
| 1697 | bits<16> imm; |
| 1698 | let Inst{15-12} = Rd; |
| 1699 | let Inst{11-0} = imm{11-0}; |
| 1700 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1701 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1702 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1703 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1704 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 1705 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 1706 | Requires<[IsARM, HasV6T2]>; |
| 1707 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 1708 | let Uses = [CPSR] in |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 1709 | def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "", |
| 1710 | [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP, |
| 1711 | Requires<[IsARM]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1712 | |
| 1713 | // These aren't really mov instructions, but we have to define them this way |
| 1714 | // due to flag operands. |
| 1715 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1716 | let Defs = [CPSR] in { |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 1717 | def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "", |
| 1718 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP, |
| 1719 | Requires<[IsARM]>; |
| 1720 | def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "", |
| 1721 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP, |
| 1722 | Requires<[IsARM]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1723 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1724 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1725 | //===----------------------------------------------------------------------===// |
| 1726 | // Extend Instructions. |
| 1727 | // |
| 1728 | |
| 1729 | // Sign extenders |
| 1730 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1731 | defm SXTB : AI_ext_rrot<0b01101010, |
| 1732 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 1733 | defm SXTH : AI_ext_rrot<0b01101011, |
| 1734 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1735 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1736 | defm SXTAB : AI_exta_rrot<0b01101010, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1737 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1738 | defm SXTAH : AI_exta_rrot<0b01101011, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1739 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1740 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1741 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1742 | defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1743 | |
| 1744 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1745 | defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1746 | |
| 1747 | // Zero extenders |
| 1748 | |
| 1749 | let AddedComplexity = 16 in { |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1750 | defm UXTB : AI_ext_rrot<0b01101110, |
| 1751 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 1752 | defm UXTH : AI_ext_rrot<0b01101111, |
| 1753 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 1754 | defm UXTB16 : AI_ext_rrot<0b01101100, |
| 1755 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1756 | |
Jim Grosbach | 542f642 | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 1757 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 1758 | // The transformation should probably be done as a combiner action |
| 1759 | // instead so we can include a check for masking back in the upper |
| 1760 | // eight bits of the source into the lower eight bits of the result. |
| 1761 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
| 1762 | // (UXTB16r_rot GPR:$Src, 24)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1763 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1764 | (UXTB16r_rot GPR:$Src, 8)>; |
| 1765 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1766 | defm UXTAB : AI_exta_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1767 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1768 | defm UXTAH : AI_exta_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1769 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1770 | } |
| 1771 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1772 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1773 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1774 | defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 1775 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1776 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1777 | def SBFX : I<(outs GPR:$Rd), |
| 1778 | (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1779 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1780 | "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1781 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1782 | bits<4> Rd; |
| 1783 | bits<4> Rn; |
| 1784 | bits<5> lsb; |
| 1785 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1786 | let Inst{27-21} = 0b0111101; |
| 1787 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1788 | let Inst{20-16} = width; |
| 1789 | let Inst{15-12} = Rd; |
| 1790 | let Inst{11-7} = lsb; |
| 1791 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1792 | } |
| 1793 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1794 | def UBFX : I<(outs GPR:$Rd), |
| 1795 | (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1796 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1797 | "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1798 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1799 | bits<4> Rd; |
| 1800 | bits<4> Rn; |
| 1801 | bits<5> lsb; |
| 1802 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1803 | let Inst{27-21} = 0b0111111; |
| 1804 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 1805 | let Inst{20-16} = width; |
| 1806 | let Inst{15-12} = Rd; |
| 1807 | let Inst{11-7} = lsb; |
| 1808 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1809 | } |
| 1810 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1811 | //===----------------------------------------------------------------------===// |
| 1812 | // Arithmetic Instructions. |
| 1813 | // |
| 1814 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1815 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1816 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1817 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1818 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1819 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1820 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1821 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1822 | // ADD and SUB with 's' bit set. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1823 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1824 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1825 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 1826 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1827 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1828 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1829 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1830 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1831 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1832 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1833 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1834 | defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1835 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1836 | defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1837 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1838 | |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1839 | def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 1840 | IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm", |
| 1841 | [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> { |
| 1842 | bits<4> Rd; |
| 1843 | bits<4> Rn; |
| 1844 | bits<12> imm; |
| 1845 | let Inst{25} = 1; |
| 1846 | let Inst{15-12} = Rd; |
| 1847 | let Inst{19-16} = Rn; |
| 1848 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1849 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1850 | |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 1851 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 1852 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1853 | def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 1854 | IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", |
Bob Wilson | 751aaf8 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 1855 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1856 | bits<4> Rd; |
| 1857 | bits<4> Rn; |
| 1858 | bits<4> Rm; |
| 1859 | let Inst{11-4} = 0b00000000; |
| 1860 | let Inst{25} = 0; |
| 1861 | let Inst{3-0} = Rm; |
| 1862 | let Inst{15-12} = Rd; |
| 1863 | let Inst{19-16} = Rn; |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 1864 | } |
| 1865 | |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1866 | def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 1867 | DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift", |
| 1868 | [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> { |
| 1869 | bits<4> Rd; |
| 1870 | bits<4> Rn; |
| 1871 | bits<12> shift; |
| 1872 | let Inst{25} = 0; |
| 1873 | let Inst{11-0} = shift; |
| 1874 | let Inst{15-12} = Rd; |
| 1875 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1876 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1877 | |
| 1878 | // RSB with 's' bit set. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1879 | let Defs = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1880 | def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 1881 | IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm", |
| 1882 | [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> { |
| 1883 | bits<4> Rd; |
| 1884 | bits<4> Rn; |
| 1885 | bits<12> imm; |
| 1886 | let Inst{25} = 1; |
| 1887 | let Inst{20} = 1; |
| 1888 | let Inst{15-12} = Rd; |
| 1889 | let Inst{19-16} = Rn; |
| 1890 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1891 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1892 | def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 1893 | DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift", |
| 1894 | [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> { |
| 1895 | bits<4> Rd; |
| 1896 | bits<4> Rn; |
| 1897 | bits<12> shift; |
| 1898 | let Inst{25} = 0; |
| 1899 | let Inst{20} = 1; |
| 1900 | let Inst{11-0} = shift; |
| 1901 | let Inst{15-12} = Rd; |
| 1902 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1903 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1904 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1905 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1906 | let Uses = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1907 | def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 1908 | DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm", |
| 1909 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1910 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1911 | bits<4> Rd; |
| 1912 | bits<4> Rn; |
| 1913 | bits<12> imm; |
| 1914 | let Inst{25} = 1; |
| 1915 | let Inst{15-12} = Rd; |
| 1916 | let Inst{19-16} = Rn; |
| 1917 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1918 | } |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 1919 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 1920 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1921 | def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 1922 | DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 1923 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1924 | bits<4> Rd; |
| 1925 | bits<4> Rn; |
| 1926 | bits<4> Rm; |
| 1927 | let Inst{11-4} = 0b00000000; |
| 1928 | let Inst{25} = 0; |
| 1929 | let Inst{3-0} = Rm; |
| 1930 | let Inst{15-12} = Rd; |
| 1931 | let Inst{19-16} = Rn; |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 1932 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1933 | def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 1934 | DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift", |
| 1935 | [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1936 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1937 | bits<4> Rd; |
| 1938 | bits<4> Rn; |
| 1939 | bits<12> shift; |
| 1940 | let Inst{25} = 0; |
| 1941 | let Inst{11-0} = shift; |
| 1942 | let Inst{15-12} = Rd; |
| 1943 | let Inst{19-16} = Rn; |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1944 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1945 | } |
| 1946 | |
| 1947 | // FIXME: Allow these to be predicated. |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1948 | let Defs = [CPSR], Uses = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1949 | def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 1950 | DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm", |
| 1951 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1952 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1953 | bits<4> Rd; |
| 1954 | bits<4> Rn; |
| 1955 | bits<12> imm; |
| 1956 | let Inst{25} = 1; |
| 1957 | let Inst{20} = 1; |
| 1958 | let Inst{15-12} = Rd; |
| 1959 | let Inst{19-16} = Rn; |
| 1960 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1961 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1962 | def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 1963 | DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift", |
| 1964 | [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1965 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 1966 | bits<4> Rd; |
| 1967 | bits<4> Rn; |
| 1968 | bits<12> shift; |
| 1969 | let Inst{25} = 0; |
| 1970 | let Inst{20} = 1; |
| 1971 | let Inst{11-0} = shift; |
| 1972 | let Inst{15-12} = Rd; |
| 1973 | let Inst{19-16} = Rn; |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1974 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1975 | } |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1976 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1977 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 1978 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 1979 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 1980 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 1981 | // details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1982 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 1983 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 1984 | def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 1985 | (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 1986 | // The with-carry-in form matches bitwise not instead of the negation. |
| 1987 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 1988 | // for part of the negation. |
| 1989 | def : ARMPat<(adde GPR:$src, so_imm_not:$imm), |
| 1990 | (SBCri GPR:$src, so_imm_not:$imm)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1991 | |
| 1992 | // Note: These are implemented in C++ code, because they have to generate |
| 1993 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 1994 | // cannot produce. |
| 1995 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 1996 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 1997 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1998 | // ARM Arithmetic Instruction -- for disassembly only |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 1999 | // GPR:$dst = GPR:$a op GPR:$b |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2000 | class AAI<bits<8> op27_20, bits<8> op11_4, string opc, |
Nate Begeman | 692433b | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 2001 | list<dag> pattern = [/* For disassembly only; pattern left blank */]> |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2002 | : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr, |
| 2003 | opc, "\t$Rd, $Rn, $Rm", pattern> { |
| 2004 | bits<4> Rd; |
| 2005 | bits<4> Rn; |
| 2006 | bits<4> Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2007 | let Inst{27-20} = op27_20; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2008 | let Inst{11-4} = op11_4; |
| 2009 | let Inst{19-16} = Rn; |
| 2010 | let Inst{15-12} = Rd; |
| 2011 | let Inst{3-0} = Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2012 | } |
| 2013 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2014 | // Saturating add/subtract -- for disassembly only |
| 2015 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2016 | def QADD : AAI<0b00010000, 0b00000101, "qadd", |
| 2017 | [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>; |
| 2018 | def QSUB : AAI<0b00010010, 0b00000101, "qsub", |
| 2019 | [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>; |
| 2020 | def QDADD : AAI<0b00010100, 0b00000101, "qdadd">; |
| 2021 | def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">; |
| 2022 | |
| 2023 | def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">; |
| 2024 | def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">; |
| 2025 | def QASX : AAI<0b01100010, 0b11110011, "qasx">; |
| 2026 | def QSAX : AAI<0b01100010, 0b11110101, "qsax">; |
| 2027 | def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">; |
| 2028 | def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">; |
| 2029 | def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">; |
| 2030 | def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">; |
| 2031 | def UQASX : AAI<0b01100110, 0b11110011, "uqasx">; |
| 2032 | def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">; |
| 2033 | def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">; |
| 2034 | def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2035 | |
| 2036 | // Signed/Unsigned add/subtract -- for disassembly only |
| 2037 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2038 | def SASX : AAI<0b01100001, 0b11110011, "sasx">; |
| 2039 | def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">; |
| 2040 | def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">; |
| 2041 | def SSAX : AAI<0b01100001, 0b11110101, "ssax">; |
| 2042 | def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">; |
| 2043 | def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">; |
| 2044 | def UASX : AAI<0b01100101, 0b11110011, "uasx">; |
| 2045 | def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">; |
| 2046 | def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">; |
| 2047 | def USAX : AAI<0b01100101, 0b11110101, "usax">; |
| 2048 | def USUB16 : AAI<0b01100101, 0b11110111, "usub16">; |
| 2049 | def USUB8 : AAI<0b01100101, 0b11111111, "usub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2050 | |
| 2051 | // Signed/Unsigned halving add/subtract -- for disassembly only |
| 2052 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2053 | def SHASX : AAI<0b01100011, 0b11110011, "shasx">; |
| 2054 | def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">; |
| 2055 | def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">; |
| 2056 | def SHSAX : AAI<0b01100011, 0b11110101, "shsax">; |
| 2057 | def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">; |
| 2058 | def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">; |
| 2059 | def UHASX : AAI<0b01100111, 0b11110011, "uhasx">; |
| 2060 | def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">; |
| 2061 | def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">; |
| 2062 | def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">; |
| 2063 | def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">; |
| 2064 | def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2065 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2066 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2067 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2068 | def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2069 | MulFrm /* for convenience */, NoItinerary, "usad8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2070 | "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2071 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2072 | bits<4> Rd; |
| 2073 | bits<4> Rn; |
| 2074 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2075 | let Inst{27-20} = 0b01111000; |
| 2076 | let Inst{15-12} = 0b1111; |
| 2077 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2078 | let Inst{19-16} = Rd; |
| 2079 | let Inst{11-8} = Rm; |
| 2080 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2081 | } |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2082 | def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2083 | MulFrm /* for convenience */, NoItinerary, "usada8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2084 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2085 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2086 | bits<4> Rd; |
| 2087 | bits<4> Rn; |
| 2088 | bits<4> Rm; |
| 2089 | bits<4> Ra; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2090 | let Inst{27-20} = 0b01111000; |
| 2091 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2092 | let Inst{19-16} = Rd; |
| 2093 | let Inst{15-12} = Ra; |
| 2094 | let Inst{11-8} = Rm; |
| 2095 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2096 | } |
| 2097 | |
| 2098 | // Signed/Unsigned saturate -- for disassembly only |
| 2099 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2100 | def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh), |
| 2101 | SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh", |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2102 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2103 | bits<4> Rd; |
| 2104 | bits<5> sat_imm; |
| 2105 | bits<4> Rn; |
| 2106 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2107 | let Inst{27-21} = 0b0110101; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2108 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2109 | let Inst{20-16} = sat_imm; |
| 2110 | let Inst{15-12} = Rd; |
| 2111 | let Inst{11-7} = sh{7-3}; |
| 2112 | let Inst{6} = sh{0}; |
| 2113 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2114 | } |
| 2115 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2116 | def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm, |
| 2117 | NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2118 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2119 | bits<4> Rd; |
| 2120 | bits<4> sat_imm; |
| 2121 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2122 | let Inst{27-20} = 0b01101010; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2123 | let Inst{11-4} = 0b11110011; |
| 2124 | let Inst{15-12} = Rd; |
| 2125 | let Inst{19-16} = sat_imm; |
| 2126 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2127 | } |
| 2128 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2129 | def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh), |
| 2130 | SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh", |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2131 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2132 | bits<4> Rd; |
| 2133 | bits<5> sat_imm; |
| 2134 | bits<4> Rn; |
| 2135 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2136 | let Inst{27-21} = 0b0110111; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2137 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2138 | let Inst{15-12} = Rd; |
| 2139 | let Inst{11-7} = sh{7-3}; |
| 2140 | let Inst{6} = sh{0}; |
| 2141 | let Inst{20-16} = sat_imm; |
| 2142 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2143 | } |
| 2144 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2145 | def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm, |
| 2146 | NoItinerary, "usat16", "\t$Rd, $sat_imm, $a", |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2147 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2148 | bits<4> Rd; |
| 2149 | bits<4> sat_imm; |
| 2150 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2151 | let Inst{27-20} = 0b01101110; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2152 | let Inst{11-4} = 0b11110011; |
| 2153 | let Inst{15-12} = Rd; |
| 2154 | let Inst{19-16} = sat_imm; |
| 2155 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2156 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2157 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2158 | def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>; |
| 2159 | def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>; |
Nate Begeman | 0e0a20e | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 2160 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2161 | //===----------------------------------------------------------------------===// |
| 2162 | // Bitwise Instructions. |
| 2163 | // |
| 2164 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2165 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2166 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2167 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2168 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2169 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2170 | BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2171 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2172 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2173 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2174 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2175 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 2176 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2177 | |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2178 | def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm), |
David Goodwin | 2f54a2f | 2009-11-02 17:28:36 +0000 | [diff] [blame] | 2179 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2180 | "bfc", "\t$Rd, $imm", "$src = $Rd", |
| 2181 | [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2182 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2183 | bits<4> Rd; |
| 2184 | bits<10> imm; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2185 | let Inst{27-21} = 0b0111110; |
| 2186 | let Inst{6-0} = 0b0011111; |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2187 | let Inst{15-12} = Rd; |
| 2188 | let Inst{11-7} = imm{4-0}; // lsb |
| 2189 | let Inst{20-16} = imm{9-5}; // width |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2190 | } |
| 2191 | |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2192 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2193 | def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm), |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2194 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2195 | "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd", |
| 2196 | [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn, |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 2197 | bf_inv_mask_imm:$imm))]>, |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2198 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2199 | bits<4> Rd; |
| 2200 | bits<4> Rn; |
| 2201 | bits<10> imm; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2202 | let Inst{27-21} = 0b0111110; |
| 2203 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2204 | let Inst{15-12} = Rd; |
| 2205 | let Inst{11-7} = imm{4-0}; // lsb |
| 2206 | let Inst{20-16} = imm{9-5}; // width |
| 2207 | let Inst{3-0} = Rn; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2208 | } |
| 2209 | |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2210 | def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr, |
| 2211 | "mvn", "\t$Rd, $Rm", |
| 2212 | [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP { |
| 2213 | bits<4> Rd; |
| 2214 | bits<4> Rm; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2215 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2216 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2217 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2218 | let Inst{15-12} = Rd; |
| 2219 | let Inst{3-0} = Rm; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2220 | } |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2221 | def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm, |
| 2222 | IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
| 2223 | [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP { |
| 2224 | bits<4> Rd; |
| 2225 | bits<4> Rm; |
| 2226 | bits<12> shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2227 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2228 | let Inst{19-16} = 0b0000; |
| 2229 | let Inst{15-12} = Rd; |
| 2230 | let Inst{11-0} = shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2231 | } |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 2232 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2233 | def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, |
| 2234 | IIC_iMVNi, "mvn", "\t$Rd, $imm", |
| 2235 | [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP { |
| 2236 | bits<4> Rd; |
| 2237 | bits<4> Rm; |
| 2238 | bits<12> imm; |
| 2239 | let Inst{25} = 1; |
| 2240 | let Inst{19-16} = 0b0000; |
| 2241 | let Inst{15-12} = Rd; |
| 2242 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2243 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2244 | |
| 2245 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 2246 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 2247 | |
| 2248 | //===----------------------------------------------------------------------===// |
| 2249 | // Multiply Instructions. |
| 2250 | // |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2251 | class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 2252 | string opc, string asm, list<dag> pattern> |
| 2253 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 2254 | bits<4> Rd; |
| 2255 | bits<4> Rm; |
| 2256 | bits<4> Rn; |
| 2257 | let Inst{19-16} = Rd; |
| 2258 | let Inst{11-8} = Rm; |
| 2259 | let Inst{3-0} = Rn; |
| 2260 | } |
| 2261 | class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 2262 | string opc, string asm, list<dag> pattern> |
| 2263 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 2264 | bits<4> RdLo; |
| 2265 | bits<4> RdHi; |
| 2266 | bits<4> Rm; |
| 2267 | bits<4> Rn; |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2268 | let Inst{19-16} = RdHi; |
| 2269 | let Inst{15-12} = RdLo; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2270 | let Inst{11-8} = Rm; |
| 2271 | let Inst{3-0} = Rn; |
| 2272 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2273 | |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2274 | let isCommutable = 1 in |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2275 | def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2276 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", |
| 2277 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2278 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2279 | def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2280 | IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra", |
| 2281 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> { |
| 2282 | bits<4> Ra; |
| 2283 | let Inst{15-12} = Ra; |
| 2284 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2285 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2286 | def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2287 | IIC_iMAC32, "mls", "\t$dst, $a, $b, $c", |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 2288 | [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>, |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2289 | Requires<[IsARM, HasV6T2]> { |
| 2290 | bits<4> Rd; |
| 2291 | bits<4> Rm; |
| 2292 | bits<4> Rn; |
| 2293 | let Inst{19-16} = Rd; |
| 2294 | let Inst{11-8} = Rm; |
| 2295 | let Inst{3-0} = Rn; |
| 2296 | } |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 2297 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2298 | // Extra precision multiplies with low / high results |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2299 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2300 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2301 | let isCommutable = 1 in { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2302 | def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi), |
| 2303 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
| 2304 | "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2305 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2306 | def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi), |
| 2307 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
| 2308 | "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2309 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2310 | |
| 2311 | // Multiply + accumulate |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2312 | def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi), |
| 2313 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 2314 | "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2315 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2316 | def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi), |
| 2317 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 2318 | "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2319 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2320 | def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi), |
| 2321 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 2322 | "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2323 | Requires<[IsARM, HasV6]> { |
| 2324 | bits<4> RdLo; |
| 2325 | bits<4> RdHi; |
| 2326 | bits<4> Rm; |
| 2327 | bits<4> Rn; |
| 2328 | let Inst{19-16} = RdLo; |
| 2329 | let Inst{15-12} = RdHi; |
| 2330 | let Inst{11-8} = Rm; |
| 2331 | let Inst{3-0} = Rn; |
| 2332 | } |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2333 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2334 | |
| 2335 | // Most significant word multiply |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2336 | def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2337 | IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm", |
| 2338 | [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2339 | Requires<[IsARM, HasV6]> { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2340 | let Inst{15-12} = 0b1111; |
| 2341 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2342 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2343 | def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2344 | IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2345 | [/* For disassembly only; pattern left blank */]>, |
| 2346 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2347 | let Inst{15-12} = 0b1111; |
| 2348 | } |
| 2349 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2350 | def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd), |
| 2351 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2352 | IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra", |
| 2353 | [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 2354 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2355 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2356 | def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd), |
| 2357 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2358 | IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2359 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2360 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2361 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2362 | def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd), |
| 2363 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2364 | IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", |
| 2365 | [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>, |
| 2366 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2367 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2368 | def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd), |
| 2369 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2370 | IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2371 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2372 | Requires<[IsARM, HasV6]>; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2373 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2374 | multiclass AI_smul<string opc, PatFrag opnode> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2375 | def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2376 | IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm", |
| 2377 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 2378 | (sext_inreg GPR:$Rm, i16)))]>, |
| 2379 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2380 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2381 | def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2382 | IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm", |
| 2383 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 2384 | (sra GPR:$Rm, (i32 16))))]>, |
| 2385 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2386 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2387 | def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2388 | IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm", |
| 2389 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 2390 | (sext_inreg GPR:$Rm, i16)))]>, |
| 2391 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2392 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2393 | def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2394 | IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm", |
| 2395 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 2396 | (sra GPR:$Rm, (i32 16))))]>, |
| 2397 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2398 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2399 | def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2400 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm", |
| 2401 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 2402 | (sext_inreg GPR:$Rm, i16)), (i32 16)))]>, |
| 2403 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2404 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2405 | def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2406 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm", |
| 2407 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 2408 | (sra GPR:$Rm, (i32 16))), (i32 16)))]>, |
| 2409 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 2410 | } |
| 2411 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2412 | |
| 2413 | multiclass AI_smla<string opc, PatFrag opnode> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2414 | def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd), |
| 2415 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2416 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2417 | [(set GPR:$Rd, (add GPR:$Ra, |
| 2418 | (opnode (sext_inreg GPR:$Rn, i16), |
| 2419 | (sext_inreg GPR:$Rm, i16))))]>, |
| 2420 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2421 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2422 | def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd), |
| 2423 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2424 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2425 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16), |
| 2426 | (sra GPR:$Rm, (i32 16)))))]>, |
| 2427 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2428 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2429 | def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd), |
| 2430 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2431 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2432 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 2433 | (sext_inreg GPR:$Rm, i16))))]>, |
| 2434 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2435 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2436 | def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd), |
| 2437 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2438 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2439 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 2440 | (sra GPR:$Rm, (i32 16)))))]>, |
| 2441 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2442 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2443 | def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd), |
| 2444 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2445 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2446 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 2447 | (sext_inreg GPR:$Rm, i16)), (i32 16))))]>, |
| 2448 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2449 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2450 | def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd), |
| 2451 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2452 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2453 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 2454 | (sra GPR:$Rm, (i32 16))), (i32 16))))]>, |
| 2455 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 2456 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 2457 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2458 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 2459 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2460 | |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2461 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2462 | def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi), |
| 2463 | (ins GPR:$Rn, GPR:$Rm), |
| 2464 | IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2465 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2466 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2467 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2468 | def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi), |
| 2469 | (ins GPR:$Rn, GPR:$Rm), |
| 2470 | IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2471 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2472 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2473 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2474 | def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi), |
| 2475 | (ins GPR:$Rn, GPR:$Rm), |
| 2476 | IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2477 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2478 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2479 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2480 | def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi), |
| 2481 | (ins GPR:$Rn, GPR:$Rm), |
| 2482 | IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2483 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2484 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2485 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2486 | // Helper class for AI_smld -- for disassembly only |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2487 | class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2488 | InstrItinClass itin, string opc, string asm> |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2489 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2490 | bits<4> Rn; |
| 2491 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2492 | let Inst{4} = 1; |
| 2493 | let Inst{5} = swap; |
| 2494 | let Inst{6} = sub; |
| 2495 | let Inst{7} = 0; |
| 2496 | let Inst{21-20} = 0b00; |
| 2497 | let Inst{22} = long; |
| 2498 | let Inst{27-23} = 0b01110; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2499 | let Inst{11-8} = Rm; |
| 2500 | let Inst{3-0} = Rn; |
| 2501 | } |
| 2502 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2503 | InstrItinClass itin, string opc, string asm> |
| 2504 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2505 | bits<4> Rd; |
| 2506 | let Inst{15-12} = 0b1111; |
| 2507 | let Inst{19-16} = Rd; |
| 2508 | } |
| 2509 | class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2510 | InstrItinClass itin, string opc, string asm> |
| 2511 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2512 | bits<4> Ra; |
| 2513 | let Inst{15-12} = Ra; |
| 2514 | } |
| 2515 | class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2516 | InstrItinClass itin, string opc, string asm> |
| 2517 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2518 | bits<4> RdLo; |
| 2519 | bits<4> RdHi; |
| 2520 | let Inst{19-16} = RdHi; |
| 2521 | let Inst{15-12} = RdLo; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2522 | } |
| 2523 | |
| 2524 | multiclass AI_smld<bit sub, string opc> { |
| 2525 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2526 | def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2527 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2528 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2529 | def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2530 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2531 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2532 | def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi), |
| 2533 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 2534 | !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2535 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2536 | def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi), |
| 2537 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 2538 | !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2539 | |
| 2540 | } |
| 2541 | |
| 2542 | defm SMLA : AI_smld<0, "smla">; |
| 2543 | defm SMLS : AI_smld<1, "smls">; |
| 2544 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2545 | multiclass AI_sdml<bit sub, string opc> { |
| 2546 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2547 | def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2548 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">; |
| 2549 | def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2550 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2551 | } |
| 2552 | |
| 2553 | defm SMUA : AI_sdml<0, "smua">; |
| 2554 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 2555 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2556 | //===----------------------------------------------------------------------===// |
| 2557 | // Misc. Arithmetic Instructions. |
| 2558 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 2559 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2560 | def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2561 | IIC_iUNAr, "clz", "\t$Rd, $Rm", |
| 2562 | [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2563 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2564 | def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2565 | IIC_iUNAr, "rbit", "\t$Rd, $Rm", |
| 2566 | [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>, |
| 2567 | Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2568 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2569 | def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2570 | IIC_iUNAr, "rev", "\t$Rd, $Rm", |
| 2571 | [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2572 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2573 | def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2574 | IIC_iUNAr, "rev16", "\t$Rd, $Rm", |
| 2575 | [(set GPR:$Rd, |
| 2576 | (or (and (srl GPR:$Rm, (i32 8)), 0xFF), |
| 2577 | (or (and (shl GPR:$Rm, (i32 8)), 0xFF00), |
| 2578 | (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000), |
| 2579 | (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>, |
| 2580 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2581 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2582 | def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2583 | IIC_iUNAr, "revsh", "\t$Rd, $Rm", |
| 2584 | [(set GPR:$Rd, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2585 | (sext_inreg |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2586 | (or (srl (and GPR:$Rm, 0xFF00), (i32 8)), |
| 2587 | (shl GPR:$Rm, (i32 8))), i16))]>, |
| 2588 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2589 | |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2590 | def lsl_shift_imm : SDNodeXForm<imm, [{ |
| 2591 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue()); |
| 2592 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 2593 | }]>; |
| 2594 | |
| 2595 | def lsl_amt : PatLeaf<(i32 imm), [{ |
| 2596 | return (N->getZExtValue() < 32); |
| 2597 | }], lsl_shift_imm>; |
| 2598 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2599 | def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd), |
| 2600 | (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh), |
| 2601 | IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", |
| 2602 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF), |
| 2603 | (and (shl GPR:$Rm, lsl_amt:$sh), |
| 2604 | 0xFFFF0000)))]>, |
| 2605 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2606 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2607 | // Alternate cases for PKHBT where identities eliminate some nodes. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2608 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)), |
| 2609 | (PKHBT GPR:$Rn, GPR:$Rm, 0)>; |
| 2610 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)), |
| 2611 | (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2612 | |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2613 | def asr_shift_imm : SDNodeXForm<imm, [{ |
| 2614 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue()); |
| 2615 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 2616 | }]>; |
| 2617 | |
| 2618 | def asr_amt : PatLeaf<(i32 imm), [{ |
| 2619 | return (N->getZExtValue() <= 32); |
| 2620 | }], asr_shift_imm>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 2621 | |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2622 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 2623 | // will match the pattern below. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2624 | def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd), |
| 2625 | (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh), |
| 2626 | IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", |
| 2627 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000), |
| 2628 | (and (sra GPR:$Rm, asr_amt:$sh), |
| 2629 | 0xFFFF)))]>, |
| 2630 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2631 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2632 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 2633 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2634 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2635 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2636 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2637 | (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)), |
| 2638 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2639 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2640 | //===----------------------------------------------------------------------===// |
| 2641 | // Comparison Instructions... |
| 2642 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2643 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2644 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2645 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 2646 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2647 | |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2648 | // FIXME: We have to be careful when using the CMN instruction and comparison |
| 2649 | // with 0. One would expect these two pieces of code should give identical |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2650 | // results: |
| 2651 | // |
| 2652 | // rsbs r1, r1, 0 |
| 2653 | // cmp r0, r1 |
| 2654 | // mov r0, #0 |
| 2655 | // it ls |
| 2656 | // mov r0, #1 |
| 2657 | // |
| 2658 | // and: |
| 2659 | // |
| 2660 | // cmn r0, r1 |
| 2661 | // mov r0, #0 |
| 2662 | // it ls |
| 2663 | // mov r0, #1 |
| 2664 | // |
| 2665 | // However, the CMN gives the *opposite* result when r1 is 0. This is because |
| 2666 | // the carry flag is set in the CMP case but not in the CMN case. In short, the |
| 2667 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the |
| 2668 | // value of r0 and the carry bit (because the "carry bit" parameter to |
| 2669 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set |
| 2670 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is |
| 2671 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" |
| 2672 | // parameter to AddWithCarry is defined as 0). |
| 2673 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2674 | // When x is 0 and unsigned: |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2675 | // |
| 2676 | // x = 0 |
| 2677 | // ~x = 0xFFFF FFFF |
| 2678 | // ~x + 1 = 0x1 0000 0000 |
| 2679 | // (-x = 0) != (0x1 0000 0000 = ~x + 1) |
| 2680 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2681 | // Therefore, we should disable CMN when comparing against zero, until we can |
| 2682 | // limit when the CMN instruction is used (when we know that the RHS is not 0 or |
| 2683 | // when it's a comparison which doesn't look at the 'carry' flag). |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2684 | // |
| 2685 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) |
| 2686 | // |
| 2687 | // This is related to <rdar://problem/7569620>. |
| 2688 | // |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2689 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 2690 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2691 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2692 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2693 | defm TST : AI1_cmp_irs<0b1000, "tst", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2694 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2695 | BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2696 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2697 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2698 | BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2699 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2700 | defm CMPz : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2701 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2702 | BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>; |
| 2703 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2704 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2705 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2706 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2707 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 2708 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2709 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2710 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2711 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2712 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2713 | // Pseudo i64 compares for some floating point compares. |
| 2714 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, |
| 2715 | Defs = [CPSR] in { |
| 2716 | def BCCi64 : PseudoInst<(outs), |
Jim Grosbach | c5ed013 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 2717 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2718 | IIC_Br, "", |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2719 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; |
| 2720 | |
| 2721 | def BCCZi64 : PseudoInst<(outs), |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2722 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "", |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2723 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; |
| 2724 | } // usesCustomInserter |
| 2725 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2726 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2727 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2728 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2729 | // a two-value operand where a dag node expects two operands. :( |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2730 | // FIXME: These should all be pseudo-instructions that get expanded to |
| 2731 | // the normal MOV instructions. That would fix the dependency on |
| 2732 | // special casing them in tblgen. |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 2733 | let neverHasSideEffects = 1 in { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 2734 | def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm, |
| 2735 | IIC_iCMOVr, "mov", "\t$Rd, $Rm", |
| 2736 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>, |
| 2737 | RegConstraint<"$false = $Rd">, UnaryDP { |
| 2738 | bits<4> Rd; |
| 2739 | bits<4> Rm; |
| 2740 | |
| 2741 | let Inst{11-4} = 0b00000000; |
| 2742 | let Inst{25} = 0; |
| 2743 | let Inst{3-0} = Rm; |
| 2744 | let Inst{15-12} = Rd; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2745 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2746 | let Inst{25} = 0; |
| 2747 | } |
Rafael Espindola | 493a7fc | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 2748 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2749 | def MOVCCs : AI1<0b1101, (outs GPR:$dst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2750 | (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2751 | "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2752 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>, |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2753 | RegConstraint<"$false = $dst">, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2754 | let Inst{25} = 0; |
| 2755 | } |
Rafael Espindola | 2dc0f2b | 2006-10-09 17:50:29 +0000 | [diff] [blame] | 2756 | |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2757 | def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src), |
| 2758 | DPFrm, IIC_iMOVi, |
| 2759 | "movw", "\t$dst, $src", |
| 2760 | []>, |
| 2761 | RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>, |
| 2762 | UnaryDP { |
| 2763 | let Inst{20} = 0; |
| 2764 | let Inst{25} = 1; |
| 2765 | } |
| 2766 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2767 | def MOVCCi : AI1<0b1101, (outs GPR:$dst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2768 | (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2769 | "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2770 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>, |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2771 | RegConstraint<"$false = $dst">, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2772 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2773 | } |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 2774 | } // neverHasSideEffects |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 2775 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2776 | //===----------------------------------------------------------------------===// |
| 2777 | // Atomic operations intrinsics |
| 2778 | // |
| 2779 | |
| 2780 | // memory barriers protect the atomic sequences |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 2781 | let hasSideEffects = 1 in { |
Johnny Chen | 7def14f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2782 | def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "", |
Evan Cheng | ee34987 | 2010-08-11 06:36:31 +0000 | [diff] [blame] | 2783 | [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> { |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2784 | let Inst{31-4} = 0xf57ff05; |
| 2785 | // FIXME: add support for options other than a full system DMB |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2786 | // See DMB disassembly-only variants below. |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2787 | let Inst{3-0} = 0b1111; |
| 2788 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2789 | |
Johnny Chen | 7def14f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2790 | def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "", |
Evan Cheng | ee34987 | 2010-08-11 06:36:31 +0000 | [diff] [blame] | 2791 | [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> { |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2792 | let Inst{31-4} = 0xf57ff04; |
| 2793 | // FIXME: add support for options other than a full system DSB |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2794 | // See DSB disassembly-only variants below. |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2795 | let Inst{3-0} = 0b1111; |
| 2796 | } |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2797 | |
Johnny Chen | 7def14f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2798 | def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary, |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2799 | "mcr", "\tp15, 0, $zero, c7, c10, 5", |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 2800 | [(ARMMemBarrierMCR GPR:$zero)]>, |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2801 | Requires<[IsARM, HasV6]> { |
| 2802 | // FIXME: add support for options other than a full system DMB |
| 2803 | // FIXME: add encoding |
| 2804 | } |
| 2805 | |
Johnny Chen | 7def14f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2806 | def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary, |
Jim Grosbach | 80dd125 | 2009-12-14 21:33:32 +0000 | [diff] [blame] | 2807 | "mcr", "\tp15, 0, $zero, c7, c10, 4", |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 2808 | [(ARMSyncBarrierMCR GPR:$zero)]>, |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2809 | Requires<[IsARM, HasV6]> { |
| 2810 | // FIXME: add support for options other than a full system DSB |
| 2811 | // FIXME: add encoding |
| 2812 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2813 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 2814 | |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2815 | // Memory Barrier Operations Variants -- for disassembly only |
| 2816 | |
| 2817 | def memb_opt : Operand<i32> { |
| 2818 | let PrintMethod = "printMemBOption"; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2819 | } |
| 2820 | |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2821 | class AMBI<bits<4> op7_4, string opc> |
| 2822 | : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt", |
| 2823 | [/* For disassembly only; pattern left blank */]>, |
| 2824 | Requires<[IsARM, HasDB]> { |
| 2825 | let Inst{31-8} = 0xf57ff0; |
| 2826 | let Inst{7-4} = op7_4; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2827 | } |
| 2828 | |
| 2829 | // These DMB variants are for disassembly only. |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2830 | def DMBvar : AMBI<0b0101, "dmb">; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2831 | |
| 2832 | // These DSB variants are for disassembly only. |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2833 | def DSBvar : AMBI<0b0100, "dsb">; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2834 | |
| 2835 | // ISB has only full system option -- for disassembly only |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2836 | def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>, |
| 2837 | Requires<[IsARM, HasDB]> { |
| 2838 | let Inst{31-4} = 0xf57ff06; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2839 | let Inst{3-0} = 0b1111; |
| 2840 | } |
| 2841 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 2842 | let usesCustomInserter = 1 in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2843 | let Uses = [CPSR] in { |
| 2844 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2845 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2846 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 2847 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2848 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2849 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 2850 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2851 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2852 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 2853 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2854 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2855 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 2856 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2857 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2858 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 2859 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2860 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2861 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
| 2862 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2863 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2864 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 2865 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2866 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2867 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 2868 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2869 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2870 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 2871 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2872 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2873 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 2874 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2875 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2876 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 2877 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2878 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2879 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
| 2880 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2881 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2882 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 2883 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2884 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2885 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 2886 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2887 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2888 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 2889 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2890 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2891 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 2892 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2893 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2894 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 2895 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2896 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2897 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
| 2898 | |
| 2899 | def ATOMIC_SWAP_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2900 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2901 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 2902 | def ATOMIC_SWAP_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2903 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2904 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 2905 | def ATOMIC_SWAP_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2906 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2907 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 2908 | |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2909 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2910 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2911 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2912 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2913 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2914 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2915 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
Jim Grosbach | adde5da | 2010-10-01 23:09:33 +0000 | [diff] [blame] | 2916 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "", |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2917 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2918 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2919 | } |
| 2920 | |
| 2921 | let mayLoad = 1 in { |
| 2922 | def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2923 | "ldrexb", "\t$dest, [$ptr]", |
| 2924 | []>; |
| 2925 | def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2926 | "ldrexh", "\t$dest, [$ptr]", |
| 2927 | []>; |
| 2928 | def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2929 | "ldrex", "\t$dest, [$ptr]", |
| 2930 | []>; |
Johnny Chen | c474796 | 2009-12-14 21:01:46 +0000 | [diff] [blame] | 2931 | def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2932 | NoItinerary, |
| 2933 | "ldrexd", "\t$dest, $dest2, [$ptr]", |
| 2934 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2935 | } |
| 2936 | |
Jim Grosbach | 587b072 | 2009-12-16 19:44:06 +0000 | [diff] [blame] | 2937 | let mayStore = 1, Constraints = "@earlyclobber $success" in { |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2938 | def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2939 | NoItinerary, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2940 | "strexb", "\t$success, $src, [$ptr]", |
| 2941 | []>; |
| 2942 | def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
| 2943 | NoItinerary, |
| 2944 | "strexh", "\t$success, $src, [$ptr]", |
| 2945 | []>; |
| 2946 | def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2947 | NoItinerary, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2948 | "strex", "\t$success, $src, [$ptr]", |
| 2949 | []>; |
Johnny Chen | c474796 | 2009-12-14 21:01:46 +0000 | [diff] [blame] | 2950 | def STREXD : AIstrex<0b01, (outs GPR:$success), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2951 | (ins GPR:$src, GPR:$src2, GPR:$ptr), |
| 2952 | NoItinerary, |
| 2953 | "strexd", "\t$success, $src, $src2, [$ptr]", |
| 2954 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2955 | } |
| 2956 | |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 2957 | // Clear-Exclusive is for disassembly only. |
| 2958 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", |
| 2959 | [/* For disassembly only; pattern left blank */]>, |
| 2960 | Requires<[IsARM, HasV7]> { |
| 2961 | let Inst{31-20} = 0xf57; |
| 2962 | let Inst{7-4} = 0b0001; |
| 2963 | } |
| 2964 | |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 2965 | // SWP/SWPB are deprecated in V6/V7 and for disassembly only. |
| 2966 | let mayLoad = 1 in { |
| 2967 | def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary, |
| 2968 | "swp", "\t$dst, $src, [$ptr]", |
| 2969 | [/* For disassembly only; pattern left blank */]> { |
| 2970 | let Inst{27-23} = 0b00010; |
| 2971 | let Inst{22} = 0; // B = 0 |
| 2972 | let Inst{21-20} = 0b00; |
| 2973 | let Inst{7-4} = 0b1001; |
| 2974 | } |
| 2975 | |
| 2976 | def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary, |
| 2977 | "swpb", "\t$dst, $src, [$ptr]", |
| 2978 | [/* For disassembly only; pattern left blank */]> { |
| 2979 | let Inst{27-23} = 0b00010; |
| 2980 | let Inst{22} = 1; // B = 1 |
| 2981 | let Inst{21-20} = 0b00; |
| 2982 | let Inst{7-4} = 0b1001; |
| 2983 | } |
| 2984 | } |
| 2985 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 2986 | //===----------------------------------------------------------------------===// |
| 2987 | // TLS Instructions |
| 2988 | // |
| 2989 | |
| 2990 | // __aeabi_read_tp preserves the registers r1-r3. |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2991 | let isCall = 1, |
| 2992 | Defs = [R0, R12, LR, CPSR] in { |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2993 | def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2994 | "bl\t__aeabi_read_tp", |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 2995 | [(set R0, ARMthread_pointer)]>; |
| 2996 | } |
Rafael Espindola | c01c87c | 2006-10-17 20:33:13 +0000 | [diff] [blame] | 2997 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2998 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2999 | // SJLJ Exception handling intrinsics |
Jim Grosbach | 1add659 | 2009-08-13 15:11:43 +0000 | [diff] [blame] | 3000 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 3001 | // address and save #0 in R0 for the non-longjmp case. |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3002 | // Since by its nature we may be coming from some other function to get |
| 3003 | // here, and we're using the stack frame for the containing function to |
| 3004 | // save/restore registers, we can't keep anything live in regs across |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 3005 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3006 | // when we get here from a longjmp(). We force everthing out of registers |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 3007 | // except for our own input by listing the relevant registers in Defs. By |
| 3008 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 3009 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 3010 | // A constant value is passed in $val, and we use the location as a scratch. |
| 3011 | let Defs = |
Jim Grosbach | f35d216 | 2009-08-13 16:59:44 +0000 | [diff] [blame] | 3012 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0, |
| 3013 | D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15, |
Evan Cheng | 0531d04 | 2009-07-29 20:10:36 +0000 | [diff] [blame] | 3014 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30, |
Jim Grosbach | 5caeff5 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 3015 | D31 ], hasSideEffects = 1, isBarrier = 1 in { |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 3016 | def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val), |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 3017 | AddrModeNone, SizeSpecial, IndexModeNone, |
Jim Grosbach | 71d933a | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 3018 | Pseudo, NoItinerary, "", "", |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 3019 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 3020 | Requires<[IsARM, HasVFP2]>; |
| 3021 | } |
| 3022 | |
| 3023 | let Defs = |
Jim Grosbach | 5caeff5 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 3024 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ], |
| 3025 | hasSideEffects = 1, isBarrier = 1 in { |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 3026 | def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val), |
| 3027 | AddrModeNone, SizeSpecial, IndexModeNone, |
Jim Grosbach | 71d933a | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 3028 | Pseudo, NoItinerary, "", "", |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 3029 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 3030 | Requires<[IsARM, NoVFP]>; |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3031 | } |
| 3032 | |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 3033 | // FIXME: Non-Darwin version(s) |
| 3034 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 3035 | Defs = [ R7, LR, SP ] in { |
| 3036 | def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), |
| 3037 | AddrModeNone, SizeSpecial, IndexModeNone, |
Jim Grosbach | 71d933a | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 3038 | Pseudo, NoItinerary, "", "", |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 3039 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 3040 | Requires<[IsARM, IsDarwin]>; |
| 3041 | } |
| 3042 | |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 3043 | // eh.sjlj.dispatchsetup pseudo-instruction. |
| 3044 | // This pseudo is usef for ARM, Thumb1 and Thumb2. Any differences are |
| 3045 | // handled when the pseudo is expanded (which happens before any passes |
| 3046 | // that need the instruction size). |
| 3047 | let isBarrier = 1, hasSideEffects = 1 in |
| 3048 | def Int_eh_sjlj_dispatchsetup : |
| 3049 | PseudoInst<(outs), (ins GPR:$src), NoItinerary, "", |
| 3050 | [(ARMeh_sjlj_dispatchsetup GPR:$src)]>, |
| 3051 | Requires<[IsDarwin]>; |
| 3052 | |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3053 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3054 | // Non-Instruction Patterns |
| 3055 | // |
Rafael Espindola | 5aca927 | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 3056 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3057 | // Large immediate handling. |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 3058 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3059 | // Two piece so_imms. |
Evan Cheng | 5be3922 | 2010-09-24 22:03:46 +0000 | [diff] [blame] | 3060 | // FIXME: Expand this in ARMExpandPseudoInsts. |
| 3061 | // FIXME: Remove this when we can do generalized remat. |
Dan Gohman | d45eddd | 2007-06-26 00:48:07 +0000 | [diff] [blame] | 3062 | let isReMaterializable = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 3063 | def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), |
Evan Cheng | 5be3922 | 2010-09-24 22:03:46 +0000 | [diff] [blame] | 3064 | Pseudo, IIC_iMOVix2, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 3065 | "mov", "\t$dst, $src", |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 3066 | [(set GPR:$dst, so_imm2part:$src)]>, |
| 3067 | Requires<[IsARM, NoV6T2]>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 3068 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3069 | def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 3070 | (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 3071 | (so_imm2part_2 imm:$RHS))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3072 | def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 3073 | (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 3074 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 65b7f3a | 2009-10-21 20:44:34 +0000 | [diff] [blame] | 3075 | def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS), |
| 3076 | (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 3077 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 3078 | def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS), |
| 3079 | (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)), |
| 3080 | (so_neg_imm2part_2 imm:$RHS))>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 3081 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 3082 | // 32-bit immediate using movw + movt. |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 3083 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 3084 | // as a single unit instead of having to handle reg inputs. |
| 3085 | // FIXME: Remove this when we can do generalized remat. |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 3086 | let isReMaterializable = 1 in |
Jim Grosbach | 3c38f96 | 2010-10-06 22:01:26 +0000 | [diff] [blame] | 3087 | def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "", |
| 3088 | [(set GPR:$dst, (i32 imm:$src))]>, |
| 3089 | Requires<[IsARM, HasV6T2]>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 3090 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 3091 | // ConstantPool, GlobalAddress, and JumpTable |
| 3092 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 3093 | Requires<[IsARM, DontUseMovt]>; |
| 3094 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 3095 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 3096 | Requires<[IsARM, UseMovt]>; |
| 3097 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 3098 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 3099 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3100 | // TODO: add,sub,and, 3-instr forms? |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 3101 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 3102 | // Tail calls |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 3103 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 3104 | (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 3105 | |
| 3106 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 3107 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 3108 | |
| 3109 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 3110 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 3111 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 3112 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 3113 | (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 3114 | |
| 3115 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 3116 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 3117 | |
| 3118 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 3119 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
Rafael Espindola | 2435786 | 2006-10-19 17:05:03 +0000 | [diff] [blame] | 3120 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3121 | // Direct calls |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 3122 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 3123 | Requires<[IsARM, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 3124 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 3125 | Requires<[IsARM, IsDarwin]>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 3126 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3127 | // zextload i1 -> zextload i8 |
| 3128 | def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
Lauro Ramos Venancio | a8f9f4a | 2006-12-26 19:30:42 +0000 | [diff] [blame] | 3129 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3130 | // extload -> zextload |
| 3131 | def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 3132 | def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 3133 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 3134 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 3135 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 3136 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 3137 | |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3138 | // smul* and smla* |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3139 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3140 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3141 | (SMULBB GPR:$a, GPR:$b)>; |
| 3142 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 3143 | (SMULBB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3144 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3145 | (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3146 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3147 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3148 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3149 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 3150 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3151 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3152 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3153 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3154 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3155 | (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3156 | (SMULWB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3157 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3158 | (SMULWB GPR:$a, GPR:$b)>; |
| 3159 | |
| 3160 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3161 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3162 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3163 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3164 | def : ARMV5TEPat<(add GPR:$acc, |
| 3165 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 3166 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3167 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3168 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3169 | (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3170 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 3171 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3172 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3173 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 3174 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3175 | (mul (sra GPR:$a, (i32 16)), |
| 3176 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3177 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3178 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3179 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3180 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3181 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3182 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3183 | (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3184 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3185 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3186 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3187 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3188 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3189 | //===----------------------------------------------------------------------===// |
| 3190 | // Thumb Support |
| 3191 | // |
| 3192 | |
| 3193 | include "ARMInstrThumb.td" |
| 3194 | |
| 3195 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 3196 | // Thumb2 Support |
| 3197 | // |
| 3198 | |
| 3199 | include "ARMInstrThumb2.td" |
| 3200 | |
| 3201 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3202 | // Floating Point Support |
| 3203 | // |
| 3204 | |
| 3205 | include "ARMInstrVFP.td" |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3206 | |
| 3207 | //===----------------------------------------------------------------------===// |
| 3208 | // Advanced SIMD (NEON) Support |
| 3209 | // |
| 3210 | |
| 3211 | include "ARMInstrNEON.td" |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3212 | |
| 3213 | //===----------------------------------------------------------------------===// |
| 3214 | // Coprocessor Instructions. For disassembly only. |
| 3215 | // |
| 3216 | |
| 3217 | def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3218 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3219 | NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 3220 | [/* For disassembly only; pattern left blank */]> { |
| 3221 | let Inst{4} = 0; |
| 3222 | } |
| 3223 | |
| 3224 | def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3225 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3226 | NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 3227 | [/* For disassembly only; pattern left blank */]> { |
| 3228 | let Inst{31-28} = 0b1111; |
| 3229 | let Inst{4} = 0; |
| 3230 | } |
| 3231 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3232 | class ACI<dag oops, dag iops, string opc, string asm> |
| 3233 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary, |
| 3234 | opc, asm, "", [/* For disassembly only; pattern left blank */]> { |
| 3235 | let Inst{27-25} = 0b110; |
| 3236 | } |
| 3237 | |
| 3238 | multiclass LdStCop<bits<4> op31_28, bit load, string opc> { |
| 3239 | |
| 3240 | def _OFFSET : ACI<(outs), |
| 3241 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 3242 | opc, "\tp$cop, cr$CRd, $addr"> { |
| 3243 | let Inst{31-28} = op31_28; |
| 3244 | let Inst{24} = 1; // P = 1 |
| 3245 | let Inst{21} = 0; // W = 0 |
| 3246 | let Inst{22} = 0; // D = 0 |
| 3247 | let Inst{20} = load; |
| 3248 | } |
| 3249 | |
| 3250 | def _PRE : ACI<(outs), |
| 3251 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 3252 | opc, "\tp$cop, cr$CRd, $addr!"> { |
| 3253 | let Inst{31-28} = op31_28; |
| 3254 | let Inst{24} = 1; // P = 1 |
| 3255 | let Inst{21} = 1; // W = 1 |
| 3256 | let Inst{22} = 0; // D = 0 |
| 3257 | let Inst{20} = load; |
| 3258 | } |
| 3259 | |
| 3260 | def _POST : ACI<(outs), |
| 3261 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
| 3262 | opc, "\tp$cop, cr$CRd, [$base], $offset"> { |
| 3263 | let Inst{31-28} = op31_28; |
| 3264 | let Inst{24} = 0; // P = 0 |
| 3265 | let Inst{21} = 1; // W = 1 |
| 3266 | let Inst{22} = 0; // D = 0 |
| 3267 | let Inst{20} = load; |
| 3268 | } |
| 3269 | |
| 3270 | def _OPTION : ACI<(outs), |
| 3271 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option), |
| 3272 | opc, "\tp$cop, cr$CRd, [$base], $option"> { |
| 3273 | let Inst{31-28} = op31_28; |
| 3274 | let Inst{24} = 0; // P = 0 |
| 3275 | let Inst{23} = 1; // U = 1 |
| 3276 | let Inst{21} = 0; // W = 0 |
| 3277 | let Inst{22} = 0; // D = 0 |
| 3278 | let Inst{20} = load; |
| 3279 | } |
| 3280 | |
| 3281 | def L_OFFSET : ACI<(outs), |
| 3282 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3283 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3284 | let Inst{31-28} = op31_28; |
| 3285 | let Inst{24} = 1; // P = 1 |
| 3286 | let Inst{21} = 0; // W = 0 |
| 3287 | let Inst{22} = 1; // D = 1 |
| 3288 | let Inst{20} = load; |
| 3289 | } |
| 3290 | |
| 3291 | def L_PRE : ACI<(outs), |
| 3292 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3293 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3294 | let Inst{31-28} = op31_28; |
| 3295 | let Inst{24} = 1; // P = 1 |
| 3296 | let Inst{21} = 1; // W = 1 |
| 3297 | let Inst{22} = 1; // D = 1 |
| 3298 | let Inst{20} = load; |
| 3299 | } |
| 3300 | |
| 3301 | def L_POST : ACI<(outs), |
| 3302 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3303 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3304 | let Inst{31-28} = op31_28; |
| 3305 | let Inst{24} = 0; // P = 0 |
| 3306 | let Inst{21} = 1; // W = 1 |
| 3307 | let Inst{22} = 1; // D = 1 |
| 3308 | let Inst{20} = load; |
| 3309 | } |
| 3310 | |
| 3311 | def L_OPTION : ACI<(outs), |
| 3312 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3313 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3314 | let Inst{31-28} = op31_28; |
| 3315 | let Inst{24} = 0; // P = 0 |
| 3316 | let Inst{23} = 1; // U = 1 |
| 3317 | let Inst{21} = 0; // W = 0 |
| 3318 | let Inst{22} = 1; // D = 1 |
| 3319 | let Inst{20} = load; |
| 3320 | } |
| 3321 | } |
| 3322 | |
| 3323 | defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">; |
| 3324 | defm LDC2 : LdStCop<0b1111, 1, "ldc2">; |
| 3325 | defm STC : LdStCop<{?,?,?,?}, 0, "stc">; |
| 3326 | defm STC2 : LdStCop<0b1111, 0, "stc2">; |
| 3327 | |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3328 | def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3329 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3330 | NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3331 | [/* For disassembly only; pattern left blank */]> { |
| 3332 | let Inst{20} = 0; |
| 3333 | let Inst{4} = 1; |
| 3334 | } |
| 3335 | |
| 3336 | def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3337 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3338 | NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3339 | [/* For disassembly only; pattern left blank */]> { |
| 3340 | let Inst{31-28} = 0b1111; |
| 3341 | let Inst{20} = 0; |
| 3342 | let Inst{4} = 1; |
| 3343 | } |
| 3344 | |
| 3345 | def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3346 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3347 | NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3348 | [/* For disassembly only; pattern left blank */]> { |
| 3349 | let Inst{20} = 1; |
| 3350 | let Inst{4} = 1; |
| 3351 | } |
| 3352 | |
| 3353 | def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3354 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3355 | NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3356 | [/* For disassembly only; pattern left blank */]> { |
| 3357 | let Inst{31-28} = 0b1111; |
| 3358 | let Inst{20} = 1; |
| 3359 | let Inst{4} = 1; |
| 3360 | } |
| 3361 | |
| 3362 | def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3363 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3364 | NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3365 | [/* For disassembly only; pattern left blank */]> { |
| 3366 | let Inst{23-20} = 0b0100; |
| 3367 | } |
| 3368 | |
| 3369 | def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3370 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3371 | NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3372 | [/* For disassembly only; pattern left blank */]> { |
| 3373 | let Inst{31-28} = 0b1111; |
| 3374 | let Inst{23-20} = 0b0100; |
| 3375 | } |
| 3376 | |
| 3377 | def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3378 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3379 | NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3380 | [/* For disassembly only; pattern left blank */]> { |
| 3381 | let Inst{23-20} = 0b0101; |
| 3382 | } |
| 3383 | |
| 3384 | def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3385 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3386 | NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3387 | [/* For disassembly only; pattern left blank */]> { |
| 3388 | let Inst{31-28} = 0b1111; |
| 3389 | let Inst{23-20} = 0b0101; |
| 3390 | } |
| 3391 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3392 | //===----------------------------------------------------------------------===// |
| 3393 | // Move between special register and ARM core register -- for disassembly only |
| 3394 | // |
| 3395 | |
| 3396 | def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr", |
| 3397 | [/* For disassembly only; pattern left blank */]> { |
| 3398 | let Inst{23-20} = 0b0000; |
| 3399 | let Inst{7-4} = 0b0000; |
| 3400 | } |
| 3401 | |
| 3402 | def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr", |
| 3403 | [/* For disassembly only; pattern left blank */]> { |
| 3404 | let Inst{23-20} = 0b0100; |
| 3405 | let Inst{7-4} = 0b0000; |
| 3406 | } |
| 3407 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3408 | def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, |
| 3409 | "msr", "\tcpsr$mask, $src", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3410 | [/* For disassembly only; pattern left blank */]> { |
| 3411 | let Inst{23-20} = 0b0010; |
| 3412 | let Inst{7-4} = 0b0000; |
| 3413 | } |
| 3414 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3415 | def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary, |
| 3416 | "msr", "\tcpsr$mask, $a", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3417 | [/* For disassembly only; pattern left blank */]> { |
| 3418 | let Inst{23-20} = 0b0010; |
| 3419 | let Inst{7-4} = 0b0000; |
| 3420 | } |
| 3421 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3422 | def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, |
| 3423 | "msr", "\tspsr$mask, $src", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3424 | [/* For disassembly only; pattern left blank */]> { |
| 3425 | let Inst{23-20} = 0b0110; |
| 3426 | let Inst{7-4} = 0b0000; |
| 3427 | } |
| 3428 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3429 | def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary, |
| 3430 | "msr", "\tspsr$mask, $a", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3431 | [/* For disassembly only; pattern left blank */]> { |
| 3432 | let Inst{23-20} = 0b0110; |
| 3433 | let Inst{7-4} = 0b0000; |
| 3434 | } |