blob: 1e061c2ea6f824a6b4784689cd9daec33aad8b76 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Evan Cheng11db0682010-08-11 06:22:01 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
64def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
65def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
66def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000067
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
76
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000081
82def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000085def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
90 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Chris Lattner48be23c2008-01-15 22:02:54 +000092def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000093 [SDNPHasChain, SDNPOptInFlag]>;
94
95def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
96 [SDNPInFlag]>;
97def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
98 [SDNPInFlag]>;
99
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
101 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
112 [SDNPOutFlag]>;
113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000115 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
135 [SDNPHasChain]>;
136def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
138def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
139 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000140
Evan Chengf609bb82010-01-19 00:44:15 +0000141def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
142
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000143def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000144 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
145
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000146
147def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
148
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000149//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000150// ARM Instruction Predicate Definitions.
151//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
153def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
154def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
155def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
157def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
158def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
159def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
160def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
161def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
162def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
163def HasNEON : Predicate<"Subtarget->hasNEON()">;
164def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000165def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
167def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000168def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb : Predicate<"Subtarget->isThumb()">;
170def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
171def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
172def IsARM : Predicate<"!Subtarget->isThumb()">;
173def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
174def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000176// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def UseMovt : Predicate<"Subtarget->useMovt()">;
178def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
179def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000180
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000181//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000182// ARM Flag Definitions.
183
184class RegConstraint<string C> {
185 string Constraints = C;
186}
187
188//===----------------------------------------------------------------------===//
189// ARM specific transformation functions and pattern fragments.
190//
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
193// so_imm_neg def below.
194def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000196}]>;
197
198// so_imm_not_XFORM - Return a so_imm value packed into the format described for
199// so_imm_not def below.
200def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
Evan Chenga8e29892007-01-19 07:51:42 +0000204/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
205def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
209/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
210def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000212}]>;
213
Jim Grosbach64171712010-02-16 21:07:46 +0000214def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
217 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chenga2515702007-03-19 07:09:02 +0000219def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 PatLeaf<(imm), [{
221 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
222 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
225def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000226 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000227}]>;
228
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
230/// e.g., 0xf000ffff
231def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000232 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000233 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000234}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000235 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000236 let PrintMethod = "printBitfieldInvMaskImmOperand";
237}
238
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000240def hi16 : SDNodeXForm<imm, [{
241 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
242}]>;
243
244def lo16AllZero : PatLeaf<(i32 imm), [{
245 // Returns true if all low 16-bits are 0.
246 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000247}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248
Jim Grosbach64171712010-02-16 21:07:46 +0000249/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000250/// [0.65535].
251def imm0_65535 : PatLeaf<(i32 imm), [{
252 return (uint32_t)N->getZExtValue() < 65536;
253}]>;
254
Evan Cheng37f25d92008-08-28 23:39:26 +0000255class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
256class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Jim Grosbach0a145f32010-02-16 20:17:57 +0000258/// adde and sube predicates - True based on whether the carry flag output
259/// will be needed or not.
260def adde_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def sube_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def adde_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269def sube_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272
Evan Chenga8e29892007-01-19 07:51:42 +0000273//===----------------------------------------------------------------------===//
274// Operand Definitions.
275//
276
277// Branch target.
278def brtarget : Operand<OtherVT>;
279
Evan Chenga8e29892007-01-19 07:51:42 +0000280// A list of registers separated by comma. Used by load/store multiple.
281def reglist : Operand<i32> {
282 let PrintMethod = "printRegisterList";
283}
284
285// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
286def cpinst_operand : Operand<i32> {
287 let PrintMethod = "printCPInstOperand";
288}
289
290def jtblock_operand : Operand<i32> {
291 let PrintMethod = "printJTBlockOperand";
292}
Evan Cheng66ac5312009-07-25 00:33:29 +0000293def jt2block_operand : Operand<i32> {
294 let PrintMethod = "printJT2BlockOperand";
295}
Evan Chenga8e29892007-01-19 07:51:42 +0000296
297// Local PC labels.
298def pclabel : Operand<i32> {
299 let PrintMethod = "printPCLabel";
300}
301
Jim Grosbachb35ad412010-10-13 19:56:10 +0000302// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
303def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
304 int32_t v = (int32_t)N->getZExtValue();
305 return v == 8 || v == 16 || v == 24; }]> {
306 string EncoderMethod = "getRotImmOpValue";
307}
308
Bob Wilson22f5dc72010-08-16 18:27:34 +0000309// shift_imm: An integer that encodes a shift amount and the type of shift
310// (currently either asr or lsl) using the same encoding used for the
311// immediates in so_reg operands.
312def shift_imm : Operand<i32> {
313 let PrintMethod = "printShiftImmOperand";
314}
315
Evan Chenga8e29892007-01-19 07:51:42 +0000316// shifter_operand operands: so_reg and so_imm.
317def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000318 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000319 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000320 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000321 let PrintMethod = "printSORegOperand";
322 let MIOperandInfo = (ops GPR, GPR, i32imm);
323}
324
325// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
326// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
327// represented in the imm field in the same 12-bit form that they are encoded
328// into so_imm instructions: the 8-bit immediate is the least significant bits
329// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000330def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000331 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000332 let PrintMethod = "printSOImmOperand";
333}
334
Evan Chengc70d1842007-03-20 08:11:30 +0000335// Break so_imm's up into two pieces. This handles immediates with up to 16
336// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
337// get the first/second pieces.
338def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000339 PatLeaf<(imm), [{
340 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
341 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000342 let PrintMethod = "printSOImm2PartOperand";
343}
344
345def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000346 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000348}]>;
349
350def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000351 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000353}]>;
354
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000355def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
356 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
357 }]> {
358 let PrintMethod = "printSOImm2PartOperand";
359}
360
361def so_neg_imm2part_1 : SDNodeXForm<imm, [{
362 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
363 return CurDAG->getTargetConstant(V, MVT::i32);
364}]>;
365
366def so_neg_imm2part_2 : SDNodeXForm<imm, [{
367 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
368 return CurDAG->getTargetConstant(V, MVT::i32);
369}]>;
370
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000371/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
372def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
373 return (int32_t)N->getZExtValue() < 32;
374}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000375
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000376/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
377def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
378 return (int32_t)N->getZExtValue() < 32;
379}]> {
380 string EncoderMethod = "getImmMinusOneOpValue";
381}
382
Evan Chenga8e29892007-01-19 07:51:42 +0000383// Define ARM specific addressing modes.
384
Jim Grosbach3e556122010-10-26 22:37:02 +0000385
386// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000387//
Jim Grosbach3e556122010-10-26 22:37:02 +0000388def addrmode_imm12 : Operand<i32>,
389 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
390
391 string EncoderMethod = "getAddrModeImm12OpValue";
392 let PrintMethod = "printAddrModeImm12Operand";
393 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000394}
Jim Grosbach3e556122010-10-26 22:37:02 +0000395// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000396//
Jim Grosbach3e556122010-10-26 22:37:02 +0000397def ldst_so_reg : Operand<i32>,
398 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
399 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000400 let PrintMethod = "printAddrMode2Operand";
401 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
402}
403
Jim Grosbach3e556122010-10-26 22:37:02 +0000404// addrmode2 := reg +/- imm12
405// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000406//
407def addrmode2 : Operand<i32>,
408 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
409 let PrintMethod = "printAddrMode2Operand";
410 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
411}
412
413def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000414 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
415 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000416 let PrintMethod = "printAddrMode2OffsetOperand";
417 let MIOperandInfo = (ops GPR, i32imm);
418}
419
420// addrmode3 := reg +/- reg
421// addrmode3 := reg +/- imm8
422//
423def addrmode3 : Operand<i32>,
424 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
425 let PrintMethod = "printAddrMode3Operand";
426 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
427}
428
429def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000430 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
431 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000432 let PrintMethod = "printAddrMode3OffsetOperand";
433 let MIOperandInfo = (ops GPR, i32imm);
434}
435
436// addrmode4 := reg, <mode|W>
437//
438def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000439 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000440 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000441 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000442}
443
444// addrmode5 := reg +/- imm8*4
445//
446def addrmode5 : Operand<i32>,
447 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
448 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000449 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000450}
451
Bob Wilson8b024a52009-07-01 23:16:05 +0000452// addrmode6 := reg with optional writeback
453//
454def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000455 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000456 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000457 let MIOperandInfo = (ops GPR:$addr, i32imm);
458}
459
460def am6offset : Operand<i32> {
461 let PrintMethod = "printAddrMode6OffsetOperand";
462 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000463}
464
Evan Chenga8e29892007-01-19 07:51:42 +0000465// addrmodepc := pc + reg
466//
467def addrmodepc : Operand<i32>,
468 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
469 let PrintMethod = "printAddrModePCOperand";
470 let MIOperandInfo = (ops GPR, i32imm);
471}
472
Bob Wilson4f38b382009-08-21 21:58:55 +0000473def nohash_imm : Operand<i32> {
474 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000475}
476
Evan Chenga8e29892007-01-19 07:51:42 +0000477//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000478
Evan Cheng37f25d92008-08-28 23:39:26 +0000479include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000480
481//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000482// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000483//
484
Evan Cheng3924f782008-08-29 07:36:24 +0000485/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000486/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000487multiclass AsI1_bin_irs<bits<4> opcod, string opc,
488 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
489 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000490 // The register-immediate version is re-materializable. This is useful
491 // in particular for taking the address of a local.
492 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000493 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
494 iii, opc, "\t$Rd, $Rn, $imm",
495 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
496 bits<4> Rd;
497 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000498 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000499 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000500 let Inst{15-12} = Rd;
501 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000502 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000503 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000504 }
Jim Grosbach62547262010-10-11 18:51:51 +0000505 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
506 iir, opc, "\t$Rd, $Rn, $Rm",
507 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000508 bits<4> Rd;
509 bits<4> Rn;
510 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000511 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000512 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000513 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000514 let Inst{3-0} = Rm;
515 let Inst{15-12} = Rd;
516 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000517 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000518 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
519 iis, opc, "\t$Rd, $Rn, $shift",
520 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000521 bits<4> Rd;
522 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000523 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000524 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000525 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000526 let Inst{15-12} = Rd;
527 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000528 }
Evan Chenga8e29892007-01-19 07:51:42 +0000529}
530
Evan Cheng1e249e32009-06-25 20:59:23 +0000531/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000532/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000533let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000534multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
535 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
536 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000537 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
538 iii, opc, "\t$Rd, $Rn, $imm",
539 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
540 bits<4> Rd;
541 bits<4> Rn;
542 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000543 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000544 let Inst{15-12} = Rd;
545 let Inst{19-16} = Rn;
546 let Inst{11-0} = imm;
547 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000548 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000549 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
550 iir, opc, "\t$Rd, $Rn, $Rm",
551 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
552 bits<4> Rd;
553 bits<4> Rn;
554 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000555 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000556 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000557 let isCommutable = Commutable;
558 let Inst{3-0} = Rm;
559 let Inst{15-12} = Rd;
560 let Inst{19-16} = Rn;
561 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000562 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000563 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
564 iis, opc, "\t$Rd, $Rn, $shift",
565 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
566 bits<4> Rd;
567 bits<4> Rn;
568 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000569 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000570 let Inst{11-0} = shift;
571 let Inst{15-12} = Rd;
572 let Inst{19-16} = Rn;
573 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000574 }
Evan Cheng071a2792007-09-11 19:55:27 +0000575}
Evan Chengc85e8322007-07-05 07:13:32 +0000576}
577
578/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000579/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000580/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000581let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000582multiclass AI1_cmp_irs<bits<4> opcod, string opc,
583 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
584 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000585 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
586 opc, "\t$Rn, $imm",
587 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000588 bits<4> Rn;
589 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000590 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000591 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000592 let Inst{19-16} = Rn;
593 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000594 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000595 let Inst{20} = 1;
596 }
597 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
598 opc, "\t$Rn, $Rm",
599 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000600 bits<4> Rn;
601 bits<4> Rm;
602 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000603 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000604 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000605 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000606 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000607 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000608 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000609 }
610 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
611 opc, "\t$Rn, $shift",
612 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000613 bits<4> Rn;
614 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000615 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000616 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000617 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000618 let Inst{19-16} = Rn;
619 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000620 }
Evan Cheng071a2792007-09-11 19:55:27 +0000621}
Evan Chenga8e29892007-01-19 07:51:42 +0000622}
623
Evan Cheng576a3962010-09-25 00:49:35 +0000624/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000625/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000626/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000627multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000628 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
629 IIC_iEXTr, opc, "\t$Rd, $Rm",
630 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000631 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000632 bits<4> Rd;
633 bits<4> Rm;
634 let Inst{15-12} = Rd;
635 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000636 let Inst{11-10} = 0b00;
637 let Inst{19-16} = 0b1111;
638 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000639 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
640 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
641 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000642 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000643 bits<4> Rd;
644 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000645 bits<2> rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000646 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000647 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000648 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000649 let Inst{19-16} = 0b1111;
650 }
Evan Chenga8e29892007-01-19 07:51:42 +0000651}
652
Evan Cheng576a3962010-09-25 00:49:35 +0000653multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000654 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
655 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000656 [/* For disassembly only; pattern left blank */]>,
657 Requires<[IsARM, HasV6]> {
658 let Inst{11-10} = 0b00;
659 let Inst{19-16} = 0b1111;
660 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000661 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
662 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000663 [/* For disassembly only; pattern left blank */]>,
664 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000665 bits<2> rot;
666 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000667 let Inst{19-16} = 0b1111;
668 }
669}
670
Evan Cheng576a3962010-09-25 00:49:35 +0000671/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000672/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000673multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000674 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
675 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
676 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000677 Requires<[IsARM, HasV6]> {
678 let Inst{11-10} = 0b00;
679 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000680 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
681 rot_imm:$rot),
682 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
683 [(set GPR:$Rd, (opnode GPR:$Rn,
684 (rotr GPR:$Rm, rot_imm:$rot)))]>,
685 Requires<[IsARM, HasV6]> {
686 bits<4> Rn;
687 bits<2> rot;
688 let Inst{19-16} = Rn;
689 let Inst{11-10} = rot;
690 }
Evan Chenga8e29892007-01-19 07:51:42 +0000691}
692
Johnny Chen2ec5e492010-02-22 21:50:40 +0000693// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000694multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000695 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
696 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000697 [/* For disassembly only; pattern left blank */]>,
698 Requires<[IsARM, HasV6]> {
699 let Inst{11-10} = 0b00;
700 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000701 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
702 rot_imm:$rot),
703 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000704 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000705 Requires<[IsARM, HasV6]> {
706 bits<4> Rn;
707 bits<2> rot;
708 let Inst{19-16} = Rn;
709 let Inst{11-10} = rot;
710 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000711}
712
Evan Cheng62674222009-06-25 23:34:10 +0000713/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
714let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000715multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
716 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000717 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
718 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
719 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000720 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000721 bits<4> Rd;
722 bits<4> Rn;
723 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000724 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000725 let Inst{15-12} = Rd;
726 let Inst{19-16} = Rn;
727 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000728 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000729 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
730 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
731 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000732 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000733 bits<4> Rd;
734 bits<4> Rn;
735 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000736 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000737 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000738 let isCommutable = Commutable;
739 let Inst{3-0} = Rm;
740 let Inst{15-12} = Rd;
741 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000742 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000743 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
744 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
745 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000746 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000747 bits<4> Rd;
748 bits<4> Rn;
749 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000750 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000751 let Inst{11-0} = shift;
752 let Inst{15-12} = Rd;
753 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000754 }
Jim Grosbache5165492009-11-09 00:11:35 +0000755}
756// Carry setting variants
757let Defs = [CPSR] in {
758multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
759 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000760 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
761 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
762 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000763 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000764 bits<4> Rd;
765 bits<4> Rn;
766 bits<12> imm;
767 let Inst{15-12} = Rd;
768 let Inst{19-16} = Rn;
769 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000770 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000772 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000773 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
774 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
775 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000776 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000777 bits<4> Rd;
778 bits<4> Rn;
779 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000780 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000781 let isCommutable = Commutable;
782 let Inst{3-0} = Rm;
783 let Inst{15-12} = Rd;
784 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000785 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000786 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000787 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000788 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
789 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
790 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000791 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000792 bits<4> Rd;
793 bits<4> Rn;
794 bits<12> shift;
795 let Inst{11-0} = shift;
796 let Inst{15-12} = Rd;
797 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000798 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000799 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000800 }
Evan Cheng071a2792007-09-11 19:55:27 +0000801}
Evan Chengc85e8322007-07-05 07:13:32 +0000802}
Jim Grosbache5165492009-11-09 00:11:35 +0000803}
Evan Chengc85e8322007-07-05 07:13:32 +0000804
Jim Grosbach3e556122010-10-26 22:37:02 +0000805let canFoldAsLoad = 1, isReMaterializable = 1 in {
806multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
807 InstrItinClass iir, PatFrag opnode> {
808 // Note: We use the complex addrmode_imm12 rather than just an input
809 // GPR and a constrained immediate so that we can use this to match
810 // frame index references and avoid matching constant pool references.
Jim Grosbach28e3fe92010-10-26 23:58:04 +0000811 def i12 : AIldr1<0b010, opc22, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000812 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
813 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
814 bits<4> Rt;
815 bits<17> addr;
816 let Inst{23} = addr{12}; // U (add = ('U' == 1))
817 let Inst{19-16} = addr{16-13}; // Rn
818 let Inst{15-12} = Rt;
819 let Inst{11-0} = addr{11-0}; // imm12
820 }
Jim Grosbach28e3fe92010-10-26 23:58:04 +0000821 def rs : AIldr1<0b011, opc22, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000822 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
823 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
824 bits<4> Rt;
825 bits<17> shift;
826 let Inst{23} = shift{12}; // U (add = ('U' == 1))
827 let Inst{19-16} = shift{16-13}; // Rn
828 let Inst{11-0} = shift{11-0};
829 }
830}
831}
832
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000833//===----------------------------------------------------------------------===//
834// Instructions
835//===----------------------------------------------------------------------===//
836
Evan Chenga8e29892007-01-19 07:51:42 +0000837//===----------------------------------------------------------------------===//
838// Miscellaneous Instructions.
839//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000840
Evan Chenga8e29892007-01-19 07:51:42 +0000841/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
842/// the function. The first operand is the ID# for this instruction, the second
843/// is the index into the MachineConstantPool that this is, the third is the
844/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000845let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000846def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000847PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000848 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000849
Jim Grosbach4642ad32010-02-22 23:10:38 +0000850// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
851// from removing one half of the matched pairs. That breaks PEI, which assumes
852// these will always be in pairs, and asserts if it finds otherwise. Better way?
853let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000854def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000855PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000856 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000857
Jim Grosbach64171712010-02-16 21:07:46 +0000858def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000859PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000860 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000861}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000862
Johnny Chenf4d81052010-02-12 22:53:19 +0000863def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000864 [/* For disassembly only; pattern left blank */]>,
865 Requires<[IsARM, HasV6T2]> {
866 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000867 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000868 let Inst{7-0} = 0b00000000;
869}
870
Johnny Chenf4d81052010-02-12 22:53:19 +0000871def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
872 [/* For disassembly only; pattern left blank */]>,
873 Requires<[IsARM, HasV6T2]> {
874 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000875 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000876 let Inst{7-0} = 0b00000001;
877}
878
879def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
880 [/* For disassembly only; pattern left blank */]>,
881 Requires<[IsARM, HasV6T2]> {
882 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000883 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000884 let Inst{7-0} = 0b00000010;
885}
886
887def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
888 [/* For disassembly only; pattern left blank */]>,
889 Requires<[IsARM, HasV6T2]> {
890 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000891 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000892 let Inst{7-0} = 0b00000011;
893}
894
Johnny Chen2ec5e492010-02-22 21:50:40 +0000895def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
896 "\t$dst, $a, $b",
897 [/* For disassembly only; pattern left blank */]>,
898 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000899 bits<4> Rd;
900 bits<4> Rn;
901 bits<4> Rm;
902 let Inst{3-0} = Rm;
903 let Inst{15-12} = Rd;
904 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000905 let Inst{27-20} = 0b01101000;
906 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000907 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000908}
909
Johnny Chenf4d81052010-02-12 22:53:19 +0000910def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
911 [/* For disassembly only; pattern left blank */]>,
912 Requires<[IsARM, HasV6T2]> {
913 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000914 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000915 let Inst{7-0} = 0b00000100;
916}
917
Johnny Chenc6f7b272010-02-11 18:12:29 +0000918// The i32imm operand $val can be used by a debugger to store more information
919// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000920def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000921 [/* For disassembly only; pattern left blank */]>,
922 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000923 bits<16> val;
924 let Inst{3-0} = val{3-0};
925 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000926 let Inst{27-20} = 0b00010010;
927 let Inst{7-4} = 0b0111;
928}
929
Johnny Chenb98e1602010-02-12 18:55:33 +0000930// Change Processor State is a system instruction -- for disassembly only.
931// The singleton $opt operand contains the following information:
932// opt{4-0} = mode from Inst{4-0}
933// opt{5} = changemode from Inst{17}
934// opt{8-6} = AIF from Inst{8-6}
935// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000936// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000937def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000938 [/* For disassembly only; pattern left blank */]>,
939 Requires<[IsARM]> {
940 let Inst{31-28} = 0b1111;
941 let Inst{27-20} = 0b00010000;
942 let Inst{16} = 0;
943 let Inst{5} = 0;
944}
945
Johnny Chenb92a23f2010-02-21 04:42:01 +0000946// Preload signals the memory system of possible future data/instruction access.
947// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000948//
949// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
950// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000951multiclass APreLoad<bit data, bit read, string opc> {
952
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000953 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000954 !strconcat(opc, "\t[$base, $imm]"), []> {
955 let Inst{31-26} = 0b111101;
956 let Inst{25} = 0; // 0 for immediate form
957 let Inst{24} = data;
958 let Inst{22} = read;
959 let Inst{21-20} = 0b01;
960 }
961
962 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
963 !strconcat(opc, "\t$addr"), []> {
964 let Inst{31-26} = 0b111101;
965 let Inst{25} = 1; // 1 for register form
966 let Inst{24} = data;
967 let Inst{22} = read;
968 let Inst{21-20} = 0b01;
969 let Inst{4} = 0;
970 }
971}
972
973defm PLD : APreLoad<1, 1, "pld">;
974defm PLDW : APreLoad<1, 0, "pldw">;
975defm PLI : APreLoad<0, 1, "pli">;
976
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000977def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
978 "setend\t$end",
979 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +0000980 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000981 bits<1> end;
982 let Inst{31-10} = 0b1111000100000001000000;
983 let Inst{9} = end;
984 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +0000985}
986
Johnny Chenf4d81052010-02-12 22:53:19 +0000987def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000988 [/* For disassembly only; pattern left blank */]>,
989 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +0000990 bits<4> opt;
991 let Inst{27-4} = 0b001100100000111100001111;
992 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +0000993}
994
Johnny Chenba6e0332010-02-11 17:14:31 +0000995// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000996let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000997def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000998 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000999 Requires<[IsARM]> {
1000 let Inst{27-25} = 0b011;
1001 let Inst{24-20} = 0b11111;
1002 let Inst{7-5} = 0b111;
1003 let Inst{4} = 0b1;
1004}
1005
Evan Cheng12c3a532008-11-06 17:48:05 +00001006// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001007// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1008// classes (AXI1, et.al.) and so have encoding information and such,
1009// which is suboptimal. Once the rest of the code emitter (including
1010// JIT) is MC-ized we should look at refactoring these into true
1011// pseudos.
Evan Chengeaa91b02007-06-19 01:26:51 +00001012let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001013def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001014 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001015 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001016
Evan Cheng325474e2008-01-07 23:56:57 +00001017let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001018def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001019 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001020 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001021
Evan Chengd87293c2008-11-06 08:47:38 +00001022def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001023 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001024 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1025
Evan Chengd87293c2008-11-06 08:47:38 +00001026def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001027 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001028 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1029
Evan Chengd87293c2008-11-06 08:47:38 +00001030def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001031 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001032 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1033
Evan Chengd87293c2008-11-06 08:47:38 +00001034def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001035 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001036 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1037}
Chris Lattner13c63102008-01-06 05:55:01 +00001038let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001039def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001040 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001041 [(store GPR:$src, addrmodepc:$addr)]>;
1042
Evan Chengd87293c2008-11-06 08:47:38 +00001043def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001044 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001045 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1046
Evan Chengd87293c2008-11-06 08:47:38 +00001047def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001048 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001049 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1050}
Evan Cheng12c3a532008-11-06 17:48:05 +00001051} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001052
Evan Chenge07715c2009-06-23 05:25:29 +00001053
1054// LEApcrel - Load a pc-relative address into a register without offending the
1055// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001056// FIXME: These are marked as pseudos, but they're really not(?). They're just
1057// the ADR instruction. Is this the right way to handle that? They need
1058// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001059let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001060let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001061def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001062 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001063 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001064
Jim Grosbacha967d112010-06-21 21:27:27 +00001065} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001066def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001067 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001068 Pseudo, IIC_iALUi,
1069 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001070 let Inst{25} = 1;
1071}
Evan Chenge07715c2009-06-23 05:25:29 +00001072
Evan Chenga8e29892007-01-19 07:51:42 +00001073//===----------------------------------------------------------------------===//
1074// Control Flow Instructions.
1075//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001076
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001077let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1078 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001079 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001080 "bx", "\tlr", [(ARMretflag)]>,
1081 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001082 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001083 }
1084
1085 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001086 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001087 "mov", "\tpc, lr", [(ARMretflag)]>,
1088 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001089 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001090 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001091}
Rafael Espindola27185192006-09-29 21:20:16 +00001092
Bob Wilson04ea6e52009-10-28 00:37:03 +00001093// Indirect branches
1094let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001095 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001096 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001097 [(brind GPR:$dst)]>,
1098 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001099 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001100 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach62547262010-10-11 18:51:51 +00001101 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001102 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001103
1104 // ARMV4 only
1105 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1106 [(brind GPR:$dst)]>,
1107 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001108 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001109 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001110 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001111 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001112}
1113
Evan Chenga8e29892007-01-19 07:51:42 +00001114// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001115// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001116let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1117 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001118 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1119 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001120 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001121 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001122 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001123
Bob Wilson54fc1242009-06-22 21:01:46 +00001124// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001125let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001126 Defs = [R0, R1, R2, R3, R12, LR,
1127 D0, D1, D2, D3, D4, D5, D6, D7,
1128 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001129 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001130 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001131 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001132 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001133 Requires<[IsARM, IsNotDarwin]> {
1134 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001135 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001136 }
Evan Cheng277f0742007-06-19 21:05:09 +00001137
Evan Cheng12c3a532008-11-06 17:48:05 +00001138 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001139 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001140 [(ARMcall_pred tglobaladdr:$func)]>,
1141 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001142
Evan Chenga8e29892007-01-19 07:51:42 +00001143 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001144 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001145 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001146 [(ARMcall GPR:$func)]>,
1147 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001148 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001149 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001150 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001151 }
1152
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001153 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001154 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1155 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001156 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001157 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001158 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001159 bits<4> func;
1160 let Inst{27-4} = 0b000100101111111111110001;
1161 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001162 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001163
1164 // ARMv4
1165 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1166 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1167 [(ARMcall_nolink tGPR:$func)]>,
1168 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001169 bits<4> func;
1170 let Inst{27-4} = 0b000110100000111100000000;
1171 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001172 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001173}
1174
1175// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001176let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001177 Defs = [R0, R1, R2, R3, R9, R12, LR,
1178 D0, D1, D2, D3, D4, D5, D6, D7,
1179 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001180 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001181 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001182 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001183 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1184 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001185 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001186 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001187
1188 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001189 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001190 [(ARMcall_pred tglobaladdr:$func)]>,
1191 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001192
1193 // ARMv5T and above
1194 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001195 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001196 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001197 bits<4> func;
1198 let Inst{27-4} = 0b000100101111111111110011;
1199 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001200 }
1201
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001202 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001203 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1204 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001205 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001206 [(ARMcall_nolink tGPR:$func)]>,
1207 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001208 bits<4> func;
1209 let Inst{27-4} = 0b000100101111111111110001;
1210 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001211 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001212
1213 // ARMv4
1214 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1215 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1216 [(ARMcall_nolink tGPR:$func)]>,
1217 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001218 bits<4> func;
1219 let Inst{27-4} = 0b000110100000111100000000;
1220 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001221 }
Rafael Espindola35574632006-07-18 17:00:30 +00001222}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001223
Dale Johannesen51e28e62010-06-03 21:09:53 +00001224// Tail calls.
1225
Jim Grosbach832859d2010-10-13 22:09:34 +00001226// FIXME: These should probably be xformed into the non-TC versions of the
1227// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001228let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1229 // Darwin versions.
1230 let Defs = [R0, R1, R2, R3, R9, R12,
1231 D0, D1, D2, D3, D4, D5, D6, D7,
1232 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1233 D27, D28, D29, D30, D31, PC],
1234 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001235 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1236 Pseudo, IIC_Br,
1237 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001238
Evan Cheng6523d2f2010-06-19 00:11:54 +00001239 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1240 Pseudo, IIC_Br,
1241 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001242
Evan Cheng6523d2f2010-06-19 00:11:54 +00001243 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001244 IIC_Br, "b\t$dst @ TAILCALL",
1245 []>, Requires<[IsDarwin]>;
1246
1247 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001248 IIC_Br, "b.w\t$dst @ TAILCALL",
1249 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001250
Evan Cheng6523d2f2010-06-19 00:11:54 +00001251 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1252 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1253 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001254 bits<4> dst;
1255 let Inst{31-4} = 0b1110000100101111111111110001;
1256 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001257 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001258 }
1259
1260 // Non-Darwin versions (the difference is R9).
1261 let Defs = [R0, R1, R2, R3, R12,
1262 D0, D1, D2, D3, D4, D5, D6, D7,
1263 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1264 D27, D28, D29, D30, D31, PC],
1265 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001266 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1267 Pseudo, IIC_Br,
1268 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001269
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001270 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001271 Pseudo, IIC_Br,
1272 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001273
Evan Cheng6523d2f2010-06-19 00:11:54 +00001274 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1275 IIC_Br, "b\t$dst @ TAILCALL",
1276 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001277
Evan Cheng6523d2f2010-06-19 00:11:54 +00001278 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1279 IIC_Br, "b.w\t$dst @ TAILCALL",
1280 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001281
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001282 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001283 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1284 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001285 bits<4> dst;
1286 let Inst{31-4} = 0b1110000100101111111111110001;
1287 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001288 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001289 }
1290}
1291
David Goodwin1a8f36e2009-08-12 18:31:53 +00001292let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001293 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001294 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001295 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001296 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001297 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001298
Owen Anderson20ab2902007-11-12 07:39:39 +00001299 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001300 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001301 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001302 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001303 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001304 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001305 let Inst{20} = 0; // S Bit
1306 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001307 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001308 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001309 def BR_JTm : JTI<(outs),
1310 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001311 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001312 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1313 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001314 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001315 let Inst{20} = 1; // L bit
1316 let Inst{21} = 0; // W bit
1317 let Inst{22} = 0; // B bit
1318 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001319 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001320 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001321 def BR_JTadd : JTI<(outs),
1322 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001323 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001324 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1325 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001326 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001327 let Inst{20} = 0; // S bit
1328 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001329 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001330 }
1331 } // isNotDuplicable = 1, isIndirectBranch = 1
1332 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001333
Evan Chengc85e8322007-07-05 07:13:32 +00001334 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001335 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001336 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001337 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001338 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001339}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001340
Johnny Chena1e76212010-02-13 02:51:09 +00001341// Branch and Exchange Jazelle -- for disassembly only
1342def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1343 [/* For disassembly only; pattern left blank */]> {
1344 let Inst{23-20} = 0b0010;
1345 //let Inst{19-8} = 0xfff;
1346 let Inst{7-4} = 0b0010;
1347}
1348
Johnny Chen0296f3e2010-02-16 21:59:54 +00001349// Secure Monitor Call is a system instruction -- for disassembly only
1350def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1351 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001352 bits<4> opt;
1353 let Inst{23-4} = 0b01100000000000000111;
1354 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001355}
1356
Johnny Chen64dfb782010-02-16 20:04:27 +00001357// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001358let isCall = 1 in {
1359def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001360 [/* For disassembly only; pattern left blank */]> {
1361 bits<24> svc;
1362 let Inst{23-0} = svc;
1363}
Johnny Chen85d5a892010-02-10 18:02:25 +00001364}
1365
Johnny Chenfb566792010-02-17 21:39:10 +00001366// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001367def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1368 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001369 [/* For disassembly only; pattern left blank */]> {
1370 let Inst{31-28} = 0b1111;
1371 let Inst{22-20} = 0b110; // W = 1
1372}
1373
1374def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1375 NoItinerary, "srs${addr:submode}\tsp, $mode",
1376 [/* For disassembly only; pattern left blank */]> {
1377 let Inst{31-28} = 0b1111;
1378 let Inst{22-20} = 0b100; // W = 0
1379}
1380
Johnny Chenfb566792010-02-17 21:39:10 +00001381// Return From Exception is a system instruction -- for disassembly only
1382def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1383 NoItinerary, "rfe${addr:submode}\t$base!",
1384 [/* For disassembly only; pattern left blank */]> {
1385 let Inst{31-28} = 0b1111;
1386 let Inst{22-20} = 0b011; // W = 1
1387}
1388
1389def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1390 NoItinerary, "rfe${addr:submode}\t$base",
1391 [/* For disassembly only; pattern left blank */]> {
1392 let Inst{31-28} = 0b1111;
1393 let Inst{22-20} = 0b001; // W = 0
1394}
1395
Evan Chenga8e29892007-01-19 07:51:42 +00001396//===----------------------------------------------------------------------===//
1397// Load / store Instructions.
1398//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001399
Evan Chenga8e29892007-01-19 07:51:42 +00001400// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001401
1402
Jim Grosbachc1d30212010-10-27 00:19:44 +00001403defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_i, IIC_iLoad_r,
1404 UnOpFrag<(load node:$Src)>>;
1405defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_r,
1406 UnOpFrag<(zextloadi8 node:$Src)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001407
Evan Chengfa775d02007-03-19 07:20:03 +00001408// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001409let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1410 isReMaterializable = 1 in
Jim Grosbach3e556122010-10-26 22:37:02 +00001411def LDRcp : AIldr1<0b010, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
1412 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1413 bits<4> Rt;
1414 bits<17> addr;
1415 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1416 let Inst{19-16} = 0b1111;
1417 let Inst{15-12} = Rt;
1418 let Inst{11-0} = addr{11-0}; // imm12
1419}
Evan Chengfa775d02007-03-19 07:20:03 +00001420
Evan Chenga8e29892007-01-19 07:51:42 +00001421// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001422def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001423 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001424 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001425
Evan Chenga8e29892007-01-19 07:51:42 +00001426// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001427def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001428 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001429 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001430
David Goodwin5d598aa2009-08-19 18:00:44 +00001431def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001432 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001433 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001434
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001435let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001436// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001437def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001438 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001439 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001440
Evan Chenga8e29892007-01-19 07:51:42 +00001441// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001442def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001443 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001444 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001445
Evan Chengd87293c2008-11-06 08:47:38 +00001446def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001447 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001448 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001449
Evan Chengd87293c2008-11-06 08:47:38 +00001450def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001451 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001452 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001453
Evan Chengd87293c2008-11-06 08:47:38 +00001454def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001455 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001456 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001457
Evan Chengd87293c2008-11-06 08:47:38 +00001458def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001459 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001460 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001461
Evan Chengd87293c2008-11-06 08:47:38 +00001462def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001463 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001464 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001465
Evan Chengd87293c2008-11-06 08:47:38 +00001466def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001467 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001468 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001469
Evan Chengd87293c2008-11-06 08:47:38 +00001470def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001471 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001472 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001473
Evan Chengd87293c2008-11-06 08:47:38 +00001474def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001475 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001476 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001477
Evan Chengd87293c2008-11-06 08:47:38 +00001478def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001479 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001480 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001481
1482// For disassembly only
1483def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001484 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001485 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1486 Requires<[IsARM, HasV5TE]>;
1487
1488// For disassembly only
1489def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001490 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001491 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1492 Requires<[IsARM, HasV5TE]>;
1493
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001494} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001495
Johnny Chenadb561d2010-02-18 03:27:42 +00001496// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001497
1498def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001499 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001500 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1501 let Inst{21} = 1; // overwrite
1502}
1503
1504def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001505 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001506 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1507 let Inst{21} = 1; // overwrite
1508}
1509
1510def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001511 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001512 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1513 let Inst{21} = 1; // overwrite
1514}
1515
1516def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001517 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001518 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1519 let Inst{21} = 1; // overwrite
1520}
1521
1522def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001523 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001524 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001525 let Inst{21} = 1; // overwrite
1526}
1527
Evan Chenga8e29892007-01-19 07:51:42 +00001528// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001529def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001530 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001531 [(store GPR:$src, addrmode2:$addr)]>;
1532
1533// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001534def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001535 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001536 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1537
Evan Cheng0e55fd62010-09-30 01:08:25 +00001538def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1539 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001540 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1541
1542// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001543let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001544def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001545 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001546 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001547
1548// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001549def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001550 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001551 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001552 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001553 [(set GPR:$base_wb,
1554 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1555
Evan Chengd87293c2008-11-06 08:47:38 +00001556def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001557 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001558 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001559 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001560 [(set GPR:$base_wb,
1561 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1562
Evan Chengd87293c2008-11-06 08:47:38 +00001563def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001564 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001565 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001566 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001567 [(set GPR:$base_wb,
1568 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1569
Evan Chengd87293c2008-11-06 08:47:38 +00001570def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001571 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001572 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001573 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001574 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1575 GPR:$base, am3offset:$offset))]>;
1576
Evan Chengd87293c2008-11-06 08:47:38 +00001577def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001578 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001579 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001580 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001581 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1582 GPR:$base, am2offset:$offset))]>;
1583
Evan Chengd87293c2008-11-06 08:47:38 +00001584def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001585 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001586 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001587 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001588 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1589 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001590
Johnny Chen39a4bb32010-02-18 22:31:18 +00001591// For disassembly only
1592def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1593 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001594 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001595 "strd", "\t$src1, $src2, [$base, $offset]!",
1596 "$base = $base_wb", []>;
1597
1598// For disassembly only
1599def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1600 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001601 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001602 "strd", "\t$src1, $src2, [$base], $offset",
1603 "$base = $base_wb", []>;
1604
Johnny Chenad4df4c2010-03-01 19:22:00 +00001605// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001606
1607def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001608 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001609 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001610 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1611 [/* For disassembly only; pattern left blank */]> {
1612 let Inst{21} = 1; // overwrite
1613}
1614
1615def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001616 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001617 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001618 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1619 [/* For disassembly only; pattern left blank */]> {
1620 let Inst{21} = 1; // overwrite
1621}
1622
Johnny Chenad4df4c2010-03-01 19:22:00 +00001623def STRHT: AI3sthpo<(outs GPR:$base_wb),
1624 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001625 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001626 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1627 [/* For disassembly only; pattern left blank */]> {
1628 let Inst{21} = 1; // overwrite
1629}
1630
Evan Chenga8e29892007-01-19 07:51:42 +00001631//===----------------------------------------------------------------------===//
1632// Load / store multiple Instructions.
1633//
1634
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001635let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001636def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001637 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001638 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001639 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001640
Bob Wilson815baeb2010-03-13 01:08:20 +00001641def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1642 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001643 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001644 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001645 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001646} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001647
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001648let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001649def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001650 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001651 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001652 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1653
1654def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1655 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001656 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001657 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001658 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001659} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001660
1661//===----------------------------------------------------------------------===//
1662// Move Instructions.
1663//
1664
Evan Chengcd799b92009-06-12 20:46:18 +00001665let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001666def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1667 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1668 bits<4> Rd;
1669 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001670
Johnny Chen04301522009-11-07 00:54:36 +00001671 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001672 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001673 let Inst{3-0} = Rm;
1674 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001675}
1676
Dale Johannesen38d5f042010-06-15 22:24:08 +00001677// A version for the smaller set of tail call registers.
1678let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001679def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001680 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1681 bits<4> Rd;
1682 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001683
Dale Johannesen38d5f042010-06-15 22:24:08 +00001684 let Inst{11-4} = 0b00000000;
1685 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001686 let Inst{3-0} = Rm;
1687 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001688}
1689
Jim Grosbachf59818b2010-10-12 18:09:12 +00001690def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001691 DPSoRegFrm, IIC_iMOVsr,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001692 "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001693 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001694 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001695 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001696 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001697 let Inst{25} = 0;
1698}
Evan Chenga2515702007-03-19 07:09:02 +00001699
Evan Chengb3379fb2009-02-05 08:42:55 +00001700let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001701def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1702 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001703 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001704 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001705 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001706 let Inst{15-12} = Rd;
1707 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001708 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001709}
1710
1711let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001712def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001713 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001714 "movw", "\t$Rd, $imm",
1715 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001716 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001717 bits<4> Rd;
1718 bits<16> imm;
1719 let Inst{15-12} = Rd;
1720 let Inst{11-0} = imm{11-0};
1721 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001722 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001723 let Inst{25} = 1;
1724}
1725
Jim Grosbach1de588d2010-10-14 18:54:27 +00001726let Constraints = "$src = $Rd" in
1727def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001728 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001729 "movt", "\t$Rd, $imm",
1730 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001731 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001732 lo16AllZero:$imm))]>, UnaryDP,
1733 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001734 bits<4> Rd;
1735 bits<16> imm;
1736 let Inst{15-12} = Rd;
1737 let Inst{11-0} = imm{11-0};
1738 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001739 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001740 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001741}
Evan Cheng13ab0202007-07-10 18:08:01 +00001742
Evan Cheng20956592009-10-21 08:15:52 +00001743def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1744 Requires<[IsARM, HasV6T2]>;
1745
David Goodwinca01a8d2009-09-01 18:32:09 +00001746let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001747def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1748 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1749 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001750
1751// These aren't really mov instructions, but we have to define them this way
1752// due to flag operands.
1753
Evan Cheng071a2792007-09-11 19:55:27 +00001754let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001755def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1756 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1757 Requires<[IsARM]>;
1758def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1759 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1760 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001761}
Evan Chenga8e29892007-01-19 07:51:42 +00001762
Evan Chenga8e29892007-01-19 07:51:42 +00001763//===----------------------------------------------------------------------===//
1764// Extend Instructions.
1765//
1766
1767// Sign extenders
1768
Evan Cheng576a3962010-09-25 00:49:35 +00001769defm SXTB : AI_ext_rrot<0b01101010,
1770 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1771defm SXTH : AI_ext_rrot<0b01101011,
1772 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001773
Evan Cheng576a3962010-09-25 00:49:35 +00001774defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001775 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001776defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001777 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001778
Johnny Chen2ec5e492010-02-22 21:50:40 +00001779// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001780defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001781
1782// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001783defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001784
1785// Zero extenders
1786
1787let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001788defm UXTB : AI_ext_rrot<0b01101110,
1789 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1790defm UXTH : AI_ext_rrot<0b01101111,
1791 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1792defm UXTB16 : AI_ext_rrot<0b01101100,
1793 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001794
Jim Grosbach542f6422010-07-28 23:25:44 +00001795// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1796// The transformation should probably be done as a combiner action
1797// instead so we can include a check for masking back in the upper
1798// eight bits of the source into the lower eight bits of the result.
1799//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1800// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001801def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001802 (UXTB16r_rot GPR:$Src, 8)>;
1803
Evan Cheng576a3962010-09-25 00:49:35 +00001804defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001805 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001806defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001807 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001808}
1809
Evan Chenga8e29892007-01-19 07:51:42 +00001810// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001811// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001812defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001813
Evan Chenga8e29892007-01-19 07:51:42 +00001814
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001815def SBFX : I<(outs GPR:$Rd),
1816 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001817 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001818 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001819 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001820 bits<4> Rd;
1821 bits<4> Rn;
1822 bits<5> lsb;
1823 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001824 let Inst{27-21} = 0b0111101;
1825 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001826 let Inst{20-16} = width;
1827 let Inst{15-12} = Rd;
1828 let Inst{11-7} = lsb;
1829 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001830}
1831
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001832def UBFX : I<(outs GPR:$Rd),
1833 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001834 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001835 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001836 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001837 bits<4> Rd;
1838 bits<4> Rn;
1839 bits<5> lsb;
1840 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001841 let Inst{27-21} = 0b0111111;
1842 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001843 let Inst{20-16} = width;
1844 let Inst{15-12} = Rd;
1845 let Inst{11-7} = lsb;
1846 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001847}
1848
Evan Chenga8e29892007-01-19 07:51:42 +00001849//===----------------------------------------------------------------------===//
1850// Arithmetic Instructions.
1851//
1852
Jim Grosbach26421962008-10-14 20:36:24 +00001853defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001854 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001855 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001856defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001857 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001858 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001859
Evan Chengc85e8322007-07-05 07:13:32 +00001860// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001861defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001862 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001863 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1864defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001865 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001866 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001867
Evan Cheng62674222009-06-25 23:34:10 +00001868defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001869 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001870defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001871 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001872defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001873 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001874defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001875 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001876
Jim Grosbach84760882010-10-15 18:42:41 +00001877def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1878 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1879 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1880 bits<4> Rd;
1881 bits<4> Rn;
1882 bits<12> imm;
1883 let Inst{25} = 1;
1884 let Inst{15-12} = Rd;
1885 let Inst{19-16} = Rn;
1886 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001887}
Evan Cheng13ab0202007-07-10 18:08:01 +00001888
Bob Wilsoncff71782010-08-05 18:23:43 +00001889// The reg/reg form is only defined for the disassembler; for codegen it is
1890// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001891def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1892 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001893 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001894 bits<4> Rd;
1895 bits<4> Rn;
1896 bits<4> Rm;
1897 let Inst{11-4} = 0b00000000;
1898 let Inst{25} = 0;
1899 let Inst{3-0} = Rm;
1900 let Inst{15-12} = Rd;
1901 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001902}
1903
Jim Grosbach84760882010-10-15 18:42:41 +00001904def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1905 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1906 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1907 bits<4> Rd;
1908 bits<4> Rn;
1909 bits<12> shift;
1910 let Inst{25} = 0;
1911 let Inst{11-0} = shift;
1912 let Inst{15-12} = Rd;
1913 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001914}
Evan Chengc85e8322007-07-05 07:13:32 +00001915
1916// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001917let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001918def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1919 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1920 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1921 bits<4> Rd;
1922 bits<4> Rn;
1923 bits<12> imm;
1924 let Inst{25} = 1;
1925 let Inst{20} = 1;
1926 let Inst{15-12} = Rd;
1927 let Inst{19-16} = Rn;
1928 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001929}
Jim Grosbach84760882010-10-15 18:42:41 +00001930def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1931 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1932 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1933 bits<4> Rd;
1934 bits<4> Rn;
1935 bits<12> shift;
1936 let Inst{25} = 0;
1937 let Inst{20} = 1;
1938 let Inst{11-0} = shift;
1939 let Inst{15-12} = Rd;
1940 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001941}
Evan Cheng071a2792007-09-11 19:55:27 +00001942}
Evan Chengc85e8322007-07-05 07:13:32 +00001943
Evan Cheng62674222009-06-25 23:34:10 +00001944let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001945def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1946 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
1947 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001948 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001949 bits<4> Rd;
1950 bits<4> Rn;
1951 bits<12> imm;
1952 let Inst{25} = 1;
1953 let Inst{15-12} = Rd;
1954 let Inst{19-16} = Rn;
1955 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001956}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001957// The reg/reg form is only defined for the disassembler; for codegen it is
1958// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001959def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1960 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00001961 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001962 bits<4> Rd;
1963 bits<4> Rn;
1964 bits<4> Rm;
1965 let Inst{11-4} = 0b00000000;
1966 let Inst{25} = 0;
1967 let Inst{3-0} = Rm;
1968 let Inst{15-12} = Rd;
1969 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00001970}
Jim Grosbach84760882010-10-15 18:42:41 +00001971def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1972 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
1973 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001974 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001975 bits<4> Rd;
1976 bits<4> Rn;
1977 bits<12> shift;
1978 let Inst{25} = 0;
1979 let Inst{11-0} = shift;
1980 let Inst{15-12} = Rd;
1981 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00001982}
Evan Cheng62674222009-06-25 23:34:10 +00001983}
1984
1985// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001986let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001987def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1988 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
1989 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001990 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001991 bits<4> Rd;
1992 bits<4> Rn;
1993 bits<12> imm;
1994 let Inst{25} = 1;
1995 let Inst{20} = 1;
1996 let Inst{15-12} = Rd;
1997 let Inst{19-16} = Rn;
1998 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001999}
Jim Grosbach84760882010-10-15 18:42:41 +00002000def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2001 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2002 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002003 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002004 bits<4> Rd;
2005 bits<4> Rn;
2006 bits<12> shift;
2007 let Inst{25} = 0;
2008 let Inst{20} = 1;
2009 let Inst{11-0} = shift;
2010 let Inst{15-12} = Rd;
2011 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002012}
Evan Cheng071a2792007-09-11 19:55:27 +00002013}
Evan Cheng2c614c52007-06-06 10:17:05 +00002014
Evan Chenga8e29892007-01-19 07:51:42 +00002015// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002016// The assume-no-carry-in form uses the negation of the input since add/sub
2017// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2018// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2019// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002020def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2021 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002022def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2023 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2024// The with-carry-in form matches bitwise not instead of the negation.
2025// Effectively, the inverse interpretation of the carry flag already accounts
2026// for part of the negation.
2027def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2028 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002029
2030// Note: These are implemented in C++ code, because they have to generate
2031// ADD/SUBrs instructions, which use a complex pattern that a xform function
2032// cannot produce.
2033// (mul X, 2^n+1) -> (add (X << n), X)
2034// (mul X, 2^n-1) -> (rsb X, (X << n))
2035
Johnny Chen667d1272010-02-22 18:50:54 +00002036// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002037// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002038class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002039 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002040 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2041 opc, "\t$Rd, $Rn, $Rm", pattern> {
2042 bits<4> Rd;
2043 bits<4> Rn;
2044 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002045 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002046 let Inst{11-4} = op11_4;
2047 let Inst{19-16} = Rn;
2048 let Inst{15-12} = Rd;
2049 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002050}
2051
Johnny Chen667d1272010-02-22 18:50:54 +00002052// Saturating add/subtract -- for disassembly only
2053
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002054def QADD : AAI<0b00010000, 0b00000101, "qadd",
2055 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2056def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2057 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2058def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2059def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2060
2061def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2062def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2063def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2064def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2065def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2066def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2067def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2068def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2069def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2070def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2071def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2072def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002073
2074// Signed/Unsigned add/subtract -- for disassembly only
2075
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002076def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2077def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2078def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2079def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2080def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2081def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2082def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2083def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2084def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2085def USAX : AAI<0b01100101, 0b11110101, "usax">;
2086def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2087def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002088
2089// Signed/Unsigned halving add/subtract -- for disassembly only
2090
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002091def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2092def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2093def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2094def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2095def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2096def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2097def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2098def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2099def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2100def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2101def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2102def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002103
Johnny Chenadc77332010-02-26 22:04:29 +00002104// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002105
Jim Grosbach70987fb2010-10-18 23:35:38 +00002106def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002107 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002108 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002109 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002110 bits<4> Rd;
2111 bits<4> Rn;
2112 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002113 let Inst{27-20} = 0b01111000;
2114 let Inst{15-12} = 0b1111;
2115 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002116 let Inst{19-16} = Rd;
2117 let Inst{11-8} = Rm;
2118 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002119}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002120def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002121 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002122 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002123 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002124 bits<4> Rd;
2125 bits<4> Rn;
2126 bits<4> Rm;
2127 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002128 let Inst{27-20} = 0b01111000;
2129 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002130 let Inst{19-16} = Rd;
2131 let Inst{15-12} = Ra;
2132 let Inst{11-8} = Rm;
2133 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002134}
2135
2136// Signed/Unsigned saturate -- for disassembly only
2137
Jim Grosbach70987fb2010-10-18 23:35:38 +00002138def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2139 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002140 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002141 bits<4> Rd;
2142 bits<5> sat_imm;
2143 bits<4> Rn;
2144 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002145 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002146 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002147 let Inst{20-16} = sat_imm;
2148 let Inst{15-12} = Rd;
2149 let Inst{11-7} = sh{7-3};
2150 let Inst{6} = sh{0};
2151 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002152}
2153
Jim Grosbach70987fb2010-10-18 23:35:38 +00002154def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2155 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002156 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002157 bits<4> Rd;
2158 bits<4> sat_imm;
2159 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002160 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002161 let Inst{11-4} = 0b11110011;
2162 let Inst{15-12} = Rd;
2163 let Inst{19-16} = sat_imm;
2164 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002165}
2166
Jim Grosbach70987fb2010-10-18 23:35:38 +00002167def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2168 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002169 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002170 bits<4> Rd;
2171 bits<5> sat_imm;
2172 bits<4> Rn;
2173 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002174 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002175 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002176 let Inst{15-12} = Rd;
2177 let Inst{11-7} = sh{7-3};
2178 let Inst{6} = sh{0};
2179 let Inst{20-16} = sat_imm;
2180 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002181}
2182
Jim Grosbach70987fb2010-10-18 23:35:38 +00002183def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2184 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002185 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002186 bits<4> Rd;
2187 bits<4> sat_imm;
2188 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002189 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002190 let Inst{11-4} = 0b11110011;
2191 let Inst{15-12} = Rd;
2192 let Inst{19-16} = sat_imm;
2193 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002194}
Evan Chenga8e29892007-01-19 07:51:42 +00002195
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002196def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2197def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002198
Evan Chenga8e29892007-01-19 07:51:42 +00002199//===----------------------------------------------------------------------===//
2200// Bitwise Instructions.
2201//
2202
Jim Grosbach26421962008-10-14 20:36:24 +00002203defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002204 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002205 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002206defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002207 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002208 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002209defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002210 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002211 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002212defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002213 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002214 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002215
Jim Grosbach3fea191052010-10-21 22:03:21 +00002216def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002217 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002218 "bfc", "\t$Rd, $imm", "$src = $Rd",
2219 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002220 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002221 bits<4> Rd;
2222 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002223 let Inst{27-21} = 0b0111110;
2224 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002225 let Inst{15-12} = Rd;
2226 let Inst{11-7} = imm{4-0}; // lsb
2227 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002228}
2229
Johnny Chenb2503c02010-02-17 06:31:48 +00002230// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002231def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002232 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002233 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2234 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002235 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002236 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002237 bits<4> Rd;
2238 bits<4> Rn;
2239 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002240 let Inst{27-21} = 0b0111110;
2241 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002242 let Inst{15-12} = Rd;
2243 let Inst{11-7} = imm{4-0}; // lsb
2244 let Inst{20-16} = imm{9-5}; // width
2245 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002246}
2247
Jim Grosbach36860462010-10-21 22:19:32 +00002248def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2249 "mvn", "\t$Rd, $Rm",
2250 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2251 bits<4> Rd;
2252 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002253 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002254 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002255 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002256 let Inst{15-12} = Rd;
2257 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002258}
Jim Grosbach36860462010-10-21 22:19:32 +00002259def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2260 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2261 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2262 bits<4> Rd;
2263 bits<4> Rm;
2264 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002265 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002266 let Inst{19-16} = 0b0000;
2267 let Inst{15-12} = Rd;
2268 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002269}
Evan Chengb3379fb2009-02-05 08:42:55 +00002270let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002271def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2272 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2273 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2274 bits<4> Rd;
2275 bits<4> Rm;
2276 bits<12> imm;
2277 let Inst{25} = 1;
2278 let Inst{19-16} = 0b0000;
2279 let Inst{15-12} = Rd;
2280 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002281}
Evan Chenga8e29892007-01-19 07:51:42 +00002282
2283def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2284 (BICri GPR:$src, so_imm_not:$imm)>;
2285
2286//===----------------------------------------------------------------------===//
2287// Multiply Instructions.
2288//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002289class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2290 string opc, string asm, list<dag> pattern>
2291 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2292 bits<4> Rd;
2293 bits<4> Rm;
2294 bits<4> Rn;
2295 let Inst{19-16} = Rd;
2296 let Inst{11-8} = Rm;
2297 let Inst{3-0} = Rn;
2298}
2299class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2300 string opc, string asm, list<dag> pattern>
2301 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2302 bits<4> RdLo;
2303 bits<4> RdHi;
2304 bits<4> Rm;
2305 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002306 let Inst{19-16} = RdHi;
2307 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002308 let Inst{11-8} = Rm;
2309 let Inst{3-0} = Rn;
2310}
Evan Chenga8e29892007-01-19 07:51:42 +00002311
Evan Cheng8de898a2009-06-26 00:19:44 +00002312let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002313def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2314 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2315 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002316
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002317def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2318 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2319 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2320 bits<4> Ra;
2321 let Inst{15-12} = Ra;
2322}
Evan Chenga8e29892007-01-19 07:51:42 +00002323
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002324def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002325 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002326 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002327 Requires<[IsARM, HasV6T2]> {
2328 bits<4> Rd;
2329 bits<4> Rm;
2330 bits<4> Rn;
2331 let Inst{19-16} = Rd;
2332 let Inst{11-8} = Rm;
2333 let Inst{3-0} = Rn;
2334}
Evan Chengedcbada2009-07-06 22:05:45 +00002335
Evan Chenga8e29892007-01-19 07:51:42 +00002336// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002337
Evan Chengcd799b92009-06-12 20:46:18 +00002338let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002339let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002340def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2341 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2342 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002343
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002344def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2345 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2346 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002347}
Evan Chenga8e29892007-01-19 07:51:42 +00002348
2349// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002350def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2351 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2352 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002353
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002354def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2355 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2356 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002357
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002358def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2359 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2360 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2361 Requires<[IsARM, HasV6]> {
2362 bits<4> RdLo;
2363 bits<4> RdHi;
2364 bits<4> Rm;
2365 bits<4> Rn;
2366 let Inst{19-16} = RdLo;
2367 let Inst{15-12} = RdHi;
2368 let Inst{11-8} = Rm;
2369 let Inst{3-0} = Rn;
2370}
Evan Chengcd799b92009-06-12 20:46:18 +00002371} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002372
2373// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002374def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2375 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2376 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002377 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002378 let Inst{15-12} = 0b1111;
2379}
Evan Cheng13ab0202007-07-10 18:08:01 +00002380
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002381def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2382 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002383 [/* For disassembly only; pattern left blank */]>,
2384 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002385 let Inst{15-12} = 0b1111;
2386}
2387
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002388def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2389 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2390 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2391 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2392 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002393
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002394def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2395 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2396 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002397 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002398 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002399
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002400def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2401 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2402 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2403 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2404 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002405
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002406def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2407 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2408 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002409 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002410 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002411
Raul Herbster37fb5b12007-08-30 23:25:47 +00002412multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002413 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2414 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2415 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2416 (sext_inreg GPR:$Rm, i16)))]>,
2417 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002418
Jim Grosbach3870b752010-10-22 18:35:16 +00002419 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2420 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2421 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2422 (sra GPR:$Rm, (i32 16))))]>,
2423 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002424
Jim Grosbach3870b752010-10-22 18:35:16 +00002425 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2426 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2427 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2428 (sext_inreg GPR:$Rm, i16)))]>,
2429 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002430
Jim Grosbach3870b752010-10-22 18:35:16 +00002431 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2432 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2433 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2434 (sra GPR:$Rm, (i32 16))))]>,
2435 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002436
Jim Grosbach3870b752010-10-22 18:35:16 +00002437 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2438 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2439 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2440 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2441 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002442
Jim Grosbach3870b752010-10-22 18:35:16 +00002443 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2444 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2445 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2446 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2447 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002448}
2449
Raul Herbster37fb5b12007-08-30 23:25:47 +00002450
2451multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002452 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2453 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2454 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2455 [(set GPR:$Rd, (add GPR:$Ra,
2456 (opnode (sext_inreg GPR:$Rn, i16),
2457 (sext_inreg GPR:$Rm, i16))))]>,
2458 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002459
Jim Grosbach3870b752010-10-22 18:35:16 +00002460 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2461 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2462 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2463 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2464 (sra GPR:$Rm, (i32 16)))))]>,
2465 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002466
Jim Grosbach3870b752010-10-22 18:35:16 +00002467 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2468 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2469 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2470 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2471 (sext_inreg GPR:$Rm, i16))))]>,
2472 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002473
Jim Grosbach3870b752010-10-22 18:35:16 +00002474 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2475 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2476 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2477 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2478 (sra GPR:$Rm, (i32 16)))))]>,
2479 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002480
Jim Grosbach3870b752010-10-22 18:35:16 +00002481 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2482 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2483 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2484 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2485 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2486 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002487
Jim Grosbach3870b752010-10-22 18:35:16 +00002488 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2489 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2490 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2491 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2492 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2493 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002494}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002495
Raul Herbster37fb5b12007-08-30 23:25:47 +00002496defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2497defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002498
Johnny Chen83498e52010-02-12 21:59:23 +00002499// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002500def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2501 (ins GPR:$Rn, GPR:$Rm),
2502 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002503 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002504 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002505
Jim Grosbach3870b752010-10-22 18:35:16 +00002506def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2507 (ins GPR:$Rn, GPR:$Rm),
2508 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002509 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002510 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002511
Jim Grosbach3870b752010-10-22 18:35:16 +00002512def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2513 (ins GPR:$Rn, GPR:$Rm),
2514 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002515 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002516 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002517
Jim Grosbach3870b752010-10-22 18:35:16 +00002518def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2519 (ins GPR:$Rn, GPR:$Rm),
2520 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002521 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002522 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002523
Johnny Chen667d1272010-02-22 18:50:54 +00002524// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002525class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2526 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002527 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002528 bits<4> Rn;
2529 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002530 let Inst{4} = 1;
2531 let Inst{5} = swap;
2532 let Inst{6} = sub;
2533 let Inst{7} = 0;
2534 let Inst{21-20} = 0b00;
2535 let Inst{22} = long;
2536 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002537 let Inst{11-8} = Rm;
2538 let Inst{3-0} = Rn;
2539}
2540class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2541 InstrItinClass itin, string opc, string asm>
2542 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2543 bits<4> Rd;
2544 let Inst{15-12} = 0b1111;
2545 let Inst{19-16} = Rd;
2546}
2547class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2548 InstrItinClass itin, string opc, string asm>
2549 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2550 bits<4> Ra;
2551 let Inst{15-12} = Ra;
2552}
2553class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2554 InstrItinClass itin, string opc, string asm>
2555 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2556 bits<4> RdLo;
2557 bits<4> RdHi;
2558 let Inst{19-16} = RdHi;
2559 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002560}
2561
2562multiclass AI_smld<bit sub, string opc> {
2563
Jim Grosbach385e1362010-10-22 19:15:30 +00002564 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2565 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002566
Jim Grosbach385e1362010-10-22 19:15:30 +00002567 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2568 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002569
Jim Grosbach385e1362010-10-22 19:15:30 +00002570 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2571 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2572 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002573
Jim Grosbach385e1362010-10-22 19:15:30 +00002574 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2575 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2576 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002577
2578}
2579
2580defm SMLA : AI_smld<0, "smla">;
2581defm SMLS : AI_smld<1, "smls">;
2582
Johnny Chen2ec5e492010-02-22 21:50:40 +00002583multiclass AI_sdml<bit sub, string opc> {
2584
Jim Grosbach385e1362010-10-22 19:15:30 +00002585 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2586 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2587 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2588 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002589}
2590
2591defm SMUA : AI_sdml<0, "smua">;
2592defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002593
Evan Chenga8e29892007-01-19 07:51:42 +00002594//===----------------------------------------------------------------------===//
2595// Misc. Arithmetic Instructions.
2596//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002597
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002598def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2599 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2600 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002601
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002602def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2603 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2604 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2605 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002606
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002607def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2608 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2609 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002610
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002611def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2612 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2613 [(set GPR:$Rd,
2614 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2615 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2616 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2617 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2618 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002619
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002620def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2621 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2622 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002623 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002624 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2625 (shl GPR:$Rm, (i32 8))), i16))]>,
2626 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002627
Bob Wilsonf955f292010-08-17 17:23:19 +00002628def lsl_shift_imm : SDNodeXForm<imm, [{
2629 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2630 return CurDAG->getTargetConstant(Sh, MVT::i32);
2631}]>;
2632
2633def lsl_amt : PatLeaf<(i32 imm), [{
2634 return (N->getZExtValue() < 32);
2635}], lsl_shift_imm>;
2636
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002637def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2638 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2639 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2640 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2641 (and (shl GPR:$Rm, lsl_amt:$sh),
2642 0xFFFF0000)))]>,
2643 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002644
Evan Chenga8e29892007-01-19 07:51:42 +00002645// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002646def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2647 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2648def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2649 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002650
Bob Wilsonf955f292010-08-17 17:23:19 +00002651def asr_shift_imm : SDNodeXForm<imm, [{
2652 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2653 return CurDAG->getTargetConstant(Sh, MVT::i32);
2654}]>;
2655
2656def asr_amt : PatLeaf<(i32 imm), [{
2657 return (N->getZExtValue() <= 32);
2658}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002659
Bob Wilsondc66eda2010-08-16 22:26:55 +00002660// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2661// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002662def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2663 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2664 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2665 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2666 (and (sra GPR:$Rm, asr_amt:$sh),
2667 0xFFFF)))]>,
2668 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002669
Evan Chenga8e29892007-01-19 07:51:42 +00002670// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2671// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002672def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002673 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002674def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002675 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2676 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002677
Evan Chenga8e29892007-01-19 07:51:42 +00002678//===----------------------------------------------------------------------===//
2679// Comparison Instructions...
2680//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002681
Jim Grosbach26421962008-10-14 20:36:24 +00002682defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002683 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002684 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002685
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002686// FIXME: We have to be careful when using the CMN instruction and comparison
2687// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002688// results:
2689//
2690// rsbs r1, r1, 0
2691// cmp r0, r1
2692// mov r0, #0
2693// it ls
2694// mov r0, #1
2695//
2696// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002697//
Bill Wendling6165e872010-08-26 18:33:51 +00002698// cmn r0, r1
2699// mov r0, #0
2700// it ls
2701// mov r0, #1
2702//
2703// However, the CMN gives the *opposite* result when r1 is 0. This is because
2704// the carry flag is set in the CMP case but not in the CMN case. In short, the
2705// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2706// value of r0 and the carry bit (because the "carry bit" parameter to
2707// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2708// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2709// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2710// parameter to AddWithCarry is defined as 0).
2711//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002712// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002713//
2714// x = 0
2715// ~x = 0xFFFF FFFF
2716// ~x + 1 = 0x1 0000 0000
2717// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2718//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002719// Therefore, we should disable CMN when comparing against zero, until we can
2720// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2721// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002722//
2723// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2724//
2725// This is related to <rdar://problem/7569620>.
2726//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002727//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2728// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002729
Evan Chenga8e29892007-01-19 07:51:42 +00002730// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002731defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002732 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002733 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002734defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002735 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002736 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002737
David Goodwinc0309b42009-06-29 15:33:01 +00002738defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002739 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002740 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2741defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002742 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002743 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002744
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002745//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2746// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002747
David Goodwinc0309b42009-06-29 15:33:01 +00002748def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002749 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002750
Evan Cheng218977b2010-07-13 19:27:42 +00002751// Pseudo i64 compares for some floating point compares.
2752let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2753 Defs = [CPSR] in {
2754def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002755 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002756 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002757 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2758
2759def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002760 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002761 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2762} // usesCustomInserter
2763
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002764
Evan Chenga8e29892007-01-19 07:51:42 +00002765// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002766// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002767// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002768// FIXME: These should all be pseudo-instructions that get expanded to
2769// the normal MOV instructions. That would fix the dependency on
2770// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002771let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002772def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2773 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2774 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2775 RegConstraint<"$false = $Rd">, UnaryDP {
2776 bits<4> Rd;
2777 bits<4> Rm;
2778
2779 let Inst{11-4} = 0b00000000;
2780 let Inst{25} = 0;
2781 let Inst{3-0} = Rm;
2782 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002783 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002784 let Inst{25} = 0;
2785}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002786
Evan Chengd87293c2008-11-06 08:47:38 +00002787def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002788 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002789 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002790 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002791 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002792 let Inst{25} = 0;
2793}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002794
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002795def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2796 DPFrm, IIC_iMOVi,
2797 "movw", "\t$dst, $src",
2798 []>,
2799 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2800 UnaryDP {
2801 let Inst{20} = 0;
2802 let Inst{25} = 1;
2803}
2804
Evan Chengd87293c2008-11-06 08:47:38 +00002805def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002806 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002807 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002808 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002809 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002810 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002811}
Owen Andersonf523e472010-09-23 23:45:25 +00002812} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002813
Jim Grosbach3728e962009-12-10 00:11:09 +00002814//===----------------------------------------------------------------------===//
2815// Atomic operations intrinsics
2816//
2817
2818// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002819let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002820def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002821 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002822 let Inst{31-4} = 0xf57ff05;
2823 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002824 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002825 let Inst{3-0} = 0b1111;
2826}
Jim Grosbach3728e962009-12-10 00:11:09 +00002827
Johnny Chen7def14f2010-08-11 23:35:12 +00002828def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002829 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002830 let Inst{31-4} = 0xf57ff04;
2831 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002832 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002833 let Inst{3-0} = 0b1111;
2834}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002835
Johnny Chen7def14f2010-08-11 23:35:12 +00002836def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002837 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002838 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002839 Requires<[IsARM, HasV6]> {
2840 // FIXME: add support for options other than a full system DMB
2841 // FIXME: add encoding
2842}
2843
Johnny Chen7def14f2010-08-11 23:35:12 +00002844def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002845 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002846 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002847 Requires<[IsARM, HasV6]> {
2848 // FIXME: add support for options other than a full system DSB
2849 // FIXME: add encoding
2850}
Jim Grosbach3728e962009-12-10 00:11:09 +00002851}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002852
Johnny Chen1adc40c2010-08-12 20:46:17 +00002853// Memory Barrier Operations Variants -- for disassembly only
2854
2855def memb_opt : Operand<i32> {
2856 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002857}
2858
Johnny Chen1adc40c2010-08-12 20:46:17 +00002859class AMBI<bits<4> op7_4, string opc>
2860 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2861 [/* For disassembly only; pattern left blank */]>,
2862 Requires<[IsARM, HasDB]> {
2863 let Inst{31-8} = 0xf57ff0;
2864 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002865}
2866
2867// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002868def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002869
2870// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002871def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002872
2873// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002874def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2875 Requires<[IsARM, HasDB]> {
2876 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002877 let Inst{3-0} = 0b1111;
2878}
2879
Jim Grosbach66869102009-12-11 18:52:41 +00002880let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002881 let Uses = [CPSR] in {
2882 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002883 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002884 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2885 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002886 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002887 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2888 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002889 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002890 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2891 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002892 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002893 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2894 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002895 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002896 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2897 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002898 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002899 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2900 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002901 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002902 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2903 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002904 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002905 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2906 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002907 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002908 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2909 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002910 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002911 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2912 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002913 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002914 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2915 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002916 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002917 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2918 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002919 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002920 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2921 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002922 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002923 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2924 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002925 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002926 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2927 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002928 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002929 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2930 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002931 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002932 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2933 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002934 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002935 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2936
2937 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002938 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002939 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2940 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002941 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002942 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2943 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002944 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002945 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2946
Jim Grosbache801dc42009-12-12 01:40:06 +00002947 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002948 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002949 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2950 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002951 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002952 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2953 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002954 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002955 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2956}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002957}
2958
2959let mayLoad = 1 in {
2960def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2961 "ldrexb", "\t$dest, [$ptr]",
2962 []>;
2963def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2964 "ldrexh", "\t$dest, [$ptr]",
2965 []>;
2966def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2967 "ldrex", "\t$dest, [$ptr]",
2968 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002969def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002970 NoItinerary,
2971 "ldrexd", "\t$dest, $dest2, [$ptr]",
2972 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002973}
2974
Jim Grosbach587b0722009-12-16 19:44:06 +00002975let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002976def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002977 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002978 "strexb", "\t$success, $src, [$ptr]",
2979 []>;
2980def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2981 NoItinerary,
2982 "strexh", "\t$success, $src, [$ptr]",
2983 []>;
2984def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002985 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002986 "strex", "\t$success, $src, [$ptr]",
2987 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002988def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002989 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2990 NoItinerary,
2991 "strexd", "\t$success, $src, $src2, [$ptr]",
2992 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002993}
2994
Johnny Chenb9436272010-02-17 22:37:58 +00002995// Clear-Exclusive is for disassembly only.
2996def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2997 [/* For disassembly only; pattern left blank */]>,
2998 Requires<[IsARM, HasV7]> {
2999 let Inst{31-20} = 0xf57;
3000 let Inst{7-4} = 0b0001;
3001}
3002
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003003// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3004let mayLoad = 1 in {
3005def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
3006 "swp", "\t$dst, $src, [$ptr]",
3007 [/* For disassembly only; pattern left blank */]> {
3008 let Inst{27-23} = 0b00010;
3009 let Inst{22} = 0; // B = 0
3010 let Inst{21-20} = 0b00;
3011 let Inst{7-4} = 0b1001;
3012}
3013
3014def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
3015 "swpb", "\t$dst, $src, [$ptr]",
3016 [/* For disassembly only; pattern left blank */]> {
3017 let Inst{27-23} = 0b00010;
3018 let Inst{22} = 1; // B = 1
3019 let Inst{21-20} = 0b00;
3020 let Inst{7-4} = 0b1001;
3021}
3022}
3023
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003024//===----------------------------------------------------------------------===//
3025// TLS Instructions
3026//
3027
3028// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00003029let isCall = 1,
3030 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003031 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003032 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003033 [(set R0, ARMthread_pointer)]>;
3034}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003035
Evan Chenga8e29892007-01-19 07:51:42 +00003036//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003037// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003038// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003039// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003040// Since by its nature we may be coming from some other function to get
3041// here, and we're using the stack frame for the containing function to
3042// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003043// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003044// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003045// except for our own input by listing the relevant registers in Defs. By
3046// doing so, we also cause the prologue/epilogue code to actively preserve
3047// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003048// A constant value is passed in $val, and we use the location as a scratch.
3049let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003050 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3051 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003052 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003053 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003054 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003055 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003056 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003057 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3058 Requires<[IsARM, HasVFP2]>;
3059}
3060
3061let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003062 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3063 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003064 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3065 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003066 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003067 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3068 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003069}
3070
Jim Grosbach5eb19512010-05-22 01:06:18 +00003071// FIXME: Non-Darwin version(s)
3072let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3073 Defs = [ R7, LR, SP ] in {
3074def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3075 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003076 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003077 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3078 Requires<[IsARM, IsDarwin]>;
3079}
3080
Jim Grosbache4ad3872010-10-19 23:27:08 +00003081// eh.sjlj.dispatchsetup pseudo-instruction.
3082// This pseudo is usef for ARM, Thumb1 and Thumb2. Any differences are
3083// handled when the pseudo is expanded (which happens before any passes
3084// that need the instruction size).
3085let isBarrier = 1, hasSideEffects = 1 in
3086def Int_eh_sjlj_dispatchsetup :
3087 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3088 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3089 Requires<[IsDarwin]>;
3090
Jim Grosbach0e0da732009-05-12 23:59:14 +00003091//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003092// Non-Instruction Patterns
3093//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003094
Evan Chenga8e29892007-01-19 07:51:42 +00003095// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003096
Evan Chenga8e29892007-01-19 07:51:42 +00003097// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003098// FIXME: Expand this in ARMExpandPseudoInsts.
3099// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003100let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00003101def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00003102 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00003103 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00003104 [(set GPR:$dst, so_imm2part:$src)]>,
3105 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003106
Evan Chenga8e29892007-01-19 07:51:42 +00003107def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003108 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3109 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003110def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003111 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3112 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003113def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3114 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3115 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003116def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3117 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3118 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003119
Evan Cheng5adb66a2009-09-28 09:14:39 +00003120// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003121// This is a single pseudo instruction, the benefit is that it can be remat'd
3122// as a single unit instead of having to handle reg inputs.
3123// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003124let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003125def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3126 [(set GPR:$dst, (i32 imm:$src))]>,
3127 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003128
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003129// ConstantPool, GlobalAddress, and JumpTable
3130def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3131 Requires<[IsARM, DontUseMovt]>;
3132def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3133def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3134 Requires<[IsARM, UseMovt]>;
3135def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3136 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3137
Evan Chenga8e29892007-01-19 07:51:42 +00003138// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003139
Dale Johannesen51e28e62010-06-03 21:09:53 +00003140// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003141def : ARMPat<(ARMtcret tcGPR:$dst),
3142 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003143
3144def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3145 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3146
3147def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3148 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3149
Dale Johannesen38d5f042010-06-15 22:24:08 +00003150def : ARMPat<(ARMtcret tcGPR:$dst),
3151 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003152
3153def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3154 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3155
3156def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3157 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003158
Evan Chenga8e29892007-01-19 07:51:42 +00003159// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003160def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003161 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003162def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003163 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003164
Evan Chenga8e29892007-01-19 07:51:42 +00003165// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003166//def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
3167def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3168def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003169
Evan Chenga8e29892007-01-19 07:51:42 +00003170// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003171def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3172def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3173def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3174def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3175
Evan Chenga8e29892007-01-19 07:51:42 +00003176def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003177
Evan Cheng83b5cf02008-11-05 23:22:34 +00003178def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3179def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3180
Evan Cheng34b12d22007-01-19 20:27:35 +00003181// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003182def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3183 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003184 (SMULBB GPR:$a, GPR:$b)>;
3185def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3186 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003187def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3188 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003189 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003190def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003191 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003192def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3193 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003194 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003195def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003196 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003197def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3198 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003199 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003200def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003201 (SMULWB GPR:$a, GPR:$b)>;
3202
3203def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003204 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3205 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003206 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3207def : ARMV5TEPat<(add GPR:$acc,
3208 (mul sext_16_node:$a, sext_16_node:$b)),
3209 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3210def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003211 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3212 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003213 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3214def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003215 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003216 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3217def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003218 (mul (sra GPR:$a, (i32 16)),
3219 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003220 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3221def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003222 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003223 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3224def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003225 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3226 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003227 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3228def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003229 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003230 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3231
Evan Chenga8e29892007-01-19 07:51:42 +00003232//===----------------------------------------------------------------------===//
3233// Thumb Support
3234//
3235
3236include "ARMInstrThumb.td"
3237
3238//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003239// Thumb2 Support
3240//
3241
3242include "ARMInstrThumb2.td"
3243
3244//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003245// Floating Point Support
3246//
3247
3248include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003249
3250//===----------------------------------------------------------------------===//
3251// Advanced SIMD (NEON) Support
3252//
3253
3254include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003255
3256//===----------------------------------------------------------------------===//
3257// Coprocessor Instructions. For disassembly only.
3258//
3259
3260def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3261 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3262 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3263 [/* For disassembly only; pattern left blank */]> {
3264 let Inst{4} = 0;
3265}
3266
3267def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3268 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3269 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3270 [/* For disassembly only; pattern left blank */]> {
3271 let Inst{31-28} = 0b1111;
3272 let Inst{4} = 0;
3273}
3274
Johnny Chen64dfb782010-02-16 20:04:27 +00003275class ACI<dag oops, dag iops, string opc, string asm>
3276 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3277 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3278 let Inst{27-25} = 0b110;
3279}
3280
3281multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3282
3283 def _OFFSET : ACI<(outs),
3284 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3285 opc, "\tp$cop, cr$CRd, $addr"> {
3286 let Inst{31-28} = op31_28;
3287 let Inst{24} = 1; // P = 1
3288 let Inst{21} = 0; // W = 0
3289 let Inst{22} = 0; // D = 0
3290 let Inst{20} = load;
3291 }
3292
3293 def _PRE : ACI<(outs),
3294 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3295 opc, "\tp$cop, cr$CRd, $addr!"> {
3296 let Inst{31-28} = op31_28;
3297 let Inst{24} = 1; // P = 1
3298 let Inst{21} = 1; // W = 1
3299 let Inst{22} = 0; // D = 0
3300 let Inst{20} = load;
3301 }
3302
3303 def _POST : ACI<(outs),
3304 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3305 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3306 let Inst{31-28} = op31_28;
3307 let Inst{24} = 0; // P = 0
3308 let Inst{21} = 1; // W = 1
3309 let Inst{22} = 0; // D = 0
3310 let Inst{20} = load;
3311 }
3312
3313 def _OPTION : ACI<(outs),
3314 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3315 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3316 let Inst{31-28} = op31_28;
3317 let Inst{24} = 0; // P = 0
3318 let Inst{23} = 1; // U = 1
3319 let Inst{21} = 0; // W = 0
3320 let Inst{22} = 0; // D = 0
3321 let Inst{20} = load;
3322 }
3323
3324 def L_OFFSET : ACI<(outs),
3325 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003326 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003327 let Inst{31-28} = op31_28;
3328 let Inst{24} = 1; // P = 1
3329 let Inst{21} = 0; // W = 0
3330 let Inst{22} = 1; // D = 1
3331 let Inst{20} = load;
3332 }
3333
3334 def L_PRE : ACI<(outs),
3335 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003336 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003337 let Inst{31-28} = op31_28;
3338 let Inst{24} = 1; // P = 1
3339 let Inst{21} = 1; // W = 1
3340 let Inst{22} = 1; // D = 1
3341 let Inst{20} = load;
3342 }
3343
3344 def L_POST : ACI<(outs),
3345 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003346 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003347 let Inst{31-28} = op31_28;
3348 let Inst{24} = 0; // P = 0
3349 let Inst{21} = 1; // W = 1
3350 let Inst{22} = 1; // D = 1
3351 let Inst{20} = load;
3352 }
3353
3354 def L_OPTION : ACI<(outs),
3355 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003356 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003357 let Inst{31-28} = op31_28;
3358 let Inst{24} = 0; // P = 0
3359 let Inst{23} = 1; // U = 1
3360 let Inst{21} = 0; // W = 0
3361 let Inst{22} = 1; // D = 1
3362 let Inst{20} = load;
3363 }
3364}
3365
3366defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3367defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3368defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3369defm STC2 : LdStCop<0b1111, 0, "stc2">;
3370
Johnny Chen906d57f2010-02-12 01:44:23 +00003371def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3372 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3373 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3374 [/* For disassembly only; pattern left blank */]> {
3375 let Inst{20} = 0;
3376 let Inst{4} = 1;
3377}
3378
3379def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3380 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3381 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3382 [/* For disassembly only; pattern left blank */]> {
3383 let Inst{31-28} = 0b1111;
3384 let Inst{20} = 0;
3385 let Inst{4} = 1;
3386}
3387
3388def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3389 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3390 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3391 [/* For disassembly only; pattern left blank */]> {
3392 let Inst{20} = 1;
3393 let Inst{4} = 1;
3394}
3395
3396def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3397 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3398 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3399 [/* For disassembly only; pattern left blank */]> {
3400 let Inst{31-28} = 0b1111;
3401 let Inst{20} = 1;
3402 let Inst{4} = 1;
3403}
3404
3405def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3406 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3407 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3408 [/* For disassembly only; pattern left blank */]> {
3409 let Inst{23-20} = 0b0100;
3410}
3411
3412def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3413 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3414 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3415 [/* For disassembly only; pattern left blank */]> {
3416 let Inst{31-28} = 0b1111;
3417 let Inst{23-20} = 0b0100;
3418}
3419
3420def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3421 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3422 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3423 [/* For disassembly only; pattern left blank */]> {
3424 let Inst{23-20} = 0b0101;
3425}
3426
3427def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3428 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3429 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3430 [/* For disassembly only; pattern left blank */]> {
3431 let Inst{31-28} = 0b1111;
3432 let Inst{23-20} = 0b0101;
3433}
3434
Johnny Chenb98e1602010-02-12 18:55:33 +00003435//===----------------------------------------------------------------------===//
3436// Move between special register and ARM core register -- for disassembly only
3437//
3438
3439def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3440 [/* For disassembly only; pattern left blank */]> {
3441 let Inst{23-20} = 0b0000;
3442 let Inst{7-4} = 0b0000;
3443}
3444
3445def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3446 [/* For disassembly only; pattern left blank */]> {
3447 let Inst{23-20} = 0b0100;
3448 let Inst{7-4} = 0b0000;
3449}
3450
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003451def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3452 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003453 [/* For disassembly only; pattern left blank */]> {
3454 let Inst{23-20} = 0b0010;
3455 let Inst{7-4} = 0b0000;
3456}
3457
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003458def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3459 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003460 [/* For disassembly only; pattern left blank */]> {
3461 let Inst{23-20} = 0b0010;
3462 let Inst{7-4} = 0b0000;
3463}
3464
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003465def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3466 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003467 [/* For disassembly only; pattern left blank */]> {
3468 let Inst{23-20} = 0b0110;
3469 let Inst{7-4} = 0b0000;
3470}
3471
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003472def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3473 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003474 [/* For disassembly only; pattern left blank */]> {
3475 let Inst{23-20} = 0b0110;
3476 let Inst{7-4} = 0b0000;
3477}